xref: /linux/drivers/gpu/drm/amd/amdgpu/gfx_v10_0.c (revision 06b0a4ad7162b9dd7e52dbec320ea9d080d9e551)
1 /*
2  * Copyright 2019 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  */
23 
24 #include <linux/delay.h>
25 #include <linux/kernel.h>
26 #include <linux/firmware.h>
27 #include <linux/module.h>
28 #include <linux/pci.h>
29 #include "amdgpu.h"
30 #include "amdgpu_gfx.h"
31 #include "amdgpu_psp.h"
32 #include "nv.h"
33 #include "nvd.h"
34 
35 #include "gc/gc_10_1_0_offset.h"
36 #include "gc/gc_10_1_0_sh_mask.h"
37 #include "smuio/smuio_11_0_0_offset.h"
38 #include "smuio/smuio_11_0_0_sh_mask.h"
39 #include "navi10_enum.h"
40 #include "ivsrcid/gfx/irqsrcs_gfx_10_1.h"
41 
42 #include "soc15.h"
43 #include "soc15d.h"
44 #include "soc15_common.h"
45 #include "clearstate_gfx10.h"
46 #include "v10_structs.h"
47 #include "gfx_v10_0.h"
48 #include "gfx_v10_0_cleaner_shader.h"
49 #include "nbio_v2_3.h"
50 
51 /*
52  * Navi10 has two graphic rings to share each graphic pipe.
53  * 1. Primary ring
54  * 2. Async ring
55  */
56 #define GFX10_NUM_GFX_RINGS_NV1X	1
57 #define GFX10_NUM_GFX_RINGS_Sienna_Cichlid	2
58 #define GFX10_MEC_HPD_SIZE	2048
59 
60 #define F32_CE_PROGRAM_RAM_SIZE		65536
61 #define RLCG_UCODE_LOADING_START_ADDRESS	0x00002000L
62 
63 #define mmCGTT_GS_NGG_CLK_CTRL	0x5087
64 #define mmCGTT_GS_NGG_CLK_CTRL_BASE_IDX	1
65 #define mmCGTT_SPI_RA0_CLK_CTRL 0x507a
66 #define mmCGTT_SPI_RA0_CLK_CTRL_BASE_IDX 1
67 #define mmCGTT_SPI_RA1_CLK_CTRL 0x507b
68 #define mmCGTT_SPI_RA1_CLK_CTRL_BASE_IDX 1
69 
70 #define GB_ADDR_CONFIG__NUM_PKRS__SHIFT                                                                       0x8
71 #define GB_ADDR_CONFIG__NUM_PKRS_MASK                                                                         0x00000700L
72 
73 #define mmCGTS_TCC_DISABLE_gc_10_3                 0x5006
74 #define mmCGTS_TCC_DISABLE_gc_10_3_BASE_IDX        1
75 #define mmCGTS_USER_TCC_DISABLE_gc_10_3            0x5007
76 #define mmCGTS_USER_TCC_DISABLE_gc_10_3_BASE_IDX   1
77 
78 #define mmCP_MEC_CNTL_Sienna_Cichlid                      0x0f55
79 #define mmCP_MEC_CNTL_Sienna_Cichlid_BASE_IDX             0
80 #define mmRLC_SAFE_MODE_Sienna_Cichlid			0x4ca0
81 #define mmRLC_SAFE_MODE_Sienna_Cichlid_BASE_IDX		1
82 #define mmRLC_CP_SCHEDULERS_Sienna_Cichlid		0x4ca1
83 #define mmRLC_CP_SCHEDULERS_Sienna_Cichlid_BASE_IDX	1
84 #define mmSPI_CONFIG_CNTL_Sienna_Cichlid			0x11ec
85 #define mmSPI_CONFIG_CNTL_Sienna_Cichlid_BASE_IDX		0
86 #define mmVGT_ESGS_RING_SIZE_Sienna_Cichlid		0x0fc1
87 #define mmVGT_ESGS_RING_SIZE_Sienna_Cichlid_BASE_IDX	0
88 #define mmVGT_GSVS_RING_SIZE_Sienna_Cichlid		0x0fc2
89 #define mmVGT_GSVS_RING_SIZE_Sienna_Cichlid_BASE_IDX	0
90 #define mmVGT_TF_RING_SIZE_Sienna_Cichlid			0x0fc3
91 #define mmVGT_TF_RING_SIZE_Sienna_Cichlid_BASE_IDX	0
92 #define mmVGT_HS_OFFCHIP_PARAM_Sienna_Cichlid		0x0fc4
93 #define mmVGT_HS_OFFCHIP_PARAM_Sienna_Cichlid_BASE_IDX	0
94 #define mmVGT_TF_MEMORY_BASE_Sienna_Cichlid		0x0fc5
95 #define mmVGT_TF_MEMORY_BASE_Sienna_Cichlid_BASE_IDX	0
96 #define mmVGT_TF_MEMORY_BASE_HI_Sienna_Cichlid		0x0fc6
97 #define mmVGT_TF_MEMORY_BASE_HI_Sienna_Cichlid_BASE_IDX	0
98 #define GRBM_STATUS2__RLC_BUSY_Sienna_Cichlid__SHIFT	0x1a
99 #define GRBM_STATUS2__RLC_BUSY_Sienna_Cichlid_MASK	0x04000000L
100 #define CP_RB_DOORBELL_RANGE_LOWER__DOORBELL_RANGE_LOWER_Sienna_Cichlid_MASK	0x00000FFCL
101 #define CP_RB_DOORBELL_RANGE_LOWER__DOORBELL_RANGE_LOWER_Sienna_Cichlid__SHIFT	0x2
102 #define CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_Sienna_Cichlid_MASK	0x00000FFCL
103 #define mmGCR_GENERAL_CNTL_Sienna_Cichlid			0x1580
104 #define mmGCR_GENERAL_CNTL_Sienna_Cichlid_BASE_IDX	0
105 
106 #define mmGOLDEN_TSC_COUNT_UPPER_Cyan_Skillfish                0x0105
107 #define mmGOLDEN_TSC_COUNT_UPPER_Cyan_Skillfish_BASE_IDX       1
108 #define mmGOLDEN_TSC_COUNT_LOWER_Cyan_Skillfish                0x0106
109 #define mmGOLDEN_TSC_COUNT_LOWER_Cyan_Skillfish_BASE_IDX       1
110 
111 #define mmGOLDEN_TSC_COUNT_UPPER_Vangogh                0x0025
112 #define mmGOLDEN_TSC_COUNT_UPPER_Vangogh_BASE_IDX       1
113 #define mmGOLDEN_TSC_COUNT_LOWER_Vangogh                0x0026
114 #define mmGOLDEN_TSC_COUNT_LOWER_Vangogh_BASE_IDX       1
115 
116 #define mmGOLDEN_TSC_COUNT_UPPER_GC_10_3_6                0x002d
117 #define mmGOLDEN_TSC_COUNT_UPPER_GC_10_3_6_BASE_IDX       1
118 #define mmGOLDEN_TSC_COUNT_LOWER_GC_10_3_6                0x002e
119 #define mmGOLDEN_TSC_COUNT_LOWER_GC_10_3_6_BASE_IDX       1
120 
121 #define mmSPI_CONFIG_CNTL_1_Vangogh		 0x2441
122 #define mmSPI_CONFIG_CNTL_1_Vangogh_BASE_IDX	 1
123 #define mmVGT_TF_MEMORY_BASE_HI_Vangogh          0x2261
124 #define mmVGT_TF_MEMORY_BASE_HI_Vangogh_BASE_IDX 1
125 #define mmVGT_HS_OFFCHIP_PARAM_Vangogh           0x224f
126 #define mmVGT_HS_OFFCHIP_PARAM_Vangogh_BASE_IDX  1
127 #define mmVGT_TF_RING_SIZE_Vangogh               0x224e
128 #define mmVGT_TF_RING_SIZE_Vangogh_BASE_IDX      1
129 #define mmVGT_GSVS_RING_SIZE_Vangogh             0x2241
130 #define mmVGT_GSVS_RING_SIZE_Vangogh_BASE_IDX    1
131 #define mmVGT_TF_MEMORY_BASE_Vangogh             0x2250
132 #define mmVGT_TF_MEMORY_BASE_Vangogh_BASE_IDX    1
133 #define mmVGT_ESGS_RING_SIZE_Vangogh             0x2240
134 #define mmVGT_ESGS_RING_SIZE_Vangogh_BASE_IDX    1
135 #define mmSPI_CONFIG_CNTL_Vangogh                0x2440
136 #define mmSPI_CONFIG_CNTL_Vangogh_BASE_IDX       1
137 #define mmGCR_GENERAL_CNTL_Vangogh               0x1580
138 #define mmGCR_GENERAL_CNTL_Vangogh_BASE_IDX      0
139 #define RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK_Vangogh   0x0000FFFFL
140 
141 #define mmCP_HYP_PFP_UCODE_ADDR			0x5814
142 #define mmCP_HYP_PFP_UCODE_ADDR_BASE_IDX	1
143 #define mmCP_HYP_PFP_UCODE_DATA			0x5815
144 #define mmCP_HYP_PFP_UCODE_DATA_BASE_IDX	1
145 #define mmCP_HYP_CE_UCODE_ADDR			0x5818
146 #define mmCP_HYP_CE_UCODE_ADDR_BASE_IDX		1
147 #define mmCP_HYP_CE_UCODE_DATA			0x5819
148 #define mmCP_HYP_CE_UCODE_DATA_BASE_IDX		1
149 #define mmCP_HYP_ME_UCODE_ADDR			0x5816
150 #define mmCP_HYP_ME_UCODE_ADDR_BASE_IDX		1
151 #define mmCP_HYP_ME_UCODE_DATA			0x5817
152 #define mmCP_HYP_ME_UCODE_DATA_BASE_IDX		1
153 
154 #define mmCPG_PSP_DEBUG				0x5c10
155 #define mmCPG_PSP_DEBUG_BASE_IDX		1
156 #define mmCPC_PSP_DEBUG				0x5c11
157 #define mmCPC_PSP_DEBUG_BASE_IDX		1
158 #define CPC_PSP_DEBUG__GPA_OVERRIDE_MASK	0x00000008L
159 #define CPG_PSP_DEBUG__GPA_OVERRIDE_MASK	0x00000008L
160 
161 //CC_GC_SA_UNIT_DISABLE
162 #define mmCC_GC_SA_UNIT_DISABLE                 0x0fe9
163 #define mmCC_GC_SA_UNIT_DISABLE_BASE_IDX        0
164 #define CC_GC_SA_UNIT_DISABLE__SA_DISABLE__SHIFT	0x8
165 #define CC_GC_SA_UNIT_DISABLE__SA_DISABLE_MASK		0x0000FF00L
166 //GC_USER_SA_UNIT_DISABLE
167 #define mmGC_USER_SA_UNIT_DISABLE               0x0fea
168 #define mmGC_USER_SA_UNIT_DISABLE_BASE_IDX      0
169 #define GC_USER_SA_UNIT_DISABLE__SA_DISABLE__SHIFT	0x8
170 #define GC_USER_SA_UNIT_DISABLE__SA_DISABLE_MASK	0x0000FF00L
171 //PA_SC_ENHANCE_3
172 #define mmPA_SC_ENHANCE_3                       0x1085
173 #define mmPA_SC_ENHANCE_3_BASE_IDX              0
174 #define PA_SC_ENHANCE_3__FORCE_PBB_WORKLOAD_MODE_TO_ZERO__SHIFT 0x3
175 #define PA_SC_ENHANCE_3__FORCE_PBB_WORKLOAD_MODE_TO_ZERO_MASK   0x00000008L
176 
177 #define mmCGTT_SPI_CS_CLK_CTRL			0x507c
178 #define mmCGTT_SPI_CS_CLK_CTRL_BASE_IDX         1
179 
180 #define mmGCUTCL2_CGTT_CLK_CTRL_Sienna_Cichlid		0x16f3
181 #define mmGCUTCL2_CGTT_CLK_CTRL_Sienna_Cichlid_BASE_IDX	0
182 #define mmGCVM_L2_CGTT_CLK_CTRL_Sienna_Cichlid          0x15db
183 #define mmGCVM_L2_CGTT_CLK_CTRL_Sienna_Cichlid_BASE_IDX	0
184 
185 #define mmGC_THROTTLE_CTRL_Sienna_Cichlid              0x2030
186 #define mmGC_THROTTLE_CTRL_Sienna_Cichlid_BASE_IDX     0
187 
188 #define mmRLC_SPARE_INT_0_Sienna_Cichlid               0x4ca5
189 #define mmRLC_SPARE_INT_0_Sienna_Cichlid_BASE_IDX      1
190 
191 MODULE_FIRMWARE("amdgpu/navi10_ce.bin");
192 MODULE_FIRMWARE("amdgpu/navi10_pfp.bin");
193 MODULE_FIRMWARE("amdgpu/navi10_me.bin");
194 MODULE_FIRMWARE("amdgpu/navi10_mec.bin");
195 MODULE_FIRMWARE("amdgpu/navi10_mec2.bin");
196 MODULE_FIRMWARE("amdgpu/navi10_rlc.bin");
197 
198 MODULE_FIRMWARE("amdgpu/navi14_ce_wks.bin");
199 MODULE_FIRMWARE("amdgpu/navi14_pfp_wks.bin");
200 MODULE_FIRMWARE("amdgpu/navi14_me_wks.bin");
201 MODULE_FIRMWARE("amdgpu/navi14_mec_wks.bin");
202 MODULE_FIRMWARE("amdgpu/navi14_mec2_wks.bin");
203 MODULE_FIRMWARE("amdgpu/navi14_ce.bin");
204 MODULE_FIRMWARE("amdgpu/navi14_pfp.bin");
205 MODULE_FIRMWARE("amdgpu/navi14_me.bin");
206 MODULE_FIRMWARE("amdgpu/navi14_mec.bin");
207 MODULE_FIRMWARE("amdgpu/navi14_mec2.bin");
208 MODULE_FIRMWARE("amdgpu/navi14_rlc.bin");
209 
210 MODULE_FIRMWARE("amdgpu/navi12_ce.bin");
211 MODULE_FIRMWARE("amdgpu/navi12_pfp.bin");
212 MODULE_FIRMWARE("amdgpu/navi12_me.bin");
213 MODULE_FIRMWARE("amdgpu/navi12_mec.bin");
214 MODULE_FIRMWARE("amdgpu/navi12_mec2.bin");
215 MODULE_FIRMWARE("amdgpu/navi12_rlc.bin");
216 
217 MODULE_FIRMWARE("amdgpu/sienna_cichlid_ce.bin");
218 MODULE_FIRMWARE("amdgpu/sienna_cichlid_pfp.bin");
219 MODULE_FIRMWARE("amdgpu/sienna_cichlid_me.bin");
220 MODULE_FIRMWARE("amdgpu/sienna_cichlid_mec.bin");
221 MODULE_FIRMWARE("amdgpu/sienna_cichlid_mec2.bin");
222 MODULE_FIRMWARE("amdgpu/sienna_cichlid_rlc.bin");
223 
224 MODULE_FIRMWARE("amdgpu/navy_flounder_ce.bin");
225 MODULE_FIRMWARE("amdgpu/navy_flounder_pfp.bin");
226 MODULE_FIRMWARE("amdgpu/navy_flounder_me.bin");
227 MODULE_FIRMWARE("amdgpu/navy_flounder_mec.bin");
228 MODULE_FIRMWARE("amdgpu/navy_flounder_mec2.bin");
229 MODULE_FIRMWARE("amdgpu/navy_flounder_rlc.bin");
230 
231 MODULE_FIRMWARE("amdgpu/vangogh_ce.bin");
232 MODULE_FIRMWARE("amdgpu/vangogh_pfp.bin");
233 MODULE_FIRMWARE("amdgpu/vangogh_me.bin");
234 MODULE_FIRMWARE("amdgpu/vangogh_mec.bin");
235 MODULE_FIRMWARE("amdgpu/vangogh_mec2.bin");
236 MODULE_FIRMWARE("amdgpu/vangogh_rlc.bin");
237 
238 MODULE_FIRMWARE("amdgpu/dimgrey_cavefish_ce.bin");
239 MODULE_FIRMWARE("amdgpu/dimgrey_cavefish_pfp.bin");
240 MODULE_FIRMWARE("amdgpu/dimgrey_cavefish_me.bin");
241 MODULE_FIRMWARE("amdgpu/dimgrey_cavefish_mec.bin");
242 MODULE_FIRMWARE("amdgpu/dimgrey_cavefish_mec2.bin");
243 MODULE_FIRMWARE("amdgpu/dimgrey_cavefish_rlc.bin");
244 
245 MODULE_FIRMWARE("amdgpu/beige_goby_ce.bin");
246 MODULE_FIRMWARE("amdgpu/beige_goby_pfp.bin");
247 MODULE_FIRMWARE("amdgpu/beige_goby_me.bin");
248 MODULE_FIRMWARE("amdgpu/beige_goby_mec.bin");
249 MODULE_FIRMWARE("amdgpu/beige_goby_mec2.bin");
250 MODULE_FIRMWARE("amdgpu/beige_goby_rlc.bin");
251 
252 MODULE_FIRMWARE("amdgpu/yellow_carp_ce.bin");
253 MODULE_FIRMWARE("amdgpu/yellow_carp_pfp.bin");
254 MODULE_FIRMWARE("amdgpu/yellow_carp_me.bin");
255 MODULE_FIRMWARE("amdgpu/yellow_carp_mec.bin");
256 MODULE_FIRMWARE("amdgpu/yellow_carp_mec2.bin");
257 MODULE_FIRMWARE("amdgpu/yellow_carp_rlc.bin");
258 
259 MODULE_FIRMWARE("amdgpu/cyan_skillfish2_ce.bin");
260 MODULE_FIRMWARE("amdgpu/cyan_skillfish2_pfp.bin");
261 MODULE_FIRMWARE("amdgpu/cyan_skillfish2_me.bin");
262 MODULE_FIRMWARE("amdgpu/cyan_skillfish2_mec.bin");
263 MODULE_FIRMWARE("amdgpu/cyan_skillfish2_mec2.bin");
264 MODULE_FIRMWARE("amdgpu/cyan_skillfish2_rlc.bin");
265 
266 MODULE_FIRMWARE("amdgpu/gc_10_3_6_ce.bin");
267 MODULE_FIRMWARE("amdgpu/gc_10_3_6_pfp.bin");
268 MODULE_FIRMWARE("amdgpu/gc_10_3_6_me.bin");
269 MODULE_FIRMWARE("amdgpu/gc_10_3_6_mec.bin");
270 MODULE_FIRMWARE("amdgpu/gc_10_3_6_mec2.bin");
271 MODULE_FIRMWARE("amdgpu/gc_10_3_6_rlc.bin");
272 
273 MODULE_FIRMWARE("amdgpu/gc_10_3_7_ce.bin");
274 MODULE_FIRMWARE("amdgpu/gc_10_3_7_pfp.bin");
275 MODULE_FIRMWARE("amdgpu/gc_10_3_7_me.bin");
276 MODULE_FIRMWARE("amdgpu/gc_10_3_7_mec.bin");
277 MODULE_FIRMWARE("amdgpu/gc_10_3_7_mec2.bin");
278 MODULE_FIRMWARE("amdgpu/gc_10_3_7_rlc.bin");
279 
280 static const struct amdgpu_hwip_reg_entry gc_reg_list_10_1[] = {
281 	SOC15_REG_ENTRY_STR(GC, 0, mmGRBM_STATUS),
282 	SOC15_REG_ENTRY_STR(GC, 0, mmGRBM_STATUS2),
283 	SOC15_REG_ENTRY_STR(GC, 0, mmGRBM_STATUS3),
284 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_STALLED_STAT1),
285 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_STALLED_STAT2),
286 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_CPC_STALLED_STAT1),
287 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_CPF_STALLED_STAT1),
288 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_BUSY_STAT),
289 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_CPC_BUSY_STAT),
290 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_CPF_BUSY_STAT),
291 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_CPC_BUSY_STAT2),
292 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_CPF_BUSY_STAT2),
293 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_CPF_STATUS),
294 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_GFX_ERROR),
295 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_GFX_HPD_STATUS0),
296 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_RB_BASE),
297 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_RB_RPTR),
298 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_RB_WPTR),
299 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_RB0_BASE),
300 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_RB0_RPTR),
301 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_RB0_WPTR),
302 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_RB1_BASE),
303 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_RB1_RPTR),
304 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_RB1_WPTR),
305 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_RB2_BASE),
306 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_RB2_WPTR),
307 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_RB2_WPTR),
308 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_CE_IB1_CMD_BUFSZ),
309 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_CE_IB2_CMD_BUFSZ),
310 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_IB1_CMD_BUFSZ),
311 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_IB2_CMD_BUFSZ),
312 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_CE_IB1_BASE_LO),
313 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_CE_IB1_BASE_HI),
314 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_CE_IB1_BUFSZ),
315 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_CE_IB2_BASE_LO),
316 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_CE_IB2_BASE_HI),
317 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_CE_IB2_BUFSZ),
318 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_IB1_BASE_LO),
319 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_IB1_BASE_HI),
320 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_IB1_BUFSZ),
321 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_IB2_BASE_LO),
322 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_IB2_BASE_HI),
323 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_IB2_BUFSZ),
324 	SOC15_REG_ENTRY_STR(GC, 0, mmCPF_UTCL1_STATUS),
325 	SOC15_REG_ENTRY_STR(GC, 0, mmCPC_UTCL1_STATUS),
326 	SOC15_REG_ENTRY_STR(GC, 0, mmCPG_UTCL1_STATUS),
327 	SOC15_REG_ENTRY_STR(GC, 0, mmGDS_PROTECTION_FAULT),
328 	SOC15_REG_ENTRY_STR(GC, 0, mmGDS_VM_PROTECTION_FAULT),
329 	SOC15_REG_ENTRY_STR(GC, 0, mmIA_UTCL1_STATUS),
330 	SOC15_REG_ENTRY_STR(GC, 0, mmIA_UTCL1_STATUS_2),
331 	SOC15_REG_ENTRY_STR(GC, 0, mmPA_CL_CNTL_STATUS),
332 	SOC15_REG_ENTRY_STR(GC, 0, mmRLC_UTCL1_STATUS),
333 	SOC15_REG_ENTRY_STR(GC, 0, mmRMI_UTCL1_STATUS),
334 	SOC15_REG_ENTRY_STR(GC, 0, mmSQC_DCACHE_UTCL0_STATUS),
335 	SOC15_REG_ENTRY_STR(GC, 0, mmSQC_ICACHE_UTCL0_STATUS),
336 	SOC15_REG_ENTRY_STR(GC, 0, mmSQG_UTCL0_STATUS),
337 	SOC15_REG_ENTRY_STR(GC, 0, mmTCP_UTCL0_STATUS),
338 	SOC15_REG_ENTRY_STR(GC, 0, mmWD_UTCL1_STATUS),
339 	SOC15_REG_ENTRY_STR(GC, 0, mmGCVM_L2_PROTECTION_FAULT_CNTL),
340 	SOC15_REG_ENTRY_STR(GC, 0, mmGCVM_L2_PROTECTION_FAULT_STATUS),
341 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_DEBUG),
342 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_MEC_CNTL),
343 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_MES_CNTL),
344 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_CE_INSTR_PNTR),
345 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_MEC1_INSTR_PNTR),
346 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_MEC2_INSTR_PNTR),
347 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_MES_DEBUG_INTERRUPT_INSTR_PNTR),
348 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_MES_INSTR_PNTR),
349 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_ME_INSTR_PNTR),
350 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_PFP_INSTR_PNTR),
351 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_CPC_STATUS),
352 	SOC15_REG_ENTRY_STR(GC, 0, mmRLC_STAT),
353 	SOC15_REG_ENTRY_STR(GC, 0, mmRLC_SMU_COMMAND),
354 	SOC15_REG_ENTRY_STR(GC, 0, mmRLC_SMU_MESSAGE),
355 	SOC15_REG_ENTRY_STR(GC, 0, mmRLC_SMU_ARGUMENT_1),
356 	SOC15_REG_ENTRY_STR(GC, 0, mmRLC_SMU_ARGUMENT_2),
357 	SOC15_REG_ENTRY_STR(GC, 0, mmRLC_SMU_ARGUMENT_3),
358 	SOC15_REG_ENTRY_STR(GC, 0, mmRLC_SMU_ARGUMENT_4),
359 	SOC15_REG_ENTRY_STR(GC, 0, mmSMU_RLC_RESPONSE),
360 	SOC15_REG_ENTRY_STR(GC, 0, mmRLC_SAFE_MODE),
361 	SOC15_REG_ENTRY_STR(GC, 0, mmRLC_SMU_SAFE_MODE),
362 	SOC15_REG_ENTRY_STR(GC, 0, mmRLC_RLCS_GPM_STAT_2),
363 	SOC15_REG_ENTRY_STR(GC, 0, mmRLC_SPP_STATUS),
364 	SOC15_REG_ENTRY_STR(GC, 0, mmRLC_RLCS_BOOTLOAD_STATUS),
365 	SOC15_REG_ENTRY_STR(GC, 0, mmRLC_INT_STAT),
366 	SOC15_REG_ENTRY_STR(GC, 0, mmRLC_GPM_GENERAL_6),
367 	SOC15_REG_ENTRY_STR(GC, 0, mmRLC_GPM_DEBUG_INST_A),
368 	SOC15_REG_ENTRY_STR(GC, 0, mmRLC_GPM_DEBUG_INST_B),
369 	SOC15_REG_ENTRY_STR(GC, 0, mmRLC_GPM_DEBUG_INST_ADDR),
370 	SOC15_REG_ENTRY_STR(GC, 0, mmRLC_LX6_CORE_PDEBUG_INST),
371 	/* cp header registers */
372 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_CE_HEADER_DUMP),
373 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_MEC_ME1_HEADER_DUMP),
374 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_MEC_ME2_HEADER_DUMP),
375 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_PFP_HEADER_DUMP),
376 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_ME_HEADER_DUMP),
377 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_MES_HEADER_DUMP),
378 	/* SE status registers */
379 	SOC15_REG_ENTRY_STR(GC, 0, mmGRBM_STATUS_SE0),
380 	SOC15_REG_ENTRY_STR(GC, 0, mmGRBM_STATUS_SE1),
381 	SOC15_REG_ENTRY_STR(GC, 0, mmGRBM_STATUS_SE2),
382 	SOC15_REG_ENTRY_STR(GC, 0, mmGRBM_STATUS_SE3)
383 };
384 
385 static const struct amdgpu_hwip_reg_entry gc_cp_reg_list_10[] = {
386 	/* compute registers */
387 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_VMID),
388 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_PERSISTENT_STATE),
389 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_PIPE_PRIORITY),
390 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_QUEUE_PRIORITY),
391 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_QUANTUM),
392 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_PQ_BASE),
393 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_PQ_BASE_HI),
394 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_PQ_RPTR),
395 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR),
396 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI),
397 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL),
398 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_PQ_CONTROL),
399 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_IB_BASE_ADDR),
400 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_IB_BASE_ADDR_HI),
401 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_IB_RPTR),
402 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_IB_CONTROL),
403 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_DEQUEUE_REQUEST),
404 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_EOP_BASE_ADDR),
405 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI),
406 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_EOP_CONTROL),
407 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_EOP_RPTR),
408 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_EOP_WPTR),
409 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_EOP_EVENTS),
410 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_CTX_SAVE_BASE_ADDR_LO),
411 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_CTX_SAVE_BASE_ADDR_HI),
412 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_CTX_SAVE_CONTROL),
413 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_CNTL_STACK_OFFSET),
414 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_CNTL_STACK_SIZE),
415 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_WG_STATE_OFFSET),
416 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_CTX_SAVE_SIZE),
417 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_GDS_RESOURCE_STATE),
418 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_ERROR),
419 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_EOP_WPTR_MEM),
420 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_PQ_WPTR_LO),
421 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_PQ_WPTR_HI),
422 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_SUSPEND_CNTL_STACK_OFFSET),
423 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_SUSPEND_CNTL_STACK_DW_CNT),
424 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_SUSPEND_WG_STATE_OFFSET),
425 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_DEQUEUE_STATUS)
426 };
427 
428 static const struct amdgpu_hwip_reg_entry gc_gfx_queue_reg_list_10[] = {
429 	/* gfx queue registers */
430 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_GFX_HQD_ACTIVE),
431 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_GFX_HQD_QUEUE_PRIORITY),
432 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_GFX_HQD_BASE),
433 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_GFX_HQD_BASE_HI),
434 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_GFX_HQD_OFFSET),
435 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_GFX_HQD_CSMD_RPTR),
436 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_GFX_HQD_WPTR),
437 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_GFX_HQD_WPTR_HI),
438 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_GFX_HQD_DEQUEUE_REQUEST),
439 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_GFX_HQD_MAPPED),
440 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_GFX_HQD_QUE_MGR_CONTROL),
441 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_GFX_HQD_HQ_CONTROL0),
442 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_GFX_HQD_HQ_STATUS0),
443 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_GFX_HQD_CE_WPTR_POLL_ADDR_LO),
444 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_GFX_HQD_CE_WPTR_POLL_ADDR_HI),
445 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_GFX_HQD_CE_OFFSET),
446 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_GFX_HQD_CE_CSMD_RPTR),
447 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_GFX_HQD_CE_WPTR),
448 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_GFX_HQD_CE_WPTR_HI),
449 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_GFX_MQD_BASE_ADDR),
450 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_GFX_MQD_BASE_ADDR_HI),
451 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO),
452 	SOC15_REG_ENTRY_STR(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI)
453 };
454 
455 static const struct soc15_reg_golden golden_settings_gc_10_1[] = {
456 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_4, 0xffffffff, 0x00400014),
457 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_CPF_CLK_CTRL, 0xfcff8fff, 0xf8000100),
458 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_CLK_CTRL, 0xcd000000, 0x0d000100),
459 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SQ_CLK_CTRL, 0x60000ff0, 0x60000100),
460 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SQG_CLK_CTRL, 0x40000000, 0x40000100),
461 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_VGT_CLK_CTRL, 0xffff8fff, 0xffff8100),
462 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_WD_CLK_CTRL, 0xfeff8fff, 0xfeff8100),
463 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCH_PIPE_STEER, 0xffffffff, 0xe4e4e4e4),
464 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCH_VC5_ENABLE, 0x00000002, 0x00000000),
465 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCP_SD_CNTL, 0x000007ff, 0x000005ff),
466 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG, 0x20000000, 0x20000000),
467 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xffffffff, 0x00000420),
468 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG3, 0x00000200, 0x00000200),
469 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG4, 0x07900000, 0x04900000),
470 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DFSM_TILES_IN_FLIGHT, 0x0000ffff, 0x0000003f),
471 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_LAST_OF_BURST_CONFIG, 0xffffffff, 0x03860204),
472 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCR_GENERAL_CNTL, 0x1ff0ffff, 0x00000500),
473 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGE_PRIV_CONTROL, 0x000007ff, 0x000001fe),
474 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL1_PIPE_STEER, 0xffffffff, 0xe4e4e4e4),
475 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_0, 0x77777777, 0x10321032),
476 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_1, 0x77777777, 0x02310231),
477 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2A_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf),
478 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf),
479 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CGTT_SCLK_CTRL, 0x10000000, 0x10000100),
480 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL2, 0xffffffff, 0x1402002f),
481 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL3, 0xffff9fff, 0x00001188),
482 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_TIMEOUT_COUNTER, 0xffffffff, 0x00000800),
483 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x08000009),
484 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0x00400000, 0x04440000),
485 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_2, 0x00000800, 0x00000820),
486 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
487 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_SPARE, 0xffffffff, 0xffff3101),
488 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0x001f0000, 0x00070104),
489 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_ALU_CLK_CTRL, 0xffffffff, 0xffffffff),
490 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_ARB_CONFIG, 0x00000100, 0x00000130),
491 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_LDS_CLK_CTRL, 0xffffffff, 0xffffffff),
492 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfff7ffff, 0x01030000),
493 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CNTL, 0x60000010, 0x479c0010),
494 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmUTCL1_CGTT_CLK_CTRL, 0xfeff0fff, 0x40000100),
495 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmUTCL1_CTRL, 0x00c00000, 0x00c00000)
496 };
497 
498 static const struct soc15_reg_golden golden_settings_gc_10_0_nv10[] = {
499 	/* Pending on emulation bring up */
500 };
501 
502 static const struct soc15_reg_golden golden_settings_gc_rlc_spm_10_0_nv10[] = {
503 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xe0000000, 0x0),
504 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
505 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x28),
506 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
507 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9),
508 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
509 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8),
510 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
511 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b),
512 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
513 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8),
514 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
515 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b),
516 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
517 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x20),
518 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
519 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
520 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
521 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc8),
522 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
523 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf),
524 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
525 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xcc),
526 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
527 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf),
528 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
529 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd0),
530 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
531 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf),
532 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
533 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd4),
534 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
535 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf),
536 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
537 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x24),
538 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
539 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf),
540 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
541 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x24),
542 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
543 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf),
544 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
545 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4),
546 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
547 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11),
548 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
549 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8),
550 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
551 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf),
552 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
553 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x0),
554 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
555 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11),
556 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
557 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc),
558 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
559 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
560 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
561 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc),
562 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
563 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
564 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
565 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x88),
566 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
567 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4),
568 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
569 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8c),
570 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
571 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4),
572 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
573 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb0),
574 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
575 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6),
576 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
577 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb4),
578 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
579 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6),
580 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
581 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb8),
582 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
583 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
584 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
585 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xbc),
586 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
587 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8),
588 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
589 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc0),
590 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
591 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
592 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
593 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc4),
594 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
595 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
596 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
597 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x90),
598 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
599 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x0),
600 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
601 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x94),
602 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
603 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x0),
604 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
605 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x98),
606 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
607 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6),
608 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
609 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x9c),
610 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
611 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6),
612 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
613 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa0),
614 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
615 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4),
616 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
617 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa4),
618 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
619 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4),
620 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
621 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa8),
622 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
623 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6),
624 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
625 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xac),
626 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
627 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4),
628 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
629 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x10),
630 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
631 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9),
632 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
633 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc),
634 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
635 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
636 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
637 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x18),
638 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
639 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb),
640 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
641 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x38),
642 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
643 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8),
644 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
645 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x3c),
646 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
647 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
648 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
649 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x40),
650 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
651 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
652 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
653 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x44),
654 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
655 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
656 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
657 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x48),
658 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
659 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x5),
660 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
661 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4c),
662 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
663 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9),
664 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
665 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x70),
666 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
667 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9),
668 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
669 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x74),
670 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
671 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9),
672 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
673 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x78),
674 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
675 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb),
676 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
677 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x7c),
678 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
679 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd),
680 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
681 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x80),
682 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
683 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf),
684 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
685 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x84),
686 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
687 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb),
688 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
689 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x50),
690 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
691 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7),
692 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
693 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x54),
694 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
695 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x5),
696 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
697 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x58),
698 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
699 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9),
700 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
701 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x5c),
702 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
703 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
704 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
705 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x60),
706 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
707 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb),
708 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
709 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x64),
710 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
711 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9),
712 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
713 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x68),
714 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
715 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9),
716 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
717 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x6c),
718 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
719 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb),
720 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
721 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1c),
722 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
723 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x3),
724 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
725 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x14),
726 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
727 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
728 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
729 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x20),
730 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
731 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
732 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
733 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x20),
734 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
735 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
736 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
737 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x24),
738 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
739 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
740 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
741 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x24),
742 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
743 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
744 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
745 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x28),
746 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
747 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
748 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
749 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x28),
750 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
751 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
752 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
753 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x2c),
754 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
755 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b),
756 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
757 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x2c),
758 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
759 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b),
760 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
761 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x30),
762 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
763 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
764 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
765 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x30),
766 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
767 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
768 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
769 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x34),
770 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
771 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
772 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
773 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x34),
774 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
775 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
776 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
777 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x38),
778 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
779 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
780 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
781 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x38),
782 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
783 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
784 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
785 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x3c),
786 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
787 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a),
788 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
789 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x3c),
790 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
791 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a),
792 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
793 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x18),
794 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
795 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
796 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
797 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x18),
798 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
799 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
800 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
801 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x50),
802 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
803 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
804 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
805 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x50),
806 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
807 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
808 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
809 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x54),
810 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
811 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
812 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
813 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x54),
814 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
815 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
816 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
817 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x58),
818 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
819 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
820 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
821 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x58),
822 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
823 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
824 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
825 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x5c),
826 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
827 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
828 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
829 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x5c),
830 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
831 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
832 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
833 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x14),
834 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
835 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1d),
836 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
837 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x14),
838 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
839 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1d),
840 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
841 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x48),
842 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
843 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a),
844 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
845 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x48),
846 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
847 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a),
848 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
849 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4c),
850 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
851 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a),
852 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
853 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4c),
854 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
855 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a),
856 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
857 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x40),
858 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
859 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1c),
860 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
861 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x40),
862 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
863 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1c),
864 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
865 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x44),
866 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
867 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b),
868 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
869 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x44),
870 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
871 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b),
872 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
873 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x10),
874 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
875 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x17),
876 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
877 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x10),
878 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
879 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x17),
880 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
881 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x60),
882 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
883 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
884 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
885 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x60),
886 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
887 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
888 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
889 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x64),
890 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
891 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf),
892 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
893 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x64),
894 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
895 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf),
896 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
897 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x70),
898 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
899 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16),
900 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
901 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x70),
902 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
903 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16),
904 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
905 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x74),
906 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
907 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
908 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
909 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x74),
910 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
911 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
912 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
913 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x68),
914 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
915 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
916 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
917 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x68),
918 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
919 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
920 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
921 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x6c),
922 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
923 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
924 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
925 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x6c),
926 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
927 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
928 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
929 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x78),
930 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
931 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd),
932 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
933 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x78),
934 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
935 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd),
936 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
937 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x7c),
938 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
939 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
940 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
941 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x7c),
942 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
943 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
944 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
945 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x88),
946 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
947 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
948 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
949 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x88),
950 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
951 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
952 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
953 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8c),
954 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
955 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
956 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
957 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8c),
958 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
959 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
960 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
961 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x80),
962 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
963 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
964 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
965 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x80),
966 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
967 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
968 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
969 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x84),
970 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
971 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
972 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
973 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x84),
974 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
975 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
976 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
977 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x90),
978 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
979 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8),
980 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
981 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x90),
982 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
983 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8),
984 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
985 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x94),
986 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
987 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4),
988 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
989 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x94),
990 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
991 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4),
992 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
993 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa0),
994 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
995 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6),
996 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
997 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa0),
998 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
999 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6),
1000 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1001 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa4),
1002 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1003 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x3),
1004 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1005 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa4),
1006 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1007 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x3),
1008 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1009 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x98),
1010 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1011 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8),
1012 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1013 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x98),
1014 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1015 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8),
1016 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1017 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x9c),
1018 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1019 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4),
1020 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1021 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x9c),
1022 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1023 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4),
1024 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1025 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa8),
1026 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1027 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
1028 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1029 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa8),
1030 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1031 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
1032 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1033 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xac),
1034 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1035 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
1036 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1037 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xac),
1038 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1039 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
1040 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1041 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb8),
1042 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1043 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13),
1044 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1045 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb8),
1046 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1047 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13),
1048 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1049 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xbc),
1050 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1051 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
1052 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1053 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xbc),
1054 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1055 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
1056 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1057 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb0),
1058 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1059 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
1060 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1061 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb0),
1062 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1063 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
1064 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1065 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb4),
1066 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1067 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
1068 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1069 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb4),
1070 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1071 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
1072 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1073 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc0),
1074 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1075 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
1076 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1077 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc0),
1078 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1079 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
1080 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1081 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc4),
1082 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1083 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
1084 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1085 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc4),
1086 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1087 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
1088 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1089 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd0),
1090 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1091 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb),
1092 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1093 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd0),
1094 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1095 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb),
1096 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1097 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd4),
1098 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1099 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6),
1100 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1101 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd4),
1102 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1103 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6),
1104 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1105 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc8),
1106 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1107 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
1108 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1109 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc8),
1110 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1111 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
1112 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1113 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xcc),
1114 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1115 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb),
1116 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1117 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xcc),
1118 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1119 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb),
1120 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1121 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xe8),
1122 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1123 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
1124 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1125 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xe8),
1126 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1127 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
1128 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1129 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xec),
1130 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1131 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
1132 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1133 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xec),
1134 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1135 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
1136 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1137 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf0),
1138 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1139 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
1140 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1141 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf0),
1142 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1143 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
1144 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1145 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf4),
1146 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1147 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
1148 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1149 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf4),
1150 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1151 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
1152 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1153 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf8),
1154 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1155 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
1156 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1157 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf8),
1158 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1159 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
1160 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1161 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xfc),
1162 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1163 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
1164 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1165 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xfc),
1166 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1167 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
1168 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1169 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x100),
1170 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1171 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
1172 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1173 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x100),
1174 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1175 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
1176 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1177 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x104),
1178 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1179 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
1180 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1181 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x104),
1182 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1183 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
1184 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1185 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xe0),
1186 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1187 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13),
1188 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1189 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xe0),
1190 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1191 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13),
1192 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1193 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x118),
1194 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1195 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13),
1196 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1197 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x118),
1198 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1199 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13),
1200 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1201 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x11c),
1202 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1203 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13),
1204 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1205 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x11c),
1206 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1207 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13),
1208 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1209 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x120),
1210 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1211 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13),
1212 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1213 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x120),
1214 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1215 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13),
1216 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1217 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x124),
1218 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1219 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13),
1220 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1221 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x124),
1222 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1223 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13),
1224 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1225 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xdc),
1226 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1227 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b),
1228 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1229 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xdc),
1230 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1231 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b),
1232 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1233 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x110),
1234 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1235 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
1236 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1237 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x110),
1238 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1239 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
1240 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1241 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x114),
1242 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1243 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
1244 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1245 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x114),
1246 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1247 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
1248 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1249 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x108),
1250 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1251 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
1252 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1253 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x108),
1254 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1255 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
1256 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1257 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x10c),
1258 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1259 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
1260 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1261 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x10c),
1262 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1263 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
1264 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1265 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd8),
1266 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1267 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x17),
1268 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1269 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd8),
1270 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1271 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x17),
1272 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1273 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x128),
1274 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1275 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf),
1276 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1277 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x128),
1278 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1279 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf),
1280 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1281 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x12c),
1282 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1283 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
1284 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1285 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x12c),
1286 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1287 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
1288 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1289 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x138),
1290 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1291 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
1292 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1293 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x138),
1294 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1295 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
1296 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1297 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x13c),
1298 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1299 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
1300 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1301 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x13c),
1302 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1303 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
1304 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1305 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x130),
1306 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1307 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
1308 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1309 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x130),
1310 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1311 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
1312 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1313 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x134),
1314 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1315 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
1316 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1317 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x134),
1318 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1319 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
1320 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1321 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x140),
1322 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1323 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
1324 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1325 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x140),
1326 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1327 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
1328 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1329 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x144),
1330 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1331 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7),
1332 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1333 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x144),
1334 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1335 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7),
1336 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1337 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x150),
1338 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1339 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
1340 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1341 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x150),
1342 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1343 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
1344 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1345 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x154),
1346 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1347 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7),
1348 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1349 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x154),
1350 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1351 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7),
1352 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1353 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x148),
1354 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1355 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
1356 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1357 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x148),
1358 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1359 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
1360 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1361 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x14c),
1362 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1363 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7),
1364 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1365 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x14c),
1366 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1367 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7),
1368 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1369 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x158),
1370 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1371 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x5),
1372 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1373 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x158),
1374 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1375 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x5),
1376 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1377 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x15c),
1378 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1379 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x2),
1380 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1381 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x15c),
1382 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1383 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x2),
1384 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1385 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x168),
1386 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1387 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1),
1388 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1389 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x168),
1390 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1391 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1),
1392 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1393 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x16c),
1394 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1395 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x0),
1396 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1397 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x16c),
1398 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1399 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x0),
1400 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1401 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x160),
1402 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1403 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4),
1404 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1405 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x160),
1406 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1407 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4),
1408 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1409 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x164),
1410 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1411 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x2),
1412 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1413 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x164),
1414 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1415 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x2),
1416 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1417 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x170),
1418 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1419 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11),
1420 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1421 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x170),
1422 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1423 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11),
1424 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1425 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x174),
1426 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1427 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd),
1428 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1429 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x174),
1430 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1431 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd),
1432 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1433 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x180),
1434 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1435 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf),
1436 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1437 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x180),
1438 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1439 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf),
1440 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1441 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x184),
1442 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1443 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
1444 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1445 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x184),
1446 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1447 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
1448 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1449 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x178),
1450 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1451 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11),
1452 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1453 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x178),
1454 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1455 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11),
1456 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1457 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x17c),
1458 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1459 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd),
1460 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1461 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x17c),
1462 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1463 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd),
1464 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1465 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x188),
1466 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1467 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
1468 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1469 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x188),
1470 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1471 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
1472 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1473 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x18c),
1474 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1475 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8),
1476 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1477 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x18c),
1478 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1479 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8),
1480 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1481 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x198),
1482 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1483 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9),
1484 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1485 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x198),
1486 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1487 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9),
1488 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1489 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x19c),
1490 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1491 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x3),
1492 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1493 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x19c),
1494 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1495 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x3),
1496 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1497 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x190),
1498 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1499 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
1500 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1501 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x190),
1502 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1503 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
1504 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1505 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x194),
1506 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1507 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8),
1508 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1509 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x194),
1510 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1511 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8),
1512 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1513 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x30),
1514 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1515 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11),
1516 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1517 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x34),
1518 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1519 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
1520 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1521 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x0),
1522 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1523 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1d),
1524 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1525 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x0),
1526 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1527 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1d),
1528 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1529 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4),
1530 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1531 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1f),
1532 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1533 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4),
1534 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1535 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1f),
1536 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1537 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x2c),
1538 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1539 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb),
1540 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1541 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLOBALS_SAMPLE_SKEW, 0x000000FF, 0x19),
1542 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1543 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLOBALS_MUXSEL_SKEW, 0x000000FF, 0x20),
1544 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1545 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLE_SKEW, 0x000000FF, 0x5),
1546 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1547 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLE_SKEW, 0x000000FF, 0xa),
1548 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1549 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_MUXSEL_SKEW, 0x000000FF, 0x14),
1550 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
1551 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_MUXSEL_SKEW, 0x000000FF, 0x19),
1552 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1553 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_DESER_START_SKEW, 0x000000FF, 0x33),
1554 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xFFFFFFFF, 0xe0000000)
1555 };
1556 
1557 static const struct soc15_reg_golden golden_settings_gc_10_1_1[] = {
1558 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_4, 0xffffffff, 0x003c0014),
1559 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_GS_NGG_CLK_CTRL, 0xffff8fff, 0xffff8100),
1560 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_IA_CLK_CTRL, 0xffff0fff, 0xffff0100),
1561 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_CLK_CTRL, 0xcd000000, 0x0d000100),
1562 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SQ_CLK_CTRL, 0xf8ff0fff, 0x60000100),
1563 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SQG_CLK_CTRL, 0x40000ff0, 0x40000100),
1564 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_VGT_CLK_CTRL, 0xffff8fff, 0xffff8100),
1565 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_WD_CLK_CTRL, 0xffff8fff, 0xffff8100),
1566 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCH_PIPE_STEER, 0xffffffff, 0xe4e4e4e4),
1567 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCH_VC5_ENABLE, 0x00000002, 0x00000000),
1568 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCP_SD_CNTL, 0x800007ff, 0x000005ff),
1569 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG, 0xffffffff, 0x20000000),
1570 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xffffffff, 0x00000420),
1571 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG3, 0x00000200, 0x00000200),
1572 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG4, 0xffffffff, 0x04900000),
1573 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DFSM_TILES_IN_FLIGHT, 0x0000ffff, 0x0000003f),
1574 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_LAST_OF_BURST_CONFIG, 0xffffffff, 0x03860204),
1575 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCR_GENERAL_CNTL, 0x1ff0ffff, 0x00000500),
1576 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGE_PRIV_CONTROL, 0x000007ff, 0x000001fe),
1577 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL1_PIPE_STEER, 0xffffffff, 0xe4e4e4e4),
1578 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2A_ADDR_MATCH_MASK, 0xffffffff, 0xffffffe7),
1579 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_ADDR_MATCH_MASK, 0xffffffff, 0xffffffe7),
1580 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CGTT_SCLK_CTRL, 0xffff0fff, 0x10000100),
1581 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL2, 0xffffffff, 0x1402002f),
1582 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL3, 0xffffbfff, 0x00000188),
1583 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_TIMEOUT_COUNTER, 0xffffffff, 0x00000800),
1584 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x08000009),
1585 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0x00400000, 0x04440000),
1586 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_2, 0x00000800, 0x00000820),
1587 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
1588 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_SPARE, 0xffffffff, 0xffff3101),
1589 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0x001f0000, 0x00070105),
1590 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_ALU_CLK_CTRL, 0xffffffff, 0xffffffff),
1591 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_ARB_CONFIG, 0x00000133, 0x00000130),
1592 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_LDS_CLK_CTRL, 0xffffffff, 0xffffffff),
1593 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfff7ffff, 0x01030000),
1594 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CNTL, 0x60000010, 0x479c0010),
1595 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmUTCL1_CTRL, 0x00c00000, 0x00c00000),
1596 };
1597 
1598 static const struct soc15_reg_golden golden_settings_gc_10_1_2[] = {
1599 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_4, 0x003e001f, 0x003c0014),
1600 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_GS_NGG_CLK_CTRL, 0xffff8fff, 0xffff8100),
1601 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_IA_CLK_CTRL, 0xffff0fff, 0xffff0100),
1602 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_CLK_CTRL, 0xff7f0fff, 0x0d000100),
1603 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SQ_CLK_CTRL, 0xffffcfff, 0x60000100),
1604 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SQG_CLK_CTRL, 0xffff0fff, 0x40000100),
1605 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_VGT_CLK_CTRL, 0xffff8fff, 0xffff8100),
1606 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_WD_CLK_CTRL, 0xffff8fff, 0xffff8100),
1607 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCH_PIPE_STEER, 0xffffffff, 0xe4e4e4e4),
1608 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCH_VC5_ENABLE, 0x00000003, 0x00000000),
1609 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCP_SD_CNTL, 0x800007ff, 0x000005ff),
1610 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG, 0xffffffff, 0x20000000),
1611 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xffffffff, 0x00000420),
1612 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG3, 0xffffffff, 0x00000200),
1613 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG4, 0xffffffff, 0x04900000),
1614 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DFSM_TILES_IN_FLIGHT, 0x0000ffff, 0x0000003f),
1615 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_LAST_OF_BURST_CONFIG, 0xffffffff, 0x03860204),
1616 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0x0c1800ff, 0x00000044),
1617 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCR_GENERAL_CNTL, 0x1ff0ffff, 0x00000500),
1618 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGE_PRIV_CONTROL, 0x00007fff, 0x000001fe),
1619 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL1_PIPE_STEER, 0xffffffff, 0xe4e4e4e4),
1620 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_0, 0x77777777, 0x10321032),
1621 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_1, 0x77777777, 0x02310231),
1622 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2A_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf),
1623 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf),
1624 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CGTT_SCLK_CTRL, 0xffff0fff, 0x10000100),
1625 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL2, 0xffffffff, 0x1402002f),
1626 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL3, 0xffffbfff, 0x00000188),
1627 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_0, 0xffffffff, 0x842a4c02),
1628 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_TIMEOUT_COUNTER, 0xffffffff, 0x00000800),
1629 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x08000009),
1630 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0xffffffff, 0x04440000),
1631 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_2, 0x00000820, 0x00000820),
1632 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
1633 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_SPARE, 0xffffffff, 0xffff3101),
1634 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0x001f0000, 0x00070104),
1635 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_ALU_CLK_CTRL, 0xffffffff, 0xffffffff),
1636 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_ARB_CONFIG, 0x00000133, 0x00000130),
1637 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_LDS_CLK_CTRL, 0xffffffff, 0xffffffff),
1638 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfff7ffff, 0x01030000),
1639 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CNTL, 0xffdf80ff, 0x479c0010),
1640 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmUTCL1_CTRL, 0xffffffff, 0x00c00000)
1641 };
1642 
1643 static const struct soc15_reg_golden golden_settings_gc_10_1_nv14[] = {
1644 	/* Pending on emulation bring up */
1645 };
1646 
1647 static const struct soc15_reg_golden golden_settings_gc_rlc_spm_10_1_nv14[] = {
1648 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xE0000000L, 0x0),
1649 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1650 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x28),
1651 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1652 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
1653 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1654 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8),
1655 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1656 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1c),
1657 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1658 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x20),
1659 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1660 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf),
1661 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1662 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x80),
1663 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1664 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
1665 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1666 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x84),
1667 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1668 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
1669 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1670 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x88),
1671 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1672 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
1673 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1674 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8c),
1675 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1676 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
1677 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1678 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x24),
1679 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1680 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
1681 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1682 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x24),
1683 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1684 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
1685 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1686 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4),
1687 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1688 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
1689 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1690 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8),
1691 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1692 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
1693 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1694 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x0),
1695 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1696 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
1697 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1698 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc),
1699 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1700 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x20),
1701 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1702 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x60),
1703 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1704 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x0),
1705 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1706 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x64),
1707 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1708 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x2),
1709 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1710 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x68),
1711 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1712 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x2),
1713 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1714 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x6c),
1715 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1716 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x2),
1717 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1718 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x70),
1719 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1720 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x2),
1721 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1722 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x74),
1723 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1724 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x2),
1725 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1726 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x78),
1727 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1728 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x0),
1729 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1730 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x7c),
1731 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1732 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x2),
1733 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1734 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x10),
1735 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1736 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
1737 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1738 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc),
1739 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1740 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
1741 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1742 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x18),
1743 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1744 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
1745 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1746 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x38),
1747 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1748 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8),
1749 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1750 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x3c),
1751 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1752 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8),
1753 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1754 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x40),
1755 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1756 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x3),
1757 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1758 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x44),
1759 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1760 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9),
1761 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1762 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x48),
1763 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1764 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7),
1765 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1766 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4c),
1767 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1768 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x3),
1769 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1770 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x50),
1771 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1772 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x3),
1773 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1774 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x54),
1775 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1776 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x3),
1777 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1778 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x58),
1779 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1780 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7),
1781 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1782 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x5c),
1783 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1784 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9),
1785 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1786 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1c),
1787 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1788 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x2),
1789 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1790 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x14),
1791 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1792 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
1793 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1794 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x20),
1795 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1796 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
1797 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1798 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x24),
1799 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1800 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16),
1801 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1802 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x28),
1803 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1804 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
1805 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1806 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x2c),
1807 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1808 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a),
1809 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1810 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x30),
1811 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1812 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16),
1813 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1814 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x34),
1815 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1816 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
1817 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1818 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x38),
1819 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1820 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a),
1821 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1822 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x3c),
1823 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1824 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1c),
1825 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1826 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x18),
1827 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1828 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
1829 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1830 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x50),
1831 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1832 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1e),
1833 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1834 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x54),
1835 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1836 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1e),
1837 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1838 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x58),
1839 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1840 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1e),
1841 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1842 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x5c),
1843 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1844 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1e),
1845 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1846 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x14),
1847 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1848 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x20),
1849 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1850 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x48),
1851 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1852 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a),
1853 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1854 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4c),
1855 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1856 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a),
1857 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1858 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x40),
1859 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1860 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1e),
1861 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1862 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x44),
1863 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1864 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1e),
1865 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1866 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x10),
1867 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1868 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a),
1869 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1870 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x60),
1871 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1872 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16),
1873 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1874 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x64),
1875 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1876 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
1877 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1878 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x70),
1879 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1880 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16),
1881 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1882 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x74),
1883 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1884 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16),
1885 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1886 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x68),
1887 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1888 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16),
1889 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1890 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x6c),
1891 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1892 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
1893 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1894 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x78),
1895 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1896 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
1897 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1898 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x7c),
1899 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1900 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
1901 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1902 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x88),
1903 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1904 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
1905 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1906 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8c),
1907 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1908 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
1909 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1910 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x80),
1911 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1912 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
1913 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1914 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x84),
1915 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1916 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
1917 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1918 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x90),
1919 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1920 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
1921 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1922 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x94),
1923 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1924 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6),
1925 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1926 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa0),
1927 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1928 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
1929 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1930 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa4),
1931 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1932 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
1933 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1934 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x98),
1935 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1936 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
1937 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1938 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x9c),
1939 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1940 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6),
1941 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1942 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa8),
1943 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1944 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1c),
1945 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1946 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xac),
1947 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1948 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
1949 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1950 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb8),
1951 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1952 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
1953 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1954 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xbc),
1955 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1956 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
1957 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1958 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb0),
1959 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1960 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1c),
1961 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1962 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb4),
1963 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1964 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
1965 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1966 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc0),
1967 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1968 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16),
1969 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1970 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc4),
1971 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1972 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
1973 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1974 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd0),
1975 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1976 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16),
1977 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1978 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd4),
1979 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1980 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
1981 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1982 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc8),
1983 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1984 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16),
1985 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1986 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xcc),
1987 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1988 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
1989 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1990 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd8),
1991 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1992 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
1993 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1994 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xdc),
1995 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1996 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
1997 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
1998 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xe8),
1999 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2000 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
2001 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2002 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xec),
2003 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2004 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
2005 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2006 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xe0),
2007 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2008 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
2009 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2010 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xe4),
2011 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2012 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
2013 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2014 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x100),
2015 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2016 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
2017 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2018 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x104),
2019 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2020 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
2021 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2022 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x108),
2023 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2024 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
2025 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2026 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x10c),
2027 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2028 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
2029 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2030 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x110),
2031 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2032 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
2033 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2034 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x114),
2035 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2036 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
2037 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2038 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x118),
2039 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2040 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
2041 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2042 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x11c),
2043 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2044 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16),
2045 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2046 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf8),
2047 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2048 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x17),
2049 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2050 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x130),
2051 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2052 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
2053 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2054 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x134),
2055 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2056 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
2057 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2058 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x138),
2059 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2060 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
2061 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2062 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x13c),
2063 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2064 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
2065 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2066 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf4),
2067 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2068 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x20),
2069 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2070 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x128),
2071 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2072 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
2073 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2074 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x12c),
2075 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2076 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
2077 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2078 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x120),
2079 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2080 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
2081 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2082 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x124),
2083 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2084 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
2085 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2086 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf0),
2087 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2088 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a),
2089 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2090 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x140),
2091 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2092 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
2093 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2094 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x144),
2095 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2096 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
2097 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2098 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x150),
2099 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2100 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
2101 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2102 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x154),
2103 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2104 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
2105 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2106 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x148),
2107 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2108 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
2109 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2110 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x14c),
2111 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2112 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
2113 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2114 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x158),
2115 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2116 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
2117 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2118 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x15c),
2119 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2120 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6),
2121 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2122 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x168),
2123 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2124 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
2125 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2126 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x16c),
2127 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2128 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
2129 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2130 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x160),
2131 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2132 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
2133 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2134 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x164),
2135 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2136 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6),
2137 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2138 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x170),
2139 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2140 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4),
2141 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2142 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x174),
2143 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2144 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x0),
2145 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2146 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x180),
2147 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2148 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
2149 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2150 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x184),
2151 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2152 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8),
2153 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2154 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x178),
2155 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2156 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4),
2157 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2158 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x17c),
2159 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2160 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x0),
2161 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2162 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x188),
2163 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2164 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16),
2165 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2166 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x18c),
2167 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2168 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
2169 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2170 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x198),
2171 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2172 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
2173 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2174 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x19c),
2175 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2176 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
2177 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2178 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x190),
2179 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2180 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16),
2181 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2182 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x194),
2183 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2184 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
2185 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2186 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1a0),
2187 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2188 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
2189 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2190 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1a4),
2191 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2192 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
2193 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2194 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1b0),
2195 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2196 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
2197 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2198 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1b4),
2199 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2200 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
2201 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2202 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1a8),
2203 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2204 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
2205 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2206 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1ac),
2207 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2208 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
2209 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2210 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1b8),
2211 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2212 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
2213 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2214 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1bc),
2215 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2216 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6),
2217 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2218 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1c8),
2219 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2220 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
2221 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2222 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1cc),
2223 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2224 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
2225 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2226 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1c0),
2227 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2228 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
2229 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2230 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1c4),
2231 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2232 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6),
2233 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2234 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x30),
2235 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2236 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
2237 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2238 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x34),
2239 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2240 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
2241 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2242 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x0),
2243 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2244 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x20),
2245 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2246 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4),
2247 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2248 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x20),
2249 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2250 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x2c),
2251 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2252 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
2253 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2254 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLOBALS_SAMPLE_SKEW, 0x000000FF, 0x26),
2255 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2256 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLOBALS_MUXSEL_SKEW, 0x000000FF, 0x28),
2257 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2258 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLE_SKEW, 0x000000FF, 0xf),
2259 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2260 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLE_SKEW, 0x000000FF, 0x15),
2261 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2262 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_MUXSEL_SKEW, 0x000000FF, 0x1f),
2263 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2264 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_MUXSEL_SKEW, 0x000000FF, 0x25),
2265 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2266 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_DESER_START_SKEW, 0x000000FF, 0x3b),
2267 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xFFFFFFFF, 0xe0000000)
2268 };
2269 
2270 static const struct soc15_reg_golden golden_settings_gc_10_1_2_nv12[] = {
2271 	/* Pending on emulation bring up */
2272 };
2273 
2274 static const struct soc15_reg_golden golden_settings_gc_rlc_spm_10_1_2_nv12[] = {
2275 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xe0000000L, 0x0),
2276 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2277 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x28),
2278 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2279 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x5),
2280 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2281 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8),
2282 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2283 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b),
2284 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2285 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8),
2286 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2287 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b),
2288 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2289 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x20),
2290 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2291 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
2292 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2293 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc8),
2294 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2295 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd),
2296 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2297 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xcc),
2298 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2299 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd),
2300 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2301 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd0),
2302 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2303 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd),
2304 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2305 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd4),
2306 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2307 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd),
2308 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2309 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x24),
2310 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2311 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd),
2312 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2313 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x24),
2314 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2315 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd),
2316 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2317 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4),
2318 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2319 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11),
2320 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2321 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8),
2322 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2323 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11),
2324 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2325 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x0),
2326 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2327 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
2328 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2329 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc),
2330 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2331 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
2332 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2333 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc),
2334 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2335 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
2336 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2337 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x88),
2338 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2339 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x0),
2340 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2341 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8c),
2342 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2343 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x2),
2344 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2345 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb0),
2346 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2347 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8),
2348 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2349 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb4),
2350 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2351 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8),
2352 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2353 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb8),
2354 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2355 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6),
2356 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2357 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xbc),
2358 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2359 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6),
2360 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2361 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc0),
2362 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2363 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7),
2364 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2365 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc4),
2366 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2367 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6),
2368 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2369 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x90),
2370 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2371 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x2),
2372 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2373 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x94),
2374 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2375 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1),
2376 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2377 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x98),
2378 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2379 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x5),
2380 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2381 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x9c),
2382 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2383 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4),
2384 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2385 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa0),
2386 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2387 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1),
2388 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2389 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa4),
2390 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2391 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6),
2392 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2393 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa8),
2394 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2395 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6),
2396 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2397 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xac),
2398 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2399 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6),
2400 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2401 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x10),
2402 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2403 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x5),
2404 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2405 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc),
2406 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2407 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd),
2408 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2409 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x18),
2410 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2411 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9),
2412 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2413 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x38),
2414 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2415 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7),
2416 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2417 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x3c),
2418 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2419 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7),
2420 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2421 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x40),
2422 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2423 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd),
2424 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2425 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x44),
2426 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2427 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
2428 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2429 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x48),
2430 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2431 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4),
2432 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2433 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4c),
2434 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2435 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7),
2436 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2437 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x70),
2438 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2439 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
2440 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2441 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x74),
2442 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2443 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7),
2444 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2445 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x78),
2446 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2447 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8),
2448 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2449 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x7c),
2450 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2451 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
2452 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2453 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x80),
2454 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2455 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb),
2456 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2457 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x84),
2458 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2459 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6),
2460 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2461 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x50),
2462 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2463 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6),
2464 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2465 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x54),
2466 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2467 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x3),
2468 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2469 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x58),
2470 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2471 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4),
2472 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2473 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x5c),
2474 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2475 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7),
2476 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2477 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x60),
2478 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2479 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6),
2480 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2481 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x64),
2482 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2483 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4),
2484 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2485 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x68),
2486 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2487 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7),
2488 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2489 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x6c),
2490 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2491 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
2492 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2493 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1c),
2494 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2495 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x3),
2496 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2497 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x14),
2498 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2499 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11),
2500 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2501 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x20),
2502 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2503 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1c),
2504 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2505 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x20),
2506 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2507 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1c),
2508 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2509 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x24),
2510 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2511 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
2512 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2513 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x24),
2514 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2515 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
2516 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2517 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x28),
2518 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2519 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
2520 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2521 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x28),
2522 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2523 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
2524 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2525 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x2c),
2526 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2527 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a),
2528 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2529 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x2c),
2530 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2531 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a),
2532 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2533 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x30),
2534 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2535 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1d),
2536 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2537 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x30),
2538 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2539 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1d),
2540 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2541 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x34),
2542 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2543 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a),
2544 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2545 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x34),
2546 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2547 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a),
2548 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2549 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x38),
2550 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2551 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16),
2552 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2553 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x38),
2554 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2555 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16),
2556 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2557 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x3c),
2558 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2559 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
2560 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2561 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x3c),
2562 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2563 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
2564 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2565 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x18),
2566 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2567 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
2568 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2569 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x18),
2570 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2571 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18),
2572 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2573 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x50),
2574 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2575 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
2576 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2577 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x50),
2578 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2579 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
2580 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2581 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x54),
2582 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2583 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
2584 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2585 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x54),
2586 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2587 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
2588 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2589 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x58),
2590 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2591 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
2592 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2593 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x58),
2594 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2595 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
2596 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2597 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x5c),
2598 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2599 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
2600 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2601 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x5c),
2602 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2603 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
2604 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2605 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x14),
2606 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2607 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a),
2608 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2609 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x14),
2610 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2611 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a),
2612 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2613 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x48),
2614 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2615 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
2616 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2617 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x48),
2618 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2619 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
2620 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2621 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4c),
2622 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2623 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
2624 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2625 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4c),
2626 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2627 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
2628 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2629 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x40),
2630 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2631 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a),
2632 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2633 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x40),
2634 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2635 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a),
2636 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2637 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x44),
2638 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2639 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a),
2640 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2641 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x44),
2642 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2643 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a),
2644 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2645 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x10),
2646 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2647 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b),
2648 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2649 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x10),
2650 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2651 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b),
2652 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2653 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x60),
2654 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2655 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15),
2656 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2657 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x60),
2658 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2659 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15),
2660 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2661 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x64),
2662 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2663 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13),
2664 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2665 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x64),
2666 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2667 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13),
2668 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2669 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x70),
2670 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2671 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16),
2672 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2673 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x70),
2674 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2675 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16),
2676 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2677 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x74),
2678 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2679 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
2680 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2681 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x74),
2682 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2683 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
2684 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2685 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x68),
2686 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2687 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15),
2688 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2689 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x68),
2690 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2691 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15),
2692 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2693 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x6c),
2694 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2695 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13),
2696 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2697 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x6c),
2698 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2699 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13),
2700 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2701 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x78),
2702 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2703 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
2704 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2705 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x78),
2706 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2707 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
2708 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2709 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x7c),
2710 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2711 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb),
2712 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2713 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x7c),
2714 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2715 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb),
2716 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2717 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x88),
2718 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2719 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
2720 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2721 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x88),
2722 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2723 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
2724 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2725 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8c),
2726 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2727 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
2728 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2729 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8c),
2730 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2731 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
2732 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2733 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x80),
2734 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2735 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
2736 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2737 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x80),
2738 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2739 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
2740 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2741 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x84),
2742 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2743 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb),
2744 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2745 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x84),
2746 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2747 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb),
2748 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2749 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x90),
2750 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2751 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9),
2752 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2753 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x90),
2754 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2755 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9),
2756 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2757 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x94),
2758 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2759 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4),
2760 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2761 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x94),
2762 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2763 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4),
2764 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2765 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa0),
2766 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2767 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
2768 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2769 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa0),
2770 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2771 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
2772 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2773 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa4),
2774 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2775 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd),
2776 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2777 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa4),
2778 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2779 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd),
2780 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2781 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x98),
2782 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2783 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9),
2784 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2785 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x98),
2786 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2787 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9),
2788 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2789 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x9c),
2790 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2791 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4),
2792 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2793 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x9c),
2794 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2795 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4),
2796 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2797 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa8),
2798 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2799 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
2800 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2801 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa8),
2802 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2803 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
2804 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2805 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xac),
2806 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2807 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
2808 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2809 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xac),
2810 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2811 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
2812 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2813 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb8),
2814 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2815 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
2816 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2817 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb8),
2818 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2819 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
2820 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2821 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xbc),
2822 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2823 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
2824 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2825 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xbc),
2826 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2827 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
2828 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2829 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb0),
2830 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2831 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
2832 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2833 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb0),
2834 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2835 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
2836 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2837 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb4),
2838 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2839 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
2840 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2841 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb4),
2842 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2843 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
2844 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2845 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc0),
2846 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2847 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11),
2848 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2849 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc0),
2850 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2851 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11),
2852 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2853 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc4),
2854 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2855 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb),
2856 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2857 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc4),
2858 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2859 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb),
2860 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2861 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd0),
2862 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2863 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
2864 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2865 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd0),
2866 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2867 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
2868 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2869 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd4),
2870 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2871 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
2872 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2873 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd4),
2874 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2875 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
2876 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2877 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc8),
2878 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2879 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11),
2880 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2881 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc8),
2882 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2883 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11),
2884 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2885 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xcc),
2886 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2887 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb),
2888 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2889 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xcc),
2890 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2891 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb),
2892 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2893 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xe8),
2894 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2895 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
2896 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2897 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xe8),
2898 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2899 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
2900 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2901 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xec),
2902 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2903 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16),
2904 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2905 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xec),
2906 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2907 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16),
2908 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2909 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf0),
2910 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2911 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15),
2912 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2913 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf0),
2914 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2915 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15),
2916 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2917 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf4),
2918 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2919 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
2920 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2921 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf4),
2922 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2923 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
2924 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2925 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf8),
2926 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2927 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
2928 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2929 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf8),
2930 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2931 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
2932 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2933 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xfc),
2934 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2935 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x17),
2936 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2937 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xfc),
2938 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2939 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x17),
2940 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2941 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x100),
2942 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2943 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13),
2944 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2945 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x100),
2946 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2947 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13),
2948 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2949 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x104),
2950 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2951 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11),
2952 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2953 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x104),
2954 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2955 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11),
2956 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2957 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xe0),
2958 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2959 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
2960 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2961 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xe0),
2962 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2963 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
2964 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2965 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x118),
2966 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2967 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15),
2968 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2969 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x118),
2970 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2971 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15),
2972 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2973 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x11c),
2974 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2975 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15),
2976 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2977 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x11c),
2978 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2979 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15),
2980 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2981 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x120),
2982 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2983 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15),
2984 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2985 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x120),
2986 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2987 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15),
2988 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2989 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x124),
2990 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2991 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15),
2992 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2993 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x124),
2994 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
2995 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15),
2996 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2997 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xdc),
2998 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
2999 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
3000 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3001 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xdc),
3002 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3003 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
3004 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3005 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x110),
3006 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3007 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15),
3008 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3009 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x110),
3010 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3011 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15),
3012 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3013 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x114),
3014 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3015 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
3016 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3017 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x114),
3018 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3019 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14),
3020 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3021 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x108),
3022 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3023 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
3024 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3025 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x108),
3026 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3027 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
3028 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3029 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x10c),
3030 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3031 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
3032 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3033 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x10c),
3034 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3035 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19),
3036 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3037 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd8),
3038 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3039 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b),
3040 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3041 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd8),
3042 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3043 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b),
3044 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3045 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x128),
3046 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3047 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
3048 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3049 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x128),
3050 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3051 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
3052 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3053 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x12c),
3054 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3055 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
3056 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3057 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x12c),
3058 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3059 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
3060 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3061 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x138),
3062 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3063 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
3064 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3065 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x138),
3066 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3067 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
3068 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3069 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x13c),
3070 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3071 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
3072 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3073 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x13c),
3074 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3075 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
3076 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3077 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x130),
3078 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3079 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
3080 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3081 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x130),
3082 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3083 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12),
3084 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3085 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x134),
3086 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3087 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf),
3088 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3089 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x134),
3090 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3091 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf),
3092 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3093 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x140),
3094 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3095 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
3096 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3097 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x140),
3098 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3099 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
3100 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3101 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x144),
3102 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3103 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7),
3104 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3105 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x144),
3106 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3107 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7),
3108 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3109 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x150),
3110 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3111 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
3112 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3113 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x150),
3114 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3115 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
3116 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3117 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x154),
3118 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3119 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd),
3120 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3121 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x154),
3122 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3123 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd),
3124 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3125 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x148),
3126 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3127 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
3128 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3129 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x148),
3130 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3131 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
3132 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3133 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x14c),
3134 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3135 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7),
3136 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3137 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x14c),
3138 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3139 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7),
3140 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3141 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x158),
3142 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3143 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x5),
3144 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3145 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x158),
3146 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3147 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x5),
3148 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3149 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x15c),
3150 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3151 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x0),
3152 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3153 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x15c),
3154 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3155 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x0),
3156 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3157 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x168),
3158 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3159 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
3160 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3161 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x168),
3162 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3163 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa),
3164 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3165 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x16c),
3166 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3167 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9),
3168 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3169 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x16c),
3170 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3171 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9),
3172 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3173 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x160),
3174 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3175 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x5),
3176 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3177 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x160),
3178 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3179 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x5),
3180 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3181 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x164),
3182 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3183 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x0),
3184 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3185 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x164),
3186 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3187 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x0),
3188 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3189 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x170),
3190 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3191 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
3192 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3193 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x170),
3194 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3195 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
3196 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3197 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x174),
3198 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3199 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
3200 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3201 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x174),
3202 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3203 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
3204 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3205 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x180),
3206 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3207 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
3208 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3209 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x180),
3210 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3211 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
3212 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3213 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x184),
3214 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3215 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
3216 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3217 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x184),
3218 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3219 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
3220 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3221 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x178),
3222 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3223 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
3224 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3225 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x178),
3226 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3227 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10),
3228 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3229 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x17c),
3230 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3231 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
3232 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3233 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x17c),
3234 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3235 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
3236 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3237 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x188),
3238 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3239 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
3240 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3241 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x188),
3242 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3243 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
3244 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3245 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x18c),
3246 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3247 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x5),
3248 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3249 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x18c),
3250 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3251 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x5),
3252 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3253 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x198),
3254 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3255 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
3256 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3257 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x198),
3258 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3259 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc),
3260 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3261 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x19c),
3262 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3263 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb),
3264 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3265 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x19c),
3266 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3267 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb),
3268 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3269 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x190),
3270 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3271 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
3272 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3273 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x190),
3274 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3275 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe),
3276 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3277 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x194),
3278 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3279 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6),
3280 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3281 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x194),
3282 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3283 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6),
3284 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3285 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x30),
3286 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3287 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd),
3288 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3289 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x34),
3290 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3291 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11),
3292 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3293 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x0),
3294 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3295 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1d),
3296 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3297 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x0),
3298 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3299 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1d),
3300 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3301 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4),
3302 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3303 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1f),
3304 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3305 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4),
3306 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3307 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1f),
3308 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3309 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x2c),
3310 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3311 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb),
3312 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3313 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLOBALS_SAMPLE_SKEW, 0x000000FF, 0x1f),
3314 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3315 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLOBALS_MUXSEL_SKEW, 0x000000FF, 0x22),
3316 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3317 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLE_SKEW, 0x000000FF, 0x1),
3318 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3319 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLE_SKEW, 0x000000FF, 0x6),
3320 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3321 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_MUXSEL_SKEW, 0x000000FF, 0x10),
3322 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000),
3323 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_MUXSEL_SKEW, 0x000000FF, 0x15),
3324 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0),
3325 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_DESER_START_SKEW, 0x000000FF, 0x35),
3326 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xFFFFFFFF, 0xe0000000)
3327 };
3328 
3329 static const struct soc15_reg_golden golden_settings_gc_10_3[] = {
3330 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_CS_CLK_CTRL, 0x78000000, 0x78000100),
3331 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_PS_CLK_CTRL, 0xff7f0fff, 0x78000100),
3332 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_RA0_CLK_CTRL, 0xff7f0fff, 0x30000100),
3333 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_RA1_CLK_CTRL, 0xff7f0fff, 0x7e000100),
3334 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_GCR_CNTL, 0x0007ffff, 0x0000c000),
3335 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG3, 0xffffffff, 0x00000280),
3336 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG4, 0xffffffff, 0x00800000),
3337 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_EXCEPTION_CONTROL, 0x7fff0f1f, 0x00b80000),
3338 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCEA_SDP_TAG_RESERVE0, 0xffffffff, 0x10100100),
3339 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCEA_SDP_TAG_RESERVE1, 0xffffffff, 0x17000088),
3340 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCR_GENERAL_CNTL_Sienna_Cichlid, 0x1ff1ffff, 0x00000500),
3341 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCUTCL2_CGTT_CLK_CTRL_Sienna_Cichlid, 0xff000000, 0xff008080),
3342 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCVM_L2_CGTT_CLK_CTRL_Sienna_Cichlid, 0xff000000, 0xff008080),
3343 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGE_PC_CNTL, 0x003fffff, 0x00280400),
3344 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2A_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf),
3345 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf),
3346 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CM_CTRL1, 0xff8fff0f, 0x580f1008),
3347 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL3, 0xf7ffffff, 0x10f80988),
3348 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmLDS_CONFIG,  0x00000020, 0x00000020),
3349 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_CL_ENHANCE, 0xf17fffff, 0x01200007),
3350 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_TIMEOUT_COUNTER, 0xffffffff, 0x00000800),
3351 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_2, 0xffffffbf, 0x00000820),
3352 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0xffffffff, 0x00070104),
3353 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_CONFIG, 0xe07df47f, 0x00180070),
3354 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER0_SELECT, 0xf0f001ff, 0x00000000),
3355 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER1_SELECT, 0xf0f001ff, 0x00000000),
3356 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER10_SELECT, 0xf0f001ff, 0x00000000),
3357 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER11_SELECT, 0xf0f001ff, 0x00000000),
3358 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER12_SELECT, 0xf0f001ff, 0x00000000),
3359 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER13_SELECT, 0xf0f001ff, 0x00000000),
3360 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER14_SELECT, 0xf0f001ff, 0x00000000),
3361 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER15_SELECT, 0xf0f001ff, 0x00000000),
3362 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER2_SELECT, 0xf0f001ff, 0x00000000),
3363 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER3_SELECT, 0xf0f001ff, 0x00000000),
3364 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER4_SELECT, 0xf0f001ff, 0x00000000),
3365 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER5_SELECT, 0xf0f001ff, 0x00000000),
3366 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER6_SELECT, 0xf0f001ff, 0x00000000),
3367 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER7_SELECT, 0xf0f001ff, 0x00000000),
3368 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER8_SELECT, 0xf0f001ff, 0x00000000),
3369 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER9_SELECT, 0xf0f001ff, 0x00000000),
3370 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSX_DEBUG_1, 0x00010000, 0x00010020),
3371 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfff7ffff, 0x01030000),
3372 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmUTCL1_CTRL, 0xffbfffff, 0x00a00000)
3373 };
3374 
3375 static const struct soc15_reg_golden golden_settings_gc_10_3_sienna_cichlid[] = {
3376 	/* Pending on emulation bring up */
3377 };
3378 
3379 static const struct soc15_reg_golden golden_settings_gc_10_3_2[] = {
3380 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_CS_CLK_CTRL, 0xff7f0fff, 0x78000100),
3381 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_PS_CLK_CTRL, 0xff7f0fff, 0x78000100),
3382 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_RA0_CLK_CTRL, 0xff7f0fff, 0x30000100),
3383 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_RA1_CLK_CTRL, 0xff7f0fff, 0x7e000100),
3384 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_GCR_CNTL, 0x0007ffff, 0x0000c000),
3385 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG3, 0xffffffff, 0x00000280),
3386 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG4, 0xffffffff, 0x00800000),
3387 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_EXCEPTION_CONTROL, 0x7fff0f1f, 0x00b80000),
3388 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCR_GENERAL_CNTL_Sienna_Cichlid, 0x1ff1ffff, 0x00000500),
3389 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCUTCL2_CGTT_CLK_CTRL_Sienna_Cichlid, 0xffffffff, 0xff008080),
3390 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCVM_L2_CGTT_CLK_CTRL_Sienna_Cichlid, 0xffff8fff, 0xff008080),
3391 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGE_PC_CNTL, 0x003fffff, 0x00280400),
3392 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2A_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf),
3393 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf),
3394 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CM_CTRL1, 0xff8fff0f, 0x580f1008),
3395 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL3, 0xf7ffffff, 0x00f80988),
3396 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_CL_ENHANCE, 0xf17fffff, 0x01200007),
3397 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_TIMEOUT_COUNTER, 0xffffffff, 0x00000800),
3398 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_2, 0xffffffbf, 0x00000820),
3399 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0xffffffff, 0x00070104),
3400 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_START_PHASE, 0x000000ff, 0x00000004),
3401 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_CONFIG, 0xe07df47f, 0x00180070),
3402 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER0_SELECT, 0xf0f001ff, 0x00000000),
3403 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER1_SELECT, 0xf0f001ff, 0x00000000),
3404 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER10_SELECT, 0xf0f001ff, 0x00000000),
3405 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER11_SELECT, 0xf0f001ff, 0x00000000),
3406 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER12_SELECT, 0xf0f001ff, 0x00000000),
3407 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER13_SELECT, 0xf0f001ff, 0x00000000),
3408 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER14_SELECT, 0xf0f001ff, 0x00000000),
3409 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER15_SELECT, 0xf0f001ff, 0x00000000),
3410 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER2_SELECT, 0xf0f001ff, 0x00000000),
3411 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER3_SELECT, 0xf0f001ff, 0x00000000),
3412 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER4_SELECT, 0xf0f001ff, 0x00000000),
3413 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER5_SELECT, 0xf0f001ff, 0x00000000),
3414 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER6_SELECT, 0xf0f001ff, 0x00000000),
3415 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER7_SELECT, 0xf0f001ff, 0x00000000),
3416 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER8_SELECT, 0xf0f001ff, 0x00000000),
3417 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER9_SELECT, 0xf0f001ff, 0x00000000),
3418 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfff7ffff, 0x01030000),
3419 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmUTCL1_CTRL, 0xffbfffff, 0x00a00000),
3420 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000003ff),
3421 
3422 	/* This is not in GDB yet. Don't remove it. It fixes a GPU hang on Navy Flounder. */
3423 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmLDS_CONFIG,  0x00000020, 0x00000020),
3424 };
3425 
3426 static const struct soc15_reg_golden golden_settings_gc_10_3_vangogh[] = {
3427 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_RA0_CLK_CTRL, 0xff7f0fff, 0x30000100),
3428 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_RA1_CLK_CTRL, 0xff7f0fff, 0x7e000100),
3429 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCH_PIPE_STEER, 0x000000ff, 0x000000e4),
3430 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG3, 0xffffffff, 0x00000200),
3431 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG4, 0xffffffff, 0x00800000),
3432 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_EXCEPTION_CONTROL, 0x7fff0f1f, 0x00b80000),
3433 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0x0c1807ff, 0x00000142),
3434 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCR_GENERAL_CNTL_Vangogh, 0x1ff1ffff, 0x00000500),
3435 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL1_PIPE_STEER, 0x000000ff, 0x000000e4),
3436 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_0, 0x77777777, 0x32103210),
3437 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_1, 0x77777777, 0x32103210),
3438 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2A_ADDR_MATCH_MASK, 0xffffffff, 0xfffffff3),
3439 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_ADDR_MATCH_MASK, 0xffffffff, 0xfffffff3),
3440 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CM_CTRL1, 0xff8fff0f, 0x580f1008),
3441 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL3, 0xf7ffffff, 0x00f80988),
3442 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_CL_ENHANCE, 0xf17fffff, 0x01200007),
3443 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_TIMEOUT_COUNTER, 0xffffffff, 0x00000800),
3444 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_2, 0xffffffbf, 0x00000020),
3445 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1_Vangogh, 0xffffffff, 0x00070103),
3446 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQG_CONFIG, 0x000017ff, 0x00001000),
3447 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSX_DEBUG_1, 0x00010000, 0x00010020),
3448 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfff7ffff, 0x01030000),
3449 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmUTCL1_CTRL, 0xffffffff, 0x00400000),
3450 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000000ff),
3451 
3452 	/* This is not in GDB yet. Don't remove it. It fixes a GPU hang on VanGogh. */
3453 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmLDS_CONFIG,  0x00000020, 0x00000020),
3454 };
3455 
3456 static const struct soc15_reg_golden golden_settings_gc_10_3_3[] = {
3457 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_CS_CLK_CTRL, 0xff7f0fff, 0x78000100),
3458 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCH_PIPE_STEER, 0x000000ff, 0x000000e4),
3459 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_GCR_CNTL, 0x0007ffff, 0x0000c200),
3460 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG3, 0xffffffff, 0x00000280),
3461 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG4, 0xffffffff, 0x00800000),
3462 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0x0c1807ff, 0x00000242),
3463 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCR_GENERAL_CNTL_Vangogh, 0x1ff1ffff, 0x00000500),
3464 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL1_PIPE_STEER, 0x000000ff, 0x000000e4),
3465 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_0, 0x77777777, 0x32103210),
3466 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_1, 0x77777777, 0x32103210),
3467 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2A_ADDR_MATCH_MASK, 0xffffffff, 0xfffffff3),
3468 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_ADDR_MATCH_MASK, 0xffffffff, 0xfffffff3),
3469 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CM_CTRL1, 0xff8fff0f, 0x580f1008),
3470 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL3, 0xf7ffffff, 0x00f80988),
3471 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmLDS_CONFIG, 0x000001ff, 0x00000020),
3472 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_CL_ENHANCE, 0xf17fffff, 0x01200007),
3473 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_TIMEOUT_COUNTER, 0xffffffff, 0x00000800),
3474 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_2, 0xffffffbf, 0x00000820),
3475 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfff7ffff, 0x01030000),
3476 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmUTCL1_CTRL, 0xffffffff, 0x00100000)
3477 };
3478 
3479 static const struct soc15_reg_golden golden_settings_gc_10_3_4[] = {
3480 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_CS_CLK_CTRL, 0x78000000, 0x78000100),
3481 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_RA0_CLK_CTRL, 0x30000000, 0x30000100),
3482 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_RA1_CLK_CTRL, 0x7e000000, 0x7e000100),
3483 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_GCR_CNTL, 0x0007ffff, 0x0000c000),
3484 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG3, 0x00000280, 0x00000280),
3485 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG4, 0x07800000, 0x00800000),
3486 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCR_GENERAL_CNTL_Sienna_Cichlid, 0x00001d00, 0x00000500),
3487 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGE_PC_CNTL, 0x003c0000, 0x00280400),
3488 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2A_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf),
3489 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf),
3490 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CM_CTRL1, 0x40000000, 0x580f1008),
3491 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL3, 0x00040000, 0x00f80988),
3492 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_CL_ENHANCE, 0x01000000, 0x01200007),
3493 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_TIMEOUT_COUNTER, 0xffffffff, 0x00000800),
3494 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_2, 0x00000800, 0x00000820),
3495 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_CONFIG, 0x0000001f, 0x00180070),
3496 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER0_SELECT, 0xf0f001ff, 0x00000000),
3497 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER1_SELECT, 0xf0f001ff, 0x00000000),
3498 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER10_SELECT, 0xf0f001ff, 0x00000000),
3499 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER11_SELECT, 0xf0f001ff, 0x00000000),
3500 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER12_SELECT, 0xf0f001ff, 0x00000000),
3501 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER13_SELECT, 0xf0f001ff, 0x00000000),
3502 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER14_SELECT, 0xf0f001ff, 0x00000000),
3503 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER15_SELECT, 0xf0f001ff, 0x00000000),
3504 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER2_SELECT, 0xf0f001ff, 0x00000000),
3505 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER3_SELECT, 0xf0f001ff, 0x00000000),
3506 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER4_SELECT, 0xf0f001ff, 0x00000000),
3507 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER5_SELECT, 0xf0f001ff, 0x00000000),
3508 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER6_SELECT, 0xf0f001ff, 0x00000000),
3509 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER7_SELECT, 0xf0f001ff, 0x00000000),
3510 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER8_SELECT, 0xf0f001ff, 0x00000000),
3511 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER9_SELECT, 0xf0f001ff, 0x00000000),
3512 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSX_DEBUG_1, 0x00010000, 0x00010020),
3513 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0x01030000, 0x01030000),
3514 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmUTCL1_CTRL, 0x03a00000, 0x00a00000),
3515 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmLDS_CONFIG,  0x00000020, 0x00000020)
3516 };
3517 
3518 static const struct soc15_reg_golden golden_settings_gc_10_3_5[] = {
3519 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_CS_CLK_CTRL, 0x78000000, 0x78000100),
3520 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_RA0_CLK_CTRL, 0xb0000ff0, 0x30000100),
3521 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_RA1_CLK_CTRL, 0xff000000, 0x7e000100),
3522 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_GCR_CNTL, 0x0007ffff, 0x0000c000),
3523 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG3, 0xffffffff, 0x00000280),
3524 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG4, 0xffffffff, 0x00800000),
3525 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCR_GENERAL_CNTL_Sienna_Cichlid, 0x1ff1ffff, 0x00000500),
3526 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2A_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf),
3527 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf),
3528 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CM_CTRL1, 0xff8fff0f, 0x580f1008),
3529 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL3, 0xf7ffffff, 0x00f80988),
3530 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmLDS_CONFIG, 0x000001ff, 0x00000020),
3531 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_CL_ENHANCE, 0xf17fffff, 0x01200007),
3532 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_CONFIG, 0xe07df47f, 0x00180070),
3533 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER0_SELECT, 0xf0f001ff, 0x00000000),
3534 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER1_SELECT, 0xf0f001ff, 0x00000000),
3535 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER10_SELECT, 0xf0f001ff, 0x00000000),
3536 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER11_SELECT, 0xf0f001ff, 0x00000000),
3537 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER12_SELECT, 0xf0f001ff, 0x00000000),
3538 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER13_SELECT, 0xf0f001ff, 0x00000000),
3539 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER14_SELECT, 0xf0f001ff, 0x00000000),
3540 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER15_SELECT, 0xf0f001ff, 0x00000000),
3541 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER2_SELECT, 0xf0f001ff, 0x00000000),
3542 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER3_SELECT, 0xf0f001ff, 0x00000000),
3543 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER4_SELECT, 0xf0f001ff, 0x00000000),
3544 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER5_SELECT, 0xf0f001ff, 0x00000000),
3545 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER6_SELECT, 0xf0f001ff, 0x00000000),
3546 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER7_SELECT, 0xf0f001ff, 0x00000000),
3547 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER8_SELECT, 0xf0f001ff, 0x00000000),
3548 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER9_SELECT, 0xf0f001ff, 0x00000000),
3549 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfff7ffff, 0x01030000),
3550 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmUTCL1_CTRL, 0xffbfffff, 0x00a00000)
3551 };
3552 
3553 static const struct soc15_reg_golden golden_settings_gc_10_0_cyan_skillfish[] = {
3554 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000),
3555 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGE_FAST_CLKS, 0x3fffffff, 0x0000493e),
3556 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_CPF_CLK_CTRL, 0xfcff8fff, 0xf8000100),
3557 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_CLK_CTRL, 0xff7f0fff, 0x3c000100),
3558 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0xa0000000, 0xa0000000),
3559 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_4, 0x00008000, 0x003c8014),
3560 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCH_DRAM_BURST_CTRL, 0x00000010, 0x00000017),
3561 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCH_PIPE_STEER, 0xffffffff, 0xd8d8d8d8),
3562 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCH_VC5_ENABLE, 0x00000003, 0x00000003),
3563 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCP_SD_CNTL, 0x800007ff, 0x000005ff),
3564 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG, 0xffffffff, 0x20000000),
3565 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG3, 0xffffffff, 0x00000200),
3566 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG4, 0xffffffff, 0x04800000),
3567 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_LAST_OF_BURST_CONFIG, 0xffffffff, 0x03860210),
3568 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0x0c1800ff, 0x00000044),
3569 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCR_GENERAL_CNTL, 0x00009d00, 0x00008500),
3570 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCMC_VM_CACHEABLE_DRAM_ADDRESS_END, 0xffffffff, 0x000fffff),
3571 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL1_DRAM_BURST_CTRL, 0x00000010, 0x00000017),
3572 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL1_PIPE_STEER, 0xfcfcfcfc, 0xd8d8d8d8),
3573 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_0, 0x77707770, 0x21302130),
3574 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_1, 0x77707770, 0x21302130),
3575 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2A_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf),
3576 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf),
3577 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CGTT_SCLK_CTRL, 0x10000000, 0x10000100),
3578 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL2, 0xfc02002f, 0x9402002f),
3579 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL3, 0x00002188, 0x00000188),
3580 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x08000009, 0x08000009),
3581 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_0, 0xcc3fcc03, 0x842a4c02),
3582 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000000f, 0x00000000),
3583 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_SPARE, 0xffff3109, 0xffff3101),
3584 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_ARB_CONFIG, 0x00000100, 0x00000130),
3585 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_LDS_CLK_CTRL, 0xffffffff, 0xffffffff),
3586 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0x00030008, 0x01030000),
3587 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmUTCL1_CTRL, 0x00800000, 0x00800000)
3588 };
3589 
3590 static const struct soc15_reg_golden golden_settings_gc_10_3_6[] = {
3591 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_CS_CLK_CTRL, 0xff7f0fff, 0x78000100),
3592 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCH_PIPE_STEER, 0x000000ff, 0x00000044),
3593 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_GCR_CNTL, 0x0007ffff, 0x0000c200),
3594 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG3, 0xffffffff, 0x00000280),
3595 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG4, 0xffffffff, 0x00800000),
3596 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0x0c1807ff, 0x00000042),
3597 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCR_GENERAL_CNTL_Vangogh, 0x1ff1ffff, 0x00000500),
3598 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL1_PIPE_STEER, 0x000000ff, 0x00000044),
3599 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_0, 0x77777777, 0x32103210),
3600 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_1, 0x77777777, 0x32103210),
3601 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2A_ADDR_MATCH_MASK, 0xffffffff, 0xfffffff3),
3602 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_ADDR_MATCH_MASK, 0xffffffff, 0xfffffff3),
3603 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CM_CTRL1, 0xff8fff0f, 0x580f1008),
3604 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL3, 0xf7ffffff, 0x00f80988),
3605 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmLDS_CONFIG, 0x000001ff, 0x00000020),
3606 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_CL_ENHANCE, 0xf17fffff, 0x01200007),
3607 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_TIMEOUT_COUNTER, 0xffffffff, 0x00000800),
3608 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_2, 0xffffffbf, 0x00000820),
3609 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQG_CONFIG, 0x000017ff, 0x00001000),
3610 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSX_DEBUG_1, 0xffffff7f, 0x00010020),
3611 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfff7ffff, 0x01030000),
3612 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmUTCL1_CTRL, 0xffffffff, 0x00100000)
3613 };
3614 
3615 static const struct soc15_reg_golden golden_settings_gc_10_3_7[] = {
3616 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_CS_CLK_CTRL, 0xff7f0fff, 0x78000100),
3617 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCH_PIPE_STEER, 0x000000ff, 0x000000e4),
3618 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_GCR_CNTL, 0x0007ffff, 0x0000c200),
3619 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG3, 0xffffffff, 0x00000280),
3620 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG4, 0xffffffff, 0x00800000),
3621 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0x0c1807ff, 0x00000041),
3622 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCR_GENERAL_CNTL_Vangogh, 0x1ff1ffff, 0x00000500),
3623 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL1_PIPE_STEER, 0x000000ff, 0x000000e4),
3624 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_0, 0x77777777, 0x32103210),
3625 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_1, 0x77777777, 0x32103210),
3626 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2A_ADDR_MATCH_MASK, 0xffffffff, 0xffffffff),
3627 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_ADDR_MATCH_MASK, 0xffffffff, 0xffffffff),
3628 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CM_CTRL1, 0xff8fff0f, 0x580f1008),
3629 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL3, 0xf7ffffff, 0x00f80988),
3630 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmLDS_CONFIG, 0x000001ff, 0x00000020),
3631 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_CL_ENHANCE, 0xf000003f, 0x01200007),
3632 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_TIMEOUT_COUNTER, 0xffffffff, 0x00000800),
3633 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_2, 0xffffffbf, 0x00000820),
3634 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQG_CONFIG, 0x000017ff, 0x00001000),
3635 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmSX_DEBUG_1, 0xffffff7f, 0x00010020),
3636 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfff7ffff, 0x01030000),
3637 	SOC15_REG_GOLDEN_VALUE(GC, 0, mmUTCL1_CTRL, 0xffffffff, 0x00100000)
3638 };
3639 
3640 #define DEFAULT_SH_MEM_CONFIG \
3641 	((SH_MEM_ADDRESS_MODE_64 << SH_MEM_CONFIG__ADDRESS_MODE__SHIFT) | \
3642 	 (SH_MEM_ALIGNMENT_MODE_UNALIGNED << SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT) | \
3643 	 (SH_MEM_RETRY_MODE_ALL << SH_MEM_CONFIG__RETRY_MODE__SHIFT) | \
3644 	 (3 << SH_MEM_CONFIG__INITIAL_INST_PREFETCH__SHIFT))
3645 
3646 /* TODO: pending on golden setting value of gb address config */
3647 #define CYAN_SKILLFISH_GB_ADDR_CONFIG_GOLDEN 0x00100044
3648 
3649 static void gfx_v10_0_set_ring_funcs(struct amdgpu_device *adev);
3650 static void gfx_v10_0_set_irq_funcs(struct amdgpu_device *adev);
3651 static void gfx_v10_0_set_gds_init(struct amdgpu_device *adev);
3652 static void gfx_v10_0_set_rlc_funcs(struct amdgpu_device *adev);
3653 static void gfx_v10_0_set_mqd_funcs(struct amdgpu_device *adev);
3654 static int gfx_v10_0_get_cu_info(struct amdgpu_device *adev,
3655 				 struct amdgpu_cu_info *cu_info);
3656 static uint64_t gfx_v10_0_get_gpu_clock_counter(struct amdgpu_device *adev);
3657 static void gfx_v10_0_select_se_sh(struct amdgpu_device *adev, u32 se_num,
3658 				   u32 sh_num, u32 instance, int xcc_id);
3659 static u32 gfx_v10_0_get_wgp_active_bitmap_per_sh(struct amdgpu_device *adev);
3660 
3661 static int gfx_v10_0_rlc_backdoor_autoload_buffer_init(struct amdgpu_device *adev);
3662 static void gfx_v10_0_rlc_backdoor_autoload_buffer_fini(struct amdgpu_device *adev);
3663 static int gfx_v10_0_rlc_backdoor_autoload_enable(struct amdgpu_device *adev);
3664 static int gfx_v10_0_wait_for_rlc_autoload_complete(struct amdgpu_device *adev);
3665 static void gfx_v10_0_ring_emit_ce_meta(struct amdgpu_ring *ring, bool resume);
3666 static void gfx_v10_0_ring_emit_de_meta(struct amdgpu_ring *ring, bool resume);
3667 static void gfx_v10_0_ring_emit_frame_cntl(struct amdgpu_ring *ring, bool start, bool secure);
3668 static u32 gfx_v10_3_get_disabled_sa(struct amdgpu_device *adev);
3669 static void gfx_v10_3_program_pbb_mode(struct amdgpu_device *adev);
3670 static void gfx_v10_3_set_power_brake_sequence(struct amdgpu_device *adev);
3671 static void gfx_v10_0_ring_invalidate_tlbs(struct amdgpu_ring *ring,
3672 					   uint16_t pasid, uint32_t flush_type,
3673 					   bool all_hub, uint8_t dst_sel);
3674 static void gfx_v10_0_update_spm_vmid_internal(struct amdgpu_device *adev,
3675 					       unsigned int vmid);
3676 
3677 static int gfx_v10_0_set_powergating_state(struct amdgpu_ip_block *ip_block,
3678 					  enum amd_powergating_state state);
3679 static void gfx10_kiq_set_resources(struct amdgpu_ring *kiq_ring, uint64_t queue_mask)
3680 {
3681 	struct amdgpu_device *adev = kiq_ring->adev;
3682 	u64 shader_mc_addr;
3683 
3684 	/* Cleaner shader MC address */
3685 	shader_mc_addr = adev->gfx.cleaner_shader_gpu_addr >> 8;
3686 
3687 	amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
3688 	amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
3689 			  PACKET3_SET_RESOURCES_QUEUE_TYPE(0));	/* vmid_mask:0 queue_type:0 (KIQ) */
3690 	amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask));	/* queue mask lo */
3691 	amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask));	/* queue mask hi */
3692 	amdgpu_ring_write(kiq_ring, lower_32_bits(shader_mc_addr)); /* cleaner shader addr lo */
3693 	amdgpu_ring_write(kiq_ring, upper_32_bits(shader_mc_addr)); /* cleaner shader addr hi */
3694 	amdgpu_ring_write(kiq_ring, 0);	/* oac mask */
3695 	amdgpu_ring_write(kiq_ring, 0);	/* gds heap base:0, gds heap size:0 */
3696 }
3697 
3698 static void gfx10_kiq_map_queues(struct amdgpu_ring *kiq_ring,
3699 				 struct amdgpu_ring *ring)
3700 {
3701 	uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
3702 	uint64_t wptr_addr = ring->wptr_gpu_addr;
3703 	uint32_t eng_sel = 0;
3704 
3705 	switch (ring->funcs->type) {
3706 	case AMDGPU_RING_TYPE_COMPUTE:
3707 		eng_sel = 0;
3708 		break;
3709 	case AMDGPU_RING_TYPE_GFX:
3710 		eng_sel = 4;
3711 		break;
3712 	case AMDGPU_RING_TYPE_MES:
3713 		eng_sel = 5;
3714 		break;
3715 	default:
3716 		WARN_ON(1);
3717 	}
3718 
3719 	amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
3720 	/* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
3721 	amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
3722 			  PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
3723 			  PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
3724 			  PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
3725 			  PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
3726 			  PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
3727 			  PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
3728 			  PACKET3_MAP_QUEUES_ALLOC_FORMAT(0) | /* alloc format: all_on_one_pipe */
3729 			  PACKET3_MAP_QUEUES_ENGINE_SEL(eng_sel) |
3730 			  PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
3731 	amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
3732 	amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
3733 	amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
3734 	amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
3735 	amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
3736 }
3737 
3738 static void gfx10_kiq_unmap_queues(struct amdgpu_ring *kiq_ring,
3739 				   struct amdgpu_ring *ring,
3740 				   enum amdgpu_unmap_queues_action action,
3741 				   u64 gpu_addr, u64 seq)
3742 {
3743 	uint32_t eng_sel = ring->funcs->type == AMDGPU_RING_TYPE_GFX ? 4 : 0;
3744 
3745 	amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
3746 	amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
3747 			  PACKET3_UNMAP_QUEUES_ACTION(action) |
3748 			  PACKET3_UNMAP_QUEUES_QUEUE_SEL(0) |
3749 			  PACKET3_UNMAP_QUEUES_ENGINE_SEL(eng_sel) |
3750 			  PACKET3_UNMAP_QUEUES_NUM_QUEUES(1));
3751 	amdgpu_ring_write(kiq_ring,
3752 		  PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(ring->doorbell_index));
3753 
3754 	if (action == PREEMPT_QUEUES_NO_UNMAP) {
3755 		amdgpu_ring_write(kiq_ring, lower_32_bits(gpu_addr));
3756 		amdgpu_ring_write(kiq_ring, upper_32_bits(gpu_addr));
3757 		amdgpu_ring_write(kiq_ring, seq);
3758 	} else {
3759 		amdgpu_ring_write(kiq_ring, 0);
3760 		amdgpu_ring_write(kiq_ring, 0);
3761 		amdgpu_ring_write(kiq_ring, 0);
3762 	}
3763 }
3764 
3765 static void gfx10_kiq_query_status(struct amdgpu_ring *kiq_ring,
3766 				   struct amdgpu_ring *ring,
3767 				   u64 addr,
3768 				   u64 seq)
3769 {
3770 	uint32_t eng_sel = ring->funcs->type == AMDGPU_RING_TYPE_GFX ? 4 : 0;
3771 
3772 	amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_QUERY_STATUS, 5));
3773 	amdgpu_ring_write(kiq_ring,
3774 			  PACKET3_QUERY_STATUS_CONTEXT_ID(0) |
3775 			  PACKET3_QUERY_STATUS_INTERRUPT_SEL(0) |
3776 			  PACKET3_QUERY_STATUS_COMMAND(2));
3777 	amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
3778 			  PACKET3_QUERY_STATUS_DOORBELL_OFFSET(ring->doorbell_index) |
3779 			  PACKET3_QUERY_STATUS_ENG_SEL(eng_sel));
3780 	amdgpu_ring_write(kiq_ring, lower_32_bits(addr));
3781 	amdgpu_ring_write(kiq_ring, upper_32_bits(addr));
3782 	amdgpu_ring_write(kiq_ring, lower_32_bits(seq));
3783 	amdgpu_ring_write(kiq_ring, upper_32_bits(seq));
3784 }
3785 
3786 static void gfx10_kiq_invalidate_tlbs(struct amdgpu_ring *kiq_ring,
3787 				uint16_t pasid, uint32_t flush_type,
3788 				bool all_hub)
3789 {
3790 	gfx_v10_0_ring_invalidate_tlbs(kiq_ring, pasid, flush_type, all_hub, 1);
3791 }
3792 
3793 static void gfx_v10_0_kiq_reset_hw_queue(struct amdgpu_ring *kiq_ring, uint32_t queue_type,
3794 					uint32_t me_id, uint32_t pipe_id, uint32_t queue_id,
3795 					uint32_t xcc_id, uint32_t vmid)
3796 {
3797 	struct amdgpu_device *adev = kiq_ring->adev;
3798 	unsigned i;
3799 	uint32_t tmp;
3800 
3801 	/* enter save mode */
3802 	amdgpu_gfx_rlc_enter_safe_mode(adev, xcc_id);
3803 	mutex_lock(&adev->srbm_mutex);
3804 	nv_grbm_select(adev, me_id, pipe_id, queue_id, 0);
3805 
3806 	if (queue_type == AMDGPU_RING_TYPE_COMPUTE) {
3807 		WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 0x2);
3808 		WREG32_SOC15(GC, 0, mmSPI_COMPUTE_QUEUE_RESET, 0x1);
3809 		/* wait till dequeue take effects */
3810 		for (i = 0; i < adev->usec_timeout; i++) {
3811 			if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
3812 				break;
3813 			udelay(1);
3814 		}
3815 		if (i >= adev->usec_timeout)
3816 			dev_err(adev->dev, "fail to wait on hqd deactive\n");
3817 	} else if (queue_type == AMDGPU_RING_TYPE_GFX) {
3818 		WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX,
3819 			     (uint32_t)(0x1 << GRBM_GFX_INDEX__SE_BROADCAST_WRITES__SHIFT));
3820 		tmp = REG_SET_FIELD(0, CP_VMID_RESET, RESET_REQUEST, 1 << vmid);
3821 		if (pipe_id == 0)
3822 			tmp = REG_SET_FIELD(tmp, CP_VMID_RESET, PIPE0_QUEUES, 1 << queue_id);
3823 		else
3824 			tmp = REG_SET_FIELD(tmp, CP_VMID_RESET, PIPE1_QUEUES, 1 << queue_id);
3825 		WREG32_SOC15(GC, 0, mmCP_VMID_RESET, tmp);
3826 
3827 		/* wait till dequeue take effects */
3828 		for (i = 0; i < adev->usec_timeout; i++) {
3829 			if (!(RREG32_SOC15(GC, 0, mmCP_GFX_HQD_ACTIVE) & 1))
3830 				break;
3831 			udelay(1);
3832 		}
3833 		if (i >= adev->usec_timeout)
3834 			dev_err(adev->dev, "failed to wait on gfx hqd deactivate\n");
3835 	} else {
3836 		dev_err(adev->dev, "reset queue_type(%d) not supported\n", queue_type);
3837 	}
3838 
3839 	nv_grbm_select(adev, 0, 0, 0, 0);
3840 	mutex_unlock(&adev->srbm_mutex);
3841 	/* exit safe mode */
3842 	amdgpu_gfx_rlc_exit_safe_mode(adev, 0);
3843 }
3844 
3845 static const struct kiq_pm4_funcs gfx_v10_0_kiq_pm4_funcs = {
3846 	.kiq_set_resources = gfx10_kiq_set_resources,
3847 	.kiq_map_queues = gfx10_kiq_map_queues,
3848 	.kiq_unmap_queues = gfx10_kiq_unmap_queues,
3849 	.kiq_query_status = gfx10_kiq_query_status,
3850 	.kiq_invalidate_tlbs = gfx10_kiq_invalidate_tlbs,
3851 	.kiq_reset_hw_queue = gfx_v10_0_kiq_reset_hw_queue,
3852 	.set_resources_size = 8,
3853 	.map_queues_size = 7,
3854 	.unmap_queues_size = 6,
3855 	.query_status_size = 7,
3856 	.invalidate_tlbs_size = 2,
3857 };
3858 
3859 static void gfx_v10_0_set_kiq_pm4_funcs(struct amdgpu_device *adev)
3860 {
3861 	adev->gfx.kiq[0].pmf = &gfx_v10_0_kiq_pm4_funcs;
3862 }
3863 
3864 static void gfx_v10_0_init_spm_golden_registers(struct amdgpu_device *adev)
3865 {
3866 	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
3867 	case IP_VERSION(10, 1, 10):
3868 		soc15_program_register_sequence(adev,
3869 						golden_settings_gc_rlc_spm_10_0_nv10,
3870 						(const u32)ARRAY_SIZE(golden_settings_gc_rlc_spm_10_0_nv10));
3871 		break;
3872 	case IP_VERSION(10, 1, 1):
3873 		soc15_program_register_sequence(adev,
3874 						golden_settings_gc_rlc_spm_10_1_nv14,
3875 						(const u32)ARRAY_SIZE(golden_settings_gc_rlc_spm_10_1_nv14));
3876 		break;
3877 	case IP_VERSION(10, 1, 2):
3878 		soc15_program_register_sequence(adev,
3879 						golden_settings_gc_rlc_spm_10_1_2_nv12,
3880 						(const u32)ARRAY_SIZE(golden_settings_gc_rlc_spm_10_1_2_nv12));
3881 		break;
3882 	default:
3883 		break;
3884 	}
3885 }
3886 
3887 static void gfx_v10_0_init_golden_registers(struct amdgpu_device *adev)
3888 {
3889 	if (amdgpu_sriov_vf(adev))
3890 		return;
3891 
3892 	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
3893 	case IP_VERSION(10, 1, 10):
3894 		soc15_program_register_sequence(adev,
3895 						golden_settings_gc_10_1,
3896 						(const u32)ARRAY_SIZE(golden_settings_gc_10_1));
3897 		soc15_program_register_sequence(adev,
3898 						golden_settings_gc_10_0_nv10,
3899 						(const u32)ARRAY_SIZE(golden_settings_gc_10_0_nv10));
3900 		break;
3901 	case IP_VERSION(10, 1, 1):
3902 		soc15_program_register_sequence(adev,
3903 						golden_settings_gc_10_1_1,
3904 						(const u32)ARRAY_SIZE(golden_settings_gc_10_1_1));
3905 		soc15_program_register_sequence(adev,
3906 						golden_settings_gc_10_1_nv14,
3907 						(const u32)ARRAY_SIZE(golden_settings_gc_10_1_nv14));
3908 		break;
3909 	case IP_VERSION(10, 1, 2):
3910 		soc15_program_register_sequence(adev,
3911 						golden_settings_gc_10_1_2,
3912 						(const u32)ARRAY_SIZE(golden_settings_gc_10_1_2));
3913 		soc15_program_register_sequence(adev,
3914 						golden_settings_gc_10_1_2_nv12,
3915 						(const u32)ARRAY_SIZE(golden_settings_gc_10_1_2_nv12));
3916 		break;
3917 	case IP_VERSION(10, 3, 0):
3918 		soc15_program_register_sequence(adev,
3919 						golden_settings_gc_10_3,
3920 						(const u32)ARRAY_SIZE(golden_settings_gc_10_3));
3921 		soc15_program_register_sequence(adev,
3922 						golden_settings_gc_10_3_sienna_cichlid,
3923 						(const u32)ARRAY_SIZE(golden_settings_gc_10_3_sienna_cichlid));
3924 		break;
3925 	case IP_VERSION(10, 3, 2):
3926 		soc15_program_register_sequence(adev,
3927 						golden_settings_gc_10_3_2,
3928 						(const u32)ARRAY_SIZE(golden_settings_gc_10_3_2));
3929 		break;
3930 	case IP_VERSION(10, 3, 1):
3931 		soc15_program_register_sequence(adev,
3932 						golden_settings_gc_10_3_vangogh,
3933 						(const u32)ARRAY_SIZE(golden_settings_gc_10_3_vangogh));
3934 		break;
3935 	case IP_VERSION(10, 3, 3):
3936 		soc15_program_register_sequence(adev,
3937 						golden_settings_gc_10_3_3,
3938 						(const u32)ARRAY_SIZE(golden_settings_gc_10_3_3));
3939 		break;
3940 	case IP_VERSION(10, 3, 4):
3941 		soc15_program_register_sequence(adev,
3942 						golden_settings_gc_10_3_4,
3943 						(const u32)ARRAY_SIZE(golden_settings_gc_10_3_4));
3944 		break;
3945 	case IP_VERSION(10, 3, 5):
3946 		soc15_program_register_sequence(adev,
3947 						golden_settings_gc_10_3_5,
3948 						(const u32)ARRAY_SIZE(golden_settings_gc_10_3_5));
3949 		break;
3950 	case IP_VERSION(10, 1, 3):
3951 	case IP_VERSION(10, 1, 4):
3952 		soc15_program_register_sequence(adev,
3953 						golden_settings_gc_10_0_cyan_skillfish,
3954 						(const u32)ARRAY_SIZE(golden_settings_gc_10_0_cyan_skillfish));
3955 		break;
3956 	case IP_VERSION(10, 3, 6):
3957 		soc15_program_register_sequence(adev,
3958 						golden_settings_gc_10_3_6,
3959 						(const u32)ARRAY_SIZE(golden_settings_gc_10_3_6));
3960 		break;
3961 	case IP_VERSION(10, 3, 7):
3962 		soc15_program_register_sequence(adev,
3963 						golden_settings_gc_10_3_7,
3964 						(const u32)ARRAY_SIZE(golden_settings_gc_10_3_7));
3965 		break;
3966 	default:
3967 		break;
3968 	}
3969 	gfx_v10_0_init_spm_golden_registers(adev);
3970 }
3971 
3972 static void gfx_v10_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
3973 				       bool wc, uint32_t reg, uint32_t val)
3974 {
3975 	amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
3976 	amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
3977 			  WRITE_DATA_DST_SEL(0) | (wc ? WR_CONFIRM : 0));
3978 	amdgpu_ring_write(ring, reg);
3979 	amdgpu_ring_write(ring, 0);
3980 	amdgpu_ring_write(ring, val);
3981 }
3982 
3983 static void gfx_v10_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
3984 				  int mem_space, int opt, uint32_t addr0,
3985 				  uint32_t addr1, uint32_t ref, uint32_t mask,
3986 				  uint32_t inv)
3987 {
3988 	amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
3989 	amdgpu_ring_write(ring,
3990 			  /* memory (1) or register (0) */
3991 			  (WAIT_REG_MEM_MEM_SPACE(mem_space) |
3992 			   WAIT_REG_MEM_OPERATION(opt) | /* wait */
3993 			   WAIT_REG_MEM_FUNCTION(3) |  /* equal */
3994 			   WAIT_REG_MEM_ENGINE(eng_sel)));
3995 
3996 	if (mem_space)
3997 		BUG_ON(addr0 & 0x3); /* Dword align */
3998 	amdgpu_ring_write(ring, addr0);
3999 	amdgpu_ring_write(ring, addr1);
4000 	amdgpu_ring_write(ring, ref);
4001 	amdgpu_ring_write(ring, mask);
4002 	amdgpu_ring_write(ring, inv); /* poll interval */
4003 }
4004 
4005 static int gfx_v10_0_ring_test_ring(struct amdgpu_ring *ring)
4006 {
4007 	struct amdgpu_device *adev = ring->adev;
4008 	uint32_t scratch = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
4009 	uint32_t tmp = 0;
4010 	unsigned int i;
4011 	int r;
4012 
4013 	WREG32(scratch, 0xCAFEDEAD);
4014 	r = amdgpu_ring_alloc(ring, 3);
4015 	if (r) {
4016 		DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
4017 			  ring->idx, r);
4018 		return r;
4019 	}
4020 
4021 	amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
4022 	amdgpu_ring_write(ring, scratch -
4023 			  PACKET3_SET_UCONFIG_REG_START);
4024 	amdgpu_ring_write(ring, 0xDEADBEEF);
4025 	amdgpu_ring_commit(ring);
4026 
4027 	for (i = 0; i < adev->usec_timeout; i++) {
4028 		tmp = RREG32(scratch);
4029 		if (tmp == 0xDEADBEEF)
4030 			break;
4031 		if (amdgpu_emu_mode == 1)
4032 			msleep(1);
4033 		else
4034 			udelay(1);
4035 	}
4036 
4037 	if (i >= adev->usec_timeout)
4038 		r = -ETIMEDOUT;
4039 
4040 	return r;
4041 }
4042 
4043 static int gfx_v10_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
4044 {
4045 	struct amdgpu_device *adev = ring->adev;
4046 	struct amdgpu_ib ib;
4047 	struct dma_fence *f = NULL;
4048 	unsigned int index;
4049 	uint64_t gpu_addr;
4050 	volatile uint32_t *cpu_ptr;
4051 	long r;
4052 
4053 	memset(&ib, 0, sizeof(ib));
4054 
4055 	r = amdgpu_device_wb_get(adev, &index);
4056 	if (r)
4057 		return r;
4058 
4059 	gpu_addr = adev->wb.gpu_addr + (index * 4);
4060 	adev->wb.wb[index] = cpu_to_le32(0xCAFEDEAD);
4061 	cpu_ptr = &adev->wb.wb[index];
4062 
4063 	r = amdgpu_ib_get(adev, NULL, 20, AMDGPU_IB_POOL_DIRECT, &ib);
4064 	if (r) {
4065 		DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
4066 		goto err1;
4067 	}
4068 
4069 	ib.ptr[0] = PACKET3(PACKET3_WRITE_DATA, 3);
4070 	ib.ptr[1] = WRITE_DATA_DST_SEL(5) | WR_CONFIRM;
4071 	ib.ptr[2] = lower_32_bits(gpu_addr);
4072 	ib.ptr[3] = upper_32_bits(gpu_addr);
4073 	ib.ptr[4] = 0xDEADBEEF;
4074 	ib.length_dw = 5;
4075 
4076 	r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
4077 	if (r)
4078 		goto err2;
4079 
4080 	r = dma_fence_wait_timeout(f, false, timeout);
4081 	if (r == 0) {
4082 		r = -ETIMEDOUT;
4083 		goto err2;
4084 	} else if (r < 0) {
4085 		goto err2;
4086 	}
4087 
4088 	if (le32_to_cpu(*cpu_ptr) == 0xDEADBEEF)
4089 		r = 0;
4090 	else
4091 		r = -EINVAL;
4092 err2:
4093 	amdgpu_ib_free(&ib, NULL);
4094 	dma_fence_put(f);
4095 err1:
4096 	amdgpu_device_wb_free(adev, index);
4097 	return r;
4098 }
4099 
4100 static void gfx_v10_0_free_microcode(struct amdgpu_device *adev)
4101 {
4102 	amdgpu_ucode_release(&adev->gfx.pfp_fw);
4103 	amdgpu_ucode_release(&adev->gfx.me_fw);
4104 	amdgpu_ucode_release(&adev->gfx.ce_fw);
4105 	amdgpu_ucode_release(&adev->gfx.rlc_fw);
4106 	amdgpu_ucode_release(&adev->gfx.mec_fw);
4107 	amdgpu_ucode_release(&adev->gfx.mec2_fw);
4108 
4109 	kfree(adev->gfx.rlc.register_list_format);
4110 }
4111 
4112 static void gfx_v10_0_check_fw_write_wait(struct amdgpu_device *adev)
4113 {
4114 	adev->gfx.cp_fw_write_wait = false;
4115 
4116 	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
4117 	case IP_VERSION(10, 1, 10):
4118 	case IP_VERSION(10, 1, 2):
4119 	case IP_VERSION(10, 1, 1):
4120 	case IP_VERSION(10, 1, 3):
4121 	case IP_VERSION(10, 1, 4):
4122 		if ((adev->gfx.me_fw_version >= 0x00000046) &&
4123 		    (adev->gfx.me_feature_version >= 27) &&
4124 		    (adev->gfx.pfp_fw_version >= 0x00000068) &&
4125 		    (adev->gfx.pfp_feature_version >= 27) &&
4126 		    (adev->gfx.mec_fw_version >= 0x0000005b) &&
4127 		    (adev->gfx.mec_feature_version >= 27))
4128 			adev->gfx.cp_fw_write_wait = true;
4129 		break;
4130 	case IP_VERSION(10, 3, 0):
4131 	case IP_VERSION(10, 3, 2):
4132 	case IP_VERSION(10, 3, 1):
4133 	case IP_VERSION(10, 3, 4):
4134 	case IP_VERSION(10, 3, 5):
4135 	case IP_VERSION(10, 3, 6):
4136 	case IP_VERSION(10, 3, 3):
4137 	case IP_VERSION(10, 3, 7):
4138 		adev->gfx.cp_fw_write_wait = true;
4139 		break;
4140 	default:
4141 		break;
4142 	}
4143 
4144 	if (!adev->gfx.cp_fw_write_wait)
4145 		DRM_WARN_ONCE("CP firmware version too old, please update!");
4146 }
4147 
4148 static bool gfx_v10_0_navi10_gfxoff_should_enable(struct amdgpu_device *adev)
4149 {
4150 	bool ret = false;
4151 
4152 	switch (adev->pdev->revision) {
4153 	case 0xc2:
4154 	case 0xc3:
4155 		ret = true;
4156 		break;
4157 	default:
4158 		ret = false;
4159 		break;
4160 	}
4161 
4162 	return ret;
4163 }
4164 
4165 static void gfx_v10_0_check_gfxoff_flag(struct amdgpu_device *adev)
4166 {
4167 	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
4168 	case IP_VERSION(10, 1, 10):
4169 		if (!gfx_v10_0_navi10_gfxoff_should_enable(adev))
4170 			adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
4171 		break;
4172 	default:
4173 		break;
4174 	}
4175 }
4176 
4177 static int gfx_v10_0_init_microcode(struct amdgpu_device *adev)
4178 {
4179 	char fw_name[53];
4180 	char ucode_prefix[30];
4181 	const char *wks = "";
4182 	int err;
4183 	const struct rlc_firmware_header_v2_0 *rlc_hdr;
4184 	uint16_t version_major;
4185 	uint16_t version_minor;
4186 
4187 	DRM_DEBUG("\n");
4188 
4189 	if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 1, 1) &&
4190 	    (!(adev->pdev->device == 0x7340 && adev->pdev->revision != 0x00)))
4191 		wks = "_wks";
4192 	amdgpu_ucode_ip_version_decode(adev, GC_HWIP, ucode_prefix, sizeof(ucode_prefix));
4193 
4194 	err = amdgpu_ucode_request(adev, &adev->gfx.pfp_fw,
4195 				   AMDGPU_UCODE_REQUIRED,
4196 				   "amdgpu/%s_pfp%s.bin", ucode_prefix, wks);
4197 	if (err)
4198 		goto out;
4199 	amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_PFP);
4200 
4201 	err = amdgpu_ucode_request(adev, &adev->gfx.me_fw,
4202 				   AMDGPU_UCODE_REQUIRED,
4203 				   "amdgpu/%s_me%s.bin", ucode_prefix, wks);
4204 	if (err)
4205 		goto out;
4206 	amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_ME);
4207 
4208 	err = amdgpu_ucode_request(adev, &adev->gfx.ce_fw,
4209 				   AMDGPU_UCODE_REQUIRED,
4210 				   "amdgpu/%s_ce%s.bin", ucode_prefix, wks);
4211 	if (err)
4212 		goto out;
4213 	amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_CE);
4214 
4215 	if (!amdgpu_sriov_vf(adev)) {
4216 		snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", ucode_prefix);
4217 		err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
4218 		if (err)
4219 			goto out;
4220 
4221 		/* don't validate this firmware. There are apparently firmwares
4222 		 * in the wild with incorrect size in the header
4223 		 */
4224 		rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
4225 		version_major = le16_to_cpu(rlc_hdr->header.header_version_major);
4226 		version_minor = le16_to_cpu(rlc_hdr->header.header_version_minor);
4227 		err = amdgpu_gfx_rlc_init_microcode(adev, version_major, version_minor);
4228 		if (err)
4229 			goto out;
4230 	}
4231 
4232 	err = amdgpu_ucode_request(adev, &adev->gfx.mec_fw,
4233 				   AMDGPU_UCODE_REQUIRED,
4234 				   "amdgpu/%s_mec%s.bin", ucode_prefix, wks);
4235 	if (err)
4236 		goto out;
4237 	amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_MEC1);
4238 	amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_MEC1_JT);
4239 
4240 	err = amdgpu_ucode_request(adev, &adev->gfx.mec2_fw,
4241 				   AMDGPU_UCODE_REQUIRED,
4242 				   "amdgpu/%s_mec2%s.bin", ucode_prefix, wks);
4243 	if (!err) {
4244 		amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_MEC2);
4245 		amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_MEC2_JT);
4246 	} else {
4247 		err = 0;
4248 		adev->gfx.mec2_fw = NULL;
4249 	}
4250 
4251 	gfx_v10_0_check_fw_write_wait(adev);
4252 out:
4253 	if (err) {
4254 		amdgpu_ucode_release(&adev->gfx.pfp_fw);
4255 		amdgpu_ucode_release(&adev->gfx.me_fw);
4256 		amdgpu_ucode_release(&adev->gfx.ce_fw);
4257 		amdgpu_ucode_release(&adev->gfx.rlc_fw);
4258 		amdgpu_ucode_release(&adev->gfx.mec_fw);
4259 		amdgpu_ucode_release(&adev->gfx.mec2_fw);
4260 	}
4261 
4262 	gfx_v10_0_check_gfxoff_flag(adev);
4263 
4264 	return err;
4265 }
4266 
4267 static u32 gfx_v10_0_get_csb_size(struct amdgpu_device *adev)
4268 {
4269 	u32 count = 0;
4270 	const struct cs_section_def *sect = NULL;
4271 	const struct cs_extent_def *ext = NULL;
4272 
4273 	/* begin clear state */
4274 	count += 2;
4275 	/* context control state */
4276 	count += 3;
4277 
4278 	for (sect = gfx10_cs_data; sect->section != NULL; ++sect) {
4279 		for (ext = sect->section; ext->extent != NULL; ++ext) {
4280 			if (sect->id == SECT_CONTEXT)
4281 				count += 2 + ext->reg_count;
4282 			else
4283 				return 0;
4284 		}
4285 	}
4286 
4287 	/* set PA_SC_TILE_STEERING_OVERRIDE */
4288 	count += 3;
4289 	/* end clear state */
4290 	count += 2;
4291 	/* clear state */
4292 	count += 2;
4293 
4294 	return count;
4295 }
4296 
4297 static void gfx_v10_0_get_csb_buffer(struct amdgpu_device *adev,
4298 				    volatile u32 *buffer)
4299 {
4300 	u32 count = 0, i;
4301 	const struct cs_section_def *sect = NULL;
4302 	const struct cs_extent_def *ext = NULL;
4303 	int ctx_reg_offset;
4304 
4305 	if (adev->gfx.rlc.cs_data == NULL)
4306 		return;
4307 	if (buffer == NULL)
4308 		return;
4309 
4310 	buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
4311 	buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
4312 
4313 	buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
4314 	buffer[count++] = cpu_to_le32(0x80000000);
4315 	buffer[count++] = cpu_to_le32(0x80000000);
4316 
4317 	for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
4318 		for (ext = sect->section; ext->extent != NULL; ++ext) {
4319 			if (sect->id == SECT_CONTEXT) {
4320 				buffer[count++] =
4321 					cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
4322 				buffer[count++] = cpu_to_le32(ext->reg_index -
4323 						PACKET3_SET_CONTEXT_REG_START);
4324 				for (i = 0; i < ext->reg_count; i++)
4325 					buffer[count++] = cpu_to_le32(ext->extent[i]);
4326 			} else {
4327 				return;
4328 			}
4329 		}
4330 	}
4331 
4332 	ctx_reg_offset =
4333 		SOC15_REG_OFFSET(GC, 0, mmPA_SC_TILE_STEERING_OVERRIDE) - PACKET3_SET_CONTEXT_REG_START;
4334 	buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 1));
4335 	buffer[count++] = cpu_to_le32(ctx_reg_offset);
4336 	buffer[count++] = cpu_to_le32(adev->gfx.config.pa_sc_tile_steering_override);
4337 
4338 	buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
4339 	buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
4340 
4341 	buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
4342 	buffer[count++] = cpu_to_le32(0);
4343 }
4344 
4345 static void gfx_v10_0_rlc_fini(struct amdgpu_device *adev)
4346 {
4347 	/* clear state block */
4348 	amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
4349 			&adev->gfx.rlc.clear_state_gpu_addr,
4350 			(void **)&adev->gfx.rlc.cs_ptr);
4351 
4352 	/* jump table block */
4353 	amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
4354 			&adev->gfx.rlc.cp_table_gpu_addr,
4355 			(void **)&adev->gfx.rlc.cp_table_ptr);
4356 }
4357 
4358 static void gfx_v10_0_init_rlcg_reg_access_ctrl(struct amdgpu_device *adev)
4359 {
4360 	struct amdgpu_rlcg_reg_access_ctrl *reg_access_ctrl;
4361 
4362 	reg_access_ctrl = &adev->gfx.rlc.reg_access_ctrl[0];
4363 	reg_access_ctrl->scratch_reg0 = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
4364 	reg_access_ctrl->scratch_reg1 = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG1);
4365 	reg_access_ctrl->scratch_reg2 = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG2);
4366 	reg_access_ctrl->scratch_reg3 = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG3);
4367 	reg_access_ctrl->grbm_cntl = SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_CNTL);
4368 	reg_access_ctrl->grbm_idx = SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_INDEX);
4369 	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
4370 	case IP_VERSION(10, 3, 0):
4371 		reg_access_ctrl->spare_int =
4372 			SOC15_REG_OFFSET(GC, 0, mmRLC_SPARE_INT_0_Sienna_Cichlid);
4373 		break;
4374 	default:
4375 		reg_access_ctrl->spare_int =
4376 			SOC15_REG_OFFSET(GC, 0, mmRLC_SPARE_INT);
4377 		break;
4378 	}
4379 	adev->gfx.rlc.rlcg_reg_access_supported = true;
4380 }
4381 
4382 static int gfx_v10_0_rlc_init(struct amdgpu_device *adev)
4383 {
4384 	const struct cs_section_def *cs_data;
4385 	int r;
4386 
4387 	adev->gfx.rlc.cs_data = gfx10_cs_data;
4388 
4389 	cs_data = adev->gfx.rlc.cs_data;
4390 
4391 	if (cs_data) {
4392 		/* init clear state block */
4393 		r = amdgpu_gfx_rlc_init_csb(adev);
4394 		if (r)
4395 			return r;
4396 	}
4397 
4398 	return 0;
4399 }
4400 
4401 static void gfx_v10_0_mec_fini(struct amdgpu_device *adev)
4402 {
4403 	amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
4404 	amdgpu_bo_free_kernel(&adev->gfx.mec.mec_fw_obj, NULL, NULL);
4405 }
4406 
4407 static void gfx_v10_0_me_init(struct amdgpu_device *adev)
4408 {
4409 	bitmap_zero(adev->gfx.me.queue_bitmap, AMDGPU_MAX_GFX_QUEUES);
4410 
4411 	amdgpu_gfx_graphics_queue_acquire(adev);
4412 }
4413 
4414 static int gfx_v10_0_mec_init(struct amdgpu_device *adev)
4415 {
4416 	int r;
4417 	u32 *hpd;
4418 	const __le32 *fw_data = NULL;
4419 	unsigned int fw_size;
4420 	u32 *fw = NULL;
4421 	size_t mec_hpd_size;
4422 
4423 	const struct gfx_firmware_header_v1_0 *mec_hdr = NULL;
4424 
4425 	bitmap_zero(adev->gfx.mec_bitmap[0].queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
4426 
4427 	/* take ownership of the relevant compute queues */
4428 	amdgpu_gfx_compute_queue_acquire(adev);
4429 	mec_hpd_size = adev->gfx.num_compute_rings * GFX10_MEC_HPD_SIZE;
4430 
4431 	if (mec_hpd_size) {
4432 		r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
4433 					      AMDGPU_GEM_DOMAIN_GTT,
4434 					      &adev->gfx.mec.hpd_eop_obj,
4435 					      &adev->gfx.mec.hpd_eop_gpu_addr,
4436 					      (void **)&hpd);
4437 		if (r) {
4438 			dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
4439 			gfx_v10_0_mec_fini(adev);
4440 			return r;
4441 		}
4442 
4443 		memset(hpd, 0, mec_hpd_size);
4444 
4445 		amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
4446 		amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
4447 	}
4448 
4449 	if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
4450 		mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
4451 
4452 		fw_data = (const __le32 *) (adev->gfx.mec_fw->data +
4453 			 le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
4454 		fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes);
4455 
4456 		r = amdgpu_bo_create_reserved(adev, mec_hdr->header.ucode_size_bytes,
4457 					      PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
4458 					      &adev->gfx.mec.mec_fw_obj,
4459 					      &adev->gfx.mec.mec_fw_gpu_addr,
4460 					      (void **)&fw);
4461 		if (r) {
4462 			dev_err(adev->dev, "(%d) failed to create mec fw bo\n", r);
4463 			gfx_v10_0_mec_fini(adev);
4464 			return r;
4465 		}
4466 
4467 		memcpy(fw, fw_data, fw_size);
4468 
4469 		amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
4470 		amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
4471 	}
4472 
4473 	return 0;
4474 }
4475 
4476 static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t wave, uint32_t address)
4477 {
4478 	WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
4479 		(wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
4480 		(address << SQ_IND_INDEX__INDEX__SHIFT));
4481 	return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
4482 }
4483 
4484 static void wave_read_regs(struct amdgpu_device *adev, uint32_t wave,
4485 			   uint32_t thread, uint32_t regno,
4486 			   uint32_t num, uint32_t *out)
4487 {
4488 	WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
4489 		(wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
4490 		(regno << SQ_IND_INDEX__INDEX__SHIFT) |
4491 		(thread << SQ_IND_INDEX__WORKITEM_ID__SHIFT) |
4492 		(SQ_IND_INDEX__AUTO_INCR_MASK));
4493 	while (num--)
4494 		*(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
4495 }
4496 
4497 static void gfx_v10_0_read_wave_data(struct amdgpu_device *adev, uint32_t xcc_id, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
4498 {
4499 	/* in gfx10 the SIMD_ID is specified as part of the INSTANCE
4500 	 * field when performing a select_se_sh so it should be
4501 	 * zero here
4502 	 */
4503 	WARN_ON(simd != 0);
4504 
4505 	/* type 2 wave data */
4506 	dst[(*no_fields)++] = 2;
4507 	dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_STATUS);
4508 	dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_PC_LO);
4509 	dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_PC_HI);
4510 	dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_EXEC_LO);
4511 	dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_EXEC_HI);
4512 	dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_HW_ID1);
4513 	dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_HW_ID2);
4514 	dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_INST_DW0);
4515 	dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_GPR_ALLOC);
4516 	dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_LDS_ALLOC);
4517 	dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_TRAPSTS);
4518 	dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_IB_STS);
4519 	dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_IB_STS2);
4520 	dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_IB_DBG1);
4521 	dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_M0);
4522 	dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_MODE);
4523 }
4524 
4525 static void gfx_v10_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t xcc_id, uint32_t simd,
4526 				     uint32_t wave, uint32_t start,
4527 				     uint32_t size, uint32_t *dst)
4528 {
4529 	WARN_ON(simd != 0);
4530 
4531 	wave_read_regs(
4532 		adev, wave, 0, start + SQIND_WAVE_SGPRS_OFFSET, size,
4533 		dst);
4534 }
4535 
4536 static void gfx_v10_0_read_wave_vgprs(struct amdgpu_device *adev, uint32_t xcc_id, uint32_t simd,
4537 				      uint32_t wave, uint32_t thread,
4538 				      uint32_t start, uint32_t size,
4539 				      uint32_t *dst)
4540 {
4541 	wave_read_regs(
4542 		adev, wave, thread,
4543 		start + SQIND_WAVE_VGPRS_OFFSET, size, dst);
4544 }
4545 
4546 static void gfx_v10_0_select_me_pipe_q(struct amdgpu_device *adev,
4547 				       u32 me, u32 pipe, u32 q, u32 vm, u32 xcc_id)
4548 {
4549 	nv_grbm_select(adev, me, pipe, q, vm);
4550 }
4551 
4552 static void gfx_v10_0_update_perfmon_mgcg(struct amdgpu_device *adev,
4553 					  bool enable)
4554 {
4555 	uint32_t data, def;
4556 
4557 	data = def = RREG32_SOC15(GC, 0, mmRLC_PERFMON_CLK_CNTL);
4558 
4559 	if (enable)
4560 		data |= RLC_PERFMON_CLK_CNTL__PERFMON_CLOCK_STATE_MASK;
4561 	else
4562 		data &= ~RLC_PERFMON_CLK_CNTL__PERFMON_CLOCK_STATE_MASK;
4563 
4564 	if (data != def)
4565 		WREG32_SOC15(GC, 0, mmRLC_PERFMON_CLK_CNTL, data);
4566 }
4567 
4568 static const struct amdgpu_gfx_funcs gfx_v10_0_gfx_funcs = {
4569 	.get_gpu_clock_counter = &gfx_v10_0_get_gpu_clock_counter,
4570 	.select_se_sh = &gfx_v10_0_select_se_sh,
4571 	.read_wave_data = &gfx_v10_0_read_wave_data,
4572 	.read_wave_sgprs = &gfx_v10_0_read_wave_sgprs,
4573 	.read_wave_vgprs = &gfx_v10_0_read_wave_vgprs,
4574 	.select_me_pipe_q = &gfx_v10_0_select_me_pipe_q,
4575 	.init_spm_golden = &gfx_v10_0_init_spm_golden_registers,
4576 	.update_perfmon_mgcg = &gfx_v10_0_update_perfmon_mgcg,
4577 };
4578 
4579 static void gfx_v10_0_gpu_early_init(struct amdgpu_device *adev)
4580 {
4581 	u32 gb_addr_config;
4582 
4583 	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
4584 	case IP_VERSION(10, 1, 10):
4585 	case IP_VERSION(10, 1, 1):
4586 	case IP_VERSION(10, 1, 2):
4587 		adev->gfx.config.max_hw_contexts = 8;
4588 		adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
4589 		adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
4590 		adev->gfx.config.sc_hiz_tile_fifo_size = 0;
4591 		adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
4592 		gb_addr_config = RREG32_SOC15(GC, 0, mmGB_ADDR_CONFIG);
4593 		break;
4594 	case IP_VERSION(10, 3, 0):
4595 	case IP_VERSION(10, 3, 2):
4596 	case IP_VERSION(10, 3, 1):
4597 	case IP_VERSION(10, 3, 4):
4598 	case IP_VERSION(10, 3, 5):
4599 	case IP_VERSION(10, 3, 6):
4600 	case IP_VERSION(10, 3, 3):
4601 	case IP_VERSION(10, 3, 7):
4602 		adev->gfx.config.max_hw_contexts = 8;
4603 		adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
4604 		adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
4605 		adev->gfx.config.sc_hiz_tile_fifo_size = 0;
4606 		adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
4607 		gb_addr_config = RREG32_SOC15(GC, 0, mmGB_ADDR_CONFIG);
4608 		adev->gfx.config.gb_addr_config_fields.num_pkrs =
4609 			1 << REG_GET_FIELD(gb_addr_config, GB_ADDR_CONFIG, NUM_PKRS);
4610 		break;
4611 	case IP_VERSION(10, 1, 3):
4612 	case IP_VERSION(10, 1, 4):
4613 		adev->gfx.config.max_hw_contexts = 8;
4614 		adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
4615 		adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
4616 		adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
4617 		adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
4618 		gb_addr_config = CYAN_SKILLFISH_GB_ADDR_CONFIG_GOLDEN;
4619 		break;
4620 	default:
4621 		BUG();
4622 		break;
4623 	}
4624 
4625 	adev->gfx.config.gb_addr_config = gb_addr_config;
4626 
4627 	adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
4628 			REG_GET_FIELD(adev->gfx.config.gb_addr_config,
4629 				      GB_ADDR_CONFIG, NUM_PIPES);
4630 
4631 	adev->gfx.config.max_tile_pipes =
4632 		adev->gfx.config.gb_addr_config_fields.num_pipes;
4633 
4634 	adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
4635 			REG_GET_FIELD(adev->gfx.config.gb_addr_config,
4636 				      GB_ADDR_CONFIG, MAX_COMPRESSED_FRAGS);
4637 	adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
4638 			REG_GET_FIELD(adev->gfx.config.gb_addr_config,
4639 				      GB_ADDR_CONFIG, NUM_RB_PER_SE);
4640 	adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
4641 			REG_GET_FIELD(adev->gfx.config.gb_addr_config,
4642 				      GB_ADDR_CONFIG, NUM_SHADER_ENGINES);
4643 	adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
4644 			REG_GET_FIELD(adev->gfx.config.gb_addr_config,
4645 				      GB_ADDR_CONFIG, PIPE_INTERLEAVE_SIZE));
4646 }
4647 
4648 static int gfx_v10_0_gfx_ring_init(struct amdgpu_device *adev, int ring_id,
4649 				   int me, int pipe, int queue)
4650 {
4651 	struct amdgpu_ring *ring;
4652 	unsigned int irq_type;
4653 	unsigned int hw_prio;
4654 
4655 	ring = &adev->gfx.gfx_ring[ring_id];
4656 
4657 	ring->me = me;
4658 	ring->pipe = pipe;
4659 	ring->queue = queue;
4660 
4661 	ring->ring_obj = NULL;
4662 	ring->use_doorbell = true;
4663 
4664 	if (!ring_id)
4665 		ring->doorbell_index = adev->doorbell_index.gfx_ring0 << 1;
4666 	else
4667 		ring->doorbell_index = adev->doorbell_index.gfx_ring1 << 1;
4668 	ring->vm_hub = AMDGPU_GFXHUB(0);
4669 	sprintf(ring->name, "gfx_%d.%d.%d", ring->me, ring->pipe, ring->queue);
4670 
4671 	irq_type = AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP + ring->pipe;
4672 	hw_prio = amdgpu_gfx_is_high_priority_graphics_queue(adev, ring) ?
4673 			AMDGPU_GFX_PIPE_PRIO_HIGH : AMDGPU_GFX_PIPE_PRIO_NORMAL;
4674 	return amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq, irq_type,
4675 				hw_prio, NULL);
4676 }
4677 
4678 static int gfx_v10_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
4679 				       int mec, int pipe, int queue)
4680 {
4681 	unsigned int irq_type;
4682 	struct amdgpu_ring *ring;
4683 	unsigned int hw_prio;
4684 
4685 	ring = &adev->gfx.compute_ring[ring_id];
4686 
4687 	/* mec0 is me1 */
4688 	ring->me = mec + 1;
4689 	ring->pipe = pipe;
4690 	ring->queue = queue;
4691 
4692 	ring->ring_obj = NULL;
4693 	ring->use_doorbell = true;
4694 	ring->doorbell_index = (adev->doorbell_index.mec_ring0 + ring_id) << 1;
4695 	ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
4696 				+ (ring_id * GFX10_MEC_HPD_SIZE);
4697 	ring->vm_hub = AMDGPU_GFXHUB(0);
4698 	sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
4699 
4700 	irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
4701 		+ ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
4702 		+ ring->pipe;
4703 	hw_prio = amdgpu_gfx_is_high_priority_compute_queue(adev, ring) ?
4704 			AMDGPU_RING_PRIO_2 : AMDGPU_RING_PRIO_DEFAULT;
4705 	/* type-2 packets are deprecated on MEC, use type-3 instead */
4706 	return amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq, irq_type,
4707 			     hw_prio, NULL);
4708 }
4709 
4710 static void gfx_v10_0_alloc_ip_dump(struct amdgpu_device *adev)
4711 {
4712 	uint32_t reg_count = ARRAY_SIZE(gc_reg_list_10_1);
4713 	uint32_t *ptr;
4714 	uint32_t inst;
4715 
4716 	ptr = kcalloc(reg_count, sizeof(uint32_t), GFP_KERNEL);
4717 	if (!ptr) {
4718 		DRM_ERROR("Failed to allocate memory for GFX IP Dump\n");
4719 		adev->gfx.ip_dump_core = NULL;
4720 	} else {
4721 		adev->gfx.ip_dump_core = ptr;
4722 	}
4723 
4724 	/* Allocate memory for compute queue registers for all the instances */
4725 	reg_count = ARRAY_SIZE(gc_cp_reg_list_10);
4726 	inst = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe_per_mec *
4727 		adev->gfx.mec.num_queue_per_pipe;
4728 
4729 	ptr = kcalloc(reg_count * inst, sizeof(uint32_t), GFP_KERNEL);
4730 	if (!ptr) {
4731 		DRM_ERROR("Failed to allocate memory for Compute Queues IP Dump\n");
4732 		adev->gfx.ip_dump_compute_queues = NULL;
4733 	} else {
4734 		adev->gfx.ip_dump_compute_queues = ptr;
4735 	}
4736 
4737 	/* Allocate memory for gfx queue registers for all the instances */
4738 	reg_count = ARRAY_SIZE(gc_gfx_queue_reg_list_10);
4739 	inst = adev->gfx.me.num_me * adev->gfx.me.num_pipe_per_me *
4740 		adev->gfx.me.num_queue_per_pipe;
4741 
4742 	ptr = kcalloc(reg_count * inst, sizeof(uint32_t), GFP_KERNEL);
4743 	if (!ptr) {
4744 		DRM_ERROR("Failed to allocate memory for GFX Queues IP Dump\n");
4745 		adev->gfx.ip_dump_gfx_queues = NULL;
4746 	} else {
4747 		adev->gfx.ip_dump_gfx_queues = ptr;
4748 	}
4749 }
4750 
4751 static int gfx_v10_0_sw_init(struct amdgpu_ip_block *ip_block)
4752 {
4753 	int i, j, k, r, ring_id = 0;
4754 	int xcc_id = 0;
4755 	struct amdgpu_device *adev = ip_block->adev;
4756 
4757 	INIT_DELAYED_WORK(&adev->gfx.idle_work, amdgpu_gfx_profile_idle_work_handler);
4758 
4759 	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
4760 	case IP_VERSION(10, 1, 10):
4761 	case IP_VERSION(10, 1, 1):
4762 	case IP_VERSION(10, 1, 2):
4763 	case IP_VERSION(10, 1, 3):
4764 	case IP_VERSION(10, 1, 4):
4765 		adev->gfx.me.num_me = 1;
4766 		adev->gfx.me.num_pipe_per_me = 1;
4767 		adev->gfx.me.num_queue_per_pipe = 1;
4768 		adev->gfx.mec.num_mec = 2;
4769 		adev->gfx.mec.num_pipe_per_mec = 4;
4770 		adev->gfx.mec.num_queue_per_pipe = 8;
4771 		break;
4772 	case IP_VERSION(10, 3, 0):
4773 	case IP_VERSION(10, 3, 2):
4774 	case IP_VERSION(10, 3, 1):
4775 	case IP_VERSION(10, 3, 4):
4776 	case IP_VERSION(10, 3, 5):
4777 	case IP_VERSION(10, 3, 6):
4778 	case IP_VERSION(10, 3, 3):
4779 	case IP_VERSION(10, 3, 7):
4780 		adev->gfx.me.num_me = 1;
4781 		adev->gfx.me.num_pipe_per_me = 2;
4782 		adev->gfx.me.num_queue_per_pipe = 1;
4783 		adev->gfx.mec.num_mec = 2;
4784 		adev->gfx.mec.num_pipe_per_mec = 4;
4785 		adev->gfx.mec.num_queue_per_pipe = 4;
4786 		break;
4787 	default:
4788 		adev->gfx.me.num_me = 1;
4789 		adev->gfx.me.num_pipe_per_me = 1;
4790 		adev->gfx.me.num_queue_per_pipe = 1;
4791 		adev->gfx.mec.num_mec = 1;
4792 		adev->gfx.mec.num_pipe_per_mec = 4;
4793 		adev->gfx.mec.num_queue_per_pipe = 8;
4794 		break;
4795 	}
4796 	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
4797 	case IP_VERSION(10, 3, 0):
4798 	case IP_VERSION(10, 3, 2):
4799 	case IP_VERSION(10, 3, 4):
4800 	case IP_VERSION(10, 3, 5):
4801 		adev->gfx.cleaner_shader_ptr = gfx_10_3_0_cleaner_shader_hex;
4802 		adev->gfx.cleaner_shader_size = sizeof(gfx_10_3_0_cleaner_shader_hex);
4803 		if (adev->gfx.me_fw_version >= 64 &&
4804 		    adev->gfx.pfp_fw_version >= 100 &&
4805 		    adev->gfx.mec_fw_version >= 122) {
4806 			adev->gfx.enable_cleaner_shader = true;
4807 			r = amdgpu_gfx_cleaner_shader_sw_init(adev, adev->gfx.cleaner_shader_size);
4808 			if (r) {
4809 				adev->gfx.enable_cleaner_shader = false;
4810 				dev_err(adev->dev, "Failed to initialize cleaner shader\n");
4811 			}
4812 		}
4813 		break;
4814 	default:
4815 		adev->gfx.enable_cleaner_shader = false;
4816 		break;
4817 	}
4818 
4819 	/* KIQ event */
4820 	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP,
4821 			      GFX_10_1__SRCID__CP_IB2_INTERRUPT_PKT,
4822 			      &adev->gfx.kiq[0].irq);
4823 	if (r)
4824 		return r;
4825 
4826 	/* EOP Event */
4827 	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP,
4828 			      GFX_10_1__SRCID__CP_EOP_INTERRUPT,
4829 			      &adev->gfx.eop_irq);
4830 	if (r)
4831 		return r;
4832 
4833 	/* Bad opcode Event */
4834 	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP,
4835 			      GFX_10_1__SRCID__CP_BAD_OPCODE_ERROR,
4836 			      &adev->gfx.bad_op_irq);
4837 	if (r)
4838 		return r;
4839 
4840 	/* Privileged reg */
4841 	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, GFX_10_1__SRCID__CP_PRIV_REG_FAULT,
4842 			      &adev->gfx.priv_reg_irq);
4843 	if (r)
4844 		return r;
4845 
4846 	/* Privileged inst */
4847 	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, GFX_10_1__SRCID__CP_PRIV_INSTR_FAULT,
4848 			      &adev->gfx.priv_inst_irq);
4849 	if (r)
4850 		return r;
4851 
4852 	adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
4853 
4854 	gfx_v10_0_me_init(adev);
4855 
4856 	if (adev->gfx.rlc.funcs) {
4857 		if (adev->gfx.rlc.funcs->init) {
4858 			r = adev->gfx.rlc.funcs->init(adev);
4859 			if (r) {
4860 				dev_err(adev->dev, "Failed to init rlc BOs!\n");
4861 				return r;
4862 			}
4863 		}
4864 	}
4865 
4866 	r = gfx_v10_0_mec_init(adev);
4867 	if (r) {
4868 		DRM_ERROR("Failed to init MEC BOs!\n");
4869 		return r;
4870 	}
4871 
4872 	/* set up the gfx ring */
4873 	for (i = 0; i < adev->gfx.me.num_me; i++) {
4874 		for (j = 0; j < adev->gfx.me.num_queue_per_pipe; j++) {
4875 			for (k = 0; k < adev->gfx.me.num_pipe_per_me; k++) {
4876 				if (!amdgpu_gfx_is_me_queue_enabled(adev, i, k, j))
4877 					continue;
4878 
4879 				r = gfx_v10_0_gfx_ring_init(adev, ring_id,
4880 							    i, k, j);
4881 				if (r)
4882 					return r;
4883 				ring_id++;
4884 			}
4885 		}
4886 	}
4887 
4888 	ring_id = 0;
4889 	/* set up the compute queues - allocate horizontally across pipes */
4890 	for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
4891 		for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
4892 			for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
4893 				if (!amdgpu_gfx_is_mec_queue_enabled(adev, 0, i,
4894 								     k, j))
4895 					continue;
4896 
4897 				r = gfx_v10_0_compute_ring_init(adev, ring_id,
4898 								i, k, j);
4899 				if (r)
4900 					return r;
4901 
4902 				ring_id++;
4903 			}
4904 		}
4905 	}
4906 	/* TODO: Add queue reset mask when FW fully supports it */
4907 	adev->gfx.gfx_supported_reset =
4908 		amdgpu_get_soft_full_reset_mask(&adev->gfx.gfx_ring[0]);
4909 	adev->gfx.compute_supported_reset =
4910 		amdgpu_get_soft_full_reset_mask(&adev->gfx.compute_ring[0]);
4911 
4912 	r = amdgpu_gfx_kiq_init(adev, GFX10_MEC_HPD_SIZE, 0);
4913 	if (r) {
4914 		DRM_ERROR("Failed to init KIQ BOs!\n");
4915 		return r;
4916 	}
4917 
4918 	r = amdgpu_gfx_kiq_init_ring(adev, xcc_id);
4919 	if (r)
4920 		return r;
4921 
4922 	r = amdgpu_gfx_mqd_sw_init(adev, sizeof(struct v10_compute_mqd), 0);
4923 	if (r)
4924 		return r;
4925 
4926 	/* allocate visible FB for rlc auto-loading fw */
4927 	if (adev->firmware.load_type == AMDGPU_FW_LOAD_RLC_BACKDOOR_AUTO) {
4928 		r = gfx_v10_0_rlc_backdoor_autoload_buffer_init(adev);
4929 		if (r)
4930 			return r;
4931 	}
4932 
4933 	adev->gfx.ce_ram_size = F32_CE_PROGRAM_RAM_SIZE;
4934 
4935 	gfx_v10_0_gpu_early_init(adev);
4936 
4937 	gfx_v10_0_alloc_ip_dump(adev);
4938 
4939 	r = amdgpu_gfx_sysfs_init(adev);
4940 	if (r)
4941 		return r;
4942 
4943 	return 0;
4944 }
4945 
4946 static void gfx_v10_0_pfp_fini(struct amdgpu_device *adev)
4947 {
4948 	amdgpu_bo_free_kernel(&adev->gfx.pfp.pfp_fw_obj,
4949 			      &adev->gfx.pfp.pfp_fw_gpu_addr,
4950 			      (void **)&adev->gfx.pfp.pfp_fw_ptr);
4951 }
4952 
4953 static void gfx_v10_0_ce_fini(struct amdgpu_device *adev)
4954 {
4955 	amdgpu_bo_free_kernel(&adev->gfx.ce.ce_fw_obj,
4956 			      &adev->gfx.ce.ce_fw_gpu_addr,
4957 			      (void **)&adev->gfx.ce.ce_fw_ptr);
4958 }
4959 
4960 static void gfx_v10_0_me_fini(struct amdgpu_device *adev)
4961 {
4962 	amdgpu_bo_free_kernel(&adev->gfx.me.me_fw_obj,
4963 			      &adev->gfx.me.me_fw_gpu_addr,
4964 			      (void **)&adev->gfx.me.me_fw_ptr);
4965 }
4966 
4967 static int gfx_v10_0_sw_fini(struct amdgpu_ip_block *ip_block)
4968 {
4969 	int i;
4970 	struct amdgpu_device *adev = ip_block->adev;
4971 
4972 	for (i = 0; i < adev->gfx.num_gfx_rings; i++)
4973 		amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
4974 	for (i = 0; i < adev->gfx.num_compute_rings; i++)
4975 		amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
4976 
4977 	amdgpu_gfx_mqd_sw_fini(adev, 0);
4978 
4979 	amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq[0].ring);
4980 	amdgpu_gfx_kiq_fini(adev, 0);
4981 
4982 	amdgpu_gfx_cleaner_shader_sw_fini(adev);
4983 
4984 	gfx_v10_0_pfp_fini(adev);
4985 	gfx_v10_0_ce_fini(adev);
4986 	gfx_v10_0_me_fini(adev);
4987 	gfx_v10_0_rlc_fini(adev);
4988 	gfx_v10_0_mec_fini(adev);
4989 
4990 	if (adev->firmware.load_type == AMDGPU_FW_LOAD_RLC_BACKDOOR_AUTO)
4991 		gfx_v10_0_rlc_backdoor_autoload_buffer_fini(adev);
4992 
4993 	gfx_v10_0_free_microcode(adev);
4994 	amdgpu_gfx_sysfs_fini(adev);
4995 
4996 	kfree(adev->gfx.ip_dump_core);
4997 	kfree(adev->gfx.ip_dump_compute_queues);
4998 	kfree(adev->gfx.ip_dump_gfx_queues);
4999 
5000 	return 0;
5001 }
5002 
5003 static void gfx_v10_0_select_se_sh(struct amdgpu_device *adev, u32 se_num,
5004 				   u32 sh_num, u32 instance, int xcc_id)
5005 {
5006 	u32 data;
5007 
5008 	if (instance == 0xffffffff)
5009 		data = REG_SET_FIELD(0, GRBM_GFX_INDEX,
5010 				     INSTANCE_BROADCAST_WRITES, 1);
5011 	else
5012 		data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX,
5013 				     instance);
5014 
5015 	if (se_num == 0xffffffff)
5016 		data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES,
5017 				     1);
5018 	else
5019 		data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
5020 
5021 	if (sh_num == 0xffffffff)
5022 		data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SA_BROADCAST_WRITES,
5023 				     1);
5024 	else
5025 		data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SA_INDEX, sh_num);
5026 
5027 	WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
5028 }
5029 
5030 static u32 gfx_v10_0_get_rb_active_bitmap(struct amdgpu_device *adev)
5031 {
5032 	u32 data, mask;
5033 
5034 	data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
5035 	data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
5036 
5037 	data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
5038 	data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
5039 
5040 	mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
5041 					 adev->gfx.config.max_sh_per_se);
5042 
5043 	return (~data) & mask;
5044 }
5045 
5046 static void gfx_v10_0_setup_rb(struct amdgpu_device *adev)
5047 {
5048 	int i, j;
5049 	u32 data;
5050 	u32 active_rbs = 0;
5051 	u32 bitmap;
5052 	u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
5053 					adev->gfx.config.max_sh_per_se;
5054 
5055 	mutex_lock(&adev->grbm_idx_mutex);
5056 	for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
5057 		for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
5058 			bitmap = i * adev->gfx.config.max_sh_per_se + j;
5059 			if (((amdgpu_ip_version(adev, GC_HWIP, 0) ==
5060 			      IP_VERSION(10, 3, 0)) ||
5061 			     (amdgpu_ip_version(adev, GC_HWIP, 0) ==
5062 			      IP_VERSION(10, 3, 3)) ||
5063 			     (amdgpu_ip_version(adev, GC_HWIP, 0) ==
5064 			      IP_VERSION(10, 3, 6))) &&
5065 			    ((gfx_v10_3_get_disabled_sa(adev) >> bitmap) & 1))
5066 				continue;
5067 			gfx_v10_0_select_se_sh(adev, i, j, 0xffffffff, 0);
5068 			data = gfx_v10_0_get_rb_active_bitmap(adev);
5069 			active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
5070 					       rb_bitmap_width_per_sh);
5071 		}
5072 	}
5073 	gfx_v10_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
5074 	mutex_unlock(&adev->grbm_idx_mutex);
5075 
5076 	adev->gfx.config.backend_enable_mask = active_rbs;
5077 	adev->gfx.config.num_rbs = hweight32(active_rbs);
5078 }
5079 
5080 static u32 gfx_v10_0_init_pa_sc_tile_steering_override(struct amdgpu_device *adev)
5081 {
5082 	uint32_t num_sc;
5083 	uint32_t enabled_rb_per_sh;
5084 	uint32_t active_rb_bitmap;
5085 	uint32_t num_rb_per_sc;
5086 	uint32_t num_packer_per_sc;
5087 	uint32_t pa_sc_tile_steering_override;
5088 
5089 	/* for ASICs that integrates GFX v10.3
5090 	 * pa_sc_tile_steering_override should be set to 0
5091 	 */
5092 	if (amdgpu_ip_version(adev, GC_HWIP, 0) >= IP_VERSION(10, 3, 0))
5093 		return 0;
5094 
5095 	/* init num_sc */
5096 	num_sc = adev->gfx.config.max_shader_engines * adev->gfx.config.max_sh_per_se *
5097 			adev->gfx.config.num_sc_per_sh;
5098 	/* init num_rb_per_sc */
5099 	active_rb_bitmap = gfx_v10_0_get_rb_active_bitmap(adev);
5100 	enabled_rb_per_sh = hweight32(active_rb_bitmap);
5101 	num_rb_per_sc = enabled_rb_per_sh / adev->gfx.config.num_sc_per_sh;
5102 	/* init num_packer_per_sc */
5103 	num_packer_per_sc = adev->gfx.config.num_packer_per_sc;
5104 
5105 	pa_sc_tile_steering_override = 0;
5106 	pa_sc_tile_steering_override |=
5107 		(order_base_2(num_sc) << PA_SC_TILE_STEERING_OVERRIDE__NUM_SC__SHIFT) &
5108 		PA_SC_TILE_STEERING_OVERRIDE__NUM_SC_MASK;
5109 	pa_sc_tile_steering_override |=
5110 		(order_base_2(num_rb_per_sc) << PA_SC_TILE_STEERING_OVERRIDE__NUM_RB_PER_SC__SHIFT) &
5111 		PA_SC_TILE_STEERING_OVERRIDE__NUM_RB_PER_SC_MASK;
5112 	pa_sc_tile_steering_override |=
5113 		(order_base_2(num_packer_per_sc) << PA_SC_TILE_STEERING_OVERRIDE__NUM_PACKER_PER_SC__SHIFT) &
5114 		PA_SC_TILE_STEERING_OVERRIDE__NUM_PACKER_PER_SC_MASK;
5115 
5116 	return pa_sc_tile_steering_override;
5117 }
5118 
5119 #define DEFAULT_SH_MEM_BASES	(0x6000)
5120 
5121 static void gfx_v10_0_debug_trap_config_init(struct amdgpu_device *adev,
5122 				uint32_t first_vmid,
5123 				uint32_t last_vmid)
5124 {
5125 	uint32_t data;
5126 	uint32_t trap_config_vmid_mask = 0;
5127 	int i;
5128 
5129 	/* Calculate trap config vmid mask */
5130 	for (i = first_vmid; i < last_vmid; i++)
5131 		trap_config_vmid_mask |= (1 << i);
5132 
5133 	data = REG_SET_FIELD(0, SPI_GDBG_TRAP_CONFIG,
5134 			VMID_SEL, trap_config_vmid_mask);
5135 	data = REG_SET_FIELD(data, SPI_GDBG_TRAP_CONFIG,
5136 			TRAP_EN, 1);
5137 	WREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_GDBG_TRAP_CONFIG), data);
5138 	WREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_GDBG_TRAP_MASK), 0);
5139 
5140 	WREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_GDBG_TRAP_DATA0), 0);
5141 	WREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_GDBG_TRAP_DATA1), 0);
5142 }
5143 
5144 static void gfx_v10_0_init_compute_vmid(struct amdgpu_device *adev)
5145 {
5146 	int i;
5147 	uint32_t sh_mem_bases;
5148 
5149 	/*
5150 	 * Configure apertures:
5151 	 * LDS:         0x60000000'00000000 - 0x60000001'00000000 (4GB)
5152 	 * Scratch:     0x60000001'00000000 - 0x60000002'00000000 (4GB)
5153 	 * GPUVM:       0x60010000'00000000 - 0x60020000'00000000 (1TB)
5154 	 */
5155 	sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
5156 
5157 	mutex_lock(&adev->srbm_mutex);
5158 	for (i = adev->vm_manager.first_kfd_vmid; i < AMDGPU_NUM_VMID; i++) {
5159 		nv_grbm_select(adev, 0, 0, 0, i);
5160 		/* CP and shaders */
5161 		WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, DEFAULT_SH_MEM_CONFIG);
5162 		WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
5163 	}
5164 	nv_grbm_select(adev, 0, 0, 0, 0);
5165 	mutex_unlock(&adev->srbm_mutex);
5166 
5167 	/*
5168 	 * Initialize all compute VMIDs to have no GDS, GWS, or OA
5169 	 * access. These should be enabled by FW for target VMIDs.
5170 	 */
5171 	for (i = adev->vm_manager.first_kfd_vmid; i < AMDGPU_NUM_VMID; i++) {
5172 		WREG32_SOC15_OFFSET(GC, 0, mmGDS_VMID0_BASE, 2 * i, 0);
5173 		WREG32_SOC15_OFFSET(GC, 0, mmGDS_VMID0_SIZE, 2 * i, 0);
5174 		WREG32_SOC15_OFFSET(GC, 0, mmGDS_GWS_VMID0, i, 0);
5175 		WREG32_SOC15_OFFSET(GC, 0, mmGDS_OA_VMID0, i, 0);
5176 	}
5177 
5178 	gfx_v10_0_debug_trap_config_init(adev, adev->vm_manager.first_kfd_vmid,
5179 					AMDGPU_NUM_VMID);
5180 }
5181 
5182 static void gfx_v10_0_init_gds_vmid(struct amdgpu_device *adev)
5183 {
5184 	int vmid;
5185 
5186 	/*
5187 	 * Initialize all compute and user-gfx VMIDs to have no GDS, GWS, or OA
5188 	 * access. Compute VMIDs should be enabled by FW for target VMIDs,
5189 	 * the driver can enable them for graphics. VMID0 should maintain
5190 	 * access so that HWS firmware can save/restore entries.
5191 	 */
5192 	for (vmid = 1; vmid < AMDGPU_NUM_VMID; vmid++) {
5193 		WREG32_SOC15_OFFSET(GC, 0, mmGDS_VMID0_BASE, 2 * vmid, 0);
5194 		WREG32_SOC15_OFFSET(GC, 0, mmGDS_VMID0_SIZE, 2 * vmid, 0);
5195 		WREG32_SOC15_OFFSET(GC, 0, mmGDS_GWS_VMID0, vmid, 0);
5196 		WREG32_SOC15_OFFSET(GC, 0, mmGDS_OA_VMID0, vmid, 0);
5197 	}
5198 }
5199 
5200 
5201 static void gfx_v10_0_tcp_harvest(struct amdgpu_device *adev)
5202 {
5203 	int i, j, k;
5204 	int max_wgp_per_sh = adev->gfx.config.max_cu_per_sh >> 1;
5205 	u32 tmp, wgp_active_bitmap = 0;
5206 	u32 gcrd_targets_disable_tcp = 0;
5207 	u32 utcl_invreq_disable = 0;
5208 	/*
5209 	 * GCRD_TARGETS_DISABLE field contains
5210 	 * for Navi10/Navi12: GL1C=[18:15], SQC=[14:10], TCP=[9:0]
5211 	 * for Navi14: GL1C=[21:18], SQC=[17:12], TCP=[11:0]
5212 	 */
5213 	u32 gcrd_targets_disable_mask = amdgpu_gfx_create_bitmask(
5214 		2 * max_wgp_per_sh + /* TCP */
5215 		max_wgp_per_sh + /* SQC */
5216 		4); /* GL1C */
5217 	/*
5218 	 * UTCL1_UTCL0_INVREQ_DISABLE field contains
5219 	 * for Navi10Navi12: SQG=[24], RMI=[23:20], SQC=[19:10], TCP=[9:0]
5220 	 * for Navi14: SQG=[28], RMI=[27:24], SQC=[23:12], TCP=[11:0]
5221 	 */
5222 	u32 utcl_invreq_disable_mask = amdgpu_gfx_create_bitmask(
5223 		2 * max_wgp_per_sh + /* TCP */
5224 		2 * max_wgp_per_sh + /* SQC */
5225 		4 + /* RMI */
5226 		1); /* SQG */
5227 
5228 	mutex_lock(&adev->grbm_idx_mutex);
5229 	for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
5230 		for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
5231 			gfx_v10_0_select_se_sh(adev, i, j, 0xffffffff, 0);
5232 			wgp_active_bitmap = gfx_v10_0_get_wgp_active_bitmap_per_sh(adev);
5233 			/*
5234 			 * Set corresponding TCP bits for the inactive WGPs in
5235 			 * GCRD_SA_TARGETS_DISABLE
5236 			 */
5237 			gcrd_targets_disable_tcp = 0;
5238 			/* Set TCP & SQC bits in UTCL1_UTCL0_INVREQ_DISABLE */
5239 			utcl_invreq_disable = 0;
5240 
5241 			for (k = 0; k < max_wgp_per_sh; k++) {
5242 				if (!(wgp_active_bitmap & (1 << k))) {
5243 					gcrd_targets_disable_tcp |= 3 << (2 * k);
5244 					gcrd_targets_disable_tcp |= 1 << (k + (max_wgp_per_sh * 2));
5245 					utcl_invreq_disable |= (3 << (2 * k)) |
5246 						(3 << (2 * (max_wgp_per_sh + k)));
5247 				}
5248 			}
5249 
5250 			tmp = RREG32_SOC15(GC, 0, mmUTCL1_UTCL0_INVREQ_DISABLE);
5251 			/* only override TCP & SQC bits */
5252 			tmp &= (0xffffffffU << (4 * max_wgp_per_sh));
5253 			tmp |= (utcl_invreq_disable & utcl_invreq_disable_mask);
5254 			WREG32_SOC15(GC, 0, mmUTCL1_UTCL0_INVREQ_DISABLE, tmp);
5255 
5256 			tmp = RREG32_SOC15(GC, 0, mmGCRD_SA_TARGETS_DISABLE);
5257 			/* only override TCP & SQC bits */
5258 			tmp &= (0xffffffffU << (3 * max_wgp_per_sh));
5259 			tmp |= (gcrd_targets_disable_tcp & gcrd_targets_disable_mask);
5260 			WREG32_SOC15(GC, 0, mmGCRD_SA_TARGETS_DISABLE, tmp);
5261 		}
5262 	}
5263 
5264 	gfx_v10_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
5265 	mutex_unlock(&adev->grbm_idx_mutex);
5266 }
5267 
5268 static void gfx_v10_0_get_tcc_info(struct amdgpu_device *adev)
5269 {
5270 	/* TCCs are global (not instanced). */
5271 	uint32_t tcc_disable;
5272 
5273 	if (amdgpu_ip_version(adev, GC_HWIP, 0) >= IP_VERSION(10, 3, 0)) {
5274 		tcc_disable = RREG32_SOC15(GC, 0, mmCGTS_TCC_DISABLE_gc_10_3) |
5275 			      RREG32_SOC15(GC, 0, mmCGTS_USER_TCC_DISABLE_gc_10_3);
5276 	} else {
5277 		tcc_disable = RREG32_SOC15(GC, 0, mmCGTS_TCC_DISABLE) |
5278 			      RREG32_SOC15(GC, 0, mmCGTS_USER_TCC_DISABLE);
5279 	}
5280 
5281 	adev->gfx.config.tcc_disabled_mask =
5282 		REG_GET_FIELD(tcc_disable, CGTS_TCC_DISABLE, TCC_DISABLE) |
5283 		(REG_GET_FIELD(tcc_disable, CGTS_TCC_DISABLE, HI_TCC_DISABLE) << 16);
5284 }
5285 
5286 static void gfx_v10_0_constants_init(struct amdgpu_device *adev)
5287 {
5288 	u32 tmp;
5289 	int i;
5290 
5291 	if (!amdgpu_sriov_vf(adev))
5292 		WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
5293 
5294 	gfx_v10_0_setup_rb(adev);
5295 	gfx_v10_0_get_cu_info(adev, &adev->gfx.cu_info);
5296 	gfx_v10_0_get_tcc_info(adev);
5297 	adev->gfx.config.pa_sc_tile_steering_override =
5298 		gfx_v10_0_init_pa_sc_tile_steering_override(adev);
5299 
5300 	/* XXX SH_MEM regs */
5301 	/* where to put LDS, scratch, GPUVM in FSA64 space */
5302 	mutex_lock(&adev->srbm_mutex);
5303 	for (i = 0; i < adev->vm_manager.id_mgr[AMDGPU_GFXHUB(0)].num_ids; i++) {
5304 		nv_grbm_select(adev, 0, 0, 0, i);
5305 		/* CP and shaders */
5306 		WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, DEFAULT_SH_MEM_CONFIG);
5307 		if (i != 0) {
5308 			tmp = REG_SET_FIELD(0, SH_MEM_BASES, PRIVATE_BASE,
5309 				(adev->gmc.private_aperture_start >> 48));
5310 			tmp = REG_SET_FIELD(tmp, SH_MEM_BASES, SHARED_BASE,
5311 				(adev->gmc.shared_aperture_start >> 48));
5312 			WREG32_SOC15(GC, 0, mmSH_MEM_BASES, tmp);
5313 		}
5314 	}
5315 	nv_grbm_select(adev, 0, 0, 0, 0);
5316 
5317 	mutex_unlock(&adev->srbm_mutex);
5318 
5319 	gfx_v10_0_init_compute_vmid(adev);
5320 	gfx_v10_0_init_gds_vmid(adev);
5321 
5322 }
5323 
5324 static u32 gfx_v10_0_get_cpg_int_cntl(struct amdgpu_device *adev,
5325 				      int me, int pipe)
5326 {
5327 	if (me != 0)
5328 		return 0;
5329 
5330 	switch (pipe) {
5331 	case 0:
5332 		return SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0);
5333 	case 1:
5334 		return SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING1);
5335 	default:
5336 		return 0;
5337 	}
5338 }
5339 
5340 static u32 gfx_v10_0_get_cpc_int_cntl(struct amdgpu_device *adev,
5341 				      int me, int pipe)
5342 {
5343 	/*
5344 	 * amdgpu controls only the first MEC. That's why this function only
5345 	 * handles the setting of interrupts for this specific MEC. All other
5346 	 * pipes' interrupts are set by amdkfd.
5347 	 */
5348 	if (me != 1)
5349 		return 0;
5350 
5351 	switch (pipe) {
5352 	case 0:
5353 		return SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
5354 	case 1:
5355 		return SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE1_INT_CNTL);
5356 	case 2:
5357 		return SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL);
5358 	case 3:
5359 		return SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE3_INT_CNTL);
5360 	default:
5361 		return 0;
5362 	}
5363 }
5364 
5365 static void gfx_v10_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
5366 					       bool enable)
5367 {
5368 	u32 tmp, cp_int_cntl_reg;
5369 	int i, j;
5370 
5371 	if (amdgpu_sriov_vf(adev))
5372 		return;
5373 
5374 	for (i = 0; i < adev->gfx.me.num_me; i++) {
5375 		for (j = 0; j < adev->gfx.me.num_pipe_per_me; j++) {
5376 			cp_int_cntl_reg = gfx_v10_0_get_cpg_int_cntl(adev, i, j);
5377 
5378 			if (cp_int_cntl_reg) {
5379 				tmp = RREG32_SOC15_IP(GC, cp_int_cntl_reg);
5380 				tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE,
5381 						    enable ? 1 : 0);
5382 				tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE,
5383 						    enable ? 1 : 0);
5384 				tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE,
5385 						    enable ? 1 : 0);
5386 				tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE,
5387 						    enable ? 1 : 0);
5388 				WREG32_SOC15_IP(GC, cp_int_cntl_reg, tmp);
5389 			}
5390 		}
5391 	}
5392 }
5393 
5394 static int gfx_v10_0_init_csb(struct amdgpu_device *adev)
5395 {
5396 	adev->gfx.rlc.funcs->get_csb_buffer(adev, adev->gfx.rlc.cs_ptr);
5397 
5398 	/* csib */
5399 	if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 1, 2)) {
5400 		WREG32_SOC15_RLC(GC, 0, mmRLC_CSIB_ADDR_HI,
5401 				adev->gfx.rlc.clear_state_gpu_addr >> 32);
5402 		WREG32_SOC15_RLC(GC, 0, mmRLC_CSIB_ADDR_LO,
5403 				adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
5404 		WREG32_SOC15_RLC(GC, 0, mmRLC_CSIB_LENGTH, adev->gfx.rlc.clear_state_size);
5405 	} else {
5406 		WREG32_SOC15(GC, 0, mmRLC_CSIB_ADDR_HI,
5407 				adev->gfx.rlc.clear_state_gpu_addr >> 32);
5408 		WREG32_SOC15(GC, 0, mmRLC_CSIB_ADDR_LO,
5409 				adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
5410 		WREG32_SOC15(GC, 0, mmRLC_CSIB_LENGTH, adev->gfx.rlc.clear_state_size);
5411 	}
5412 	return 0;
5413 }
5414 
5415 static void gfx_v10_0_rlc_stop(struct amdgpu_device *adev)
5416 {
5417 	u32 tmp = RREG32_SOC15(GC, 0, mmRLC_CNTL);
5418 
5419 	tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
5420 	WREG32_SOC15(GC, 0, mmRLC_CNTL, tmp);
5421 }
5422 
5423 static void gfx_v10_0_rlc_reset(struct amdgpu_device *adev)
5424 {
5425 	WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
5426 	udelay(50);
5427 	WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
5428 	udelay(50);
5429 }
5430 
5431 static void gfx_v10_0_rlc_smu_handshake_cntl(struct amdgpu_device *adev,
5432 					     bool enable)
5433 {
5434 	uint32_t rlc_pg_cntl;
5435 
5436 	rlc_pg_cntl = RREG32_SOC15(GC, 0, mmRLC_PG_CNTL);
5437 
5438 	if (!enable) {
5439 		/* RLC_PG_CNTL[23] = 0 (default)
5440 		 * RLC will wait for handshake acks with SMU
5441 		 * GFXOFF will be enabled
5442 		 * RLC_PG_CNTL[23] = 1
5443 		 * RLC will not issue any message to SMU
5444 		 * hence no handshake between SMU & RLC
5445 		 * GFXOFF will be disabled
5446 		 */
5447 		rlc_pg_cntl |= 0x800000;
5448 	} else
5449 		rlc_pg_cntl &= ~0x800000;
5450 	WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, rlc_pg_cntl);
5451 }
5452 
5453 static void gfx_v10_0_rlc_start(struct amdgpu_device *adev)
5454 {
5455 	/*
5456 	 * TODO: enable rlc & smu handshake until smu
5457 	 * and gfxoff feature works as expected
5458 	 */
5459 	if (!(amdgpu_pp_feature_mask & PP_GFXOFF_MASK))
5460 		gfx_v10_0_rlc_smu_handshake_cntl(adev, false);
5461 
5462 	WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
5463 	udelay(50);
5464 }
5465 
5466 static void gfx_v10_0_rlc_enable_srm(struct amdgpu_device *adev)
5467 {
5468 	uint32_t tmp;
5469 
5470 	/* enable Save Restore Machine */
5471 	tmp = RREG32_SOC15(GC, 0, mmRLC_SRM_CNTL);
5472 	tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
5473 	tmp |= RLC_SRM_CNTL__SRM_ENABLE_MASK;
5474 	WREG32_SOC15(GC, 0, mmRLC_SRM_CNTL, tmp);
5475 }
5476 
5477 static int gfx_v10_0_rlc_load_microcode(struct amdgpu_device *adev)
5478 {
5479 	const struct rlc_firmware_header_v2_0 *hdr;
5480 	const __le32 *fw_data;
5481 	unsigned int i, fw_size;
5482 
5483 	if (!adev->gfx.rlc_fw)
5484 		return -EINVAL;
5485 
5486 	hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
5487 	amdgpu_ucode_print_rlc_hdr(&hdr->header);
5488 
5489 	fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
5490 			   le32_to_cpu(hdr->header.ucode_array_offset_bytes));
5491 	fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
5492 
5493 	WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
5494 		     RLCG_UCODE_LOADING_START_ADDRESS);
5495 
5496 	for (i = 0; i < fw_size; i++)
5497 		WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA,
5498 			     le32_to_cpup(fw_data++));
5499 
5500 	WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
5501 
5502 	return 0;
5503 }
5504 
5505 static int gfx_v10_0_rlc_resume(struct amdgpu_device *adev)
5506 {
5507 	int r;
5508 
5509 	if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP &&
5510 		adev->psp.autoload_supported) {
5511 
5512 		r = gfx_v10_0_wait_for_rlc_autoload_complete(adev);
5513 		if (r)
5514 			return r;
5515 
5516 		gfx_v10_0_init_csb(adev);
5517 
5518 		gfx_v10_0_update_spm_vmid_internal(adev, 0xf);
5519 
5520 		if (!amdgpu_sriov_vf(adev)) /* enable RLC SRM */
5521 			gfx_v10_0_rlc_enable_srm(adev);
5522 	} else {
5523 		if (amdgpu_sriov_vf(adev)) {
5524 			gfx_v10_0_init_csb(adev);
5525 			return 0;
5526 		}
5527 
5528 		adev->gfx.rlc.funcs->stop(adev);
5529 
5530 		/* disable CG */
5531 		WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
5532 
5533 		/* disable PG */
5534 		WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
5535 
5536 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
5537 			/* legacy rlc firmware loading */
5538 			r = gfx_v10_0_rlc_load_microcode(adev);
5539 			if (r)
5540 				return r;
5541 		} else if (adev->firmware.load_type == AMDGPU_FW_LOAD_RLC_BACKDOOR_AUTO) {
5542 			/* rlc backdoor autoload firmware */
5543 			r = gfx_v10_0_rlc_backdoor_autoload_enable(adev);
5544 			if (r)
5545 				return r;
5546 		}
5547 
5548 		gfx_v10_0_init_csb(adev);
5549 
5550 		gfx_v10_0_update_spm_vmid_internal(adev, 0xf);
5551 
5552 		adev->gfx.rlc.funcs->start(adev);
5553 
5554 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_RLC_BACKDOOR_AUTO) {
5555 			r = gfx_v10_0_wait_for_rlc_autoload_complete(adev);
5556 			if (r)
5557 				return r;
5558 		}
5559 	}
5560 
5561 	return 0;
5562 }
5563 
5564 static struct {
5565 	FIRMWARE_ID	id;
5566 	unsigned int	offset;
5567 	unsigned int	size;
5568 } rlc_autoload_info[FIRMWARE_ID_MAX];
5569 
5570 static int gfx_v10_0_parse_rlc_toc(struct amdgpu_device *adev)
5571 {
5572 	int ret;
5573 	RLC_TABLE_OF_CONTENT *rlc_toc;
5574 
5575 	ret = amdgpu_bo_create_reserved(adev, adev->psp.toc.size_bytes, PAGE_SIZE,
5576 					AMDGPU_GEM_DOMAIN_GTT,
5577 					&adev->gfx.rlc.rlc_toc_bo,
5578 					&adev->gfx.rlc.rlc_toc_gpu_addr,
5579 					(void **)&adev->gfx.rlc.rlc_toc_buf);
5580 	if (ret) {
5581 		dev_err(adev->dev, "(%d) failed to create rlc toc bo\n", ret);
5582 		return ret;
5583 	}
5584 
5585 	/* Copy toc from psp sos fw to rlc toc buffer */
5586 	memcpy(adev->gfx.rlc.rlc_toc_buf, adev->psp.toc.start_addr, adev->psp.toc.size_bytes);
5587 
5588 	rlc_toc = (RLC_TABLE_OF_CONTENT *)adev->gfx.rlc.rlc_toc_buf;
5589 	while (rlc_toc && (rlc_toc->id > FIRMWARE_ID_INVALID) &&
5590 		(rlc_toc->id < FIRMWARE_ID_MAX)) {
5591 		if ((rlc_toc->id >= FIRMWARE_ID_CP_CE) &&
5592 		    (rlc_toc->id <= FIRMWARE_ID_CP_MES)) {
5593 			/* Offset needs 4KB alignment */
5594 			rlc_toc->offset = ALIGN(rlc_toc->offset * 4, PAGE_SIZE);
5595 		}
5596 
5597 		rlc_autoload_info[rlc_toc->id].id = rlc_toc->id;
5598 		rlc_autoload_info[rlc_toc->id].offset = rlc_toc->offset * 4;
5599 		rlc_autoload_info[rlc_toc->id].size = rlc_toc->size * 4;
5600 
5601 		rlc_toc++;
5602 	}
5603 
5604 	return 0;
5605 }
5606 
5607 static uint32_t gfx_v10_0_calc_toc_total_size(struct amdgpu_device *adev)
5608 {
5609 	uint32_t total_size = 0;
5610 	FIRMWARE_ID id;
5611 	int ret;
5612 
5613 	ret = gfx_v10_0_parse_rlc_toc(adev);
5614 	if (ret) {
5615 		dev_err(adev->dev, "failed to parse rlc toc\n");
5616 		return 0;
5617 	}
5618 
5619 	for (id = FIRMWARE_ID_RLC_G_UCODE; id < FIRMWARE_ID_MAX; id++)
5620 		total_size += rlc_autoload_info[id].size;
5621 
5622 	/* In case the offset in rlc toc ucode is aligned */
5623 	if (total_size < rlc_autoload_info[FIRMWARE_ID_MAX-1].offset)
5624 		total_size = rlc_autoload_info[FIRMWARE_ID_MAX-1].offset +
5625 				rlc_autoload_info[FIRMWARE_ID_MAX-1].size;
5626 
5627 	return total_size;
5628 }
5629 
5630 static int gfx_v10_0_rlc_backdoor_autoload_buffer_init(struct amdgpu_device *adev)
5631 {
5632 	int r;
5633 	uint32_t total_size;
5634 
5635 	total_size = gfx_v10_0_calc_toc_total_size(adev);
5636 
5637 	r = amdgpu_bo_create_reserved(adev, total_size, PAGE_SIZE,
5638 				      AMDGPU_GEM_DOMAIN_GTT,
5639 				      &adev->gfx.rlc.rlc_autoload_bo,
5640 				      &adev->gfx.rlc.rlc_autoload_gpu_addr,
5641 				      (void **)&adev->gfx.rlc.rlc_autoload_ptr);
5642 	if (r) {
5643 		dev_err(adev->dev, "(%d) failed to create fw autoload bo\n", r);
5644 		return r;
5645 	}
5646 
5647 	return 0;
5648 }
5649 
5650 static void gfx_v10_0_rlc_backdoor_autoload_buffer_fini(struct amdgpu_device *adev)
5651 {
5652 	amdgpu_bo_free_kernel(&adev->gfx.rlc.rlc_toc_bo,
5653 			      &adev->gfx.rlc.rlc_toc_gpu_addr,
5654 			      (void **)&adev->gfx.rlc.rlc_toc_buf);
5655 	amdgpu_bo_free_kernel(&adev->gfx.rlc.rlc_autoload_bo,
5656 			      &adev->gfx.rlc.rlc_autoload_gpu_addr,
5657 			      (void **)&adev->gfx.rlc.rlc_autoload_ptr);
5658 }
5659 
5660 static void gfx_v10_0_rlc_backdoor_autoload_copy_ucode(struct amdgpu_device *adev,
5661 						       FIRMWARE_ID id,
5662 						       const void *fw_data,
5663 						       uint32_t fw_size)
5664 {
5665 	uint32_t toc_offset;
5666 	uint32_t toc_fw_size;
5667 	char *ptr = adev->gfx.rlc.rlc_autoload_ptr;
5668 
5669 	if (id <= FIRMWARE_ID_INVALID || id >= FIRMWARE_ID_MAX)
5670 		return;
5671 
5672 	toc_offset = rlc_autoload_info[id].offset;
5673 	toc_fw_size = rlc_autoload_info[id].size;
5674 
5675 	if (fw_size == 0)
5676 		fw_size = toc_fw_size;
5677 
5678 	if (fw_size > toc_fw_size)
5679 		fw_size = toc_fw_size;
5680 
5681 	memcpy(ptr + toc_offset, fw_data, fw_size);
5682 
5683 	if (fw_size < toc_fw_size)
5684 		memset(ptr + toc_offset + fw_size, 0, toc_fw_size - fw_size);
5685 }
5686 
5687 static void gfx_v10_0_rlc_backdoor_autoload_copy_toc_ucode(struct amdgpu_device *adev)
5688 {
5689 	void *data;
5690 	uint32_t size;
5691 
5692 	data = adev->gfx.rlc.rlc_toc_buf;
5693 	size = rlc_autoload_info[FIRMWARE_ID_RLC_TOC].size;
5694 
5695 	gfx_v10_0_rlc_backdoor_autoload_copy_ucode(adev,
5696 						   FIRMWARE_ID_RLC_TOC,
5697 						   data, size);
5698 }
5699 
5700 static void gfx_v10_0_rlc_backdoor_autoload_copy_gfx_ucode(struct amdgpu_device *adev)
5701 {
5702 	const __le32 *fw_data;
5703 	uint32_t fw_size;
5704 	const struct gfx_firmware_header_v1_0 *cp_hdr;
5705 	const struct rlc_firmware_header_v2_0 *rlc_hdr;
5706 
5707 	/* pfp ucode */
5708 	cp_hdr = (const struct gfx_firmware_header_v1_0 *)
5709 		adev->gfx.pfp_fw->data;
5710 	fw_data = (const __le32 *)(adev->gfx.pfp_fw->data +
5711 		le32_to_cpu(cp_hdr->header.ucode_array_offset_bytes));
5712 	fw_size = le32_to_cpu(cp_hdr->header.ucode_size_bytes);
5713 	gfx_v10_0_rlc_backdoor_autoload_copy_ucode(adev,
5714 						   FIRMWARE_ID_CP_PFP,
5715 						   fw_data, fw_size);
5716 
5717 	/* ce ucode */
5718 	cp_hdr = (const struct gfx_firmware_header_v1_0 *)
5719 		adev->gfx.ce_fw->data;
5720 	fw_data = (const __le32 *)(adev->gfx.ce_fw->data +
5721 		le32_to_cpu(cp_hdr->header.ucode_array_offset_bytes));
5722 	fw_size = le32_to_cpu(cp_hdr->header.ucode_size_bytes);
5723 	gfx_v10_0_rlc_backdoor_autoload_copy_ucode(adev,
5724 						   FIRMWARE_ID_CP_CE,
5725 						   fw_data, fw_size);
5726 
5727 	/* me ucode */
5728 	cp_hdr = (const struct gfx_firmware_header_v1_0 *)
5729 		adev->gfx.me_fw->data;
5730 	fw_data = (const __le32 *)(adev->gfx.me_fw->data +
5731 		le32_to_cpu(cp_hdr->header.ucode_array_offset_bytes));
5732 	fw_size = le32_to_cpu(cp_hdr->header.ucode_size_bytes);
5733 	gfx_v10_0_rlc_backdoor_autoload_copy_ucode(adev,
5734 						   FIRMWARE_ID_CP_ME,
5735 						   fw_data, fw_size);
5736 
5737 	/* rlc ucode */
5738 	rlc_hdr = (const struct rlc_firmware_header_v2_0 *)
5739 		adev->gfx.rlc_fw->data;
5740 	fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
5741 		le32_to_cpu(rlc_hdr->header.ucode_array_offset_bytes));
5742 	fw_size = le32_to_cpu(rlc_hdr->header.ucode_size_bytes);
5743 	gfx_v10_0_rlc_backdoor_autoload_copy_ucode(adev,
5744 						   FIRMWARE_ID_RLC_G_UCODE,
5745 						   fw_data, fw_size);
5746 
5747 	/* mec1 ucode */
5748 	cp_hdr = (const struct gfx_firmware_header_v1_0 *)
5749 		adev->gfx.mec_fw->data;
5750 	fw_data = (const __le32 *) (adev->gfx.mec_fw->data +
5751 		le32_to_cpu(cp_hdr->header.ucode_array_offset_bytes));
5752 	fw_size = le32_to_cpu(cp_hdr->header.ucode_size_bytes) -
5753 		cp_hdr->jt_size * 4;
5754 	gfx_v10_0_rlc_backdoor_autoload_copy_ucode(adev,
5755 						   FIRMWARE_ID_CP_MEC,
5756 						   fw_data, fw_size);
5757 	/* mec2 ucode is not necessary if mec2 ucode is same as mec1 */
5758 }
5759 
5760 /* Temporarily put sdma part here */
5761 static void gfx_v10_0_rlc_backdoor_autoload_copy_sdma_ucode(struct amdgpu_device *adev)
5762 {
5763 	const __le32 *fw_data;
5764 	uint32_t fw_size;
5765 	const struct sdma_firmware_header_v1_0 *sdma_hdr;
5766 	int i;
5767 
5768 	for (i = 0; i < adev->sdma.num_instances; i++) {
5769 		sdma_hdr = (const struct sdma_firmware_header_v1_0 *)
5770 			adev->sdma.instance[i].fw->data;
5771 		fw_data = (const __le32 *) (adev->sdma.instance[i].fw->data +
5772 			le32_to_cpu(sdma_hdr->header.ucode_array_offset_bytes));
5773 		fw_size = le32_to_cpu(sdma_hdr->header.ucode_size_bytes);
5774 
5775 		if (i == 0) {
5776 			gfx_v10_0_rlc_backdoor_autoload_copy_ucode(adev,
5777 				FIRMWARE_ID_SDMA0_UCODE, fw_data, fw_size);
5778 			gfx_v10_0_rlc_backdoor_autoload_copy_ucode(adev,
5779 				FIRMWARE_ID_SDMA0_JT,
5780 				(uint32_t *)fw_data +
5781 				sdma_hdr->jt_offset,
5782 				sdma_hdr->jt_size * 4);
5783 		} else if (i == 1) {
5784 			gfx_v10_0_rlc_backdoor_autoload_copy_ucode(adev,
5785 				FIRMWARE_ID_SDMA1_UCODE, fw_data, fw_size);
5786 			gfx_v10_0_rlc_backdoor_autoload_copy_ucode(adev,
5787 				FIRMWARE_ID_SDMA1_JT,
5788 				(uint32_t *)fw_data +
5789 				sdma_hdr->jt_offset,
5790 				sdma_hdr->jt_size * 4);
5791 		}
5792 	}
5793 }
5794 
5795 static int gfx_v10_0_rlc_backdoor_autoload_enable(struct amdgpu_device *adev)
5796 {
5797 	uint32_t rlc_g_offset, rlc_g_size, tmp;
5798 	uint64_t gpu_addr;
5799 
5800 	gfx_v10_0_rlc_backdoor_autoload_copy_toc_ucode(adev);
5801 	gfx_v10_0_rlc_backdoor_autoload_copy_sdma_ucode(adev);
5802 	gfx_v10_0_rlc_backdoor_autoload_copy_gfx_ucode(adev);
5803 
5804 	rlc_g_offset = rlc_autoload_info[FIRMWARE_ID_RLC_G_UCODE].offset;
5805 	rlc_g_size = rlc_autoload_info[FIRMWARE_ID_RLC_G_UCODE].size;
5806 	gpu_addr = adev->gfx.rlc.rlc_autoload_gpu_addr + rlc_g_offset;
5807 
5808 	WREG32_SOC15(GC, 0, mmRLC_HYP_BOOTLOAD_ADDR_HI, upper_32_bits(gpu_addr));
5809 	WREG32_SOC15(GC, 0, mmRLC_HYP_BOOTLOAD_ADDR_LO, lower_32_bits(gpu_addr));
5810 	WREG32_SOC15(GC, 0, mmRLC_HYP_BOOTLOAD_SIZE, rlc_g_size);
5811 
5812 	tmp = RREG32_SOC15(GC, 0, mmRLC_HYP_RESET_VECTOR);
5813 	if (!(tmp & (RLC_HYP_RESET_VECTOR__COLD_BOOT_EXIT_MASK |
5814 		   RLC_HYP_RESET_VECTOR__VDDGFX_EXIT_MASK))) {
5815 		DRM_ERROR("Neither COLD_BOOT_EXIT nor VDDGFX_EXIT is set\n");
5816 		return -EINVAL;
5817 	}
5818 
5819 	tmp = RREG32_SOC15(GC, 0, mmRLC_CNTL);
5820 	if (tmp & RLC_CNTL__RLC_ENABLE_F32_MASK) {
5821 		DRM_ERROR("RLC ROM should halt itself\n");
5822 		return -EINVAL;
5823 	}
5824 
5825 	return 0;
5826 }
5827 
5828 static int gfx_v10_0_rlc_backdoor_autoload_config_me_cache(struct amdgpu_device *adev)
5829 {
5830 	uint32_t usec_timeout = 50000;  /* wait for 50ms */
5831 	uint32_t tmp;
5832 	int i;
5833 	uint64_t addr;
5834 
5835 	/* Trigger an invalidation of the L1 instruction caches */
5836 	tmp = RREG32_SOC15(GC, 0, mmCP_ME_IC_OP_CNTL);
5837 	tmp = REG_SET_FIELD(tmp, CP_ME_IC_OP_CNTL, INVALIDATE_CACHE, 1);
5838 	WREG32_SOC15(GC, 0, mmCP_ME_IC_OP_CNTL, tmp);
5839 
5840 	/* Wait for invalidation complete */
5841 	for (i = 0; i < usec_timeout; i++) {
5842 		tmp = RREG32_SOC15(GC, 0, mmCP_ME_IC_OP_CNTL);
5843 		if (1 == REG_GET_FIELD(tmp, CP_ME_IC_OP_CNTL,
5844 			INVALIDATE_CACHE_COMPLETE))
5845 			break;
5846 		udelay(1);
5847 	}
5848 
5849 	if (i >= usec_timeout) {
5850 		dev_err(adev->dev, "failed to invalidate instruction cache\n");
5851 		return -EINVAL;
5852 	}
5853 
5854 	/* Program me ucode address into intruction cache address register */
5855 	addr = adev->gfx.rlc.rlc_autoload_gpu_addr +
5856 		rlc_autoload_info[FIRMWARE_ID_CP_ME].offset;
5857 	WREG32_SOC15(GC, 0, mmCP_ME_IC_BASE_LO,
5858 			lower_32_bits(addr) & 0xFFFFF000);
5859 	WREG32_SOC15(GC, 0, mmCP_ME_IC_BASE_HI,
5860 			upper_32_bits(addr));
5861 
5862 	return 0;
5863 }
5864 
5865 static int gfx_v10_0_rlc_backdoor_autoload_config_ce_cache(struct amdgpu_device *adev)
5866 {
5867 	uint32_t usec_timeout = 50000;  /* wait for 50ms */
5868 	uint32_t tmp;
5869 	int i;
5870 	uint64_t addr;
5871 
5872 	/* Trigger an invalidation of the L1 instruction caches */
5873 	tmp = RREG32_SOC15(GC, 0, mmCP_CE_IC_OP_CNTL);
5874 	tmp = REG_SET_FIELD(tmp, CP_CE_IC_OP_CNTL, INVALIDATE_CACHE, 1);
5875 	WREG32_SOC15(GC, 0, mmCP_CE_IC_OP_CNTL, tmp);
5876 
5877 	/* Wait for invalidation complete */
5878 	for (i = 0; i < usec_timeout; i++) {
5879 		tmp = RREG32_SOC15(GC, 0, mmCP_CE_IC_OP_CNTL);
5880 		if (1 == REG_GET_FIELD(tmp, CP_CE_IC_OP_CNTL,
5881 			INVALIDATE_CACHE_COMPLETE))
5882 			break;
5883 		udelay(1);
5884 	}
5885 
5886 	if (i >= usec_timeout) {
5887 		dev_err(adev->dev, "failed to invalidate instruction cache\n");
5888 		return -EINVAL;
5889 	}
5890 
5891 	/* Program ce ucode address into intruction cache address register */
5892 	addr = adev->gfx.rlc.rlc_autoload_gpu_addr +
5893 		rlc_autoload_info[FIRMWARE_ID_CP_CE].offset;
5894 	WREG32_SOC15(GC, 0, mmCP_CE_IC_BASE_LO,
5895 			lower_32_bits(addr) & 0xFFFFF000);
5896 	WREG32_SOC15(GC, 0, mmCP_CE_IC_BASE_HI,
5897 			upper_32_bits(addr));
5898 
5899 	return 0;
5900 }
5901 
5902 static int gfx_v10_0_rlc_backdoor_autoload_config_pfp_cache(struct amdgpu_device *adev)
5903 {
5904 	uint32_t usec_timeout = 50000;  /* wait for 50ms */
5905 	uint32_t tmp;
5906 	int i;
5907 	uint64_t addr;
5908 
5909 	/* Trigger an invalidation of the L1 instruction caches */
5910 	tmp = RREG32_SOC15(GC, 0, mmCP_PFP_IC_OP_CNTL);
5911 	tmp = REG_SET_FIELD(tmp, CP_PFP_IC_OP_CNTL, INVALIDATE_CACHE, 1);
5912 	WREG32_SOC15(GC, 0, mmCP_PFP_IC_OP_CNTL, tmp);
5913 
5914 	/* Wait for invalidation complete */
5915 	for (i = 0; i < usec_timeout; i++) {
5916 		tmp = RREG32_SOC15(GC, 0, mmCP_PFP_IC_OP_CNTL);
5917 		if (1 == REG_GET_FIELD(tmp, CP_PFP_IC_OP_CNTL,
5918 			INVALIDATE_CACHE_COMPLETE))
5919 			break;
5920 		udelay(1);
5921 	}
5922 
5923 	if (i >= usec_timeout) {
5924 		dev_err(adev->dev, "failed to invalidate instruction cache\n");
5925 		return -EINVAL;
5926 	}
5927 
5928 	/* Program pfp ucode address into intruction cache address register */
5929 	addr = adev->gfx.rlc.rlc_autoload_gpu_addr +
5930 		rlc_autoload_info[FIRMWARE_ID_CP_PFP].offset;
5931 	WREG32_SOC15(GC, 0, mmCP_PFP_IC_BASE_LO,
5932 			lower_32_bits(addr) & 0xFFFFF000);
5933 	WREG32_SOC15(GC, 0, mmCP_PFP_IC_BASE_HI,
5934 			upper_32_bits(addr));
5935 
5936 	return 0;
5937 }
5938 
5939 static int gfx_v10_0_rlc_backdoor_autoload_config_mec_cache(struct amdgpu_device *adev)
5940 {
5941 	uint32_t usec_timeout = 50000;  /* wait for 50ms */
5942 	uint32_t tmp;
5943 	int i;
5944 	uint64_t addr;
5945 
5946 	/* Trigger an invalidation of the L1 instruction caches */
5947 	tmp = RREG32_SOC15(GC, 0, mmCP_CPC_IC_OP_CNTL);
5948 	tmp = REG_SET_FIELD(tmp, CP_CPC_IC_OP_CNTL, INVALIDATE_CACHE, 1);
5949 	WREG32_SOC15(GC, 0, mmCP_CPC_IC_OP_CNTL, tmp);
5950 
5951 	/* Wait for invalidation complete */
5952 	for (i = 0; i < usec_timeout; i++) {
5953 		tmp = RREG32_SOC15(GC, 0, mmCP_CPC_IC_OP_CNTL);
5954 		if (1 == REG_GET_FIELD(tmp, CP_CPC_IC_OP_CNTL,
5955 			INVALIDATE_CACHE_COMPLETE))
5956 			break;
5957 		udelay(1);
5958 	}
5959 
5960 	if (i >= usec_timeout) {
5961 		dev_err(adev->dev, "failed to invalidate instruction cache\n");
5962 		return -EINVAL;
5963 	}
5964 
5965 	/* Program mec1 ucode address into intruction cache address register */
5966 	addr = adev->gfx.rlc.rlc_autoload_gpu_addr +
5967 		rlc_autoload_info[FIRMWARE_ID_CP_MEC].offset;
5968 	WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
5969 			lower_32_bits(addr) & 0xFFFFF000);
5970 	WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
5971 			upper_32_bits(addr));
5972 
5973 	return 0;
5974 }
5975 
5976 static int gfx_v10_0_wait_for_rlc_autoload_complete(struct amdgpu_device *adev)
5977 {
5978 	uint32_t cp_status;
5979 	uint32_t bootload_status;
5980 	int i, r;
5981 
5982 	for (i = 0; i < adev->usec_timeout; i++) {
5983 		cp_status = RREG32_SOC15(GC, 0, mmCP_STAT);
5984 		bootload_status = RREG32_SOC15(GC, 0, mmRLC_RLCS_BOOTLOAD_STATUS);
5985 		if ((cp_status == 0) &&
5986 		    (REG_GET_FIELD(bootload_status,
5987 			RLC_RLCS_BOOTLOAD_STATUS, BOOTLOAD_COMPLETE) == 1)) {
5988 			break;
5989 		}
5990 		udelay(1);
5991 	}
5992 
5993 	if (i >= adev->usec_timeout) {
5994 		dev_err(adev->dev, "rlc autoload: gc ucode autoload timeout\n");
5995 		return -ETIMEDOUT;
5996 	}
5997 
5998 	if (adev->firmware.load_type == AMDGPU_FW_LOAD_RLC_BACKDOOR_AUTO) {
5999 		r = gfx_v10_0_rlc_backdoor_autoload_config_me_cache(adev);
6000 		if (r)
6001 			return r;
6002 
6003 		r = gfx_v10_0_rlc_backdoor_autoload_config_ce_cache(adev);
6004 		if (r)
6005 			return r;
6006 
6007 		r = gfx_v10_0_rlc_backdoor_autoload_config_pfp_cache(adev);
6008 		if (r)
6009 			return r;
6010 
6011 		r = gfx_v10_0_rlc_backdoor_autoload_config_mec_cache(adev);
6012 		if (r)
6013 			return r;
6014 	}
6015 
6016 	return 0;
6017 }
6018 
6019 static int gfx_v10_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
6020 {
6021 	int i;
6022 	u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
6023 
6024 	tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
6025 	tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
6026 	tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
6027 
6028 	if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 1, 2))
6029 		WREG32_SOC15_RLC(GC, 0, mmCP_ME_CNTL, tmp);
6030 	else
6031 		WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
6032 
6033 	if (amdgpu_in_reset(adev) && !enable)
6034 		return 0;
6035 
6036 	for (i = 0; i < adev->usec_timeout; i++) {
6037 		if (RREG32_SOC15(GC, 0, mmCP_STAT) == 0)
6038 			break;
6039 		udelay(1);
6040 	}
6041 
6042 	if (i >= adev->usec_timeout)
6043 		DRM_ERROR("failed to %s cp gfx\n", enable ? "unhalt" : "halt");
6044 
6045 	return 0;
6046 }
6047 
6048 static int gfx_v10_0_cp_gfx_load_pfp_microcode(struct amdgpu_device *adev)
6049 {
6050 	int r;
6051 	const struct gfx_firmware_header_v1_0 *pfp_hdr;
6052 	const __le32 *fw_data;
6053 	unsigned int i, fw_size;
6054 	uint32_t tmp;
6055 	uint32_t usec_timeout = 50000;  /* wait for 50ms */
6056 
6057 	pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
6058 		adev->gfx.pfp_fw->data;
6059 
6060 	amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
6061 
6062 	fw_data = (const __le32 *)(adev->gfx.pfp_fw->data +
6063 		le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
6064 	fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes);
6065 
6066 	r = amdgpu_bo_create_reserved(adev, pfp_hdr->header.ucode_size_bytes,
6067 				      PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
6068 				      &adev->gfx.pfp.pfp_fw_obj,
6069 				      &adev->gfx.pfp.pfp_fw_gpu_addr,
6070 				      (void **)&adev->gfx.pfp.pfp_fw_ptr);
6071 	if (r) {
6072 		dev_err(adev->dev, "(%d) failed to create pfp fw bo\n", r);
6073 		gfx_v10_0_pfp_fini(adev);
6074 		return r;
6075 	}
6076 
6077 	memcpy(adev->gfx.pfp.pfp_fw_ptr, fw_data, fw_size);
6078 
6079 	amdgpu_bo_kunmap(adev->gfx.pfp.pfp_fw_obj);
6080 	amdgpu_bo_unreserve(adev->gfx.pfp.pfp_fw_obj);
6081 
6082 	/* Trigger an invalidation of the L1 instruction caches */
6083 	tmp = RREG32_SOC15(GC, 0, mmCP_PFP_IC_OP_CNTL);
6084 	tmp = REG_SET_FIELD(tmp, CP_PFP_IC_OP_CNTL, INVALIDATE_CACHE, 1);
6085 	WREG32_SOC15(GC, 0, mmCP_PFP_IC_OP_CNTL, tmp);
6086 
6087 	/* Wait for invalidation complete */
6088 	for (i = 0; i < usec_timeout; i++) {
6089 		tmp = RREG32_SOC15(GC, 0, mmCP_PFP_IC_OP_CNTL);
6090 		if (1 == REG_GET_FIELD(tmp, CP_PFP_IC_OP_CNTL,
6091 			INVALIDATE_CACHE_COMPLETE))
6092 			break;
6093 		udelay(1);
6094 	}
6095 
6096 	if (i >= usec_timeout) {
6097 		dev_err(adev->dev, "failed to invalidate instruction cache\n");
6098 		return -EINVAL;
6099 	}
6100 
6101 	if (amdgpu_emu_mode == 1)
6102 		adev->hdp.funcs->flush_hdp(adev, NULL);
6103 
6104 	tmp = RREG32_SOC15(GC, 0, mmCP_PFP_IC_BASE_CNTL);
6105 	tmp = REG_SET_FIELD(tmp, CP_PFP_IC_BASE_CNTL, VMID, 0);
6106 	tmp = REG_SET_FIELD(tmp, CP_PFP_IC_BASE_CNTL, CACHE_POLICY, 0);
6107 	tmp = REG_SET_FIELD(tmp, CP_PFP_IC_BASE_CNTL, EXE_DISABLE, 0);
6108 	tmp = REG_SET_FIELD(tmp, CP_PFP_IC_BASE_CNTL, ADDRESS_CLAMP, 1);
6109 	WREG32_SOC15(GC, 0, mmCP_PFP_IC_BASE_CNTL, tmp);
6110 	WREG32_SOC15(GC, 0, mmCP_PFP_IC_BASE_LO,
6111 		adev->gfx.pfp.pfp_fw_gpu_addr & 0xFFFFF000);
6112 	WREG32_SOC15(GC, 0, mmCP_PFP_IC_BASE_HI,
6113 		upper_32_bits(adev->gfx.pfp.pfp_fw_gpu_addr));
6114 
6115 	WREG32_SOC15(GC, 0, mmCP_HYP_PFP_UCODE_ADDR, 0);
6116 
6117 	for (i = 0; i < pfp_hdr->jt_size; i++)
6118 		WREG32_SOC15(GC, 0, mmCP_HYP_PFP_UCODE_DATA,
6119 			     le32_to_cpup(fw_data + pfp_hdr->jt_offset + i));
6120 
6121 	WREG32_SOC15(GC, 0, mmCP_HYP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
6122 
6123 	return 0;
6124 }
6125 
6126 static int gfx_v10_0_cp_gfx_load_ce_microcode(struct amdgpu_device *adev)
6127 {
6128 	int r;
6129 	const struct gfx_firmware_header_v1_0 *ce_hdr;
6130 	const __le32 *fw_data;
6131 	unsigned int i, fw_size;
6132 	uint32_t tmp;
6133 	uint32_t usec_timeout = 50000;  /* wait for 50ms */
6134 
6135 	ce_hdr = (const struct gfx_firmware_header_v1_0 *)
6136 		adev->gfx.ce_fw->data;
6137 
6138 	amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
6139 
6140 	fw_data = (const __le32 *)(adev->gfx.ce_fw->data +
6141 		le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
6142 	fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes);
6143 
6144 	r = amdgpu_bo_create_reserved(adev, ce_hdr->header.ucode_size_bytes,
6145 				      PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
6146 				      &adev->gfx.ce.ce_fw_obj,
6147 				      &adev->gfx.ce.ce_fw_gpu_addr,
6148 				      (void **)&adev->gfx.ce.ce_fw_ptr);
6149 	if (r) {
6150 		dev_err(adev->dev, "(%d) failed to create ce fw bo\n", r);
6151 		gfx_v10_0_ce_fini(adev);
6152 		return r;
6153 	}
6154 
6155 	memcpy(adev->gfx.ce.ce_fw_ptr, fw_data, fw_size);
6156 
6157 	amdgpu_bo_kunmap(adev->gfx.ce.ce_fw_obj);
6158 	amdgpu_bo_unreserve(adev->gfx.ce.ce_fw_obj);
6159 
6160 	/* Trigger an invalidation of the L1 instruction caches */
6161 	tmp = RREG32_SOC15(GC, 0, mmCP_CE_IC_OP_CNTL);
6162 	tmp = REG_SET_FIELD(tmp, CP_CE_IC_OP_CNTL, INVALIDATE_CACHE, 1);
6163 	WREG32_SOC15(GC, 0, mmCP_CE_IC_OP_CNTL, tmp);
6164 
6165 	/* Wait for invalidation complete */
6166 	for (i = 0; i < usec_timeout; i++) {
6167 		tmp = RREG32_SOC15(GC, 0, mmCP_CE_IC_OP_CNTL);
6168 		if (1 == REG_GET_FIELD(tmp, CP_CE_IC_OP_CNTL,
6169 			INVALIDATE_CACHE_COMPLETE))
6170 			break;
6171 		udelay(1);
6172 	}
6173 
6174 	if (i >= usec_timeout) {
6175 		dev_err(adev->dev, "failed to invalidate instruction cache\n");
6176 		return -EINVAL;
6177 	}
6178 
6179 	if (amdgpu_emu_mode == 1)
6180 		adev->hdp.funcs->flush_hdp(adev, NULL);
6181 
6182 	tmp = RREG32_SOC15(GC, 0, mmCP_CE_IC_BASE_CNTL);
6183 	tmp = REG_SET_FIELD(tmp, CP_CE_IC_BASE_CNTL, VMID, 0);
6184 	tmp = REG_SET_FIELD(tmp, CP_CE_IC_BASE_CNTL, CACHE_POLICY, 0);
6185 	tmp = REG_SET_FIELD(tmp, CP_CE_IC_BASE_CNTL, EXE_DISABLE, 0);
6186 	tmp = REG_SET_FIELD(tmp, CP_CE_IC_BASE_CNTL, ADDRESS_CLAMP, 1);
6187 	WREG32_SOC15(GC, 0, mmCP_CE_IC_BASE_LO,
6188 		adev->gfx.ce.ce_fw_gpu_addr & 0xFFFFF000);
6189 	WREG32_SOC15(GC, 0, mmCP_CE_IC_BASE_HI,
6190 		upper_32_bits(adev->gfx.ce.ce_fw_gpu_addr));
6191 
6192 	WREG32_SOC15(GC, 0, mmCP_HYP_CE_UCODE_ADDR, 0);
6193 
6194 	for (i = 0; i < ce_hdr->jt_size; i++)
6195 		WREG32_SOC15(GC, 0, mmCP_HYP_CE_UCODE_DATA,
6196 			     le32_to_cpup(fw_data + ce_hdr->jt_offset + i));
6197 
6198 	WREG32_SOC15(GC, 0, mmCP_HYP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
6199 
6200 	return 0;
6201 }
6202 
6203 static int gfx_v10_0_cp_gfx_load_me_microcode(struct amdgpu_device *adev)
6204 {
6205 	int r;
6206 	const struct gfx_firmware_header_v1_0 *me_hdr;
6207 	const __le32 *fw_data;
6208 	unsigned int i, fw_size;
6209 	uint32_t tmp;
6210 	uint32_t usec_timeout = 50000;  /* wait for 50ms */
6211 
6212 	me_hdr = (const struct gfx_firmware_header_v1_0 *)
6213 		adev->gfx.me_fw->data;
6214 
6215 	amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
6216 
6217 	fw_data = (const __le32 *)(adev->gfx.me_fw->data +
6218 		le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
6219 	fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes);
6220 
6221 	r = amdgpu_bo_create_reserved(adev, me_hdr->header.ucode_size_bytes,
6222 				      PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
6223 				      &adev->gfx.me.me_fw_obj,
6224 				      &adev->gfx.me.me_fw_gpu_addr,
6225 				      (void **)&adev->gfx.me.me_fw_ptr);
6226 	if (r) {
6227 		dev_err(adev->dev, "(%d) failed to create me fw bo\n", r);
6228 		gfx_v10_0_me_fini(adev);
6229 		return r;
6230 	}
6231 
6232 	memcpy(adev->gfx.me.me_fw_ptr, fw_data, fw_size);
6233 
6234 	amdgpu_bo_kunmap(adev->gfx.me.me_fw_obj);
6235 	amdgpu_bo_unreserve(adev->gfx.me.me_fw_obj);
6236 
6237 	/* Trigger an invalidation of the L1 instruction caches */
6238 	tmp = RREG32_SOC15(GC, 0, mmCP_ME_IC_OP_CNTL);
6239 	tmp = REG_SET_FIELD(tmp, CP_ME_IC_OP_CNTL, INVALIDATE_CACHE, 1);
6240 	WREG32_SOC15(GC, 0, mmCP_ME_IC_OP_CNTL, tmp);
6241 
6242 	/* Wait for invalidation complete */
6243 	for (i = 0; i < usec_timeout; i++) {
6244 		tmp = RREG32_SOC15(GC, 0, mmCP_ME_IC_OP_CNTL);
6245 		if (1 == REG_GET_FIELD(tmp, CP_ME_IC_OP_CNTL,
6246 			INVALIDATE_CACHE_COMPLETE))
6247 			break;
6248 		udelay(1);
6249 	}
6250 
6251 	if (i >= usec_timeout) {
6252 		dev_err(adev->dev, "failed to invalidate instruction cache\n");
6253 		return -EINVAL;
6254 	}
6255 
6256 	if (amdgpu_emu_mode == 1)
6257 		adev->hdp.funcs->flush_hdp(adev, NULL);
6258 
6259 	tmp = RREG32_SOC15(GC, 0, mmCP_ME_IC_BASE_CNTL);
6260 	tmp = REG_SET_FIELD(tmp, CP_ME_IC_BASE_CNTL, VMID, 0);
6261 	tmp = REG_SET_FIELD(tmp, CP_ME_IC_BASE_CNTL, CACHE_POLICY, 0);
6262 	tmp = REG_SET_FIELD(tmp, CP_ME_IC_BASE_CNTL, EXE_DISABLE, 0);
6263 	tmp = REG_SET_FIELD(tmp, CP_ME_IC_BASE_CNTL, ADDRESS_CLAMP, 1);
6264 	WREG32_SOC15(GC, 0, mmCP_ME_IC_BASE_LO,
6265 		adev->gfx.me.me_fw_gpu_addr & 0xFFFFF000);
6266 	WREG32_SOC15(GC, 0, mmCP_ME_IC_BASE_HI,
6267 		upper_32_bits(adev->gfx.me.me_fw_gpu_addr));
6268 
6269 	WREG32_SOC15(GC, 0, mmCP_HYP_ME_UCODE_ADDR, 0);
6270 
6271 	for (i = 0; i < me_hdr->jt_size; i++)
6272 		WREG32_SOC15(GC, 0, mmCP_HYP_ME_UCODE_DATA,
6273 			     le32_to_cpup(fw_data + me_hdr->jt_offset + i));
6274 
6275 	WREG32_SOC15(GC, 0, mmCP_HYP_ME_UCODE_ADDR, adev->gfx.me_fw_version);
6276 
6277 	return 0;
6278 }
6279 
6280 static int gfx_v10_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
6281 {
6282 	int r;
6283 
6284 	if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
6285 		return -EINVAL;
6286 
6287 	gfx_v10_0_cp_gfx_enable(adev, false);
6288 
6289 	r = gfx_v10_0_cp_gfx_load_pfp_microcode(adev);
6290 	if (r) {
6291 		dev_err(adev->dev, "(%d) failed to load pfp fw\n", r);
6292 		return r;
6293 	}
6294 
6295 	r = gfx_v10_0_cp_gfx_load_ce_microcode(adev);
6296 	if (r) {
6297 		dev_err(adev->dev, "(%d) failed to load ce fw\n", r);
6298 		return r;
6299 	}
6300 
6301 	r = gfx_v10_0_cp_gfx_load_me_microcode(adev);
6302 	if (r) {
6303 		dev_err(adev->dev, "(%d) failed to load me fw\n", r);
6304 		return r;
6305 	}
6306 
6307 	return 0;
6308 }
6309 
6310 static int gfx_v10_0_cp_gfx_start(struct amdgpu_device *adev)
6311 {
6312 	struct amdgpu_ring *ring;
6313 	const struct cs_section_def *sect = NULL;
6314 	const struct cs_extent_def *ext = NULL;
6315 	int r, i;
6316 	int ctx_reg_offset;
6317 
6318 	/* init the CP */
6319 	WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT,
6320 		     adev->gfx.config.max_hw_contexts - 1);
6321 	WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
6322 
6323 	gfx_v10_0_cp_gfx_enable(adev, true);
6324 
6325 	ring = &adev->gfx.gfx_ring[0];
6326 	r = amdgpu_ring_alloc(ring, gfx_v10_0_get_csb_size(adev) + 4);
6327 	if (r) {
6328 		DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
6329 		return r;
6330 	}
6331 
6332 	amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
6333 	amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
6334 
6335 	amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
6336 	amdgpu_ring_write(ring, 0x80000000);
6337 	amdgpu_ring_write(ring, 0x80000000);
6338 
6339 	for (sect = gfx10_cs_data; sect->section != NULL; ++sect) {
6340 		for (ext = sect->section; ext->extent != NULL; ++ext) {
6341 			if (sect->id == SECT_CONTEXT) {
6342 				amdgpu_ring_write(ring,
6343 						  PACKET3(PACKET3_SET_CONTEXT_REG,
6344 							  ext->reg_count));
6345 				amdgpu_ring_write(ring, ext->reg_index -
6346 						  PACKET3_SET_CONTEXT_REG_START);
6347 				for (i = 0; i < ext->reg_count; i++)
6348 					amdgpu_ring_write(ring, ext->extent[i]);
6349 			}
6350 		}
6351 	}
6352 
6353 	ctx_reg_offset =
6354 		SOC15_REG_OFFSET(GC, 0, mmPA_SC_TILE_STEERING_OVERRIDE) - PACKET3_SET_CONTEXT_REG_START;
6355 	amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
6356 	amdgpu_ring_write(ring, ctx_reg_offset);
6357 	amdgpu_ring_write(ring, adev->gfx.config.pa_sc_tile_steering_override);
6358 
6359 	amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
6360 	amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
6361 
6362 	amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
6363 	amdgpu_ring_write(ring, 0);
6364 
6365 	amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
6366 	amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
6367 	amdgpu_ring_write(ring, 0x8000);
6368 	amdgpu_ring_write(ring, 0x8000);
6369 
6370 	amdgpu_ring_commit(ring);
6371 
6372 	/* submit cs packet to copy state 0 to next available state */
6373 	if (adev->gfx.num_gfx_rings > 1) {
6374 		/* maximum supported gfx ring is 2 */
6375 		ring = &adev->gfx.gfx_ring[1];
6376 		r = amdgpu_ring_alloc(ring, 2);
6377 		if (r) {
6378 			DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
6379 			return r;
6380 		}
6381 
6382 		amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
6383 		amdgpu_ring_write(ring, 0);
6384 
6385 		amdgpu_ring_commit(ring);
6386 	}
6387 	return 0;
6388 }
6389 
6390 static void gfx_v10_0_cp_gfx_switch_pipe(struct amdgpu_device *adev,
6391 					 CP_PIPE_ID pipe)
6392 {
6393 	u32 tmp;
6394 
6395 	tmp = RREG32_SOC15(GC, 0, mmGRBM_GFX_CNTL);
6396 	tmp = REG_SET_FIELD(tmp, GRBM_GFX_CNTL, PIPEID, pipe);
6397 
6398 	WREG32_SOC15(GC, 0, mmGRBM_GFX_CNTL, tmp);
6399 }
6400 
6401 static void gfx_v10_0_cp_gfx_set_doorbell(struct amdgpu_device *adev,
6402 					  struct amdgpu_ring *ring)
6403 {
6404 	u32 tmp;
6405 
6406 	if (!amdgpu_async_gfx_ring) {
6407 		tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
6408 		if (ring->use_doorbell) {
6409 			tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
6410 						DOORBELL_OFFSET, ring->doorbell_index);
6411 			tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
6412 						DOORBELL_EN, 1);
6413 		} else {
6414 			tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
6415 						DOORBELL_EN, 0);
6416 		}
6417 		WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
6418 	}
6419 	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
6420 	case IP_VERSION(10, 3, 0):
6421 	case IP_VERSION(10, 3, 2):
6422 	case IP_VERSION(10, 3, 1):
6423 	case IP_VERSION(10, 3, 4):
6424 	case IP_VERSION(10, 3, 5):
6425 	case IP_VERSION(10, 3, 6):
6426 	case IP_VERSION(10, 3, 3):
6427 	case IP_VERSION(10, 3, 7):
6428 		tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
6429 				    DOORBELL_RANGE_LOWER_Sienna_Cichlid, ring->doorbell_index);
6430 		WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
6431 
6432 		WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
6433 			     CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_Sienna_Cichlid_MASK);
6434 		break;
6435 	default:
6436 		tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
6437 				    DOORBELL_RANGE_LOWER, ring->doorbell_index);
6438 		WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
6439 
6440 		WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
6441 			     CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
6442 		break;
6443 	}
6444 }
6445 
6446 static int gfx_v10_0_cp_gfx_resume(struct amdgpu_device *adev)
6447 {
6448 	struct amdgpu_ring *ring;
6449 	u32 tmp;
6450 	u32 rb_bufsz;
6451 	u64 rb_addr, rptr_addr, wptr_gpu_addr;
6452 
6453 	/* Set the write pointer delay */
6454 	WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
6455 
6456 	/* set the RB to use vmid 0 */
6457 	WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
6458 
6459 	/* Init gfx ring 0 for pipe 0 */
6460 	mutex_lock(&adev->srbm_mutex);
6461 	gfx_v10_0_cp_gfx_switch_pipe(adev, PIPE_ID0);
6462 
6463 	/* Set ring buffer size */
6464 	ring = &adev->gfx.gfx_ring[0];
6465 	rb_bufsz = order_base_2(ring->ring_size / 8);
6466 	tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
6467 	tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
6468 #ifdef __BIG_ENDIAN
6469 	tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
6470 #endif
6471 	WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
6472 
6473 	/* Initialize the ring buffer's write pointers */
6474 	ring->wptr = 0;
6475 	WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
6476 	WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
6477 
6478 	/* set the wb address whether it's enabled or not */
6479 	rptr_addr = ring->rptr_gpu_addr;
6480 	WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
6481 	WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) &
6482 		     CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
6483 
6484 	wptr_gpu_addr = ring->wptr_gpu_addr;
6485 	WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO,
6486 		     lower_32_bits(wptr_gpu_addr));
6487 	WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI,
6488 		     upper_32_bits(wptr_gpu_addr));
6489 
6490 	mdelay(1);
6491 	WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
6492 
6493 	rb_addr = ring->gpu_addr >> 8;
6494 	WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
6495 	WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
6496 
6497 	WREG32_SOC15(GC, 0, mmCP_RB_ACTIVE, 1);
6498 
6499 	gfx_v10_0_cp_gfx_set_doorbell(adev, ring);
6500 	mutex_unlock(&adev->srbm_mutex);
6501 
6502 	/* Init gfx ring 1 for pipe 1 */
6503 	if (adev->gfx.num_gfx_rings > 1) {
6504 		mutex_lock(&adev->srbm_mutex);
6505 		gfx_v10_0_cp_gfx_switch_pipe(adev, PIPE_ID1);
6506 		/* maximum supported gfx ring is 2 */
6507 		ring = &adev->gfx.gfx_ring[1];
6508 		rb_bufsz = order_base_2(ring->ring_size / 8);
6509 		tmp = REG_SET_FIELD(0, CP_RB1_CNTL, RB_BUFSZ, rb_bufsz);
6510 		tmp = REG_SET_FIELD(tmp, CP_RB1_CNTL, RB_BLKSZ, rb_bufsz - 2);
6511 		WREG32_SOC15(GC, 0, mmCP_RB1_CNTL, tmp);
6512 		/* Initialize the ring buffer's write pointers */
6513 		ring->wptr = 0;
6514 		WREG32_SOC15(GC, 0, mmCP_RB1_WPTR, lower_32_bits(ring->wptr));
6515 		WREG32_SOC15(GC, 0, mmCP_RB1_WPTR_HI, upper_32_bits(ring->wptr));
6516 		/* Set the wb address whether it's enabled or not */
6517 		rptr_addr = ring->rptr_gpu_addr;
6518 		WREG32_SOC15(GC, 0, mmCP_RB1_RPTR_ADDR, lower_32_bits(rptr_addr));
6519 		WREG32_SOC15(GC, 0, mmCP_RB1_RPTR_ADDR_HI, upper_32_bits(rptr_addr) &
6520 			     CP_RB1_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
6521 		wptr_gpu_addr = ring->wptr_gpu_addr;
6522 		WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO,
6523 			     lower_32_bits(wptr_gpu_addr));
6524 		WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI,
6525 			     upper_32_bits(wptr_gpu_addr));
6526 
6527 		mdelay(1);
6528 		WREG32_SOC15(GC, 0, mmCP_RB1_CNTL, tmp);
6529 
6530 		rb_addr = ring->gpu_addr >> 8;
6531 		WREG32_SOC15(GC, 0, mmCP_RB1_BASE, rb_addr);
6532 		WREG32_SOC15(GC, 0, mmCP_RB1_BASE_HI, upper_32_bits(rb_addr));
6533 		WREG32_SOC15(GC, 0, mmCP_RB1_ACTIVE, 1);
6534 
6535 		gfx_v10_0_cp_gfx_set_doorbell(adev, ring);
6536 		mutex_unlock(&adev->srbm_mutex);
6537 	}
6538 	/* Switch to pipe 0 */
6539 	mutex_lock(&adev->srbm_mutex);
6540 	gfx_v10_0_cp_gfx_switch_pipe(adev, PIPE_ID0);
6541 	mutex_unlock(&adev->srbm_mutex);
6542 
6543 	/* start the ring */
6544 	gfx_v10_0_cp_gfx_start(adev);
6545 
6546 	return 0;
6547 }
6548 
6549 static void gfx_v10_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
6550 {
6551 	if (enable) {
6552 		switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
6553 		case IP_VERSION(10, 3, 0):
6554 		case IP_VERSION(10, 3, 2):
6555 		case IP_VERSION(10, 3, 1):
6556 		case IP_VERSION(10, 3, 4):
6557 		case IP_VERSION(10, 3, 5):
6558 		case IP_VERSION(10, 3, 6):
6559 		case IP_VERSION(10, 3, 3):
6560 		case IP_VERSION(10, 3, 7):
6561 			WREG32_SOC15(GC, 0, mmCP_MEC_CNTL_Sienna_Cichlid, 0);
6562 			break;
6563 		default:
6564 			WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
6565 			break;
6566 		}
6567 	} else {
6568 		switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
6569 		case IP_VERSION(10, 3, 0):
6570 		case IP_VERSION(10, 3, 2):
6571 		case IP_VERSION(10, 3, 1):
6572 		case IP_VERSION(10, 3, 4):
6573 		case IP_VERSION(10, 3, 5):
6574 		case IP_VERSION(10, 3, 6):
6575 		case IP_VERSION(10, 3, 3):
6576 		case IP_VERSION(10, 3, 7):
6577 			WREG32_SOC15(GC, 0, mmCP_MEC_CNTL_Sienna_Cichlid,
6578 				     (CP_MEC_CNTL__MEC_ME1_HALT_MASK |
6579 				      CP_MEC_CNTL__MEC_ME2_HALT_MASK));
6580 			break;
6581 		default:
6582 			WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
6583 				     (CP_MEC_CNTL__MEC_ME1_HALT_MASK |
6584 				      CP_MEC_CNTL__MEC_ME2_HALT_MASK));
6585 			break;
6586 		}
6587 		adev->gfx.kiq[0].ring.sched.ready = false;
6588 	}
6589 	udelay(50);
6590 }
6591 
6592 static int gfx_v10_0_cp_compute_load_microcode(struct amdgpu_device *adev)
6593 {
6594 	const struct gfx_firmware_header_v1_0 *mec_hdr;
6595 	const __le32 *fw_data;
6596 	unsigned int i;
6597 	u32 tmp;
6598 	u32 usec_timeout = 50000; /* Wait for 50 ms */
6599 
6600 	if (!adev->gfx.mec_fw)
6601 		return -EINVAL;
6602 
6603 	gfx_v10_0_cp_compute_enable(adev, false);
6604 
6605 	mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
6606 	amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
6607 
6608 	fw_data = (const __le32 *)
6609 		(adev->gfx.mec_fw->data +
6610 		 le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
6611 
6612 	/* Trigger an invalidation of the L1 instruction caches */
6613 	tmp = RREG32_SOC15(GC, 0, mmCP_CPC_IC_OP_CNTL);
6614 	tmp = REG_SET_FIELD(tmp, CP_CPC_IC_OP_CNTL, INVALIDATE_CACHE, 1);
6615 	WREG32_SOC15(GC, 0, mmCP_CPC_IC_OP_CNTL, tmp);
6616 
6617 	/* Wait for invalidation complete */
6618 	for (i = 0; i < usec_timeout; i++) {
6619 		tmp = RREG32_SOC15(GC, 0, mmCP_CPC_IC_OP_CNTL);
6620 		if (1 == REG_GET_FIELD(tmp, CP_CPC_IC_OP_CNTL,
6621 				       INVALIDATE_CACHE_COMPLETE))
6622 			break;
6623 		udelay(1);
6624 	}
6625 
6626 	if (i >= usec_timeout) {
6627 		dev_err(adev->dev, "failed to invalidate instruction cache\n");
6628 		return -EINVAL;
6629 	}
6630 
6631 	if (amdgpu_emu_mode == 1)
6632 		adev->hdp.funcs->flush_hdp(adev, NULL);
6633 
6634 	tmp = RREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL);
6635 	tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
6636 	tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, EXE_DISABLE, 0);
6637 	tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, ADDRESS_CLAMP, 1);
6638 	WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
6639 
6640 	WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO, adev->gfx.mec.mec_fw_gpu_addr &
6641 		     0xFFFFF000);
6642 	WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
6643 		     upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
6644 
6645 	/* MEC1 */
6646 	WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR, 0);
6647 
6648 	for (i = 0; i < mec_hdr->jt_size; i++)
6649 		WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
6650 			     le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
6651 
6652 	WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
6653 
6654 	/*
6655 	 * TODO: Loading MEC2 firmware is only necessary if MEC2 should run
6656 	 * different microcode than MEC1.
6657 	 */
6658 
6659 	return 0;
6660 }
6661 
6662 static void gfx_v10_0_kiq_setting(struct amdgpu_ring *ring)
6663 {
6664 	uint32_t tmp;
6665 	struct amdgpu_device *adev = ring->adev;
6666 
6667 	/* tell RLC which is KIQ queue */
6668 	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
6669 	case IP_VERSION(10, 3, 0):
6670 	case IP_VERSION(10, 3, 2):
6671 	case IP_VERSION(10, 3, 1):
6672 	case IP_VERSION(10, 3, 4):
6673 	case IP_VERSION(10, 3, 5):
6674 	case IP_VERSION(10, 3, 6):
6675 	case IP_VERSION(10, 3, 3):
6676 	case IP_VERSION(10, 3, 7):
6677 		tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS_Sienna_Cichlid);
6678 		tmp &= 0xffffff00;
6679 		tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
6680 		WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS_Sienna_Cichlid, tmp | 0x80);
6681 		break;
6682 	default:
6683 		tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
6684 		tmp &= 0xffffff00;
6685 		tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
6686 		WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp | 0x80);
6687 		break;
6688 	}
6689 }
6690 
6691 static void gfx_v10_0_gfx_mqd_set_priority(struct amdgpu_device *adev,
6692 					   struct v10_gfx_mqd *mqd,
6693 					   struct amdgpu_mqd_prop *prop)
6694 {
6695 	bool priority = 0;
6696 	u32 tmp;
6697 
6698 	/* set up default queue priority level
6699 	 * 0x0 = low priority, 0x1 = high priority
6700 	 */
6701 	if (prop->hqd_pipe_priority == AMDGPU_GFX_PIPE_PRIO_HIGH)
6702 		priority = 1;
6703 
6704 	tmp = RREG32_SOC15(GC, 0, mmCP_GFX_HQD_QUEUE_PRIORITY);
6705 	tmp = REG_SET_FIELD(tmp, CP_GFX_HQD_QUEUE_PRIORITY, PRIORITY_LEVEL, priority);
6706 	mqd->cp_gfx_hqd_queue_priority = tmp;
6707 }
6708 
6709 static int gfx_v10_0_gfx_mqd_init(struct amdgpu_device *adev, void *m,
6710 				  struct amdgpu_mqd_prop *prop)
6711 {
6712 	struct v10_gfx_mqd *mqd = m;
6713 	uint64_t hqd_gpu_addr, wb_gpu_addr;
6714 	uint32_t tmp;
6715 	uint32_t rb_bufsz;
6716 
6717 	/* set up gfx hqd wptr */
6718 	mqd->cp_gfx_hqd_wptr = 0;
6719 	mqd->cp_gfx_hqd_wptr_hi = 0;
6720 
6721 	/* set the pointer to the MQD */
6722 	mqd->cp_mqd_base_addr = prop->mqd_gpu_addr & 0xfffffffc;
6723 	mqd->cp_mqd_base_addr_hi = upper_32_bits(prop->mqd_gpu_addr);
6724 
6725 	/* set up mqd control */
6726 	tmp = RREG32_SOC15(GC, 0, mmCP_GFX_MQD_CONTROL);
6727 	tmp = REG_SET_FIELD(tmp, CP_GFX_MQD_CONTROL, VMID, 0);
6728 	tmp = REG_SET_FIELD(tmp, CP_GFX_MQD_CONTROL, PRIV_STATE, 1);
6729 	tmp = REG_SET_FIELD(tmp, CP_GFX_MQD_CONTROL, CACHE_POLICY, 0);
6730 	mqd->cp_gfx_mqd_control = tmp;
6731 
6732 	/* set up gfx_hqd_vimd with 0x0 to indicate the ring buffer's vmid */
6733 	tmp = RREG32_SOC15(GC, 0, mmCP_GFX_HQD_VMID);
6734 	tmp = REG_SET_FIELD(tmp, CP_GFX_HQD_VMID, VMID, 0);
6735 	mqd->cp_gfx_hqd_vmid = 0;
6736 
6737 	/* set up gfx queue priority */
6738 	gfx_v10_0_gfx_mqd_set_priority(adev, mqd, prop);
6739 
6740 	/* set up time quantum */
6741 	tmp = RREG32_SOC15(GC, 0, mmCP_GFX_HQD_QUANTUM);
6742 	tmp = REG_SET_FIELD(tmp, CP_GFX_HQD_QUANTUM, QUANTUM_EN, 1);
6743 	mqd->cp_gfx_hqd_quantum = tmp;
6744 
6745 	/* set up gfx hqd base. this is similar as CP_RB_BASE */
6746 	hqd_gpu_addr = prop->hqd_base_gpu_addr >> 8;
6747 	mqd->cp_gfx_hqd_base = hqd_gpu_addr;
6748 	mqd->cp_gfx_hqd_base_hi = upper_32_bits(hqd_gpu_addr);
6749 
6750 	/* set up hqd_rptr_addr/_hi, similar as CP_RB_RPTR */
6751 	wb_gpu_addr = prop->rptr_gpu_addr;
6752 	mqd->cp_gfx_hqd_rptr_addr = wb_gpu_addr & 0xfffffffc;
6753 	mqd->cp_gfx_hqd_rptr_addr_hi =
6754 		upper_32_bits(wb_gpu_addr) & 0xffff;
6755 
6756 	/* set up rb_wptr_poll addr */
6757 	wb_gpu_addr = prop->wptr_gpu_addr;
6758 	mqd->cp_rb_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
6759 	mqd->cp_rb_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
6760 
6761 	/* set up the gfx_hqd_control, similar as CP_RB0_CNTL */
6762 	rb_bufsz = order_base_2(prop->queue_size / 4) - 1;
6763 	tmp = RREG32_SOC15(GC, 0, mmCP_GFX_HQD_CNTL);
6764 	tmp = REG_SET_FIELD(tmp, CP_GFX_HQD_CNTL, RB_BUFSZ, rb_bufsz);
6765 	tmp = REG_SET_FIELD(tmp, CP_GFX_HQD_CNTL, RB_BLKSZ, rb_bufsz - 2);
6766 #ifdef __BIG_ENDIAN
6767 	tmp = REG_SET_FIELD(tmp, CP_GFX_HQD_CNTL, BUF_SWAP, 1);
6768 #endif
6769 	mqd->cp_gfx_hqd_cntl = tmp;
6770 
6771 	/* set up cp_doorbell_control */
6772 	tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
6773 	if (prop->use_doorbell) {
6774 		tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
6775 				    DOORBELL_OFFSET, prop->doorbell_index);
6776 		tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
6777 				    DOORBELL_EN, 1);
6778 	} else
6779 		tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
6780 				    DOORBELL_EN, 0);
6781 	mqd->cp_rb_doorbell_control = tmp;
6782 
6783 	/* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
6784 	mqd->cp_gfx_hqd_rptr = RREG32_SOC15(GC, 0, mmCP_GFX_HQD_RPTR);
6785 
6786 	/* active the queue */
6787 	mqd->cp_gfx_hqd_active = 1;
6788 
6789 	return 0;
6790 }
6791 
6792 static int gfx_v10_0_kgq_init_queue(struct amdgpu_ring *ring, bool reset)
6793 {
6794 	struct amdgpu_device *adev = ring->adev;
6795 	struct v10_gfx_mqd *mqd = ring->mqd_ptr;
6796 	int mqd_idx = ring - &adev->gfx.gfx_ring[0];
6797 
6798 	if (!reset && !amdgpu_in_reset(adev) && !adev->in_suspend) {
6799 		memset((void *)mqd, 0, sizeof(*mqd));
6800 		mutex_lock(&adev->srbm_mutex);
6801 		nv_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
6802 		amdgpu_ring_init_mqd(ring);
6803 
6804 		/*
6805 		 * if there are 2 gfx rings, set the lower doorbell
6806 		 * range of the first ring, otherwise the range of
6807 		 * the second ring will override the first ring
6808 		 */
6809 		if (ring->doorbell_index == adev->doorbell_index.gfx_ring0 << 1)
6810 			gfx_v10_0_cp_gfx_set_doorbell(adev, ring);
6811 
6812 		nv_grbm_select(adev, 0, 0, 0, 0);
6813 		mutex_unlock(&adev->srbm_mutex);
6814 		if (adev->gfx.me.mqd_backup[mqd_idx])
6815 			memcpy_fromio(adev->gfx.me.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
6816 	} else {
6817 		mutex_lock(&adev->srbm_mutex);
6818 		nv_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
6819 		if (ring->doorbell_index == adev->doorbell_index.gfx_ring0 << 1)
6820 			gfx_v10_0_cp_gfx_set_doorbell(adev, ring);
6821 
6822 		nv_grbm_select(adev, 0, 0, 0, 0);
6823 		mutex_unlock(&adev->srbm_mutex);
6824 		/* restore mqd with the backup copy */
6825 		if (adev->gfx.me.mqd_backup[mqd_idx])
6826 			memcpy_toio(mqd, adev->gfx.me.mqd_backup[mqd_idx], sizeof(*mqd));
6827 		/* reset the ring */
6828 		ring->wptr = 0;
6829 		*ring->wptr_cpu_addr = 0;
6830 		amdgpu_ring_clear_ring(ring);
6831 	}
6832 
6833 	return 0;
6834 }
6835 
6836 static int gfx_v10_0_cp_async_gfx_ring_resume(struct amdgpu_device *adev)
6837 {
6838 	int r, i;
6839 	struct amdgpu_ring *ring;
6840 
6841 	for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
6842 		ring = &adev->gfx.gfx_ring[i];
6843 
6844 		r = amdgpu_bo_reserve(ring->mqd_obj, false);
6845 		if (unlikely(r != 0))
6846 			return r;
6847 
6848 		r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
6849 		if (!r) {
6850 			r = gfx_v10_0_kgq_init_queue(ring, false);
6851 			amdgpu_bo_kunmap(ring->mqd_obj);
6852 			ring->mqd_ptr = NULL;
6853 		}
6854 		amdgpu_bo_unreserve(ring->mqd_obj);
6855 		if (r)
6856 			return r;
6857 	}
6858 
6859 	r = amdgpu_gfx_enable_kgq(adev, 0);
6860 	if (r)
6861 		return r;
6862 
6863 	return gfx_v10_0_cp_gfx_start(adev);
6864 }
6865 
6866 static int gfx_v10_0_compute_mqd_init(struct amdgpu_device *adev, void *m,
6867 				      struct amdgpu_mqd_prop *prop)
6868 {
6869 	struct v10_compute_mqd *mqd = m;
6870 	uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
6871 	uint32_t tmp;
6872 
6873 	mqd->header = 0xC0310800;
6874 	mqd->compute_pipelinestat_enable = 0x00000001;
6875 	mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
6876 	mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
6877 	mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
6878 	mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
6879 	mqd->compute_misc_reserved = 0x00000003;
6880 
6881 	eop_base_addr = prop->eop_gpu_addr >> 8;
6882 	mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
6883 	mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
6884 
6885 	/* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
6886 	tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
6887 	tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
6888 			(order_base_2(GFX10_MEC_HPD_SIZE / 4) - 1));
6889 
6890 	mqd->cp_hqd_eop_control = tmp;
6891 
6892 	/* enable doorbell? */
6893 	tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
6894 
6895 	if (prop->use_doorbell) {
6896 		tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
6897 				    DOORBELL_OFFSET, prop->doorbell_index);
6898 		tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
6899 				    DOORBELL_EN, 1);
6900 		tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
6901 				    DOORBELL_SOURCE, 0);
6902 		tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
6903 				    DOORBELL_HIT, 0);
6904 	} else {
6905 		tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
6906 				    DOORBELL_EN, 0);
6907 	}
6908 
6909 	mqd->cp_hqd_pq_doorbell_control = tmp;
6910 
6911 	/* disable the queue if it's active */
6912 	mqd->cp_hqd_dequeue_request = 0;
6913 	mqd->cp_hqd_pq_rptr = 0;
6914 	mqd->cp_hqd_pq_wptr_lo = 0;
6915 	mqd->cp_hqd_pq_wptr_hi = 0;
6916 
6917 	/* set the pointer to the MQD */
6918 	mqd->cp_mqd_base_addr_lo = prop->mqd_gpu_addr & 0xfffffffc;
6919 	mqd->cp_mqd_base_addr_hi = upper_32_bits(prop->mqd_gpu_addr);
6920 
6921 	/* set MQD vmid to 0 */
6922 	tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
6923 	tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
6924 	mqd->cp_mqd_control = tmp;
6925 
6926 	/* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
6927 	hqd_gpu_addr = prop->hqd_base_gpu_addr >> 8;
6928 	mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
6929 	mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
6930 
6931 	/* set up the HQD, this is similar to CP_RB0_CNTL */
6932 	tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
6933 	tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
6934 			    (order_base_2(prop->queue_size / 4) - 1));
6935 	tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
6936 			    (order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1));
6937 #ifdef __BIG_ENDIAN
6938 	tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
6939 #endif
6940 	tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 1);
6941 	tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, TUNNEL_DISPATCH,
6942 			    prop->allow_tunneling);
6943 	tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
6944 	tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
6945 	mqd->cp_hqd_pq_control = tmp;
6946 
6947 	/* set the wb address whether it's enabled or not */
6948 	wb_gpu_addr = prop->rptr_gpu_addr;
6949 	mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
6950 	mqd->cp_hqd_pq_rptr_report_addr_hi =
6951 		upper_32_bits(wb_gpu_addr) & 0xffff;
6952 
6953 	/* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
6954 	wb_gpu_addr = prop->wptr_gpu_addr;
6955 	mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
6956 	mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
6957 
6958 	/* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
6959 	mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
6960 
6961 	/* set the vmid for the queue */
6962 	mqd->cp_hqd_vmid = 0;
6963 
6964 	tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
6965 	tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
6966 	mqd->cp_hqd_persistent_state = tmp;
6967 
6968 	/* set MIN_IB_AVAIL_SIZE */
6969 	tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
6970 	tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
6971 	mqd->cp_hqd_ib_control = tmp;
6972 
6973 	/* set static priority for a compute queue/ring */
6974 	mqd->cp_hqd_pipe_priority = prop->hqd_pipe_priority;
6975 	mqd->cp_hqd_queue_priority = prop->hqd_queue_priority;
6976 
6977 	mqd->cp_hqd_active = prop->hqd_active;
6978 
6979 	return 0;
6980 }
6981 
6982 static int gfx_v10_0_kiq_init_register(struct amdgpu_ring *ring)
6983 {
6984 	struct amdgpu_device *adev = ring->adev;
6985 	struct v10_compute_mqd *mqd = ring->mqd_ptr;
6986 	int j;
6987 
6988 	/* inactivate the queue */
6989 	if (amdgpu_sriov_vf(adev))
6990 		WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE, 0);
6991 
6992 	/* disable wptr polling */
6993 	WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
6994 
6995 	/* disable the queue if it's active */
6996 	if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
6997 		WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
6998 		for (j = 0; j < adev->usec_timeout; j++) {
6999 			if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
7000 				break;
7001 			udelay(1);
7002 		}
7003 		WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
7004 		       mqd->cp_hqd_dequeue_request);
7005 		WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
7006 		       mqd->cp_hqd_pq_rptr);
7007 		WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
7008 		       mqd->cp_hqd_pq_wptr_lo);
7009 		WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
7010 		       mqd->cp_hqd_pq_wptr_hi);
7011 	}
7012 
7013 	/* disable doorbells */
7014 	WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL, 0);
7015 
7016 	/* write the EOP addr */
7017 	WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
7018 	       mqd->cp_hqd_eop_base_addr_lo);
7019 	WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
7020 	       mqd->cp_hqd_eop_base_addr_hi);
7021 
7022 	/* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
7023 	WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
7024 	       mqd->cp_hqd_eop_control);
7025 
7026 	/* set the pointer to the MQD */
7027 	WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
7028 	       mqd->cp_mqd_base_addr_lo);
7029 	WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
7030 	       mqd->cp_mqd_base_addr_hi);
7031 
7032 	/* set MQD vmid to 0 */
7033 	WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
7034 	       mqd->cp_mqd_control);
7035 
7036 	/* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
7037 	WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
7038 	       mqd->cp_hqd_pq_base_lo);
7039 	WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
7040 	       mqd->cp_hqd_pq_base_hi);
7041 
7042 	/* set up the HQD, this is similar to CP_RB0_CNTL */
7043 	WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
7044 	       mqd->cp_hqd_pq_control);
7045 
7046 	/* set the wb address whether it's enabled or not */
7047 	WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
7048 		mqd->cp_hqd_pq_rptr_report_addr_lo);
7049 	WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
7050 		mqd->cp_hqd_pq_rptr_report_addr_hi);
7051 
7052 	/* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
7053 	WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
7054 	       mqd->cp_hqd_pq_wptr_poll_addr_lo);
7055 	WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
7056 	       mqd->cp_hqd_pq_wptr_poll_addr_hi);
7057 
7058 	/* enable the doorbell if requested */
7059 	if (ring->use_doorbell) {
7060 		WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
7061 			(adev->doorbell_index.kiq * 2) << 2);
7062 		WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
7063 			(adev->doorbell_index.userqueue_end * 2) << 2);
7064 	}
7065 
7066 	WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
7067 	       mqd->cp_hqd_pq_doorbell_control);
7068 
7069 	/* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
7070 	WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
7071 	       mqd->cp_hqd_pq_wptr_lo);
7072 	WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
7073 	       mqd->cp_hqd_pq_wptr_hi);
7074 
7075 	/* set the vmid for the queue */
7076 	WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
7077 
7078 	WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
7079 	       mqd->cp_hqd_persistent_state);
7080 
7081 	/* activate the queue */
7082 	WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
7083 	       mqd->cp_hqd_active);
7084 
7085 	if (ring->use_doorbell)
7086 		WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
7087 
7088 	return 0;
7089 }
7090 
7091 static int gfx_v10_0_kiq_init_queue(struct amdgpu_ring *ring)
7092 {
7093 	struct amdgpu_device *adev = ring->adev;
7094 	struct v10_compute_mqd *mqd = ring->mqd_ptr;
7095 
7096 	gfx_v10_0_kiq_setting(ring);
7097 
7098 	if (amdgpu_in_reset(adev)) { /* for GPU_RESET case */
7099 		/* reset MQD to a clean status */
7100 		if (adev->gfx.kiq[0].mqd_backup)
7101 			memcpy_toio(mqd, adev->gfx.kiq[0].mqd_backup, sizeof(*mqd));
7102 
7103 		/* reset ring buffer */
7104 		ring->wptr = 0;
7105 		amdgpu_ring_clear_ring(ring);
7106 
7107 		mutex_lock(&adev->srbm_mutex);
7108 		nv_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
7109 		gfx_v10_0_kiq_init_register(ring);
7110 		nv_grbm_select(adev, 0, 0, 0, 0);
7111 		mutex_unlock(&adev->srbm_mutex);
7112 	} else {
7113 		memset((void *)mqd, 0, sizeof(*mqd));
7114 		if (amdgpu_sriov_vf(adev) && adev->in_suspend)
7115 			amdgpu_ring_clear_ring(ring);
7116 		mutex_lock(&adev->srbm_mutex);
7117 		nv_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
7118 		amdgpu_ring_init_mqd(ring);
7119 		gfx_v10_0_kiq_init_register(ring);
7120 		nv_grbm_select(adev, 0, 0, 0, 0);
7121 		mutex_unlock(&adev->srbm_mutex);
7122 
7123 		if (adev->gfx.kiq[0].mqd_backup)
7124 			memcpy_fromio(adev->gfx.kiq[0].mqd_backup, mqd, sizeof(*mqd));
7125 	}
7126 
7127 	return 0;
7128 }
7129 
7130 static int gfx_v10_0_kcq_init_queue(struct amdgpu_ring *ring, bool restore)
7131 {
7132 	struct amdgpu_device *adev = ring->adev;
7133 	struct v10_compute_mqd *mqd = ring->mqd_ptr;
7134 	int mqd_idx = ring - &adev->gfx.compute_ring[0];
7135 
7136 	if (!restore && !amdgpu_in_reset(adev) && !adev->in_suspend) {
7137 		memset((void *)mqd, 0, sizeof(*mqd));
7138 		mutex_lock(&adev->srbm_mutex);
7139 		nv_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
7140 		amdgpu_ring_init_mqd(ring);
7141 		nv_grbm_select(adev, 0, 0, 0, 0);
7142 		mutex_unlock(&adev->srbm_mutex);
7143 
7144 		if (adev->gfx.mec.mqd_backup[mqd_idx])
7145 			memcpy_fromio(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
7146 	} else {
7147 		/* restore MQD to a clean status */
7148 		if (adev->gfx.mec.mqd_backup[mqd_idx])
7149 			memcpy_toio(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
7150 		/* reset ring buffer */
7151 		ring->wptr = 0;
7152 		atomic64_set((atomic64_t *)ring->wptr_cpu_addr, 0);
7153 		amdgpu_ring_clear_ring(ring);
7154 	}
7155 
7156 	return 0;
7157 }
7158 
7159 static int gfx_v10_0_kiq_resume(struct amdgpu_device *adev)
7160 {
7161 	struct amdgpu_ring *ring;
7162 	int r;
7163 
7164 	ring = &adev->gfx.kiq[0].ring;
7165 
7166 	r = amdgpu_bo_reserve(ring->mqd_obj, false);
7167 	if (unlikely(r != 0))
7168 		return r;
7169 
7170 	r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
7171 	if (unlikely(r != 0)) {
7172 		amdgpu_bo_unreserve(ring->mqd_obj);
7173 		return r;
7174 	}
7175 
7176 	gfx_v10_0_kiq_init_queue(ring);
7177 	amdgpu_bo_kunmap(ring->mqd_obj);
7178 	ring->mqd_ptr = NULL;
7179 	amdgpu_bo_unreserve(ring->mqd_obj);
7180 	return 0;
7181 }
7182 
7183 static int gfx_v10_0_kcq_resume(struct amdgpu_device *adev)
7184 {
7185 	struct amdgpu_ring *ring = NULL;
7186 	int r = 0, i;
7187 
7188 	gfx_v10_0_cp_compute_enable(adev, true);
7189 
7190 	for (i = 0; i < adev->gfx.num_compute_rings; i++) {
7191 		ring = &adev->gfx.compute_ring[i];
7192 
7193 		r = amdgpu_bo_reserve(ring->mqd_obj, false);
7194 		if (unlikely(r != 0))
7195 			goto done;
7196 		r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
7197 		if (!r) {
7198 			r = gfx_v10_0_kcq_init_queue(ring, false);
7199 			amdgpu_bo_kunmap(ring->mqd_obj);
7200 			ring->mqd_ptr = NULL;
7201 		}
7202 		amdgpu_bo_unreserve(ring->mqd_obj);
7203 		if (r)
7204 			goto done;
7205 	}
7206 
7207 	r = amdgpu_gfx_enable_kcq(adev, 0);
7208 done:
7209 	return r;
7210 }
7211 
7212 static int gfx_v10_0_cp_resume(struct amdgpu_device *adev)
7213 {
7214 	int r, i;
7215 	struct amdgpu_ring *ring;
7216 
7217 	if (!(adev->flags & AMD_IS_APU))
7218 		gfx_v10_0_enable_gui_idle_interrupt(adev, false);
7219 
7220 	if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
7221 		/* legacy firmware loading */
7222 		r = gfx_v10_0_cp_gfx_load_microcode(adev);
7223 		if (r)
7224 			return r;
7225 
7226 		r = gfx_v10_0_cp_compute_load_microcode(adev);
7227 		if (r)
7228 			return r;
7229 	}
7230 
7231 	r = gfx_v10_0_kiq_resume(adev);
7232 	if (r)
7233 		return r;
7234 
7235 	r = gfx_v10_0_kcq_resume(adev);
7236 	if (r)
7237 		return r;
7238 
7239 	if (!amdgpu_async_gfx_ring) {
7240 		r = gfx_v10_0_cp_gfx_resume(adev);
7241 		if (r)
7242 			return r;
7243 	} else {
7244 		r = gfx_v10_0_cp_async_gfx_ring_resume(adev);
7245 		if (r)
7246 			return r;
7247 	}
7248 
7249 	for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
7250 		ring = &adev->gfx.gfx_ring[i];
7251 		r = amdgpu_ring_test_helper(ring);
7252 		if (r)
7253 			return r;
7254 	}
7255 
7256 	for (i = 0; i < adev->gfx.num_compute_rings; i++) {
7257 		ring = &adev->gfx.compute_ring[i];
7258 		r = amdgpu_ring_test_helper(ring);
7259 		if (r)
7260 			return r;
7261 	}
7262 
7263 	return 0;
7264 }
7265 
7266 static void gfx_v10_0_cp_enable(struct amdgpu_device *adev, bool enable)
7267 {
7268 	gfx_v10_0_cp_gfx_enable(adev, enable);
7269 	gfx_v10_0_cp_compute_enable(adev, enable);
7270 }
7271 
7272 static bool gfx_v10_0_check_grbm_cam_remapping(struct amdgpu_device *adev)
7273 {
7274 	uint32_t data, pattern = 0xDEADBEEF;
7275 
7276 	/*
7277 	 * check if mmVGT_ESGS_RING_SIZE_UMD
7278 	 * has been remapped to mmVGT_ESGS_RING_SIZE
7279 	 */
7280 	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
7281 	case IP_VERSION(10, 3, 0):
7282 	case IP_VERSION(10, 3, 2):
7283 	case IP_VERSION(10, 3, 4):
7284 	case IP_VERSION(10, 3, 5):
7285 		data = RREG32_SOC15(GC, 0, mmVGT_ESGS_RING_SIZE_Sienna_Cichlid);
7286 		WREG32_SOC15(GC, 0, mmVGT_ESGS_RING_SIZE_Sienna_Cichlid, 0);
7287 		WREG32_SOC15(GC, 0, mmVGT_ESGS_RING_SIZE_UMD, pattern);
7288 
7289 		if (RREG32_SOC15(GC, 0, mmVGT_ESGS_RING_SIZE_Sienna_Cichlid) == pattern) {
7290 			WREG32_SOC15(GC, 0, mmVGT_ESGS_RING_SIZE_UMD, data);
7291 			return true;
7292 		}
7293 		WREG32_SOC15(GC, 0, mmVGT_ESGS_RING_SIZE_Sienna_Cichlid, data);
7294 		break;
7295 	case IP_VERSION(10, 3, 1):
7296 	case IP_VERSION(10, 3, 3):
7297 	case IP_VERSION(10, 3, 6):
7298 	case IP_VERSION(10, 3, 7):
7299 		return true;
7300 	default:
7301 		data = RREG32_SOC15(GC, 0, mmVGT_ESGS_RING_SIZE);
7302 		WREG32_SOC15(GC, 0, mmVGT_ESGS_RING_SIZE, 0);
7303 		WREG32_SOC15(GC, 0, mmVGT_ESGS_RING_SIZE_UMD, pattern);
7304 
7305 		if (RREG32_SOC15(GC, 0, mmVGT_ESGS_RING_SIZE) == pattern) {
7306 			WREG32_SOC15(GC, 0, mmVGT_ESGS_RING_SIZE_UMD, data);
7307 			return true;
7308 		}
7309 		WREG32_SOC15(GC, 0, mmVGT_ESGS_RING_SIZE, data);
7310 		break;
7311 	}
7312 
7313 	return false;
7314 }
7315 
7316 static void gfx_v10_0_setup_grbm_cam_remapping(struct amdgpu_device *adev)
7317 {
7318 	uint32_t data;
7319 
7320 	if (amdgpu_sriov_vf(adev))
7321 		return;
7322 
7323 	/*
7324 	 * Initialize cam_index to 0
7325 	 * index will auto-inc after each data writing
7326 	 */
7327 	WREG32_SOC15(GC, 0, mmGRBM_CAM_INDEX, 0);
7328 
7329 	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
7330 	case IP_VERSION(10, 3, 0):
7331 	case IP_VERSION(10, 3, 2):
7332 	case IP_VERSION(10, 3, 1):
7333 	case IP_VERSION(10, 3, 4):
7334 	case IP_VERSION(10, 3, 5):
7335 	case IP_VERSION(10, 3, 6):
7336 	case IP_VERSION(10, 3, 3):
7337 	case IP_VERSION(10, 3, 7):
7338 		/* mmVGT_TF_RING_SIZE_UMD -> mmVGT_TF_RING_SIZE */
7339 		data = (SOC15_REG_OFFSET(GC, 0, mmVGT_TF_RING_SIZE_UMD) <<
7340 			GRBM_CAM_DATA__CAM_ADDR__SHIFT) |
7341 		       (SOC15_REG_OFFSET(GC, 0, mmVGT_TF_RING_SIZE_Sienna_Cichlid) <<
7342 			GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT);
7343 		WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA_UPPER, 0);
7344 		WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA, data);
7345 
7346 		/* mmVGT_TF_MEMORY_BASE_UMD -> mmVGT_TF_MEMORY_BASE */
7347 		data = (SOC15_REG_OFFSET(GC, 0, mmVGT_TF_MEMORY_BASE_UMD) <<
7348 			GRBM_CAM_DATA__CAM_ADDR__SHIFT) |
7349 		       (SOC15_REG_OFFSET(GC, 0, mmVGT_TF_MEMORY_BASE_Sienna_Cichlid) <<
7350 			GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT);
7351 		WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA_UPPER, 0);
7352 		WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA, data);
7353 
7354 		/* mmVGT_TF_MEMORY_BASE_HI_UMD -> mmVGT_TF_MEMORY_BASE_HI */
7355 		data = (SOC15_REG_OFFSET(GC, 0, mmVGT_TF_MEMORY_BASE_HI_UMD) <<
7356 			GRBM_CAM_DATA__CAM_ADDR__SHIFT) |
7357 		       (SOC15_REG_OFFSET(GC, 0, mmVGT_TF_MEMORY_BASE_HI_Sienna_Cichlid) <<
7358 			GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT);
7359 		WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA_UPPER, 0);
7360 		WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA, data);
7361 
7362 		/* mmVGT_HS_OFFCHIP_PARAM_UMD -> mmVGT_HS_OFFCHIP_PARAM */
7363 		data = (SOC15_REG_OFFSET(GC, 0, mmVGT_HS_OFFCHIP_PARAM_UMD) <<
7364 			GRBM_CAM_DATA__CAM_ADDR__SHIFT) |
7365 		       (SOC15_REG_OFFSET(GC, 0, mmVGT_HS_OFFCHIP_PARAM_Sienna_Cichlid) <<
7366 			GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT);
7367 		WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA_UPPER, 0);
7368 		WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA, data);
7369 
7370 		/* mmVGT_ESGS_RING_SIZE_UMD -> mmVGT_ESGS_RING_SIZE */
7371 		data = (SOC15_REG_OFFSET(GC, 0, mmVGT_ESGS_RING_SIZE_UMD) <<
7372 			GRBM_CAM_DATA__CAM_ADDR__SHIFT) |
7373 		       (SOC15_REG_OFFSET(GC, 0, mmVGT_ESGS_RING_SIZE_Sienna_Cichlid) <<
7374 			GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT);
7375 		WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA_UPPER, 0);
7376 		WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA, data);
7377 
7378 		/* mmVGT_GSVS_RING_SIZE_UMD -> mmVGT_GSVS_RING_SIZE */
7379 		data = (SOC15_REG_OFFSET(GC, 0, mmVGT_GSVS_RING_SIZE_UMD) <<
7380 			GRBM_CAM_DATA__CAM_ADDR__SHIFT) |
7381 		       (SOC15_REG_OFFSET(GC, 0, mmVGT_GSVS_RING_SIZE_Sienna_Cichlid) <<
7382 			GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT);
7383 		WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA_UPPER, 0);
7384 		WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA, data);
7385 
7386 		/* mmSPI_CONFIG_CNTL_REMAP -> mmSPI_CONFIG_CNTL */
7387 		data = (SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_REMAP) <<
7388 			GRBM_CAM_DATA__CAM_ADDR__SHIFT) |
7389 		       (SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_Sienna_Cichlid) <<
7390 			GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT);
7391 		break;
7392 	default:
7393 		/* mmVGT_TF_RING_SIZE_UMD -> mmVGT_TF_RING_SIZE */
7394 		data = (SOC15_REG_OFFSET(GC, 0, mmVGT_TF_RING_SIZE_UMD) <<
7395 			GRBM_CAM_DATA__CAM_ADDR__SHIFT) |
7396 		       (SOC15_REG_OFFSET(GC, 0, mmVGT_TF_RING_SIZE) <<
7397 			GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT);
7398 		WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA_UPPER, 0);
7399 		WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA, data);
7400 
7401 		/* mmVGT_TF_MEMORY_BASE_UMD -> mmVGT_TF_MEMORY_BASE */
7402 		data = (SOC15_REG_OFFSET(GC, 0, mmVGT_TF_MEMORY_BASE_UMD) <<
7403 			GRBM_CAM_DATA__CAM_ADDR__SHIFT) |
7404 		       (SOC15_REG_OFFSET(GC, 0, mmVGT_TF_MEMORY_BASE) <<
7405 			GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT);
7406 		WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA_UPPER, 0);
7407 		WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA, data);
7408 
7409 		/* mmVGT_TF_MEMORY_BASE_HI_UMD -> mmVGT_TF_MEMORY_BASE_HI */
7410 		data = (SOC15_REG_OFFSET(GC, 0, mmVGT_TF_MEMORY_BASE_HI_UMD) <<
7411 			GRBM_CAM_DATA__CAM_ADDR__SHIFT) |
7412 		       (SOC15_REG_OFFSET(GC, 0, mmVGT_TF_MEMORY_BASE_HI) <<
7413 			GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT);
7414 		WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA_UPPER, 0);
7415 		WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA, data);
7416 
7417 		/* mmVGT_HS_OFFCHIP_PARAM_UMD -> mmVGT_HS_OFFCHIP_PARAM */
7418 		data = (SOC15_REG_OFFSET(GC, 0, mmVGT_HS_OFFCHIP_PARAM_UMD) <<
7419 			GRBM_CAM_DATA__CAM_ADDR__SHIFT) |
7420 		       (SOC15_REG_OFFSET(GC, 0, mmVGT_HS_OFFCHIP_PARAM) <<
7421 			GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT);
7422 		WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA_UPPER, 0);
7423 		WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA, data);
7424 
7425 		/* mmVGT_ESGS_RING_SIZE_UMD -> mmVGT_ESGS_RING_SIZE */
7426 		data = (SOC15_REG_OFFSET(GC, 0, mmVGT_ESGS_RING_SIZE_UMD) <<
7427 			GRBM_CAM_DATA__CAM_ADDR__SHIFT) |
7428 		       (SOC15_REG_OFFSET(GC, 0, mmVGT_ESGS_RING_SIZE) <<
7429 			GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT);
7430 		WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA_UPPER, 0);
7431 		WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA, data);
7432 
7433 		/* mmVGT_GSVS_RING_SIZE_UMD -> mmVGT_GSVS_RING_SIZE */
7434 		data = (SOC15_REG_OFFSET(GC, 0, mmVGT_GSVS_RING_SIZE_UMD) <<
7435 			GRBM_CAM_DATA__CAM_ADDR__SHIFT) |
7436 		       (SOC15_REG_OFFSET(GC, 0, mmVGT_GSVS_RING_SIZE) <<
7437 			GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT);
7438 		WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA_UPPER, 0);
7439 		WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA, data);
7440 
7441 		/* mmSPI_CONFIG_CNTL_REMAP -> mmSPI_CONFIG_CNTL */
7442 		data = (SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_REMAP) <<
7443 			GRBM_CAM_DATA__CAM_ADDR__SHIFT) |
7444 		       (SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL) <<
7445 			GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT);
7446 		break;
7447 	}
7448 
7449 	WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA_UPPER, 0);
7450 	WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA, data);
7451 }
7452 
7453 static void gfx_v10_0_disable_gpa_mode(struct amdgpu_device *adev)
7454 {
7455 	uint32_t data;
7456 
7457 	data = RREG32_SOC15(GC, 0, mmCPC_PSP_DEBUG);
7458 	data |= CPC_PSP_DEBUG__GPA_OVERRIDE_MASK;
7459 	WREG32_SOC15(GC, 0, mmCPC_PSP_DEBUG, data);
7460 
7461 	data = RREG32_SOC15(GC, 0, mmCPG_PSP_DEBUG);
7462 	data |= CPG_PSP_DEBUG__GPA_OVERRIDE_MASK;
7463 	WREG32_SOC15(GC, 0, mmCPG_PSP_DEBUG, data);
7464 }
7465 
7466 static int gfx_v10_0_hw_init(struct amdgpu_ip_block *ip_block)
7467 {
7468 	int r;
7469 	struct amdgpu_device *adev = ip_block->adev;
7470 
7471 	if (!amdgpu_emu_mode)
7472 		gfx_v10_0_init_golden_registers(adev);
7473 
7474 	amdgpu_gfx_cleaner_shader_init(adev, adev->gfx.cleaner_shader_size,
7475 				       adev->gfx.cleaner_shader_ptr);
7476 
7477 	if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
7478 		/**
7479 		 * For gfx 10, rlc firmware loading relies on smu firmware is
7480 		 * loaded firstly, so in direct type, it has to load smc ucode
7481 		 * here before rlc.
7482 		 */
7483 		r = amdgpu_pm_load_smu_firmware(adev, NULL);
7484 		if (r)
7485 			return r;
7486 		gfx_v10_0_disable_gpa_mode(adev);
7487 	}
7488 
7489 	/* if GRBM CAM not remapped, set up the remapping */
7490 	if (!gfx_v10_0_check_grbm_cam_remapping(adev))
7491 		gfx_v10_0_setup_grbm_cam_remapping(adev);
7492 
7493 	gfx_v10_0_constants_init(adev);
7494 
7495 	r = gfx_v10_0_rlc_resume(adev);
7496 	if (r)
7497 		return r;
7498 
7499 	/*
7500 	 * init golden registers and rlc resume may override some registers,
7501 	 * reconfig them here
7502 	 */
7503 	if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 1, 10) ||
7504 	    amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 1, 1) ||
7505 	    amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 1, 2))
7506 		gfx_v10_0_tcp_harvest(adev);
7507 
7508 	r = gfx_v10_0_cp_resume(adev);
7509 	if (r)
7510 		return r;
7511 
7512 	if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 3, 0))
7513 		gfx_v10_3_program_pbb_mode(adev);
7514 
7515 	if (amdgpu_ip_version(adev, GC_HWIP, 0) >= IP_VERSION(10, 3, 0) && !amdgpu_sriov_vf(adev))
7516 		gfx_v10_3_set_power_brake_sequence(adev);
7517 
7518 	return r;
7519 }
7520 
7521 static int gfx_v10_0_hw_fini(struct amdgpu_ip_block *ip_block)
7522 {
7523 	struct amdgpu_device *adev = ip_block->adev;
7524 
7525 	cancel_delayed_work_sync(&adev->gfx.idle_work);
7526 
7527 	amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
7528 	amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
7529 	amdgpu_irq_put(adev, &adev->gfx.bad_op_irq, 0);
7530 
7531 	/* WA added for Vangogh asic fixing the SMU suspend failure
7532 	 * It needs to set power gating again during gfxoff control
7533 	 * otherwise the gfxoff disallowing will be failed to set.
7534 	 */
7535 	if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 3, 1))
7536 		gfx_v10_0_set_powergating_state(ip_block, AMD_PG_STATE_UNGATE);
7537 
7538 	if (!adev->no_hw_access) {
7539 		if (amdgpu_async_gfx_ring) {
7540 			if (amdgpu_gfx_disable_kgq(adev, 0))
7541 				DRM_ERROR("KGQ disable failed\n");
7542 		}
7543 
7544 		if (amdgpu_gfx_disable_kcq(adev, 0))
7545 			DRM_ERROR("KCQ disable failed\n");
7546 	}
7547 
7548 	if (amdgpu_sriov_vf(adev)) {
7549 		gfx_v10_0_cp_gfx_enable(adev, false);
7550 		/* Remove the steps of clearing KIQ position.
7551 		 * It causes GFX hang when another Win guest is rendering.
7552 		 */
7553 		return 0;
7554 	}
7555 	gfx_v10_0_cp_enable(adev, false);
7556 	gfx_v10_0_enable_gui_idle_interrupt(adev, false);
7557 
7558 	return 0;
7559 }
7560 
7561 static int gfx_v10_0_suspend(struct amdgpu_ip_block *ip_block)
7562 {
7563 	return gfx_v10_0_hw_fini(ip_block);
7564 }
7565 
7566 static int gfx_v10_0_resume(struct amdgpu_ip_block *ip_block)
7567 {
7568 	return gfx_v10_0_hw_init(ip_block);
7569 }
7570 
7571 static bool gfx_v10_0_is_idle(void *handle)
7572 {
7573 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7574 
7575 	if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
7576 				GRBM_STATUS, GUI_ACTIVE))
7577 		return false;
7578 	else
7579 		return true;
7580 }
7581 
7582 static int gfx_v10_0_wait_for_idle(struct amdgpu_ip_block *ip_block)
7583 {
7584 	unsigned int i;
7585 	u32 tmp;
7586 	struct amdgpu_device *adev = ip_block->adev;
7587 
7588 	for (i = 0; i < adev->usec_timeout; i++) {
7589 		/* read MC_STATUS */
7590 		tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS) &
7591 			GRBM_STATUS__GUI_ACTIVE_MASK;
7592 
7593 		if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
7594 			return 0;
7595 		udelay(1);
7596 	}
7597 	return -ETIMEDOUT;
7598 }
7599 
7600 static int gfx_v10_0_soft_reset(struct amdgpu_ip_block *ip_block)
7601 {
7602 	u32 grbm_soft_reset = 0;
7603 	u32 tmp;
7604 	struct amdgpu_device *adev = ip_block->adev;
7605 
7606 	/* GRBM_STATUS */
7607 	tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
7608 	if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
7609 		   GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
7610 		   GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__DB_BUSY_MASK |
7611 		   GRBM_STATUS__CB_BUSY_MASK | GRBM_STATUS__GDS_BUSY_MASK |
7612 		   GRBM_STATUS__SPI_BUSY_MASK | GRBM_STATUS__GE_BUSY_NO_DMA_MASK)) {
7613 		grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
7614 						GRBM_SOFT_RESET, SOFT_RESET_CP,
7615 						1);
7616 		grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
7617 						GRBM_SOFT_RESET, SOFT_RESET_GFX,
7618 						1);
7619 	}
7620 
7621 	if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
7622 		grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
7623 						GRBM_SOFT_RESET, SOFT_RESET_CP,
7624 						1);
7625 	}
7626 
7627 	/* GRBM_STATUS2 */
7628 	tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
7629 	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
7630 	case IP_VERSION(10, 3, 0):
7631 	case IP_VERSION(10, 3, 2):
7632 	case IP_VERSION(10, 3, 1):
7633 	case IP_VERSION(10, 3, 4):
7634 	case IP_VERSION(10, 3, 5):
7635 	case IP_VERSION(10, 3, 6):
7636 	case IP_VERSION(10, 3, 3):
7637 		if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY_Sienna_Cichlid))
7638 			grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
7639 							GRBM_SOFT_RESET,
7640 							SOFT_RESET_RLC,
7641 							1);
7642 		break;
7643 	default:
7644 		if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
7645 			grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
7646 							GRBM_SOFT_RESET,
7647 							SOFT_RESET_RLC,
7648 							1);
7649 		break;
7650 	}
7651 
7652 	if (grbm_soft_reset) {
7653 		/* stop the rlc */
7654 		gfx_v10_0_rlc_stop(adev);
7655 
7656 		/* Disable GFX parsing/prefetching */
7657 		gfx_v10_0_cp_gfx_enable(adev, false);
7658 
7659 		/* Disable MEC parsing/prefetching */
7660 		gfx_v10_0_cp_compute_enable(adev, false);
7661 
7662 		if (grbm_soft_reset) {
7663 			tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
7664 			tmp |= grbm_soft_reset;
7665 			dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
7666 			WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
7667 			tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
7668 
7669 			udelay(50);
7670 
7671 			tmp &= ~grbm_soft_reset;
7672 			WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
7673 			tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
7674 		}
7675 
7676 		/* Wait a little for things to settle down */
7677 		udelay(50);
7678 	}
7679 	return 0;
7680 }
7681 
7682 static uint64_t gfx_v10_0_get_gpu_clock_counter(struct amdgpu_device *adev)
7683 {
7684 	uint64_t clock, clock_lo, clock_hi, hi_check;
7685 
7686 	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
7687 	case IP_VERSION(10, 1, 3):
7688 	case IP_VERSION(10, 1, 4):
7689 		preempt_disable();
7690 		clock_hi = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_UPPER_Cyan_Skillfish);
7691 		clock_lo = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_LOWER_Cyan_Skillfish);
7692 		hi_check = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_UPPER_Cyan_Skillfish);
7693 		/* The SMUIO TSC clock frequency is 100MHz, which sets 32-bit carry over
7694 		 * roughly every 42 seconds.
7695 		 */
7696 		if (hi_check != clock_hi) {
7697 			clock_lo = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_LOWER_Cyan_Skillfish);
7698 			clock_hi = hi_check;
7699 		}
7700 		preempt_enable();
7701 		clock = clock_lo | (clock_hi << 32ULL);
7702 		break;
7703 	case IP_VERSION(10, 3, 1):
7704 	case IP_VERSION(10, 3, 3):
7705 	case IP_VERSION(10, 3, 7):
7706 		preempt_disable();
7707 		clock_hi = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_UPPER_Vangogh);
7708 		clock_lo = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_LOWER_Vangogh);
7709 		hi_check = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_UPPER_Vangogh);
7710 		/* The SMUIO TSC clock frequency is 100MHz, which sets 32-bit carry over
7711 		 * roughly every 42 seconds.
7712 		 */
7713 		if (hi_check != clock_hi) {
7714 			clock_lo = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_LOWER_Vangogh);
7715 			clock_hi = hi_check;
7716 		}
7717 		preempt_enable();
7718 		clock = clock_lo | (clock_hi << 32ULL);
7719 		break;
7720 	case IP_VERSION(10, 3, 6):
7721 		preempt_disable();
7722 		clock_hi = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_UPPER_GC_10_3_6);
7723 		clock_lo = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_LOWER_GC_10_3_6);
7724 		hi_check = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_UPPER_GC_10_3_6);
7725 		/* The SMUIO TSC clock frequency is 100MHz, which sets 32-bit carry over
7726 		 * roughly every 42 seconds.
7727 		 */
7728 		if (hi_check != clock_hi) {
7729 			clock_lo = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_LOWER_GC_10_3_6);
7730 			clock_hi = hi_check;
7731 		}
7732 		preempt_enable();
7733 		clock = clock_lo | (clock_hi << 32ULL);
7734 		break;
7735 	default:
7736 		preempt_disable();
7737 		clock_hi = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_UPPER);
7738 		clock_lo = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_LOWER);
7739 		hi_check = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_UPPER);
7740 		/* The SMUIO TSC clock frequency is 100MHz, which sets 32-bit carry over
7741 		 * roughly every 42 seconds.
7742 		 */
7743 		if (hi_check != clock_hi) {
7744 			clock_lo = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_LOWER);
7745 			clock_hi = hi_check;
7746 		}
7747 		preempt_enable();
7748 		clock = clock_lo | (clock_hi << 32ULL);
7749 		break;
7750 	}
7751 	return clock;
7752 }
7753 
7754 static void gfx_v10_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
7755 					   uint32_t vmid,
7756 					   uint32_t gds_base, uint32_t gds_size,
7757 					   uint32_t gws_base, uint32_t gws_size,
7758 					   uint32_t oa_base, uint32_t oa_size)
7759 {
7760 	struct amdgpu_device *adev = ring->adev;
7761 
7762 	/* GDS Base */
7763 	gfx_v10_0_write_data_to_reg(ring, 0, false,
7764 				    SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE) + 2 * vmid,
7765 				    gds_base);
7766 
7767 	/* GDS Size */
7768 	gfx_v10_0_write_data_to_reg(ring, 0, false,
7769 				    SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE) + 2 * vmid,
7770 				    gds_size);
7771 
7772 	/* GWS */
7773 	gfx_v10_0_write_data_to_reg(ring, 0, false,
7774 				    SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0) + vmid,
7775 				    gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
7776 
7777 	/* OA */
7778 	gfx_v10_0_write_data_to_reg(ring, 0, false,
7779 				    SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0) + vmid,
7780 				    (1 << (oa_size + oa_base)) - (1 << oa_base));
7781 }
7782 
7783 static int gfx_v10_0_early_init(struct amdgpu_ip_block *ip_block)
7784 {
7785 	struct amdgpu_device *adev = ip_block->adev;
7786 
7787 	adev->gfx.funcs = &gfx_v10_0_gfx_funcs;
7788 
7789 	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
7790 	case IP_VERSION(10, 1, 10):
7791 	case IP_VERSION(10, 1, 1):
7792 	case IP_VERSION(10, 1, 2):
7793 	case IP_VERSION(10, 1, 3):
7794 	case IP_VERSION(10, 1, 4):
7795 		adev->gfx.num_gfx_rings = GFX10_NUM_GFX_RINGS_NV1X;
7796 		break;
7797 	case IP_VERSION(10, 3, 0):
7798 	case IP_VERSION(10, 3, 2):
7799 	case IP_VERSION(10, 3, 1):
7800 	case IP_VERSION(10, 3, 4):
7801 	case IP_VERSION(10, 3, 5):
7802 	case IP_VERSION(10, 3, 6):
7803 	case IP_VERSION(10, 3, 3):
7804 	case IP_VERSION(10, 3, 7):
7805 		adev->gfx.num_gfx_rings = GFX10_NUM_GFX_RINGS_Sienna_Cichlid;
7806 		break;
7807 	default:
7808 		break;
7809 	}
7810 
7811 	adev->gfx.num_compute_rings = min(amdgpu_gfx_get_num_kcq(adev),
7812 					  AMDGPU_MAX_COMPUTE_RINGS);
7813 
7814 	gfx_v10_0_set_kiq_pm4_funcs(adev);
7815 	gfx_v10_0_set_ring_funcs(adev);
7816 	gfx_v10_0_set_irq_funcs(adev);
7817 	gfx_v10_0_set_gds_init(adev);
7818 	gfx_v10_0_set_rlc_funcs(adev);
7819 	gfx_v10_0_set_mqd_funcs(adev);
7820 
7821 	/* init rlcg reg access ctrl */
7822 	gfx_v10_0_init_rlcg_reg_access_ctrl(adev);
7823 
7824 	return gfx_v10_0_init_microcode(adev);
7825 }
7826 
7827 static int gfx_v10_0_late_init(struct amdgpu_ip_block *ip_block)
7828 {
7829 	struct amdgpu_device *adev = ip_block->adev;
7830 	int r;
7831 
7832 	r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
7833 	if (r)
7834 		return r;
7835 
7836 	r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
7837 	if (r)
7838 		return r;
7839 
7840 	r = amdgpu_irq_get(adev, &adev->gfx.bad_op_irq, 0);
7841 	if (r)
7842 		return r;
7843 
7844 	return 0;
7845 }
7846 
7847 static bool gfx_v10_0_is_rlc_enabled(struct amdgpu_device *adev)
7848 {
7849 	uint32_t rlc_cntl;
7850 
7851 	/* if RLC is not enabled, do nothing */
7852 	rlc_cntl = RREG32_SOC15(GC, 0, mmRLC_CNTL);
7853 	return (REG_GET_FIELD(rlc_cntl, RLC_CNTL, RLC_ENABLE_F32)) ? true : false;
7854 }
7855 
7856 static void gfx_v10_0_set_safe_mode(struct amdgpu_device *adev, int xcc_id)
7857 {
7858 	uint32_t data;
7859 	unsigned int i;
7860 
7861 	data = RLC_SAFE_MODE__CMD_MASK;
7862 	data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
7863 
7864 	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
7865 	case IP_VERSION(10, 3, 0):
7866 	case IP_VERSION(10, 3, 2):
7867 	case IP_VERSION(10, 3, 1):
7868 	case IP_VERSION(10, 3, 4):
7869 	case IP_VERSION(10, 3, 5):
7870 	case IP_VERSION(10, 3, 6):
7871 	case IP_VERSION(10, 3, 3):
7872 	case IP_VERSION(10, 3, 7):
7873 		WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE_Sienna_Cichlid, data);
7874 
7875 		/* wait for RLC_SAFE_MODE */
7876 		for (i = 0; i < adev->usec_timeout; i++) {
7877 			if (!REG_GET_FIELD(RREG32_SOC15(GC, 0, mmRLC_SAFE_MODE_Sienna_Cichlid),
7878 					   RLC_SAFE_MODE, CMD))
7879 				break;
7880 			udelay(1);
7881 		}
7882 		break;
7883 	default:
7884 		WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
7885 
7886 		/* wait for RLC_SAFE_MODE */
7887 		for (i = 0; i < adev->usec_timeout; i++) {
7888 			if (!REG_GET_FIELD(RREG32_SOC15(GC, 0, mmRLC_SAFE_MODE),
7889 					   RLC_SAFE_MODE, CMD))
7890 				break;
7891 			udelay(1);
7892 		}
7893 		break;
7894 	}
7895 }
7896 
7897 static void gfx_v10_0_unset_safe_mode(struct amdgpu_device *adev, int xcc_id)
7898 {
7899 	uint32_t data;
7900 
7901 	data = RLC_SAFE_MODE__CMD_MASK;
7902 	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
7903 	case IP_VERSION(10, 3, 0):
7904 	case IP_VERSION(10, 3, 2):
7905 	case IP_VERSION(10, 3, 1):
7906 	case IP_VERSION(10, 3, 4):
7907 	case IP_VERSION(10, 3, 5):
7908 	case IP_VERSION(10, 3, 6):
7909 	case IP_VERSION(10, 3, 3):
7910 	case IP_VERSION(10, 3, 7):
7911 		WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE_Sienna_Cichlid, data);
7912 		break;
7913 	default:
7914 		WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
7915 		break;
7916 	}
7917 }
7918 
7919 static void gfx_v10_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
7920 						      bool enable)
7921 {
7922 	uint32_t data, def;
7923 
7924 	if (!(adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)))
7925 		return;
7926 
7927 	/* It is disabled by HW by default */
7928 	if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
7929 		/* 0 - Disable some blocks' MGCG */
7930 		WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, 0xe0000000);
7931 		WREG32_SOC15(GC, 0, mmCGTT_WD_CLK_CTRL, 0xff000000);
7932 		WREG32_SOC15(GC, 0, mmCGTT_VGT_CLK_CTRL, 0xff000000);
7933 		WREG32_SOC15(GC, 0, mmCGTT_IA_CLK_CTRL, 0xff000000);
7934 
7935 		/* 1 - RLC_CGTT_MGCG_OVERRIDE */
7936 		def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
7937 		data &= ~(RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
7938 			  RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
7939 			  RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
7940 			  RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK |
7941 			  RLC_CGTT_MGCG_OVERRIDE__GFXIP_FGCG_OVERRIDE_MASK |
7942 			  RLC_CGTT_MGCG_OVERRIDE__ENABLE_CGTS_LEGACY_MASK);
7943 
7944 		if (def != data)
7945 			WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
7946 
7947 		/* MGLS is a global flag to control all MGLS in GFX */
7948 		if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
7949 			/* 2 - RLC memory Light sleep */
7950 			if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
7951 				def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
7952 				data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
7953 				if (def != data)
7954 					WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
7955 			}
7956 			/* 3 - CP memory Light sleep */
7957 			if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
7958 				def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
7959 				data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
7960 				if (def != data)
7961 					WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
7962 			}
7963 		}
7964 	} else if (!enable || !(adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
7965 		/* 1 - MGCG_OVERRIDE */
7966 		def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
7967 		data |= (RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
7968 			 RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
7969 			 RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
7970 			 RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK |
7971 			 RLC_CGTT_MGCG_OVERRIDE__GFXIP_FGCG_OVERRIDE_MASK |
7972 			 RLC_CGTT_MGCG_OVERRIDE__ENABLE_CGTS_LEGACY_MASK);
7973 		if (def != data)
7974 			WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
7975 
7976 		/* 2 - disable MGLS in CP */
7977 		data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
7978 		if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
7979 			data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
7980 			WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
7981 		}
7982 
7983 		/* 3 - disable MGLS in RLC */
7984 		data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
7985 		if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
7986 			data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
7987 			WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
7988 		}
7989 
7990 	}
7991 }
7992 
7993 static void gfx_v10_0_update_3d_clock_gating(struct amdgpu_device *adev,
7994 					   bool enable)
7995 {
7996 	uint32_t data, def;
7997 
7998 	if (!(adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)))
7999 		return;
8000 
8001 	/* Enable 3D CGCG/CGLS */
8002 	if (enable) {
8003 		/* write cmd to clear cgcg/cgls ov */
8004 		def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
8005 
8006 		/* unset CGCG override */
8007 		if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)
8008 			data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
8009 
8010 		/* update CGCG and CGLS override bits */
8011 		if (def != data)
8012 			WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
8013 
8014 		/* enable 3Dcgcg FSM(0x0000363f) */
8015 		def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
8016 		data = 0;
8017 
8018 		if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)
8019 			data = (0x36 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
8020 				RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
8021 
8022 		if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
8023 			data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
8024 				RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
8025 
8026 		if (def != data)
8027 			WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
8028 
8029 		/* set IDLE_POLL_COUNT(0x00900100) */
8030 		def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
8031 		data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
8032 			(0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
8033 		if (def != data)
8034 			WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
8035 	} else {
8036 		/* Disable CGCG/CGLS */
8037 		def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
8038 
8039 		/* disable cgcg, cgls should be disabled */
8040 		if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)
8041 			data &= ~RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
8042 
8043 		if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
8044 			data &= ~RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
8045 
8046 		/* disable cgcg and cgls in FSM */
8047 		if (def != data)
8048 			WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
8049 	}
8050 }
8051 
8052 static void gfx_v10_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
8053 						      bool enable)
8054 {
8055 	uint32_t def, data;
8056 
8057 	if (!(adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)))
8058 		return;
8059 
8060 	if (enable) {
8061 		def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
8062 
8063 		/* unset CGCG override */
8064 		if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)
8065 			data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
8066 
8067 		if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
8068 			data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
8069 
8070 		/* update CGCG and CGLS override bits */
8071 		if (def != data)
8072 			WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
8073 
8074 		/* enable cgcg FSM(0x0000363F) */
8075 		def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
8076 		data = 0;
8077 
8078 		if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)
8079 			data = (0x36 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
8080 				RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
8081 
8082 		if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
8083 			data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
8084 				RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
8085 
8086 		if (def != data)
8087 			WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
8088 
8089 		/* set IDLE_POLL_COUNT(0x00900100) */
8090 		def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
8091 		data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
8092 			(0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
8093 		if (def != data)
8094 			WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
8095 	} else {
8096 		def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
8097 
8098 		/* reset CGCG/CGLS bits */
8099 		if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)
8100 			data &= ~RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
8101 
8102 		if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
8103 			data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
8104 
8105 		/* disable cgcg and cgls in FSM */
8106 		if (def != data)
8107 			WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
8108 	}
8109 }
8110 
8111 static void gfx_v10_0_update_fine_grain_clock_gating(struct amdgpu_device *adev,
8112 						      bool enable)
8113 {
8114 	uint32_t def, data;
8115 
8116 	if (!(adev->cg_flags & AMD_CG_SUPPORT_GFX_FGCG))
8117 		return;
8118 
8119 	if (enable) {
8120 		def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
8121 		/* unset FGCG override */
8122 		data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_FGCG_OVERRIDE_MASK;
8123 		/* update FGCG override bits */
8124 		if (def != data)
8125 			WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
8126 
8127 		def = data = RREG32_SOC15(GC, 0, mmRLC_CLK_CNTL);
8128 		/* unset RLC SRAM CLK GATER override */
8129 		data &= ~RLC_CLK_CNTL__RLC_SRAM_CLK_GATER_OVERRIDE_MASK;
8130 		/* update RLC SRAM CLK GATER override bits */
8131 		if (def != data)
8132 			WREG32_SOC15(GC, 0, mmRLC_CLK_CNTL, data);
8133 	} else {
8134 		def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
8135 		/* reset FGCG bits */
8136 		data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_FGCG_OVERRIDE_MASK;
8137 		/* disable FGCG*/
8138 		if (def != data)
8139 			WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
8140 
8141 		def = data = RREG32_SOC15(GC, 0, mmRLC_CLK_CNTL);
8142 		/* reset RLC SRAM CLK GATER bits */
8143 		data |= RLC_CLK_CNTL__RLC_SRAM_CLK_GATER_OVERRIDE_MASK;
8144 		/* disable RLC SRAM CLK*/
8145 		if (def != data)
8146 			WREG32_SOC15(GC, 0, mmRLC_CLK_CNTL, data);
8147 	}
8148 }
8149 
8150 static void gfx_v10_0_apply_medium_grain_clock_gating_workaround(struct amdgpu_device *adev)
8151 {
8152 	uint32_t reg_data = 0;
8153 	uint32_t reg_idx = 0;
8154 	uint32_t i;
8155 
8156 	const uint32_t tcp_ctrl_regs[] = {
8157 		mmCGTS_SA0_WGP00_CU0_TCP_CTRL_REG,
8158 		mmCGTS_SA0_WGP00_CU1_TCP_CTRL_REG,
8159 		mmCGTS_SA0_WGP01_CU0_TCP_CTRL_REG,
8160 		mmCGTS_SA0_WGP01_CU1_TCP_CTRL_REG,
8161 		mmCGTS_SA0_WGP02_CU0_TCP_CTRL_REG,
8162 		mmCGTS_SA0_WGP02_CU1_TCP_CTRL_REG,
8163 		mmCGTS_SA0_WGP10_CU0_TCP_CTRL_REG,
8164 		mmCGTS_SA0_WGP10_CU1_TCP_CTRL_REG,
8165 		mmCGTS_SA0_WGP11_CU0_TCP_CTRL_REG,
8166 		mmCGTS_SA0_WGP11_CU1_TCP_CTRL_REG,
8167 		mmCGTS_SA0_WGP12_CU0_TCP_CTRL_REG,
8168 		mmCGTS_SA0_WGP12_CU1_TCP_CTRL_REG,
8169 		mmCGTS_SA1_WGP00_CU0_TCP_CTRL_REG,
8170 		mmCGTS_SA1_WGP00_CU1_TCP_CTRL_REG,
8171 		mmCGTS_SA1_WGP01_CU0_TCP_CTRL_REG,
8172 		mmCGTS_SA1_WGP01_CU1_TCP_CTRL_REG,
8173 		mmCGTS_SA1_WGP02_CU0_TCP_CTRL_REG,
8174 		mmCGTS_SA1_WGP02_CU1_TCP_CTRL_REG,
8175 		mmCGTS_SA1_WGP10_CU0_TCP_CTRL_REG,
8176 		mmCGTS_SA1_WGP10_CU1_TCP_CTRL_REG,
8177 		mmCGTS_SA1_WGP11_CU0_TCP_CTRL_REG,
8178 		mmCGTS_SA1_WGP11_CU1_TCP_CTRL_REG,
8179 		mmCGTS_SA1_WGP12_CU0_TCP_CTRL_REG,
8180 		mmCGTS_SA1_WGP12_CU1_TCP_CTRL_REG
8181 	};
8182 
8183 	const uint32_t tcp_ctrl_regs_nv12[] = {
8184 		mmCGTS_SA0_WGP00_CU0_TCP_CTRL_REG,
8185 		mmCGTS_SA0_WGP00_CU1_TCP_CTRL_REG,
8186 		mmCGTS_SA0_WGP01_CU0_TCP_CTRL_REG,
8187 		mmCGTS_SA0_WGP01_CU1_TCP_CTRL_REG,
8188 		mmCGTS_SA0_WGP02_CU0_TCP_CTRL_REG,
8189 		mmCGTS_SA0_WGP02_CU1_TCP_CTRL_REG,
8190 		mmCGTS_SA0_WGP10_CU0_TCP_CTRL_REG,
8191 		mmCGTS_SA0_WGP10_CU1_TCP_CTRL_REG,
8192 		mmCGTS_SA0_WGP11_CU0_TCP_CTRL_REG,
8193 		mmCGTS_SA0_WGP11_CU1_TCP_CTRL_REG,
8194 		mmCGTS_SA1_WGP00_CU0_TCP_CTRL_REG,
8195 		mmCGTS_SA1_WGP00_CU1_TCP_CTRL_REG,
8196 		mmCGTS_SA1_WGP01_CU0_TCP_CTRL_REG,
8197 		mmCGTS_SA1_WGP01_CU1_TCP_CTRL_REG,
8198 		mmCGTS_SA1_WGP02_CU0_TCP_CTRL_REG,
8199 		mmCGTS_SA1_WGP02_CU1_TCP_CTRL_REG,
8200 		mmCGTS_SA1_WGP10_CU0_TCP_CTRL_REG,
8201 		mmCGTS_SA1_WGP10_CU1_TCP_CTRL_REG,
8202 		mmCGTS_SA1_WGP11_CU0_TCP_CTRL_REG,
8203 		mmCGTS_SA1_WGP11_CU1_TCP_CTRL_REG,
8204 	};
8205 
8206 	const uint32_t sm_ctlr_regs[] = {
8207 		mmCGTS_SA0_QUAD0_SM_CTRL_REG,
8208 		mmCGTS_SA0_QUAD1_SM_CTRL_REG,
8209 		mmCGTS_SA1_QUAD0_SM_CTRL_REG,
8210 		mmCGTS_SA1_QUAD1_SM_CTRL_REG
8211 	};
8212 
8213 	if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 1, 2)) {
8214 		for (i = 0; i < ARRAY_SIZE(tcp_ctrl_regs_nv12); i++) {
8215 			reg_idx = adev->reg_offset[GC_HWIP][0][mmCGTS_SA0_WGP00_CU0_TCP_CTRL_REG_BASE_IDX] +
8216 				  tcp_ctrl_regs_nv12[i];
8217 			reg_data = RREG32(reg_idx);
8218 			reg_data |= CGTS_SA0_WGP00_CU0_TCP_CTRL_REG__TCPI_LS_OVERRIDE_MASK;
8219 			WREG32(reg_idx, reg_data);
8220 		}
8221 	} else {
8222 		for (i = 0; i < ARRAY_SIZE(tcp_ctrl_regs); i++) {
8223 			reg_idx = adev->reg_offset[GC_HWIP][0][mmCGTS_SA0_WGP00_CU0_TCP_CTRL_REG_BASE_IDX] +
8224 				  tcp_ctrl_regs[i];
8225 			reg_data = RREG32(reg_idx);
8226 			reg_data |= CGTS_SA0_WGP00_CU0_TCP_CTRL_REG__TCPI_LS_OVERRIDE_MASK;
8227 			WREG32(reg_idx, reg_data);
8228 		}
8229 	}
8230 
8231 	for (i = 0; i < ARRAY_SIZE(sm_ctlr_regs); i++) {
8232 		reg_idx = adev->reg_offset[GC_HWIP][0][mmCGTS_SA0_QUAD0_SM_CTRL_REG_BASE_IDX] +
8233 			  sm_ctlr_regs[i];
8234 		reg_data = RREG32(reg_idx);
8235 		reg_data &= ~CGTS_SA0_QUAD0_SM_CTRL_REG__SM_MODE_MASK;
8236 		reg_data |= 2 << CGTS_SA0_QUAD0_SM_CTRL_REG__SM_MODE__SHIFT;
8237 		WREG32(reg_idx, reg_data);
8238 	}
8239 }
8240 
8241 static int gfx_v10_0_update_gfx_clock_gating(struct amdgpu_device *adev,
8242 					    bool enable)
8243 {
8244 	amdgpu_gfx_rlc_enter_safe_mode(adev, 0);
8245 
8246 	if (enable) {
8247 		/* enable FGCG firstly*/
8248 		gfx_v10_0_update_fine_grain_clock_gating(adev, enable);
8249 		/* CGCG/CGLS should be enabled after MGCG/MGLS
8250 		 * ===  MGCG + MGLS ===
8251 		 */
8252 		gfx_v10_0_update_medium_grain_clock_gating(adev, enable);
8253 		/* ===  CGCG /CGLS for GFX 3D Only === */
8254 		gfx_v10_0_update_3d_clock_gating(adev, enable);
8255 		/* ===  CGCG + CGLS === */
8256 		gfx_v10_0_update_coarse_grain_clock_gating(adev, enable);
8257 
8258 		if ((amdgpu_ip_version(adev, GC_HWIP, 0) ==
8259 		     IP_VERSION(10, 1, 10)) ||
8260 		    (amdgpu_ip_version(adev, GC_HWIP, 0) ==
8261 		     IP_VERSION(10, 1, 1)) ||
8262 		    (amdgpu_ip_version(adev, GC_HWIP, 0) ==
8263 		     IP_VERSION(10, 1, 2)))
8264 			gfx_v10_0_apply_medium_grain_clock_gating_workaround(adev);
8265 	} else {
8266 		/* CGCG/CGLS should be disabled before MGCG/MGLS
8267 		 * ===  CGCG + CGLS ===
8268 		 */
8269 		gfx_v10_0_update_coarse_grain_clock_gating(adev, enable);
8270 		/* ===  CGCG /CGLS for GFX 3D Only === */
8271 		gfx_v10_0_update_3d_clock_gating(adev, enable);
8272 		/* ===  MGCG + MGLS === */
8273 		gfx_v10_0_update_medium_grain_clock_gating(adev, enable);
8274 		/* disable fgcg at last*/
8275 		gfx_v10_0_update_fine_grain_clock_gating(adev, enable);
8276 	}
8277 
8278 	if (adev->cg_flags &
8279 	    (AMD_CG_SUPPORT_GFX_MGCG |
8280 	     AMD_CG_SUPPORT_GFX_CGLS |
8281 	     AMD_CG_SUPPORT_GFX_CGCG |
8282 	     AMD_CG_SUPPORT_GFX_3D_CGCG |
8283 	     AMD_CG_SUPPORT_GFX_3D_CGLS))
8284 		gfx_v10_0_enable_gui_idle_interrupt(adev, enable);
8285 
8286 	amdgpu_gfx_rlc_exit_safe_mode(adev, 0);
8287 
8288 	return 0;
8289 }
8290 
8291 static void gfx_v10_0_update_spm_vmid_internal(struct amdgpu_device *adev,
8292 					       unsigned int vmid)
8293 {
8294 	u32 reg, pre_data, data;
8295 
8296 	reg = SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_MC_CNTL);
8297 	/* not for *_SOC15 */
8298 	if (amdgpu_sriov_is_pp_one_vf(adev) && !amdgpu_sriov_runtime(adev))
8299 		pre_data = RREG32_NO_KIQ(reg);
8300 	else
8301 		pre_data = RREG32(reg);
8302 
8303 	data = pre_data & (~RLC_SPM_MC_CNTL__RLC_SPM_VMID_MASK);
8304 	data |= (vmid & RLC_SPM_MC_CNTL__RLC_SPM_VMID_MASK) << RLC_SPM_MC_CNTL__RLC_SPM_VMID__SHIFT;
8305 
8306 	if (pre_data != data) {
8307 		if (amdgpu_sriov_is_pp_one_vf(adev) && !amdgpu_sriov_runtime(adev)) {
8308 			WREG32_SOC15_NO_KIQ(GC, 0, mmRLC_SPM_MC_CNTL, data);
8309 		} else
8310 			WREG32_SOC15(GC, 0, mmRLC_SPM_MC_CNTL, data);
8311 	}
8312 }
8313 
8314 static void gfx_v10_0_update_spm_vmid(struct amdgpu_device *adev, struct amdgpu_ring *ring, unsigned int vmid)
8315 {
8316 	amdgpu_gfx_off_ctrl(adev, false);
8317 
8318 	gfx_v10_0_update_spm_vmid_internal(adev, vmid);
8319 
8320 	amdgpu_gfx_off_ctrl(adev, true);
8321 }
8322 
8323 static bool gfx_v10_0_check_rlcg_range(struct amdgpu_device *adev,
8324 					uint32_t offset,
8325 					struct soc15_reg_rlcg *entries, int arr_size)
8326 {
8327 	int i;
8328 	uint32_t reg;
8329 
8330 	if (!entries)
8331 		return false;
8332 
8333 	for (i = 0; i < arr_size; i++) {
8334 		const struct soc15_reg_rlcg *entry;
8335 
8336 		entry = &entries[i];
8337 		reg = adev->reg_offset[entry->hwip][entry->instance][entry->segment] + entry->reg;
8338 		if (offset == reg)
8339 			return true;
8340 	}
8341 
8342 	return false;
8343 }
8344 
8345 static bool gfx_v10_0_is_rlcg_access_range(struct amdgpu_device *adev, u32 offset)
8346 {
8347 	return gfx_v10_0_check_rlcg_range(adev, offset, NULL, 0);
8348 }
8349 
8350 static void gfx_v10_cntl_power_gating(struct amdgpu_device *adev, bool enable)
8351 {
8352 	u32 data = RREG32_SOC15(GC, 0, mmRLC_PG_CNTL);
8353 
8354 	if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG))
8355 		data |= RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
8356 	else
8357 		data &= ~RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
8358 
8359 	WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, data);
8360 
8361 	/*
8362 	 * CGPG enablement required and the register to program the hysteresis value
8363 	 * RLC_PG_DELAY_3.CGCG_ACTIVE_BEFORE_CGPG to the desired CGPG hysteresis value
8364 	 * in refclk count. Note that RLC FW is modified to take 16 bits from
8365 	 * RLC_PG_DELAY_3[15:0] as the hysteresis instead of just 8 bits.
8366 	 *
8367 	 * The recommendation from RLC team is setting RLC_PG_DELAY_3 to 200us as part)
8368 	 * of CGPG enablement starting point.
8369 	 * Power/performance team will optimize it and might give a new value later.
8370 	 */
8371 	if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) {
8372 		switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
8373 		case IP_VERSION(10, 3, 1):
8374 		case IP_VERSION(10, 3, 3):
8375 		case IP_VERSION(10, 3, 6):
8376 		case IP_VERSION(10, 3, 7):
8377 			data = 0x4E20 & RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK_Vangogh;
8378 			WREG32_SOC15(GC, 0, mmRLC_PG_DELAY_3, data);
8379 			break;
8380 		default:
8381 			break;
8382 		}
8383 	}
8384 }
8385 
8386 static void gfx_v10_cntl_pg(struct amdgpu_device *adev, bool enable)
8387 {
8388 	amdgpu_gfx_rlc_enter_safe_mode(adev, 0);
8389 
8390 	gfx_v10_cntl_power_gating(adev, enable);
8391 
8392 	amdgpu_gfx_rlc_exit_safe_mode(adev, 0);
8393 }
8394 
8395 static const struct amdgpu_rlc_funcs gfx_v10_0_rlc_funcs = {
8396 	.is_rlc_enabled = gfx_v10_0_is_rlc_enabled,
8397 	.set_safe_mode = gfx_v10_0_set_safe_mode,
8398 	.unset_safe_mode = gfx_v10_0_unset_safe_mode,
8399 	.init = gfx_v10_0_rlc_init,
8400 	.get_csb_size = gfx_v10_0_get_csb_size,
8401 	.get_csb_buffer = gfx_v10_0_get_csb_buffer,
8402 	.resume = gfx_v10_0_rlc_resume,
8403 	.stop = gfx_v10_0_rlc_stop,
8404 	.reset = gfx_v10_0_rlc_reset,
8405 	.start = gfx_v10_0_rlc_start,
8406 	.update_spm_vmid = gfx_v10_0_update_spm_vmid,
8407 };
8408 
8409 static const struct amdgpu_rlc_funcs gfx_v10_0_rlc_funcs_sriov = {
8410 	.is_rlc_enabled = gfx_v10_0_is_rlc_enabled,
8411 	.set_safe_mode = gfx_v10_0_set_safe_mode,
8412 	.unset_safe_mode = gfx_v10_0_unset_safe_mode,
8413 	.init = gfx_v10_0_rlc_init,
8414 	.get_csb_size = gfx_v10_0_get_csb_size,
8415 	.get_csb_buffer = gfx_v10_0_get_csb_buffer,
8416 	.resume = gfx_v10_0_rlc_resume,
8417 	.stop = gfx_v10_0_rlc_stop,
8418 	.reset = gfx_v10_0_rlc_reset,
8419 	.start = gfx_v10_0_rlc_start,
8420 	.update_spm_vmid = gfx_v10_0_update_spm_vmid,
8421 	.is_rlcg_access_range = gfx_v10_0_is_rlcg_access_range,
8422 };
8423 
8424 static int gfx_v10_0_set_powergating_state(struct amdgpu_ip_block *ip_block,
8425 					  enum amd_powergating_state state)
8426 {
8427 	struct amdgpu_device *adev = ip_block->adev;
8428 	bool enable = (state == AMD_PG_STATE_GATE);
8429 
8430 	if (amdgpu_sriov_vf(adev))
8431 		return 0;
8432 
8433 	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
8434 	case IP_VERSION(10, 1, 10):
8435 	case IP_VERSION(10, 1, 1):
8436 	case IP_VERSION(10, 1, 2):
8437 	case IP_VERSION(10, 3, 0):
8438 	case IP_VERSION(10, 3, 2):
8439 	case IP_VERSION(10, 3, 4):
8440 	case IP_VERSION(10, 3, 5):
8441 		amdgpu_gfx_off_ctrl(adev, enable);
8442 		break;
8443 	case IP_VERSION(10, 3, 1):
8444 	case IP_VERSION(10, 3, 3):
8445 	case IP_VERSION(10, 3, 6):
8446 	case IP_VERSION(10, 3, 7):
8447 		if (!enable)
8448 			amdgpu_gfx_off_ctrl(adev, false);
8449 
8450 		gfx_v10_cntl_pg(adev, enable);
8451 
8452 		if (enable)
8453 			amdgpu_gfx_off_ctrl(adev, true);
8454 
8455 		break;
8456 	default:
8457 		break;
8458 	}
8459 	return 0;
8460 }
8461 
8462 static int gfx_v10_0_set_clockgating_state(struct amdgpu_ip_block *ip_block,
8463 					  enum amd_clockgating_state state)
8464 {
8465 	struct amdgpu_device *adev = ip_block->adev;
8466 
8467 	if (amdgpu_sriov_vf(adev))
8468 		return 0;
8469 
8470 	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
8471 	case IP_VERSION(10, 1, 10):
8472 	case IP_VERSION(10, 1, 1):
8473 	case IP_VERSION(10, 1, 2):
8474 	case IP_VERSION(10, 3, 0):
8475 	case IP_VERSION(10, 3, 2):
8476 	case IP_VERSION(10, 3, 1):
8477 	case IP_VERSION(10, 3, 4):
8478 	case IP_VERSION(10, 3, 5):
8479 	case IP_VERSION(10, 3, 6):
8480 	case IP_VERSION(10, 3, 3):
8481 	case IP_VERSION(10, 3, 7):
8482 		gfx_v10_0_update_gfx_clock_gating(adev,
8483 						 state == AMD_CG_STATE_GATE);
8484 		break;
8485 	default:
8486 		break;
8487 	}
8488 	return 0;
8489 }
8490 
8491 static void gfx_v10_0_get_clockgating_state(void *handle, u64 *flags)
8492 {
8493 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
8494 	int data;
8495 
8496 	/* AMD_CG_SUPPORT_GFX_FGCG */
8497 	data = RREG32_KIQ(SOC15_REG_OFFSET(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE));
8498 	if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_FGCG_OVERRIDE_MASK))
8499 		*flags |= AMD_CG_SUPPORT_GFX_FGCG;
8500 
8501 	/* AMD_CG_SUPPORT_GFX_MGCG */
8502 	data = RREG32_KIQ(SOC15_REG_OFFSET(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE));
8503 	if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
8504 		*flags |= AMD_CG_SUPPORT_GFX_MGCG;
8505 
8506 	/* AMD_CG_SUPPORT_GFX_CGCG */
8507 	data = RREG32_KIQ(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL));
8508 	if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
8509 		*flags |= AMD_CG_SUPPORT_GFX_CGCG;
8510 
8511 	/* AMD_CG_SUPPORT_GFX_CGLS */
8512 	if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
8513 		*flags |= AMD_CG_SUPPORT_GFX_CGLS;
8514 
8515 	/* AMD_CG_SUPPORT_GFX_RLC_LS */
8516 	data = RREG32_KIQ(SOC15_REG_OFFSET(GC, 0, mmRLC_MEM_SLP_CNTL));
8517 	if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
8518 		*flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
8519 
8520 	/* AMD_CG_SUPPORT_GFX_CP_LS */
8521 	data = RREG32_KIQ(SOC15_REG_OFFSET(GC, 0, mmCP_MEM_SLP_CNTL));
8522 	if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
8523 		*flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
8524 
8525 	/* AMD_CG_SUPPORT_GFX_3D_CGCG */
8526 	data = RREG32_KIQ(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D));
8527 	if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
8528 		*flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
8529 
8530 	/* AMD_CG_SUPPORT_GFX_3D_CGLS */
8531 	if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
8532 		*flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
8533 }
8534 
8535 static u64 gfx_v10_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
8536 {
8537 	/* gfx10 is 32bit rptr*/
8538 	return *(uint32_t *)ring->rptr_cpu_addr;
8539 }
8540 
8541 static u64 gfx_v10_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
8542 {
8543 	struct amdgpu_device *adev = ring->adev;
8544 	u64 wptr;
8545 
8546 	/* XXX check if swapping is necessary on BE */
8547 	if (ring->use_doorbell) {
8548 		wptr = atomic64_read((atomic64_t *)ring->wptr_cpu_addr);
8549 	} else {
8550 		wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
8551 		wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
8552 	}
8553 
8554 	return wptr;
8555 }
8556 
8557 static void gfx_v10_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
8558 {
8559 	struct amdgpu_device *adev = ring->adev;
8560 
8561 	if (ring->use_doorbell) {
8562 		/* XXX check if swapping is necessary on BE */
8563 		atomic64_set((atomic64_t *)ring->wptr_cpu_addr,
8564 			     ring->wptr);
8565 		WDOORBELL64(ring->doorbell_index, ring->wptr);
8566 	} else {
8567 		WREG32_SOC15(GC, 0, mmCP_RB0_WPTR,
8568 			     lower_32_bits(ring->wptr));
8569 		WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI,
8570 			     upper_32_bits(ring->wptr));
8571 	}
8572 }
8573 
8574 static u64 gfx_v10_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
8575 {
8576 	/* gfx10 hardware is 32bit rptr */
8577 	return *(uint32_t *)ring->rptr_cpu_addr;
8578 }
8579 
8580 static u64 gfx_v10_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
8581 {
8582 	u64 wptr;
8583 
8584 	/* XXX check if swapping is necessary on BE */
8585 	if (ring->use_doorbell)
8586 		wptr = atomic64_read((atomic64_t *)ring->wptr_cpu_addr);
8587 	else
8588 		BUG();
8589 	return wptr;
8590 }
8591 
8592 static void gfx_v10_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
8593 {
8594 	struct amdgpu_device *adev = ring->adev;
8595 
8596 	if (ring->use_doorbell) {
8597 		atomic64_set((atomic64_t *)ring->wptr_cpu_addr,
8598 			     ring->wptr);
8599 		WDOORBELL64(ring->doorbell_index, ring->wptr);
8600 	} else {
8601 		BUG(); /* only DOORBELL method supported on gfx10 now */
8602 	}
8603 }
8604 
8605 static void gfx_v10_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
8606 {
8607 	struct amdgpu_device *adev = ring->adev;
8608 	u32 ref_and_mask, reg_mem_engine;
8609 	const struct nbio_hdp_flush_reg *nbio_hf_reg = adev->nbio.hdp_flush_reg;
8610 
8611 	if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
8612 		switch (ring->me) {
8613 		case 1:
8614 			ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
8615 			break;
8616 		case 2:
8617 			ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
8618 			break;
8619 		default:
8620 			return;
8621 		}
8622 		reg_mem_engine = 0;
8623 	} else {
8624 		ref_and_mask = nbio_hf_reg->ref_and_mask_cp0 << ring->pipe;
8625 		reg_mem_engine = 1; /* pfp */
8626 	}
8627 
8628 	gfx_v10_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
8629 			       adev->nbio.funcs->get_hdp_flush_req_offset(adev),
8630 			       adev->nbio.funcs->get_hdp_flush_done_offset(adev),
8631 			       ref_and_mask, ref_and_mask, 0x20);
8632 }
8633 
8634 static void gfx_v10_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
8635 				       struct amdgpu_job *job,
8636 				       struct amdgpu_ib *ib,
8637 				       uint32_t flags)
8638 {
8639 	unsigned int vmid = AMDGPU_JOB_GET_VMID(job);
8640 	u32 header, control = 0;
8641 
8642 	if (ib->flags & AMDGPU_IB_FLAG_CE)
8643 		header = PACKET3(PACKET3_INDIRECT_BUFFER_CNST, 2);
8644 	else
8645 		header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
8646 
8647 	control |= ib->length_dw | (vmid << 24);
8648 
8649 	if (ring->adev->gfx.mcbp && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
8650 		control |= INDIRECT_BUFFER_PRE_ENB(1);
8651 
8652 		if (flags & AMDGPU_IB_PREEMPTED)
8653 			control |= INDIRECT_BUFFER_PRE_RESUME(1);
8654 
8655 		if (!(ib->flags & AMDGPU_IB_FLAG_CE) && vmid)
8656 			gfx_v10_0_ring_emit_de_meta(ring,
8657 				    (!amdgpu_sriov_vf(ring->adev) && flags & AMDGPU_IB_PREEMPTED) ? true : false);
8658 	}
8659 
8660 	amdgpu_ring_write(ring, header);
8661 	BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
8662 	amdgpu_ring_write(ring,
8663 #ifdef __BIG_ENDIAN
8664 		(2 << 0) |
8665 #endif
8666 		lower_32_bits(ib->gpu_addr));
8667 	amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
8668 	amdgpu_ring_write(ring, control);
8669 }
8670 
8671 static void gfx_v10_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
8672 					   struct amdgpu_job *job,
8673 					   struct amdgpu_ib *ib,
8674 					   uint32_t flags)
8675 {
8676 	unsigned int vmid = AMDGPU_JOB_GET_VMID(job);
8677 	u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vmid << 24);
8678 
8679 	/* Currently, there is a high possibility to get wave ID mismatch
8680 	 * between ME and GDS, leading to a hw deadlock, because ME generates
8681 	 * different wave IDs than the GDS expects. This situation happens
8682 	 * randomly when at least 5 compute pipes use GDS ordered append.
8683 	 * The wave IDs generated by ME are also wrong after suspend/resume.
8684 	 * Those are probably bugs somewhere else in the kernel driver.
8685 	 *
8686 	 * Writing GDS_COMPUTE_MAX_WAVE_ID resets wave ID counters in ME and
8687 	 * GDS to 0 for this ring (me/pipe).
8688 	 */
8689 	if (ib->flags & AMDGPU_IB_FLAG_RESET_GDS_MAX_WAVE_ID) {
8690 		amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
8691 		amdgpu_ring_write(ring, mmGDS_COMPUTE_MAX_WAVE_ID);
8692 		amdgpu_ring_write(ring, ring->adev->gds.gds_compute_max_wave_id);
8693 	}
8694 
8695 	amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
8696 	BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
8697 	amdgpu_ring_write(ring,
8698 #ifdef __BIG_ENDIAN
8699 				(2 << 0) |
8700 #endif
8701 				lower_32_bits(ib->gpu_addr));
8702 	amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
8703 	amdgpu_ring_write(ring, control);
8704 }
8705 
8706 static void gfx_v10_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
8707 				     u64 seq, unsigned int flags)
8708 {
8709 	bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
8710 	bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
8711 
8712 	/* RELEASE_MEM - flush caches, send int */
8713 	amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
8714 	amdgpu_ring_write(ring, (PACKET3_RELEASE_MEM_GCR_SEQ |
8715 				 PACKET3_RELEASE_MEM_GCR_GL2_WB |
8716 				 PACKET3_RELEASE_MEM_GCR_GLM_INV | /* must be set with GLM_WB */
8717 				 PACKET3_RELEASE_MEM_GCR_GLM_WB |
8718 				 PACKET3_RELEASE_MEM_CACHE_POLICY(3) |
8719 				 PACKET3_RELEASE_MEM_EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
8720 				 PACKET3_RELEASE_MEM_EVENT_INDEX(5)));
8721 	amdgpu_ring_write(ring, (PACKET3_RELEASE_MEM_DATA_SEL(write64bit ? 2 : 1) |
8722 				 PACKET3_RELEASE_MEM_INT_SEL(int_sel ? 2 : 0)));
8723 
8724 	/*
8725 	 * the address should be Qword aligned if 64bit write, Dword
8726 	 * aligned if only send 32bit data low (discard data high)
8727 	 */
8728 	if (write64bit)
8729 		BUG_ON(addr & 0x7);
8730 	else
8731 		BUG_ON(addr & 0x3);
8732 	amdgpu_ring_write(ring, lower_32_bits(addr));
8733 	amdgpu_ring_write(ring, upper_32_bits(addr));
8734 	amdgpu_ring_write(ring, lower_32_bits(seq));
8735 	amdgpu_ring_write(ring, upper_32_bits(seq));
8736 	amdgpu_ring_write(ring, 0);
8737 }
8738 
8739 static void gfx_v10_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
8740 {
8741 	int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
8742 	uint32_t seq = ring->fence_drv.sync_seq;
8743 	uint64_t addr = ring->fence_drv.gpu_addr;
8744 
8745 	gfx_v10_0_wait_reg_mem(ring, usepfp, 1, 0, lower_32_bits(addr),
8746 			       upper_32_bits(addr), seq, 0xffffffff, 4);
8747 }
8748 
8749 static void gfx_v10_0_ring_invalidate_tlbs(struct amdgpu_ring *ring,
8750 				   uint16_t pasid, uint32_t flush_type,
8751 				   bool all_hub, uint8_t dst_sel)
8752 {
8753 	amdgpu_ring_write(ring, PACKET3(PACKET3_INVALIDATE_TLBS, 0));
8754 	amdgpu_ring_write(ring,
8755 			  PACKET3_INVALIDATE_TLBS_DST_SEL(dst_sel) |
8756 			  PACKET3_INVALIDATE_TLBS_ALL_HUB(all_hub) |
8757 			  PACKET3_INVALIDATE_TLBS_PASID(pasid) |
8758 			  PACKET3_INVALIDATE_TLBS_FLUSH_TYPE(flush_type));
8759 }
8760 
8761 static void gfx_v10_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
8762 					 unsigned int vmid, uint64_t pd_addr)
8763 {
8764 	amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
8765 
8766 	/* compute doesn't have PFP */
8767 	if (ring->funcs->type == AMDGPU_RING_TYPE_GFX) {
8768 		/* sync PFP to ME, otherwise we might get invalid PFP reads */
8769 		amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
8770 		amdgpu_ring_write(ring, 0x0);
8771 	}
8772 }
8773 
8774 static void gfx_v10_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
8775 					  u64 seq, unsigned int flags)
8776 {
8777 	struct amdgpu_device *adev = ring->adev;
8778 
8779 	/* we only allocate 32bit for each seq wb address */
8780 	BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
8781 
8782 	/* write fence seq to the "addr" */
8783 	amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
8784 	amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
8785 				 WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
8786 	amdgpu_ring_write(ring, lower_32_bits(addr));
8787 	amdgpu_ring_write(ring, upper_32_bits(addr));
8788 	amdgpu_ring_write(ring, lower_32_bits(seq));
8789 
8790 	if (flags & AMDGPU_FENCE_FLAG_INT) {
8791 		/* set register to trigger INT */
8792 		amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
8793 		amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
8794 					 WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
8795 		amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
8796 		amdgpu_ring_write(ring, 0);
8797 		amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
8798 	}
8799 }
8800 
8801 static void gfx_v10_0_ring_emit_sb(struct amdgpu_ring *ring)
8802 {
8803 	amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
8804 	amdgpu_ring_write(ring, 0);
8805 }
8806 
8807 static void gfx_v10_0_ring_emit_cntxcntl(struct amdgpu_ring *ring,
8808 					 uint32_t flags)
8809 {
8810 	uint32_t dw2 = 0;
8811 
8812 	if (ring->adev->gfx.mcbp)
8813 		gfx_v10_0_ring_emit_ce_meta(ring,
8814 				    (!amdgpu_sriov_vf(ring->adev) && flags & AMDGPU_IB_PREEMPTED) ? true : false);
8815 
8816 	dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
8817 	if (flags & AMDGPU_HAVE_CTX_SWITCH) {
8818 		/* set load_global_config & load_global_uconfig */
8819 		dw2 |= 0x8001;
8820 		/* set load_cs_sh_regs */
8821 		dw2 |= 0x01000000;
8822 		/* set load_per_context_state & load_gfx_sh_regs for GFX */
8823 		dw2 |= 0x10002;
8824 
8825 		/* set load_ce_ram if preamble presented */
8826 		if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
8827 			dw2 |= 0x10000000;
8828 	} else {
8829 		/* still load_ce_ram if this is the first time preamble presented
8830 		 * although there is no context switch happens.
8831 		 */
8832 		if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
8833 			dw2 |= 0x10000000;
8834 	}
8835 
8836 	amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
8837 	amdgpu_ring_write(ring, dw2);
8838 	amdgpu_ring_write(ring, 0);
8839 }
8840 
8841 static unsigned int gfx_v10_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring,
8842 						       uint64_t addr)
8843 {
8844 	unsigned int ret;
8845 
8846 	amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
8847 	amdgpu_ring_write(ring, lower_32_bits(addr));
8848 	amdgpu_ring_write(ring, upper_32_bits(addr));
8849 	/* discard following DWs if *cond_exec_gpu_addr==0 */
8850 	amdgpu_ring_write(ring, 0);
8851 	ret = ring->wptr & ring->buf_mask;
8852 	/* patch dummy value later */
8853 	amdgpu_ring_write(ring, 0);
8854 
8855 	return ret;
8856 }
8857 
8858 static int gfx_v10_0_ring_preempt_ib(struct amdgpu_ring *ring)
8859 {
8860 	int i, r = 0;
8861 	struct amdgpu_device *adev = ring->adev;
8862 	struct amdgpu_kiq *kiq = &adev->gfx.kiq[0];
8863 	struct amdgpu_ring *kiq_ring = &kiq->ring;
8864 	unsigned long flags;
8865 
8866 	if (!kiq->pmf || !kiq->pmf->kiq_unmap_queues)
8867 		return -EINVAL;
8868 
8869 	spin_lock_irqsave(&kiq->ring_lock, flags);
8870 
8871 	if (amdgpu_ring_alloc(kiq_ring, kiq->pmf->unmap_queues_size)) {
8872 		spin_unlock_irqrestore(&kiq->ring_lock, flags);
8873 		return -ENOMEM;
8874 	}
8875 
8876 	/* assert preemption condition */
8877 	amdgpu_ring_set_preempt_cond_exec(ring, false);
8878 
8879 	/* assert IB preemption, emit the trailing fence */
8880 	kiq->pmf->kiq_unmap_queues(kiq_ring, ring, PREEMPT_QUEUES_NO_UNMAP,
8881 				   ring->trail_fence_gpu_addr,
8882 				   ++ring->trail_seq);
8883 	amdgpu_ring_commit(kiq_ring);
8884 
8885 	spin_unlock_irqrestore(&kiq->ring_lock, flags);
8886 
8887 	/* poll the trailing fence */
8888 	for (i = 0; i < adev->usec_timeout; i++) {
8889 		if (ring->trail_seq ==
8890 		    le32_to_cpu(*(ring->trail_fence_cpu_addr)))
8891 			break;
8892 		udelay(1);
8893 	}
8894 
8895 	if (i >= adev->usec_timeout) {
8896 		r = -EINVAL;
8897 		DRM_ERROR("ring %d failed to preempt ib\n", ring->idx);
8898 	}
8899 
8900 	/* deassert preemption condition */
8901 	amdgpu_ring_set_preempt_cond_exec(ring, true);
8902 	return r;
8903 }
8904 
8905 static void gfx_v10_0_ring_emit_ce_meta(struct amdgpu_ring *ring, bool resume)
8906 {
8907 	struct amdgpu_device *adev = ring->adev;
8908 	struct v10_ce_ib_state ce_payload = {0};
8909 	uint64_t offset, ce_payload_gpu_addr;
8910 	void *ce_payload_cpu_addr;
8911 	int cnt;
8912 
8913 	cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
8914 
8915 	offset = offsetof(struct v10_gfx_meta_data, ce_payload);
8916 	ce_payload_gpu_addr = amdgpu_csa_vaddr(ring->adev) + offset;
8917 	ce_payload_cpu_addr = adev->virt.csa_cpu_addr + offset;
8918 
8919 	amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
8920 	amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
8921 				 WRITE_DATA_DST_SEL(8) |
8922 				 WR_CONFIRM) |
8923 				 WRITE_DATA_CACHE_POLICY(0));
8924 	amdgpu_ring_write(ring, lower_32_bits(ce_payload_gpu_addr));
8925 	amdgpu_ring_write(ring, upper_32_bits(ce_payload_gpu_addr));
8926 
8927 	if (resume)
8928 		amdgpu_ring_write_multiple(ring, ce_payload_cpu_addr,
8929 					   sizeof(ce_payload) >> 2);
8930 	else
8931 		amdgpu_ring_write_multiple(ring, (void *)&ce_payload,
8932 					   sizeof(ce_payload) >> 2);
8933 }
8934 
8935 static void gfx_v10_0_ring_emit_de_meta(struct amdgpu_ring *ring, bool resume)
8936 {
8937 	struct amdgpu_device *adev = ring->adev;
8938 	struct v10_de_ib_state de_payload = {0};
8939 	uint64_t offset, gds_addr, de_payload_gpu_addr;
8940 	void *de_payload_cpu_addr;
8941 	int cnt;
8942 
8943 	offset = offsetof(struct v10_gfx_meta_data, de_payload);
8944 	de_payload_gpu_addr = amdgpu_csa_vaddr(ring->adev) + offset;
8945 	de_payload_cpu_addr = adev->virt.csa_cpu_addr + offset;
8946 
8947 	gds_addr = ALIGN(amdgpu_csa_vaddr(ring->adev) +
8948 			 AMDGPU_CSA_SIZE - adev->gds.gds_size,
8949 			 PAGE_SIZE);
8950 
8951 	de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
8952 	de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
8953 
8954 	cnt = (sizeof(de_payload) >> 2) + 4 - 2;
8955 	amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
8956 	amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
8957 				 WRITE_DATA_DST_SEL(8) |
8958 				 WR_CONFIRM) |
8959 				 WRITE_DATA_CACHE_POLICY(0));
8960 	amdgpu_ring_write(ring, lower_32_bits(de_payload_gpu_addr));
8961 	amdgpu_ring_write(ring, upper_32_bits(de_payload_gpu_addr));
8962 
8963 	if (resume)
8964 		amdgpu_ring_write_multiple(ring, de_payload_cpu_addr,
8965 					   sizeof(de_payload) >> 2);
8966 	else
8967 		amdgpu_ring_write_multiple(ring, (void *)&de_payload,
8968 					   sizeof(de_payload) >> 2);
8969 }
8970 
8971 static void gfx_v10_0_ring_emit_frame_cntl(struct amdgpu_ring *ring, bool start,
8972 				    bool secure)
8973 {
8974 	uint32_t v = secure ? FRAME_TMZ : 0;
8975 
8976 	amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
8977 	amdgpu_ring_write(ring, v | FRAME_CMD(start ? 0 : 1));
8978 }
8979 
8980 static void gfx_v10_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg,
8981 				     uint32_t reg_val_offs)
8982 {
8983 	struct amdgpu_device *adev = ring->adev;
8984 
8985 	amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
8986 	amdgpu_ring_write(ring, 0 |	/* src: register*/
8987 				(5 << 8) |	/* dst: memory */
8988 				(1 << 20));	/* write confirm */
8989 	amdgpu_ring_write(ring, reg);
8990 	amdgpu_ring_write(ring, 0);
8991 	amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
8992 				reg_val_offs * 4));
8993 	amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
8994 				reg_val_offs * 4));
8995 }
8996 
8997 static void gfx_v10_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
8998 				   uint32_t val)
8999 {
9000 	uint32_t cmd = 0;
9001 
9002 	switch (ring->funcs->type) {
9003 	case AMDGPU_RING_TYPE_GFX:
9004 		cmd = WRITE_DATA_ENGINE_SEL(1) | WR_CONFIRM;
9005 		break;
9006 	case AMDGPU_RING_TYPE_KIQ:
9007 		cmd = (1 << 16); /* no inc addr */
9008 		break;
9009 	default:
9010 		cmd = WR_CONFIRM;
9011 		break;
9012 	}
9013 	amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
9014 	amdgpu_ring_write(ring, cmd);
9015 	amdgpu_ring_write(ring, reg);
9016 	amdgpu_ring_write(ring, 0);
9017 	amdgpu_ring_write(ring, val);
9018 }
9019 
9020 static void gfx_v10_0_ring_emit_reg_wait(struct amdgpu_ring *ring, uint32_t reg,
9021 					uint32_t val, uint32_t mask)
9022 {
9023 	gfx_v10_0_wait_reg_mem(ring, 0, 0, 0, reg, 0, val, mask, 0x20);
9024 }
9025 
9026 static void gfx_v10_0_ring_emit_reg_write_reg_wait(struct amdgpu_ring *ring,
9027 						   uint32_t reg0, uint32_t reg1,
9028 						   uint32_t ref, uint32_t mask)
9029 {
9030 	int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
9031 	struct amdgpu_device *adev = ring->adev;
9032 	bool fw_version_ok = false;
9033 
9034 	fw_version_ok = adev->gfx.cp_fw_write_wait;
9035 
9036 	if (fw_version_ok)
9037 		gfx_v10_0_wait_reg_mem(ring, usepfp, 0, 1, reg0, reg1,
9038 				       ref, mask, 0x20);
9039 	else
9040 		amdgpu_ring_emit_reg_write_reg_wait_helper(ring, reg0, reg1,
9041 							   ref, mask);
9042 }
9043 
9044 static void gfx_v10_0_ring_soft_recovery(struct amdgpu_ring *ring,
9045 					 unsigned int vmid)
9046 {
9047 	struct amdgpu_device *adev = ring->adev;
9048 	uint32_t value = 0;
9049 
9050 	value = REG_SET_FIELD(value, SQ_CMD, CMD, 0x03);
9051 	value = REG_SET_FIELD(value, SQ_CMD, MODE, 0x01);
9052 	value = REG_SET_FIELD(value, SQ_CMD, CHECK_VMID, 1);
9053 	value = REG_SET_FIELD(value, SQ_CMD, VM_ID, vmid);
9054 	amdgpu_gfx_rlc_enter_safe_mode(adev, 0);
9055 	WREG32_SOC15(GC, 0, mmSQ_CMD, value);
9056 	amdgpu_gfx_rlc_exit_safe_mode(adev, 0);
9057 }
9058 
9059 static void
9060 gfx_v10_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
9061 				      uint32_t me, uint32_t pipe,
9062 				      enum amdgpu_interrupt_state state)
9063 {
9064 	uint32_t cp_int_cntl, cp_int_cntl_reg;
9065 
9066 	if (!me) {
9067 		switch (pipe) {
9068 		case 0:
9069 			cp_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0);
9070 			break;
9071 		case 1:
9072 			cp_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING1);
9073 			break;
9074 		default:
9075 			DRM_DEBUG("invalid pipe %d\n", pipe);
9076 			return;
9077 		}
9078 	} else {
9079 		DRM_DEBUG("invalid me %d\n", me);
9080 		return;
9081 	}
9082 
9083 	switch (state) {
9084 	case AMDGPU_IRQ_STATE_DISABLE:
9085 		cp_int_cntl = RREG32_SOC15_IP(GC, cp_int_cntl_reg);
9086 		cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
9087 					    TIME_STAMP_INT_ENABLE, 0);
9088 		WREG32_SOC15_IP(GC, cp_int_cntl_reg, cp_int_cntl);
9089 		break;
9090 	case AMDGPU_IRQ_STATE_ENABLE:
9091 		cp_int_cntl = RREG32_SOC15_IP(GC, cp_int_cntl_reg);
9092 		cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
9093 					    TIME_STAMP_INT_ENABLE, 1);
9094 		WREG32_SOC15_IP(GC, cp_int_cntl_reg, cp_int_cntl);
9095 		break;
9096 	default:
9097 		break;
9098 	}
9099 }
9100 
9101 static void gfx_v10_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
9102 						     int me, int pipe,
9103 						     enum amdgpu_interrupt_state state)
9104 {
9105 	u32 mec_int_cntl, mec_int_cntl_reg;
9106 
9107 	/*
9108 	 * amdgpu controls only the first MEC. That's why this function only
9109 	 * handles the setting of interrupts for this specific MEC. All other
9110 	 * pipes' interrupts are set by amdkfd.
9111 	 */
9112 
9113 	if (me == 1) {
9114 		switch (pipe) {
9115 		case 0:
9116 			mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
9117 			break;
9118 		case 1:
9119 			mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE1_INT_CNTL);
9120 			break;
9121 		case 2:
9122 			mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL);
9123 			break;
9124 		case 3:
9125 			mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE3_INT_CNTL);
9126 			break;
9127 		default:
9128 			DRM_DEBUG("invalid pipe %d\n", pipe);
9129 			return;
9130 		}
9131 	} else {
9132 		DRM_DEBUG("invalid me %d\n", me);
9133 		return;
9134 	}
9135 
9136 	switch (state) {
9137 	case AMDGPU_IRQ_STATE_DISABLE:
9138 		mec_int_cntl = RREG32_SOC15_IP(GC, mec_int_cntl_reg);
9139 		mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
9140 					     TIME_STAMP_INT_ENABLE, 0);
9141 		WREG32_SOC15_IP(GC, mec_int_cntl_reg, mec_int_cntl);
9142 		break;
9143 	case AMDGPU_IRQ_STATE_ENABLE:
9144 		mec_int_cntl = RREG32_SOC15_IP(GC, mec_int_cntl_reg);
9145 		mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
9146 					     TIME_STAMP_INT_ENABLE, 1);
9147 		WREG32_SOC15_IP(GC, mec_int_cntl_reg, mec_int_cntl);
9148 		break;
9149 	default:
9150 		break;
9151 	}
9152 }
9153 
9154 static int gfx_v10_0_set_eop_interrupt_state(struct amdgpu_device *adev,
9155 					    struct amdgpu_irq_src *src,
9156 					    unsigned int type,
9157 					    enum amdgpu_interrupt_state state)
9158 {
9159 	switch (type) {
9160 	case AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP:
9161 		gfx_v10_0_set_gfx_eop_interrupt_state(adev, 0, 0, state);
9162 		break;
9163 	case AMDGPU_CP_IRQ_GFX_ME0_PIPE1_EOP:
9164 		gfx_v10_0_set_gfx_eop_interrupt_state(adev, 0, 1, state);
9165 		break;
9166 	case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
9167 		gfx_v10_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
9168 		break;
9169 	case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
9170 		gfx_v10_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
9171 		break;
9172 	case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
9173 		gfx_v10_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
9174 		break;
9175 	case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
9176 		gfx_v10_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
9177 		break;
9178 	case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
9179 		gfx_v10_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
9180 		break;
9181 	case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
9182 		gfx_v10_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
9183 		break;
9184 	case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
9185 		gfx_v10_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
9186 		break;
9187 	case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
9188 		gfx_v10_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
9189 		break;
9190 	default:
9191 		break;
9192 	}
9193 	return 0;
9194 }
9195 
9196 static int gfx_v10_0_eop_irq(struct amdgpu_device *adev,
9197 			     struct amdgpu_irq_src *source,
9198 			     struct amdgpu_iv_entry *entry)
9199 {
9200 	int i;
9201 	u8 me_id, pipe_id, queue_id;
9202 	struct amdgpu_ring *ring;
9203 
9204 	DRM_DEBUG("IH: CP EOP\n");
9205 
9206 	me_id = (entry->ring_id & 0x0c) >> 2;
9207 	pipe_id = (entry->ring_id & 0x03) >> 0;
9208 	queue_id = (entry->ring_id & 0x70) >> 4;
9209 
9210 	switch (me_id) {
9211 	case 0:
9212 		if (pipe_id == 0)
9213 			amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
9214 		else
9215 			amdgpu_fence_process(&adev->gfx.gfx_ring[1]);
9216 		break;
9217 	case 1:
9218 	case 2:
9219 		for (i = 0; i < adev->gfx.num_compute_rings; i++) {
9220 			ring = &adev->gfx.compute_ring[i];
9221 			/* Per-queue interrupt is supported for MEC starting from VI.
9222 			 * The interrupt can only be enabled/disabled per pipe instead
9223 			 * of per queue.
9224 			 */
9225 			if ((ring->me == me_id) &&
9226 			    (ring->pipe == pipe_id) &&
9227 			    (ring->queue == queue_id))
9228 				amdgpu_fence_process(ring);
9229 		}
9230 		break;
9231 	}
9232 
9233 	return 0;
9234 }
9235 
9236 static int gfx_v10_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
9237 					      struct amdgpu_irq_src *source,
9238 					      unsigned int type,
9239 					      enum amdgpu_interrupt_state state)
9240 {
9241 	u32 cp_int_cntl_reg, cp_int_cntl;
9242 	int i, j;
9243 
9244 	switch (state) {
9245 	case AMDGPU_IRQ_STATE_DISABLE:
9246 	case AMDGPU_IRQ_STATE_ENABLE:
9247 		for (i = 0; i < adev->gfx.me.num_me; i++) {
9248 			for (j = 0; j < adev->gfx.me.num_pipe_per_me; j++) {
9249 				cp_int_cntl_reg = gfx_v10_0_get_cpg_int_cntl(adev, i, j);
9250 
9251 				if (cp_int_cntl_reg) {
9252 					cp_int_cntl = RREG32_SOC15_IP(GC, cp_int_cntl_reg);
9253 					cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
9254 								    PRIV_REG_INT_ENABLE,
9255 								    state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
9256 					WREG32_SOC15_IP(GC, cp_int_cntl_reg, cp_int_cntl);
9257 				}
9258 			}
9259 		}
9260 		for (i = 0; i < adev->gfx.mec.num_mec; i++) {
9261 			for (j = 0; j < adev->gfx.mec.num_pipe_per_mec; j++) {
9262 				/* MECs start at 1 */
9263 				cp_int_cntl_reg = gfx_v10_0_get_cpc_int_cntl(adev, i + 1, j);
9264 
9265 				if (cp_int_cntl_reg) {
9266 					cp_int_cntl = RREG32_SOC15_IP(GC, cp_int_cntl_reg);
9267 					cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_ME1_PIPE0_INT_CNTL,
9268 								    PRIV_REG_INT_ENABLE,
9269 								    state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
9270 					WREG32_SOC15_IP(GC, cp_int_cntl_reg, cp_int_cntl);
9271 				}
9272 			}
9273 		}
9274 		break;
9275 	default:
9276 		break;
9277 	}
9278 
9279 	return 0;
9280 }
9281 
9282 static int gfx_v10_0_set_bad_op_fault_state(struct amdgpu_device *adev,
9283 					    struct amdgpu_irq_src *source,
9284 					    unsigned type,
9285 					    enum amdgpu_interrupt_state state)
9286 {
9287 	u32 cp_int_cntl_reg, cp_int_cntl;
9288 	int i, j;
9289 
9290 	switch (state) {
9291 	case AMDGPU_IRQ_STATE_DISABLE:
9292 	case AMDGPU_IRQ_STATE_ENABLE:
9293 		for (i = 0; i < adev->gfx.me.num_me; i++) {
9294 			for (j = 0; j < adev->gfx.me.num_pipe_per_me; j++) {
9295 				cp_int_cntl_reg = gfx_v10_0_get_cpg_int_cntl(adev, i, j);
9296 
9297 				if (cp_int_cntl_reg) {
9298 					cp_int_cntl = RREG32_SOC15_IP(GC, cp_int_cntl_reg);
9299 					cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
9300 								    OPCODE_ERROR_INT_ENABLE,
9301 								    state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
9302 					WREG32_SOC15_IP(GC, cp_int_cntl_reg, cp_int_cntl);
9303 				}
9304 			}
9305 		}
9306 		for (i = 0; i < adev->gfx.mec.num_mec; i++) {
9307 			for (j = 0; j < adev->gfx.mec.num_pipe_per_mec; j++) {
9308 				/* MECs start at 1 */
9309 				cp_int_cntl_reg = gfx_v10_0_get_cpc_int_cntl(adev, i + 1, j);
9310 
9311 				if (cp_int_cntl_reg) {
9312 					cp_int_cntl = RREG32_SOC15_IP(GC, cp_int_cntl_reg);
9313 					cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_ME1_PIPE0_INT_CNTL,
9314 								    OPCODE_ERROR_INT_ENABLE,
9315 								    state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
9316 					WREG32_SOC15_IP(GC, cp_int_cntl_reg, cp_int_cntl);
9317 				}
9318 			}
9319 		}
9320 		break;
9321 	default:
9322 		break;
9323 	}
9324 	return 0;
9325 }
9326 
9327 static int gfx_v10_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
9328 					       struct amdgpu_irq_src *source,
9329 					       unsigned int type,
9330 					       enum amdgpu_interrupt_state state)
9331 {
9332 	u32 cp_int_cntl_reg, cp_int_cntl;
9333 	int i, j;
9334 
9335 	switch (state) {
9336 	case AMDGPU_IRQ_STATE_DISABLE:
9337 	case AMDGPU_IRQ_STATE_ENABLE:
9338 		for (i = 0; i < adev->gfx.me.num_me; i++) {
9339 			for (j = 0; j < adev->gfx.me.num_pipe_per_me; j++) {
9340 				cp_int_cntl_reg = gfx_v10_0_get_cpg_int_cntl(adev, i, j);
9341 
9342 				if (cp_int_cntl_reg) {
9343 					cp_int_cntl = RREG32_SOC15_IP(GC, cp_int_cntl_reg);
9344 					cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
9345 								    PRIV_INSTR_INT_ENABLE,
9346 								    state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
9347 					WREG32_SOC15_IP(GC, cp_int_cntl_reg, cp_int_cntl);
9348 				}
9349 			}
9350 		}
9351 		break;
9352 	default:
9353 		break;
9354 	}
9355 
9356 	return 0;
9357 }
9358 
9359 static void gfx_v10_0_handle_priv_fault(struct amdgpu_device *adev,
9360 					struct amdgpu_iv_entry *entry)
9361 {
9362 	u8 me_id, pipe_id, queue_id;
9363 	struct amdgpu_ring *ring;
9364 	int i;
9365 
9366 	me_id = (entry->ring_id & 0x0c) >> 2;
9367 	pipe_id = (entry->ring_id & 0x03) >> 0;
9368 	queue_id = (entry->ring_id & 0x70) >> 4;
9369 
9370 	switch (me_id) {
9371 	case 0:
9372 		for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
9373 			ring = &adev->gfx.gfx_ring[i];
9374 			if (ring->me == me_id && ring->pipe == pipe_id &&
9375 			    ring->queue == queue_id)
9376 				drm_sched_fault(&ring->sched);
9377 		}
9378 		break;
9379 	case 1:
9380 	case 2:
9381 		for (i = 0; i < adev->gfx.num_compute_rings; i++) {
9382 			ring = &adev->gfx.compute_ring[i];
9383 			if (ring->me == me_id && ring->pipe == pipe_id &&
9384 			    ring->queue == queue_id)
9385 				drm_sched_fault(&ring->sched);
9386 		}
9387 		break;
9388 	default:
9389 		BUG();
9390 	}
9391 }
9392 
9393 static int gfx_v10_0_priv_reg_irq(struct amdgpu_device *adev,
9394 				  struct amdgpu_irq_src *source,
9395 				  struct amdgpu_iv_entry *entry)
9396 {
9397 	DRM_ERROR("Illegal register access in command stream\n");
9398 	gfx_v10_0_handle_priv_fault(adev, entry);
9399 	return 0;
9400 }
9401 
9402 static int gfx_v10_0_bad_op_irq(struct amdgpu_device *adev,
9403 				struct amdgpu_irq_src *source,
9404 				struct amdgpu_iv_entry *entry)
9405 {
9406 	DRM_ERROR("Illegal opcode in command stream \n");
9407 	gfx_v10_0_handle_priv_fault(adev, entry);
9408 	return 0;
9409 }
9410 
9411 static int gfx_v10_0_priv_inst_irq(struct amdgpu_device *adev,
9412 				   struct amdgpu_irq_src *source,
9413 				   struct amdgpu_iv_entry *entry)
9414 {
9415 	DRM_ERROR("Illegal instruction in command stream\n");
9416 	gfx_v10_0_handle_priv_fault(adev, entry);
9417 	return 0;
9418 }
9419 
9420 static int gfx_v10_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
9421 					     struct amdgpu_irq_src *src,
9422 					     unsigned int type,
9423 					     enum amdgpu_interrupt_state state)
9424 {
9425 	uint32_t tmp, target;
9426 	struct amdgpu_ring *ring = &(adev->gfx.kiq[0].ring);
9427 
9428 	if (ring->me == 1)
9429 		target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
9430 	else
9431 		target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
9432 	target += ring->pipe;
9433 
9434 	switch (type) {
9435 	case AMDGPU_CP_KIQ_IRQ_DRIVER0:
9436 		if (state == AMDGPU_IRQ_STATE_DISABLE) {
9437 			tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
9438 			tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
9439 					    GENERIC2_INT_ENABLE, 0);
9440 			WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
9441 
9442 			tmp = RREG32_SOC15_IP(GC, target);
9443 			tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
9444 					    GENERIC2_INT_ENABLE, 0);
9445 			WREG32_SOC15_IP(GC, target, tmp);
9446 		} else {
9447 			tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
9448 			tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
9449 					    GENERIC2_INT_ENABLE, 1);
9450 			WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
9451 
9452 			tmp = RREG32_SOC15_IP(GC, target);
9453 			tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
9454 					    GENERIC2_INT_ENABLE, 1);
9455 			WREG32_SOC15_IP(GC, target, tmp);
9456 		}
9457 		break;
9458 	default:
9459 		BUG(); /* kiq only support GENERIC2_INT now */
9460 		break;
9461 	}
9462 	return 0;
9463 }
9464 
9465 static int gfx_v10_0_kiq_irq(struct amdgpu_device *adev,
9466 			     struct amdgpu_irq_src *source,
9467 			     struct amdgpu_iv_entry *entry)
9468 {
9469 	u8 me_id, pipe_id, queue_id;
9470 	struct amdgpu_ring *ring = &(adev->gfx.kiq[0].ring);
9471 
9472 	me_id = (entry->ring_id & 0x0c) >> 2;
9473 	pipe_id = (entry->ring_id & 0x03) >> 0;
9474 	queue_id = (entry->ring_id & 0x70) >> 4;
9475 	DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
9476 		   me_id, pipe_id, queue_id);
9477 
9478 	amdgpu_fence_process(ring);
9479 	return 0;
9480 }
9481 
9482 static void gfx_v10_0_emit_mem_sync(struct amdgpu_ring *ring)
9483 {
9484 	const unsigned int gcr_cntl =
9485 			PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_INV(1) |
9486 			PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_WB(1) |
9487 			PACKET3_ACQUIRE_MEM_GCR_CNTL_GLM_INV(1) |
9488 			PACKET3_ACQUIRE_MEM_GCR_CNTL_GLM_WB(1) |
9489 			PACKET3_ACQUIRE_MEM_GCR_CNTL_GL1_INV(1) |
9490 			PACKET3_ACQUIRE_MEM_GCR_CNTL_GLV_INV(1) |
9491 			PACKET3_ACQUIRE_MEM_GCR_CNTL_GLK_INV(1) |
9492 			PACKET3_ACQUIRE_MEM_GCR_CNTL_GLI_INV(1);
9493 
9494 	/* ACQUIRE_MEM - make one or more surfaces valid for use by the subsequent operations */
9495 	amdgpu_ring_write(ring, PACKET3(PACKET3_ACQUIRE_MEM, 6));
9496 	amdgpu_ring_write(ring, 0); /* CP_COHER_CNTL */
9497 	amdgpu_ring_write(ring, 0xffffffff);  /* CP_COHER_SIZE */
9498 	amdgpu_ring_write(ring, 0xffffff);  /* CP_COHER_SIZE_HI */
9499 	amdgpu_ring_write(ring, 0); /* CP_COHER_BASE */
9500 	amdgpu_ring_write(ring, 0);  /* CP_COHER_BASE_HI */
9501 	amdgpu_ring_write(ring, 0x0000000A); /* POLL_INTERVAL */
9502 	amdgpu_ring_write(ring, gcr_cntl); /* GCR_CNTL */
9503 }
9504 
9505 static void gfx_v10_ring_insert_nop(struct amdgpu_ring *ring, uint32_t num_nop)
9506 {
9507 	/* Header itself is a NOP packet */
9508 	if (num_nop == 1) {
9509 		amdgpu_ring_write(ring, ring->funcs->nop);
9510 		return;
9511 	}
9512 
9513 	/* Max HW optimization till 0x3ffe, followed by remaining one NOP at a time*/
9514 	amdgpu_ring_write(ring, PACKET3(PACKET3_NOP, min(num_nop - 2, 0x3ffe)));
9515 
9516 	/* Header is at index 0, followed by num_nops - 1 NOP packet's */
9517 	amdgpu_ring_insert_nop(ring, num_nop - 1);
9518 }
9519 
9520 static int gfx_v10_0_reset_kgq(struct amdgpu_ring *ring, unsigned int vmid)
9521 {
9522 	struct amdgpu_device *adev = ring->adev;
9523 	struct amdgpu_kiq *kiq = &adev->gfx.kiq[0];
9524 	struct amdgpu_ring *kiq_ring = &kiq->ring;
9525 	unsigned long flags;
9526 	u32 tmp;
9527 	u64 addr;
9528 	int r;
9529 
9530 	if (amdgpu_sriov_vf(adev))
9531 		return -EINVAL;
9532 
9533 	if (!kiq->pmf || !kiq->pmf->kiq_unmap_queues)
9534 		return -EINVAL;
9535 
9536 	spin_lock_irqsave(&kiq->ring_lock, flags);
9537 
9538 	if (amdgpu_ring_alloc(kiq_ring, 5 + 7 + 7 + kiq->pmf->map_queues_size)) {
9539 		spin_unlock_irqrestore(&kiq->ring_lock, flags);
9540 		return -ENOMEM;
9541 	}
9542 
9543 	addr = amdgpu_bo_gpu_offset(ring->mqd_obj) +
9544 		offsetof(struct v10_gfx_mqd, cp_gfx_hqd_active);
9545 	tmp = REG_SET_FIELD(0, CP_VMID_RESET, RESET_REQUEST, 1 << vmid);
9546 	if (ring->pipe == 0)
9547 		tmp = REG_SET_FIELD(tmp, CP_VMID_RESET, PIPE0_QUEUES, 1 << ring->queue);
9548 	else
9549 		tmp = REG_SET_FIELD(tmp, CP_VMID_RESET, PIPE1_QUEUES, 1 << ring->queue);
9550 
9551 	gfx_v10_0_ring_emit_wreg(kiq_ring,
9552 				 SOC15_REG_OFFSET(GC, 0, mmCP_VMID_RESET), tmp);
9553 	gfx_v10_0_wait_reg_mem(kiq_ring, 0, 1, 0,
9554 			       lower_32_bits(addr), upper_32_bits(addr),
9555 			       0, 1, 0x20);
9556 	gfx_v10_0_ring_emit_reg_wait(kiq_ring,
9557 				     SOC15_REG_OFFSET(GC, 0, mmCP_VMID_RESET), 0, 0xffffffff);
9558 	kiq->pmf->kiq_map_queues(kiq_ring, ring);
9559 	amdgpu_ring_commit(kiq_ring);
9560 
9561 	spin_unlock_irqrestore(&kiq->ring_lock, flags);
9562 
9563 	r = amdgpu_ring_test_ring(kiq_ring);
9564 	if (r)
9565 		return r;
9566 
9567 	r = amdgpu_bo_reserve(ring->mqd_obj, false);
9568 	if (unlikely(r != 0)) {
9569 		DRM_ERROR("fail to resv mqd_obj\n");
9570 		return r;
9571 	}
9572 	r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
9573 	if (!r) {
9574 		r = gfx_v10_0_kgq_init_queue(ring, true);
9575 		amdgpu_bo_kunmap(ring->mqd_obj);
9576 		ring->mqd_ptr = NULL;
9577 	}
9578 	amdgpu_bo_unreserve(ring->mqd_obj);
9579 	if (r) {
9580 		DRM_ERROR("fail to unresv mqd_obj\n");
9581 		return r;
9582 	}
9583 
9584 	return amdgpu_ring_test_ring(ring);
9585 }
9586 
9587 static int gfx_v10_0_reset_kcq(struct amdgpu_ring *ring,
9588 			       unsigned int vmid)
9589 {
9590 	struct amdgpu_device *adev = ring->adev;
9591 	struct amdgpu_kiq *kiq = &adev->gfx.kiq[0];
9592 	struct amdgpu_ring *kiq_ring = &kiq->ring;
9593 	unsigned long flags;
9594 	int i, r;
9595 
9596 	if (amdgpu_sriov_vf(adev))
9597 		return -EINVAL;
9598 
9599 	if (!kiq->pmf || !kiq->pmf->kiq_unmap_queues)
9600 		return -EINVAL;
9601 
9602 	spin_lock_irqsave(&kiq->ring_lock, flags);
9603 
9604 	if (amdgpu_ring_alloc(kiq_ring, kiq->pmf->unmap_queues_size)) {
9605 		spin_unlock_irqrestore(&kiq->ring_lock, flags);
9606 		return -ENOMEM;
9607 	}
9608 
9609 	kiq->pmf->kiq_unmap_queues(kiq_ring, ring, RESET_QUEUES,
9610 				   0, 0);
9611 	amdgpu_ring_commit(kiq_ring);
9612 	spin_unlock_irqrestore(&kiq->ring_lock, flags);
9613 
9614 	r = amdgpu_ring_test_ring(kiq_ring);
9615 	if (r)
9616 		return r;
9617 
9618 	/* make sure dequeue is complete*/
9619 	amdgpu_gfx_rlc_enter_safe_mode(adev, 0);
9620 	mutex_lock(&adev->srbm_mutex);
9621 	nv_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
9622 	for (i = 0; i < adev->usec_timeout; i++) {
9623 		if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
9624 			break;
9625 		udelay(1);
9626 	}
9627 	if (i >= adev->usec_timeout)
9628 		r = -ETIMEDOUT;
9629 	nv_grbm_select(adev, 0, 0, 0, 0);
9630 	mutex_unlock(&adev->srbm_mutex);
9631 	amdgpu_gfx_rlc_exit_safe_mode(adev, 0);
9632 	if (r) {
9633 		dev_err(adev->dev, "fail to wait on hqd deactivate\n");
9634 		return r;
9635 	}
9636 
9637 	r = amdgpu_bo_reserve(ring->mqd_obj, false);
9638 	if (unlikely(r != 0)) {
9639 		dev_err(adev->dev, "fail to resv mqd_obj\n");
9640 		return r;
9641 	}
9642 	r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
9643 	if (!r) {
9644 		r = gfx_v10_0_kcq_init_queue(ring, true);
9645 		amdgpu_bo_kunmap(ring->mqd_obj);
9646 		ring->mqd_ptr = NULL;
9647 	}
9648 	amdgpu_bo_unreserve(ring->mqd_obj);
9649 	if (r) {
9650 		dev_err(adev->dev, "fail to unresv mqd_obj\n");
9651 		return r;
9652 	}
9653 
9654 	spin_lock_irqsave(&kiq->ring_lock, flags);
9655 	if (amdgpu_ring_alloc(kiq_ring, kiq->pmf->map_queues_size)) {
9656 		spin_unlock_irqrestore(&kiq->ring_lock, flags);
9657 		return -ENOMEM;
9658 	}
9659 	kiq->pmf->kiq_map_queues(kiq_ring, ring);
9660 	amdgpu_ring_commit(kiq_ring);
9661 	spin_unlock_irqrestore(&kiq->ring_lock, flags);
9662 
9663 	r = amdgpu_ring_test_ring(kiq_ring);
9664 	if (r)
9665 		return r;
9666 
9667 	return amdgpu_ring_test_ring(ring);
9668 }
9669 
9670 static void gfx_v10_ip_print(struct amdgpu_ip_block *ip_block, struct drm_printer *p)
9671 {
9672 	struct amdgpu_device *adev = ip_block->adev;
9673 	uint32_t i, j, k, reg, index = 0;
9674 	uint32_t reg_count = ARRAY_SIZE(gc_reg_list_10_1);
9675 
9676 	if (!adev->gfx.ip_dump_core)
9677 		return;
9678 
9679 	for (i = 0; i < reg_count; i++)
9680 		drm_printf(p, "%-50s \t 0x%08x\n",
9681 			   gc_reg_list_10_1[i].reg_name,
9682 			   adev->gfx.ip_dump_core[i]);
9683 
9684 	/* print compute queue registers for all instances */
9685 	if (!adev->gfx.ip_dump_compute_queues)
9686 		return;
9687 
9688 	reg_count = ARRAY_SIZE(gc_cp_reg_list_10);
9689 	drm_printf(p, "\nnum_mec: %d num_pipe: %d num_queue: %d\n",
9690 		   adev->gfx.mec.num_mec,
9691 		   adev->gfx.mec.num_pipe_per_mec,
9692 		   adev->gfx.mec.num_queue_per_pipe);
9693 
9694 	for (i = 0; i < adev->gfx.mec.num_mec; i++) {
9695 		for (j = 0; j < adev->gfx.mec.num_pipe_per_mec; j++) {
9696 			for (k = 0; k < adev->gfx.mec.num_queue_per_pipe; k++) {
9697 				drm_printf(p, "\nmec %d, pipe %d, queue %d\n", i, j, k);
9698 				for (reg = 0; reg < reg_count; reg++) {
9699 					drm_printf(p, "%-50s \t 0x%08x\n",
9700 						   gc_cp_reg_list_10[reg].reg_name,
9701 						   adev->gfx.ip_dump_compute_queues[index + reg]);
9702 				}
9703 				index += reg_count;
9704 			}
9705 		}
9706 	}
9707 
9708 	/* print gfx queue registers for all instances */
9709 	if (!adev->gfx.ip_dump_gfx_queues)
9710 		return;
9711 
9712 	index = 0;
9713 	reg_count = ARRAY_SIZE(gc_gfx_queue_reg_list_10);
9714 	drm_printf(p, "\nnum_me: %d num_pipe: %d num_queue: %d\n",
9715 		   adev->gfx.me.num_me,
9716 		   adev->gfx.me.num_pipe_per_me,
9717 		   adev->gfx.me.num_queue_per_pipe);
9718 
9719 	for (i = 0; i < adev->gfx.me.num_me; i++) {
9720 		for (j = 0; j < adev->gfx.me.num_pipe_per_me; j++) {
9721 			for (k = 0; k < adev->gfx.me.num_queue_per_pipe; k++) {
9722 				drm_printf(p, "\nme %d, pipe %d, queue %d\n", i, j, k);
9723 				for (reg = 0; reg < reg_count; reg++) {
9724 					drm_printf(p, "%-50s \t 0x%08x\n",
9725 						   gc_gfx_queue_reg_list_10[reg].reg_name,
9726 						   adev->gfx.ip_dump_gfx_queues[index + reg]);
9727 				}
9728 				index += reg_count;
9729 			}
9730 		}
9731 	}
9732 }
9733 
9734 static void gfx_v10_ip_dump(struct amdgpu_ip_block *ip_block)
9735 {
9736 	struct amdgpu_device *adev = ip_block->adev;
9737 	uint32_t i, j, k, reg, index = 0;
9738 	uint32_t reg_count = ARRAY_SIZE(gc_reg_list_10_1);
9739 
9740 	if (!adev->gfx.ip_dump_core)
9741 		return;
9742 
9743 	amdgpu_gfx_off_ctrl(adev, false);
9744 	for (i = 0; i < reg_count; i++)
9745 		adev->gfx.ip_dump_core[i] = RREG32(SOC15_REG_ENTRY_OFFSET(gc_reg_list_10_1[i]));
9746 	amdgpu_gfx_off_ctrl(adev, true);
9747 
9748 	/* dump compute queue registers for all instances */
9749 	if (!adev->gfx.ip_dump_compute_queues)
9750 		return;
9751 
9752 	reg_count = ARRAY_SIZE(gc_cp_reg_list_10);
9753 	amdgpu_gfx_off_ctrl(adev, false);
9754 	mutex_lock(&adev->srbm_mutex);
9755 	for (i = 0; i < adev->gfx.mec.num_mec; i++) {
9756 		for (j = 0; j < adev->gfx.mec.num_pipe_per_mec; j++) {
9757 			for (k = 0; k < adev->gfx.mec.num_queue_per_pipe; k++) {
9758 				/* ME0 is for GFX so start from 1 for CP */
9759 				nv_grbm_select(adev, adev->gfx.me.num_me + i, j, k, 0);
9760 
9761 				for (reg = 0; reg < reg_count; reg++) {
9762 					adev->gfx.ip_dump_compute_queues[index + reg] =
9763 						RREG32(SOC15_REG_ENTRY_OFFSET(
9764 							gc_cp_reg_list_10[reg]));
9765 				}
9766 				index += reg_count;
9767 			}
9768 		}
9769 	}
9770 	nv_grbm_select(adev, 0, 0, 0, 0);
9771 	mutex_unlock(&adev->srbm_mutex);
9772 	amdgpu_gfx_off_ctrl(adev, true);
9773 
9774 	/* dump gfx queue registers for all instances */
9775 	if (!adev->gfx.ip_dump_gfx_queues)
9776 		return;
9777 
9778 	index = 0;
9779 	reg_count = ARRAY_SIZE(gc_gfx_queue_reg_list_10);
9780 	amdgpu_gfx_off_ctrl(adev, false);
9781 	mutex_lock(&adev->srbm_mutex);
9782 	for (i = 0; i < adev->gfx.me.num_me; i++) {
9783 		for (j = 0; j < adev->gfx.me.num_pipe_per_me; j++) {
9784 			for (k = 0; k < adev->gfx.me.num_queue_per_pipe; k++) {
9785 				nv_grbm_select(adev, i, j, k, 0);
9786 
9787 				for (reg = 0; reg < reg_count; reg++) {
9788 					adev->gfx.ip_dump_gfx_queues[index + reg] =
9789 						RREG32(SOC15_REG_ENTRY_OFFSET(
9790 							gc_gfx_queue_reg_list_10[reg]));
9791 				}
9792 				index += reg_count;
9793 			}
9794 		}
9795 	}
9796 	nv_grbm_select(adev, 0, 0, 0, 0);
9797 	mutex_unlock(&adev->srbm_mutex);
9798 	amdgpu_gfx_off_ctrl(adev, true);
9799 }
9800 
9801 static void gfx_v10_0_ring_emit_cleaner_shader(struct amdgpu_ring *ring)
9802 {
9803 	/* Emit the cleaner shader */
9804 	amdgpu_ring_write(ring, PACKET3(PACKET3_RUN_CLEANER_SHADER, 0));
9805 	amdgpu_ring_write(ring, 0);  /* RESERVED field, programmed to zero */
9806 }
9807 
9808 static void gfx_v10_0_ring_begin_use(struct amdgpu_ring *ring)
9809 {
9810 	amdgpu_gfx_profile_ring_begin_use(ring);
9811 
9812 	amdgpu_gfx_enforce_isolation_ring_begin_use(ring);
9813 }
9814 
9815 static void gfx_v10_0_ring_end_use(struct amdgpu_ring *ring)
9816 {
9817 	amdgpu_gfx_profile_ring_end_use(ring);
9818 
9819 	amdgpu_gfx_enforce_isolation_ring_end_use(ring);
9820 }
9821 
9822 static const struct amd_ip_funcs gfx_v10_0_ip_funcs = {
9823 	.name = "gfx_v10_0",
9824 	.early_init = gfx_v10_0_early_init,
9825 	.late_init = gfx_v10_0_late_init,
9826 	.sw_init = gfx_v10_0_sw_init,
9827 	.sw_fini = gfx_v10_0_sw_fini,
9828 	.hw_init = gfx_v10_0_hw_init,
9829 	.hw_fini = gfx_v10_0_hw_fini,
9830 	.suspend = gfx_v10_0_suspend,
9831 	.resume = gfx_v10_0_resume,
9832 	.is_idle = gfx_v10_0_is_idle,
9833 	.wait_for_idle = gfx_v10_0_wait_for_idle,
9834 	.soft_reset = gfx_v10_0_soft_reset,
9835 	.set_clockgating_state = gfx_v10_0_set_clockgating_state,
9836 	.set_powergating_state = gfx_v10_0_set_powergating_state,
9837 	.get_clockgating_state = gfx_v10_0_get_clockgating_state,
9838 	.dump_ip_state = gfx_v10_ip_dump,
9839 	.print_ip_state = gfx_v10_ip_print,
9840 };
9841 
9842 static const struct amdgpu_ring_funcs gfx_v10_0_ring_funcs_gfx = {
9843 	.type = AMDGPU_RING_TYPE_GFX,
9844 	.align_mask = 0xff,
9845 	.nop = PACKET3(PACKET3_NOP, 0x3FFF),
9846 	.support_64bit_ptrs = true,
9847 	.secure_submission_supported = true,
9848 	.get_rptr = gfx_v10_0_ring_get_rptr_gfx,
9849 	.get_wptr = gfx_v10_0_ring_get_wptr_gfx,
9850 	.set_wptr = gfx_v10_0_ring_set_wptr_gfx,
9851 	.emit_frame_size = /* totally 242 maximum if 16 IBs */
9852 		5 + /* COND_EXEC */
9853 		7 + /* PIPELINE_SYNC */
9854 		SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
9855 		SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
9856 		4 + /* VM_FLUSH */
9857 		8 + /* FENCE for VM_FLUSH */
9858 		20 + /* GDS switch */
9859 		4 + /* double SWITCH_BUFFER,
9860 		     * the first COND_EXEC jump to the place
9861 		     * just prior to this double SWITCH_BUFFER
9862 		     */
9863 		5 + /* COND_EXEC */
9864 		7 + /* HDP_flush */
9865 		4 + /* VGT_flush */
9866 		14 + /*	CE_META */
9867 		31 + /*	DE_META */
9868 		3 + /* CNTX_CTRL */
9869 		5 + /* HDP_INVL */
9870 		8 + 8 + /* FENCE x2 */
9871 		2 + /* SWITCH_BUFFER */
9872 		8 + /* gfx_v10_0_emit_mem_sync */
9873 		2, /* gfx_v10_0_ring_emit_cleaner_shader */
9874 	.emit_ib_size =	4, /* gfx_v10_0_ring_emit_ib_gfx */
9875 	.emit_ib = gfx_v10_0_ring_emit_ib_gfx,
9876 	.emit_fence = gfx_v10_0_ring_emit_fence,
9877 	.emit_pipeline_sync = gfx_v10_0_ring_emit_pipeline_sync,
9878 	.emit_vm_flush = gfx_v10_0_ring_emit_vm_flush,
9879 	.emit_gds_switch = gfx_v10_0_ring_emit_gds_switch,
9880 	.emit_hdp_flush = gfx_v10_0_ring_emit_hdp_flush,
9881 	.test_ring = gfx_v10_0_ring_test_ring,
9882 	.test_ib = gfx_v10_0_ring_test_ib,
9883 	.insert_nop = gfx_v10_ring_insert_nop,
9884 	.pad_ib = amdgpu_ring_generic_pad_ib,
9885 	.emit_switch_buffer = gfx_v10_0_ring_emit_sb,
9886 	.emit_cntxcntl = gfx_v10_0_ring_emit_cntxcntl,
9887 	.init_cond_exec = gfx_v10_0_ring_emit_init_cond_exec,
9888 	.preempt_ib = gfx_v10_0_ring_preempt_ib,
9889 	.emit_frame_cntl = gfx_v10_0_ring_emit_frame_cntl,
9890 	.emit_wreg = gfx_v10_0_ring_emit_wreg,
9891 	.emit_reg_wait = gfx_v10_0_ring_emit_reg_wait,
9892 	.emit_reg_write_reg_wait = gfx_v10_0_ring_emit_reg_write_reg_wait,
9893 	.soft_recovery = gfx_v10_0_ring_soft_recovery,
9894 	.emit_mem_sync = gfx_v10_0_emit_mem_sync,
9895 	.reset = gfx_v10_0_reset_kgq,
9896 	.emit_cleaner_shader = gfx_v10_0_ring_emit_cleaner_shader,
9897 	.begin_use = gfx_v10_0_ring_begin_use,
9898 	.end_use = gfx_v10_0_ring_end_use,
9899 };
9900 
9901 static const struct amdgpu_ring_funcs gfx_v10_0_ring_funcs_compute = {
9902 	.type = AMDGPU_RING_TYPE_COMPUTE,
9903 	.align_mask = 0xff,
9904 	.nop = PACKET3(PACKET3_NOP, 0x3FFF),
9905 	.support_64bit_ptrs = true,
9906 	.get_rptr = gfx_v10_0_ring_get_rptr_compute,
9907 	.get_wptr = gfx_v10_0_ring_get_wptr_compute,
9908 	.set_wptr = gfx_v10_0_ring_set_wptr_compute,
9909 	.emit_frame_size =
9910 		20 + /* gfx_v10_0_ring_emit_gds_switch */
9911 		7 + /* gfx_v10_0_ring_emit_hdp_flush */
9912 		5 + /* hdp invalidate */
9913 		7 + /* gfx_v10_0_ring_emit_pipeline_sync */
9914 		SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
9915 		SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
9916 		2 + /* gfx_v10_0_ring_emit_vm_flush */
9917 		8 + 8 + 8 + /* gfx_v10_0_ring_emit_fence x3 for user fence, vm fence */
9918 		8 + /* gfx_v10_0_emit_mem_sync */
9919 		2, /* gfx_v10_0_ring_emit_cleaner_shader */
9920 	.emit_ib_size =	7, /* gfx_v10_0_ring_emit_ib_compute */
9921 	.emit_ib = gfx_v10_0_ring_emit_ib_compute,
9922 	.emit_fence = gfx_v10_0_ring_emit_fence,
9923 	.emit_pipeline_sync = gfx_v10_0_ring_emit_pipeline_sync,
9924 	.emit_vm_flush = gfx_v10_0_ring_emit_vm_flush,
9925 	.emit_gds_switch = gfx_v10_0_ring_emit_gds_switch,
9926 	.emit_hdp_flush = gfx_v10_0_ring_emit_hdp_flush,
9927 	.test_ring = gfx_v10_0_ring_test_ring,
9928 	.test_ib = gfx_v10_0_ring_test_ib,
9929 	.insert_nop = gfx_v10_ring_insert_nop,
9930 	.pad_ib = amdgpu_ring_generic_pad_ib,
9931 	.emit_wreg = gfx_v10_0_ring_emit_wreg,
9932 	.emit_reg_wait = gfx_v10_0_ring_emit_reg_wait,
9933 	.emit_reg_write_reg_wait = gfx_v10_0_ring_emit_reg_write_reg_wait,
9934 	.soft_recovery = gfx_v10_0_ring_soft_recovery,
9935 	.emit_mem_sync = gfx_v10_0_emit_mem_sync,
9936 	.reset = gfx_v10_0_reset_kcq,
9937 	.emit_cleaner_shader = gfx_v10_0_ring_emit_cleaner_shader,
9938 	.begin_use = gfx_v10_0_ring_begin_use,
9939 	.end_use = gfx_v10_0_ring_end_use,
9940 };
9941 
9942 static const struct amdgpu_ring_funcs gfx_v10_0_ring_funcs_kiq = {
9943 	.type = AMDGPU_RING_TYPE_KIQ,
9944 	.align_mask = 0xff,
9945 	.nop = PACKET3(PACKET3_NOP, 0x3FFF),
9946 	.support_64bit_ptrs = true,
9947 	.get_rptr = gfx_v10_0_ring_get_rptr_compute,
9948 	.get_wptr = gfx_v10_0_ring_get_wptr_compute,
9949 	.set_wptr = gfx_v10_0_ring_set_wptr_compute,
9950 	.emit_frame_size =
9951 		20 + /* gfx_v10_0_ring_emit_gds_switch */
9952 		7 + /* gfx_v10_0_ring_emit_hdp_flush */
9953 		5 + /*hdp invalidate */
9954 		7 + /* gfx_v10_0_ring_emit_pipeline_sync */
9955 		SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
9956 		SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
9957 		8 + 8 + 8, /* gfx_v10_0_ring_emit_fence_kiq x3 for user fence, vm fence */
9958 	.emit_ib_size =	7, /* gfx_v10_0_ring_emit_ib_compute */
9959 	.emit_ib = gfx_v10_0_ring_emit_ib_compute,
9960 	.emit_fence = gfx_v10_0_ring_emit_fence_kiq,
9961 	.test_ring = gfx_v10_0_ring_test_ring,
9962 	.test_ib = gfx_v10_0_ring_test_ib,
9963 	.insert_nop = amdgpu_ring_insert_nop,
9964 	.pad_ib = amdgpu_ring_generic_pad_ib,
9965 	.emit_rreg = gfx_v10_0_ring_emit_rreg,
9966 	.emit_wreg = gfx_v10_0_ring_emit_wreg,
9967 	.emit_reg_wait = gfx_v10_0_ring_emit_reg_wait,
9968 	.emit_reg_write_reg_wait = gfx_v10_0_ring_emit_reg_write_reg_wait,
9969 };
9970 
9971 static void gfx_v10_0_set_ring_funcs(struct amdgpu_device *adev)
9972 {
9973 	int i;
9974 
9975 	adev->gfx.kiq[0].ring.funcs = &gfx_v10_0_ring_funcs_kiq;
9976 
9977 	for (i = 0; i < adev->gfx.num_gfx_rings; i++)
9978 		adev->gfx.gfx_ring[i].funcs = &gfx_v10_0_ring_funcs_gfx;
9979 
9980 	for (i = 0; i < adev->gfx.num_compute_rings; i++)
9981 		adev->gfx.compute_ring[i].funcs = &gfx_v10_0_ring_funcs_compute;
9982 }
9983 
9984 static const struct amdgpu_irq_src_funcs gfx_v10_0_eop_irq_funcs = {
9985 	.set = gfx_v10_0_set_eop_interrupt_state,
9986 	.process = gfx_v10_0_eop_irq,
9987 };
9988 
9989 static const struct amdgpu_irq_src_funcs gfx_v10_0_priv_reg_irq_funcs = {
9990 	.set = gfx_v10_0_set_priv_reg_fault_state,
9991 	.process = gfx_v10_0_priv_reg_irq,
9992 };
9993 
9994 static const struct amdgpu_irq_src_funcs gfx_v10_0_bad_op_irq_funcs = {
9995 	.set = gfx_v10_0_set_bad_op_fault_state,
9996 	.process = gfx_v10_0_bad_op_irq,
9997 };
9998 
9999 static const struct amdgpu_irq_src_funcs gfx_v10_0_priv_inst_irq_funcs = {
10000 	.set = gfx_v10_0_set_priv_inst_fault_state,
10001 	.process = gfx_v10_0_priv_inst_irq,
10002 };
10003 
10004 static const struct amdgpu_irq_src_funcs gfx_v10_0_kiq_irq_funcs = {
10005 	.set = gfx_v10_0_kiq_set_interrupt_state,
10006 	.process = gfx_v10_0_kiq_irq,
10007 };
10008 
10009 static void gfx_v10_0_set_irq_funcs(struct amdgpu_device *adev)
10010 {
10011 	adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
10012 	adev->gfx.eop_irq.funcs = &gfx_v10_0_eop_irq_funcs;
10013 
10014 	adev->gfx.kiq[0].irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
10015 	adev->gfx.kiq[0].irq.funcs = &gfx_v10_0_kiq_irq_funcs;
10016 
10017 	adev->gfx.priv_reg_irq.num_types = 1;
10018 	adev->gfx.priv_reg_irq.funcs = &gfx_v10_0_priv_reg_irq_funcs;
10019 
10020 	adev->gfx.bad_op_irq.num_types = 1;
10021 	adev->gfx.bad_op_irq.funcs = &gfx_v10_0_bad_op_irq_funcs;
10022 
10023 	adev->gfx.priv_inst_irq.num_types = 1;
10024 	adev->gfx.priv_inst_irq.funcs = &gfx_v10_0_priv_inst_irq_funcs;
10025 }
10026 
10027 static void gfx_v10_0_set_rlc_funcs(struct amdgpu_device *adev)
10028 {
10029 	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
10030 	case IP_VERSION(10, 1, 10):
10031 	case IP_VERSION(10, 1, 1):
10032 	case IP_VERSION(10, 1, 3):
10033 	case IP_VERSION(10, 1, 4):
10034 	case IP_VERSION(10, 3, 2):
10035 	case IP_VERSION(10, 3, 1):
10036 	case IP_VERSION(10, 3, 4):
10037 	case IP_VERSION(10, 3, 5):
10038 	case IP_VERSION(10, 3, 6):
10039 	case IP_VERSION(10, 3, 3):
10040 	case IP_VERSION(10, 3, 7):
10041 		adev->gfx.rlc.funcs = &gfx_v10_0_rlc_funcs;
10042 		break;
10043 	case IP_VERSION(10, 1, 2):
10044 	case IP_VERSION(10, 3, 0):
10045 		adev->gfx.rlc.funcs = &gfx_v10_0_rlc_funcs_sriov;
10046 		break;
10047 	default:
10048 		break;
10049 	}
10050 }
10051 
10052 static void gfx_v10_0_set_gds_init(struct amdgpu_device *adev)
10053 {
10054 	unsigned int total_cu = adev->gfx.config.max_cu_per_sh *
10055 			    adev->gfx.config.max_sh_per_se *
10056 			    adev->gfx.config.max_shader_engines;
10057 
10058 	adev->gds.gds_size = 0x10000;
10059 	adev->gds.gds_compute_max_wave_id = total_cu * 32 - 1;
10060 	adev->gds.gws_size = 64;
10061 	adev->gds.oa_size = 16;
10062 }
10063 
10064 static void gfx_v10_0_set_mqd_funcs(struct amdgpu_device *adev)
10065 {
10066 	/* set gfx eng mqd */
10067 	adev->mqds[AMDGPU_HW_IP_GFX].mqd_size =
10068 		sizeof(struct v10_gfx_mqd);
10069 	adev->mqds[AMDGPU_HW_IP_GFX].init_mqd =
10070 		gfx_v10_0_gfx_mqd_init;
10071 	/* set compute eng mqd */
10072 	adev->mqds[AMDGPU_HW_IP_COMPUTE].mqd_size =
10073 		sizeof(struct v10_compute_mqd);
10074 	adev->mqds[AMDGPU_HW_IP_COMPUTE].init_mqd =
10075 		gfx_v10_0_compute_mqd_init;
10076 }
10077 
10078 static void gfx_v10_0_set_user_wgp_inactive_bitmap_per_sh(struct amdgpu_device *adev,
10079 							  u32 bitmap)
10080 {
10081 	u32 data;
10082 
10083 	if (!bitmap)
10084 		return;
10085 
10086 	data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_WGPS__SHIFT;
10087 	data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_WGPS_MASK;
10088 
10089 	WREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG, data);
10090 }
10091 
10092 static u32 gfx_v10_0_get_wgp_active_bitmap_per_sh(struct amdgpu_device *adev)
10093 {
10094 	u32 disabled_mask =
10095 		~amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh >> 1);
10096 	u32 efuse_setting = 0;
10097 	u32 vbios_setting = 0;
10098 
10099 	efuse_setting = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
10100 	efuse_setting &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_WGPS_MASK;
10101 	efuse_setting >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_WGPS__SHIFT;
10102 
10103 	vbios_setting = RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
10104 	vbios_setting &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_WGPS_MASK;
10105 	vbios_setting >>= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_WGPS__SHIFT;
10106 
10107 	disabled_mask |= efuse_setting | vbios_setting;
10108 
10109 	return (~disabled_mask);
10110 }
10111 
10112 static u32 gfx_v10_0_get_cu_active_bitmap_per_sh(struct amdgpu_device *adev)
10113 {
10114 	u32 wgp_idx, wgp_active_bitmap;
10115 	u32 cu_bitmap_per_wgp, cu_active_bitmap;
10116 
10117 	wgp_active_bitmap = gfx_v10_0_get_wgp_active_bitmap_per_sh(adev);
10118 	cu_active_bitmap = 0;
10119 
10120 	for (wgp_idx = 0; wgp_idx < 16; wgp_idx++) {
10121 		/* if there is one WGP enabled, it means 2 CUs will be enabled */
10122 		cu_bitmap_per_wgp = 3 << (2 * wgp_idx);
10123 		if (wgp_active_bitmap & (1 << wgp_idx))
10124 			cu_active_bitmap |= cu_bitmap_per_wgp;
10125 	}
10126 
10127 	return cu_active_bitmap;
10128 }
10129 
10130 static int gfx_v10_0_get_cu_info(struct amdgpu_device *adev,
10131 				 struct amdgpu_cu_info *cu_info)
10132 {
10133 	int i, j, k, counter, active_cu_number = 0;
10134 	u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
10135 	unsigned int disable_masks[4 * 2];
10136 
10137 	if (!adev || !cu_info)
10138 		return -EINVAL;
10139 
10140 	amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
10141 
10142 	mutex_lock(&adev->grbm_idx_mutex);
10143 	for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
10144 		for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
10145 			bitmap = i * adev->gfx.config.max_sh_per_se + j;
10146 			if (((amdgpu_ip_version(adev, GC_HWIP, 0) ==
10147 			      IP_VERSION(10, 3, 0)) ||
10148 			     (amdgpu_ip_version(adev, GC_HWIP, 0) ==
10149 			      IP_VERSION(10, 3, 3)) ||
10150 			     (amdgpu_ip_version(adev, GC_HWIP, 0) ==
10151 			      IP_VERSION(10, 3, 6)) ||
10152 			     (amdgpu_ip_version(adev, GC_HWIP, 0) ==
10153 			      IP_VERSION(10, 3, 7))) &&
10154 			    ((gfx_v10_3_get_disabled_sa(adev) >> bitmap) & 1))
10155 				continue;
10156 			mask = 1;
10157 			ao_bitmap = 0;
10158 			counter = 0;
10159 			gfx_v10_0_select_se_sh(adev, i, j, 0xffffffff, 0);
10160 			if (i < 4 && j < 2)
10161 				gfx_v10_0_set_user_wgp_inactive_bitmap_per_sh(
10162 					adev, disable_masks[i * 2 + j]);
10163 			bitmap = gfx_v10_0_get_cu_active_bitmap_per_sh(adev);
10164 			cu_info->bitmap[0][i][j] = bitmap;
10165 
10166 			for (k = 0; k < adev->gfx.config.max_cu_per_sh; k++) {
10167 				if (bitmap & mask) {
10168 					if (counter < adev->gfx.config.max_cu_per_sh)
10169 						ao_bitmap |= mask;
10170 					counter++;
10171 				}
10172 				mask <<= 1;
10173 			}
10174 			active_cu_number += counter;
10175 			if (i < 2 && j < 2)
10176 				ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
10177 			cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
10178 		}
10179 	}
10180 	gfx_v10_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
10181 	mutex_unlock(&adev->grbm_idx_mutex);
10182 
10183 	cu_info->number = active_cu_number;
10184 	cu_info->ao_cu_mask = ao_cu_mask;
10185 	cu_info->simd_per_cu = NUM_SIMD_PER_CU;
10186 
10187 	return 0;
10188 }
10189 
10190 static u32 gfx_v10_3_get_disabled_sa(struct amdgpu_device *adev)
10191 {
10192 	uint32_t efuse_setting, vbios_setting, disabled_sa, max_sa_mask;
10193 
10194 	efuse_setting = RREG32_SOC15(GC, 0, mmCC_GC_SA_UNIT_DISABLE);
10195 	efuse_setting &= CC_GC_SA_UNIT_DISABLE__SA_DISABLE_MASK;
10196 	efuse_setting >>= CC_GC_SA_UNIT_DISABLE__SA_DISABLE__SHIFT;
10197 
10198 	vbios_setting = RREG32_SOC15(GC, 0, mmGC_USER_SA_UNIT_DISABLE);
10199 	vbios_setting &= GC_USER_SA_UNIT_DISABLE__SA_DISABLE_MASK;
10200 	vbios_setting >>= GC_USER_SA_UNIT_DISABLE__SA_DISABLE__SHIFT;
10201 
10202 	max_sa_mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_sh_per_se *
10203 						adev->gfx.config.max_shader_engines);
10204 	disabled_sa = efuse_setting | vbios_setting;
10205 	disabled_sa &= max_sa_mask;
10206 
10207 	return disabled_sa;
10208 }
10209 
10210 static void gfx_v10_3_program_pbb_mode(struct amdgpu_device *adev)
10211 {
10212 	uint32_t max_sa_per_se, max_sa_per_se_mask, max_shader_engines;
10213 	uint32_t disabled_sa_mask, se_index, disabled_sa_per_se;
10214 
10215 	disabled_sa_mask = gfx_v10_3_get_disabled_sa(adev);
10216 
10217 	max_sa_per_se = adev->gfx.config.max_sh_per_se;
10218 	max_sa_per_se_mask = (1 << max_sa_per_se) - 1;
10219 	max_shader_engines = adev->gfx.config.max_shader_engines;
10220 
10221 	for (se_index = 0; max_shader_engines > se_index; se_index++) {
10222 		disabled_sa_per_se = disabled_sa_mask >> (se_index * max_sa_per_se);
10223 		disabled_sa_per_se &= max_sa_per_se_mask;
10224 		if (disabled_sa_per_se == max_sa_per_se_mask) {
10225 			WREG32_FIELD15(GC, 0, PA_SC_ENHANCE_3, FORCE_PBB_WORKLOAD_MODE_TO_ZERO, 1);
10226 			break;
10227 		}
10228 	}
10229 }
10230 
10231 static void gfx_v10_3_set_power_brake_sequence(struct amdgpu_device *adev)
10232 {
10233 	WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX,
10234 		     (0x1 << GRBM_GFX_INDEX__SA_BROADCAST_WRITES__SHIFT) |
10235 		     (0x1 << GRBM_GFX_INDEX__INSTANCE_BROADCAST_WRITES__SHIFT) |
10236 		     (0x1 << GRBM_GFX_INDEX__SE_BROADCAST_WRITES__SHIFT));
10237 
10238 	WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, ixPWRBRK_STALL_PATTERN_CTRL);
10239 	WREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA,
10240 		     (0x1 << PWRBRK_STALL_PATTERN_CTRL__PWRBRK_STEP_INTERVAL__SHIFT) |
10241 		     (0x12 << PWRBRK_STALL_PATTERN_CTRL__PWRBRK_BEGIN_STEP__SHIFT) |
10242 		     (0x13 << PWRBRK_STALL_PATTERN_CTRL__PWRBRK_END_STEP__SHIFT) |
10243 		     (0xf << PWRBRK_STALL_PATTERN_CTRL__PWRBRK_THROTTLE_PATTERN_BIT_NUMS__SHIFT));
10244 
10245 	WREG32_SOC15(GC, 0, mmGC_THROTTLE_CTRL_Sienna_Cichlid,
10246 		     (0x1 << GC_THROTTLE_CTRL__PWRBRK_STALL_EN__SHIFT) |
10247 		     (0x1 << GC_THROTTLE_CTRL__PATTERN_MODE__SHIFT) |
10248 		     (0x5 << GC_THROTTLE_CTRL__RELEASE_STEP_INTERVAL__SHIFT));
10249 
10250 	WREG32_SOC15(GC, 0, mmDIDT_IND_INDEX, ixDIDT_SQ_THROTTLE_CTRL);
10251 
10252 	WREG32_SOC15(GC, 0, mmDIDT_IND_DATA,
10253 		     (0x1 << DIDT_SQ_THROTTLE_CTRL__PWRBRK_STALL_EN__SHIFT));
10254 }
10255 
10256 const struct amdgpu_ip_block_version gfx_v10_0_ip_block = {
10257 	.type = AMD_IP_BLOCK_TYPE_GFX,
10258 	.major = 10,
10259 	.minor = 0,
10260 	.rev = 0,
10261 	.funcs = &gfx_v10_0_ip_funcs,
10262 };
10263