1 /* 2 * Copyright 2015 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * 23 */ 24 #include <linux/kthread.h> 25 #include <linux/wait.h> 26 #include <linux/sched.h> 27 28 #include <drm/drm_drv.h> 29 30 #include "amdgpu.h" 31 #include "amdgpu_trace.h" 32 #include "amdgpu_reset.h" 33 #include "amdgpu_dev_coredump.h" 34 #include "amdgpu_xgmi.h" 35 36 static void amdgpu_job_do_core_dump(struct amdgpu_device *adev, 37 struct amdgpu_job *job) 38 { 39 int i; 40 41 dev_info(adev->dev, "Dumping IP State\n"); 42 for (i = 0; i < adev->num_ip_blocks; i++) 43 if (adev->ip_blocks[i].version->funcs->dump_ip_state) 44 adev->ip_blocks[i].version->funcs 45 ->dump_ip_state((void *)&adev->ip_blocks[i]); 46 dev_info(adev->dev, "Dumping IP State Completed\n"); 47 48 amdgpu_coredump(adev, true, false, job); 49 } 50 51 static void amdgpu_job_core_dump(struct amdgpu_device *adev, 52 struct amdgpu_job *job) 53 { 54 struct list_head device_list, *device_list_handle = NULL; 55 struct amdgpu_device *tmp_adev = NULL; 56 struct amdgpu_hive_info *hive = NULL; 57 58 if (!amdgpu_sriov_vf(adev)) 59 hive = amdgpu_get_xgmi_hive(adev); 60 if (hive) 61 mutex_lock(&hive->hive_lock); 62 /* 63 * Reuse the logic in amdgpu_device_gpu_recover() to build list of 64 * devices for code dump 65 */ 66 INIT_LIST_HEAD(&device_list); 67 if (!amdgpu_sriov_vf(adev) && (adev->gmc.xgmi.num_physical_nodes > 1) && hive) { 68 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) 69 list_add_tail(&tmp_adev->reset_list, &device_list); 70 if (!list_is_first(&adev->reset_list, &device_list)) 71 list_rotate_to_front(&adev->reset_list, &device_list); 72 device_list_handle = &device_list; 73 } else { 74 list_add_tail(&adev->reset_list, &device_list); 75 device_list_handle = &device_list; 76 } 77 78 /* Do the coredump for each device */ 79 list_for_each_entry(tmp_adev, device_list_handle, reset_list) 80 amdgpu_job_do_core_dump(tmp_adev, job); 81 82 if (hive) { 83 mutex_unlock(&hive->hive_lock); 84 amdgpu_put_xgmi_hive(hive); 85 } 86 } 87 88 static enum drm_gpu_sched_stat amdgpu_job_timedout(struct drm_sched_job *s_job) 89 { 90 struct amdgpu_ring *ring = to_amdgpu_ring(s_job->sched); 91 struct amdgpu_job *job = to_amdgpu_job(s_job); 92 struct drm_wedge_task_info *info = NULL; 93 struct amdgpu_task_info *ti = NULL; 94 struct amdgpu_device *adev = ring->adev; 95 int idx, r; 96 97 if (!drm_dev_enter(adev_to_drm(adev), &idx)) { 98 dev_info(adev->dev, "%s - device unplugged skipping recovery on scheduler:%s", 99 __func__, s_job->sched->name); 100 101 /* Effectively the job is aborted as the device is gone */ 102 return DRM_GPU_SCHED_STAT_ENODEV; 103 } 104 105 /* 106 * Do the coredump immediately after a job timeout to get a very 107 * close dump/snapshot/representation of GPU's current error status 108 * Skip it for SRIOV, since VF FLR will be triggered by host driver 109 * before job timeout 110 */ 111 if (!amdgpu_sriov_vf(adev)) 112 amdgpu_job_core_dump(adev, job); 113 114 if (amdgpu_gpu_recovery && 115 amdgpu_ring_is_reset_type_supported(ring, AMDGPU_RESET_TYPE_SOFT_RESET) && 116 amdgpu_ring_soft_recovery(ring, job->vmid, s_job->s_fence->parent)) { 117 dev_err(adev->dev, "ring %s timeout, but soft recovered\n", 118 s_job->sched->name); 119 goto exit; 120 } 121 122 dev_err(adev->dev, "ring %s timeout, signaled seq=%u, emitted seq=%u\n", 123 job->base.sched->name, atomic_read(&ring->fence_drv.last_seq), 124 ring->fence_drv.sync_seq); 125 126 ti = amdgpu_vm_get_task_info_pasid(ring->adev, job->pasid); 127 if (ti) { 128 amdgpu_vm_print_task_info(adev, ti); 129 info = &ti->task; 130 } 131 132 /* attempt a per ring reset */ 133 if (unlikely(adev->debug_disable_gpu_ring_reset)) { 134 dev_err(adev->dev, "Ring reset disabled by debug mask\n"); 135 } else if (amdgpu_gpu_recovery && 136 amdgpu_ring_is_reset_type_supported(ring, AMDGPU_RESET_TYPE_PER_QUEUE) && 137 ring->funcs->reset) { 138 dev_err(adev->dev, "Starting %s ring reset\n", 139 s_job->sched->name); 140 r = amdgpu_ring_reset(ring, job->vmid, job->hw_fence); 141 if (!r) { 142 atomic_inc(&ring->adev->gpu_reset_counter); 143 dev_err(adev->dev, "Ring %s reset succeeded\n", 144 ring->sched.name); 145 drm_dev_wedged_event(adev_to_drm(adev), 146 DRM_WEDGE_RECOVERY_NONE, info); 147 goto exit; 148 } 149 dev_err(adev->dev, "Ring %s reset failed\n", ring->sched.name); 150 } 151 152 dma_fence_set_error(&s_job->s_fence->finished, -ETIME); 153 154 if (amdgpu_device_should_recover_gpu(ring->adev)) { 155 struct amdgpu_reset_context reset_context; 156 memset(&reset_context, 0, sizeof(reset_context)); 157 158 reset_context.method = AMD_RESET_METHOD_NONE; 159 reset_context.reset_req_dev = adev; 160 reset_context.src = AMDGPU_RESET_SRC_JOB; 161 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags); 162 163 /* 164 * To avoid an unnecessary extra coredump, as we have already 165 * got the very close representation of GPU's error status 166 */ 167 set_bit(AMDGPU_SKIP_COREDUMP, &reset_context.flags); 168 169 r = amdgpu_device_gpu_recover(ring->adev, job, &reset_context); 170 if (r) 171 dev_err(adev->dev, "GPU Recovery Failed: %d\n", r); 172 } else { 173 drm_sched_suspend_timeout(&ring->sched); 174 if (amdgpu_sriov_vf(adev)) 175 adev->virt.tdr_debug = true; 176 } 177 178 exit: 179 amdgpu_vm_put_task_info(ti); 180 drm_dev_exit(idx); 181 return DRM_GPU_SCHED_STAT_RESET; 182 } 183 184 int amdgpu_job_alloc(struct amdgpu_device *adev, struct amdgpu_vm *vm, 185 struct drm_sched_entity *entity, void *owner, 186 unsigned int num_ibs, struct amdgpu_job **job, 187 u64 drm_client_id) 188 { 189 struct amdgpu_fence *af; 190 int r; 191 192 if (num_ibs == 0) 193 return -EINVAL; 194 195 *job = kzalloc(struct_size(*job, ibs, num_ibs), GFP_KERNEL); 196 if (!*job) 197 return -ENOMEM; 198 199 af = kzalloc(sizeof(struct amdgpu_fence), GFP_KERNEL); 200 if (!af) { 201 r = -ENOMEM; 202 goto err_job; 203 } 204 (*job)->hw_fence = af; 205 206 af = kzalloc(sizeof(struct amdgpu_fence), GFP_KERNEL); 207 if (!af) { 208 r = -ENOMEM; 209 goto err_fence; 210 } 211 (*job)->hw_vm_fence = af; 212 213 (*job)->vm = vm; 214 215 amdgpu_sync_create(&(*job)->explicit_sync); 216 (*job)->generation = amdgpu_vm_generation(adev, vm); 217 (*job)->vm_pd_addr = AMDGPU_BO_INVALID_OFFSET; 218 219 if (!entity) 220 return 0; 221 222 return drm_sched_job_init(&(*job)->base, entity, 1, owner, 223 drm_client_id); 224 225 err_fence: 226 kfree((*job)->hw_fence); 227 err_job: 228 kfree(*job); 229 230 return r; 231 } 232 233 int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, 234 struct drm_sched_entity *entity, void *owner, 235 size_t size, enum amdgpu_ib_pool_type pool_type, 236 struct amdgpu_job **job, u64 k_job_id) 237 { 238 int r; 239 240 r = amdgpu_job_alloc(adev, NULL, entity, owner, 1, job, 241 k_job_id); 242 if (r) 243 return r; 244 245 (*job)->num_ibs = 1; 246 r = amdgpu_ib_get(adev, NULL, size, pool_type, &(*job)->ibs[0]); 247 if (r) { 248 if (entity) 249 drm_sched_job_cleanup(&(*job)->base); 250 kfree(*job); 251 } 252 253 return r; 254 } 255 256 void amdgpu_job_set_resources(struct amdgpu_job *job, struct amdgpu_bo *gds, 257 struct amdgpu_bo *gws, struct amdgpu_bo *oa) 258 { 259 if (gds) { 260 job->gds_base = amdgpu_bo_gpu_offset(gds) >> PAGE_SHIFT; 261 job->gds_size = amdgpu_bo_size(gds) >> PAGE_SHIFT; 262 } 263 if (gws) { 264 job->gws_base = amdgpu_bo_gpu_offset(gws) >> PAGE_SHIFT; 265 job->gws_size = amdgpu_bo_size(gws) >> PAGE_SHIFT; 266 } 267 if (oa) { 268 job->oa_base = amdgpu_bo_gpu_offset(oa) >> PAGE_SHIFT; 269 job->oa_size = amdgpu_bo_size(oa) >> PAGE_SHIFT; 270 } 271 } 272 273 void amdgpu_job_free_resources(struct amdgpu_job *job) 274 { 275 struct dma_fence *f; 276 unsigned i; 277 278 /* Check if any fences were initialized */ 279 if (job->base.s_fence && job->base.s_fence->finished.ops) 280 f = &job->base.s_fence->finished; 281 else if (job->hw_fence && job->hw_fence->base.ops) 282 f = &job->hw_fence->base; 283 else 284 f = NULL; 285 286 for (i = 0; i < job->num_ibs; ++i) 287 amdgpu_ib_free(&job->ibs[i], f); 288 } 289 290 static void amdgpu_job_free_cb(struct drm_sched_job *s_job) 291 { 292 struct amdgpu_job *job = to_amdgpu_job(s_job); 293 294 drm_sched_job_cleanup(s_job); 295 296 amdgpu_sync_free(&job->explicit_sync); 297 298 kfree(job); 299 } 300 301 void amdgpu_job_set_gang_leader(struct amdgpu_job *job, 302 struct amdgpu_job *leader) 303 { 304 struct dma_fence *fence = &leader->base.s_fence->scheduled; 305 306 WARN_ON(job->gang_submit); 307 308 /* 309 * Don't add a reference when we are the gang leader to avoid circle 310 * dependency. 311 */ 312 if (job != leader) 313 dma_fence_get(fence); 314 job->gang_submit = fence; 315 } 316 317 void amdgpu_job_free(struct amdgpu_job *job) 318 { 319 if (job->base.entity) 320 drm_sched_job_cleanup(&job->base); 321 322 amdgpu_job_free_resources(job); 323 amdgpu_sync_free(&job->explicit_sync); 324 if (job->gang_submit != &job->base.s_fence->scheduled) 325 dma_fence_put(job->gang_submit); 326 327 kfree(job); 328 } 329 330 struct dma_fence *amdgpu_job_submit(struct amdgpu_job *job) 331 { 332 struct dma_fence *f; 333 334 drm_sched_job_arm(&job->base); 335 f = dma_fence_get(&job->base.s_fence->finished); 336 amdgpu_job_free_resources(job); 337 drm_sched_entity_push_job(&job->base); 338 339 return f; 340 } 341 342 int amdgpu_job_submit_direct(struct amdgpu_job *job, struct amdgpu_ring *ring, 343 struct dma_fence **fence) 344 { 345 int r; 346 347 job->base.sched = &ring->sched; 348 r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs, job, fence); 349 350 if (r) 351 return r; 352 353 amdgpu_job_free(job); 354 return 0; 355 } 356 357 static struct dma_fence * 358 amdgpu_job_prepare_job(struct drm_sched_job *sched_job, 359 struct drm_sched_entity *s_entity) 360 { 361 struct amdgpu_ring *ring = to_amdgpu_ring(s_entity->rq->sched); 362 struct amdgpu_job *job = to_amdgpu_job(sched_job); 363 struct dma_fence *fence; 364 int r; 365 366 r = drm_sched_entity_error(s_entity); 367 if (r) 368 goto error; 369 370 if (job->gang_submit) { 371 fence = amdgpu_device_switch_gang(ring->adev, job->gang_submit); 372 if (fence) 373 return fence; 374 } 375 376 fence = amdgpu_device_enforce_isolation(ring->adev, ring, job); 377 if (fence) 378 return fence; 379 380 if (job->vm && !job->vmid) { 381 r = amdgpu_vmid_grab(job->vm, ring, job, &fence); 382 if (r) { 383 dev_err(ring->adev->dev, "Error getting VM ID (%d)\n", r); 384 goto error; 385 } 386 return fence; 387 } 388 389 return NULL; 390 391 error: 392 dma_fence_set_error(&job->base.s_fence->finished, r); 393 return NULL; 394 } 395 396 static struct dma_fence *amdgpu_job_run(struct drm_sched_job *sched_job) 397 { 398 struct amdgpu_ring *ring = to_amdgpu_ring(sched_job->sched); 399 struct amdgpu_device *adev = ring->adev; 400 struct dma_fence *fence = NULL, *finished; 401 struct amdgpu_job *job; 402 int r = 0; 403 404 job = to_amdgpu_job(sched_job); 405 finished = &job->base.s_fence->finished; 406 407 trace_amdgpu_sched_run_job(job); 408 409 /* Skip job if VRAM is lost and never resubmit gangs */ 410 if (job->generation != amdgpu_vm_generation(adev, job->vm) || 411 (job->job_run_counter && job->gang_submit)) 412 dma_fence_set_error(finished, -ECANCELED); 413 414 if (finished->error < 0) { 415 dev_dbg(adev->dev, "Skip scheduling IBs in ring(%s)", 416 ring->name); 417 } else { 418 r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs, job, 419 &fence); 420 if (r) 421 dev_err(adev->dev, 422 "Error scheduling IBs (%d) in ring(%s)", r, 423 ring->name); 424 } 425 426 job->job_run_counter++; 427 amdgpu_job_free_resources(job); 428 429 fence = r ? ERR_PTR(r) : fence; 430 return fence; 431 } 432 433 /* 434 * This is a duplicate function from DRM scheduler sched_internal.h. 435 * Plan is to remove it when amdgpu_job_stop_all_jobs_on_sched is removed, due 436 * latter being incorrect and racy. 437 * 438 * See https://lore.kernel.org/amd-gfx/44edde63-7181-44fb-a4f7-94e50514f539@amd.com/ 439 */ 440 static struct drm_sched_job * 441 drm_sched_entity_queue_pop(struct drm_sched_entity *entity) 442 { 443 struct spsc_node *node; 444 445 node = spsc_queue_pop(&entity->job_queue); 446 if (!node) 447 return NULL; 448 449 return container_of(node, struct drm_sched_job, queue_node); 450 } 451 452 void amdgpu_job_stop_all_jobs_on_sched(struct drm_gpu_scheduler *sched) 453 { 454 struct drm_sched_job *s_job; 455 struct drm_sched_entity *s_entity = NULL; 456 int i; 457 458 /* Signal all jobs not yet scheduled */ 459 for (i = DRM_SCHED_PRIORITY_KERNEL; i < sched->num_rqs; i++) { 460 struct drm_sched_rq *rq = sched->sched_rq[i]; 461 spin_lock(&rq->lock); 462 list_for_each_entry(s_entity, &rq->entities, list) { 463 while ((s_job = drm_sched_entity_queue_pop(s_entity))) { 464 struct drm_sched_fence *s_fence = s_job->s_fence; 465 466 dma_fence_signal(&s_fence->scheduled); 467 dma_fence_set_error(&s_fence->finished, -EHWPOISON); 468 dma_fence_signal(&s_fence->finished); 469 } 470 } 471 spin_unlock(&rq->lock); 472 } 473 474 /* Signal all jobs already scheduled to HW */ 475 list_for_each_entry(s_job, &sched->pending_list, list) { 476 struct drm_sched_fence *s_fence = s_job->s_fence; 477 478 dma_fence_set_error(&s_fence->finished, -EHWPOISON); 479 dma_fence_signal(&s_fence->finished); 480 } 481 } 482 483 const struct drm_sched_backend_ops amdgpu_sched_ops = { 484 .prepare_job = amdgpu_job_prepare_job, 485 .run_job = amdgpu_job_run, 486 .timedout_job = amdgpu_job_timedout, 487 .free_job = amdgpu_job_free_cb 488 }; 489