xref: /linux/drivers/gpio/gpio-altera.c (revision 7b5409ee92a461b14969ddd2a2e4583b3474de10)
1c5abbba9STien Hock Loh /*
2c5abbba9STien Hock Loh  * Copyright (C) 2013 Altera Corporation
3c5abbba9STien Hock Loh  * Based on gpio-mpc8xxx.c
4c5abbba9STien Hock Loh  *
5c5abbba9STien Hock Loh  * This program is free software; you can redistribute it and/or modify
6c5abbba9STien Hock Loh  * it under the terms of the GNU General Public License as published by
7c5abbba9STien Hock Loh  * the Free Software Foundation; either version 2 of the License, or
8c5abbba9STien Hock Loh  * (at your option) any later version.
9c5abbba9STien Hock Loh  *
10c5abbba9STien Hock Loh  * This program is distributed in the hope that it will be useful,
11c5abbba9STien Hock Loh  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12c5abbba9STien Hock Loh  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13c5abbba9STien Hock Loh  * GNU General Public License for more details.
14c5abbba9STien Hock Loh  *
15c5abbba9STien Hock Loh  * You should have received a copy of the GNU General Public License
16c5abbba9STien Hock Loh  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
17c5abbba9STien Hock Loh  */
18c5abbba9STien Hock Loh 
19c5abbba9STien Hock Loh #include <linux/io.h>
20*7b5409eeSPaul Gortmaker #include <linux/module.h>
21c5abbba9STien Hock Loh #include <linux/of_gpio.h>
22c5abbba9STien Hock Loh #include <linux/platform_device.h>
23c5abbba9STien Hock Loh 
24c5abbba9STien Hock Loh #define ALTERA_GPIO_MAX_NGPIO		32
25c5abbba9STien Hock Loh #define ALTERA_GPIO_DATA		0x0
26c5abbba9STien Hock Loh #define ALTERA_GPIO_DIR			0x4
27c5abbba9STien Hock Loh #define ALTERA_GPIO_IRQ_MASK		0x8
28c5abbba9STien Hock Loh #define ALTERA_GPIO_EDGE_CAP		0xc
29c5abbba9STien Hock Loh 
30c5abbba9STien Hock Loh /**
31c5abbba9STien Hock Loh * struct altera_gpio_chip
32c5abbba9STien Hock Loh * @mmchip		: memory mapped chip structure.
33c5abbba9STien Hock Loh * @gpio_lock		: synchronization lock so that new irq/set/get requests
34c5abbba9STien Hock Loh 			  will be blocked until the current one completes.
35c5abbba9STien Hock Loh * @interrupt_trigger	: specifies the hardware configured IRQ trigger type
36c5abbba9STien Hock Loh 			  (rising, falling, both, high)
37c5abbba9STien Hock Loh * @mapped_irq		: kernel mapped irq number.
38c5abbba9STien Hock Loh */
39c5abbba9STien Hock Loh struct altera_gpio_chip {
40c5abbba9STien Hock Loh 	struct of_mm_gpio_chip mmchip;
41c5abbba9STien Hock Loh 	spinlock_t gpio_lock;
42c5abbba9STien Hock Loh 	int interrupt_trigger;
43c5abbba9STien Hock Loh 	int mapped_irq;
44c5abbba9STien Hock Loh };
45c5abbba9STien Hock Loh 
46c5abbba9STien Hock Loh static void altera_gpio_irq_unmask(struct irq_data *d)
47c5abbba9STien Hock Loh {
48c5abbba9STien Hock Loh 	struct altera_gpio_chip *altera_gc;
49c5abbba9STien Hock Loh 	struct of_mm_gpio_chip *mm_gc;
50c5abbba9STien Hock Loh 	unsigned long flags;
51c5abbba9STien Hock Loh 	u32 intmask;
52c5abbba9STien Hock Loh 
53397d0773SLinus Walleij 	altera_gc = gpiochip_get_data(irq_data_get_irq_chip_data(d));
54c5abbba9STien Hock Loh 	mm_gc = &altera_gc->mmchip;
55c5abbba9STien Hock Loh 
56c5abbba9STien Hock Loh 	spin_lock_irqsave(&altera_gc->gpio_lock, flags);
57c5abbba9STien Hock Loh 	intmask = readl(mm_gc->regs + ALTERA_GPIO_IRQ_MASK);
58c5abbba9STien Hock Loh 	/* Set ALTERA_GPIO_IRQ_MASK bit to unmask */
59c5abbba9STien Hock Loh 	intmask |= BIT(irqd_to_hwirq(d));
60c5abbba9STien Hock Loh 	writel(intmask, mm_gc->regs + ALTERA_GPIO_IRQ_MASK);
61c5abbba9STien Hock Loh 	spin_unlock_irqrestore(&altera_gc->gpio_lock, flags);
62c5abbba9STien Hock Loh }
63c5abbba9STien Hock Loh 
64c5abbba9STien Hock Loh static void altera_gpio_irq_mask(struct irq_data *d)
65c5abbba9STien Hock Loh {
66c5abbba9STien Hock Loh 	struct altera_gpio_chip *altera_gc;
67c5abbba9STien Hock Loh 	struct of_mm_gpio_chip *mm_gc;
68c5abbba9STien Hock Loh 	unsigned long flags;
69c5abbba9STien Hock Loh 	u32 intmask;
70c5abbba9STien Hock Loh 
71397d0773SLinus Walleij 	altera_gc = gpiochip_get_data(irq_data_get_irq_chip_data(d));
72c5abbba9STien Hock Loh 	mm_gc = &altera_gc->mmchip;
73c5abbba9STien Hock Loh 
74c5abbba9STien Hock Loh 	spin_lock_irqsave(&altera_gc->gpio_lock, flags);
75c5abbba9STien Hock Loh 	intmask = readl(mm_gc->regs + ALTERA_GPIO_IRQ_MASK);
76c5abbba9STien Hock Loh 	/* Clear ALTERA_GPIO_IRQ_MASK bit to mask */
77c5abbba9STien Hock Loh 	intmask &= ~BIT(irqd_to_hwirq(d));
78c5abbba9STien Hock Loh 	writel(intmask, mm_gc->regs + ALTERA_GPIO_IRQ_MASK);
79c5abbba9STien Hock Loh 	spin_unlock_irqrestore(&altera_gc->gpio_lock, flags);
80c5abbba9STien Hock Loh }
81c5abbba9STien Hock Loh 
82c5abbba9STien Hock Loh /**
83c5abbba9STien Hock Loh  * This controller's IRQ type is synthesized in hardware, so this function
84c5abbba9STien Hock Loh  * just checks if the requested set_type matches the synthesized IRQ type
85c5abbba9STien Hock Loh  */
86c5abbba9STien Hock Loh static int altera_gpio_irq_set_type(struct irq_data *d,
87c5abbba9STien Hock Loh 				   unsigned int type)
88c5abbba9STien Hock Loh {
89c5abbba9STien Hock Loh 	struct altera_gpio_chip *altera_gc;
90c5abbba9STien Hock Loh 
91397d0773SLinus Walleij 	altera_gc = gpiochip_get_data(irq_data_get_irq_chip_data(d));
92c5abbba9STien Hock Loh 
93c5abbba9STien Hock Loh 	if (type == IRQ_TYPE_NONE)
94c5abbba9STien Hock Loh 		return 0;
95c5abbba9STien Hock Loh 	if (type == IRQ_TYPE_LEVEL_HIGH &&
96c5abbba9STien Hock Loh 		altera_gc->interrupt_trigger == IRQ_TYPE_LEVEL_HIGH)
97c5abbba9STien Hock Loh 		return 0;
98c5abbba9STien Hock Loh 	if (type == IRQ_TYPE_EDGE_RISING &&
99c5abbba9STien Hock Loh 		altera_gc->interrupt_trigger == IRQ_TYPE_EDGE_RISING)
100c5abbba9STien Hock Loh 		return 0;
101c5abbba9STien Hock Loh 	if (type == IRQ_TYPE_EDGE_FALLING &&
102c5abbba9STien Hock Loh 		altera_gc->interrupt_trigger == IRQ_TYPE_EDGE_FALLING)
103c5abbba9STien Hock Loh 		return 0;
104c5abbba9STien Hock Loh 	if (type == IRQ_TYPE_EDGE_BOTH &&
105c5abbba9STien Hock Loh 		altera_gc->interrupt_trigger == IRQ_TYPE_EDGE_BOTH)
106c5abbba9STien Hock Loh 		return 0;
107c5abbba9STien Hock Loh 
108c5abbba9STien Hock Loh 	return -EINVAL;
109c5abbba9STien Hock Loh }
110c5abbba9STien Hock Loh 
11138e003f4SDaniel Lockyer static unsigned int altera_gpio_irq_startup(struct irq_data *d)
11238e003f4SDaniel Lockyer {
113c5abbba9STien Hock Loh 	altera_gpio_irq_unmask(d);
114c5abbba9STien Hock Loh 
115c5abbba9STien Hock Loh 	return 0;
116c5abbba9STien Hock Loh }
117c5abbba9STien Hock Loh 
118c5abbba9STien Hock Loh static struct irq_chip altera_irq_chip = {
119c5abbba9STien Hock Loh 	.name		= "altera-gpio",
120c5abbba9STien Hock Loh 	.irq_mask	= altera_gpio_irq_mask,
121c5abbba9STien Hock Loh 	.irq_unmask	= altera_gpio_irq_unmask,
122c5abbba9STien Hock Loh 	.irq_set_type	= altera_gpio_irq_set_type,
123c5abbba9STien Hock Loh 	.irq_startup	= altera_gpio_irq_startup,
124c5abbba9STien Hock Loh 	.irq_shutdown	= altera_gpio_irq_mask,
125c5abbba9STien Hock Loh };
126c5abbba9STien Hock Loh 
127c5abbba9STien Hock Loh static int altera_gpio_get(struct gpio_chip *gc, unsigned offset)
128c5abbba9STien Hock Loh {
129c5abbba9STien Hock Loh 	struct of_mm_gpio_chip *mm_gc;
130c5abbba9STien Hock Loh 
131c5abbba9STien Hock Loh 	mm_gc = to_of_mm_gpio_chip(gc);
132c5abbba9STien Hock Loh 
133c5abbba9STien Hock Loh 	return !!(readl(mm_gc->regs + ALTERA_GPIO_DATA) & BIT(offset));
134c5abbba9STien Hock Loh }
135c5abbba9STien Hock Loh 
136c5abbba9STien Hock Loh static void altera_gpio_set(struct gpio_chip *gc, unsigned offset, int value)
137c5abbba9STien Hock Loh {
138c5abbba9STien Hock Loh 	struct of_mm_gpio_chip *mm_gc;
139c5abbba9STien Hock Loh 	struct altera_gpio_chip *chip;
140c5abbba9STien Hock Loh 	unsigned long flags;
141c5abbba9STien Hock Loh 	unsigned int data_reg;
142c5abbba9STien Hock Loh 
143c5abbba9STien Hock Loh 	mm_gc = to_of_mm_gpio_chip(gc);
144397d0773SLinus Walleij 	chip = gpiochip_get_data(gc);
145c5abbba9STien Hock Loh 
146c5abbba9STien Hock Loh 	spin_lock_irqsave(&chip->gpio_lock, flags);
147c5abbba9STien Hock Loh 	data_reg = readl(mm_gc->regs + ALTERA_GPIO_DATA);
148c5abbba9STien Hock Loh 	if (value)
149c5abbba9STien Hock Loh 		data_reg |= BIT(offset);
150c5abbba9STien Hock Loh 	else
151c5abbba9STien Hock Loh 		data_reg &= ~BIT(offset);
152c5abbba9STien Hock Loh 	writel(data_reg, mm_gc->regs + ALTERA_GPIO_DATA);
153c5abbba9STien Hock Loh 	spin_unlock_irqrestore(&chip->gpio_lock, flags);
154c5abbba9STien Hock Loh }
155c5abbba9STien Hock Loh 
156c5abbba9STien Hock Loh static int altera_gpio_direction_input(struct gpio_chip *gc, unsigned offset)
157c5abbba9STien Hock Loh {
158c5abbba9STien Hock Loh 	struct of_mm_gpio_chip *mm_gc;
159c5abbba9STien Hock Loh 	struct altera_gpio_chip *chip;
160c5abbba9STien Hock Loh 	unsigned long flags;
161c5abbba9STien Hock Loh 	unsigned int gpio_ddr;
162c5abbba9STien Hock Loh 
163c5abbba9STien Hock Loh 	mm_gc = to_of_mm_gpio_chip(gc);
164397d0773SLinus Walleij 	chip = gpiochip_get_data(gc);
165c5abbba9STien Hock Loh 
166c5abbba9STien Hock Loh 	spin_lock_irqsave(&chip->gpio_lock, flags);
167c5abbba9STien Hock Loh 	/* Set pin as input, assumes software controlled IP */
168c5abbba9STien Hock Loh 	gpio_ddr = readl(mm_gc->regs + ALTERA_GPIO_DIR);
169c5abbba9STien Hock Loh 	gpio_ddr &= ~BIT(offset);
170c5abbba9STien Hock Loh 	writel(gpio_ddr, mm_gc->regs + ALTERA_GPIO_DIR);
171c5abbba9STien Hock Loh 	spin_unlock_irqrestore(&chip->gpio_lock, flags);
172c5abbba9STien Hock Loh 
173c5abbba9STien Hock Loh 	return 0;
174c5abbba9STien Hock Loh }
175c5abbba9STien Hock Loh 
176c5abbba9STien Hock Loh static int altera_gpio_direction_output(struct gpio_chip *gc,
177c5abbba9STien Hock Loh 		unsigned offset, int value)
178c5abbba9STien Hock Loh {
179c5abbba9STien Hock Loh 	struct of_mm_gpio_chip *mm_gc;
180c5abbba9STien Hock Loh 	struct altera_gpio_chip *chip;
181c5abbba9STien Hock Loh 	unsigned long flags;
182c5abbba9STien Hock Loh 	unsigned int data_reg, gpio_ddr;
183c5abbba9STien Hock Loh 
184c5abbba9STien Hock Loh 	mm_gc = to_of_mm_gpio_chip(gc);
185397d0773SLinus Walleij 	chip = gpiochip_get_data(gc);
186c5abbba9STien Hock Loh 
187c5abbba9STien Hock Loh 	spin_lock_irqsave(&chip->gpio_lock, flags);
188c5abbba9STien Hock Loh 	/* Sets the GPIO value */
189c5abbba9STien Hock Loh 	data_reg = readl(mm_gc->regs + ALTERA_GPIO_DATA);
190c5abbba9STien Hock Loh 	if (value)
191c5abbba9STien Hock Loh 		data_reg |= BIT(offset);
192c5abbba9STien Hock Loh 	else
193c5abbba9STien Hock Loh 		data_reg &= ~BIT(offset);
194c5abbba9STien Hock Loh 	writel(data_reg, mm_gc->regs + ALTERA_GPIO_DATA);
195c5abbba9STien Hock Loh 
196c5abbba9STien Hock Loh 	/* Set pin as output, assumes software controlled IP */
197c5abbba9STien Hock Loh 	gpio_ddr = readl(mm_gc->regs + ALTERA_GPIO_DIR);
198c5abbba9STien Hock Loh 	gpio_ddr |= BIT(offset);
199c5abbba9STien Hock Loh 	writel(gpio_ddr, mm_gc->regs + ALTERA_GPIO_DIR);
200c5abbba9STien Hock Loh 	spin_unlock_irqrestore(&chip->gpio_lock, flags);
201c5abbba9STien Hock Loh 
202c5abbba9STien Hock Loh 	return 0;
203c5abbba9STien Hock Loh }
204c5abbba9STien Hock Loh 
205bd0b9ac4SThomas Gleixner static void altera_gpio_irq_edge_handler(struct irq_desc *desc)
206c5abbba9STien Hock Loh {
207c5abbba9STien Hock Loh 	struct altera_gpio_chip *altera_gc;
208c5abbba9STien Hock Loh 	struct irq_chip *chip;
209c5abbba9STien Hock Loh 	struct of_mm_gpio_chip *mm_gc;
210c5abbba9STien Hock Loh 	struct irq_domain *irqdomain;
211c5abbba9STien Hock Loh 	unsigned long status;
212c5abbba9STien Hock Loh 	int i;
213c5abbba9STien Hock Loh 
214397d0773SLinus Walleij 	altera_gc = gpiochip_get_data(irq_desc_get_handler_data(desc));
215c5abbba9STien Hock Loh 	chip = irq_desc_get_chip(desc);
216c5abbba9STien Hock Loh 	mm_gc = &altera_gc->mmchip;
217c5abbba9STien Hock Loh 	irqdomain = altera_gc->mmchip.gc.irqdomain;
218c5abbba9STien Hock Loh 
219c5abbba9STien Hock Loh 	chained_irq_enter(chip, desc);
220c5abbba9STien Hock Loh 
221c5abbba9STien Hock Loh 	while ((status =
222c5abbba9STien Hock Loh 	      (readl(mm_gc->regs + ALTERA_GPIO_EDGE_CAP) &
223c5abbba9STien Hock Loh 	      readl(mm_gc->regs + ALTERA_GPIO_IRQ_MASK)))) {
224c5abbba9STien Hock Loh 		writel(status, mm_gc->regs + ALTERA_GPIO_EDGE_CAP);
225c5abbba9STien Hock Loh 		for_each_set_bit(i, &status, mm_gc->gc.ngpio) {
226c5abbba9STien Hock Loh 			generic_handle_irq(irq_find_mapping(irqdomain, i));
227c5abbba9STien Hock Loh 		}
228c5abbba9STien Hock Loh 	}
229c5abbba9STien Hock Loh 
230c5abbba9STien Hock Loh 	chained_irq_exit(chip, desc);
231c5abbba9STien Hock Loh }
232c5abbba9STien Hock Loh 
233c5abbba9STien Hock Loh 
234bd0b9ac4SThomas Gleixner static void altera_gpio_irq_leveL_high_handler(struct irq_desc *desc)
235c5abbba9STien Hock Loh {
236c5abbba9STien Hock Loh 	struct altera_gpio_chip *altera_gc;
237c5abbba9STien Hock Loh 	struct irq_chip *chip;
238c5abbba9STien Hock Loh 	struct of_mm_gpio_chip *mm_gc;
239c5abbba9STien Hock Loh 	struct irq_domain *irqdomain;
240c5abbba9STien Hock Loh 	unsigned long status;
241c5abbba9STien Hock Loh 	int i;
242c5abbba9STien Hock Loh 
243397d0773SLinus Walleij 	altera_gc = gpiochip_get_data(irq_desc_get_handler_data(desc));
244c5abbba9STien Hock Loh 	chip = irq_desc_get_chip(desc);
245c5abbba9STien Hock Loh 	mm_gc = &altera_gc->mmchip;
246c5abbba9STien Hock Loh 	irqdomain = altera_gc->mmchip.gc.irqdomain;
247c5abbba9STien Hock Loh 
248c5abbba9STien Hock Loh 	chained_irq_enter(chip, desc);
249c5abbba9STien Hock Loh 
250c5abbba9STien Hock Loh 	status = readl(mm_gc->regs + ALTERA_GPIO_DATA);
251c5abbba9STien Hock Loh 	status &= readl(mm_gc->regs + ALTERA_GPIO_IRQ_MASK);
252c5abbba9STien Hock Loh 
253c5abbba9STien Hock Loh 	for_each_set_bit(i, &status, mm_gc->gc.ngpio) {
254c5abbba9STien Hock Loh 		generic_handle_irq(irq_find_mapping(irqdomain, i));
255c5abbba9STien Hock Loh 	}
256c5abbba9STien Hock Loh 	chained_irq_exit(chip, desc);
257c5abbba9STien Hock Loh }
258c5abbba9STien Hock Loh 
259c4b40493Skbuild test robot static int altera_gpio_probe(struct platform_device *pdev)
260c5abbba9STien Hock Loh {
261c5abbba9STien Hock Loh 	struct device_node *node = pdev->dev.of_node;
262c5abbba9STien Hock Loh 	int reg, ret;
263c5abbba9STien Hock Loh 	struct altera_gpio_chip *altera_gc;
264c5abbba9STien Hock Loh 
265c5abbba9STien Hock Loh 	altera_gc = devm_kzalloc(&pdev->dev, sizeof(*altera_gc), GFP_KERNEL);
266c5abbba9STien Hock Loh 	if (!altera_gc)
267c5abbba9STien Hock Loh 		return -ENOMEM;
268c5abbba9STien Hock Loh 
269c5abbba9STien Hock Loh 	spin_lock_init(&altera_gc->gpio_lock);
270c5abbba9STien Hock Loh 
271c5abbba9STien Hock Loh 	if (of_property_read_u32(node, "altr,ngpio", &reg))
272c5abbba9STien Hock Loh 		/* By default assume maximum ngpio */
273c5abbba9STien Hock Loh 		altera_gc->mmchip.gc.ngpio = ALTERA_GPIO_MAX_NGPIO;
274c5abbba9STien Hock Loh 	else
275c5abbba9STien Hock Loh 		altera_gc->mmchip.gc.ngpio = reg;
276c5abbba9STien Hock Loh 
277c5abbba9STien Hock Loh 	if (altera_gc->mmchip.gc.ngpio > ALTERA_GPIO_MAX_NGPIO) {
278c5abbba9STien Hock Loh 		dev_warn(&pdev->dev,
279c5abbba9STien Hock Loh 			"ngpio is greater than %d, defaulting to %d\n",
280c5abbba9STien Hock Loh 			ALTERA_GPIO_MAX_NGPIO, ALTERA_GPIO_MAX_NGPIO);
281c5abbba9STien Hock Loh 		altera_gc->mmchip.gc.ngpio = ALTERA_GPIO_MAX_NGPIO;
282c5abbba9STien Hock Loh 	}
283c5abbba9STien Hock Loh 
284c5abbba9STien Hock Loh 	altera_gc->mmchip.gc.direction_input	= altera_gpio_direction_input;
285c5abbba9STien Hock Loh 	altera_gc->mmchip.gc.direction_output	= altera_gpio_direction_output;
286c5abbba9STien Hock Loh 	altera_gc->mmchip.gc.get		= altera_gpio_get;
287c5abbba9STien Hock Loh 	altera_gc->mmchip.gc.set		= altera_gpio_set;
288c5abbba9STien Hock Loh 	altera_gc->mmchip.gc.owner		= THIS_MODULE;
28958383c78SLinus Walleij 	altera_gc->mmchip.gc.parent		= &pdev->dev;
290c5abbba9STien Hock Loh 
291397d0773SLinus Walleij 	ret = of_mm_gpiochip_add_data(node, &altera_gc->mmchip, altera_gc);
292c5abbba9STien Hock Loh 	if (ret) {
293c5abbba9STien Hock Loh 		dev_err(&pdev->dev, "Failed adding memory mapped gpiochip\n");
294c5abbba9STien Hock Loh 		return ret;
295c5abbba9STien Hock Loh 	}
296c5abbba9STien Hock Loh 
297c5abbba9STien Hock Loh 	platform_set_drvdata(pdev, altera_gc);
298c5abbba9STien Hock Loh 
299c5abbba9STien Hock Loh 	altera_gc->mapped_irq = platform_get_irq(pdev, 0);
300c5abbba9STien Hock Loh 
301c5abbba9STien Hock Loh 	if (altera_gc->mapped_irq < 0)
302c5abbba9STien Hock Loh 		goto skip_irq;
303c5abbba9STien Hock Loh 
304c5abbba9STien Hock Loh 	if (of_property_read_u32(node, "altr,interrupt-type", &reg)) {
305c5abbba9STien Hock Loh 		ret = -EINVAL;
306c5abbba9STien Hock Loh 		dev_err(&pdev->dev,
307c5abbba9STien Hock Loh 			"altr,interrupt-type value not set in device tree\n");
308c5abbba9STien Hock Loh 		goto teardown;
309c5abbba9STien Hock Loh 	}
310c5abbba9STien Hock Loh 	altera_gc->interrupt_trigger = reg;
311c5abbba9STien Hock Loh 
312c5abbba9STien Hock Loh 	ret = gpiochip_irqchip_add(&altera_gc->mmchip.gc, &altera_irq_chip, 0,
313c5abbba9STien Hock Loh 		handle_simple_irq, IRQ_TYPE_NONE);
314c5abbba9STien Hock Loh 
315c5abbba9STien Hock Loh 	if (ret) {
31673c13c83SPhil Reid 		dev_err(&pdev->dev, "could not add irqchip\n");
31773c13c83SPhil Reid 		goto teardown;
318c5abbba9STien Hock Loh 	}
319c5abbba9STien Hock Loh 
320c5abbba9STien Hock Loh 	gpiochip_set_chained_irqchip(&altera_gc->mmchip.gc,
321c5abbba9STien Hock Loh 		&altera_irq_chip,
322c5abbba9STien Hock Loh 		altera_gc->mapped_irq,
323c5abbba9STien Hock Loh 		altera_gc->interrupt_trigger == IRQ_TYPE_LEVEL_HIGH ?
324c5abbba9STien Hock Loh 		altera_gpio_irq_leveL_high_handler :
325c5abbba9STien Hock Loh 		altera_gpio_irq_edge_handler);
326c5abbba9STien Hock Loh 
327c5abbba9STien Hock Loh skip_irq:
328c5abbba9STien Hock Loh 	return 0;
329c5abbba9STien Hock Loh teardown:
33073c13c83SPhil Reid 	of_mm_gpiochip_remove(&altera_gc->mmchip);
331c5abbba9STien Hock Loh 	pr_err("%s: registration failed with status %d\n",
332c5abbba9STien Hock Loh 		node->full_name, ret);
333c5abbba9STien Hock Loh 
334c5abbba9STien Hock Loh 	return ret;
335c5abbba9STien Hock Loh }
336c5abbba9STien Hock Loh 
337c5abbba9STien Hock Loh static int altera_gpio_remove(struct platform_device *pdev)
338c5abbba9STien Hock Loh {
339c5abbba9STien Hock Loh 	struct altera_gpio_chip *altera_gc = platform_get_drvdata(pdev);
340c5abbba9STien Hock Loh 
34141ec66c9SMasahiro Yamada 	of_mm_gpiochip_remove(&altera_gc->mmchip);
342c5abbba9STien Hock Loh 
3431c8b5d68SMasahiro Yamada 	return 0;
344c5abbba9STien Hock Loh }
345c5abbba9STien Hock Loh 
346c5abbba9STien Hock Loh static const struct of_device_id altera_gpio_of_match[] = {
347c5abbba9STien Hock Loh 	{ .compatible = "altr,pio-1.0", },
348c5abbba9STien Hock Loh 	{},
349c5abbba9STien Hock Loh };
350c5abbba9STien Hock Loh MODULE_DEVICE_TABLE(of, altera_gpio_of_match);
351c5abbba9STien Hock Loh 
352c5abbba9STien Hock Loh static struct platform_driver altera_gpio_driver = {
353c5abbba9STien Hock Loh 	.driver = {
354c5abbba9STien Hock Loh 		.name	= "altera_gpio",
355c5abbba9STien Hock Loh 		.of_match_table = of_match_ptr(altera_gpio_of_match),
356c5abbba9STien Hock Loh 	},
357c5abbba9STien Hock Loh 	.probe		= altera_gpio_probe,
358c5abbba9STien Hock Loh 	.remove		= altera_gpio_remove,
359c5abbba9STien Hock Loh };
360c5abbba9STien Hock Loh 
361c5abbba9STien Hock Loh static int __init altera_gpio_init(void)
362c5abbba9STien Hock Loh {
363c5abbba9STien Hock Loh 	return platform_driver_register(&altera_gpio_driver);
364c5abbba9STien Hock Loh }
365c5abbba9STien Hock Loh subsys_initcall(altera_gpio_init);
366c5abbba9STien Hock Loh 
367c5abbba9STien Hock Loh static void __exit altera_gpio_exit(void)
368c5abbba9STien Hock Loh {
369c5abbba9STien Hock Loh 	platform_driver_unregister(&altera_gpio_driver);
370c5abbba9STien Hock Loh }
371c5abbba9STien Hock Loh module_exit(altera_gpio_exit);
372c5abbba9STien Hock Loh 
373c5abbba9STien Hock Loh MODULE_AUTHOR("Tien Hock Loh <thloh@altera.com>");
374c5abbba9STien Hock Loh MODULE_DESCRIPTION("Altera GPIO driver");
375c5abbba9STien Hock Loh MODULE_LICENSE("GPL");
376