xref: /linux/drivers/dma/ioat/registers.h (revision 6f82b83b7a56bc6e9dd6d7b93531dde6027c5309)
1584ec227SDan Williams /*
2584ec227SDan Williams  * Copyright(c) 2004 - 2009 Intel Corporation. All rights reserved.
3584ec227SDan Williams  *
4584ec227SDan Williams  * This program is free software; you can redistribute it and/or modify it
5584ec227SDan Williams  * under the terms of the GNU General Public License as published by the Free
6584ec227SDan Williams  * Software Foundation; either version 2 of the License, or (at your option)
7584ec227SDan Williams  * any later version.
8584ec227SDan Williams  *
9584ec227SDan Williams  * This program is distributed in the hope that it will be useful, but WITHOUT
10584ec227SDan Williams  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11584ec227SDan Williams  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12584ec227SDan Williams  * more details.
13584ec227SDan Williams  *
14584ec227SDan Williams  * You should have received a copy of the GNU General Public License along with
15584ec227SDan Williams  * this program; if not, write to the Free Software Foundation, Inc., 59
16584ec227SDan Williams  * Temple Place - Suite 330, Boston, MA  02111-1307, USA.
17584ec227SDan Williams  *
18584ec227SDan Williams  * The full GNU General Public License is included in this distribution in the
19584ec227SDan Williams  * file called COPYING.
20584ec227SDan Williams  */
21584ec227SDan Williams #ifndef _IOAT_REGISTERS_H_
22584ec227SDan Williams #define _IOAT_REGISTERS_H_
23584ec227SDan Williams 
24584ec227SDan Williams #define IOAT_PCI_DMACTRL_OFFSET			0x48
25584ec227SDan Williams #define IOAT_PCI_DMACTRL_DMA_EN			0x00000001
26584ec227SDan Williams #define IOAT_PCI_DMACTRL_MSI_EN			0x00000002
27584ec227SDan Williams 
28584ec227SDan Williams #define IOAT_PCI_DEVICE_ID_OFFSET		0x02
29584ec227SDan Williams #define IOAT_PCI_DMAUNCERRSTS_OFFSET		0x148
30584ec227SDan Williams #define IOAT_PCI_CHANERRMASK_INT_OFFSET		0x184
31584ec227SDan Williams 
32584ec227SDan Williams /* MMIO Device Registers */
33584ec227SDan Williams #define IOAT_CHANCNT_OFFSET			0x00	/*  8-bit */
34584ec227SDan Williams 
35584ec227SDan Williams #define IOAT_XFERCAP_OFFSET			0x01	/*  8-bit */
36584ec227SDan Williams #define IOAT_XFERCAP_4KB			12
37584ec227SDan Williams #define IOAT_XFERCAP_8KB			13
38584ec227SDan Williams #define IOAT_XFERCAP_16KB			14
39584ec227SDan Williams #define IOAT_XFERCAP_32KB			15
40584ec227SDan Williams #define IOAT_XFERCAP_32GB			0
41584ec227SDan Williams 
42584ec227SDan Williams #define IOAT_GENCTRL_OFFSET			0x02	/*  8-bit */
43584ec227SDan Williams #define IOAT_GENCTRL_DEBUG_EN			0x01
44584ec227SDan Williams 
45584ec227SDan Williams #define IOAT_INTRCTRL_OFFSET			0x03	/*  8-bit */
46584ec227SDan Williams #define IOAT_INTRCTRL_MASTER_INT_EN		0x01	/* Master Interrupt Enable */
47584ec227SDan Williams #define IOAT_INTRCTRL_INT_STATUS		0x02	/* ATTNSTATUS -or- Channel Int */
48584ec227SDan Williams #define IOAT_INTRCTRL_INT			0x04	/* INT_STATUS -and- MASTER_INT_EN */
49584ec227SDan Williams #define IOAT_INTRCTRL_MSIX_VECTOR_CONTROL	0x08	/* Enable all MSI-X vectors */
50584ec227SDan Williams 
51584ec227SDan Williams #define IOAT_ATTNSTATUS_OFFSET			0x04	/* Each bit is a channel */
52584ec227SDan Williams 
53584ec227SDan Williams #define IOAT_VER_OFFSET				0x08	/*  8-bit */
54584ec227SDan Williams #define IOAT_VER_MAJOR_MASK			0xF0
55584ec227SDan Williams #define IOAT_VER_MINOR_MASK			0x0F
56584ec227SDan Williams #define GET_IOAT_VER_MAJOR(x)			(((x) & IOAT_VER_MAJOR_MASK) >> 4)
57584ec227SDan Williams #define GET_IOAT_VER_MINOR(x)			((x) & IOAT_VER_MINOR_MASK)
58584ec227SDan Williams 
59584ec227SDan Williams #define IOAT_PERPORTOFFSET_OFFSET		0x0A	/* 16-bit */
60584ec227SDan Williams 
61584ec227SDan Williams #define IOAT_INTRDELAY_OFFSET			0x0C	/* 16-bit */
62584ec227SDan Williams #define IOAT_INTRDELAY_INT_DELAY_MASK		0x3FFF	/* Interrupt Delay Time */
63584ec227SDan Williams #define IOAT_INTRDELAY_COALESE_SUPPORT		0x8000	/* Interrupt Coalescing Supported */
64584ec227SDan Williams 
65584ec227SDan Williams #define IOAT_DEVICE_STATUS_OFFSET		0x0E	/* 16-bit */
66584ec227SDan Williams #define IOAT_DEVICE_STATUS_DEGRADED_MODE	0x0001
672aec048cSDan Williams #define IOAT_DEVICE_MMIO_RESTRICTED		0x0002
682aec048cSDan Williams #define IOAT_DEVICE_MEMORY_BYPASS		0x0004
692aec048cSDan Williams #define IOAT_DEVICE_ADDRESS_REMAPPING		0x0008
702aec048cSDan Williams 
712aec048cSDan Williams #define IOAT_DMA_CAP_OFFSET			0x10	/* 32-bit */
722aec048cSDan Williams #define IOAT_CAP_PAGE_BREAK			0x00000001
732aec048cSDan Williams #define IOAT_CAP_CRC				0x00000002
742aec048cSDan Williams #define IOAT_CAP_SKIP_MARKER			0x00000004
752aec048cSDan Williams #define IOAT_CAP_DCA				0x00000010
762aec048cSDan Williams #define IOAT_CAP_CRC_MOVE			0x00000020
772aec048cSDan Williams #define IOAT_CAP_FILL_BLOCK			0x00000040
782aec048cSDan Williams #define IOAT_CAP_APIC				0x00000080
792aec048cSDan Williams #define IOAT_CAP_XOR				0x00000100
802aec048cSDan Williams #define IOAT_CAP_PQ				0x00000200
81584ec227SDan Williams 
82584ec227SDan Williams #define IOAT_CHANNEL_MMIO_SIZE			0x80	/* Each Channel MMIO space is this size */
83584ec227SDan Williams 
84584ec227SDan Williams /* DMA Channel Registers */
85584ec227SDan Williams #define IOAT_CHANCTRL_OFFSET			0x00	/* 16-bit Channel Control Register */
86584ec227SDan Williams #define IOAT_CHANCTRL_CHANNEL_PRIORITY_MASK	0xF000
87e61dacaeSDan Williams #define IOAT3_CHANCTRL_COMPL_DCA_EN		0x0200
88584ec227SDan Williams #define IOAT_CHANCTRL_CHANNEL_IN_USE		0x0100
89584ec227SDan Williams #define IOAT_CHANCTRL_DESCRIPTOR_ADDR_SNOOP_CONTROL	0x0020
90584ec227SDan Williams #define IOAT_CHANCTRL_ERR_INT_EN		0x0010
91584ec227SDan Williams #define IOAT_CHANCTRL_ANY_ERR_ABORT_EN		0x0008
92584ec227SDan Williams #define IOAT_CHANCTRL_ERR_COMPLETION_EN		0x0004
93f6ab95b5SDan Williams #define IOAT_CHANCTRL_INT_REARM			0x0001
94f6ab95b5SDan Williams #define IOAT_CHANCTRL_RUN			(IOAT_CHANCTRL_INT_REARM |\
95*6f82b83bSDan Williams 						 IOAT_CHANCTRL_ANY_ERR_ABORT_EN)
96584ec227SDan Williams 
97584ec227SDan Williams #define IOAT_DMA_COMP_OFFSET			0x02	/* 16-bit DMA channel compatibility */
98584ec227SDan Williams #define IOAT_DMA_COMP_V1			0x0001	/* Compatibility with DMA version 1 */
99584ec227SDan Williams #define IOAT_DMA_COMP_V2			0x0002	/* Compatibility with DMA version 2 */
100584ec227SDan Williams 
101584ec227SDan Williams 
102584ec227SDan Williams #define IOAT1_CHANSTS_OFFSET		0x04	/* 64-bit Channel Status Register */
103584ec227SDan Williams #define IOAT2_CHANSTS_OFFSET		0x08	/* 64-bit Channel Status Register */
104584ec227SDan Williams #define IOAT_CHANSTS_OFFSET(ver)		((ver) < IOAT_VER_2_0 \
105584ec227SDan Williams 						? IOAT1_CHANSTS_OFFSET : IOAT2_CHANSTS_OFFSET)
106584ec227SDan Williams #define IOAT1_CHANSTS_OFFSET_LOW	0x04
107584ec227SDan Williams #define IOAT2_CHANSTS_OFFSET_LOW	0x08
108584ec227SDan Williams #define IOAT_CHANSTS_OFFSET_LOW(ver)		((ver) < IOAT_VER_2_0 \
109584ec227SDan Williams 						? IOAT1_CHANSTS_OFFSET_LOW : IOAT2_CHANSTS_OFFSET_LOW)
110584ec227SDan Williams #define IOAT1_CHANSTS_OFFSET_HIGH	0x08
111584ec227SDan Williams #define IOAT2_CHANSTS_OFFSET_HIGH	0x0C
112584ec227SDan Williams #define IOAT_CHANSTS_OFFSET_HIGH(ver)		((ver) < IOAT_VER_2_0 \
113584ec227SDan Williams 						? IOAT1_CHANSTS_OFFSET_HIGH : IOAT2_CHANSTS_OFFSET_HIGH)
1144fb9b9e8SDan Williams #define IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR	(~0x3fULL)
1154fb9b9e8SDan Williams #define IOAT_CHANSTS_SOFT_ERR			0x10ULL
1164fb9b9e8SDan Williams #define IOAT_CHANSTS_UNAFFILIATED_ERR		0x8ULL
11709c8a5b8SDan Williams #define IOAT_CHANSTS_STATUS	0x7ULL
11809c8a5b8SDan Williams #define IOAT_CHANSTS_ACTIVE	0x0
11909c8a5b8SDan Williams #define IOAT_CHANSTS_DONE	0x1
12009c8a5b8SDan Williams #define IOAT_CHANSTS_SUSPENDED	0x2
12109c8a5b8SDan Williams #define IOAT_CHANSTS_HALTED	0x3
122584ec227SDan Williams 
123584ec227SDan Williams 
124584ec227SDan Williams 
125584ec227SDan Williams #define IOAT_CHAN_DMACOUNT_OFFSET	0x06    /* 16-bit DMA Count register */
126584ec227SDan Williams 
127584ec227SDan Williams #define IOAT_DCACTRL_OFFSET         0x30   /* 32 bit Direct Cache Access Control Register */
128584ec227SDan Williams #define IOAT_DCACTRL_CMPL_WRITE_ENABLE 0x10000
129584ec227SDan Williams #define IOAT_DCACTRL_TARGET_CPU_MASK   0xFFFF /* APIC ID */
130584ec227SDan Williams 
131584ec227SDan Williams /* CB DCA Memory Space Registers */
132584ec227SDan Williams #define IOAT_DCAOFFSET_OFFSET       0x14
133584ec227SDan Williams /* CB_BAR + IOAT_DCAOFFSET value */
134584ec227SDan Williams #define IOAT_DCA_VER_OFFSET         0x00
135584ec227SDan Williams #define IOAT_DCA_VER_MAJOR_MASK     0xF0
136584ec227SDan Williams #define IOAT_DCA_VER_MINOR_MASK     0x0F
137584ec227SDan Williams 
138584ec227SDan Williams #define IOAT_DCA_COMP_OFFSET        0x02
139584ec227SDan Williams #define IOAT_DCA_COMP_V1            0x1
140584ec227SDan Williams 
141584ec227SDan Williams #define IOAT_FSB_CAPABILITY_OFFSET  0x04
142584ec227SDan Williams #define IOAT_FSB_CAPABILITY_PREFETCH    0x1
143584ec227SDan Williams 
144584ec227SDan Williams #define IOAT_PCI_CAPABILITY_OFFSET  0x06
145584ec227SDan Williams #define IOAT_PCI_CAPABILITY_MEMWR   0x1
146584ec227SDan Williams 
147584ec227SDan Williams #define IOAT_FSB_CAP_ENABLE_OFFSET  0x08
148584ec227SDan Williams #define IOAT_FSB_CAP_ENABLE_PREFETCH    0x1
149584ec227SDan Williams 
150584ec227SDan Williams #define IOAT_PCI_CAP_ENABLE_OFFSET  0x0A
151584ec227SDan Williams #define IOAT_PCI_CAP_ENABLE_MEMWR   0x1
152584ec227SDan Williams 
153584ec227SDan Williams #define IOAT_APICID_TAG_MAP_OFFSET  0x0C
154584ec227SDan Williams #define IOAT_APICID_TAG_MAP_TAG0    0x0000000F
155584ec227SDan Williams #define IOAT_APICID_TAG_MAP_TAG0_SHIFT 0
156584ec227SDan Williams #define IOAT_APICID_TAG_MAP_TAG1    0x000000F0
157584ec227SDan Williams #define IOAT_APICID_TAG_MAP_TAG1_SHIFT 4
158584ec227SDan Williams #define IOAT_APICID_TAG_MAP_TAG2    0x00000F00
159584ec227SDan Williams #define IOAT_APICID_TAG_MAP_TAG2_SHIFT 8
160584ec227SDan Williams #define IOAT_APICID_TAG_MAP_TAG3    0x0000F000
161584ec227SDan Williams #define IOAT_APICID_TAG_MAP_TAG3_SHIFT 12
162584ec227SDan Williams #define IOAT_APICID_TAG_MAP_TAG4    0x000F0000
163584ec227SDan Williams #define IOAT_APICID_TAG_MAP_TAG4_SHIFT 16
164584ec227SDan Williams #define IOAT_APICID_TAG_CB2_VALID   0x8080808080
165584ec227SDan Williams 
166584ec227SDan Williams #define IOAT_DCA_GREQID_OFFSET      0x10
167584ec227SDan Williams #define IOAT_DCA_GREQID_SIZE        0x04
168584ec227SDan Williams #define IOAT_DCA_GREQID_MASK        0xFFFF
169584ec227SDan Williams #define IOAT_DCA_GREQID_IGNOREFUN   0x10000000
170584ec227SDan Williams #define IOAT_DCA_GREQID_VALID       0x20000000
171584ec227SDan Williams #define IOAT_DCA_GREQID_LASTID      0x80000000
172584ec227SDan Williams 
173584ec227SDan Williams #define IOAT3_CSI_CAPABILITY_OFFSET 0x08
174584ec227SDan Williams #define IOAT3_CSI_CAPABILITY_PREFETCH    0x1
175584ec227SDan Williams 
176584ec227SDan Williams #define IOAT3_PCI_CAPABILITY_OFFSET 0x0A
177584ec227SDan Williams #define IOAT3_PCI_CAPABILITY_MEMWR  0x1
178584ec227SDan Williams 
179584ec227SDan Williams #define IOAT3_CSI_CONTROL_OFFSET    0x0C
180584ec227SDan Williams #define IOAT3_CSI_CONTROL_PREFETCH  0x1
181584ec227SDan Williams 
182584ec227SDan Williams #define IOAT3_PCI_CONTROL_OFFSET    0x0E
183584ec227SDan Williams #define IOAT3_PCI_CONTROL_MEMWR     0x1
184584ec227SDan Williams 
185584ec227SDan Williams #define IOAT3_APICID_TAG_MAP_OFFSET 0x10
186584ec227SDan Williams #define IOAT3_APICID_TAG_MAP_OFFSET_LOW  0x10
187584ec227SDan Williams #define IOAT3_APICID_TAG_MAP_OFFSET_HIGH 0x14
188584ec227SDan Williams 
189584ec227SDan Williams #define IOAT3_DCA_GREQID_OFFSET     0x02
190584ec227SDan Williams 
191584ec227SDan Williams #define IOAT1_CHAINADDR_OFFSET		0x0C	/* 64-bit Descriptor Chain Address Register */
192584ec227SDan Williams #define IOAT2_CHAINADDR_OFFSET		0x10	/* 64-bit Descriptor Chain Address Register */
193584ec227SDan Williams #define IOAT_CHAINADDR_OFFSET(ver)		((ver) < IOAT_VER_2_0 \
194584ec227SDan Williams 						? IOAT1_CHAINADDR_OFFSET : IOAT2_CHAINADDR_OFFSET)
195584ec227SDan Williams #define IOAT1_CHAINADDR_OFFSET_LOW	0x0C
196584ec227SDan Williams #define IOAT2_CHAINADDR_OFFSET_LOW	0x10
197584ec227SDan Williams #define IOAT_CHAINADDR_OFFSET_LOW(ver)		((ver) < IOAT_VER_2_0 \
198584ec227SDan Williams 						? IOAT1_CHAINADDR_OFFSET_LOW : IOAT2_CHAINADDR_OFFSET_LOW)
199584ec227SDan Williams #define IOAT1_CHAINADDR_OFFSET_HIGH	0x10
200584ec227SDan Williams #define IOAT2_CHAINADDR_OFFSET_HIGH	0x14
201584ec227SDan Williams #define IOAT_CHAINADDR_OFFSET_HIGH(ver)		((ver) < IOAT_VER_2_0 \
202584ec227SDan Williams 						? IOAT1_CHAINADDR_OFFSET_HIGH : IOAT2_CHAINADDR_OFFSET_HIGH)
203584ec227SDan Williams 
204584ec227SDan Williams #define IOAT1_CHANCMD_OFFSET		0x14	/*  8-bit DMA Channel Command Register */
205584ec227SDan Williams #define IOAT2_CHANCMD_OFFSET		0x04	/*  8-bit DMA Channel Command Register */
206584ec227SDan Williams #define IOAT_CHANCMD_OFFSET(ver)		((ver) < IOAT_VER_2_0 \
207584ec227SDan Williams 						? IOAT1_CHANCMD_OFFSET : IOAT2_CHANCMD_OFFSET)
208584ec227SDan Williams #define IOAT_CHANCMD_RESET			0x20
209584ec227SDan Williams #define IOAT_CHANCMD_RESUME			0x10
210584ec227SDan Williams #define IOAT_CHANCMD_ABORT			0x08
211584ec227SDan Williams #define IOAT_CHANCMD_SUSPEND			0x04
212584ec227SDan Williams #define IOAT_CHANCMD_APPEND			0x02
213584ec227SDan Williams #define IOAT_CHANCMD_START			0x01
214584ec227SDan Williams 
215584ec227SDan Williams #define IOAT_CHANCMP_OFFSET			0x18	/* 64-bit Channel Completion Address Register */
216584ec227SDan Williams #define IOAT_CHANCMP_OFFSET_LOW			0x18
217584ec227SDan Williams #define IOAT_CHANCMP_OFFSET_HIGH		0x1C
218584ec227SDan Williams 
219584ec227SDan Williams #define IOAT_CDAR_OFFSET			0x20	/* 64-bit Current Descriptor Address Register */
220584ec227SDan Williams #define IOAT_CDAR_OFFSET_LOW			0x20
221584ec227SDan Williams #define IOAT_CDAR_OFFSET_HIGH			0x24
222584ec227SDan Williams 
223584ec227SDan Williams #define IOAT_CHANERR_OFFSET			0x28	/* 32-bit Channel Error Register */
22409c8a5b8SDan Williams #define IOAT_CHANERR_SRC_ADDR_ERR	0x0001
22509c8a5b8SDan Williams #define IOAT_CHANERR_DEST_ADDR_ERR	0x0002
22609c8a5b8SDan Williams #define IOAT_CHANERR_NEXT_ADDR_ERR	0x0004
22709c8a5b8SDan Williams #define IOAT_CHANERR_NEXT_DESC_ALIGN_ERR	0x0008
228584ec227SDan Williams #define IOAT_CHANERR_CHAIN_ADDR_VALUE_ERR	0x0010
229584ec227SDan Williams #define IOAT_CHANERR_CHANCMD_ERR		0x0020
230584ec227SDan Williams #define IOAT_CHANERR_CHIPSET_UNCORRECTABLE_DATA_INTEGRITY_ERR	0x0040
231584ec227SDan Williams #define IOAT_CHANERR_DMA_UNCORRECTABLE_DATA_INTEGRITY_ERR	0x0080
232584ec227SDan Williams #define IOAT_CHANERR_READ_DATA_ERR		0x0100
233584ec227SDan Williams #define IOAT_CHANERR_WRITE_DATA_ERR		0x0200
23409c8a5b8SDan Williams #define IOAT_CHANERR_CONTROL_ERR	0x0400
23509c8a5b8SDan Williams #define IOAT_CHANERR_LENGTH_ERR	0x0800
236584ec227SDan Williams #define IOAT_CHANERR_COMPLETION_ADDR_ERR	0x1000
237584ec227SDan Williams #define IOAT_CHANERR_INT_CONFIGURATION_ERR	0x2000
238584ec227SDan Williams #define IOAT_CHANERR_SOFT_ERR			0x4000
239584ec227SDan Williams #define IOAT_CHANERR_UNAFFILIATED_ERR		0x8000
2402aec048cSDan Williams #define IOAT_CHANERR_XOR_P_OR_CRC_ERR		0x10000
2412aec048cSDan Williams #define IOAT_CHANERR_XOR_Q_ERR			0x20000
2422aec048cSDan Williams #define IOAT_CHANERR_DESCRIPTOR_COUNT_ERR	0x40000
243584ec227SDan Williams 
244b094ad3bSDan Williams #define IOAT_CHANERR_HANDLE_MASK (IOAT_CHANERR_XOR_P_OR_CRC_ERR | IOAT_CHANERR_XOR_Q_ERR)
245b094ad3bSDan Williams 
246584ec227SDan Williams #define IOAT_CHANERR_MASK_OFFSET		0x2C	/* 32-bit Channel Error Register */
247584ec227SDan Williams 
248584ec227SDan Williams #endif /* _IOAT_REGISTERS_H_ */
249