xref: /linux/arch/x86/kernel/i8259.c (revision 0ea5c948cb64bab5bc7a5516774eb8536f05aa0d)
1b2441318SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
221fd5132SPavel Machek #include <linux/linkage.h>
321fd5132SPavel Machek #include <linux/errno.h>
421fd5132SPavel Machek #include <linux/signal.h>
521fd5132SPavel Machek #include <linux/sched.h>
621fd5132SPavel Machek #include <linux/ioport.h>
721fd5132SPavel Machek #include <linux/interrupt.h>
8447ae316SNicolai Stange #include <linux/irq.h>
921fd5132SPavel Machek #include <linux/timex.h>
1021fd5132SPavel Machek #include <linux/random.h>
1121fd5132SPavel Machek #include <linux/init.h>
1221fd5132SPavel Machek #include <linux/kernel_stat.h>
13f3c6ea1bSRafael J. Wysocki #include <linux/syscore_ops.h>
1421fd5132SPavel Machek #include <linux/bitops.h>
157bafaf30SJaswinder Singh Rajput #include <linux/acpi.h>
167bafaf30SJaswinder Singh Rajput #include <linux/io.h>
177bafaf30SJaswinder Singh Rajput #include <linux/delay.h>
1865fddcfcSMike Rapoport #include <linux/pgtable.h>
1921fd5132SPavel Machek 
2060063497SArun Sharma #include <linux/atomic.h>
2121fd5132SPavel Machek #include <asm/timer.h>
2221fd5132SPavel Machek #include <asm/hw_irq.h>
2321fd5132SPavel Machek #include <asm/desc.h>
2421fd5132SPavel Machek #include <asm/apic.h>
2521fd5132SPavel Machek #include <asm/i8259.h>
2621fd5132SPavel Machek 
2721fd5132SPavel Machek /*
2821fd5132SPavel Machek  * This is the 'legacy' 8259A Programmable Interrupt Controller,
2921fd5132SPavel Machek  * present in the majority of PC/AT boxes.
3021fd5132SPavel Machek  * plus some generic x86 specific things if generic specifics makes
3121fd5132SPavel Machek  * any sense at all.
3221fd5132SPavel Machek  */
334305df94SThomas Gleixner static void init_8259A(int auto_eoi);
3421fd5132SPavel Machek 
35*128b0c97SThomas Gleixner static bool pcat_compat __ro_after_init;
3621fd5132SPavel Machek static int i8259A_auto_eoi;
375619c280SThomas Gleixner DEFINE_RAW_SPINLOCK(i8259A_lock);
3821fd5132SPavel Machek 
3921fd5132SPavel Machek /*
4021fd5132SPavel Machek  * 8259A PIC functions to handle ISA devices:
4121fd5132SPavel Machek  */
4221fd5132SPavel Machek 
4321fd5132SPavel Machek /*
4421fd5132SPavel Machek  * This contains the irq mask for both 8259A irq controllers,
4521fd5132SPavel Machek  */
4621fd5132SPavel Machek unsigned int cached_irq_mask = 0xffff;
4721fd5132SPavel Machek 
4821fd5132SPavel Machek /*
4921fd5132SPavel Machek  * Not all IRQs can be routed through the IO-APIC, eg. on certain (older)
5021fd5132SPavel Machek  * boards the timer interrupt is not really connected to any IO-APIC pin,
5121fd5132SPavel Machek  * it's fed to the master 8259A's IR0 line only.
5221fd5132SPavel Machek  *
5321fd5132SPavel Machek  * Any '1' bit in this mask means the IRQ is routed through the IO-APIC.
5421fd5132SPavel Machek  * this 'mixed mode' IRQ handling costs nothing because it's only used
5521fd5132SPavel Machek  * at IRQ setup time.
5621fd5132SPavel Machek  */
5721fd5132SPavel Machek unsigned long io_apic_irqs;
5821fd5132SPavel Machek 
mask_8259A_irq(unsigned int irq)594305df94SThomas Gleixner static void mask_8259A_irq(unsigned int irq)
6021fd5132SPavel Machek {
6121fd5132SPavel Machek 	unsigned int mask = 1 << irq;
6221fd5132SPavel Machek 	unsigned long flags;
6321fd5132SPavel Machek 
645619c280SThomas Gleixner 	raw_spin_lock_irqsave(&i8259A_lock, flags);
6521fd5132SPavel Machek 	cached_irq_mask |= mask;
6621fd5132SPavel Machek 	if (irq & 8)
6721fd5132SPavel Machek 		outb(cached_slave_mask, PIC_SLAVE_IMR);
6821fd5132SPavel Machek 	else
6921fd5132SPavel Machek 		outb(cached_master_mask, PIC_MASTER_IMR);
705619c280SThomas Gleixner 	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
7121fd5132SPavel Machek }
7221fd5132SPavel Machek 
disable_8259A_irq(struct irq_data * data)734305df94SThomas Gleixner static void disable_8259A_irq(struct irq_data *data)
744305df94SThomas Gleixner {
754305df94SThomas Gleixner 	mask_8259A_irq(data->irq);
764305df94SThomas Gleixner }
774305df94SThomas Gleixner 
unmask_8259A_irq(unsigned int irq)784305df94SThomas Gleixner static void unmask_8259A_irq(unsigned int irq)
7921fd5132SPavel Machek {
8021fd5132SPavel Machek 	unsigned int mask = ~(1 << irq);
8121fd5132SPavel Machek 	unsigned long flags;
8221fd5132SPavel Machek 
835619c280SThomas Gleixner 	raw_spin_lock_irqsave(&i8259A_lock, flags);
8421fd5132SPavel Machek 	cached_irq_mask &= mask;
8521fd5132SPavel Machek 	if (irq & 8)
8621fd5132SPavel Machek 		outb(cached_slave_mask, PIC_SLAVE_IMR);
8721fd5132SPavel Machek 	else
8821fd5132SPavel Machek 		outb(cached_master_mask, PIC_MASTER_IMR);
895619c280SThomas Gleixner 	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
9021fd5132SPavel Machek }
9121fd5132SPavel Machek 
enable_8259A_irq(struct irq_data * data)924305df94SThomas Gleixner static void enable_8259A_irq(struct irq_data *data)
934305df94SThomas Gleixner {
944305df94SThomas Gleixner 	unmask_8259A_irq(data->irq);
954305df94SThomas Gleixner }
964305df94SThomas Gleixner 
i8259A_irq_pending(unsigned int irq)97b81bb373SJacob Pan static int i8259A_irq_pending(unsigned int irq)
9821fd5132SPavel Machek {
9921fd5132SPavel Machek 	unsigned int mask = 1<<irq;
10021fd5132SPavel Machek 	unsigned long flags;
10121fd5132SPavel Machek 	int ret;
10221fd5132SPavel Machek 
1035619c280SThomas Gleixner 	raw_spin_lock_irqsave(&i8259A_lock, flags);
10421fd5132SPavel Machek 	if (irq < 8)
10521fd5132SPavel Machek 		ret = inb(PIC_MASTER_CMD) & mask;
10621fd5132SPavel Machek 	else
10721fd5132SPavel Machek 		ret = inb(PIC_SLAVE_CMD) & (mask >> 8);
1085619c280SThomas Gleixner 	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
10921fd5132SPavel Machek 
11021fd5132SPavel Machek 	return ret;
11121fd5132SPavel Machek }
11221fd5132SPavel Machek 
make_8259A_irq(unsigned int irq)113b81bb373SJacob Pan static void make_8259A_irq(unsigned int irq)
11421fd5132SPavel Machek {
11521fd5132SPavel Machek 	disable_irq_nosync(irq);
11621fd5132SPavel Machek 	io_apic_irqs &= ~(1<<irq);
11760e684f0SMaciej W. Rozycki 	irq_set_chip_and_handler(irq, &i8259A_chip, handle_level_irq);
1185fa55950SThomas Gleixner 	irq_set_status_flags(irq, IRQ_LEVEL);
11921fd5132SPavel Machek 	enable_irq(irq);
1200fa115daSThomas Gleixner 	lapic_assign_legacy_vector(irq, true);
12121fd5132SPavel Machek }
12221fd5132SPavel Machek 
12321fd5132SPavel Machek /*
12421fd5132SPavel Machek  * This function assumes to be called rarely. Switching between
12521fd5132SPavel Machek  * 8259A registers is slow.
12621fd5132SPavel Machek  * This has to be protected by the irq controller spinlock
12721fd5132SPavel Machek  * before being called.
12821fd5132SPavel Machek  */
i8259A_irq_real(unsigned int irq)12921fd5132SPavel Machek static inline int i8259A_irq_real(unsigned int irq)
13021fd5132SPavel Machek {
13121fd5132SPavel Machek 	int value;
13221fd5132SPavel Machek 	int irqmask = 1<<irq;
13321fd5132SPavel Machek 
13421fd5132SPavel Machek 	if (irq < 8) {
13521fd5132SPavel Machek 		outb(0x0B, PIC_MASTER_CMD);	/* ISR register */
13621fd5132SPavel Machek 		value = inb(PIC_MASTER_CMD) & irqmask;
13721fd5132SPavel Machek 		outb(0x0A, PIC_MASTER_CMD);	/* back to the IRR register */
13821fd5132SPavel Machek 		return value;
13921fd5132SPavel Machek 	}
14021fd5132SPavel Machek 	outb(0x0B, PIC_SLAVE_CMD);	/* ISR register */
14121fd5132SPavel Machek 	value = inb(PIC_SLAVE_CMD) & (irqmask >> 8);
14221fd5132SPavel Machek 	outb(0x0A, PIC_SLAVE_CMD);	/* back to the IRR register */
14321fd5132SPavel Machek 	return value;
14421fd5132SPavel Machek }
14521fd5132SPavel Machek 
14621fd5132SPavel Machek /*
14721fd5132SPavel Machek  * Careful! The 8259A is a fragile beast, it pretty
14821fd5132SPavel Machek  * much _has_ to be done exactly like this (mask it
14921fd5132SPavel Machek  * first, _then_ send the EOI, and the order of EOI
15021fd5132SPavel Machek  * to the two 8259s is important!
15121fd5132SPavel Machek  */
mask_and_ack_8259A(struct irq_data * data)1524305df94SThomas Gleixner static void mask_and_ack_8259A(struct irq_data *data)
15321fd5132SPavel Machek {
1544305df94SThomas Gleixner 	unsigned int irq = data->irq;
15521fd5132SPavel Machek 	unsigned int irqmask = 1 << irq;
15621fd5132SPavel Machek 	unsigned long flags;
15721fd5132SPavel Machek 
1585619c280SThomas Gleixner 	raw_spin_lock_irqsave(&i8259A_lock, flags);
15921fd5132SPavel Machek 	/*
16021fd5132SPavel Machek 	 * Lightweight spurious IRQ detection. We do not want
16121fd5132SPavel Machek 	 * to overdo spurious IRQ handling - it's usually a sign
16221fd5132SPavel Machek 	 * of hardware problems, so we only do the checks we can
16321fd5132SPavel Machek 	 * do without slowing down good hardware unnecessarily.
16421fd5132SPavel Machek 	 *
16521fd5132SPavel Machek 	 * Note that IRQ7 and IRQ15 (the two spurious IRQs
16621fd5132SPavel Machek 	 * usually resulting from the 8259A-1|2 PICs) occur
16721fd5132SPavel Machek 	 * even if the IRQ is masked in the 8259A. Thus we
16821fd5132SPavel Machek 	 * can check spurious 8259A IRQs without doing the
16921fd5132SPavel Machek 	 * quite slow i8259A_irq_real() call for every IRQ.
17021fd5132SPavel Machek 	 * This does not cover 100% of spurious interrupts,
17121fd5132SPavel Machek 	 * but should be enough to warn the user that there
17221fd5132SPavel Machek 	 * is something bad going on ...
17321fd5132SPavel Machek 	 */
17421fd5132SPavel Machek 	if (cached_irq_mask & irqmask)
17521fd5132SPavel Machek 		goto spurious_8259A_irq;
17621fd5132SPavel Machek 	cached_irq_mask |= irqmask;
17721fd5132SPavel Machek 
17821fd5132SPavel Machek handle_real_irq:
17921fd5132SPavel Machek 	if (irq & 8) {
18021fd5132SPavel Machek 		inb(PIC_SLAVE_IMR);	/* DUMMY - (do we need this?) */
18121fd5132SPavel Machek 		outb(cached_slave_mask, PIC_SLAVE_IMR);
18221fd5132SPavel Machek 		/* 'Specific EOI' to slave */
18321fd5132SPavel Machek 		outb(0x60+(irq&7), PIC_SLAVE_CMD);
18421fd5132SPavel Machek 		 /* 'Specific EOI' to master-IRQ2 */
18521fd5132SPavel Machek 		outb(0x60+PIC_CASCADE_IR, PIC_MASTER_CMD);
18621fd5132SPavel Machek 	} else {
18721fd5132SPavel Machek 		inb(PIC_MASTER_IMR);	/* DUMMY - (do we need this?) */
18821fd5132SPavel Machek 		outb(cached_master_mask, PIC_MASTER_IMR);
18921fd5132SPavel Machek 		outb(0x60+irq, PIC_MASTER_CMD);	/* 'Specific EOI to master */
19021fd5132SPavel Machek 	}
1915619c280SThomas Gleixner 	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
19221fd5132SPavel Machek 	return;
19321fd5132SPavel Machek 
19421fd5132SPavel Machek spurious_8259A_irq:
19521fd5132SPavel Machek 	/*
19621fd5132SPavel Machek 	 * this is the slow path - should happen rarely.
19721fd5132SPavel Machek 	 */
19821fd5132SPavel Machek 	if (i8259A_irq_real(irq))
19921fd5132SPavel Machek 		/*
20021fd5132SPavel Machek 		 * oops, the IRQ _is_ in service according to the
20121fd5132SPavel Machek 		 * 8259A - not spurious, go handle it.
20221fd5132SPavel Machek 		 */
20321fd5132SPavel Machek 		goto handle_real_irq;
20421fd5132SPavel Machek 
20521fd5132SPavel Machek 	{
20621fd5132SPavel Machek 		static int spurious_irq_mask;
20721fd5132SPavel Machek 		/*
20821fd5132SPavel Machek 		 * At this point we can be sure the IRQ is spurious,
20921fd5132SPavel Machek 		 * lets ACK and report it. [once per IRQ]
21021fd5132SPavel Machek 		 */
21121fd5132SPavel Machek 		if (!(spurious_irq_mask & irqmask)) {
212bdd65589SThomas Gleixner 			printk_deferred(KERN_DEBUG
21321fd5132SPavel Machek 			       "spurious 8259A interrupt: IRQ%d.\n", irq);
21421fd5132SPavel Machek 			spurious_irq_mask |= irqmask;
21521fd5132SPavel Machek 		}
21621fd5132SPavel Machek 		atomic_inc(&irq_err_count);
21721fd5132SPavel Machek 		/*
21821fd5132SPavel Machek 		 * Theoretically we do not have to handle this IRQ,
21921fd5132SPavel Machek 		 * but in Linux this does not cause problems and is
22021fd5132SPavel Machek 		 * simpler for us.
22121fd5132SPavel Machek 		 */
22221fd5132SPavel Machek 		goto handle_real_irq;
22321fd5132SPavel Machek 	}
22421fd5132SPavel Machek }
22521fd5132SPavel Machek 
2264305df94SThomas Gleixner struct irq_chip i8259A_chip = {
2274305df94SThomas Gleixner 	.name		= "XT-PIC",
2284305df94SThomas Gleixner 	.irq_mask	= disable_8259A_irq,
2294305df94SThomas Gleixner 	.irq_disable	= disable_8259A_irq,
2304305df94SThomas Gleixner 	.irq_unmask	= enable_8259A_irq,
2314305df94SThomas Gleixner 	.irq_mask_ack	= mask_and_ack_8259A,
2324305df94SThomas Gleixner };
2334305df94SThomas Gleixner 
23421fd5132SPavel Machek static char irq_trigger[2];
235d87e89c2SVincenzo Palazzo /* ELCR registers (0x4d0, 0x4d1) control edge/level of IRQ */
restore_ELCR(char * trigger)23621fd5132SPavel Machek static void restore_ELCR(char *trigger)
23721fd5132SPavel Machek {
238d2531661SMaciej W. Rozycki 	outb(trigger[0], PIC_ELCR1);
239d2531661SMaciej W. Rozycki 	outb(trigger[1], PIC_ELCR2);
24021fd5132SPavel Machek }
24121fd5132SPavel Machek 
save_ELCR(char * trigger)24221fd5132SPavel Machek static void save_ELCR(char *trigger)
24321fd5132SPavel Machek {
24421fd5132SPavel Machek 	/* IRQ 0,1,2,8,13 are marked as reserved */
245d2531661SMaciej W. Rozycki 	trigger[0] = inb(PIC_ELCR1) & 0xF8;
246d2531661SMaciej W. Rozycki 	trigger[1] = inb(PIC_ELCR2) & 0xDE;
24721fd5132SPavel Machek }
24821fd5132SPavel Machek 
i8259A_resume(void)249f3c6ea1bSRafael J. Wysocki static void i8259A_resume(void)
25021fd5132SPavel Machek {
25121fd5132SPavel Machek 	init_8259A(i8259A_auto_eoi);
25221fd5132SPavel Machek 	restore_ELCR(irq_trigger);
25321fd5132SPavel Machek }
25421fd5132SPavel Machek 
i8259A_suspend(void)255f3c6ea1bSRafael J. Wysocki static int i8259A_suspend(void)
25621fd5132SPavel Machek {
25721fd5132SPavel Machek 	save_ELCR(irq_trigger);
25821fd5132SPavel Machek 	return 0;
25921fd5132SPavel Machek }
26021fd5132SPavel Machek 
i8259A_shutdown(void)261f3c6ea1bSRafael J. Wysocki static void i8259A_shutdown(void)
26221fd5132SPavel Machek {
26321fd5132SPavel Machek 	/* Put the i8259A into a quiescent state that
26421fd5132SPavel Machek 	 * the kernel initialization code can get it
26521fd5132SPavel Machek 	 * out of.
26621fd5132SPavel Machek 	 */
26721fd5132SPavel Machek 	outb(0xff, PIC_MASTER_IMR);	/* mask all of 8259A-1 */
268d3a8009bSYuanhan Liu 	outb(0xff, PIC_SLAVE_IMR);	/* mask all of 8259A-2 */
26921fd5132SPavel Machek }
27021fd5132SPavel Machek 
271f3c6ea1bSRafael J. Wysocki static struct syscore_ops i8259_syscore_ops = {
27221fd5132SPavel Machek 	.suspend = i8259A_suspend,
27321fd5132SPavel Machek 	.resume = i8259A_resume,
27421fd5132SPavel Machek 	.shutdown = i8259A_shutdown,
27521fd5132SPavel Machek };
27621fd5132SPavel Machek 
mask_8259A(void)277b81bb373SJacob Pan static void mask_8259A(void)
278d94d93caSSuresh Siddha {
279d94d93caSSuresh Siddha 	unsigned long flags;
280d94d93caSSuresh Siddha 
2815619c280SThomas Gleixner 	raw_spin_lock_irqsave(&i8259A_lock, flags);
282d94d93caSSuresh Siddha 
283d94d93caSSuresh Siddha 	outb(0xff, PIC_MASTER_IMR);	/* mask all of 8259A-1 */
284d94d93caSSuresh Siddha 	outb(0xff, PIC_SLAVE_IMR);	/* mask all of 8259A-2 */
285d94d93caSSuresh Siddha 
2865619c280SThomas Gleixner 	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
287d94d93caSSuresh Siddha }
288d94d93caSSuresh Siddha 
unmask_8259A(void)289b81bb373SJacob Pan static void unmask_8259A(void)
290d94d93caSSuresh Siddha {
291d94d93caSSuresh Siddha 	unsigned long flags;
292d94d93caSSuresh Siddha 
2935619c280SThomas Gleixner 	raw_spin_lock_irqsave(&i8259A_lock, flags);
294d94d93caSSuresh Siddha 
295d94d93caSSuresh Siddha 	outb(cached_master_mask, PIC_MASTER_IMR); /* restore master IRQ mask */
296d94d93caSSuresh Siddha 	outb(cached_slave_mask, PIC_SLAVE_IMR);	  /* restore slave IRQ mask */
297d94d93caSSuresh Siddha 
2985619c280SThomas Gleixner 	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
299d94d93caSSuresh Siddha }
300d94d93caSSuresh Siddha 
probe_8259A(void)3018c058b0bSVitaly Kuznetsov static int probe_8259A(void)
30221fd5132SPavel Machek {
303*128b0c97SThomas Gleixner 	unsigned char new_val, probe_val = ~(1 << PIC_CASCADE_IR);
30421fd5132SPavel Machek 	unsigned long flags;
305*128b0c97SThomas Gleixner 
306e179f691SK. Y. Srinivasan 	/*
307*128b0c97SThomas Gleixner 	 * If MADT has the PCAT_COMPAT flag set, then do not bother probing
308*128b0c97SThomas Gleixner 	 * for the PIC. Some BIOSes leave the PIC uninitialized and probing
309*128b0c97SThomas Gleixner 	 * fails.
310*128b0c97SThomas Gleixner 	 *
311*128b0c97SThomas Gleixner 	 * Right now this causes problems as quite some code depends on
312*128b0c97SThomas Gleixner 	 * nr_legacy_irqs() > 0 or has_legacy_pic() == true. This is silly
313*128b0c97SThomas Gleixner 	 * when the system has an IO/APIC because then PIC is not required
314*128b0c97SThomas Gleixner 	 * at all, except for really old machines where the timer interrupt
315*128b0c97SThomas Gleixner 	 * must be routed through the PIC. So just pretend that the PIC is
316*128b0c97SThomas Gleixner 	 * there and let legacy_pic->init() initialize it for nothing.
317*128b0c97SThomas Gleixner 	 *
318*128b0c97SThomas Gleixner 	 * Alternatively this could just try to initialize the PIC and
319*128b0c97SThomas Gleixner 	 * repeat the probe, but for cases where there is no PIC that's
320*128b0c97SThomas Gleixner 	 * just pointless.
321*128b0c97SThomas Gleixner 	 */
322*128b0c97SThomas Gleixner 	if (pcat_compat)
323*128b0c97SThomas Gleixner 		return nr_legacy_irqs();
324*128b0c97SThomas Gleixner 
325*128b0c97SThomas Gleixner 	/*
326*128b0c97SThomas Gleixner 	 * Check to see if we have a PIC.  Mask all except the cascade and
327*128b0c97SThomas Gleixner 	 * read back the value we just wrote. If we don't have a PIC, we
328*128b0c97SThomas Gleixner 	 * will read 0xff as opposed to the value we wrote.
329e179f691SK. Y. Srinivasan 	 */
3308c058b0bSVitaly Kuznetsov 	raw_spin_lock_irqsave(&i8259A_lock, flags);
3318c058b0bSVitaly Kuznetsov 
33221fd5132SPavel Machek 	outb(0xff, PIC_SLAVE_IMR);	/* mask all of 8259A-2 */
333e179f691SK. Y. Srinivasan 	outb(probe_val, PIC_MASTER_IMR);
334e179f691SK. Y. Srinivasan 	new_val = inb(PIC_MASTER_IMR);
335e179f691SK. Y. Srinivasan 	if (new_val != probe_val) {
336e179f691SK. Y. Srinivasan 		printk(KERN_INFO "Using NULL legacy PIC\n");
337e179f691SK. Y. Srinivasan 		legacy_pic = &null_legacy_pic;
338e179f691SK. Y. Srinivasan 	}
339e179f691SK. Y. Srinivasan 
3408c058b0bSVitaly Kuznetsov 	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
3418c058b0bSVitaly Kuznetsov 	return nr_legacy_irqs();
3428c058b0bSVitaly Kuznetsov }
3438c058b0bSVitaly Kuznetsov 
init_8259A(int auto_eoi)3448c058b0bSVitaly Kuznetsov static void init_8259A(int auto_eoi)
3458c058b0bSVitaly Kuznetsov {
3468c058b0bSVitaly Kuznetsov 	unsigned long flags;
3478c058b0bSVitaly Kuznetsov 
3488c058b0bSVitaly Kuznetsov 	i8259A_auto_eoi = auto_eoi;
3498c058b0bSVitaly Kuznetsov 
3508c058b0bSVitaly Kuznetsov 	raw_spin_lock_irqsave(&i8259A_lock, flags);
3518c058b0bSVitaly Kuznetsov 
352e179f691SK. Y. Srinivasan 	outb(0xff, PIC_MASTER_IMR);	/* mask all of 8259A-1 */
35321fd5132SPavel Machek 
35421fd5132SPavel Machek 	/*
35521fd5132SPavel Machek 	 * outb_pic - this has to work on a wide range of PC hardware.
35621fd5132SPavel Machek 	 */
35721fd5132SPavel Machek 	outb_pic(0x11, PIC_MASTER_CMD);	/* ICW1: select 8259A-1 init */
358c46e62f7SPavel Machek 
3598b455e65SBrian Gerst 	/* ICW2: 8259A-1 IR0-7 mapped to ISA_IRQ_VECTOR(0) */
3608b455e65SBrian Gerst 	outb_pic(ISA_IRQ_VECTOR(0), PIC_MASTER_IMR);
361c46e62f7SPavel Machek 
36221fd5132SPavel Machek 	/* 8259A-1 (the master) has a slave on IR2 */
363c46e62f7SPavel Machek 	outb_pic(1U << PIC_CASCADE_IR, PIC_MASTER_IMR);
364c46e62f7SPavel Machek 
36521fd5132SPavel Machek 	if (auto_eoi)	/* master does Auto EOI */
36621fd5132SPavel Machek 		outb_pic(MASTER_ICW4_DEFAULT | PIC_ICW4_AEOI, PIC_MASTER_IMR);
36721fd5132SPavel Machek 	else		/* master expects normal EOI */
36821fd5132SPavel Machek 		outb_pic(MASTER_ICW4_DEFAULT, PIC_MASTER_IMR);
36921fd5132SPavel Machek 
37021fd5132SPavel Machek 	outb_pic(0x11, PIC_SLAVE_CMD);	/* ICW1: select 8259A-2 init */
371c46e62f7SPavel Machek 
3728b455e65SBrian Gerst 	/* ICW2: 8259A-2 IR0-7 mapped to ISA_IRQ_VECTOR(8) */
3738b455e65SBrian Gerst 	outb_pic(ISA_IRQ_VECTOR(8), PIC_SLAVE_IMR);
37421fd5132SPavel Machek 	/* 8259A-2 is a slave on master's IR2 */
37521fd5132SPavel Machek 	outb_pic(PIC_CASCADE_IR, PIC_SLAVE_IMR);
37621fd5132SPavel Machek 	/* (slave's support for AEOI in flat mode is to be investigated) */
37721fd5132SPavel Machek 	outb_pic(SLAVE_ICW4_DEFAULT, PIC_SLAVE_IMR);
37821fd5132SPavel Machek 
37921fd5132SPavel Machek 	if (auto_eoi)
38021fd5132SPavel Machek 		/*
38121fd5132SPavel Machek 		 * In AEOI mode we just have to mask the interrupt
38221fd5132SPavel Machek 		 * when acking.
38321fd5132SPavel Machek 		 */
3844305df94SThomas Gleixner 		i8259A_chip.irq_mask_ack = disable_8259A_irq;
38521fd5132SPavel Machek 	else
3864305df94SThomas Gleixner 		i8259A_chip.irq_mask_ack = mask_and_ack_8259A;
38721fd5132SPavel Machek 
38821fd5132SPavel Machek 	udelay(100);		/* wait for 8259A to initialize */
38921fd5132SPavel Machek 
39021fd5132SPavel Machek 	outb(cached_master_mask, PIC_MASTER_IMR); /* restore master IRQ mask */
39121fd5132SPavel Machek 	outb(cached_slave_mask, PIC_SLAVE_IMR);	  /* restore slave IRQ mask */
39221fd5132SPavel Machek 
3935619c280SThomas Gleixner 	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
39421fd5132SPavel Machek }
395b81bb373SJacob Pan 
396ef354866SJacob Pan /*
397ef354866SJacob Pan  * make i8259 a driver so that we can select pic functions at run time. the goal
398ef354866SJacob Pan  * is to make x86 binary compatible among pc compatible and non-pc compatible
399ef354866SJacob Pan  * platforms, such as x86 MID.
400ef354866SJacob Pan  */
401ef354866SJacob Pan 
legacy_pic_noop(void)40228a3c93dSJacob Pan static void legacy_pic_noop(void) { };
legacy_pic_uint_noop(unsigned int unused)40328a3c93dSJacob Pan static void legacy_pic_uint_noop(unsigned int unused) { };
legacy_pic_int_noop(int unused)40428a3c93dSJacob Pan static void legacy_pic_int_noop(int unused) { };
legacy_pic_irq_pending_noop(unsigned int irq)405ef354866SJacob Pan static int legacy_pic_irq_pending_noop(unsigned int irq)
406ef354866SJacob Pan {
407ef354866SJacob Pan 	return 0;
408ef354866SJacob Pan }
legacy_pic_probe(void)4098c058b0bSVitaly Kuznetsov static int legacy_pic_probe(void)
4108c058b0bSVitaly Kuznetsov {
4118c058b0bSVitaly Kuznetsov 	return 0;
4128c058b0bSVitaly Kuznetsov }
413ef354866SJacob Pan 
414ef354866SJacob Pan struct legacy_pic null_legacy_pic = {
415ef354866SJacob Pan 	.nr_legacy_irqs = 0,
4164305df94SThomas Gleixner 	.chip = &dummy_irq_chip,
4174305df94SThomas Gleixner 	.mask = legacy_pic_uint_noop,
4184305df94SThomas Gleixner 	.unmask = legacy_pic_uint_noop,
419ef354866SJacob Pan 	.mask_all = legacy_pic_noop,
420ef354866SJacob Pan 	.restore_mask = legacy_pic_noop,
421ef354866SJacob Pan 	.init = legacy_pic_int_noop,
4228c058b0bSVitaly Kuznetsov 	.probe = legacy_pic_probe,
423ef354866SJacob Pan 	.irq_pending = legacy_pic_irq_pending_noop,
424ef354866SJacob Pan 	.make_irq = legacy_pic_uint_noop,
425ef354866SJacob Pan };
426ef354866SJacob Pan 
427c9053e1cSChen Lifu static struct legacy_pic default_legacy_pic = {
428ef354866SJacob Pan 	.nr_legacy_irqs = NR_IRQS_LEGACY,
429ef354866SJacob Pan 	.chip  = &i8259A_chip,
4304305df94SThomas Gleixner 	.mask = mask_8259A_irq,
4314305df94SThomas Gleixner 	.unmask = unmask_8259A_irq,
432ef354866SJacob Pan 	.mask_all = mask_8259A,
433ef354866SJacob Pan 	.restore_mask = unmask_8259A,
434ef354866SJacob Pan 	.init = init_8259A,
4358c058b0bSVitaly Kuznetsov 	.probe = probe_8259A,
436ef354866SJacob Pan 	.irq_pending = i8259A_irq_pending,
437ef354866SJacob Pan 	.make_irq = make_8259A_irq,
438ef354866SJacob Pan };
439ef354866SJacob Pan 
440ef354866SJacob Pan struct legacy_pic *legacy_pic = &default_legacy_pic;
4417ee06cb2SHans de Goede EXPORT_SYMBOL(legacy_pic);
442087b255aSAdam Lackorzynski 
i8259A_init_ops(void)443f3c6ea1bSRafael J. Wysocki static int __init i8259A_init_ops(void)
444087b255aSAdam Lackorzynski {
445f3c6ea1bSRafael J. Wysocki 	if (legacy_pic == &default_legacy_pic)
446f3c6ea1bSRafael J. Wysocki 		register_syscore_ops(&i8259_syscore_ops);
447087b255aSAdam Lackorzynski 
448087b255aSAdam Lackorzynski 	return 0;
449087b255aSAdam Lackorzynski }
450f3c6ea1bSRafael J. Wysocki device_initcall(i8259A_init_ops);
451*128b0c97SThomas Gleixner 
legacy_pic_pcat_compat(void)452*128b0c97SThomas Gleixner void __init legacy_pic_pcat_compat(void)
453*128b0c97SThomas Gleixner {
454*128b0c97SThomas Gleixner 	pcat_compat = true;
455*128b0c97SThomas Gleixner }
456