xref: /linux/arch/sh/kernel/cpu/sh4a/setup-sh7366.c (revision bcac24d0535402d6e3414d3951609f12caaa1c7d)
19109a30eSMagnus Damm /*
29109a30eSMagnus Damm  * SH7366 Setup
39109a30eSMagnus Damm  *
49109a30eSMagnus Damm  *  Copyright (C) 2008 Renesas Solutions
59109a30eSMagnus Damm  *
69109a30eSMagnus Damm  * Based on linux/arch/sh/kernel/cpu/sh4a/setup-sh7722.c
79109a30eSMagnus Damm  *
89109a30eSMagnus Damm  * This file is subject to the terms and conditions of the GNU General Public
99109a30eSMagnus Damm  * License.  See the file "COPYING" in the main directory of this archive
109109a30eSMagnus Damm  * for more details.
119109a30eSMagnus Damm  */
129109a30eSMagnus Damm #include <linux/platform_device.h>
139109a30eSMagnus Damm #include <linux/init.h>
149109a30eSMagnus Damm #include <linux/serial.h>
1596de1a8fSPaul Mundt #include <linux/serial_sci.h>
16714750ddSMagnus Damm #include <linux/uio_driver.h>
1746a12f74SPaul Mundt #include <linux/sh_timer.h>
186b64929cSYoshihiro Shimoda #include <linux/usb/r8a66597.h>
19d7f1a9adSMagnus Damm #include <asm/clock.h>
209109a30eSMagnus Damm 
21*bcac24d0SMagnus Damm static struct plat_sci_port scif0_platform_data = {
22*bcac24d0SMagnus Damm 	.mapbase	= 0xffe00000,
23*bcac24d0SMagnus Damm 	.flags		= UPF_BOOT_AUTOCONF,
24*bcac24d0SMagnus Damm 	.type		= PORT_SCIF,
25*bcac24d0SMagnus Damm 	.irqs		= { 80, 80, 80, 80 },
26*bcac24d0SMagnus Damm 	.clk		= "scif0",
27*bcac24d0SMagnus Damm };
28*bcac24d0SMagnus Damm 
29*bcac24d0SMagnus Damm static struct platform_device scif0_device = {
30*bcac24d0SMagnus Damm 	.name		= "sh-sci",
31*bcac24d0SMagnus Damm 	.id		= 0,
32*bcac24d0SMagnus Damm 	.dev		= {
33*bcac24d0SMagnus Damm 		.platform_data	= &scif0_platform_data,
34*bcac24d0SMagnus Damm 	},
35*bcac24d0SMagnus Damm };
36*bcac24d0SMagnus Damm 
370fff76f2SMagnus Damm static struct resource iic_resources[] = {
380fff76f2SMagnus Damm 	[0] = {
390fff76f2SMagnus Damm 		.name	= "IIC",
400fff76f2SMagnus Damm 		.start  = 0x04470000,
410fff76f2SMagnus Damm 		.end    = 0x04470017,
420fff76f2SMagnus Damm 		.flags  = IORESOURCE_MEM,
430fff76f2SMagnus Damm 	},
440fff76f2SMagnus Damm 	[1] = {
450fff76f2SMagnus Damm 		.start  = 96,
460fff76f2SMagnus Damm 		.end    = 99,
470fff76f2SMagnus Damm 		.flags  = IORESOURCE_IRQ,
480fff76f2SMagnus Damm        },
490fff76f2SMagnus Damm };
500fff76f2SMagnus Damm 
510fff76f2SMagnus Damm static struct platform_device iic_device = {
520fff76f2SMagnus Damm 	.name           = "i2c-sh_mobile",
53a5616bd0SMagnus Damm 	.id             = 0, /* "i2c0" clock */
540fff76f2SMagnus Damm 	.num_resources  = ARRAY_SIZE(iic_resources),
550fff76f2SMagnus Damm 	.resource       = iic_resources,
560fff76f2SMagnus Damm };
570fff76f2SMagnus Damm 
586b64929cSYoshihiro Shimoda static struct r8a66597_platdata r8a66597_data = {
59719a72b7SMagnus Damm 	.on_chip = 1,
606b64929cSYoshihiro Shimoda };
616b64929cSYoshihiro Shimoda 
6247c2968cSKuninori Morimoto static struct resource usb_host_resources[] = {
6347c2968cSKuninori Morimoto 	[0] = {
6447c2968cSKuninori Morimoto 		.start  = 0xa4d80000,
6547c2968cSKuninori Morimoto 		.end    = 0xa4d800ff,
6647c2968cSKuninori Morimoto 		.flags  = IORESOURCE_MEM,
6747c2968cSKuninori Morimoto 	},
6847c2968cSKuninori Morimoto 	[1] = {
6947c2968cSKuninori Morimoto 		.start  = 65,
7047c2968cSKuninori Morimoto 		.end    = 65,
716b64929cSYoshihiro Shimoda 		.flags	= IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
7247c2968cSKuninori Morimoto 	},
7347c2968cSKuninori Morimoto };
7447c2968cSKuninori Morimoto 
7547c2968cSKuninori Morimoto static struct platform_device usb_host_device = {
7647c2968cSKuninori Morimoto 	.name	= "r8a66597_hcd",
7747c2968cSKuninori Morimoto 	.id	= -1,
7847c2968cSKuninori Morimoto 	.dev = {
7947c2968cSKuninori Morimoto 		.dma_mask		= NULL,
8047c2968cSKuninori Morimoto 		.coherent_dma_mask	= 0xffffffff,
816b64929cSYoshihiro Shimoda 		.platform_data		= &r8a66597_data,
8247c2968cSKuninori Morimoto 	},
8347c2968cSKuninori Morimoto 	.num_resources	= ARRAY_SIZE(usb_host_resources),
8447c2968cSKuninori Morimoto 	.resource	= usb_host_resources,
8547c2968cSKuninori Morimoto };
8647c2968cSKuninori Morimoto 
87714750ddSMagnus Damm static struct uio_info vpu_platform_data = {
88714750ddSMagnus Damm 	.name = "VPU5",
89714750ddSMagnus Damm 	.version = "0",
90714750ddSMagnus Damm 	.irq = 60,
91714750ddSMagnus Damm };
92714750ddSMagnus Damm 
93714750ddSMagnus Damm static struct resource vpu_resources[] = {
94714750ddSMagnus Damm 	[0] = {
95714750ddSMagnus Damm 		.name	= "VPU",
96714750ddSMagnus Damm 		.start	= 0xfe900000,
97714750ddSMagnus Damm 		.end	= 0xfe902807,
98714750ddSMagnus Damm 		.flags	= IORESOURCE_MEM,
99714750ddSMagnus Damm 	},
1001eca5c92SMagnus Damm 	[1] = {
1011eca5c92SMagnus Damm 		/* place holder for contiguous memory */
1021eca5c92SMagnus Damm 	},
103714750ddSMagnus Damm };
104714750ddSMagnus Damm 
105714750ddSMagnus Damm static struct platform_device vpu_device = {
106714750ddSMagnus Damm 	.name		= "uio_pdrv_genirq",
107714750ddSMagnus Damm 	.id		= 0,
108714750ddSMagnus Damm 	.dev = {
109714750ddSMagnus Damm 		.platform_data	= &vpu_platform_data,
110714750ddSMagnus Damm 	},
111714750ddSMagnus Damm 	.resource	= vpu_resources,
112714750ddSMagnus Damm 	.num_resources	= ARRAY_SIZE(vpu_resources),
113714750ddSMagnus Damm };
114714750ddSMagnus Damm 
115714750ddSMagnus Damm static struct uio_info veu0_platform_data = {
116714750ddSMagnus Damm 	.name = "VEU",
117714750ddSMagnus Damm 	.version = "0",
118714750ddSMagnus Damm 	.irq = 54,
119714750ddSMagnus Damm };
120714750ddSMagnus Damm 
121714750ddSMagnus Damm static struct resource veu0_resources[] = {
122714750ddSMagnus Damm 	[0] = {
123714750ddSMagnus Damm 		.name	= "VEU(1)",
124714750ddSMagnus Damm 		.start	= 0xfe920000,
125714750ddSMagnus Damm 		.end	= 0xfe9200b7,
126714750ddSMagnus Damm 		.flags	= IORESOURCE_MEM,
127714750ddSMagnus Damm 	},
1281eca5c92SMagnus Damm 	[1] = {
1291eca5c92SMagnus Damm 		/* place holder for contiguous memory */
1301eca5c92SMagnus Damm 	},
131714750ddSMagnus Damm };
132714750ddSMagnus Damm 
133714750ddSMagnus Damm static struct platform_device veu0_device = {
134714750ddSMagnus Damm 	.name		= "uio_pdrv_genirq",
135714750ddSMagnus Damm 	.id		= 1,
136714750ddSMagnus Damm 	.dev = {
137714750ddSMagnus Damm 		.platform_data	= &veu0_platform_data,
138714750ddSMagnus Damm 	},
139714750ddSMagnus Damm 	.resource	= veu0_resources,
140714750ddSMagnus Damm 	.num_resources	= ARRAY_SIZE(veu0_resources),
141714750ddSMagnus Damm };
142714750ddSMagnus Damm 
143714750ddSMagnus Damm static struct uio_info veu1_platform_data = {
144714750ddSMagnus Damm 	.name = "VEU",
145714750ddSMagnus Damm 	.version = "0",
146714750ddSMagnus Damm 	.irq = 27,
147714750ddSMagnus Damm };
148714750ddSMagnus Damm 
149714750ddSMagnus Damm static struct resource veu1_resources[] = {
150714750ddSMagnus Damm 	[0] = {
151714750ddSMagnus Damm 		.name	= "VEU(2)",
152714750ddSMagnus Damm 		.start	= 0xfe924000,
153714750ddSMagnus Damm 		.end	= 0xfe9240b7,
154714750ddSMagnus Damm 		.flags	= IORESOURCE_MEM,
155714750ddSMagnus Damm 	},
1561eca5c92SMagnus Damm 	[1] = {
1571eca5c92SMagnus Damm 		/* place holder for contiguous memory */
1581eca5c92SMagnus Damm 	},
159714750ddSMagnus Damm };
160714750ddSMagnus Damm 
161714750ddSMagnus Damm static struct platform_device veu1_device = {
162714750ddSMagnus Damm 	.name		= "uio_pdrv_genirq",
163714750ddSMagnus Damm 	.id		= 2,
164714750ddSMagnus Damm 	.dev = {
165714750ddSMagnus Damm 		.platform_data	= &veu1_platform_data,
166714750ddSMagnus Damm 	},
167714750ddSMagnus Damm 	.resource	= veu1_resources,
168714750ddSMagnus Damm 	.num_resources	= ARRAY_SIZE(veu1_resources),
169714750ddSMagnus Damm };
170714750ddSMagnus Damm 
17146a12f74SPaul Mundt static struct sh_timer_config cmt_platform_data = {
172424f59d0SMagnus Damm 	.name = "CMT",
173424f59d0SMagnus Damm 	.channel_offset = 0x60,
174424f59d0SMagnus Damm 	.timer_bit = 5,
175424f59d0SMagnus Damm 	.clk = "cmt0",
176424f59d0SMagnus Damm 	.clockevent_rating = 125,
177424f59d0SMagnus Damm 	.clocksource_rating = 200,
178424f59d0SMagnus Damm };
179424f59d0SMagnus Damm 
180424f59d0SMagnus Damm static struct resource cmt_resources[] = {
181424f59d0SMagnus Damm 	[0] = {
182424f59d0SMagnus Damm 		.name	= "CMT",
183424f59d0SMagnus Damm 		.start	= 0x044a0060,
184424f59d0SMagnus Damm 		.end	= 0x044a006b,
185424f59d0SMagnus Damm 		.flags	= IORESOURCE_MEM,
186424f59d0SMagnus Damm 	},
187424f59d0SMagnus Damm 	[1] = {
188424f59d0SMagnus Damm 		.start	= 104,
189424f59d0SMagnus Damm 		.flags	= IORESOURCE_IRQ,
190424f59d0SMagnus Damm 	},
191424f59d0SMagnus Damm };
192424f59d0SMagnus Damm 
193424f59d0SMagnus Damm static struct platform_device cmt_device = {
194424f59d0SMagnus Damm 	.name		= "sh_cmt",
195424f59d0SMagnus Damm 	.id		= 0,
196424f59d0SMagnus Damm 	.dev = {
197424f59d0SMagnus Damm 		.platform_data	= &cmt_platform_data,
198424f59d0SMagnus Damm 	},
199424f59d0SMagnus Damm 	.resource	= cmt_resources,
200424f59d0SMagnus Damm 	.num_resources	= ARRAY_SIZE(cmt_resources),
201424f59d0SMagnus Damm };
202424f59d0SMagnus Damm 
203f2710ebcSMagnus Damm static struct sh_timer_config tmu0_platform_data = {
204f2710ebcSMagnus Damm 	.name = "TMU0",
205f2710ebcSMagnus Damm 	.channel_offset = 0x04,
206f2710ebcSMagnus Damm 	.timer_bit = 0,
207f2710ebcSMagnus Damm 	.clk = "tmu0",
208f2710ebcSMagnus Damm 	.clockevent_rating = 200,
209f2710ebcSMagnus Damm };
210f2710ebcSMagnus Damm 
211f2710ebcSMagnus Damm static struct resource tmu0_resources[] = {
212f2710ebcSMagnus Damm 	[0] = {
213f2710ebcSMagnus Damm 		.name	= "TMU0",
214f2710ebcSMagnus Damm 		.start	= 0xffd80008,
215f2710ebcSMagnus Damm 		.end	= 0xffd80013,
216f2710ebcSMagnus Damm 		.flags	= IORESOURCE_MEM,
217f2710ebcSMagnus Damm 	},
218f2710ebcSMagnus Damm 	[1] = {
219f2710ebcSMagnus Damm 		.start	= 16,
220f2710ebcSMagnus Damm 		.flags	= IORESOURCE_IRQ,
221f2710ebcSMagnus Damm 	},
222f2710ebcSMagnus Damm };
223f2710ebcSMagnus Damm 
224f2710ebcSMagnus Damm static struct platform_device tmu0_device = {
225f2710ebcSMagnus Damm 	.name		= "sh_tmu",
226f2710ebcSMagnus Damm 	.id		= 0,
227f2710ebcSMagnus Damm 	.dev = {
228f2710ebcSMagnus Damm 		.platform_data	= &tmu0_platform_data,
229f2710ebcSMagnus Damm 	},
230f2710ebcSMagnus Damm 	.resource	= tmu0_resources,
231f2710ebcSMagnus Damm 	.num_resources	= ARRAY_SIZE(tmu0_resources),
232f2710ebcSMagnus Damm };
233f2710ebcSMagnus Damm 
234f2710ebcSMagnus Damm static struct sh_timer_config tmu1_platform_data = {
235f2710ebcSMagnus Damm 	.name = "TMU1",
236f2710ebcSMagnus Damm 	.channel_offset = 0x10,
237f2710ebcSMagnus Damm 	.timer_bit = 1,
238f2710ebcSMagnus Damm 	.clk = "tmu0",
239f2710ebcSMagnus Damm 	.clocksource_rating = 200,
240f2710ebcSMagnus Damm };
241f2710ebcSMagnus Damm 
242f2710ebcSMagnus Damm static struct resource tmu1_resources[] = {
243f2710ebcSMagnus Damm 	[0] = {
244f2710ebcSMagnus Damm 		.name	= "TMU1",
245f2710ebcSMagnus Damm 		.start	= 0xffd80014,
246f2710ebcSMagnus Damm 		.end	= 0xffd8001f,
247f2710ebcSMagnus Damm 		.flags	= IORESOURCE_MEM,
248f2710ebcSMagnus Damm 	},
249f2710ebcSMagnus Damm 	[1] = {
250f2710ebcSMagnus Damm 		.start	= 17,
251f2710ebcSMagnus Damm 		.flags	= IORESOURCE_IRQ,
252f2710ebcSMagnus Damm 	},
253f2710ebcSMagnus Damm };
254f2710ebcSMagnus Damm 
255f2710ebcSMagnus Damm static struct platform_device tmu1_device = {
256f2710ebcSMagnus Damm 	.name		= "sh_tmu",
257f2710ebcSMagnus Damm 	.id		= 1,
258f2710ebcSMagnus Damm 	.dev = {
259f2710ebcSMagnus Damm 		.platform_data	= &tmu1_platform_data,
260f2710ebcSMagnus Damm 	},
261f2710ebcSMagnus Damm 	.resource	= tmu1_resources,
262f2710ebcSMagnus Damm 	.num_resources	= ARRAY_SIZE(tmu1_resources),
263f2710ebcSMagnus Damm };
264f2710ebcSMagnus Damm 
265f2710ebcSMagnus Damm static struct sh_timer_config tmu2_platform_data = {
266f2710ebcSMagnus Damm 	.name = "TMU2",
267f2710ebcSMagnus Damm 	.channel_offset = 0x1c,
268f2710ebcSMagnus Damm 	.timer_bit = 2,
269f2710ebcSMagnus Damm 	.clk = "tmu0",
270f2710ebcSMagnus Damm };
271f2710ebcSMagnus Damm 
272f2710ebcSMagnus Damm static struct resource tmu2_resources[] = {
273f2710ebcSMagnus Damm 	[0] = {
274f2710ebcSMagnus Damm 		.name	= "TMU2",
275f2710ebcSMagnus Damm 		.start	= 0xffd80020,
276f2710ebcSMagnus Damm 		.end	= 0xffd8002b,
277f2710ebcSMagnus Damm 		.flags	= IORESOURCE_MEM,
278f2710ebcSMagnus Damm 	},
279f2710ebcSMagnus Damm 	[1] = {
280f2710ebcSMagnus Damm 		.start	= 18,
281f2710ebcSMagnus Damm 		.flags	= IORESOURCE_IRQ,
282f2710ebcSMagnus Damm 	},
283f2710ebcSMagnus Damm };
284f2710ebcSMagnus Damm 
285f2710ebcSMagnus Damm static struct platform_device tmu2_device = {
286f2710ebcSMagnus Damm 	.name		= "sh_tmu",
287f2710ebcSMagnus Damm 	.id		= 2,
288f2710ebcSMagnus Damm 	.dev = {
289f2710ebcSMagnus Damm 		.platform_data	= &tmu2_platform_data,
290f2710ebcSMagnus Damm 	},
291f2710ebcSMagnus Damm 	.resource	= tmu2_resources,
292f2710ebcSMagnus Damm 	.num_resources	= ARRAY_SIZE(tmu2_resources),
293f2710ebcSMagnus Damm };
294f2710ebcSMagnus Damm 
2959109a30eSMagnus Damm static struct platform_device *sh7366_devices[] __initdata = {
296*bcac24d0SMagnus Damm 	&scif0_device,
297424f59d0SMagnus Damm 	&cmt_device,
298f2710ebcSMagnus Damm 	&tmu0_device,
299f2710ebcSMagnus Damm 	&tmu1_device,
300f2710ebcSMagnus Damm 	&tmu2_device,
3010fff76f2SMagnus Damm 	&iic_device,
30247c2968cSKuninori Morimoto 	&usb_host_device,
303714750ddSMagnus Damm 	&vpu_device,
304714750ddSMagnus Damm 	&veu0_device,
305714750ddSMagnus Damm 	&veu1_device,
3069109a30eSMagnus Damm };
3079109a30eSMagnus Damm 
3089109a30eSMagnus Damm static int __init sh7366_devices_setup(void)
3099109a30eSMagnus Damm {
3101eca5c92SMagnus Damm 	platform_resource_setup_memory(&vpu_device, "vpu", 2 << 20);
3111eca5c92SMagnus Damm 	platform_resource_setup_memory(&veu0_device, "veu0", 2 << 20);
3121eca5c92SMagnus Damm 	platform_resource_setup_memory(&veu1_device, "veu1", 2 << 20);
313d7f1a9adSMagnus Damm 
3149109a30eSMagnus Damm 	return platform_add_devices(sh7366_devices,
3159109a30eSMagnus Damm 				    ARRAY_SIZE(sh7366_devices));
3169109a30eSMagnus Damm }
317955c9863SMagnus Damm arch_initcall(sh7366_devices_setup);
3189109a30eSMagnus Damm 
31928fde686SMagnus Damm static struct platform_device *sh7366_early_devices[] __initdata = {
320*bcac24d0SMagnus Damm 	&scif0_device,
32128fde686SMagnus Damm 	&cmt_device,
322f2710ebcSMagnus Damm 	&tmu0_device,
323f2710ebcSMagnus Damm 	&tmu1_device,
324f2710ebcSMagnus Damm 	&tmu2_device,
32528fde686SMagnus Damm };
32628fde686SMagnus Damm 
32728fde686SMagnus Damm void __init plat_early_device_setup(void)
32828fde686SMagnus Damm {
32928fde686SMagnus Damm 	early_platform_add_devices(sh7366_early_devices,
33028fde686SMagnus Damm 				   ARRAY_SIZE(sh7366_early_devices));
33128fde686SMagnus Damm }
33228fde686SMagnus Damm 
3339109a30eSMagnus Damm enum {
3349109a30eSMagnus Damm 	UNUSED=0,
3359109a30eSMagnus Damm 
3369109a30eSMagnus Damm 	/* interrupt sources */
3379109a30eSMagnus Damm 	IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
3389109a30eSMagnus Damm 	ICB,
3399109a30eSMagnus Damm 	DMAC0, DMAC1, DMAC2, DMAC3,
3409109a30eSMagnus Damm 	VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU,
3419109a30eSMagnus Damm 	MFI, VPU, USB,
3429109a30eSMagnus Damm 	MMC_MMC1I, MMC_MMC2I, MMC_MMC3I,
3439109a30eSMagnus Damm 	DMAC4, DMAC5, DMAC_DADERR,
3449109a30eSMagnus Damm 	SCIF, SCIFA1, SCIFA2,
3459109a30eSMagnus Damm 	DENC, MSIOF,
3469109a30eSMagnus Damm 	FLCTL_FLSTEI, FLCTL_FLENDI, FLCTL_FLTREQ0I, FLCTL_FLTREQ1I,
3479109a30eSMagnus Damm 	I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI,
3489109a30eSMagnus Damm 	SDHI0, SDHI1, SDHI2, SDHI3,
3499109a30eSMagnus Damm 	CMT, TSIF, SIU,
3509109a30eSMagnus Damm 	TMU0, TMU1, TMU2,
3519109a30eSMagnus Damm 	VEU2, LCDC,
3529109a30eSMagnus Damm 
3539109a30eSMagnus Damm 	/* interrupt groups */
3549109a30eSMagnus Damm 
3559109a30eSMagnus Damm 	DMAC0123, VIOVOU, MMC, DMAC45, FLCTL, I2C, SDHI,
3569109a30eSMagnus Damm };
3579109a30eSMagnus Damm 
3589109a30eSMagnus Damm static struct intc_vect vectors[] __initdata = {
3599109a30eSMagnus Damm 	INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
3609109a30eSMagnus Damm 	INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
3619109a30eSMagnus Damm 	INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
3629109a30eSMagnus Damm 	INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
3639109a30eSMagnus Damm 	INTC_VECT(ICB, 0x700),
3649109a30eSMagnus Damm 	INTC_VECT(DMAC0, 0x800), INTC_VECT(DMAC1, 0x820),
3659109a30eSMagnus Damm 	INTC_VECT(DMAC2, 0x840), INTC_VECT(DMAC3, 0x860),
3669109a30eSMagnus Damm 	INTC_VECT(VIO_CEUI, 0x880), INTC_VECT(VIO_BEUI, 0x8a0),
3679109a30eSMagnus Damm 	INTC_VECT(VIO_VEUI, 0x8c0), INTC_VECT(VOU, 0x8e0),
3689109a30eSMagnus Damm 	INTC_VECT(MFI, 0x900), INTC_VECT(VPU, 0x980), INTC_VECT(USB, 0xa20),
3699109a30eSMagnus Damm 	INTC_VECT(MMC_MMC1I, 0xb00), INTC_VECT(MMC_MMC2I, 0xb20),
3709109a30eSMagnus Damm 	INTC_VECT(MMC_MMC3I, 0xb40),
3719109a30eSMagnus Damm 	INTC_VECT(DMAC4, 0xb80), INTC_VECT(DMAC5, 0xba0),
3729109a30eSMagnus Damm 	INTC_VECT(DMAC_DADERR, 0xbc0),
3739109a30eSMagnus Damm 	INTC_VECT(SCIF, 0xc00), INTC_VECT(SCIFA1, 0xc20),
3749109a30eSMagnus Damm 	INTC_VECT(SCIFA2, 0xc40),
3759109a30eSMagnus Damm 	INTC_VECT(DENC, 0xc60), INTC_VECT(MSIOF, 0xc80),
3769109a30eSMagnus Damm 	INTC_VECT(FLCTL_FLSTEI, 0xd80), INTC_VECT(FLCTL_FLENDI, 0xda0),
3779109a30eSMagnus Damm 	INTC_VECT(FLCTL_FLTREQ0I, 0xdc0), INTC_VECT(FLCTL_FLTREQ1I, 0xde0),
3789109a30eSMagnus Damm 	INTC_VECT(I2C_ALI, 0xe00), INTC_VECT(I2C_TACKI, 0xe20),
3799109a30eSMagnus Damm 	INTC_VECT(I2C_WAITI, 0xe40), INTC_VECT(I2C_DTEI, 0xe60),
3809109a30eSMagnus Damm 	INTC_VECT(SDHI0, 0xe80), INTC_VECT(SDHI1, 0xea0),
3819109a30eSMagnus Damm 	INTC_VECT(SDHI2, 0xec0), INTC_VECT(SDHI3, 0xee0),
3829109a30eSMagnus Damm 	INTC_VECT(CMT, 0xf00), INTC_VECT(TSIF, 0xf20),
3839109a30eSMagnus Damm 	INTC_VECT(SIU, 0xf80),
3849109a30eSMagnus Damm 	INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
3859109a30eSMagnus Damm 	INTC_VECT(TMU2, 0x440),
386714750ddSMagnus Damm 	INTC_VECT(VEU2, 0x560), INTC_VECT(LCDC, 0x580),
3879109a30eSMagnus Damm };
3889109a30eSMagnus Damm 
3899109a30eSMagnus Damm static struct intc_group groups[] __initdata = {
3909109a30eSMagnus Damm 	INTC_GROUP(DMAC0123, DMAC0, DMAC1, DMAC2, DMAC3),
3919109a30eSMagnus Damm 	INTC_GROUP(VIOVOU, VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU),
3929109a30eSMagnus Damm 	INTC_GROUP(MMC, MMC_MMC1I, MMC_MMC2I, MMC_MMC3I),
3939109a30eSMagnus Damm 	INTC_GROUP(DMAC45, DMAC4, DMAC5, DMAC_DADERR),
3949109a30eSMagnus Damm 	INTC_GROUP(FLCTL, FLCTL_FLSTEI, FLCTL_FLENDI,
3959109a30eSMagnus Damm 		   FLCTL_FLTREQ0I, FLCTL_FLTREQ1I),
3969109a30eSMagnus Damm 	INTC_GROUP(I2C, I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI),
3979109a30eSMagnus Damm 	INTC_GROUP(SDHI, SDHI0, SDHI1, SDHI2, SDHI3),
3989109a30eSMagnus Damm };
3999109a30eSMagnus Damm 
4009109a30eSMagnus Damm static struct intc_mask_reg mask_registers[] __initdata = {
4019109a30eSMagnus Damm 	{ 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
4029109a30eSMagnus Damm 	  { } },
4039109a30eSMagnus Damm 	{ 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
4049109a30eSMagnus Damm 	  { VOU, VIO_VEUI, VIO_BEUI, VIO_CEUI, DMAC3, DMAC2, DMAC1, DMAC0 } },
4059109a30eSMagnus Damm 	{ 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
4069109a30eSMagnus Damm 	  { 0, 0, 0, VPU, 0, 0, 0, MFI } },
4079109a30eSMagnus Damm 	{ 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
4089109a30eSMagnus Damm 	  { 0, 0, 0, ICB } },
4099109a30eSMagnus Damm 	{ 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
4109109a30eSMagnus Damm 	  { 0, TMU2, TMU1, TMU0, VEU2, 0, 0, LCDC } },
4119109a30eSMagnus Damm 	{ 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
4129109a30eSMagnus Damm 	  { 0, DMAC_DADERR, DMAC5, DMAC4, DENC, SCIFA2, SCIFA1, SCIF } },
4139109a30eSMagnus Damm 	{ 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
4149109a30eSMagnus Damm 	  { 0, 0, 0, 0, 0, 0, 0, MSIOF } },
4159109a30eSMagnus Damm 	{ 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
4169109a30eSMagnus Damm 	  { I2C_DTEI, I2C_WAITI, I2C_TACKI, I2C_ALI,
4179109a30eSMagnus Damm 	    FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLENDI, FLCTL_FLSTEI } },
4189109a30eSMagnus Damm 	{ 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
4199109a30eSMagnus Damm 	  { SDHI3, SDHI2, SDHI1, SDHI0, 0, 0, 0, SIU } },
4209109a30eSMagnus Damm 	{ 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
4219109a30eSMagnus Damm 	  { 0, 0, 0, CMT, 0, USB, } },
4229109a30eSMagnus Damm 	{ 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
4239109a30eSMagnus Damm 	  { 0, MMC_MMC3I, MMC_MMC2I, MMC_MMC1I } },
4249109a30eSMagnus Damm 	{ 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
4259109a30eSMagnus Damm 	  { 0, 0, 0, 0, 0, 0, 0, TSIF } },
4269109a30eSMagnus Damm 	{ 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
4279109a30eSMagnus Damm 	  { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
4289109a30eSMagnus Damm };
4299109a30eSMagnus Damm 
4309109a30eSMagnus Damm static struct intc_prio_reg prio_registers[] __initdata = {
4319109a30eSMagnus Damm 	{ 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2 } },
4329109a30eSMagnus Damm 	{ 0xa4080004, 0, 16, 4, /* IPRB */ { VEU2, LCDC, ICB } },
4339109a30eSMagnus Damm 	{ 0xa4080008, 0, 16, 4, /* IPRC */ { } },
4349109a30eSMagnus Damm 	{ 0xa408000c, 0, 16, 4, /* IPRD */ { } },
4359109a30eSMagnus Damm 	{ 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0123, VIOVOU, MFI, VPU } },
4369109a30eSMagnus Damm 	{ 0xa4080014, 0, 16, 4, /* IPRF */ { 0, DMAC45, USB, CMT } },
4379109a30eSMagnus Damm 	{ 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF, SCIFA1, SCIFA2, DENC } },
4389109a30eSMagnus Damm 	{ 0xa408001c, 0, 16, 4, /* IPRH */ { MSIOF, 0, FLCTL, I2C } },
4399109a30eSMagnus Damm 	{ 0xa4080020, 0, 16, 4, /* IPRI */ { 0, 0, TSIF, } },
4409109a30eSMagnus Damm 	{ 0xa4080024, 0, 16, 4, /* IPRJ */ { 0, 0, SIU } },
4419109a30eSMagnus Damm 	{ 0xa4080028, 0, 16, 4, /* IPRK */ { 0, MMC, 0, SDHI } },
4429109a30eSMagnus Damm 	{ 0xa408002c, 0, 16, 4, /* IPRL */ { } },
4439109a30eSMagnus Damm 	{ 0xa4140010, 0, 32, 4, /* INTPRI00 */
4449109a30eSMagnus Damm 	  { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
4459109a30eSMagnus Damm };
4469109a30eSMagnus Damm 
4479109a30eSMagnus Damm static struct intc_sense_reg sense_registers[] __initdata = {
4489109a30eSMagnus Damm 	{ 0xa414001c, 16, 2, /* ICR1 */
4499109a30eSMagnus Damm 	  { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
4509109a30eSMagnus Damm };
4519109a30eSMagnus Damm 
4526bdfb22aSYoshihiro Shimoda static struct intc_mask_reg ack_registers[] __initdata = {
4536bdfb22aSYoshihiro Shimoda 	{ 0xa4140024, 0, 8, /* INTREQ00 */
4546bdfb22aSYoshihiro Shimoda 	  { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
4556bdfb22aSYoshihiro Shimoda };
4566bdfb22aSYoshihiro Shimoda 
4576bdfb22aSYoshihiro Shimoda static DECLARE_INTC_DESC_ACK(intc_desc, "sh7366", vectors, groups,
4586bdfb22aSYoshihiro Shimoda 			     mask_registers, prio_registers, sense_registers,
4596bdfb22aSYoshihiro Shimoda 			     ack_registers);
4609109a30eSMagnus Damm 
4619109a30eSMagnus Damm void __init plat_irq_setup(void)
4629109a30eSMagnus Damm {
4639109a30eSMagnus Damm 	register_intc_controller(&intc_desc);
4649109a30eSMagnus Damm }
4659109a30eSMagnus Damm 
4669109a30eSMagnus Damm void __init plat_mem_setup(void)
4679109a30eSMagnus Damm {
4689109a30eSMagnus Damm 	/* TODO: Register Node 1 */
4699109a30eSMagnus Damm }
470