xref: /linux/arch/mips/ath79/common.c (revision 8dd06ef34b6e2f41b29fbf5fc1663780f2524285)
1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2d4a67d9dSGabor Juhos /*
3d4a67d9dSGabor Juhos  *  Atheros AR71XX/AR724X/AR913X common routines
4d4a67d9dSGabor Juhos  *
542184768SGabor Juhos  *  Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
642184768SGabor Juhos  *  Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
7d4a67d9dSGabor Juhos  *  Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
8d4a67d9dSGabor Juhos  *
942184768SGabor Juhos  *  Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
10d4a67d9dSGabor Juhos  */
11d4a67d9dSGabor Juhos 
12d4a67d9dSGabor Juhos #include <linux/kernel.h>
1326dd3e4fSPaul Gortmaker #include <linux/export.h>
14d4a67d9dSGabor Juhos #include <linux/types.h>
15d4a67d9dSGabor Juhos #include <linux/spinlock.h>
16d4a67d9dSGabor Juhos 
17d4a67d9dSGabor Juhos #include <asm/mach-ath79/ath79.h>
18d4a67d9dSGabor Juhos #include <asm/mach-ath79/ar71xx_regs.h>
19d4a67d9dSGabor Juhos #include "common.h"
20d4a67d9dSGabor Juhos 
21d4a67d9dSGabor Juhos static DEFINE_SPINLOCK(ath79_device_reset_lock);
22d4a67d9dSGabor Juhos 
23d4a67d9dSGabor Juhos u32 ath79_cpu_freq;
24d4a67d9dSGabor Juhos EXPORT_SYMBOL_GPL(ath79_cpu_freq);
25d4a67d9dSGabor Juhos 
26d4a67d9dSGabor Juhos u32 ath79_ahb_freq;
27d4a67d9dSGabor Juhos EXPORT_SYMBOL_GPL(ath79_ahb_freq);
28d4a67d9dSGabor Juhos 
29d4a67d9dSGabor Juhos u32 ath79_ddr_freq;
30d4a67d9dSGabor Juhos EXPORT_SYMBOL_GPL(ath79_ddr_freq);
31d4a67d9dSGabor Juhos 
32d4a67d9dSGabor Juhos enum ath79_soc_type ath79_soc;
33be5f3623SGabor Juhos unsigned int ath79_soc_rev;
34d4a67d9dSGabor Juhos 
35d4a67d9dSGabor Juhos void __iomem *ath79_pll_base;
36d4a67d9dSGabor Juhos void __iomem *ath79_reset_base;
37d4a67d9dSGabor Juhos EXPORT_SYMBOL_GPL(ath79_reset_base);
3824b0e3e8SAlban Bedel static void __iomem *ath79_ddr_base;
3924b0e3e8SAlban Bedel static void __iomem *ath79_ddr_wb_flush_base;
4024b0e3e8SAlban Bedel static void __iomem *ath79_ddr_pci_win_base;
4124b0e3e8SAlban Bedel 
ath79_ddr_ctrl_init(void)4224b0e3e8SAlban Bedel void ath79_ddr_ctrl_init(void)
4324b0e3e8SAlban Bedel {
44*4bdc0d67SChristoph Hellwig 	ath79_ddr_base = ioremap(AR71XX_DDR_CTRL_BASE,
4524b0e3e8SAlban Bedel 					 AR71XX_DDR_CTRL_SIZE);
466241bf6aSFelix Fietkau 	if (soc_is_ar913x() || soc_is_ar724x() || soc_is_ar933x()) {
4724b0e3e8SAlban Bedel 		ath79_ddr_wb_flush_base = ath79_ddr_base + 0x7c;
4824b0e3e8SAlban Bedel 		ath79_ddr_pci_win_base = 0;
496241bf6aSFelix Fietkau 	} else {
506241bf6aSFelix Fietkau 		ath79_ddr_wb_flush_base = ath79_ddr_base + 0x9c;
516241bf6aSFelix Fietkau 		ath79_ddr_pci_win_base = ath79_ddr_base + 0x7c;
5224b0e3e8SAlban Bedel 	}
5324b0e3e8SAlban Bedel }
5424b0e3e8SAlban Bedel EXPORT_SYMBOL_GPL(ath79_ddr_ctrl_init);
55d4a67d9dSGabor Juhos 
ath79_ddr_wb_flush(u32 reg)56d4a67d9dSGabor Juhos void ath79_ddr_wb_flush(u32 reg)
57d4a67d9dSGabor Juhos {
58bc88ad2eSFelix Fietkau 	void __iomem *flush_reg = ath79_ddr_wb_flush_base + (reg * 4);
59d4a67d9dSGabor Juhos 
60d4a67d9dSGabor Juhos 	/* Flush the DDR write buffer. */
61d4a67d9dSGabor Juhos 	__raw_writel(0x1, flush_reg);
62d4a67d9dSGabor Juhos 	while (__raw_readl(flush_reg) & 0x1)
63d4a67d9dSGabor Juhos 		;
64d4a67d9dSGabor Juhos 
65d4a67d9dSGabor Juhos 	/* It must be run twice. */
66d4a67d9dSGabor Juhos 	__raw_writel(0x1, flush_reg);
67d4a67d9dSGabor Juhos 	while (__raw_readl(flush_reg) & 0x1)
68d4a67d9dSGabor Juhos 		;
69d4a67d9dSGabor Juhos }
70d4a67d9dSGabor Juhos EXPORT_SYMBOL_GPL(ath79_ddr_wb_flush);
71d4a67d9dSGabor Juhos 
ath79_ddr_set_pci_windows(void)7224b0e3e8SAlban Bedel void ath79_ddr_set_pci_windows(void)
7324b0e3e8SAlban Bedel {
7424b0e3e8SAlban Bedel 	BUG_ON(!ath79_ddr_pci_win_base);
7524b0e3e8SAlban Bedel 
769184dc8fSFelix Fietkau 	__raw_writel(AR71XX_PCI_WIN0_OFFS, ath79_ddr_pci_win_base + 0x0);
779184dc8fSFelix Fietkau 	__raw_writel(AR71XX_PCI_WIN1_OFFS, ath79_ddr_pci_win_base + 0x4);
789184dc8fSFelix Fietkau 	__raw_writel(AR71XX_PCI_WIN2_OFFS, ath79_ddr_pci_win_base + 0x8);
799184dc8fSFelix Fietkau 	__raw_writel(AR71XX_PCI_WIN3_OFFS, ath79_ddr_pci_win_base + 0xc);
809184dc8fSFelix Fietkau 	__raw_writel(AR71XX_PCI_WIN4_OFFS, ath79_ddr_pci_win_base + 0x10);
819184dc8fSFelix Fietkau 	__raw_writel(AR71XX_PCI_WIN5_OFFS, ath79_ddr_pci_win_base + 0x14);
829184dc8fSFelix Fietkau 	__raw_writel(AR71XX_PCI_WIN6_OFFS, ath79_ddr_pci_win_base + 0x18);
839184dc8fSFelix Fietkau 	__raw_writel(AR71XX_PCI_WIN7_OFFS, ath79_ddr_pci_win_base + 0x1c);
8424b0e3e8SAlban Bedel }
8524b0e3e8SAlban Bedel EXPORT_SYMBOL_GPL(ath79_ddr_set_pci_windows);
8624b0e3e8SAlban Bedel 
ath79_device_reset_set(u32 mask)87d4a67d9dSGabor Juhos void ath79_device_reset_set(u32 mask)
88d4a67d9dSGabor Juhos {
89d4a67d9dSGabor Juhos 	unsigned long flags;
90d4a67d9dSGabor Juhos 	u32 reg;
91d4a67d9dSGabor Juhos 	u32 t;
92d4a67d9dSGabor Juhos 
93d4a67d9dSGabor Juhos 	if (soc_is_ar71xx())
94d4a67d9dSGabor Juhos 		reg = AR71XX_RESET_REG_RESET_MODULE;
95d4a67d9dSGabor Juhos 	else if (soc_is_ar724x())
96d4a67d9dSGabor Juhos 		reg = AR724X_RESET_REG_RESET_MODULE;
97d4a67d9dSGabor Juhos 	else if (soc_is_ar913x())
98d4a67d9dSGabor Juhos 		reg = AR913X_RESET_REG_RESET_MODULE;
997ee15d8aSGabor Juhos 	else if (soc_is_ar933x())
1007ee15d8aSGabor Juhos 		reg = AR933X_RESET_REG_RESET_MODULE;
10142184768SGabor Juhos 	else if (soc_is_ar934x())
10242184768SGabor Juhos 		reg = AR934X_RESET_REG_RESET_MODULE;
103af2d1b52SMatthias Schiffer 	else if (soc_is_qca953x())
104af2d1b52SMatthias Schiffer 		reg = QCA953X_RESET_REG_RESET_MODULE;
1057d4c2af9SGabor Juhos 	else if (soc_is_qca955x())
1067d4c2af9SGabor Juhos 		reg = QCA955X_RESET_REG_RESET_MODULE;
107af2d1b52SMatthias Schiffer 	else if (soc_is_qca956x() || soc_is_tp9343())
108af2d1b52SMatthias Schiffer 		reg = QCA956X_RESET_REG_RESET_MODULE;
109d4a67d9dSGabor Juhos 	else
110d4a67d9dSGabor Juhos 		BUG();
111d4a67d9dSGabor Juhos 
112d4a67d9dSGabor Juhos 	spin_lock_irqsave(&ath79_device_reset_lock, flags);
113d4a67d9dSGabor Juhos 	t = ath79_reset_rr(reg);
114d4a67d9dSGabor Juhos 	ath79_reset_wr(reg, t | mask);
115d4a67d9dSGabor Juhos 	spin_unlock_irqrestore(&ath79_device_reset_lock, flags);
116d4a67d9dSGabor Juhos }
117d4a67d9dSGabor Juhos EXPORT_SYMBOL_GPL(ath79_device_reset_set);
118d4a67d9dSGabor Juhos 
ath79_device_reset_clear(u32 mask)119d4a67d9dSGabor Juhos void ath79_device_reset_clear(u32 mask)
120d4a67d9dSGabor Juhos {
121d4a67d9dSGabor Juhos 	unsigned long flags;
122d4a67d9dSGabor Juhos 	u32 reg;
123d4a67d9dSGabor Juhos 	u32 t;
124d4a67d9dSGabor Juhos 
125d4a67d9dSGabor Juhos 	if (soc_is_ar71xx())
126d4a67d9dSGabor Juhos 		reg = AR71XX_RESET_REG_RESET_MODULE;
127d4a67d9dSGabor Juhos 	else if (soc_is_ar724x())
128d4a67d9dSGabor Juhos 		reg = AR724X_RESET_REG_RESET_MODULE;
129d4a67d9dSGabor Juhos 	else if (soc_is_ar913x())
130d4a67d9dSGabor Juhos 		reg = AR913X_RESET_REG_RESET_MODULE;
1317ee15d8aSGabor Juhos 	else if (soc_is_ar933x())
1327ee15d8aSGabor Juhos 		reg = AR933X_RESET_REG_RESET_MODULE;
13342184768SGabor Juhos 	else if (soc_is_ar934x())
13442184768SGabor Juhos 		reg = AR934X_RESET_REG_RESET_MODULE;
135af2d1b52SMatthias Schiffer 	else if (soc_is_qca953x())
136af2d1b52SMatthias Schiffer 		reg = QCA953X_RESET_REG_RESET_MODULE;
1377d4c2af9SGabor Juhos 	else if (soc_is_qca955x())
1387d4c2af9SGabor Juhos 		reg = QCA955X_RESET_REG_RESET_MODULE;
139af2d1b52SMatthias Schiffer 	else if (soc_is_qca956x() || soc_is_tp9343())
140af2d1b52SMatthias Schiffer 		reg = QCA956X_RESET_REG_RESET_MODULE;
141d4a67d9dSGabor Juhos 	else
142d4a67d9dSGabor Juhos 		BUG();
143d4a67d9dSGabor Juhos 
144d4a67d9dSGabor Juhos 	spin_lock_irqsave(&ath79_device_reset_lock, flags);
145d4a67d9dSGabor Juhos 	t = ath79_reset_rr(reg);
146d4a67d9dSGabor Juhos 	ath79_reset_wr(reg, t & ~mask);
147d4a67d9dSGabor Juhos 	spin_unlock_irqrestore(&ath79_device_reset_lock, flags);
148d4a67d9dSGabor Juhos }
149d4a67d9dSGabor Juhos EXPORT_SYMBOL_GPL(ath79_device_reset_clear);
150