xref: /linux/arch/mips/Kconfig (revision 4042147a0cc6af5a400b5e12a7855e893dec01b4)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig MIPS
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T if !64BIT
6ea6a3737SPaul Burton	select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
734c01e41SAlexander Lobakin	select ARCH_HAS_FORTIFY_SOURCE
834c01e41SAlexander Lobakin	select ARCH_HAS_KCOV
934c01e41SAlexander Lobakin	select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
1012597988SMatt Redfearn	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
111e35918aSHassan Naveed	select ARCH_HAS_UBSAN_SANITIZE_ALL
128b3165e5SXingxing Su	select ARCH_HAS_GCOV_PROFILE_ALL
13a8c0f1c6STiezhu Yang	select ARCH_KEEP_MEMBLOCK if DEBUG_KERNEL
1412597988SMatt Redfearn	select ARCH_SUPPORTS_UPROBES
151ee3630aSRalf Baechle	select ARCH_USE_BUILTIN_BSWAP
1612597988SMatt Redfearn	select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
1725da4e9dSPaul Burton	select ARCH_USE_QUEUED_RWLOCKS
180b17c967SPaul Burton	select ARCH_USE_QUEUED_SPINLOCKS
199035bd29SAlexandre Ghiti	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
2012597988SMatt Redfearn	select ARCH_WANT_IPC_PARSE_VERSION
21d3a4e0f1SAlexander Lobakin	select ARCH_WANT_LD_ORPHAN_WARN
2210916706SShile Zhang	select BUILDTIME_TABLE_SORT
2312597988SMatt Redfearn	select CLONE_BACKWARDS
2457eeacedSPaul Burton	select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
2512597988SMatt Redfearn	select CPU_PM if CPU_IDLE
2612597988SMatt Redfearn	select GENERIC_ATOMIC64 if !64BIT
2712597988SMatt Redfearn	select GENERIC_CMOS_UPDATE
2812597988SMatt Redfearn	select GENERIC_CPU_AUTOPROBE
2924640f23SVincenzo Frascino	select GENERIC_GETTIMEOFDAY
30b962aeb0SPaul Burton	select GENERIC_IOMAP
3112597988SMatt Redfearn	select GENERIC_IRQ_PROBE
3212597988SMatt Redfearn	select GENERIC_IRQ_SHOW
336630a8e5SChristoph Hellwig	select GENERIC_ISA_DMA if EISA
34740129b3SAntony Pavlov	select GENERIC_LIB_ASHLDI3
35740129b3SAntony Pavlov	select GENERIC_LIB_ASHRDI3
36740129b3SAntony Pavlov	select GENERIC_LIB_CMPDI2
37740129b3SAntony Pavlov	select GENERIC_LIB_LSHRDI3
38740129b3SAntony Pavlov	select GENERIC_LIB_UCMPDI2
3912597988SMatt Redfearn	select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
4012597988SMatt Redfearn	select GENERIC_SMP_IDLE_THREAD
4112597988SMatt Redfearn	select GENERIC_TIME_VSYSCALL
42446f062bSChristoph Hellwig	select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
4312597988SMatt Redfearn	select HANDLE_DOMAIN_IRQ
44906d441fSPaul Burton	select HAVE_ARCH_COMPILER_H
4512597988SMatt Redfearn	select HAVE_ARCH_JUMP_LABEL
4642b20995SArnd Bergmann	select HAVE_ARCH_KGDB if MIPS_FP_SUPPORT
47109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_BITS if MMU
48109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
49490b004fSMarkos Chandras	select HAVE_ARCH_SECCOMP_FILTER
50c0ff3c53SRalf Baechle	select HAVE_ARCH_TRACEHOOK
5145e03e62SDaniel Silsby	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
522ff2b7ecSMasahiro Yamada	select HAVE_ASM_MODVERSIONS
5336366e36SPaul Burton	select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS
5412597988SMatt Redfearn	select HAVE_CONTEXT_TRACKING
55490f561bSFrederic Weisbecker	select HAVE_TIF_NOHZ
5664575f91SWu Zhangjin	select HAVE_C_RECORDMCOUNT
5712597988SMatt Redfearn	select HAVE_DEBUG_KMEMLEAK
5812597988SMatt Redfearn	select HAVE_DEBUG_STACKOVERFLOW
5912597988SMatt Redfearn	select HAVE_DMA_CONTIGUOUS
6012597988SMatt Redfearn	select HAVE_DYNAMIC_FTRACE
6134c01e41SAlexander Lobakin	select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2
6212597988SMatt Redfearn	select HAVE_EXIT_THREAD
6367a929e0SChristoph Hellwig	select HAVE_FAST_GUP
6412597988SMatt Redfearn	select HAVE_FTRACE_MCOUNT_RECORD
6529c5d346SWu Zhangjin	select HAVE_FUNCTION_GRAPH_TRACER
6612597988SMatt Redfearn	select HAVE_FUNCTION_TRACER
6734c01e41SAlexander Lobakin	select HAVE_GCC_PLUGINS
6834c01e41SAlexander Lobakin	select HAVE_GENERIC_VDSO
6912597988SMatt Redfearn	select HAVE_IDE
70b3a428b4SHassan Naveed	select HAVE_IOREMAP_PROT
7112597988SMatt Redfearn	select HAVE_IRQ_EXIT_ON_IRQ_STACK
7212597988SMatt Redfearn	select HAVE_IRQ_TIME_ACCOUNTING
73c1bf207dSDavid Daney	select HAVE_KPROBES
74c1bf207dSDavid Daney	select HAVE_KRETPROBES
75c0436b50SPaul Burton	select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
76786d35d4SDavid Howells	select HAVE_MOD_ARCH_SPECIFIC
7742a0bb3fSPetr Mladek	select HAVE_NMI
7812597988SMatt Redfearn	select HAVE_OPROFILE
7912597988SMatt Redfearn	select HAVE_PERF_EVENTS
8008bccf43SMarcin Nowakowski	select HAVE_REGS_AND_STACK_ACCESS_API
819ea141adSPaul Burton	select HAVE_RSEQ
8216c0f03fSHassan Naveed	select HAVE_SPARSE_SYSCALL_NR
83d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
8412597988SMatt Redfearn	select HAVE_SYSCALL_TRACEPOINTS
85a3f14310SBen Hutchings	select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
8612597988SMatt Redfearn	select IRQ_FORCED_THREADING
876630a8e5SChristoph Hellwig	select ISA if EISA
8812597988SMatt Redfearn	select MODULES_USE_ELF_REL if MODULES
8934c01e41SAlexander Lobakin	select MODULES_USE_ELF_RELA if MODULES && 64BIT
9012597988SMatt Redfearn	select PERF_USE_VMALLOC
91981aa1d3SThomas Gleixner	select PCI_MSI_ARCH_FALLBACKS if PCI_MSI
9205a0a344SArnd Bergmann	select RTC_LIB
935e6e9852SChristoph Hellwig	select SET_FS
9412597988SMatt Redfearn	select SYSCTL_EXCEPTION_TRACE
9512597988SMatt Redfearn	select VIRT_TO_BUS
961da177e4SLinus Torvalds
97d3991572SChristoph Hellwigconfig MIPS_FIXUP_BIGPHYS_ADDR
98d3991572SChristoph Hellwig	bool
99d3991572SChristoph Hellwig
100c434b9f8SPaul Cercueilconfig MIPS_GENERIC
101c434b9f8SPaul Cercueil	bool
102c434b9f8SPaul Cercueil
103f0f4a753SPaul Cercueilconfig MACH_INGENIC
104f0f4a753SPaul Cercueil	bool
105f0f4a753SPaul Cercueil	select SYS_SUPPORTS_32BIT_KERNEL
106f0f4a753SPaul Cercueil	select SYS_SUPPORTS_LITTLE_ENDIAN
107f0f4a753SPaul Cercueil	select SYS_SUPPORTS_ZBOOT
108f0f4a753SPaul Cercueil	select DMA_NONCOHERENT
109f0f4a753SPaul Cercueil	select IRQ_MIPS_CPU
110f0f4a753SPaul Cercueil	select PINCTRL
111f0f4a753SPaul Cercueil	select GPIOLIB
112f0f4a753SPaul Cercueil	select COMMON_CLK
113f0f4a753SPaul Cercueil	select GENERIC_IRQ_CHIP
114f0f4a753SPaul Cercueil	select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
115f0f4a753SPaul Cercueil	select USE_OF
116f0f4a753SPaul Cercueil	select CPU_SUPPORTS_CPUFREQ
117f0f4a753SPaul Cercueil	select MIPS_EXTERNAL_TIMER
118f0f4a753SPaul Cercueil
1191da177e4SLinus Torvaldsmenu "Machine selection"
1201da177e4SLinus Torvalds
1215e83d430SRalf Baechlechoice
1225e83d430SRalf Baechle	prompt "System type"
123c434b9f8SPaul Cercueil	default MIPS_GENERIC_KERNEL
1241da177e4SLinus Torvalds
125c434b9f8SPaul Cercueilconfig MIPS_GENERIC_KERNEL
126eed0eabdSPaul Burton	bool "Generic board-agnostic MIPS kernel"
127c434b9f8SPaul Cercueil	select MIPS_GENERIC
128eed0eabdSPaul Burton	select BOOT_RAW
129eed0eabdSPaul Burton	select BUILTIN_DTB
130eed0eabdSPaul Burton	select CEVT_R4K
131eed0eabdSPaul Burton	select CLKSRC_MIPS_GIC
132eed0eabdSPaul Burton	select COMMON_CLK
133eed0eabdSPaul Burton	select CPU_MIPSR2_IRQ_EI
13434c01e41SAlexander Lobakin	select CPU_MIPSR2_IRQ_VI
135eed0eabdSPaul Burton	select CSRC_R4K
136eed0eabdSPaul Burton	select DMA_PERDEV_COHERENT
137eb01d42aSChristoph Hellwig	select HAVE_PCI
138eed0eabdSPaul Burton	select IRQ_MIPS_CPU
1390211d49eSPaul Burton	select MIPS_AUTO_PFN_OFFSET
140eed0eabdSPaul Burton	select MIPS_CPU_SCACHE
141eed0eabdSPaul Burton	select MIPS_GIC
142eed0eabdSPaul Burton	select MIPS_L1_CACHE_SHIFT_7
143eed0eabdSPaul Burton	select NO_EXCEPT_FILL
144eed0eabdSPaul Burton	select PCI_DRIVERS_GENERIC
145eed0eabdSPaul Burton	select SMP_UP if SMP
146a3078e59SMatt Redfearn	select SWAP_IO_SPACE
147eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R1
148eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R2
149eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R6
150eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R1
151eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R2
152eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R6
153eed0eabdSPaul Burton	select SYS_SUPPORTS_32BIT_KERNEL
154eed0eabdSPaul Burton	select SYS_SUPPORTS_64BIT_KERNEL
155eed0eabdSPaul Burton	select SYS_SUPPORTS_BIG_ENDIAN
156eed0eabdSPaul Burton	select SYS_SUPPORTS_HIGHMEM
157eed0eabdSPaul Burton	select SYS_SUPPORTS_LITTLE_ENDIAN
158eed0eabdSPaul Burton	select SYS_SUPPORTS_MICROMIPS
159eed0eabdSPaul Burton	select SYS_SUPPORTS_MIPS16
16034c01e41SAlexander Lobakin	select SYS_SUPPORTS_MIPS_CPS
161eed0eabdSPaul Burton	select SYS_SUPPORTS_MULTITHREADING
162eed0eabdSPaul Burton	select SYS_SUPPORTS_RELOCATABLE
163eed0eabdSPaul Burton	select SYS_SUPPORTS_SMARTMIPS
164c3e2ee65SPaul Cercueil	select SYS_SUPPORTS_ZBOOT
16534c01e41SAlexander Lobakin	select UHI_BOOT
1662e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1672e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1682e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1692e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1702e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1712e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
172eed0eabdSPaul Burton	select USE_OF
173eed0eabdSPaul Burton	help
174eed0eabdSPaul Burton	  Select this to build a kernel which aims to support multiple boards,
175eed0eabdSPaul Burton	  generally using a flattened device tree passed from the bootloader
176eed0eabdSPaul Burton	  using the boot protocol defined in the UHI (Unified Hosting
177eed0eabdSPaul Burton	  Interface) specification.
178eed0eabdSPaul Burton
17942a4f17dSManuel Laussconfig MIPS_ALCHEMY
180c3543e25SYoichi Yuasa	bool "Alchemy processor based machines"
181d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
182f772cdb2SRalf Baechle	select CEVT_R4K
183d7ea335cSSteven J. Hill	select CSRC_R4K
18467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
18588e9a93cSManuel Lauss	select DMA_MAYBE_COHERENT	# Au1000,1500,1100 aren't, rest is
186d3991572SChristoph Hellwig	select MIPS_FIXUP_BIGPHYS_ADDR if PCI
18742a4f17dSManuel Lauss	select SYS_HAS_CPU_MIPS32_R1
18842a4f17dSManuel Lauss	select SYS_SUPPORTS_32BIT_KERNEL
18942a4f17dSManuel Lauss	select SYS_SUPPORTS_APM_EMULATION
190d30a2b47SLinus Walleij	select GPIOLIB
1911b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
19247440229SManuel Lauss	select COMMON_CLK
1931da177e4SLinus Torvalds
1947ca5dc14SFlorian Fainelliconfig AR7
1957ca5dc14SFlorian Fainelli	bool "Texas Instruments AR7"
1967ca5dc14SFlorian Fainelli	select BOOT_ELF32
1977ca5dc14SFlorian Fainelli	select DMA_NONCOHERENT
1987ca5dc14SFlorian Fainelli	select CEVT_R4K
1997ca5dc14SFlorian Fainelli	select CSRC_R4K
20067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
2017ca5dc14SFlorian Fainelli	select NO_EXCEPT_FILL
2027ca5dc14SFlorian Fainelli	select SWAP_IO_SPACE
2037ca5dc14SFlorian Fainelli	select SYS_HAS_CPU_MIPS32_R1
2047ca5dc14SFlorian Fainelli	select SYS_HAS_EARLY_PRINTK
2057ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_32BIT_KERNEL
2067ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_LITTLE_ENDIAN
207377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
2081b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT_UART16550
209d30a2b47SLinus Walleij	select GPIOLIB
2107ca5dc14SFlorian Fainelli	select VLYNQ
211bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
2127ca5dc14SFlorian Fainelli	help
2137ca5dc14SFlorian Fainelli	  Support for the Texas Instruments AR7 System-on-a-Chip
2147ca5dc14SFlorian Fainelli	  family: TNETD7100, 7200 and 7300.
2157ca5dc14SFlorian Fainelli
21643cc739fSSergey Ryazanovconfig ATH25
21743cc739fSSergey Ryazanov	bool "Atheros AR231x/AR531x SoC support"
21843cc739fSSergey Ryazanov	select CEVT_R4K
21943cc739fSSergey Ryazanov	select CSRC_R4K
22043cc739fSSergey Ryazanov	select DMA_NONCOHERENT
22167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
2221753e74eSSergey Ryazanov	select IRQ_DOMAIN
22343cc739fSSergey Ryazanov	select SYS_HAS_CPU_MIPS32_R1
22443cc739fSSergey Ryazanov	select SYS_SUPPORTS_BIG_ENDIAN
22543cc739fSSergey Ryazanov	select SYS_SUPPORTS_32BIT_KERNEL
2268aaa7278SSergey Ryazanov	select SYS_HAS_EARLY_PRINTK
22743cc739fSSergey Ryazanov	help
22843cc739fSSergey Ryazanov	  Support for Atheros AR231x and Atheros AR531x based boards
22943cc739fSSergey Ryazanov
230d4a67d9dSGabor Juhosconfig ATH79
231d4a67d9dSGabor Juhos	bool "Atheros AR71XX/AR724X/AR913X based boards"
232ff591a91SAlban Bedel	select ARCH_HAS_RESET_CONTROLLER
233d4a67d9dSGabor Juhos	select BOOT_RAW
234d4a67d9dSGabor Juhos	select CEVT_R4K
235d4a67d9dSGabor Juhos	select CSRC_R4K
236d4a67d9dSGabor Juhos	select DMA_NONCOHERENT
237d30a2b47SLinus Walleij	select GPIOLIB
238a08227a2SJohn Crispin	select PINCTRL
239411520afSAlban Bedel	select COMMON_CLK
24067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
241d4a67d9dSGabor Juhos	select SYS_HAS_CPU_MIPS32_R2
242d4a67d9dSGabor Juhos	select SYS_HAS_EARLY_PRINTK
243d4a67d9dSGabor Juhos	select SYS_SUPPORTS_32BIT_KERNEL
244d4a67d9dSGabor Juhos	select SYS_SUPPORTS_BIG_ENDIAN
245377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
246b3f0a250SAlban Bedel	select SYS_SUPPORTS_ZBOOT_UART_PROM
24703c8c407SAlban Bedel	select USE_OF
24853d473fcSAlban Bedel	select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
249d4a67d9dSGabor Juhos	help
250d4a67d9dSGabor Juhos	  Support for the Atheros AR71XX/AR724X/AR913X SoCs.
251d4a67d9dSGabor Juhos
2525f2d4459SKevin Cernekeeconfig BMIPS_GENERIC
2535f2d4459SKevin Cernekee	bool "Broadcom Generic BMIPS kernel"
25429906e1aSÁlvaro Fernández Rojas	select ARCH_HAS_RESET_CONTROLLER
255d59098a0SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
256d59098a0SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
257d666cd02SKevin Cernekee	select BOOT_RAW
258d666cd02SKevin Cernekee	select NO_EXCEPT_FILL
259d666cd02SKevin Cernekee	select USE_OF
260d666cd02SKevin Cernekee	select CEVT_R4K
261d666cd02SKevin Cernekee	select CSRC_R4K
262d666cd02SKevin Cernekee	select SYNC_R4K
263d666cd02SKevin Cernekee	select COMMON_CLK
264c7c42ec2SSimon Arlott	select BCM6345_L1_IRQ
26560b858f2SKevin Cernekee	select BCM7038_L1_IRQ
26660b858f2SKevin Cernekee	select BCM7120_L2_IRQ
26760b858f2SKevin Cernekee	select BRCMSTB_L2_IRQ
26867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
26960b858f2SKevin Cernekee	select DMA_NONCOHERENT
270d666cd02SKevin Cernekee	select SYS_SUPPORTS_32BIT_KERNEL
27160b858f2SKevin Cernekee	select SYS_SUPPORTS_LITTLE_ENDIAN
272d666cd02SKevin Cernekee	select SYS_SUPPORTS_BIG_ENDIAN
273d666cd02SKevin Cernekee	select SYS_SUPPORTS_HIGHMEM
27460b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS32_3300
27560b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4350
27660b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4380
277d666cd02SKevin Cernekee	select SYS_HAS_CPU_BMIPS5000
278d666cd02SKevin Cernekee	select SWAP_IO_SPACE
27960b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
28060b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
28160b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
28260b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
2834dc4704cSJustin Chen	select HARDIRQS_SW_RESEND
284d666cd02SKevin Cernekee	help
2855f2d4459SKevin Cernekee	  Build a generic DT-based kernel image that boots on select
2865f2d4459SKevin Cernekee	  BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
2875f2d4459SKevin Cernekee	  box chips.  Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
2885f2d4459SKevin Cernekee	  must be set appropriately for your board.
289d666cd02SKevin Cernekee
2901c0c13ebSAurelien Jarnoconfig BCM47XX
291c619366eSFlorian Fainelli	bool "Broadcom BCM47XX based boards"
292fe08f8c2SHauke Mehrtens	select BOOT_RAW
29342f77542SRalf Baechle	select CEVT_R4K
294940f6b48SRalf Baechle	select CSRC_R4K
2951c0c13ebSAurelien Jarno	select DMA_NONCOHERENT
296eb01d42aSChristoph Hellwig	select HAVE_PCI
29767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
298314878d2SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R1
299dd54deddSHauke Mehrtens	select NO_EXCEPT_FILL
3001c0c13ebSAurelien Jarno	select SYS_SUPPORTS_32BIT_KERNEL
3011c0c13ebSAurelien Jarno	select SYS_SUPPORTS_LITTLE_ENDIAN
302377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
3036507831fSAaro Koskinen	select SYS_SUPPORTS_ZBOOT
30425e5fb97SAurelien Jarno	select SYS_HAS_EARLY_PRINTK
305e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
306c949c0bcSRafał Miłecki	select GPIOLIB
307c949c0bcSRafał Miłecki	select LEDS_GPIO_REGISTER
308f6e734a8SRafał Miłecki	select BCM47XX_NVRAM
3092ab71a02SRafał Miłecki	select BCM47XX_SPROM
310dfe00495SMatt Redfearn	select BCM47XX_SSB if !BCM47XX_BCMA
3111c0c13ebSAurelien Jarno	help
3121c0c13ebSAurelien Jarno	  Support for BCM47XX based boards
3131c0c13ebSAurelien Jarno
314e7300d04SMaxime Bizonconfig BCM63XX
315e7300d04SMaxime Bizon	bool "Broadcom BCM63XX based boards"
316ae8de61cSFlorian Fainelli	select BOOT_RAW
317e7300d04SMaxime Bizon	select CEVT_R4K
318e7300d04SMaxime Bizon	select CSRC_R4K
319fc264022SJonas Gorski	select SYNC_R4K
320e7300d04SMaxime Bizon	select DMA_NONCOHERENT
32167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
322e7300d04SMaxime Bizon	select SYS_SUPPORTS_32BIT_KERNEL
323e7300d04SMaxime Bizon	select SYS_SUPPORTS_BIG_ENDIAN
324e7300d04SMaxime Bizon	select SYS_HAS_EARLY_PRINTK
325e7300d04SMaxime Bizon	select SWAP_IO_SPACE
326d30a2b47SLinus Walleij	select GPIOLIB
327af2418beSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
328c5af3c2dSJonas Gorski	select CLKDEV_LOOKUP
329bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
330e7300d04SMaxime Bizon	help
331e7300d04SMaxime Bizon	  Support for BCM63XX based boards
332e7300d04SMaxime Bizon
3331da177e4SLinus Torvaldsconfig MIPS_COBALT
3343fa986faSMartin Michlmayr	bool "Cobalt Server"
33542f77542SRalf Baechle	select CEVT_R4K
336940f6b48SRalf Baechle	select CSRC_R4K
3371097c6acSYoichi Yuasa	select CEVT_GT641XX
3381da177e4SLinus Torvalds	select DMA_NONCOHERENT
339eb01d42aSChristoph Hellwig	select FORCE_PCI
340d865bea4SRalf Baechle	select I8253
3411da177e4SLinus Torvalds	select I8259
34267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
343d5ab1a69SYoichi Yuasa	select IRQ_GT641XX
344252161ecSYoichi Yuasa	select PCI_GT64XXX_PCI0
3457cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
3460a22e0d4SYoichi Yuasa	select SYS_HAS_EARLY_PRINTK
347ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3480e8774b6SFlorian Fainelli	select SYS_SUPPORTS_64BIT_KERNEL
3495e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
350e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
3511da177e4SLinus Torvalds
3521da177e4SLinus Torvaldsconfig MACH_DECSTATION
3533fa986faSMartin Michlmayr	bool "DECstations"
3541da177e4SLinus Torvalds	select BOOT_ELF32
3556457d9fcSYoichi Yuasa	select CEVT_DS1287
35681d10badSMaciej W. Rozycki	select CEVT_R4K if CPU_R4X00
3574247417dSYoichi Yuasa	select CSRC_IOASIC
35881d10badSMaciej W. Rozycki	select CSRC_R4K if CPU_R4X00
35920d60d99SMaciej W. Rozycki	select CPU_DADDI_WORKAROUNDS if 64BIT
36020d60d99SMaciej W. Rozycki	select CPU_R4000_WORKAROUNDS if 64BIT
36120d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS if 64BIT
3621da177e4SLinus Torvalds	select DMA_NONCOHERENT
363ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
36467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
3657cf8053bSRalf Baechle	select SYS_HAS_CPU_R3000
3667cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
367ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3687d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
3695e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
3701723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_128HZ
3711723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_256HZ
3721723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_1024HZ
373930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
3745e83d430SRalf Baechle	help
3751da177e4SLinus Torvalds	  This enables support for DEC's MIPS based workstations.  For details
3761da177e4SLinus Torvalds	  see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
3771da177e4SLinus Torvalds	  DECstation porting pages on <http://decstation.unix-ag.org/>.
3781da177e4SLinus Torvalds
3791da177e4SLinus Torvalds	  If you have one of the following DECstation Models you definitely
3801da177e4SLinus Torvalds	  want to choose R4xx0 for the CPU Type:
3811da177e4SLinus Torvalds
3821da177e4SLinus Torvalds		DECstation 5000/50
3831da177e4SLinus Torvalds		DECstation 5000/150
3841da177e4SLinus Torvalds		DECstation 5000/260
3851da177e4SLinus Torvalds		DECsystem 5900/260
3861da177e4SLinus Torvalds
3871da177e4SLinus Torvalds	  otherwise choose R3000.
3881da177e4SLinus Torvalds
3895e83d430SRalf Baechleconfig MACH_JAZZ
3903fa986faSMartin Michlmayr	bool "Jazz family of machines"
39139b2d756SThomas Bogendoerfer	select ARC_MEMORY
39239b2d756SThomas Bogendoerfer	select ARC_PROMLIB
393a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
3947a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
3952f9237d4SChristoph Hellwig	select DMA_OPS
3960e2794b0SRalf Baechle	select FW_ARC
3970e2794b0SRalf Baechle	select FW_ARC32
3985e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
39942f77542SRalf Baechle	select CEVT_R4K
400940f6b48SRalf Baechle	select CSRC_R4K
401e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
4025e83d430SRalf Baechle	select GENERIC_ISA_DMA
4038a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
40467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
405d865bea4SRalf Baechle	select I8253
4065e83d430SRalf Baechle	select I8259
4075e83d430SRalf Baechle	select ISA
4087cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
4095e83d430SRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
4107d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
4111723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_100HZ
412aadfe4b5SArnd Bergmann	select SYS_SUPPORTS_LITTLE_ENDIAN
4131da177e4SLinus Torvalds	help
4145e83d430SRalf Baechle	  This a family of machines based on the MIPS R4030 chipset which was
4155e83d430SRalf Baechle	  used by several vendors to build RISC/os and Windows NT workstations.
416692105b8SMatt LaPlante	  Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
4175e83d430SRalf Baechle	  Olivetti M700-10 workstations.
4185e83d430SRalf Baechle
419f0f4a753SPaul Cercueilconfig MACH_INGENIC_SOC
420de361e8bSPaul Burton	bool "Ingenic SoC based machines"
421f0f4a753SPaul Cercueil	select MIPS_GENERIC
422f0f4a753SPaul Cercueil	select MACH_INGENIC
423f9c9affcSLluís Batlle i Rossell	select SYS_SUPPORTS_ZBOOT_UART16550
4245ebabe59SLars-Peter Clausen
425171bb2f1SJohn Crispinconfig LANTIQ
426171bb2f1SJohn Crispin	bool "Lantiq based platforms"
427171bb2f1SJohn Crispin	select DMA_NONCOHERENT
42867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
429171bb2f1SJohn Crispin	select CEVT_R4K
430171bb2f1SJohn Crispin	select CSRC_R4K
431171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
432171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
433171bb2f1SJohn Crispin	select SYS_SUPPORTS_BIG_ENDIAN
434171bb2f1SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
435377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
436171bb2f1SJohn Crispin	select SYS_SUPPORTS_MULTITHREADING
437f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
438171bb2f1SJohn Crispin	select SYS_HAS_EARLY_PRINTK
439d30a2b47SLinus Walleij	select GPIOLIB
440171bb2f1SJohn Crispin	select SWAP_IO_SPACE
441171bb2f1SJohn Crispin	select BOOT_RAW
442287e3f3fSJohn Crispin	select CLKDEV_LOOKUP
443bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
444a0392222SJohn Crispin	select USE_OF
4453f8c50c9SJohn Crispin	select PINCTRL
4463f8c50c9SJohn Crispin	select PINCTRL_LANTIQ
447c530781cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
448c530781cSJohn Crispin	select RESET_CONTROLLER
449171bb2f1SJohn Crispin
45030ad29bbSHuacai Chenconfig MACH_LOONGSON32
451caed1d1bSHuacai Chen	bool "Loongson 32-bit family of machines"
452c7e8c668SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
453ade299d8SYoichi Yuasa	help
45430ad29bbSHuacai Chen	  This enables support for the Loongson-1 family of machines.
45585749d24SWu Zhangjin
45630ad29bbSHuacai Chen	  Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
45730ad29bbSHuacai Chen	  the Institute of Computing Technology (ICT), Chinese Academy of
45830ad29bbSHuacai Chen	  Sciences (CAS).
459ade299d8SYoichi Yuasa
46071e2f4ddSJiaxun Yangconfig MACH_LOONGSON2EF
46171e2f4ddSJiaxun Yang	bool "Loongson-2E/F family of machines"
462ca585cf9SKelvin Cheung	select SYS_SUPPORTS_ZBOOT
463ca585cf9SKelvin Cheung	help
46471e2f4ddSJiaxun Yang	  This enables the support of early Loongson-2E/F family of machines.
465ca585cf9SKelvin Cheung
46671e2f4ddSJiaxun Yangconfig MACH_LOONGSON64
467caed1d1bSHuacai Chen	bool "Loongson 64-bit family of machines"
4686fbde6b4SJiaxun Yang	select ARCH_SPARSEMEM_ENABLE
4696fbde6b4SJiaxun Yang	select ARCH_MIGHT_HAVE_PC_PARPORT
4706fbde6b4SJiaxun Yang	select ARCH_MIGHT_HAVE_PC_SERIO
4716fbde6b4SJiaxun Yang	select GENERIC_ISA_DMA_SUPPORT_BROKEN
4726fbde6b4SJiaxun Yang	select BOOT_ELF32
4736fbde6b4SJiaxun Yang	select BOARD_SCACHE
4746fbde6b4SJiaxun Yang	select CSRC_R4K
4756fbde6b4SJiaxun Yang	select CEVT_R4K
4766fbde6b4SJiaxun Yang	select CPU_HAS_WB
4776fbde6b4SJiaxun Yang	select FORCE_PCI
4786fbde6b4SJiaxun Yang	select ISA
4796fbde6b4SJiaxun Yang	select I8259
4806fbde6b4SJiaxun Yang	select IRQ_MIPS_CPU
4817d6d2837SJiaxun Yang	select NO_EXCEPT_FILL
4825125bfeeSTiezhu Yang	select NR_CPUS_DEFAULT_64
4836fbde6b4SJiaxun Yang	select USE_GENERIC_EARLY_PRINTK_8250
4846423e59aSJiaxun Yang	select PCI_DRIVERS_GENERIC
4856fbde6b4SJiaxun Yang	select SYS_HAS_CPU_LOONGSON64
4866fbde6b4SJiaxun Yang	select SYS_HAS_EARLY_PRINTK
4876fbde6b4SJiaxun Yang	select SYS_SUPPORTS_SMP
4886fbde6b4SJiaxun Yang	select SYS_SUPPORTS_HOTPLUG_CPU
4896fbde6b4SJiaxun Yang	select SYS_SUPPORTS_NUMA
4906fbde6b4SJiaxun Yang	select SYS_SUPPORTS_64BIT_KERNEL
4916fbde6b4SJiaxun Yang	select SYS_SUPPORTS_HIGHMEM
4926fbde6b4SJiaxun Yang	select SYS_SUPPORTS_LITTLE_ENDIAN
49371e2f4ddSJiaxun Yang	select SYS_SUPPORTS_ZBOOT
494a307a4ceSJinyang He	select SYS_SUPPORTS_RELOCATABLE
4956fbde6b4SJiaxun Yang	select ZONE_DMA32
49687fcfa7bSJiaxun Yang	select COMMON_CLK
49787fcfa7bSJiaxun Yang	select USE_OF
49887fcfa7bSJiaxun Yang	select BUILTIN_DTB
49939c1485cSHuacai Chen	select PCI_HOST_GENERIC
50071e2f4ddSJiaxun Yang	help
501caed1d1bSHuacai Chen	  This enables the support of Loongson-2/3 family of machines.
502caed1d1bSHuacai Chen
503caed1d1bSHuacai Chen	  Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
504caed1d1bSHuacai Chen	  GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
505caed1d1bSHuacai Chen	  and Loongson-2F which will be removed), developed by the Institute
506caed1d1bSHuacai Chen	  of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
507ca585cf9SKelvin Cheung
5086a438309SAndrew Brestickerconfig MACH_PISTACHIO
5096a438309SAndrew Bresticker	bool "IMG Pistachio SoC based boards"
5106a438309SAndrew Bresticker	select BOOT_ELF32
5116a438309SAndrew Bresticker	select BOOT_RAW
5126a438309SAndrew Bresticker	select CEVT_R4K
5136a438309SAndrew Bresticker	select CLKSRC_MIPS_GIC
5146a438309SAndrew Bresticker	select COMMON_CLK
5156a438309SAndrew Bresticker	select CSRC_R4K
516645c7827SZubair Lutfullah Kakakhel	select DMA_NONCOHERENT
517d30a2b47SLinus Walleij	select GPIOLIB
51867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
5196a438309SAndrew Bresticker	select MFD_SYSCON
5206a438309SAndrew Bresticker	select MIPS_CPU_SCACHE
5216a438309SAndrew Bresticker	select MIPS_GIC
5226a438309SAndrew Bresticker	select PINCTRL
5236a438309SAndrew Bresticker	select REGULATOR
5246a438309SAndrew Bresticker	select SYS_HAS_CPU_MIPS32_R2
5256a438309SAndrew Bresticker	select SYS_SUPPORTS_32BIT_KERNEL
5266a438309SAndrew Bresticker	select SYS_SUPPORTS_LITTLE_ENDIAN
5276a438309SAndrew Bresticker	select SYS_SUPPORTS_MIPS_CPS
5286a438309SAndrew Bresticker	select SYS_SUPPORTS_MULTITHREADING
52941cc07beSMatt Redfearn	select SYS_SUPPORTS_RELOCATABLE
5306a438309SAndrew Bresticker	select SYS_SUPPORTS_ZBOOT
531018f62eeSEzequiel Garcia	select SYS_HAS_EARLY_PRINTK
532018f62eeSEzequiel Garcia	select USE_GENERIC_EARLY_PRINTK_8250
5336a438309SAndrew Bresticker	select USE_OF
5346a438309SAndrew Bresticker	help
5356a438309SAndrew Bresticker	  This enables support for the IMG Pistachio SoC platform.
5366a438309SAndrew Bresticker
5371da177e4SLinus Torvaldsconfig MIPS_MALTA
5383fa986faSMartin Michlmayr	bool "MIPS Malta board"
53961ed242dSRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
540a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
5417a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
5421da177e4SLinus Torvalds	select BOOT_ELF32
543fa71c960SRalf Baechle	select BOOT_RAW
544e8823d26SPaul Burton	select BUILTIN_DTB
54542f77542SRalf Baechle	select CEVT_R4K
546fa5635a2SAndrew Bresticker	select CLKSRC_MIPS_GIC
54742b002abSGuenter Roeck	select COMMON_CLK
54847bf2b03SMaksym Kokhan	select CSRC_R4K
549885014bcSFelix Fietkau	select DMA_MAYBE_COHERENT
5501da177e4SLinus Torvalds	select GENERIC_ISA_DMA
5518a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
552eb01d42aSChristoph Hellwig	select HAVE_PCI
553d865bea4SRalf Baechle	select I8253
5541da177e4SLinus Torvalds	select I8259
55547bf2b03SMaksym Kokhan	select IRQ_MIPS_CPU
5565e83d430SRalf Baechle	select MIPS_BONITO64
5579318c51aSChris Dearman	select MIPS_CPU_SCACHE
55847bf2b03SMaksym Kokhan	select MIPS_GIC
559a7ef1eadSKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
5605e83d430SRalf Baechle	select MIPS_MSC
56147bf2b03SMaksym Kokhan	select PCI_GT64XXX_PCI0
562ecafe3e9SPaul Burton	select SMP_UP if SMP
5631da177e4SLinus Torvalds	select SWAP_IO_SPACE
5647cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
5657cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R2
566bfc3c5a6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R3_5
567c5b36783SSteven J. Hill	select SYS_HAS_CPU_MIPS32_R5
568575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R6
5697cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS64_R1
5705d9fbed1SLeonid Yegoshin	select SYS_HAS_CPU_MIPS64_R2
571575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS64_R6
5727cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
5737cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
574ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
575ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
5765e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
577c5b36783SSteven J. Hill	select SYS_SUPPORTS_HIGHMEM
5785e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
579424ebcdfSMaciej W. Rozycki	select SYS_SUPPORTS_MICROMIPS
58047bf2b03SMaksym Kokhan	select SYS_SUPPORTS_MIPS16
5810365070fSTim Anderson	select SYS_SUPPORTS_MIPS_CMP
582e56b6aa6SPaul Burton	select SYS_SUPPORTS_MIPS_CPS
583f41ae0b2SRalf Baechle	select SYS_SUPPORTS_MULTITHREADING
58447bf2b03SMaksym Kokhan	select SYS_SUPPORTS_RELOCATABLE
5859693a853SFranck Bui-Huu	select SYS_SUPPORTS_SMARTMIPS
586f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
5871b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
588e8823d26SPaul Burton	select USE_OF
589886ee136SThomas Bogendoerfer	select WAR_ICACHE_REFILLS
590abcc82b1SJames Hogan	select ZONE_DMA32 if 64BIT
5911da177e4SLinus Torvalds	help
592f638d197SMaciej W. Rozycki	  This enables support for the MIPS Technologies Malta evaluation
5931da177e4SLinus Torvalds	  board.
5941da177e4SLinus Torvalds
5952572f00dSJoshua Hendersonconfig MACH_PIC32
5962572f00dSJoshua Henderson	bool "Microchip PIC32 Family"
5972572f00dSJoshua Henderson	help
5982572f00dSJoshua Henderson	  This enables support for the Microchip PIC32 family of platforms.
5992572f00dSJoshua Henderson
6002572f00dSJoshua Henderson	  Microchip PIC32 is a family of general-purpose 32 bit MIPS core
6012572f00dSJoshua Henderson	  microcontrollers.
6022572f00dSJoshua Henderson
6035e83d430SRalf Baechleconfig MACH_VR41XX
60474142d65SYoichi Yuasa	bool "NEC VR4100 series based machines"
60542f77542SRalf Baechle	select CEVT_R4K
606940f6b48SRalf Baechle	select CSRC_R4K
6077cf8053bSRalf Baechle	select SYS_HAS_CPU_VR41XX
608377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
609d30a2b47SLinus Walleij	select GPIOLIB
6105e83d430SRalf Baechle
611baec970aSLauri Kasanenconfig MACH_NINTENDO64
612baec970aSLauri Kasanen	bool "Nintendo 64 console"
613baec970aSLauri Kasanen	select CEVT_R4K
614baec970aSLauri Kasanen	select CSRC_R4K
615baec970aSLauri Kasanen	select SYS_HAS_CPU_R4300
616baec970aSLauri Kasanen	select SYS_SUPPORTS_BIG_ENDIAN
617baec970aSLauri Kasanen	select SYS_SUPPORTS_ZBOOT
618baec970aSLauri Kasanen	select SYS_SUPPORTS_32BIT_KERNEL
619baec970aSLauri Kasanen	select SYS_SUPPORTS_64BIT_KERNEL
620baec970aSLauri Kasanen	select DMA_NONCOHERENT
621baec970aSLauri Kasanen	select IRQ_MIPS_CPU
622baec970aSLauri Kasanen
623ae2b5bb6SJohn Crispinconfig RALINK
624ae2b5bb6SJohn Crispin	bool "Ralink based machines"
625ae2b5bb6SJohn Crispin	select CEVT_R4K
626ae2b5bb6SJohn Crispin	select CSRC_R4K
627ae2b5bb6SJohn Crispin	select BOOT_RAW
628ae2b5bb6SJohn Crispin	select DMA_NONCOHERENT
62967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
630ae2b5bb6SJohn Crispin	select USE_OF
631ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
632ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
633ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
634ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_LITTLE_ENDIAN
635377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
6361f0400d0SChuanhong Guo	select SYS_SUPPORTS_ZBOOT
637ae2b5bb6SJohn Crispin	select SYS_HAS_EARLY_PRINTK
638ae2b5bb6SJohn Crispin	select CLKDEV_LOOKUP
6392a153f1cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
6402a153f1cSJohn Crispin	select RESET_CONTROLLER
641ae2b5bb6SJohn Crispin
642*4042147aSBert Vermeulenconfig MACH_REALTEK_RTL
643*4042147aSBert Vermeulen	bool "Realtek RTL838x/RTL839x based machines"
644*4042147aSBert Vermeulen	select MIPS_GENERIC
645*4042147aSBert Vermeulen	select DMA_NONCOHERENT
646*4042147aSBert Vermeulen	select IRQ_MIPS_CPU
647*4042147aSBert Vermeulen	select CSRC_R4K
648*4042147aSBert Vermeulen	select CEVT_R4K
649*4042147aSBert Vermeulen	select SYS_HAS_CPU_MIPS32_R1
650*4042147aSBert Vermeulen	select SYS_HAS_CPU_MIPS32_R2
651*4042147aSBert Vermeulen	select SYS_SUPPORTS_BIG_ENDIAN
652*4042147aSBert Vermeulen	select SYS_SUPPORTS_32BIT_KERNEL
653*4042147aSBert Vermeulen	select SYS_SUPPORTS_MIPS16
654*4042147aSBert Vermeulen	select SYS_SUPPORTS_MULTITHREADING
655*4042147aSBert Vermeulen	select SYS_SUPPORTS_VPE_LOADER
656*4042147aSBert Vermeulen	select SYS_HAS_EARLY_PRINTK
657*4042147aSBert Vermeulen	select SYS_HAS_EARLY_PRINTK_8250
658*4042147aSBert Vermeulen	select USE_GENERIC_EARLY_PRINTK_8250
659*4042147aSBert Vermeulen	select BOOT_RAW
660*4042147aSBert Vermeulen	select PINCTRL
661*4042147aSBert Vermeulen	select USE_OF
662*4042147aSBert Vermeulen
6631da177e4SLinus Torvaldsconfig SGI_IP22
6643fa986faSMartin Michlmayr	bool "SGI IP22 (Indy/Indigo2)"
665c0de00b2SThomas Bogendoerfer	select ARC_MEMORY
66639b2d756SThomas Bogendoerfer	select ARC_PROMLIB
6670e2794b0SRalf Baechle	select FW_ARC
6680e2794b0SRalf Baechle	select FW_ARC32
6697a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
6701da177e4SLinus Torvalds	select BOOT_ELF32
67142f77542SRalf Baechle	select CEVT_R4K
672940f6b48SRalf Baechle	select CSRC_R4K
673e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
6741da177e4SLinus Torvalds	select DMA_NONCOHERENT
6756630a8e5SChristoph Hellwig	select HAVE_EISA
676d865bea4SRalf Baechle	select I8253
67768de4803SThomas Bogendoerfer	select I8259
6781da177e4SLinus Torvalds	select IP22_CPU_SCACHE
67967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
680aa414dffSRalf Baechle	select GENERIC_ISA_DMA_SUPPORT_BROKEN
681e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
682e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
68336e5c21dSThomas Bogendoerfer	select SGI_HAS_HAL2
684e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
685e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
686e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
6871da177e4SLinus Torvalds	select SWAP_IO_SPACE
6887cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
6897cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
690c0de00b2SThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
691ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
692ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6935e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
694802b8362SThomas Bogendoerfer	select WAR_R4600_V1_INDEX_ICACHEOP
6955e5b6527SThomas Bogendoerfer	select WAR_R4600_V1_HIT_CACHEOP
69644def342SThomas Bogendoerfer	select WAR_R4600_V2_HIT_CACHEOP
697930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
6981da177e4SLinus Torvalds	help
6991da177e4SLinus Torvalds	  This are the SGI Indy, Challenge S and Indigo2, as well as certain
7001da177e4SLinus Torvalds	  OEM variants like the Tandem CMN B006S. To compile a Linux kernel
7011da177e4SLinus Torvalds	  that runs on these, say Y here.
7021da177e4SLinus Torvalds
7031da177e4SLinus Torvaldsconfig SGI_IP27
7043fa986faSMartin Michlmayr	bool "SGI IP27 (Origin200/2000)"
70554aed4ddSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
706397dc00eSMike Rapoport	select ARCH_SPARSEMEM_ENABLE
7070e2794b0SRalf Baechle	select FW_ARC
7080e2794b0SRalf Baechle	select FW_ARC64
709e9422427SThomas Bogendoerfer	select ARC_CMDLINE_ONLY
7105e83d430SRalf Baechle	select BOOT_ELF64
711e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
71236a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
713eb01d42aSChristoph Hellwig	select HAVE_PCI
71469a07a41SThomas Bogendoerfer	select IRQ_MIPS_CPU
715e6308b6dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
716130e2fb7SRalf Baechle	select NR_CPUS_DEFAULT_64
717a57140e9SThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
718a57140e9SThomas Bogendoerfer	select PCI_XTALK_BRIDGE
7197cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000
720ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
7215e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
722d8cb4e11SRalf Baechle	select SYS_SUPPORTS_NUMA
7231a5c5de1SRalf Baechle	select SYS_SUPPORTS_SMP
724256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
725930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
7266c86a302SMike Rapoport	select NUMA
7271da177e4SLinus Torvalds	help
7281da177e4SLinus Torvalds	  This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
7291da177e4SLinus Torvalds	  workstations.  To compile a Linux kernel that runs on these, say Y
7301da177e4SLinus Torvalds	  here.
7311da177e4SLinus Torvalds
732e2defae5SThomas Bogendoerferconfig SGI_IP28
7337d60717eSKees Cook	bool "SGI IP28 (Indigo2 R10k)"
734c0de00b2SThomas Bogendoerfer	select ARC_MEMORY
73539b2d756SThomas Bogendoerfer	select ARC_PROMLIB
7360e2794b0SRalf Baechle	select FW_ARC
7370e2794b0SRalf Baechle	select FW_ARC64
7387a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
739e2defae5SThomas Bogendoerfer	select BOOT_ELF64
740e2defae5SThomas Bogendoerfer	select CEVT_R4K
741e2defae5SThomas Bogendoerfer	select CSRC_R4K
742e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
743e2defae5SThomas Bogendoerfer	select DMA_NONCOHERENT
744e2defae5SThomas Bogendoerfer	select GENERIC_ISA_DMA_SUPPORT_BROKEN
74567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7466630a8e5SChristoph Hellwig	select HAVE_EISA
747e2defae5SThomas Bogendoerfer	select I8253
748e2defae5SThomas Bogendoerfer	select I8259
749e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
750e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
7515b438c44SThomas Bogendoerfer	select SGI_HAS_HAL2
752e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
753e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
754e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
755e2defae5SThomas Bogendoerfer	select SWAP_IO_SPACE
756e2defae5SThomas Bogendoerfer	select SYS_HAS_CPU_R10000
757c0de00b2SThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
758e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
759e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
760256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
761dc24d68dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
762e2defae5SThomas Bogendoerfer	help
763e2defae5SThomas Bogendoerfer	  This is the SGI Indigo2 with R10000 processor.  To compile a Linux
764e2defae5SThomas Bogendoerfer	  kernel that runs on these, say Y here.
765e2defae5SThomas Bogendoerfer
7667505576dSThomas Bogendoerferconfig SGI_IP30
7677505576dSThomas Bogendoerfer	bool "SGI IP30 (Octane/Octane2)"
7687505576dSThomas Bogendoerfer	select ARCH_HAS_PHYS_TO_DMA
7697505576dSThomas Bogendoerfer	select FW_ARC
7707505576dSThomas Bogendoerfer	select FW_ARC64
7717505576dSThomas Bogendoerfer	select BOOT_ELF64
7727505576dSThomas Bogendoerfer	select CEVT_R4K
7737505576dSThomas Bogendoerfer	select CSRC_R4K
7747505576dSThomas Bogendoerfer	select SYNC_R4K if SMP
7757505576dSThomas Bogendoerfer	select ZONE_DMA32
7767505576dSThomas Bogendoerfer	select HAVE_PCI
7777505576dSThomas Bogendoerfer	select IRQ_MIPS_CPU
7787505576dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
7797505576dSThomas Bogendoerfer	select NR_CPUS_DEFAULT_2
7807505576dSThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
7817505576dSThomas Bogendoerfer	select PCI_XTALK_BRIDGE
7827505576dSThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
7837505576dSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
7847505576dSThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
7857505576dSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
7867505576dSThomas Bogendoerfer	select SYS_SUPPORTS_SMP
787256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
7887505576dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
7897505576dSThomas Bogendoerfer	select ARC_MEMORY
7907505576dSThomas Bogendoerfer	help
7917505576dSThomas Bogendoerfer	  These are the SGI Octane and Octane2 graphics workstations.  To
7927505576dSThomas Bogendoerfer	  compile a Linux kernel that runs on these, say Y here.
7937505576dSThomas Bogendoerfer
7941da177e4SLinus Torvaldsconfig SGI_IP32
795cfd2afc0SRalf Baechle	bool "SGI IP32 (O2)"
79639b2d756SThomas Bogendoerfer	select ARC_MEMORY
79739b2d756SThomas Bogendoerfer	select ARC_PROMLIB
79803df8229SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
7990e2794b0SRalf Baechle	select FW_ARC
8000e2794b0SRalf Baechle	select FW_ARC32
8011da177e4SLinus Torvalds	select BOOT_ELF32
80242f77542SRalf Baechle	select CEVT_R4K
803940f6b48SRalf Baechle	select CSRC_R4K
8041da177e4SLinus Torvalds	select DMA_NONCOHERENT
805eb01d42aSChristoph Hellwig	select HAVE_PCI
80667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
8071da177e4SLinus Torvalds	select R5000_CPU_SCACHE
8081da177e4SLinus Torvalds	select RM7000_CPU_SCACHE
8097cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
8107cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000 if BROKEN
8117cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
812dd2f18feSRalf Baechle	select SYS_HAS_CPU_NEVADA
813ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
8145e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
815886ee136SThomas Bogendoerfer	select WAR_ICACHE_REFILLS
8161da177e4SLinus Torvalds	help
8171da177e4SLinus Torvalds	  If you want this kernel to run on SGI O2 workstation, say Y here.
8181da177e4SLinus Torvalds
819ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE
820ade299d8SYoichi Yuasa	bool "Sibyte BCM91120C-CRhine"
8215e83d430SRalf Baechle	select BOOT_ELF32
8225e83d430SRalf Baechle	select SIBYTE_BCM1120
8235e83d430SRalf Baechle	select SWAP_IO_SPACE
8247cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
8255e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
8265e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8275e83d430SRalf Baechle
828ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL
829ade299d8SYoichi Yuasa	bool "Sibyte BCM91120x-Carmel"
8305e83d430SRalf Baechle	select BOOT_ELF32
8315e83d430SRalf Baechle	select SIBYTE_BCM1120
8325e83d430SRalf Baechle	select SWAP_IO_SPACE
8337cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
8345e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
8355e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8365e83d430SRalf Baechle
8375e83d430SRalf Baechleconfig SIBYTE_CRHONE
8383fa986faSMartin Michlmayr	bool "Sibyte BCM91125C-CRhone"
8395e83d430SRalf Baechle	select BOOT_ELF32
8405e83d430SRalf Baechle	select SIBYTE_BCM1125
8415e83d430SRalf Baechle	select SWAP_IO_SPACE
8427cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
8435e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
8445e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
8455e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8465e83d430SRalf Baechle
847ade299d8SYoichi Yuasaconfig SIBYTE_RHONE
848ade299d8SYoichi Yuasa	bool "Sibyte BCM91125E-Rhone"
849ade299d8SYoichi Yuasa	select BOOT_ELF32
850ade299d8SYoichi Yuasa	select SIBYTE_BCM1125H
851ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
852ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
853ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
854ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
855ade299d8SYoichi Yuasa
856ade299d8SYoichi Yuasaconfig SIBYTE_SWARM
857ade299d8SYoichi Yuasa	bool "Sibyte BCM91250A-SWARM"
858ade299d8SYoichi Yuasa	select BOOT_ELF32
859fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
860ade299d8SYoichi Yuasa	select SIBYTE_SB1250
861ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
862ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
863ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
864ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
865ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
866cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
867e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
868ade299d8SYoichi Yuasa
869ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR
870ade299d8SYoichi Yuasa	bool "Sibyte BCM91250C2-LittleSur"
871ade299d8SYoichi Yuasa	select BOOT_ELF32
872fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
873ade299d8SYoichi Yuasa	select SIBYTE_SB1250
874ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
875ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
876ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
877ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
878ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
879756d6d83SMaciej W. Rozycki	select ZONE_DMA32 if 64BIT
880ade299d8SYoichi Yuasa
881ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA
882ade299d8SYoichi Yuasa	bool "Sibyte BCM91250E-Sentosa"
883ade299d8SYoichi Yuasa	select BOOT_ELF32
884ade299d8SYoichi Yuasa	select SIBYTE_SB1250
885ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
886ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
887ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
888ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
889e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
890ade299d8SYoichi Yuasa
891ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR
892ade299d8SYoichi Yuasa	bool "Sibyte BCM91480B-BigSur"
893ade299d8SYoichi Yuasa	select BOOT_ELF32
894ade299d8SYoichi Yuasa	select NR_CPUS_DEFAULT_4
895ade299d8SYoichi Yuasa	select SIBYTE_BCM1x80
896ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
897ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
898ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
899651194f8SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
900ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
901cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
902e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
903ade299d8SYoichi Yuasa
90414b36af4SThomas Bogendoerferconfig SNI_RM
90514b36af4SThomas Bogendoerfer	bool "SNI RM200/300/400"
90639b2d756SThomas Bogendoerfer	select ARC_MEMORY
90739b2d756SThomas Bogendoerfer	select ARC_PROMLIB
9080e2794b0SRalf Baechle	select FW_ARC if CPU_LITTLE_ENDIAN
9090e2794b0SRalf Baechle	select FW_ARC32 if CPU_LITTLE_ENDIAN
910aaa9fad3SPaul Bolle	select FW_SNIPROM if CPU_BIG_ENDIAN
9115e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
912a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
9137a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
9145e83d430SRalf Baechle	select BOOT_ELF32
91542f77542SRalf Baechle	select CEVT_R4K
916940f6b48SRalf Baechle	select CSRC_R4K
917e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
9185e83d430SRalf Baechle	select DMA_NONCOHERENT
9195e83d430SRalf Baechle	select GENERIC_ISA_DMA
9206630a8e5SChristoph Hellwig	select HAVE_EISA
9218a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
922eb01d42aSChristoph Hellwig	select HAVE_PCI
92367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
924d865bea4SRalf Baechle	select I8253
9255e83d430SRalf Baechle	select I8259
9265e83d430SRalf Baechle	select ISA
927564c836fSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_6
9284a0312fcSThomas Bogendoerfer	select SWAP_IO_SPACE if CPU_BIG_ENDIAN
9297cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
9304a0312fcSThomas Bogendoerfer	select SYS_HAS_CPU_R5000
931c066a32aSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
9324a0312fcSThomas Bogendoerfer	select R5000_CPU_SCACHE
93336a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
934ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
9357d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
9364a0312fcSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
9375e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
9385e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
93944def342SThomas Bogendoerfer	select WAR_R4600_V2_HIT_CACHEOP
9401da177e4SLinus Torvalds	help
94114b36af4SThomas Bogendoerfer	  The SNI RM200/300/400 are MIPS-based machines manufactured by
94214b36af4SThomas Bogendoerfer	  Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
9435e83d430SRalf Baechle	  Technology and now in turn merged with Fujitsu.  Say Y here to
9445e83d430SRalf Baechle	  support this machine type.
9451da177e4SLinus Torvalds
946edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX
947edcaf1a6SAtsushi Nemoto	bool "Toshiba TX39 series based machines"
9485e83d430SRalf Baechle
949edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX
950edcaf1a6SAtsushi Nemoto	bool "Toshiba TX49 series based machines"
95124a1c023SThomas Bogendoerfer	select WAR_TX49XX_ICACHE_INDEX_INV
95223fbee9dSRalf Baechle
95373b4390fSRalf Baechleconfig MIKROTIK_RB532
95473b4390fSRalf Baechle	bool "Mikrotik RB532 boards"
95573b4390fSRalf Baechle	select CEVT_R4K
95673b4390fSRalf Baechle	select CSRC_R4K
95773b4390fSRalf Baechle	select DMA_NONCOHERENT
958eb01d42aSChristoph Hellwig	select HAVE_PCI
95967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
96073b4390fSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
96173b4390fSRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
96273b4390fSRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
96373b4390fSRalf Baechle	select SWAP_IO_SPACE
96473b4390fSRalf Baechle	select BOOT_RAW
965d30a2b47SLinus Walleij	select GPIOLIB
966930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
96773b4390fSRalf Baechle	help
96873b4390fSRalf Baechle	  Support the Mikrotik(tm) RouterBoard 532 series,
96973b4390fSRalf Baechle	  based on the IDT RC32434 SoC.
97073b4390fSRalf Baechle
9719ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC
9729ddebc46SDavid Daney	bool "Cavium Networks Octeon SoC based boards"
973a86c7f72SDavid Daney	select CEVT_R4K
974ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
9751753d50cSChristoph Hellwig	select HAVE_RAPIDIO
976d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
977a86c7f72SDavid Daney	select SYS_SUPPORTS_64BIT_KERNEL
978a86c7f72SDavid Daney	select SYS_SUPPORTS_BIG_ENDIAN
979f65aad41SRalf Baechle	select EDAC_SUPPORT
980b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
98173569d87SDavid Daney	select SYS_SUPPORTS_LITTLE_ENDIAN
98273569d87SDavid Daney	select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
983a86c7f72SDavid Daney	select SYS_HAS_EARLY_PRINTK
9845e683389SDavid Daney	select SYS_HAS_CPU_CAVIUM_OCTEON
985eb01d42aSChristoph Hellwig	select HAVE_PCI
98678bdbbacSMasahiro Yamada	select HAVE_PLAT_DELAY
98778bdbbacSMasahiro Yamada	select HAVE_PLAT_FW_INIT_CMDLINE
98878bdbbacSMasahiro Yamada	select HAVE_PLAT_MEMCPY
989f00e001eSDavid Daney	select ZONE_DMA32
990465aaed0SDavid Daney	select HOLES_IN_ZONE
991d30a2b47SLinus Walleij	select GPIOLIB
9926e511163SDavid Daney	select USE_OF
9936e511163SDavid Daney	select ARCH_SPARSEMEM_ENABLE
9946e511163SDavid Daney	select SYS_SUPPORTS_SMP
9957820b84bSDavid Daney	select NR_CPUS_DEFAULT_64
9967820b84bSDavid Daney	select MIPS_NR_CPU_NR_MAP_1024
997e326479fSAndrew Bresticker	select BUILTIN_DTB
9988c1e6b14SDavid Daney	select MTD_COMPLEX_MAPPINGS
99909230cbcSChristoph Hellwig	select SWIOTLB
10003ff72be4SSteven J. Hill	select SYS_SUPPORTS_RELOCATABLE
1001a86c7f72SDavid Daney	help
1002a86c7f72SDavid Daney	  This option supports all of the Octeon reference boards from Cavium
1003a86c7f72SDavid Daney	  Networks. It builds a kernel that dynamically determines the Octeon
1004a86c7f72SDavid Daney	  CPU type and supports all known board reference implementations.
1005a86c7f72SDavid Daney	  Some of the supported boards are:
1006a86c7f72SDavid Daney		EBT3000
1007a86c7f72SDavid Daney		EBH3000
1008a86c7f72SDavid Daney		EBH3100
1009a86c7f72SDavid Daney		Thunder
1010a86c7f72SDavid Daney		Kodama
1011a86c7f72SDavid Daney		Hikari
1012a86c7f72SDavid Daney	  Say Y here for most Octeon reference boards.
1013a86c7f72SDavid Daney
10147f058e85SJayachandran Cconfig NLM_XLR_BOARD
10157f058e85SJayachandran C	bool "Netlogic XLR/XLS based systems"
10167f058e85SJayachandran C	select BOOT_ELF32
10177f058e85SJayachandran C	select NLM_COMMON
10187f058e85SJayachandran C	select SYS_HAS_CPU_XLR
10197f058e85SJayachandran C	select SYS_SUPPORTS_SMP
1020eb01d42aSChristoph Hellwig	select HAVE_PCI
10217f058e85SJayachandran C	select SWAP_IO_SPACE
10227f058e85SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
10237f058e85SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
1024d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
10257f058e85SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
10267f058e85SJayachandran C	select SYS_SUPPORTS_HIGHMEM
10277f058e85SJayachandran C	select NR_CPUS_DEFAULT_32
10287f058e85SJayachandran C	select CEVT_R4K
10297f058e85SJayachandran C	select CSRC_R4K
103067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1031b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
10327f058e85SJayachandran C	select SYNC_R4K
10337f058e85SJayachandran C	select SYS_HAS_EARLY_PRINTK
10348f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
10358f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
10367f058e85SJayachandran C	help
10377f058e85SJayachandran C	  Support for systems based on Netlogic XLR and XLS processors.
10387f058e85SJayachandran C	  Say Y here if you have a XLR or XLS based board.
10397f058e85SJayachandran C
10401c773ea4SJayachandran Cconfig NLM_XLP_BOARD
10411c773ea4SJayachandran C	bool "Netlogic XLP based systems"
10421c773ea4SJayachandran C	select BOOT_ELF32
10431c773ea4SJayachandran C	select NLM_COMMON
10441c773ea4SJayachandran C	select SYS_HAS_CPU_XLP
10451c773ea4SJayachandran C	select SYS_SUPPORTS_SMP
1046eb01d42aSChristoph Hellwig	select HAVE_PCI
10471c773ea4SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
10481c773ea4SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
1049d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
1050d30a2b47SLinus Walleij	select GPIOLIB
10511c773ea4SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
10521c773ea4SJayachandran C	select SYS_SUPPORTS_LITTLE_ENDIAN
10531c773ea4SJayachandran C	select SYS_SUPPORTS_HIGHMEM
10541c773ea4SJayachandran C	select NR_CPUS_DEFAULT_32
10551c773ea4SJayachandran C	select CEVT_R4K
10561c773ea4SJayachandran C	select CSRC_R4K
105767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1058b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
10591c773ea4SJayachandran C	select SYNC_R4K
10601c773ea4SJayachandran C	select SYS_HAS_EARLY_PRINTK
10612f6528e1SJayachandran C	select USE_OF
10628f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
10638f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
10641c773ea4SJayachandran C	help
10651c773ea4SJayachandran C	  This board is based on Netlogic XLP Processor.
10661c773ea4SJayachandran C	  Say Y here if you have a XLP based board.
10671c773ea4SJayachandran C
10681da177e4SLinus Torvaldsendchoice
10691da177e4SLinus Torvalds
1070e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig"
10713b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig"
1072d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig"
1073a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig"
1074e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig"
10758945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig"
1076eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig"
1077a103e9b9SPaul Cercueilsource "arch/mips/ingenic/Kconfig"
10785e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig"
10798ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig"
10802572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig"
1081af0cfb2cSEzequiel Garciasource "arch/mips/pistachio/Kconfig"
1082ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig"
108329c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig"
108438b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig"
108522b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig"
10865e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig"
1087a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig"
108871e2f4ddSJiaxun Yangsource "arch/mips/loongson2ef/Kconfig"
108930ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig"
109030ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig"
10917f058e85SJayachandran Csource "arch/mips/netlogic/Kconfig"
109238b18f72SRalf Baechle
10935e83d430SRalf Baechleendmenu
10945e83d430SRalf Baechle
10953c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT
10963c9ee7efSAkinobu Mita	bool
10973c9ee7efSAkinobu Mita	default y
10983c9ee7efSAkinobu Mita
10991da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
11001da177e4SLinus Torvalds	bool
11011da177e4SLinus Torvalds	default y
11021da177e4SLinus Torvalds
1103ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER
11041cc89038SAtsushi Nemoto	bool
11051cc89038SAtsushi Nemoto	default y
11061cc89038SAtsushi Nemoto
11071da177e4SLinus Torvalds#
11081da177e4SLinus Torvalds# Select some configuration options automatically based on user selections.
11091da177e4SLinus Torvalds#
11100e2794b0SRalf Baechleconfig FW_ARC
11111da177e4SLinus Torvalds	bool
11121da177e4SLinus Torvalds
111361ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC
111461ed242dSRalf Baechle	bool
111561ed242dSRalf Baechle
11169267a30dSMarc St-Jeanconfig BOOT_RAW
11179267a30dSMarc St-Jean	bool
11189267a30dSMarc St-Jean
1119217dd11eSRalf Baechleconfig CEVT_BCM1480
1120217dd11eSRalf Baechle	bool
1121217dd11eSRalf Baechle
11226457d9fcSYoichi Yuasaconfig CEVT_DS1287
11236457d9fcSYoichi Yuasa	bool
11246457d9fcSYoichi Yuasa
11251097c6acSYoichi Yuasaconfig CEVT_GT641XX
11261097c6acSYoichi Yuasa	bool
11271097c6acSYoichi Yuasa
112842f77542SRalf Baechleconfig CEVT_R4K
112942f77542SRalf Baechle	bool
113042f77542SRalf Baechle
1131217dd11eSRalf Baechleconfig CEVT_SB1250
1132217dd11eSRalf Baechle	bool
1133217dd11eSRalf Baechle
1134229f773eSAtsushi Nemotoconfig CEVT_TXX9
1135229f773eSAtsushi Nemoto	bool
1136229f773eSAtsushi Nemoto
1137217dd11eSRalf Baechleconfig CSRC_BCM1480
1138217dd11eSRalf Baechle	bool
1139217dd11eSRalf Baechle
11404247417dSYoichi Yuasaconfig CSRC_IOASIC
11414247417dSYoichi Yuasa	bool
11424247417dSYoichi Yuasa
1143940f6b48SRalf Baechleconfig CSRC_R4K
114438586428SSerge Semin	select CLOCKSOURCE_WATCHDOG if CPU_FREQ
1145940f6b48SRalf Baechle	bool
1146940f6b48SRalf Baechle
1147217dd11eSRalf Baechleconfig CSRC_SB1250
1148217dd11eSRalf Baechle	bool
1149217dd11eSRalf Baechle
1150a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL
1151a7f4df4eSAlex Smith	def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1152a7f4df4eSAlex Smith
1153a9aec7feSAtsushi Nemotoconfig GPIO_TXX9
1154d30a2b47SLinus Walleij	select GPIOLIB
1155a9aec7feSAtsushi Nemoto	bool
1156a9aec7feSAtsushi Nemoto
11570e2794b0SRalf Baechleconfig FW_CFE
1158df78b5c8SAurelien Jarno	bool
1159df78b5c8SAurelien Jarno
116040e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES
116140e084a5SRalf Baechle	bool
116240e084a5SRalf Baechle
1163885014bcSFelix Fietkauconfig DMA_MAYBE_COHERENT
1164f3ecc0ffSChristoph Hellwig	select ARCH_HAS_DMA_COHERENCE_H
1165885014bcSFelix Fietkau	select DMA_NONCOHERENT
1166885014bcSFelix Fietkau	bool
1167885014bcSFelix Fietkau
116820d33064SPaul Burtonconfig DMA_PERDEV_COHERENT
116920d33064SPaul Burton	bool
1170347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
11715748e1b3SChristoph Hellwig	select DMA_NONCOHERENT
117220d33064SPaul Burton
11731da177e4SLinus Torvaldsconfig DMA_NONCOHERENT
11741da177e4SLinus Torvalds	bool
1175db91427bSChristoph Hellwig	#
1176db91427bSChristoph Hellwig	# MIPS allows mixing "slightly different" Cacheability and Coherency
1177db91427bSChristoph Hellwig	# Attribute bits.  It is believed that the uncached access through
1178db91427bSChristoph Hellwig	# KSEG1 and the implementation specific "uncached accelerated" used
1179db91427bSChristoph Hellwig	# by pgprot_writcombine can be mixed, and the latter sometimes provides
1180db91427bSChristoph Hellwig	# significant advantages.
1181db91427bSChristoph Hellwig	#
1182419e2f18SChristoph Hellwig	select ARCH_HAS_DMA_WRITE_COMBINE
1183fa7e2247SChristoph Hellwig	select ARCH_HAS_DMA_PREP_COHERENT
1184f8c55dc6SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
1185fa7e2247SChristoph Hellwig	select ARCH_HAS_DMA_SET_UNCACHED
118634dc0ea6SChristoph Hellwig	select DMA_NONCOHERENT_MMAP
118734dc0ea6SChristoph Hellwig	select NEED_DMA_MAP_STATE
11884ce588cdSRalf Baechle
118936a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK
11901da177e4SLinus Torvalds	bool
11911da177e4SLinus Torvalds
11921b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU
1193dbb74540SRalf Baechle	bool
1194dbb74540SRalf Baechle
11951da177e4SLinus Torvaldsconfig MIPS_BONITO64
11961da177e4SLinus Torvalds	bool
11971da177e4SLinus Torvalds
11981da177e4SLinus Torvaldsconfig MIPS_MSC
11991da177e4SLinus Torvalds	bool
12001da177e4SLinus Torvalds
120139b8d525SRalf Baechleconfig SYNC_R4K
120239b8d525SRalf Baechle	bool
120339b8d525SRalf Baechle
1204ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1205d388d685SMaciej W. Rozycki	def_bool n
1206d388d685SMaciej W. Rozycki
12074e0748f5SMarkos Chandrasconfig GENERIC_CSUM
120818d84e2eSAlexander Lobakin	def_bool CPU_NO_LOAD_STORE_LR
12094e0748f5SMarkos Chandras
12108313da30SRalf Baechleconfig GENERIC_ISA_DMA
12118313da30SRalf Baechle	bool
12128313da30SRalf Baechle	select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
1213a35bee8aSNamhyung Kim	select ISA_DMA_API
12148313da30SRalf Baechle
1215aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN
1216aa414dffSRalf Baechle	bool
12178313da30SRalf Baechle	select GENERIC_ISA_DMA
1218aa414dffSRalf Baechle
121978bdbbacSMasahiro Yamadaconfig HAVE_PLAT_DELAY
122078bdbbacSMasahiro Yamada	bool
122178bdbbacSMasahiro Yamada
122278bdbbacSMasahiro Yamadaconfig HAVE_PLAT_FW_INIT_CMDLINE
122378bdbbacSMasahiro Yamada	bool
122478bdbbacSMasahiro Yamada
122578bdbbacSMasahiro Yamadaconfig HAVE_PLAT_MEMCPY
122678bdbbacSMasahiro Yamada	bool
122778bdbbacSMasahiro Yamada
1228a35bee8aSNamhyung Kimconfig ISA_DMA_API
1229a35bee8aSNamhyung Kim	bool
1230a35bee8aSNamhyung Kim
1231465aaed0SDavid Daneyconfig HOLES_IN_ZONE
1232465aaed0SDavid Daney	bool
1233465aaed0SDavid Daney
12348c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE
12358c530ea3SMatt Redfearn	bool
12368c530ea3SMatt Redfearn	help
12378c530ea3SMatt Redfearn	  Selected if the platform supports relocating the kernel.
12388c530ea3SMatt Redfearn	  The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
12398c530ea3SMatt Redfearn	  to allow access to command line and entropy sources.
12408c530ea3SMatt Redfearn
1241f381bf6dSDavid Daneyconfig MIPS_CBPF_JIT
1242f381bf6dSDavid Daney	def_bool y
1243f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_CBPF_JIT
1244f381bf6dSDavid Daney
1245f381bf6dSDavid Daneyconfig MIPS_EBPF_JIT
1246f381bf6dSDavid Daney	def_bool y
1247f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_EBPF_JIT
1248f381bf6dSDavid Daney
1249f381bf6dSDavid Daney
12505e83d430SRalf Baechle#
12516b2aac42SMasanari Iida# Endianness selection.  Sufficiently obscure so many users don't know what to
12525e83d430SRalf Baechle# answer,so we try hard to limit the available choices.  Also the use of a
12535e83d430SRalf Baechle# choice statement should be more obvious to the user.
12545e83d430SRalf Baechle#
12555e83d430SRalf Baechlechoice
12566b2aac42SMasanari Iida	prompt "Endianness selection"
12571da177e4SLinus Torvalds	help
12581da177e4SLinus Torvalds	  Some MIPS machines can be configured for either little or big endian
12595e83d430SRalf Baechle	  byte order. These modes require different kernels and a different
12603cb2fcccSMatt LaPlante	  Linux distribution.  In general there is one preferred byteorder for a
12615e83d430SRalf Baechle	  particular system but some systems are just as commonly used in the
12623dde6ad8SDavid Sterba	  one or the other endianness.
12635e83d430SRalf Baechle
12645e83d430SRalf Baechleconfig CPU_BIG_ENDIAN
12655e83d430SRalf Baechle	bool "Big endian"
12665e83d430SRalf Baechle	depends on SYS_SUPPORTS_BIG_ENDIAN
12675e83d430SRalf Baechle
12685e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN
12695e83d430SRalf Baechle	bool "Little endian"
12705e83d430SRalf Baechle	depends on SYS_SUPPORTS_LITTLE_ENDIAN
12715e83d430SRalf Baechle
12725e83d430SRalf Baechleendchoice
12735e83d430SRalf Baechle
127422b0763aSDavid Daneyconfig EXPORT_UASM
127522b0763aSDavid Daney	bool
127622b0763aSDavid Daney
12772116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
12782116245eSRalf Baechle	bool
12792116245eSRalf Baechle
12805e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN
12815e83d430SRalf Baechle	bool
12825e83d430SRalf Baechle
12835e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN
12845e83d430SRalf Baechle	bool
12851da177e4SLinus Torvalds
12869cffd154SDavid Daneyconfig SYS_SUPPORTS_HUGETLBFS
12879cffd154SDavid Daney	bool
128845e03e62SDaniel Silsby	depends on CPU_SUPPORTS_HUGEPAGES
12899cffd154SDavid Daney	default y
12909cffd154SDavid Daney
1291aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT
1292aa1762f4SDavid Daney	def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1293aa1762f4SDavid Daney
12949267a30dSMarc St-Jeanconfig IRQ_MSP_SLP
12959267a30dSMarc St-Jean	bool
12969267a30dSMarc St-Jean
12979267a30dSMarc St-Jeanconfig IRQ_MSP_CIC
12989267a30dSMarc St-Jean	bool
12999267a30dSMarc St-Jean
13008420fd00SAtsushi Nemotoconfig IRQ_TXX9
13018420fd00SAtsushi Nemoto	bool
13028420fd00SAtsushi Nemoto
1303d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX
1304d5ab1a69SYoichi Yuasa	bool
1305d5ab1a69SYoichi Yuasa
1306252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0
13071da177e4SLinus Torvalds	bool
13081da177e4SLinus Torvalds
1309a57140e9SThomas Bogendoerferconfig PCI_XTALK_BRIDGE
1310a57140e9SThomas Bogendoerfer	bool
1311a57140e9SThomas Bogendoerfer
13129267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL
13139267a30dSMarc St-Jean	bool
13149267a30dSMarc St-Jean
1315a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM
1316a7e07b1aSMarkos Chandras	bool
1317a7e07b1aSMarkos Chandras
13181da177e4SLinus Torvaldsconfig SWAP_IO_SPACE
13191da177e4SLinus Torvalds	bool
13201da177e4SLinus Torvalds
1321e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG
1322e2defae5SThomas Bogendoerfer	bool
1323e2defae5SThomas Bogendoerfer
13245b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2
13255b438c44SThomas Bogendoerfer	bool
13265b438c44SThomas Bogendoerfer
1327e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ
1328e2defae5SThomas Bogendoerfer	bool
1329e2defae5SThomas Bogendoerfer
1330e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93
1331e2defae5SThomas Bogendoerfer	bool
1332e2defae5SThomas Bogendoerfer
1333e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG
1334e2defae5SThomas Bogendoerfer	bool
1335e2defae5SThomas Bogendoerfer
1336e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042
1337e2defae5SThomas Bogendoerfer	bool
1338e2defae5SThomas Bogendoerfer
1339e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION
1340e2defae5SThomas Bogendoerfer	bool
1341e2defae5SThomas Bogendoerfer
13420e2794b0SRalf Baechleconfig FW_ARC32
13435e83d430SRalf Baechle	bool
13445e83d430SRalf Baechle
1345aaa9fad3SPaul Bolleconfig FW_SNIPROM
1346231a35d3SThomas Bogendoerfer	bool
1347231a35d3SThomas Bogendoerfer
13481da177e4SLinus Torvaldsconfig BOOT_ELF32
13491da177e4SLinus Torvalds	bool
13501da177e4SLinus Torvalds
1351930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4
1352930beb5aSFlorian Fainelli	bool
1353930beb5aSFlorian Fainelli
1354930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5
1355930beb5aSFlorian Fainelli	bool
1356930beb5aSFlorian Fainelli
1357930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6
1358930beb5aSFlorian Fainelli	bool
1359930beb5aSFlorian Fainelli
1360930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7
1361930beb5aSFlorian Fainelli	bool
1362930beb5aSFlorian Fainelli
13631da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT
13641da177e4SLinus Torvalds	int
1365a4c0201eSFlorian Fainelli	default "7" if MIPS_L1_CACHE_SHIFT_7
13665432eeb6SKevin Cernekee	default "6" if MIPS_L1_CACHE_SHIFT_6
13675432eeb6SKevin Cernekee	default "5" if MIPS_L1_CACHE_SHIFT_5
13685432eeb6SKevin Cernekee	default "4" if MIPS_L1_CACHE_SHIFT_4
13691da177e4SLinus Torvalds	default "5"
13701da177e4SLinus Torvalds
1371e9422427SThomas Bogendoerferconfig ARC_CMDLINE_ONLY
1372e9422427SThomas Bogendoerfer	bool
1373e9422427SThomas Bogendoerfer
13741da177e4SLinus Torvaldsconfig ARC_CONSOLE
13751da177e4SLinus Torvalds	bool "ARC console support"
1376e2defae5SThomas Bogendoerfer	depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
13771da177e4SLinus Torvalds
13781da177e4SLinus Torvaldsconfig ARC_MEMORY
13791da177e4SLinus Torvalds	bool
13801da177e4SLinus Torvalds
13811da177e4SLinus Torvaldsconfig ARC_PROMLIB
13821da177e4SLinus Torvalds	bool
13831da177e4SLinus Torvalds
13840e2794b0SRalf Baechleconfig FW_ARC64
13851da177e4SLinus Torvalds	bool
13861da177e4SLinus Torvalds
13871da177e4SLinus Torvaldsconfig BOOT_ELF64
13881da177e4SLinus Torvalds	bool
13891da177e4SLinus Torvalds
13901da177e4SLinus Torvaldsmenu "CPU selection"
13911da177e4SLinus Torvalds
13921da177e4SLinus Torvaldschoice
13931da177e4SLinus Torvalds	prompt "CPU type"
13941da177e4SLinus Torvalds	default CPU_R4X00
13951da177e4SLinus Torvalds
1396268a2d60SJiaxun Yangconfig CPU_LOONGSON64
1397caed1d1bSHuacai Chen	bool "Loongson 64-bit CPU"
1398268a2d60SJiaxun Yang	depends on SYS_HAS_CPU_LOONGSON64
1399d3bc81beSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
140051522217SJiaxun Yang	select CPU_MIPSR2
140151522217SJiaxun Yang	select CPU_HAS_PREFETCH
14020e476d91SHuacai Chen	select CPU_SUPPORTS_64BIT_KERNEL
14030e476d91SHuacai Chen	select CPU_SUPPORTS_HIGHMEM
14040e476d91SHuacai Chen	select CPU_SUPPORTS_HUGEPAGES
14057507445bSHuacai Chen	select CPU_SUPPORTS_MSA
140651522217SJiaxun Yang	select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
140751522217SJiaxun Yang	select CPU_MIPSR2_IRQ_VI
14080e476d91SHuacai Chen	select WEAK_ORDERING
14090e476d91SHuacai Chen	select WEAK_REORDERING_BEYOND_LLSC
14107507445bSHuacai Chen	select MIPS_ASID_BITS_VARIABLE
1411b2edcfc8SHuacai Chen	select MIPS_PGD_C0_CONTEXT
141217c99d94SHuacai Chen	select MIPS_L1_CACHE_SHIFT_6
1413d30a2b47SLinus Walleij	select GPIOLIB
141409230cbcSChristoph Hellwig	select SWIOTLB
14150f78355cSHuacai Chen	select HAVE_KVM
14160e476d91SHuacai Chen	help
1417caed1d1bSHuacai Chen		The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1418caed1d1bSHuacai Chen		cores implements the MIPS64R2 instruction set with many extensions,
1419caed1d1bSHuacai Chen		including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1420caed1d1bSHuacai Chen		3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1421caed1d1bSHuacai Chen		Loongson-2E/2F is not covered here and will be removed in future.
14220e476d91SHuacai Chen
1423caed1d1bSHuacai Chenconfig LOONGSON3_ENHANCEMENT
1424caed1d1bSHuacai Chen	bool "New Loongson-3 CPU Enhancements"
14251e820da3SHuacai Chen	default n
1426268a2d60SJiaxun Yang	depends on CPU_LOONGSON64
14271e820da3SHuacai Chen	help
1428caed1d1bSHuacai Chen	  New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
14291e820da3SHuacai Chen	  R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
1430268a2d60SJiaxun Yang	  FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
14311e820da3SHuacai Chen	  Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
14321e820da3SHuacai Chen	  Fast TLB refill support, etc.
14331e820da3SHuacai Chen
14341e820da3SHuacai Chen	  This option enable those enhancements which are not probed at run
14351e820da3SHuacai Chen	  time. If you want a generic kernel to run on all Loongson 3 machines,
14361e820da3SHuacai Chen	  please say 'N' here. If you want a high-performance kernel to run on
1437caed1d1bSHuacai Chen	  new Loongson-3 machines only, please say 'Y' here.
14381e820da3SHuacai Chen
1439e02e07e3SHuacai Chenconfig CPU_LOONGSON3_WORKAROUNDS
1440caed1d1bSHuacai Chen	bool "Old Loongson-3 LLSC Workarounds"
1441e02e07e3SHuacai Chen	default y if SMP
1442268a2d60SJiaxun Yang	depends on CPU_LOONGSON64
1443e02e07e3SHuacai Chen	help
1444caed1d1bSHuacai Chen	  Loongson-3 processors have the llsc issues which require workarounds.
1445e02e07e3SHuacai Chen	  Without workarounds the system may hang unexpectedly.
1446e02e07e3SHuacai Chen
1447caed1d1bSHuacai Chen	  Newer Loongson-3 will fix these issues and no workarounds are needed.
1448e02e07e3SHuacai Chen	  The workarounds have no significant side effect on them but may
1449e02e07e3SHuacai Chen	  decrease the performance of the system so this option should be
1450e02e07e3SHuacai Chen	  disabled unless the kernel is intended to be run on old systems.
1451e02e07e3SHuacai Chen
1452e02e07e3SHuacai Chen	  If unsure, please say Y.
1453e02e07e3SHuacai Chen
1454ec7a9318SWANG Xueruiconfig CPU_LOONGSON3_CPUCFG_EMULATION
1455ec7a9318SWANG Xuerui	bool "Emulate the CPUCFG instruction on older Loongson cores"
1456ec7a9318SWANG Xuerui	default y
1457ec7a9318SWANG Xuerui	depends on CPU_LOONGSON64
1458ec7a9318SWANG Xuerui	help
1459ec7a9318SWANG Xuerui	  Loongson-3A R4 and newer have the CPUCFG instruction available for
1460ec7a9318SWANG Xuerui	  userland to query CPU capabilities, much like CPUID on x86. This
1461ec7a9318SWANG Xuerui	  option provides emulation of the instruction on older Loongson
1462ec7a9318SWANG Xuerui	  cores, back to Loongson-3A1000.
1463ec7a9318SWANG Xuerui
1464ec7a9318SWANG Xuerui	  If unsure, please say Y.
1465ec7a9318SWANG Xuerui
14663702bba5SWu Zhangjinconfig CPU_LOONGSON2E
14673702bba5SWu Zhangjin	bool "Loongson 2E"
14683702bba5SWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2E
1469268a2d60SJiaxun Yang	select CPU_LOONGSON2EF
14702a21c730SFuxin Zhang	help
14712a21c730SFuxin Zhang	  The Loongson 2E processor implements the MIPS III instruction set
14722a21c730SFuxin Zhang	  with many extensions.
14732a21c730SFuxin Zhang
147425985edcSLucas De Marchi	  It has an internal FPGA northbridge, which is compatible to
14756f7a251aSWu Zhangjin	  bonito64.
14766f7a251aSWu Zhangjin
14776f7a251aSWu Zhangjinconfig CPU_LOONGSON2F
14786f7a251aSWu Zhangjin	bool "Loongson 2F"
14796f7a251aSWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2F
1480268a2d60SJiaxun Yang	select CPU_LOONGSON2EF
1481d30a2b47SLinus Walleij	select GPIOLIB
14826f7a251aSWu Zhangjin	help
14836f7a251aSWu Zhangjin	  The Loongson 2F processor implements the MIPS III instruction set
14846f7a251aSWu Zhangjin	  with many extensions.
14856f7a251aSWu Zhangjin
14866f7a251aSWu Zhangjin	  Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
14876f7a251aSWu Zhangjin	  have a similar programming interface with FPGA northbridge used in
14886f7a251aSWu Zhangjin	  Loongson2E.
14896f7a251aSWu Zhangjin
1490ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B
1491ca585cf9SKelvin Cheung	bool "Loongson 1B"
1492ca585cf9SKelvin Cheung	depends on SYS_HAS_CPU_LOONGSON1B
1493b2afb64cSHuacai Chen	select CPU_LOONGSON32
14949ec88b60SKelvin Cheung	select LEDS_GPIO_REGISTER
1495ca585cf9SKelvin Cheung	help
1496ca585cf9SKelvin Cheung	  The Loongson 1B is a 32-bit SoC, which implements the MIPS32
1497968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1498968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
1499ca585cf9SKelvin Cheung
150012e3280bSYang Lingconfig CPU_LOONGSON1C
150112e3280bSYang Ling	bool "Loongson 1C"
150212e3280bSYang Ling	depends on SYS_HAS_CPU_LOONGSON1C
1503b2afb64cSHuacai Chen	select CPU_LOONGSON32
150412e3280bSYang Ling	select LEDS_GPIO_REGISTER
150512e3280bSYang Ling	help
150612e3280bSYang Ling	  The Loongson 1C is a 32-bit SoC, which implements the MIPS32
1507968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1508968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
150912e3280bSYang Ling
15106e760c8dSRalf Baechleconfig CPU_MIPS32_R1
15116e760c8dSRalf Baechle	bool "MIPS32 Release 1"
15127cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R1
15136e760c8dSRalf Baechle	select CPU_HAS_PREFETCH
1514797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1515ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15166e760c8dSRalf Baechle	help
15175e83d430SRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
15181e5f1caaSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
15191e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
15201e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
15211e5f1caaSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
15221e5f1caaSRalf Baechle	  Release 2 of the MIPS32 architecture is available since several
15231e5f1caaSRalf Baechle	  years so chances are you even have a MIPS32 Release 2 processor
15241e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS32_R2 instead for better
15251e5f1caaSRalf Baechle	  performance.
15261e5f1caaSRalf Baechle
15271e5f1caaSRalf Baechleconfig CPU_MIPS32_R2
15281e5f1caaSRalf Baechle	bool "MIPS32 Release 2"
15297cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R2
15301e5f1caaSRalf Baechle	select CPU_HAS_PREFETCH
1531797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1532ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1533a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
15342235a54dSSanjay Lal	select HAVE_KVM
15351e5f1caaSRalf Baechle	help
15365e83d430SRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
15376e760c8dSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
15386e760c8dSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
15396e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15406e760c8dSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
15411da177e4SLinus Torvalds
1542ab7c01fdSSerge Seminconfig CPU_MIPS32_R5
1543ab7c01fdSSerge Semin	bool "MIPS32 Release 5"
1544ab7c01fdSSerge Semin	depends on SYS_HAS_CPU_MIPS32_R5
1545ab7c01fdSSerge Semin	select CPU_HAS_PREFETCH
1546ab7c01fdSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1547ab7c01fdSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1548ab7c01fdSSerge Semin	select CPU_SUPPORTS_MSA
1549ab7c01fdSSerge Semin	select HAVE_KVM
1550ab7c01fdSSerge Semin	select MIPS_O32_FP64_SUPPORT
1551ab7c01fdSSerge Semin	help
1552ab7c01fdSSerge Semin	  Choose this option to build a kernel for release 5 or later of the
1553ab7c01fdSSerge Semin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
1554ab7c01fdSSerge Semin	  family, are based on a MIPS32r5 processor. If you own an older
1555ab7c01fdSSerge Semin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1556ab7c01fdSSerge Semin
15577fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6
1558674d10e2SMarkos Chandras	bool "MIPS32 Release 6"
15597fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R6
15607fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
156118d84e2eSAlexander Lobakin	select CPU_NO_LOAD_STORE_LR
15627fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
15637fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
15647fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
15657fd08ca5SLeonid Yegoshin	select HAVE_KVM
15667fd08ca5SLeonid Yegoshin	select MIPS_O32_FP64_SUPPORT
15677fd08ca5SLeonid Yegoshin	help
15687fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
15697fd08ca5SLeonid Yegoshin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
15707fd08ca5SLeonid Yegoshin	  family, are based on a MIPS32r6 processor. If you own an older
15717fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
15727fd08ca5SLeonid Yegoshin
15736e760c8dSRalf Baechleconfig CPU_MIPS64_R1
15746e760c8dSRalf Baechle	bool "MIPS64 Release 1"
15757cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R1
1576797798c1SRalf Baechle	select CPU_HAS_PREFETCH
1577ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1578ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1579ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15809cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
15816e760c8dSRalf Baechle	help
15826e760c8dSRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
15836e760c8dSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15846e760c8dSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15856e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15866e760c8dSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15871e5f1caaSRalf Baechle	  Release 2 of the MIPS64 architecture is available since several
15881e5f1caaSRalf Baechle	  years so chances are you even have a MIPS64 Release 2 processor
15891e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS64_R2 instead for better
15901e5f1caaSRalf Baechle	  performance.
15911e5f1caaSRalf Baechle
15921e5f1caaSRalf Baechleconfig CPU_MIPS64_R2
15931e5f1caaSRalf Baechle	bool "MIPS64 Release 2"
15947cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R2
1595797798c1SRalf Baechle	select CPU_HAS_PREFETCH
15961e5f1caaSRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
15971e5f1caaSRalf Baechle	select CPU_SUPPORTS_64BIT_KERNEL
1598ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15999cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1600a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
160140a2df49SJames Hogan	select HAVE_KVM
16021e5f1caaSRalf Baechle	help
16031e5f1caaSRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
16041e5f1caaSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
16051e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
16061e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
16071e5f1caaSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
16081da177e4SLinus Torvalds
1609ab7c01fdSSerge Seminconfig CPU_MIPS64_R5
1610ab7c01fdSSerge Semin	bool "MIPS64 Release 5"
1611ab7c01fdSSerge Semin	depends on SYS_HAS_CPU_MIPS64_R5
1612ab7c01fdSSerge Semin	select CPU_HAS_PREFETCH
1613ab7c01fdSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1614ab7c01fdSSerge Semin	select CPU_SUPPORTS_64BIT_KERNEL
1615ab7c01fdSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1616ab7c01fdSSerge Semin	select CPU_SUPPORTS_HUGEPAGES
1617ab7c01fdSSerge Semin	select CPU_SUPPORTS_MSA
1618ab7c01fdSSerge Semin	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1619ab7c01fdSSerge Semin	select HAVE_KVM
1620ab7c01fdSSerge Semin	help
1621ab7c01fdSSerge Semin	  Choose this option to build a kernel for release 5 or later of the
1622ab7c01fdSSerge Semin	  MIPS64 architecture.  This is a intermediate MIPS architecture
1623ab7c01fdSSerge Semin	  release partly implementing release 6 features. Though there is no
1624ab7c01fdSSerge Semin	  any hardware known to be based on this release.
1625ab7c01fdSSerge Semin
16267fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6
1627674d10e2SMarkos Chandras	bool "MIPS64 Release 6"
16287fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS64_R6
16297fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
163018d84e2eSAlexander Lobakin	select CPU_NO_LOAD_STORE_LR
16317fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
16327fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_64BIT_KERNEL
16337fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
1634afd375dcSPaul Burton	select CPU_SUPPORTS_HUGEPAGES
16357fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
16362e6c7747SJames Hogan	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
163740a2df49SJames Hogan	select HAVE_KVM
16387fd08ca5SLeonid Yegoshin	help
16397fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
16407fd08ca5SLeonid Yegoshin	  MIPS64 architecture.  New MIPS processors, starting with the Warrior
16417fd08ca5SLeonid Yegoshin	  family, are based on a MIPS64r6 processor. If you own an older
16427fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
16437fd08ca5SLeonid Yegoshin
1644281e3aeaSSerge Seminconfig CPU_P5600
1645281e3aeaSSerge Semin	bool "MIPS Warrior P5600"
1646281e3aeaSSerge Semin	depends on SYS_HAS_CPU_P5600
1647281e3aeaSSerge Semin	select CPU_HAS_PREFETCH
1648281e3aeaSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1649281e3aeaSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1650281e3aeaSSerge Semin	select CPU_SUPPORTS_MSA
1651281e3aeaSSerge Semin	select CPU_SUPPORTS_CPUFREQ
1652281e3aeaSSerge Semin	select CPU_MIPSR2_IRQ_VI
1653281e3aeaSSerge Semin	select CPU_MIPSR2_IRQ_EI
1654281e3aeaSSerge Semin	select HAVE_KVM
1655281e3aeaSSerge Semin	select MIPS_O32_FP64_SUPPORT
1656281e3aeaSSerge Semin	help
1657281e3aeaSSerge Semin	  Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1658281e3aeaSSerge Semin	  It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1659281e3aeaSSerge Semin	  MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1660281e3aeaSSerge Semin	  level features like up to six P5600 calculation cores, CM2 with L2
1661281e3aeaSSerge Semin	  cache, IOCU/IOMMU (though might be unused depending on the system-
1662281e3aeaSSerge Semin	  specific IP core configuration), GIC, CPC, virtualisation module,
1663281e3aeaSSerge Semin	  eJTAG and PDtrace.
1664281e3aeaSSerge Semin
16651da177e4SLinus Torvaldsconfig CPU_R3000
16661da177e4SLinus Torvalds	bool "R3000"
16677cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R3000
1668f7062ddbSRalf Baechle	select CPU_HAS_WB
166954746829SPaul Burton	select CPU_R3K_TLB
1670ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1671797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
16721da177e4SLinus Torvalds	help
16731da177e4SLinus Torvalds	  Please make sure to pick the right CPU type. Linux/MIPS is not
16741da177e4SLinus Torvalds	  designed to be generic, i.e. Kernels compiled for R3000 CPUs will
16751da177e4SLinus Torvalds	  *not* work on R4000 machines and vice versa.  However, since most
16761da177e4SLinus Torvalds	  of the supported machines have an R4000 (or similar) CPU, R4x00
16771da177e4SLinus Torvalds	  might be a safe bet.  If the resulting kernel does not work,
16781da177e4SLinus Torvalds	  try to recompile with R3000.
16791da177e4SLinus Torvalds
16801da177e4SLinus Torvaldsconfig CPU_TX39XX
16811da177e4SLinus Torvalds	bool "R39XX"
16827cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX39XX
1683ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
168454746829SPaul Burton	select CPU_R3K_TLB
16851da177e4SLinus Torvalds
16861da177e4SLinus Torvaldsconfig CPU_VR41XX
16871da177e4SLinus Torvalds	bool "R41xx"
16887cf8053bSRalf Baechle	depends on SYS_HAS_CPU_VR41XX
1689ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1690ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
16911da177e4SLinus Torvalds	help
16925e83d430SRalf Baechle	  The options selects support for the NEC VR4100 series of processors.
16931da177e4SLinus Torvalds	  Only choose this option if you have one of these processors as a
16941da177e4SLinus Torvalds	  kernel built with this option will not run on any other type of
16951da177e4SLinus Torvalds	  processor or vice versa.
16961da177e4SLinus Torvalds
169765ce6197SLauri Kasanenconfig CPU_R4300
169865ce6197SLauri Kasanen	bool "R4300"
169965ce6197SLauri Kasanen	depends on SYS_HAS_CPU_R4300
170065ce6197SLauri Kasanen	select CPU_SUPPORTS_32BIT_KERNEL
170165ce6197SLauri Kasanen	select CPU_SUPPORTS_64BIT_KERNEL
170265ce6197SLauri Kasanen	select CPU_HAS_LOAD_STORE_LR
170365ce6197SLauri Kasanen	help
170465ce6197SLauri Kasanen	  MIPS Technologies R4300-series processors.
170565ce6197SLauri Kasanen
17061da177e4SLinus Torvaldsconfig CPU_R4X00
17071da177e4SLinus Torvalds	bool "R4x00"
17087cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R4X00
1709ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1710ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1711970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17121da177e4SLinus Torvalds	help
17131da177e4SLinus Torvalds	  MIPS Technologies R4000-series processors other than 4300, including
17141da177e4SLinus Torvalds	  the R4000, R4400, R4600, and 4700.
17151da177e4SLinus Torvalds
17161da177e4SLinus Torvaldsconfig CPU_TX49XX
17171da177e4SLinus Torvalds	bool "R49XX"
17187cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX49XX
1719de862b48SAtsushi Nemoto	select CPU_HAS_PREFETCH
1720ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1721ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1722970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17231da177e4SLinus Torvalds
17241da177e4SLinus Torvaldsconfig CPU_R5000
17251da177e4SLinus Torvalds	bool "R5000"
17267cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R5000
1727ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1728ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1729970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17301da177e4SLinus Torvalds	help
17311da177e4SLinus Torvalds	  MIPS Technologies R5000-series processors other than the Nevada.
17321da177e4SLinus Torvalds
1733542c1020SShinya Kuribayashiconfig CPU_R5500
1734542c1020SShinya Kuribayashi	bool "R5500"
1735542c1020SShinya Kuribayashi	depends on SYS_HAS_CPU_R5500
1736542c1020SShinya Kuribayashi	select CPU_SUPPORTS_32BIT_KERNEL
1737542c1020SShinya Kuribayashi	select CPU_SUPPORTS_64BIT_KERNEL
17389cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1739542c1020SShinya Kuribayashi	help
1740542c1020SShinya Kuribayashi	  NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1741542c1020SShinya Kuribayashi	  instruction set.
1742542c1020SShinya Kuribayashi
17431da177e4SLinus Torvaldsconfig CPU_NEVADA
17441da177e4SLinus Torvalds	bool "RM52xx"
17457cf8053bSRalf Baechle	depends on SYS_HAS_CPU_NEVADA
1746ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1747ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1748970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17491da177e4SLinus Torvalds	help
17501da177e4SLinus Torvalds	  QED / PMC-Sierra RM52xx-series ("Nevada") processors.
17511da177e4SLinus Torvalds
17521da177e4SLinus Torvaldsconfig CPU_R10000
17531da177e4SLinus Torvalds	bool "R10000"
17547cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R10000
17555e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1756ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1757ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1758797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1759970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17601da177e4SLinus Torvalds	help
17611da177e4SLinus Torvalds	  MIPS Technologies R10000-series processors.
17621da177e4SLinus Torvalds
17631da177e4SLinus Torvaldsconfig CPU_RM7000
17641da177e4SLinus Torvalds	bool "RM7000"
17657cf8053bSRalf Baechle	depends on SYS_HAS_CPU_RM7000
17665e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1767ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1768ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1769797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1770970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17711da177e4SLinus Torvalds
17721da177e4SLinus Torvaldsconfig CPU_SB1
17731da177e4SLinus Torvalds	bool "SB1"
17747cf8053bSRalf Baechle	depends on SYS_HAS_CPU_SB1
1775ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1776ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1777797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1778970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17790004a9dfSRalf Baechle	select WEAK_ORDERING
17801da177e4SLinus Torvalds
1781a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON
1782a86c7f72SDavid Daney	bool "Cavium Octeon processor"
17835e683389SDavid Daney	depends on SYS_HAS_CPU_CAVIUM_OCTEON
1784a86c7f72SDavid Daney	select CPU_HAS_PREFETCH
1785a86c7f72SDavid Daney	select CPU_SUPPORTS_64BIT_KERNEL
1786a86c7f72SDavid Daney	select WEAK_ORDERING
1787a86c7f72SDavid Daney	select CPU_SUPPORTS_HIGHMEM
17889cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1789df115f3eSBen Hutchings	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1790df115f3eSBen Hutchings	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1791930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
17920ae3abcdSJames Hogan	select HAVE_KVM
1793a86c7f72SDavid Daney	help
1794a86c7f72SDavid Daney	  The Cavium Octeon processor is a highly integrated chip containing
1795a86c7f72SDavid Daney	  many ethernet hardware widgets for networking tasks. The processor
1796a86c7f72SDavid Daney	  can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1797a86c7f72SDavid Daney	  Full details can be found at http://www.caviumnetworks.com.
1798a86c7f72SDavid Daney
1799cd746249SJonas Gorskiconfig CPU_BMIPS
1800cd746249SJonas Gorski	bool "Broadcom BMIPS"
1801cd746249SJonas Gorski	depends on SYS_HAS_CPU_BMIPS
1802cd746249SJonas Gorski	select CPU_MIPS32
1803fe7f62c0SJonas Gorski	select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
1804cd746249SJonas Gorski	select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1805cd746249SJonas Gorski	select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1806cd746249SJonas Gorski	select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1807cd746249SJonas Gorski	select CPU_SUPPORTS_32BIT_KERNEL
1808cd746249SJonas Gorski	select DMA_NONCOHERENT
180967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1810cd746249SJonas Gorski	select SWAP_IO_SPACE
1811cd746249SJonas Gorski	select WEAK_ORDERING
1812c1c0c461SKevin Cernekee	select CPU_SUPPORTS_HIGHMEM
181369aaf9c8SJonas Gorski	select CPU_HAS_PREFETCH
1814a8d709b0SMarkus Mayer	select CPU_SUPPORTS_CPUFREQ
1815a8d709b0SMarkus Mayer	select MIPS_EXTERNAL_TIMER
1816c1c0c461SKevin Cernekee	help
1817fe7f62c0SJonas Gorski	  Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
1818c1c0c461SKevin Cernekee
18197f058e85SJayachandran Cconfig CPU_XLR
18207f058e85SJayachandran C	bool "Netlogic XLR SoC"
18217f058e85SJayachandran C	depends on SYS_HAS_CPU_XLR
18227f058e85SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
18237f058e85SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
18247f058e85SJayachandran C	select CPU_SUPPORTS_HIGHMEM
1825970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
18267f058e85SJayachandran C	select WEAK_ORDERING
18277f058e85SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
18287f058e85SJayachandran C	help
18297f058e85SJayachandran C	  Netlogic Microsystems XLR/XLS processors.
18301c773ea4SJayachandran C
18311c773ea4SJayachandran Cconfig CPU_XLP
18321c773ea4SJayachandran C	bool "Netlogic XLP SoC"
18331c773ea4SJayachandran C	depends on SYS_HAS_CPU_XLP
18341c773ea4SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
18351c773ea4SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
18361c773ea4SJayachandran C	select CPU_SUPPORTS_HIGHMEM
18371c773ea4SJayachandran C	select WEAK_ORDERING
18381c773ea4SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
18391c773ea4SJayachandran C	select CPU_HAS_PREFETCH
1840d6504846SJayachandran C	select CPU_MIPSR2
1841ddba6833SPrem Mallappa	select CPU_SUPPORTS_HUGEPAGES
18422db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
18431c773ea4SJayachandran C	help
18441c773ea4SJayachandran C	  Netlogic Microsystems XLP processors.
18451da177e4SLinus Torvaldsendchoice
18461da177e4SLinus Torvalds
1847a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES
1848a6e18781SLeonid Yegoshin	bool "MIPS32 Release 3.5 Features"
1849a6e18781SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R3_5
1850281e3aeaSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1851281e3aeaSSerge Semin		   CPU_P5600
1852a6e18781SLeonid Yegoshin	help
1853a6e18781SLeonid Yegoshin	  Choose this option to build a kernel for release 2 or later of the
1854a6e18781SLeonid Yegoshin	  MIPS32 architecture including features from the 3.5 release such as
1855a6e18781SLeonid Yegoshin	  support for Enhanced Virtual Addressing (EVA).
1856a6e18781SLeonid Yegoshin
1857a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA
1858a6e18781SLeonid Yegoshin	bool "Enhanced Virtual Addressing (EVA)"
1859a6e18781SLeonid Yegoshin	depends on CPU_MIPS32_3_5_FEATURES
1860a6e18781SLeonid Yegoshin	select EVA
1861a6e18781SLeonid Yegoshin	default y
1862a6e18781SLeonid Yegoshin	help
1863a6e18781SLeonid Yegoshin	  Choose this option if you want to enable the Enhanced Virtual
1864a6e18781SLeonid Yegoshin	  Addressing (EVA) on your MIPS32 core (such as proAptiv).
1865a6e18781SLeonid Yegoshin	  One of its primary benefits is an increase in the maximum size
1866a6e18781SLeonid Yegoshin	  of lowmem (up to 3GB). If unsure, say 'N' here.
1867a6e18781SLeonid Yegoshin
1868c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES
1869c5b36783SSteven J. Hill	bool "MIPS32 Release 5 Features"
1870c5b36783SSteven J. Hill	depends on SYS_HAS_CPU_MIPS32_R5
1871281e3aeaSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
1872c5b36783SSteven J. Hill	help
1873c5b36783SSteven J. Hill	  Choose this option to build a kernel for release 2 or later of the
1874c5b36783SSteven J. Hill	  MIPS32 architecture including features from release 5 such as
1875c5b36783SSteven J. Hill	  support for Extended Physical Addressing (XPA).
1876c5b36783SSteven J. Hill
1877c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA
1878c5b36783SSteven J. Hill	bool "Extended Physical Addressing (XPA)"
1879c5b36783SSteven J. Hill	depends on CPU_MIPS32_R5_FEATURES
1880c5b36783SSteven J. Hill	depends on !EVA
1881c5b36783SSteven J. Hill	depends on !PAGE_SIZE_4KB
1882c5b36783SSteven J. Hill	depends on SYS_SUPPORTS_HIGHMEM
1883c5b36783SSteven J. Hill	select XPA
1884c5b36783SSteven J. Hill	select HIGHMEM
1885d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
1886c5b36783SSteven J. Hill	default n
1887c5b36783SSteven J. Hill	help
1888c5b36783SSteven J. Hill	  Choose this option if you want to enable the Extended Physical
1889c5b36783SSteven J. Hill	  Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1890c5b36783SSteven J. Hill	  benefit is to increase physical addressing equal to or greater
1891c5b36783SSteven J. Hill	  than 40 bits. Note that this has the side effect of turning on
1892c5b36783SSteven J. Hill	  64-bit addressing which in turn makes the PTEs 64-bit in size.
1893c5b36783SSteven J. Hill	  If unsure, say 'N' here.
1894c5b36783SSteven J. Hill
1895622844bfSWu Zhangjinif CPU_LOONGSON2F
1896622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS
1897622844bfSWu Zhangjin	bool
1898622844bfSWu Zhangjin
1899622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS
1900622844bfSWu Zhangjin	bool
1901622844bfSWu Zhangjin
1902622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS
1903622844bfSWu Zhangjin	bool "Loongson 2F Workarounds"
1904622844bfSWu Zhangjin	default y
1905622844bfSWu Zhangjin	select CPU_NOP_WORKAROUNDS
1906622844bfSWu Zhangjin	select CPU_JUMP_WORKAROUNDS
1907622844bfSWu Zhangjin	help
1908622844bfSWu Zhangjin	  Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1909622844bfSWu Zhangjin	  require workarounds.  Without workarounds the system may hang
1910622844bfSWu Zhangjin	  unexpectedly.  For more information please refer to the gas
1911622844bfSWu Zhangjin	  -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1912622844bfSWu Zhangjin
1913622844bfSWu Zhangjin	  Loongson 2F03 and later have fixed these issues and no workarounds
1914622844bfSWu Zhangjin	  are needed.  The workarounds have no significant side effect on them
1915622844bfSWu Zhangjin	  but may decrease the performance of the system so this option should
1916622844bfSWu Zhangjin	  be disabled unless the kernel is intended to be run on 2F01 or 2F02
1917622844bfSWu Zhangjin	  systems.
1918622844bfSWu Zhangjin
1919622844bfSWu Zhangjin	  If unsure, please say Y.
1920622844bfSWu Zhangjinendif # CPU_LOONGSON2F
1921622844bfSWu Zhangjin
19221b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT
19231b93b3c3SWu Zhangjin	bool
19241b93b3c3SWu Zhangjin	select HAVE_KERNEL_GZIP
19251b93b3c3SWu Zhangjin	select HAVE_KERNEL_BZIP2
192631c4867dSFlorian Fainelli	select HAVE_KERNEL_LZ4
19271b93b3c3SWu Zhangjin	select HAVE_KERNEL_LZMA
1928fe1d45e0SWu Zhangjin	select HAVE_KERNEL_LZO
19294e23eb63SFlorian Fainelli	select HAVE_KERNEL_XZ
1930a510b616SPaul Cercueil	select HAVE_KERNEL_ZSTD
19311b93b3c3SWu Zhangjin
19321b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550
19331b93b3c3SWu Zhangjin	bool
19341b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
19351b93b3c3SWu Zhangjin
1936dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM
1937dbb98314SAlban Bedel	bool
1938dbb98314SAlban Bedel	select SYS_SUPPORTS_ZBOOT
1939dbb98314SAlban Bedel
1940268a2d60SJiaxun Yangconfig CPU_LOONGSON2EF
19413702bba5SWu Zhangjin	bool
19423702bba5SWu Zhangjin	select CPU_SUPPORTS_32BIT_KERNEL
19433702bba5SWu Zhangjin	select CPU_SUPPORTS_64BIT_KERNEL
19443702bba5SWu Zhangjin	select CPU_SUPPORTS_HIGHMEM
1945970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
1946e905086eSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
19473702bba5SWu Zhangjin
1948b2afb64cSHuacai Chenconfig CPU_LOONGSON32
1949ca585cf9SKelvin Cheung	bool
1950ca585cf9SKelvin Cheung	select CPU_MIPS32
19517e280f6bSJiaxun Yang	select CPU_MIPSR2
1952ca585cf9SKelvin Cheung	select CPU_HAS_PREFETCH
1953ca585cf9SKelvin Cheung	select CPU_SUPPORTS_32BIT_KERNEL
1954ca585cf9SKelvin Cheung	select CPU_SUPPORTS_HIGHMEM
1955f29ad10dSKelvin Cheung	select CPU_SUPPORTS_CPUFREQ
1956ca585cf9SKelvin Cheung
1957fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300
195804fa8bf7SJonas Gorski	select SMP_UP if SMP
19591bbb6c1bSKevin Cernekee	bool
1960cd746249SJonas Gorski
1961cd746249SJonas Gorskiconfig CPU_BMIPS4350
1962cd746249SJonas Gorski	bool
1963cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1964cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1965cd746249SJonas Gorski
1966cd746249SJonas Gorskiconfig CPU_BMIPS4380
1967cd746249SJonas Gorski	bool
1968bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
1969cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1970cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1971b4720809SFlorian Fainelli	select CPU_HAS_RIXI
1972cd746249SJonas Gorski
1973cd746249SJonas Gorskiconfig CPU_BMIPS5000
1974cd746249SJonas Gorski	bool
1975cd746249SJonas Gorski	select MIPS_CPU_SCACHE
1976bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_7
1977cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1978cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1979b4720809SFlorian Fainelli	select CPU_HAS_RIXI
19801bbb6c1bSKevin Cernekee
1981268a2d60SJiaxun Yangconfig SYS_HAS_CPU_LOONGSON64
19820e476d91SHuacai Chen	bool
19830e476d91SHuacai Chen	select CPU_SUPPORTS_CPUFREQ
1984b2edcfc8SHuacai Chen	select CPU_HAS_RIXI
19850e476d91SHuacai Chen
19863702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E
19872a21c730SFuxin Zhang	bool
19882a21c730SFuxin Zhang
19896f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F
19906f7a251aSWu Zhangjin	bool
199155045ff5SWu Zhangjin	select CPU_SUPPORTS_CPUFREQ
199255045ff5SWu Zhangjin	select CPU_SUPPORTS_ADDRWINCFG if 64BIT
19936f7a251aSWu Zhangjin
1994ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B
1995ca585cf9SKelvin Cheung	bool
1996ca585cf9SKelvin Cheung
199712e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C
199812e3280bSYang Ling	bool
199912e3280bSYang Ling
20007cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1
20017cf8053bSRalf Baechle	bool
20027cf8053bSRalf Baechle
20037cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2
20047cf8053bSRalf Baechle	bool
20057cf8053bSRalf Baechle
2006a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5
2007a6e18781SLeonid Yegoshin	bool
2008a6e18781SLeonid Yegoshin
2009c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5
2010c5b36783SSteven J. Hill	bool
20119ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
2012c5b36783SSteven J. Hill
20137fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6
20147fd08ca5SLeonid Yegoshin	bool
20159ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
20167fd08ca5SLeonid Yegoshin
20177cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1
20187cf8053bSRalf Baechle	bool
20197cf8053bSRalf Baechle
20207cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2
20217cf8053bSRalf Baechle	bool
20227cf8053bSRalf Baechle
20237fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6
20247fd08ca5SLeonid Yegoshin	bool
20259ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
20267fd08ca5SLeonid Yegoshin
2027281e3aeaSSerge Seminconfig SYS_HAS_CPU_P5600
2028281e3aeaSSerge Semin	bool
2029281e3aeaSSerge Semin	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
2030281e3aeaSSerge Semin
20317cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000
20327cf8053bSRalf Baechle	bool
20337cf8053bSRalf Baechle
20347cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX
20357cf8053bSRalf Baechle	bool
20367cf8053bSRalf Baechle
20377cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX
20387cf8053bSRalf Baechle	bool
20397cf8053bSRalf Baechle
204065ce6197SLauri Kasanenconfig SYS_HAS_CPU_R4300
204165ce6197SLauri Kasanen	bool
204265ce6197SLauri Kasanen
20437cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00
20447cf8053bSRalf Baechle	bool
20457cf8053bSRalf Baechle
20467cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX
20477cf8053bSRalf Baechle	bool
20487cf8053bSRalf Baechle
20497cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000
20507cf8053bSRalf Baechle	bool
20517cf8053bSRalf Baechle
2052542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500
2053542c1020SShinya Kuribayashi	bool
2054542c1020SShinya Kuribayashi
20557cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA
20567cf8053bSRalf Baechle	bool
20577cf8053bSRalf Baechle
20587cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000
20597cf8053bSRalf Baechle	bool
20609ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
20617cf8053bSRalf Baechle
20627cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000
20637cf8053bSRalf Baechle	bool
20647cf8053bSRalf Baechle
20657cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1
20667cf8053bSRalf Baechle	bool
20677cf8053bSRalf Baechle
20685e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON
20695e683389SDavid Daney	bool
20705e683389SDavid Daney
2071cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS
2072c1c0c461SKevin Cernekee	bool
2073c1c0c461SKevin Cernekee
2074fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300
2075c1c0c461SKevin Cernekee	bool
2076cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2077c1c0c461SKevin Cernekee
2078c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350
2079c1c0c461SKevin Cernekee	bool
2080cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2081c1c0c461SKevin Cernekee
2082c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380
2083c1c0c461SKevin Cernekee	bool
2084cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2085c1c0c461SKevin Cernekee
2086c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000
2087c1c0c461SKevin Cernekee	bool
2088cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2089f263f2a2SHauke Mehrtens	select ARCH_HAS_SYNC_DMA_FOR_CPU
2090c1c0c461SKevin Cernekee
20917f058e85SJayachandran Cconfig SYS_HAS_CPU_XLR
20927f058e85SJayachandran C	bool
20937f058e85SJayachandran C
20941c773ea4SJayachandran Cconfig SYS_HAS_CPU_XLP
20951c773ea4SJayachandran C	bool
20961c773ea4SJayachandran C
209717099b11SRalf Baechle#
209817099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W
209917099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
210017099b11SRalf Baechle#
21010004a9dfSRalf Baechleconfig WEAK_ORDERING
21020004a9dfSRalf Baechle	bool
210317099b11SRalf Baechle
210417099b11SRalf Baechle#
210517099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC
210617099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
210717099b11SRalf Baechle#
210817099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC
210917099b11SRalf Baechle	bool
21105e83d430SRalf Baechleendmenu
21115e83d430SRalf Baechle
21125e83d430SRalf Baechle#
21135e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture
21145e83d430SRalf Baechle#
21155e83d430SRalf Baechleconfig CPU_MIPS32
21165e83d430SRalf Baechle	bool
2117ab7c01fdSSerge Semin	default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
2118281e3aeaSSerge Semin		     CPU_MIPS32_R6 || CPU_P5600
21195e83d430SRalf Baechle
21205e83d430SRalf Baechleconfig CPU_MIPS64
21215e83d430SRalf Baechle	bool
2122ab7c01fdSSerge Semin	default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
2123ab7c01fdSSerge Semin		     CPU_MIPS64_R6
21245e83d430SRalf Baechle
21255e83d430SRalf Baechle#
212657eeacedSPaul Burton# These indicate the revision of the architecture
21275e83d430SRalf Baechle#
21285e83d430SRalf Baechleconfig CPU_MIPSR1
21295e83d430SRalf Baechle	bool
21305e83d430SRalf Baechle	default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
21315e83d430SRalf Baechle
21325e83d430SRalf Baechleconfig CPU_MIPSR2
21335e83d430SRalf Baechle	bool
2134a86c7f72SDavid Daney	default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
21358256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2136ba9196d2SJiaxun Yang	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2137a7e07b1aSMarkos Chandras	select MIPS_SPRAM
21385e83d430SRalf Baechle
2139ab7c01fdSSerge Seminconfig CPU_MIPSR5
2140ab7c01fdSSerge Semin	bool
2141281e3aeaSSerge Semin	default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
2142ab7c01fdSSerge Semin	select CPU_HAS_RIXI
2143ab7c01fdSSerge Semin	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2144ab7c01fdSSerge Semin	select MIPS_SPRAM
2145ab7c01fdSSerge Semin
21467fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6
21477fd08ca5SLeonid Yegoshin	bool
21487fd08ca5SLeonid Yegoshin	default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
21498256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2150ba9196d2SJiaxun Yang	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
215187321fddSPaul Burton	select HAVE_ARCH_BITREVERSE
21522db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
21534a5dc51eSMarcin Nowakowski	select MIPS_CRC_SUPPORT
2154a7e07b1aSMarkos Chandras	select MIPS_SPRAM
21555e83d430SRalf Baechle
215657eeacedSPaul Burtonconfig TARGET_ISA_REV
215757eeacedSPaul Burton	int
215857eeacedSPaul Burton	default 1 if CPU_MIPSR1
215957eeacedSPaul Burton	default 2 if CPU_MIPSR2
2160ab7c01fdSSerge Semin	default 5 if CPU_MIPSR5
216157eeacedSPaul Burton	default 6 if CPU_MIPSR6
216257eeacedSPaul Burton	default 0
216357eeacedSPaul Burton	help
216457eeacedSPaul Burton	  Reflects the ISA revision being targeted by the kernel build. This
216557eeacedSPaul Burton	  is effectively the Kconfig equivalent of MIPS_ISA_REV.
216657eeacedSPaul Burton
2167a6e18781SLeonid Yegoshinconfig EVA
2168a6e18781SLeonid Yegoshin	bool
2169a6e18781SLeonid Yegoshin
2170c5b36783SSteven J. Hillconfig XPA
2171c5b36783SSteven J. Hill	bool
2172c5b36783SSteven J. Hill
21735e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL
21745e83d430SRalf Baechle	bool
21755e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL
21765e83d430SRalf Baechle	bool
21775e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL
21785e83d430SRalf Baechle	bool
21795e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL
21805e83d430SRalf Baechle	bool
218155045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ
218255045ff5SWu Zhangjin	bool
218355045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG
218455045ff5SWu Zhangjin	bool
21859cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES
21869cffd154SDavid Daney	bool
2187171543e7SDaniel Silsby	depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA))
218882622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT
218982622284SDavid Daney	bool
2190cebf8c0fSPaul Burton	default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP
21915e83d430SRalf Baechle
21928192c9eaSDavid Daney#
21938192c9eaSDavid Daney# Set to y for ptrace access to watch registers.
21948192c9eaSDavid Daney#
21958192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS
21968192c9eaSDavid Daney	bool
2197679eb637SJames Hogan	default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
21988192c9eaSDavid Daney
21995e83d430SRalf Baechlemenu "Kernel type"
22005e83d430SRalf Baechle
22015e83d430SRalf Baechlechoice
22025e83d430SRalf Baechle	prompt "Kernel code model"
22035e83d430SRalf Baechle	help
22045e83d430SRalf Baechle	  You should only select this option if you have a workload that
22055e83d430SRalf Baechle	  actually benefits from 64-bit processing or if your machine has
22065e83d430SRalf Baechle	  large memory.  You will only be presented a single option in this
22075e83d430SRalf Baechle	  menu if your system does not support both 32-bit and 64-bit kernels.
22085e83d430SRalf Baechle
22095e83d430SRalf Baechleconfig 32BIT
22105e83d430SRalf Baechle	bool "32-bit kernel"
22115e83d430SRalf Baechle	depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
22125e83d430SRalf Baechle	select TRAD_SIGNALS
22135e83d430SRalf Baechle	help
22145e83d430SRalf Baechle	  Select this option if you want to build a 32-bit kernel.
2215f17c4ca3SRalf Baechle
22165e83d430SRalf Baechleconfig 64BIT
22175e83d430SRalf Baechle	bool "64-bit kernel"
22185e83d430SRalf Baechle	depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
22195e83d430SRalf Baechle	help
22205e83d430SRalf Baechle	  Select this option if you want to build a 64-bit kernel.
22215e83d430SRalf Baechle
22225e83d430SRalf Baechleendchoice
22235e83d430SRalf Baechle
22242235a54dSSanjay Lalconfig KVM_GUEST
22252235a54dSSanjay Lal	bool "KVM Guest Kernel"
222601edc5e7SJiaxun Yang	depends on CPU_MIPS32_R2
2227f2a5b1d7SJames Hogan	depends on BROKEN_ON_SMP
22282235a54dSSanjay Lal	help
2229caa1faa7SJames Hogan	  Select this option if building a guest kernel for KVM (Trap & Emulate)
2230caa1faa7SJames Hogan	  mode.
22312235a54dSSanjay Lal
2232eda3d33cSJames Hoganconfig KVM_GUEST_TIMER_FREQ
2233eda3d33cSJames Hogan	int "Count/Compare Timer Frequency (MHz)"
22342235a54dSSanjay Lal	depends on KVM_GUEST
2235eda3d33cSJames Hogan	default 100
22362235a54dSSanjay Lal	help
2237eda3d33cSJames Hogan	  Set this to non-zero if building a guest kernel for KVM to skip RTC
2238eda3d33cSJames Hogan	  emulation when determining guest CPU Frequency. Instead, the guest's
2239eda3d33cSJames Hogan	  timer frequency is specified directly.
22402235a54dSSanjay Lal
22411e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48
22421e321fa9SLeonid Yegoshin	bool "48 bits virtual memory"
22431e321fa9SLeonid Yegoshin	depends on 64BIT
22441e321fa9SLeonid Yegoshin	help
22453377e227SAlex Belits	  Support a maximum at least 48 bits of application virtual
22463377e227SAlex Belits	  memory.  Default is 40 bits or less, depending on the CPU.
22473377e227SAlex Belits	  For page sizes 16k and above, this option results in a small
22483377e227SAlex Belits	  memory overhead for page tables.  For 4k page size, a fourth
22493377e227SAlex Belits	  level of page tables is added which imposes both a memory
22503377e227SAlex Belits	  overhead as well as slower TLB fault handling.
22513377e227SAlex Belits
22521e321fa9SLeonid Yegoshin	  If unsure, say N.
22531e321fa9SLeonid Yegoshin
22541da177e4SLinus Torvaldschoice
22551da177e4SLinus Torvalds	prompt "Kernel page size"
22561da177e4SLinus Torvalds	default PAGE_SIZE_4KB
22571da177e4SLinus Torvalds
22581da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB
22591da177e4SLinus Torvalds	bool "4kB"
2260268a2d60SJiaxun Yang	depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
22611da177e4SLinus Torvalds	help
22621da177e4SLinus Torvalds	  This option select the standard 4kB Linux page size.  On some
22631da177e4SLinus Torvalds	  R3000-family processors this is the only available page size.  Using
22641da177e4SLinus Torvalds	  4kB page size will minimize memory consumption and is therefore
22651da177e4SLinus Torvalds	  recommended for low memory systems.
22661da177e4SLinus Torvalds
22671da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB
22681da177e4SLinus Torvalds	bool "8kB"
2269c2aeaaeaSPaul Burton	depends on CPU_CAVIUM_OCTEON
22701e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
22711da177e4SLinus Torvalds	help
22721da177e4SLinus Torvalds	  Using 8kB page size will result in higher performance kernel at
22731da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available
2274c2aeaaeaSPaul Burton	  only on cnMIPS processors.  Note that you will need a suitable Linux
2275c2aeaaeaSPaul Burton	  distribution to support this.
22761da177e4SLinus Torvalds
22771da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB
22781da177e4SLinus Torvalds	bool "16kB"
2279714bfad6SRalf Baechle	depends on !CPU_R3000 && !CPU_TX39XX
22801da177e4SLinus Torvalds	help
22811da177e4SLinus Torvalds	  Using 16kB page size will result in higher performance kernel at
22821da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
2283714bfad6SRalf Baechle	  all non-R3000 family processors.  Note that you will need a suitable
2284714bfad6SRalf Baechle	  Linux distribution to support this.
22851da177e4SLinus Torvalds
2286c52399beSRalf Baechleconfig PAGE_SIZE_32KB
2287c52399beSRalf Baechle	bool "32kB"
2288c52399beSRalf Baechle	depends on CPU_CAVIUM_OCTEON
22891e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
2290c52399beSRalf Baechle	help
2291c52399beSRalf Baechle	  Using 32kB page size will result in higher performance kernel at
2292c52399beSRalf Baechle	  the price of higher memory consumption.  This option is available
2293c52399beSRalf Baechle	  only on cnMIPS cores.  Note that you will need a suitable Linux
2294c52399beSRalf Baechle	  distribution to support this.
2295c52399beSRalf Baechle
22961da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB
22971da177e4SLinus Torvalds	bool "64kB"
22983b2db173SPaul Burton	depends on !CPU_R3000 && !CPU_TX39XX
22991da177e4SLinus Torvalds	help
23001da177e4SLinus Torvalds	  Using 64kB page size will result in higher performance kernel at
23011da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
23021da177e4SLinus Torvalds	  all non-R3000 family processor.  Not that at the time of this
2303714bfad6SRalf Baechle	  writing this option is still high experimental.
23041da177e4SLinus Torvalds
23051da177e4SLinus Torvaldsendchoice
23061da177e4SLinus Torvalds
2307c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER
2308c9bace7cSDavid Daney	int "Maximum zone order"
2309e4362d1eSAlex Smith	range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2310e4362d1eSAlex Smith	default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2311e4362d1eSAlex Smith	range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2312e4362d1eSAlex Smith	default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2313e4362d1eSAlex Smith	range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2314e4362d1eSAlex Smith	default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2315ef923a76SPaul Cercueil	range 0 64
2316c9bace7cSDavid Daney	default "11"
2317c9bace7cSDavid Daney	help
2318c9bace7cSDavid Daney	  The kernel memory allocator divides physically contiguous memory
2319c9bace7cSDavid Daney	  blocks into "zones", where each zone is a power of two number of
2320c9bace7cSDavid Daney	  pages.  This option selects the largest power of two that the kernel
2321c9bace7cSDavid Daney	  keeps in the memory allocator.  If you need to allocate very large
2322c9bace7cSDavid Daney	  blocks of physically contiguous memory, then you may need to
2323c9bace7cSDavid Daney	  increase this value.
2324c9bace7cSDavid Daney
2325c9bace7cSDavid Daney	  This config option is actually maximum order plus one. For example,
2326c9bace7cSDavid Daney	  a value of 11 means that the largest free memory block is 2^10 pages.
2327c9bace7cSDavid Daney
2328c9bace7cSDavid Daney	  The page size is not necessarily 4KB.  Keep this in mind
2329c9bace7cSDavid Daney	  when choosing a value for this option.
2330c9bace7cSDavid Daney
23311da177e4SLinus Torvaldsconfig BOARD_SCACHE
23321da177e4SLinus Torvalds	bool
23331da177e4SLinus Torvalds
23341da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE
23351da177e4SLinus Torvalds	bool
23361da177e4SLinus Torvalds	select BOARD_SCACHE
23371da177e4SLinus Torvalds
23389318c51aSChris Dearman#
23399318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches
23409318c51aSChris Dearman#
23419318c51aSChris Dearmanconfig MIPS_CPU_SCACHE
23429318c51aSChris Dearman	bool
23439318c51aSChris Dearman	select BOARD_SCACHE
23449318c51aSChris Dearman
23451da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE
23461da177e4SLinus Torvalds	bool
23471da177e4SLinus Torvalds	select BOARD_SCACHE
23481da177e4SLinus Torvalds
23491da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE
23501da177e4SLinus Torvalds	bool
23511da177e4SLinus Torvalds	select BOARD_SCACHE
23521da177e4SLinus Torvalds
23531da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS
23541da177e4SLinus Torvalds	bool "Use DMA to clear/copy pages"
23551da177e4SLinus Torvalds	depends on CPU_SB1
23561da177e4SLinus Torvalds	help
23571da177e4SLinus Torvalds	  Instead of using the CPU to zero and copy pages, use a Data Mover
23581da177e4SLinus Torvalds	  channel.  These DMA channels are otherwise unused by the standard
23591da177e4SLinus Torvalds	  SiByte Linux port.  Seems to give a small performance benefit.
23601da177e4SLinus Torvalds
23611da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH
2362c8094b53SRalf Baechle	bool
23631da177e4SLinus Torvalds
23643165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB
23653165c846SFlorian Fainelli	bool
2366c2aeaaeaSPaul Burton	default y if !(CPU_R3000 || CPU_TX39XX)
23673165c846SFlorian Fainelli
2368c92e47e5SPaul Burtonconfig MIPS_FP_SUPPORT
2369183b40f9SPaul Burton	bool "Floating Point support" if EXPERT
2370183b40f9SPaul Burton	default y
2371183b40f9SPaul Burton	help
2372183b40f9SPaul Burton	  Select y to include support for floating point in the kernel
2373183b40f9SPaul Burton	  including initialization of FPU hardware, FP context save & restore
2374183b40f9SPaul Burton	  and emulation of an FPU where necessary. Without this support any
2375183b40f9SPaul Burton	  userland program attempting to use floating point instructions will
2376183b40f9SPaul Burton	  receive a SIGILL.
2377183b40f9SPaul Burton
2378183b40f9SPaul Burton	  If you know that your userland will not attempt to use floating point
2379183b40f9SPaul Burton	  instructions then you can say n here to shrink the kernel a little.
2380183b40f9SPaul Burton
2381183b40f9SPaul Burton	  If unsure, say y.
2382c92e47e5SPaul Burton
238397f7dcbfSPaul Burtonconfig CPU_R2300_FPU
238497f7dcbfSPaul Burton	bool
2385c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
238697f7dcbfSPaul Burton	default y if CPU_R3000 || CPU_TX39XX
238797f7dcbfSPaul Burton
238854746829SPaul Burtonconfig CPU_R3K_TLB
238954746829SPaul Burton	bool
239054746829SPaul Burton
239191405eb6SFlorian Fainelliconfig CPU_R4K_FPU
239291405eb6SFlorian Fainelli	bool
2393c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
239497f7dcbfSPaul Burton	default y if !CPU_R2300_FPU
239591405eb6SFlorian Fainelli
239662cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB
239762cedc4fSFlorian Fainelli	bool
239854746829SPaul Burton	default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
239962cedc4fSFlorian Fainelli
240059d6ab86SRalf Baechleconfig MIPS_MT_SMP
2401a92b7f87SMarkos Chandras	bool "MIPS MT SMP support (1 TC on each available VPE)"
24025cbf9688SPaul Burton	default y
2403527f1028SPaul Burton	depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
240459d6ab86SRalf Baechle	select CPU_MIPSR2_IRQ_VI
2405d725cf38SChris Dearman	select CPU_MIPSR2_IRQ_EI
2406c080faa5SSteven J. Hill	select SYNC_R4K
240759d6ab86SRalf Baechle	select MIPS_MT
240859d6ab86SRalf Baechle	select SMP
240987353d8aSRalf Baechle	select SMP_UP
2410c080faa5SSteven J. Hill	select SYS_SUPPORTS_SMP
2411c080faa5SSteven J. Hill	select SYS_SUPPORTS_SCHED_SMT
2412399aaa25SAl Cooper	select MIPS_PERF_SHARED_TC_COUNTERS
241359d6ab86SRalf Baechle	help
2414c080faa5SSteven J. Hill	  This is a kernel model which is known as SMVP. This is supported
2415c080faa5SSteven J. Hill	  on cores with the MT ASE and uses the available VPEs to implement
2416c080faa5SSteven J. Hill	  virtual processors which supports SMP. This is equivalent to the
2417c080faa5SSteven J. Hill	  Intel Hyperthreading feature. For further information go to
2418c080faa5SSteven J. Hill	  <http://www.imgtec.com/mips/mips-multithreading.asp>.
241959d6ab86SRalf Baechle
2420f41ae0b2SRalf Baechleconfig MIPS_MT
2421f41ae0b2SRalf Baechle	bool
2422f41ae0b2SRalf Baechle
24230ab7aefcSRalf Baechleconfig SCHED_SMT
24240ab7aefcSRalf Baechle	bool "SMT (multithreading) scheduler support"
24250ab7aefcSRalf Baechle	depends on SYS_SUPPORTS_SCHED_SMT
24260ab7aefcSRalf Baechle	default n
24270ab7aefcSRalf Baechle	help
24280ab7aefcSRalf Baechle	  SMT scheduler support improves the CPU scheduler's decision making
24290ab7aefcSRalf Baechle	  when dealing with MIPS MT enabled cores at a cost of slightly
24300ab7aefcSRalf Baechle	  increased overhead in some places. If unsure say N here.
24310ab7aefcSRalf Baechle
24320ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT
24330ab7aefcSRalf Baechle	bool
24340ab7aefcSRalf Baechle
2435f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING
2436f41ae0b2SRalf Baechle	bool
2437f41ae0b2SRalf Baechle
2438f088fc84SRalf Baechleconfig MIPS_MT_FPAFF
2439f088fc84SRalf Baechle	bool "Dynamic FPU affinity for FP-intensive threads"
2440f088fc84SRalf Baechle	default y
2441b633648cSRalf Baechle	depends on MIPS_MT_SMP
244207cc0c9eSRalf Baechle
2443b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR
2444b0a668fbSLeonid Yegoshin	bool "MIPS R2-to-R6 emulator"
24459eaa9a82SPaul Burton	depends on CPU_MIPSR6
2446c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
2447b0a668fbSLeonid Yegoshin	default y
2448b0a668fbSLeonid Yegoshin	help
2449b0a668fbSLeonid Yegoshin	  Choose this option if you want to run non-R6 MIPS userland code.
2450b0a668fbSLeonid Yegoshin	  Even if you say 'Y' here, the emulator will still be disabled by
245107edf0d4SMarkos Chandras	  default. You can enable it using the 'mipsr2emu' kernel option.
2452b0a668fbSLeonid Yegoshin	  The only reason this is a build-time option is to save ~14K from the
2453b0a668fbSLeonid Yegoshin	  final kernel image.
2454b0a668fbSLeonid Yegoshin
2455f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER
2456f35764e7SJames Hogan	bool
2457f35764e7SJames Hogan	depends on SYS_SUPPORTS_MULTITHREADING
2458f35764e7SJames Hogan	help
2459f35764e7SJames Hogan	  Indicates that the platform supports the VPE loader, and provides
2460f35764e7SJames Hogan	  physical_memsize.
2461f35764e7SJames Hogan
246207cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER
246307cc0c9eSRalf Baechle	bool "VPE loader support."
2464f35764e7SJames Hogan	depends on SYS_SUPPORTS_VPE_LOADER && MODULES
246507cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_VI
246607cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_EI
246707cc0c9eSRalf Baechle	select MIPS_MT
246807cc0c9eSRalf Baechle	help
246907cc0c9eSRalf Baechle	  Includes a loader for loading an elf relocatable object
247007cc0c9eSRalf Baechle	  onto another VPE and running it.
2471f088fc84SRalf Baechle
247217a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP
247317a1d523SDeng-Cheng Zhu	bool
247417a1d523SDeng-Cheng Zhu	default "y"
247517a1d523SDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && MIPS_CMP
247617a1d523SDeng-Cheng Zhu
24771a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT
24781a2a6d7eSDeng-Cheng Zhu	bool
24791a2a6d7eSDeng-Cheng Zhu	default "y"
24801a2a6d7eSDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && !MIPS_CMP
24811a2a6d7eSDeng-Cheng Zhu
2482e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM
2483e01402b1SRalf Baechle	bool "Load VPE program into memory hidden from linux"
2484e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2485e01402b1SRalf Baechle	default y
2486e01402b1SRalf Baechle	help
2487e01402b1SRalf Baechle	  The loader can use memory that is present but has been hidden from
2488e01402b1SRalf Baechle	  Linux using the kernel command line option "mem=xxMB". It's up to
2489e01402b1SRalf Baechle	  you to ensure the amount you put in the option and the space your
2490e01402b1SRalf Baechle	  program requires is less or equal to the amount physically present.
2491e01402b1SRalf Baechle
2492e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API
2493e01402b1SRalf Baechle	bool "Enable support for AP/SP API (RTLX)"
2494e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2495e01402b1SRalf Baechle
2496da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP
2497da615cf6SDeng-Cheng Zhu	bool
2498da615cf6SDeng-Cheng Zhu	default "y"
2499da615cf6SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && MIPS_CMP
2500da615cf6SDeng-Cheng Zhu
25012c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT
25022c973ef0SDeng-Cheng Zhu	bool
25032c973ef0SDeng-Cheng Zhu	default "y"
25042c973ef0SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && !MIPS_CMP
25052c973ef0SDeng-Cheng Zhu
25064a16ff4cSRalf Baechleconfig MIPS_CMP
25075cac93b3SPaul Burton	bool "MIPS CMP framework support (DEPRECATED)"
25085676319cSMarkos Chandras	depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
2509b10b43baSMarkos Chandras	select SMP
2510eb9b5141STim Anderson	select SYNC_R4K
2511b10b43baSMarkos Chandras	select SYS_SUPPORTS_SMP
25124a16ff4cSRalf Baechle	select WEAK_ORDERING
25134a16ff4cSRalf Baechle	default n
25144a16ff4cSRalf Baechle	help
2515044505c7SPaul Burton	  Select this if you are using a bootloader which implements the "CMP
2516044505c7SPaul Burton	  framework" protocol (ie. YAMON) and want your kernel to make use of
2517044505c7SPaul Burton	  its ability to start secondary CPUs.
25184a16ff4cSRalf Baechle
25195cac93b3SPaul Burton	  Unless you have a specific need, you should use CONFIG_MIPS_CPS
25205cac93b3SPaul Burton	  instead of this.
25215cac93b3SPaul Burton
25220ee958e1SPaul Burtonconfig MIPS_CPS
25230ee958e1SPaul Burton	bool "MIPS Coherent Processing System support"
25245a3e7c02SPaul Burton	depends on SYS_SUPPORTS_MIPS_CPS
25250ee958e1SPaul Burton	select MIPS_CM
25261d8f1f5aSPaul Burton	select MIPS_CPS_PM if HOTPLUG_CPU
25270ee958e1SPaul Burton	select SMP
25280ee958e1SPaul Burton	select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
25291d8f1f5aSPaul Burton	select SYS_SUPPORTS_HOTPLUG_CPU
2530c8b7712cSPaul Burton	select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
25310ee958e1SPaul Burton	select SYS_SUPPORTS_SMP
25320ee958e1SPaul Burton	select WEAK_ORDERING
2533d8d3276bSWei Li	select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
25340ee958e1SPaul Burton	help
25350ee958e1SPaul Burton	  Select this if you wish to run an SMP kernel across multiple cores
25360ee958e1SPaul Burton	  within a MIPS Coherent Processing System. When this option is
25370ee958e1SPaul Burton	  enabled the kernel will probe for other cores and boot them with
25380ee958e1SPaul Burton	  no external assistance. It is safe to enable this when hardware
25390ee958e1SPaul Burton	  support is unavailable.
25400ee958e1SPaul Burton
25413179d37eSPaul Burtonconfig MIPS_CPS_PM
254239a59593SMarkos Chandras	depends on MIPS_CPS
25433179d37eSPaul Burton	bool
25443179d37eSPaul Burton
25459f98f3ddSPaul Burtonconfig MIPS_CM
25469f98f3ddSPaul Burton	bool
25473c9b4166SPaul Burton	select MIPS_CPC
25489f98f3ddSPaul Burton
25499c38cf44SPaul Burtonconfig MIPS_CPC
25509c38cf44SPaul Burton	bool
25512600990eSRalf Baechle
25521da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS
25531da177e4SLinus Torvalds	bool
25541da177e4SLinus Torvalds	depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
25551da177e4SLinus Torvalds	default y
25561da177e4SLinus Torvalds
25571da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS
25581da177e4SLinus Torvalds	bool
25591da177e4SLinus Torvalds	depends on CPU_SB1 && CPU_SB1_PASS_2
25601da177e4SLinus Torvalds	default y
25611da177e4SLinus Torvalds
25629e2b5372SMarkos Chandraschoice
25639e2b5372SMarkos Chandras	prompt "SmartMIPS or microMIPS ASE support"
25649e2b5372SMarkos Chandras
25659e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
25669e2b5372SMarkos Chandras	bool "None"
25679e2b5372SMarkos Chandras	help
25689e2b5372SMarkos Chandras	  Select this if you want neither microMIPS nor SmartMIPS support
25699e2b5372SMarkos Chandras
25709693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS
25719693a853SFranck Bui-Huu	depends on SYS_SUPPORTS_SMARTMIPS
25729e2b5372SMarkos Chandras	bool "SmartMIPS"
25739693a853SFranck Bui-Huu	help
25749693a853SFranck Bui-Huu	  SmartMIPS is a extension of the MIPS32 architecture aimed at
25759693a853SFranck Bui-Huu	  increased security at both hardware and software level for
25769693a853SFranck Bui-Huu	  smartcards.  Enabling this option will allow proper use of the
25779693a853SFranck Bui-Huu	  SmartMIPS instructions by Linux applications.  However a kernel with
25789693a853SFranck Bui-Huu	  this option will not work on a MIPS core without SmartMIPS core.  If
25799693a853SFranck Bui-Huu	  you don't know you probably don't have SmartMIPS and should say N
25809693a853SFranck Bui-Huu	  here.
25819693a853SFranck Bui-Huu
2582bce86083SSteven J. Hillconfig CPU_MICROMIPS
25837fd08ca5SLeonid Yegoshin	depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
25849e2b5372SMarkos Chandras	bool "microMIPS"
2585bce86083SSteven J. Hill	help
2586bce86083SSteven J. Hill	  When this option is enabled the kernel will be built using the
2587bce86083SSteven J. Hill	  microMIPS ISA
2588bce86083SSteven J. Hill
25899e2b5372SMarkos Chandrasendchoice
25909e2b5372SMarkos Chandras
2591a5e9a69eSPaul Burtonconfig CPU_HAS_MSA
25920ce3417eSPaul Burton	bool "Support for the MIPS SIMD Architecture"
2593a5e9a69eSPaul Burton	depends on CPU_SUPPORTS_MSA
2594c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
25952a6cb669SPaul Burton	depends on 64BIT || MIPS_O32_FP64_SUPPORT
2596a5e9a69eSPaul Burton	help
2597a5e9a69eSPaul Burton	  MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2598a5e9a69eSPaul Burton	  and a set of SIMD instructions to operate on them. When this option
25991db1af84SPaul Burton	  is enabled the kernel will support allocating & switching MSA
26001db1af84SPaul Burton	  vector register contexts. If you know that your kernel will only be
26011db1af84SPaul Burton	  running on CPUs which do not support MSA or that your userland will
26021db1af84SPaul Burton	  not be making use of it then you may wish to say N here to reduce
26031db1af84SPaul Burton	  the size & complexity of your kernel.
2604a5e9a69eSPaul Burton
2605a5e9a69eSPaul Burton	  If unsure, say Y.
2606a5e9a69eSPaul Burton
26071da177e4SLinus Torvaldsconfig CPU_HAS_WB
2608f7062ddbSRalf Baechle	bool
2609e01402b1SRalf Baechle
2610df0ac8a4SKevin Cernekeeconfig XKS01
2611df0ac8a4SKevin Cernekee	bool
2612df0ac8a4SKevin Cernekee
2613ba9196d2SJiaxun Yangconfig CPU_HAS_DIEI
2614ba9196d2SJiaxun Yang	depends on !CPU_DIEI_BROKEN
2615ba9196d2SJiaxun Yang	bool
2616ba9196d2SJiaxun Yang
2617ba9196d2SJiaxun Yangconfig CPU_DIEI_BROKEN
2618ba9196d2SJiaxun Yang	bool
2619ba9196d2SJiaxun Yang
26208256b17eSFlorian Fainelliconfig CPU_HAS_RIXI
26218256b17eSFlorian Fainelli	bool
26228256b17eSFlorian Fainelli
262318d84e2eSAlexander Lobakinconfig CPU_NO_LOAD_STORE_LR
2624932afdeeSYasha Cherikovsky	bool
2625932afdeeSYasha Cherikovsky	help
262618d84e2eSAlexander Lobakin	  CPU lacks support for unaligned load and store instructions:
2627932afdeeSYasha Cherikovsky	  LWL, LWR, SWL, SWR (Load/store word left/right).
262818d84e2eSAlexander Lobakin	  LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
262918d84e2eSAlexander Lobakin	  systems).
2630932afdeeSYasha Cherikovsky
2631f41ae0b2SRalf Baechle#
2632f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature
2633f41ae0b2SRalf Baechle#
2634e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI
2635f41ae0b2SRalf Baechle	bool
2636e01402b1SRalf Baechle
2637f41ae0b2SRalf Baechle#
2638f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature
2639f41ae0b2SRalf Baechle#
2640e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI
2641f41ae0b2SRalf Baechle	bool
2642e01402b1SRalf Baechle
26431da177e4SLinus Torvaldsconfig CPU_HAS_SYNC
26441da177e4SLinus Torvalds	bool
26451da177e4SLinus Torvalds	depends on !CPU_R3000
26461da177e4SLinus Torvalds	default y
26471da177e4SLinus Torvalds
26481da177e4SLinus Torvalds#
264920d60d99SMaciej W. Rozycki# CPU non-features
265020d60d99SMaciej W. Rozycki#
265120d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS
265220d60d99SMaciej W. Rozycki	bool
265320d60d99SMaciej W. Rozycki
265420d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS
265520d60d99SMaciej W. Rozycki	bool
265620d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS
265720d60d99SMaciej W. Rozycki
265820d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS
265920d60d99SMaciej W. Rozycki	bool
266020d60d99SMaciej W. Rozycki
2661071d2f0bSPaul Burtonconfig CPU_R4X00_BUGS64
2662071d2f0bSPaul Burton	bool
2663071d2f0bSPaul Burton	default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2664071d2f0bSPaul Burton
26654edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT
26664edf00a4SPaul Burton	int
26674edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
26684edf00a4SPaul Burton	default 0
26694edf00a4SPaul Burton
26704edf00a4SPaul Burtonconfig MIPS_ASID_BITS
26714edf00a4SPaul Burton	int
26722db003a5SPaul Burton	default 0 if MIPS_ASID_BITS_VARIABLE
26734edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
26744edf00a4SPaul Burton	default 8
26754edf00a4SPaul Burton
26762db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE
26772db003a5SPaul Burton	bool
26782db003a5SPaul Burton
26794a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT
26804a5dc51eSMarcin Nowakowski	bool
26814a5dc51eSMarcin Nowakowski
2682802b8362SThomas Bogendoerfer# R4600 erratum.  Due to the lack of errata information the exact
2683802b8362SThomas Bogendoerfer# technical details aren't known.  I've experimentally found that disabling
2684802b8362SThomas Bogendoerfer# interrupts during indexed I-cache flushes seems to be sufficient to deal
2685802b8362SThomas Bogendoerfer# with the issue.
2686802b8362SThomas Bogendoerferconfig WAR_R4600_V1_INDEX_ICACHEOP
2687802b8362SThomas Bogendoerfer	bool
2688802b8362SThomas Bogendoerfer
26895e5b6527SThomas Bogendoerfer# Pleasures of the R4600 V1.x.  Cite from the IDT R4600 V1.7 errata:
26905e5b6527SThomas Bogendoerfer#
26915e5b6527SThomas Bogendoerfer#  18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
26925e5b6527SThomas Bogendoerfer#      Hit_Invalidate_D and Create_Dirty_Excl_D should only be
26935e5b6527SThomas Bogendoerfer#      executed if there is no other dcache activity. If the dcache is
269418ff14c8SColin Ian King#      accessed for another instruction immediately preceding when these
26955e5b6527SThomas Bogendoerfer#      cache instructions are executing, it is possible that the dcache
26965e5b6527SThomas Bogendoerfer#      tag match outputs used by these cache instructions will be
26975e5b6527SThomas Bogendoerfer#      incorrect. These cache instructions should be preceded by at least
26985e5b6527SThomas Bogendoerfer#      four instructions that are not any kind of load or store
26995e5b6527SThomas Bogendoerfer#      instruction.
27005e5b6527SThomas Bogendoerfer#
27015e5b6527SThomas Bogendoerfer#      This is not allowed:    lw
27025e5b6527SThomas Bogendoerfer#                              nop
27035e5b6527SThomas Bogendoerfer#                              nop
27045e5b6527SThomas Bogendoerfer#                              nop
27055e5b6527SThomas Bogendoerfer#                              cache       Hit_Writeback_Invalidate_D
27065e5b6527SThomas Bogendoerfer#
27075e5b6527SThomas Bogendoerfer#      This is allowed:        lw
27085e5b6527SThomas Bogendoerfer#                              nop
27095e5b6527SThomas Bogendoerfer#                              nop
27105e5b6527SThomas Bogendoerfer#                              nop
27115e5b6527SThomas Bogendoerfer#                              nop
27125e5b6527SThomas Bogendoerfer#                              cache       Hit_Writeback_Invalidate_D
27135e5b6527SThomas Bogendoerferconfig WAR_R4600_V1_HIT_CACHEOP
27145e5b6527SThomas Bogendoerfer	bool
27155e5b6527SThomas Bogendoerfer
271644def342SThomas Bogendoerfer# Writeback and invalidate the primary cache dcache before DMA.
271744def342SThomas Bogendoerfer#
271844def342SThomas Bogendoerfer# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
271944def342SThomas Bogendoerfer# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
272044def342SThomas Bogendoerfer# operate correctly if the internal data cache refill buffer is empty.  These
272144def342SThomas Bogendoerfer# CACHE instructions should be separated from any potential data cache miss
272244def342SThomas Bogendoerfer# by a load instruction to an uncached address to empty the response buffer."
272344def342SThomas Bogendoerfer# (Revision 2.0 device errata from IDT available on https://www.idt.com/
272444def342SThomas Bogendoerfer# in .pdf format.)
272544def342SThomas Bogendoerferconfig WAR_R4600_V2_HIT_CACHEOP
272644def342SThomas Bogendoerfer	bool
272744def342SThomas Bogendoerfer
272824a1c023SThomas Bogendoerfer# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
272924a1c023SThomas Bogendoerfer# the line which this instruction itself exists, the following
273024a1c023SThomas Bogendoerfer# operation is not guaranteed."
273124a1c023SThomas Bogendoerfer#
273224a1c023SThomas Bogendoerfer# Workaround: do two phase flushing for Index_Invalidate_I
273324a1c023SThomas Bogendoerferconfig WAR_TX49XX_ICACHE_INDEX_INV
273424a1c023SThomas Bogendoerfer	bool
273524a1c023SThomas Bogendoerfer
2736886ee136SThomas Bogendoerfer# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2737886ee136SThomas Bogendoerfer# opposes it being called that) where invalid instructions in the same
2738886ee136SThomas Bogendoerfer# I-cache line worth of instructions being fetched may case spurious
2739886ee136SThomas Bogendoerfer# exceptions.
2740886ee136SThomas Bogendoerferconfig WAR_ICACHE_REFILLS
2741886ee136SThomas Bogendoerfer	bool
2742886ee136SThomas Bogendoerfer
2743256ec489SThomas Bogendoerfer# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2744256ec489SThomas Bogendoerfer# may cause ll / sc and lld / scd sequences to execute non-atomically.
2745256ec489SThomas Bogendoerferconfig WAR_R10000_LLSC
2746256ec489SThomas Bogendoerfer	bool
2747256ec489SThomas Bogendoerfer
2748a7fbed98SThomas Bogendoerfer# 34K core erratum: "Problems Executing the TLBR Instruction"
2749a7fbed98SThomas Bogendoerferconfig WAR_MIPS34K_MISSED_ITLB
2750a7fbed98SThomas Bogendoerfer	bool
2751a7fbed98SThomas Bogendoerfer
275220d60d99SMaciej W. Rozycki#
27531da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel.
27541da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed
27551da177e4SLinus Torvalds#   caches such as R3000, SB1, R7000 or those that look like they're virtually
27561da177e4SLinus Torvalds#   indexed such as R4000/R4400 SC and MC versions or R10000.  So for the
27571da177e4SLinus Torvalds#   moment we protect the user and offer the highmem option only on machines
27581da177e4SLinus Torvalds#   where it's known to be safe.  This will not offer highmem on a few systems
27591da177e4SLinus Torvalds#   such as MIPS32 and MIPS64 CPUs which may have virtual and physically
27601da177e4SLinus Torvalds#   indexed CPUs but we're playing safe.
2761797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2762797798c1SRalf Baechle#   know they might have memory configurations that could make use of highmem
2763797798c1SRalf Baechle#   support.
27641da177e4SLinus Torvalds#
27651da177e4SLinus Torvaldsconfig HIGHMEM
27661da177e4SLinus Torvalds	bool "High Memory Support"
2767a6e18781SLeonid Yegoshin	depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
2768a4c33e83SThomas Gleixner	select KMAP_LOCAL
2769797798c1SRalf Baechle
2770797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM
2771797798c1SRalf Baechle	bool
2772797798c1SRalf Baechle
2773797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM
2774797798c1SRalf Baechle	bool
27751da177e4SLinus Torvalds
27769693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS
27779693a853SFranck Bui-Huu	bool
27789693a853SFranck Bui-Huu
2779a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS
2780a6a4834cSSteven J. Hill	bool
2781a6a4834cSSteven J. Hill
2782377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16
2783377cb1b6SRalf Baechle	bool
2784377cb1b6SRalf Baechle	help
2785377cb1b6SRalf Baechle	  This option must be set if a kernel might be executed on a MIPS16-
2786377cb1b6SRalf Baechle	  enabled CPU even if MIPS16 is not actually being used.  In other
2787377cb1b6SRalf Baechle	  words, it makes the kernel MIPS16-tolerant.
2788377cb1b6SRalf Baechle
2789a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA
2790a5e9a69eSPaul Burton	bool
2791a5e9a69eSPaul Burton
2792b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE
2793b4819b59SYoichi Yuasa	def_bool y
2794268a2d60SJiaxun Yang	depends on !NUMA && !CPU_LOONGSON2EF
2795b4819b59SYoichi Yuasa
2796b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE
2797b1c6cd42SAtsushi Nemoto	bool
2798397dc00eSMike Rapoport	select SPARSEMEM_STATIC if !SGI_IP27
279931473747SAtsushi Nemoto
2800d8cb4e11SRalf Baechleconfig NUMA
2801d8cb4e11SRalf Baechle	bool "NUMA Support"
2802d8cb4e11SRalf Baechle	depends on SYS_SUPPORTS_NUMA
2803cf8194e4STiezhu Yang	select SMP
2804d8cb4e11SRalf Baechle	help
2805d8cb4e11SRalf Baechle	  Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2806d8cb4e11SRalf Baechle	  Access).  This option improves performance on systems with more
2807d8cb4e11SRalf Baechle	  than two nodes; on two node systems it is generally better to
2808172a37e9SRandy Dunlap	  leave it disabled; on single node systems leave this option
2809d8cb4e11SRalf Baechle	  disabled.
2810d8cb4e11SRalf Baechle
2811d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA
2812d8cb4e11SRalf Baechle	bool
2813d8cb4e11SRalf Baechle
2814f3c560a6SThomas Bogendoerferconfig HAVE_SETUP_PER_CPU_AREA
2815f3c560a6SThomas Bogendoerfer	def_bool y
2816f3c560a6SThomas Bogendoerfer	depends on NUMA
2817f3c560a6SThomas Bogendoerfer
2818f3c560a6SThomas Bogendoerferconfig NEED_PER_CPU_EMBED_FIRST_CHUNK
2819f3c560a6SThomas Bogendoerfer	def_bool y
2820f3c560a6SThomas Bogendoerfer	depends on NUMA
2821f3c560a6SThomas Bogendoerfer
28228c530ea3SMatt Redfearnconfig RELOCATABLE
28238c530ea3SMatt Redfearn	bool "Relocatable kernel"
2824ab7c01fdSSerge Semin	depends on SYS_SUPPORTS_RELOCATABLE
2825ab7c01fdSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2826ab7c01fdSSerge Semin		   CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2827ab7c01fdSSerge Semin		   CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
2828a307a4ceSJinyang He		   CPU_P5600 || CAVIUM_OCTEON_SOC || \
2829a307a4ceSJinyang He		   CPU_LOONGSON64
28308c530ea3SMatt Redfearn	help
28318c530ea3SMatt Redfearn	  This builds a kernel image that retains relocation information
28328c530ea3SMatt Redfearn	  so it can be loaded someplace besides the default 1MB.
28338c530ea3SMatt Redfearn	  The relocations make the kernel binary about 15% larger,
28348c530ea3SMatt Redfearn	  but are discarded at runtime
28358c530ea3SMatt Redfearn
2836069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE
2837069fd766SMatt Redfearn	hex "Relocation table size"
2838069fd766SMatt Redfearn	depends on RELOCATABLE
2839069fd766SMatt Redfearn	range 0x0 0x01000000
2840a307a4ceSJinyang He	default "0x00200000" if CPU_LOONGSON64
2841069fd766SMatt Redfearn	default "0x00100000"
2842a7f7f624SMasahiro Yamada	help
2843069fd766SMatt Redfearn	  A table of relocation data will be appended to the kernel binary
2844069fd766SMatt Redfearn	  and parsed at boot to fix up the relocated kernel.
2845069fd766SMatt Redfearn
2846069fd766SMatt Redfearn	  This option allows the amount of space reserved for the table to be
2847069fd766SMatt Redfearn	  adjusted, although the default of 1Mb should be ok in most cases.
2848069fd766SMatt Redfearn
2849069fd766SMatt Redfearn	  The build will fail and a valid size suggested if this is too small.
2850069fd766SMatt Redfearn
2851069fd766SMatt Redfearn	  If unsure, leave at the default value.
2852069fd766SMatt Redfearn
2853405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE
2854405bc8fdSMatt Redfearn	bool "Randomize the address of the kernel image"
2855405bc8fdSMatt Redfearn	depends on RELOCATABLE
2856a7f7f624SMasahiro Yamada	help
2857405bc8fdSMatt Redfearn	  Randomizes the physical and virtual address at which the
2858405bc8fdSMatt Redfearn	  kernel image is loaded, as a security feature that
2859405bc8fdSMatt Redfearn	  deters exploit attempts relying on knowledge of the location
2860405bc8fdSMatt Redfearn	  of kernel internals.
2861405bc8fdSMatt Redfearn
2862405bc8fdSMatt Redfearn	  Entropy is generated using any coprocessor 0 registers available.
2863405bc8fdSMatt Redfearn
2864405bc8fdSMatt Redfearn	  The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
2865405bc8fdSMatt Redfearn
2866405bc8fdSMatt Redfearn	  If unsure, say N.
2867405bc8fdSMatt Redfearn
2868405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET
2869405bc8fdSMatt Redfearn	hex "Maximum kASLR offset" if EXPERT
2870405bc8fdSMatt Redfearn	depends on RANDOMIZE_BASE
2871405bc8fdSMatt Redfearn	range 0x0 0x40000000 if EVA || 64BIT
2872405bc8fdSMatt Redfearn	range 0x0 0x08000000
2873405bc8fdSMatt Redfearn	default "0x01000000"
2874a7f7f624SMasahiro Yamada	help
2875405bc8fdSMatt Redfearn	  When kASLR is active, this provides the maximum offset that will
2876405bc8fdSMatt Redfearn	  be applied to the kernel image. It should be set according to the
2877405bc8fdSMatt Redfearn	  amount of physical RAM available in the target system minus
2878405bc8fdSMatt Redfearn	  PHYSICAL_START and must be a power of 2.
2879405bc8fdSMatt Redfearn
2880405bc8fdSMatt Redfearn	  This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2881405bc8fdSMatt Redfearn	  EVA or 64-bit. The default is 16Mb.
2882405bc8fdSMatt Redfearn
2883c80d79d7SYasunori Gotoconfig NODES_SHIFT
2884c80d79d7SYasunori Goto	int
2885c80d79d7SYasunori Goto	default "6"
2886c80d79d7SYasunori Goto	depends on NEED_MULTIPLE_NODES
2887c80d79d7SYasunori Goto
288814f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS
288914f70012SDeng-Cheng Zhu	bool "Enable hardware performance counter support for perf events"
2890268a2d60SJiaxun Yang	depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64)
289114f70012SDeng-Cheng Zhu	default y
289214f70012SDeng-Cheng Zhu	help
289314f70012SDeng-Cheng Zhu	  Enable hardware performance counter support for perf events. If
289414f70012SDeng-Cheng Zhu	  disabled, perf events will use software events only.
289514f70012SDeng-Cheng Zhu
2896be8fa1cbSTiezhu Yangconfig DMI
2897be8fa1cbSTiezhu Yang	bool "Enable DMI scanning"
2898be8fa1cbSTiezhu Yang	depends on MACH_LOONGSON64
2899be8fa1cbSTiezhu Yang	select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2900be8fa1cbSTiezhu Yang	default y
2901be8fa1cbSTiezhu Yang	help
2902be8fa1cbSTiezhu Yang	  Enabled scanning of DMI to identify machine quirks. Say Y
2903be8fa1cbSTiezhu Yang	  here unless you have verified that your setup is not
2904be8fa1cbSTiezhu Yang	  affected by entries in the DMI blacklist. Required by PNP
2905be8fa1cbSTiezhu Yang	  BIOS code.
2906be8fa1cbSTiezhu Yang
29071da177e4SLinus Torvaldsconfig SMP
29081da177e4SLinus Torvalds	bool "Multi-Processing support"
2909e73ea273SRalf Baechle	depends on SYS_SUPPORTS_SMP
2910e73ea273SRalf Baechle	help
29111da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
29124a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
29134a474157SRobert Graffham	  than one CPU, say Y.
29141da177e4SLinus Torvalds
29154a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
29161da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
29171da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all,
29184a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
29191da177e4SLinus Torvalds	  will run faster if you say N here.
29201da177e4SLinus Torvalds
29211da177e4SLinus Torvalds	  People using multiprocessor machines who say Y here should also say
29221da177e4SLinus Torvalds	  Y to "Enhanced Real Time Clock Support", below.
29231da177e4SLinus Torvalds
292403502faaSAdrian Bunk	  See also the SMP-HOWTO available at
2925ef054ad3SAlexander A. Klimov	  <https://www.tldp.org/docs.html#howto>.
29261da177e4SLinus Torvalds
29271da177e4SLinus Torvalds	  If you don't know what to do here, say N.
29281da177e4SLinus Torvalds
29297840d618SMatt Redfearnconfig HOTPLUG_CPU
29307840d618SMatt Redfearn	bool "Support for hot-pluggable CPUs"
29317840d618SMatt Redfearn	depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
29327840d618SMatt Redfearn	help
29337840d618SMatt Redfearn	  Say Y here to allow turning CPUs off and on. CPUs can be
29347840d618SMatt Redfearn	  controlled through /sys/devices/system/cpu.
29357840d618SMatt Redfearn	  (Note: power management support will enable this option
29367840d618SMatt Redfearn	    automatically on SMP systems. )
29377840d618SMatt Redfearn	  Say N if you want to disable CPU hotplug.
29387840d618SMatt Redfearn
293987353d8aSRalf Baechleconfig SMP_UP
294087353d8aSRalf Baechle	bool
294187353d8aSRalf Baechle
29424a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP
29434a16ff4cSRalf Baechle	bool
29444a16ff4cSRalf Baechle
29450ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS
29460ee958e1SPaul Burton	bool
29470ee958e1SPaul Burton
2948e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP
2949e73ea273SRalf Baechle	bool
2950e73ea273SRalf Baechle
2951130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4
2952130e2fb7SRalf Baechle	bool
2953130e2fb7SRalf Baechle
2954130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8
2955130e2fb7SRalf Baechle	bool
2956130e2fb7SRalf Baechle
2957130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16
2958130e2fb7SRalf Baechle	bool
2959130e2fb7SRalf Baechle
2960130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32
2961130e2fb7SRalf Baechle	bool
2962130e2fb7SRalf Baechle
2963130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64
2964130e2fb7SRalf Baechle	bool
2965130e2fb7SRalf Baechle
29661da177e4SLinus Torvaldsconfig NR_CPUS
2967a91796a9SJayachandran C	int "Maximum number of CPUs (2-256)"
2968a91796a9SJayachandran C	range 2 256
29691da177e4SLinus Torvalds	depends on SMP
2970130e2fb7SRalf Baechle	default "4" if NR_CPUS_DEFAULT_4
2971130e2fb7SRalf Baechle	default "8" if NR_CPUS_DEFAULT_8
2972130e2fb7SRalf Baechle	default "16" if NR_CPUS_DEFAULT_16
2973130e2fb7SRalf Baechle	default "32" if NR_CPUS_DEFAULT_32
2974130e2fb7SRalf Baechle	default "64" if NR_CPUS_DEFAULT_64
29751da177e4SLinus Torvalds	help
29761da177e4SLinus Torvalds	  This allows you to specify the maximum number of CPUs which this
29771da177e4SLinus Torvalds	  kernel will support.  The maximum supported value is 32 for 32-bit
29781da177e4SLinus Torvalds	  kernel and 64 for 64-bit kernels; the minimum value which makes
297972ede9b1SAtsushi Nemoto	  sense is 1 for Qemu (useful only for kernel debugging purposes)
298072ede9b1SAtsushi Nemoto	  and 2 for all others.
29811da177e4SLinus Torvalds
29821da177e4SLinus Torvalds	  This is purely to save memory - each supported CPU adds
298372ede9b1SAtsushi Nemoto	  approximately eight kilobytes to the kernel image.  For best
298472ede9b1SAtsushi Nemoto	  performance should round up your number of processors to the next
298572ede9b1SAtsushi Nemoto	  power of two.
29861da177e4SLinus Torvalds
2987399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS
2988399aaa25SAl Cooper	bool
2989399aaa25SAl Cooper
29907820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024
29917820b84bSDavid Daney	bool
29927820b84bSDavid Daney
29937820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP
29947820b84bSDavid Daney	int
29957820b84bSDavid Daney	depends on SMP
29967820b84bSDavid Daney	default 1024 if MIPS_NR_CPU_NR_MAP_1024
29977820b84bSDavid Daney	default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
29987820b84bSDavid Daney
29991723b4a3SAtsushi Nemoto#
30001723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration
30011723b4a3SAtsushi Nemoto#
30021723b4a3SAtsushi Nemoto
30031723b4a3SAtsushi Nemotochoice
30041723b4a3SAtsushi Nemoto	prompt "Timer frequency"
30051723b4a3SAtsushi Nemoto	default HZ_250
30061723b4a3SAtsushi Nemoto	help
30071723b4a3SAtsushi Nemoto	  Allows the configuration of the timer frequency.
30081723b4a3SAtsushi Nemoto
300967596573SPaul Burton	config HZ_24
301067596573SPaul Burton		bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
301167596573SPaul Burton
30121723b4a3SAtsushi Nemoto	config HZ_48
30130f873585SRalf Baechle		bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
30141723b4a3SAtsushi Nemoto
30151723b4a3SAtsushi Nemoto	config HZ_100
30161723b4a3SAtsushi Nemoto		bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
30171723b4a3SAtsushi Nemoto
30181723b4a3SAtsushi Nemoto	config HZ_128
30191723b4a3SAtsushi Nemoto		bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
30201723b4a3SAtsushi Nemoto
30211723b4a3SAtsushi Nemoto	config HZ_250
30221723b4a3SAtsushi Nemoto		bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
30231723b4a3SAtsushi Nemoto
30241723b4a3SAtsushi Nemoto	config HZ_256
30251723b4a3SAtsushi Nemoto		bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
30261723b4a3SAtsushi Nemoto
30271723b4a3SAtsushi Nemoto	config HZ_1000
30281723b4a3SAtsushi Nemoto		bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
30291723b4a3SAtsushi Nemoto
30301723b4a3SAtsushi Nemoto	config HZ_1024
30311723b4a3SAtsushi Nemoto		bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
30321723b4a3SAtsushi Nemoto
30331723b4a3SAtsushi Nemotoendchoice
30341723b4a3SAtsushi Nemoto
303567596573SPaul Burtonconfig SYS_SUPPORTS_24HZ
303667596573SPaul Burton	bool
303767596573SPaul Burton
30381723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ
30391723b4a3SAtsushi Nemoto	bool
30401723b4a3SAtsushi Nemoto
30411723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ
30421723b4a3SAtsushi Nemoto	bool
30431723b4a3SAtsushi Nemoto
30441723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ
30451723b4a3SAtsushi Nemoto	bool
30461723b4a3SAtsushi Nemoto
30471723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ
30481723b4a3SAtsushi Nemoto	bool
30491723b4a3SAtsushi Nemoto
30501723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ
30511723b4a3SAtsushi Nemoto	bool
30521723b4a3SAtsushi Nemoto
30531723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ
30541723b4a3SAtsushi Nemoto	bool
30551723b4a3SAtsushi Nemoto
30561723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ
30571723b4a3SAtsushi Nemoto	bool
30581723b4a3SAtsushi Nemoto
30591723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ
30601723b4a3SAtsushi Nemoto	bool
306167596573SPaul Burton	default y if !SYS_SUPPORTS_24HZ && \
306267596573SPaul Burton		     !SYS_SUPPORTS_48HZ && \
306367596573SPaul Burton		     !SYS_SUPPORTS_100HZ && \
306467596573SPaul Burton		     !SYS_SUPPORTS_128HZ && \
306567596573SPaul Burton		     !SYS_SUPPORTS_250HZ && \
306667596573SPaul Burton		     !SYS_SUPPORTS_256HZ && \
306767596573SPaul Burton		     !SYS_SUPPORTS_1000HZ && \
30681723b4a3SAtsushi Nemoto		     !SYS_SUPPORTS_1024HZ
30691723b4a3SAtsushi Nemoto
30701723b4a3SAtsushi Nemotoconfig HZ
30711723b4a3SAtsushi Nemoto	int
307267596573SPaul Burton	default 24 if HZ_24
30731723b4a3SAtsushi Nemoto	default 48 if HZ_48
30741723b4a3SAtsushi Nemoto	default 100 if HZ_100
30751723b4a3SAtsushi Nemoto	default 128 if HZ_128
30761723b4a3SAtsushi Nemoto	default 250 if HZ_250
30771723b4a3SAtsushi Nemoto	default 256 if HZ_256
30781723b4a3SAtsushi Nemoto	default 1000 if HZ_1000
30791723b4a3SAtsushi Nemoto	default 1024 if HZ_1024
30801723b4a3SAtsushi Nemoto
308196685b17SDeng-Cheng Zhuconfig SCHED_HRTICK
308296685b17SDeng-Cheng Zhu	def_bool HIGH_RES_TIMERS
308396685b17SDeng-Cheng Zhu
3084ea6e942bSAtsushi Nemotoconfig KEXEC
30857d60717eSKees Cook	bool "Kexec system call"
30862965faa5SDave Young	select KEXEC_CORE
3087ea6e942bSAtsushi Nemoto	help
3088ea6e942bSAtsushi Nemoto	  kexec is a system call that implements the ability to shutdown your
3089ea6e942bSAtsushi Nemoto	  current kernel, and to start another kernel.  It is like a reboot
30903dde6ad8SDavid Sterba	  but it is independent of the system firmware.   And like a reboot
3091ea6e942bSAtsushi Nemoto	  you can start any kernel with it, not just Linux.
3092ea6e942bSAtsushi Nemoto
309301dd2fbfSMatt LaPlante	  The name comes from the similarity to the exec system call.
3094ea6e942bSAtsushi Nemoto
3095ea6e942bSAtsushi Nemoto	  It is an ongoing process to be certain the hardware in a machine
3096ea6e942bSAtsushi Nemoto	  is properly shutdown, so do not be surprised if this code does not
3097bf220695SGeert Uytterhoeven	  initially work for you.  As of this writing the exact hardware
3098bf220695SGeert Uytterhoeven	  interface is strongly in flux, so no good recommendation can be
3099bf220695SGeert Uytterhoeven	  made.
3100ea6e942bSAtsushi Nemoto
31017aa1c8f4SRalf Baechleconfig CRASH_DUMP
31027aa1c8f4SRalf Baechle	bool "Kernel crash dumps"
31037aa1c8f4SRalf Baechle	help
31047aa1c8f4SRalf Baechle	  Generate crash dump after being started by kexec.
31057aa1c8f4SRalf Baechle	  This should be normally only set in special crash dump kernels
31067aa1c8f4SRalf Baechle	  which are loaded in the main kernel with kexec-tools into
31077aa1c8f4SRalf Baechle	  a specially reserved region and then later executed after
31087aa1c8f4SRalf Baechle	  a crash by kdump/kexec. The crash dump kernel must be compiled
31097aa1c8f4SRalf Baechle	  to a memory address not used by the main kernel or firmware using
31107aa1c8f4SRalf Baechle	  PHYSICAL_START.
31117aa1c8f4SRalf Baechle
31127aa1c8f4SRalf Baechleconfig PHYSICAL_START
31137aa1c8f4SRalf Baechle	hex "Physical address where the kernel is loaded"
31148bda3e26SMaciej W. Rozycki	default "0xffffffff84000000"
31157aa1c8f4SRalf Baechle	depends on CRASH_DUMP
31167aa1c8f4SRalf Baechle	help
31177aa1c8f4SRalf Baechle	  This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
31187aa1c8f4SRalf Baechle	  If you plan to use kernel for capturing the crash dump change
31197aa1c8f4SRalf Baechle	  this value to start of the reserved region (the "X" value as
31207aa1c8f4SRalf Baechle	  specified in the "crashkernel=YM@XM" command line boot parameter
31217aa1c8f4SRalf Baechle	  passed to the panic-ed kernel).
31227aa1c8f4SRalf Baechle
3123597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT
3124b7f1e273SPaul Burton	bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
3125597ce172SPaul Burton	depends on 32BIT || MIPS32_O32
3126597ce172SPaul Burton	help
3127597ce172SPaul Burton	  When this is enabled, the kernel will support use of 64-bit floating
3128597ce172SPaul Burton	  point registers with binaries using the O32 ABI along with the
3129597ce172SPaul Burton	  EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
3130597ce172SPaul Burton	  32-bit MIPS systems this support is at the cost of increasing the
3131597ce172SPaul Burton	  size and complexity of the compiled FPU emulator. Thus if you are
3132597ce172SPaul Burton	  running a MIPS32 system and know that none of your userland binaries
3133597ce172SPaul Burton	  will require 64-bit floating point, you may wish to reduce the size
3134597ce172SPaul Burton	  of your kernel & potentially improve FP emulation performance by
3135597ce172SPaul Burton	  saying N here.
3136597ce172SPaul Burton
313706e2e882SPaul Burton	  Although binutils currently supports use of this flag the details
313806e2e882SPaul Burton	  concerning its effect upon the O32 ABI in userland are still being
313918ff14c8SColin Ian King	  worked on. In order to avoid userland becoming dependent upon current
314006e2e882SPaul Burton	  behaviour before the details have been finalised, this option should
314106e2e882SPaul Burton	  be considered experimental and only enabled by those working upon
314206e2e882SPaul Burton	  said details.
314306e2e882SPaul Burton
314406e2e882SPaul Burton	  If unsure, say N.
3145597ce172SPaul Burton
3146f2ffa5abSDezhong Diaoconfig USE_OF
31470b3e06fdSJonas Gorski	bool
3148f2ffa5abSDezhong Diao	select OF
3149e6ce1324SStephen Neuendorffer	select OF_EARLY_FLATTREE
3150abd2363fSGrant Likely	select IRQ_DOMAIN
3151f2ffa5abSDezhong Diao
31522fe8ea39SDengcheng Zhuconfig UHI_BOOT
31532fe8ea39SDengcheng Zhu	bool
31542fe8ea39SDengcheng Zhu
31557fafb068SAndrew Brestickerconfig BUILTIN_DTB
31567fafb068SAndrew Bresticker	bool
31577fafb068SAndrew Bresticker
31581da8f179SJonas Gorskichoice
31595b24d52cSJonas Gorski	prompt "Kernel appended dtb support" if USE_OF
31601da8f179SJonas Gorski	default MIPS_NO_APPENDED_DTB
31611da8f179SJonas Gorski
31621da8f179SJonas Gorski	config MIPS_NO_APPENDED_DTB
31631da8f179SJonas Gorski		bool "None"
31641da8f179SJonas Gorski		help
31651da8f179SJonas Gorski		  Do not enable appended dtb support.
31661da8f179SJonas Gorski
316787db537dSAaro Koskinen	config MIPS_ELF_APPENDED_DTB
316887db537dSAaro Koskinen		bool "vmlinux"
316987db537dSAaro Koskinen		help
317087db537dSAaro Koskinen		  With this option, the boot code will look for a device tree binary
317187db537dSAaro Koskinen		  DTB) included in the vmlinux ELF section .appended_dtb. By default
317287db537dSAaro Koskinen		  it is empty and the DTB can be appended using binutils command
317387db537dSAaro Koskinen		  objcopy:
317487db537dSAaro Koskinen
317587db537dSAaro Koskinen		    objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
317687db537dSAaro Koskinen
317718ff14c8SColin Ian King		  This is meant as a backward compatibility convenience for those
317887db537dSAaro Koskinen		  systems with a bootloader that can't be upgraded to accommodate
317987db537dSAaro Koskinen		  the documented boot protocol using a device tree.
318087db537dSAaro Koskinen
31811da8f179SJonas Gorski	config MIPS_RAW_APPENDED_DTB
3182b8f54f2cSJonas Gorski		bool "vmlinux.bin or vmlinuz.bin"
31831da8f179SJonas Gorski		help
31841da8f179SJonas Gorski		  With this option, the boot code will look for a device tree binary
3185b8f54f2cSJonas Gorski		  DTB) appended to raw vmlinux.bin or vmlinuz.bin.
31861da8f179SJonas Gorski		  (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
31871da8f179SJonas Gorski
31881da8f179SJonas Gorski		  This is meant as a backward compatibility convenience for those
31891da8f179SJonas Gorski		  systems with a bootloader that can't be upgraded to accommodate
31901da8f179SJonas Gorski		  the documented boot protocol using a device tree.
31911da8f179SJonas Gorski
31921da8f179SJonas Gorski		  Beware that there is very little in terms of protection against
31931da8f179SJonas Gorski		  this option being confused by leftover garbage in memory that might
31941da8f179SJonas Gorski		  look like a DTB header after a reboot if no actual DTB is appended
31951da8f179SJonas Gorski		  to vmlinux.bin.  Do not leave this option active in a production kernel
31961da8f179SJonas Gorski		  if you don't intend to always append a DTB.
31971da8f179SJonas Gorskiendchoice
31981da8f179SJonas Gorski
31992024972eSJonas Gorskichoice
32002024972eSJonas Gorski	prompt "Kernel command line type" if !CMDLINE_OVERRIDE
32012bcef9b4SJonas Gorski	default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
320287fcfa7bSJiaxun Yang					 !MACH_LOONGSON64 && !MIPS_MALTA && \
32032bcef9b4SJonas Gorski					 !CAVIUM_OCTEON_SOC
32042024972eSJonas Gorski	default MIPS_CMDLINE_FROM_BOOTLOADER
32052024972eSJonas Gorski
32062024972eSJonas Gorski	config MIPS_CMDLINE_FROM_DTB
32072024972eSJonas Gorski		depends on USE_OF
32082024972eSJonas Gorski		bool "Dtb kernel arguments if available"
32092024972eSJonas Gorski
32102024972eSJonas Gorski	config MIPS_CMDLINE_DTB_EXTEND
32112024972eSJonas Gorski		depends on USE_OF
32122024972eSJonas Gorski		bool "Extend dtb kernel arguments with bootloader arguments"
32132024972eSJonas Gorski
32142024972eSJonas Gorski	config MIPS_CMDLINE_FROM_BOOTLOADER
32152024972eSJonas Gorski		bool "Bootloader kernel arguments if available"
3216ed47e153SRabin Vincent
3217ed47e153SRabin Vincent	config MIPS_CMDLINE_BUILTIN_EXTEND
3218ed47e153SRabin Vincent		depends on CMDLINE_BOOL
3219ed47e153SRabin Vincent		bool "Extend builtin kernel arguments with bootloader arguments"
32202024972eSJonas Gorskiendchoice
32212024972eSJonas Gorski
32225e83d430SRalf Baechleendmenu
32235e83d430SRalf Baechle
32241df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT
32251df0f0ffSAtsushi Nemoto	bool
32261df0f0ffSAtsushi Nemoto	default y
32271df0f0ffSAtsushi Nemoto
32281df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT
32291df0f0ffSAtsushi Nemoto	bool
32301df0f0ffSAtsushi Nemoto	default y
32311df0f0ffSAtsushi Nemoto
3232a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS
3233a728ab52SKirill A. Shutemov	int
32343377e227SAlex Belits	default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
3235a728ab52SKirill A. Shutemov	default 3 if 64BIT && !PAGE_SIZE_64KB
3236a728ab52SKirill A. Shutemov	default 2
3237a728ab52SKirill A. Shutemov
32386c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET
32396c359eb1SPaul Burton	bool
32406c359eb1SPaul Burton
32411da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
32421da177e4SLinus Torvalds
3243c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC
32442eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
3245c5611df9SPaul Burton	bool
3246c5611df9SPaul Burton
3247c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY
3248c5611df9SPaul Burton	def_bool !PCI_DRIVERS_GENERIC
3249c5611df9SPaul Burton	select NO_GENERIC_PCI_IOPORT_MAP
32502eac9c2dSChristoph Hellwig	select PCI_DOMAINS if PCI
32511da177e4SLinus Torvalds
32521da177e4SLinus Torvalds#
32531da177e4SLinus Torvalds# ISA support is now enabled via select.  Too many systems still have the one
32541da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect
32551da177e4SLinus Torvalds# users to choose the right thing ...
32561da177e4SLinus Torvalds#
32571da177e4SLinus Torvaldsconfig ISA
32581da177e4SLinus Torvalds	bool
32591da177e4SLinus Torvalds
32601da177e4SLinus Torvaldsconfig TC
32611da177e4SLinus Torvalds	bool "TURBOchannel support"
32621da177e4SLinus Torvalds	depends on MACH_DECSTATION
32631da177e4SLinus Torvalds	help
326450a23e6eSJustin P. Mattock	  TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
326550a23e6eSJustin P. Mattock	  processors.  TURBOchannel programming specifications are available
326650a23e6eSJustin P. Mattock	  at:
326750a23e6eSJustin P. Mattock	  <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
326850a23e6eSJustin P. Mattock	  and:
326950a23e6eSJustin P. Mattock	  <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
327050a23e6eSJustin P. Mattock	  Linux driver support status is documented at:
327150a23e6eSJustin P. Mattock	  <http://www.linux-mips.org/wiki/DECstation>
32721da177e4SLinus Torvalds
32731da177e4SLinus Torvaldsconfig MMU
32741da177e4SLinus Torvalds	bool
32751da177e4SLinus Torvalds	default y
32761da177e4SLinus Torvalds
3277109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN
3278109c32ffSMatt Redfearn	default 12 if 64BIT
3279109c32ffSMatt Redfearn	default 8
3280109c32ffSMatt Redfearn
3281109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX
3282109c32ffSMatt Redfearn	default 18 if 64BIT
3283109c32ffSMatt Redfearn	default 15
3284109c32ffSMatt Redfearn
3285109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN
3286109c32ffSMatt Redfearn	default 8
3287109c32ffSMatt Redfearn
3288109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX
3289109c32ffSMatt Redfearn	default 15
3290109c32ffSMatt Redfearn
3291d865bea4SRalf Baechleconfig I8253
3292d865bea4SRalf Baechle	bool
3293798778b8SRussell King	select CLKSRC_I8253
32942d02612fSThomas Gleixner	select CLKEVT_I8253
32959726b43aSWu Zhangjin	select MIPS_EXTERNAL_TIMER
3296d865bea4SRalf Baechle
3297e05eb3f8SRalf Baechleconfig ZONE_DMA
3298e05eb3f8SRalf Baechle	bool
3299e05eb3f8SRalf Baechle
3300cce335aeSRalf Baechleconfig ZONE_DMA32
3301cce335aeSRalf Baechle	bool
3302cce335aeSRalf Baechle
33031da177e4SLinus Torvaldsendmenu
33041da177e4SLinus Torvalds
33051da177e4SLinus Torvaldsconfig TRAD_SIGNALS
33061da177e4SLinus Torvalds	bool
33071da177e4SLinus Torvalds
33081da177e4SLinus Torvaldsconfig MIPS32_COMPAT
330978aaf956SRalf Baechle	bool
33101da177e4SLinus Torvalds
33111da177e4SLinus Torvaldsconfig COMPAT
33121da177e4SLinus Torvalds	bool
33131da177e4SLinus Torvalds
331405e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT
331505e43966SAtsushi Nemoto	bool
331605e43966SAtsushi Nemoto
33171da177e4SLinus Torvaldsconfig MIPS32_O32
33181da177e4SLinus Torvalds	bool "Kernel support for o32 binaries"
331978aaf956SRalf Baechle	depends on 64BIT
332078aaf956SRalf Baechle	select ARCH_WANT_OLD_COMPAT_IPC
332178aaf956SRalf Baechle	select COMPAT
332278aaf956SRalf Baechle	select MIPS32_COMPAT
332378aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
33241da177e4SLinus Torvalds	help
33251da177e4SLinus Torvalds	  Select this option if you want to run o32 binaries.  These are pure
33261da177e4SLinus Torvalds	  32-bit binaries as used by the 32-bit Linux/MIPS port.  Most of
33271da177e4SLinus Torvalds	  existing binaries are in this format.
33281da177e4SLinus Torvalds
33291da177e4SLinus Torvalds	  If unsure, say Y.
33301da177e4SLinus Torvalds
33311da177e4SLinus Torvaldsconfig MIPS32_N32
33321da177e4SLinus Torvalds	bool "Kernel support for n32 binaries"
3333c22eacfeSRalf Baechle	depends on 64BIT
33345a9372f7SArnd Bergmann	select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
333578aaf956SRalf Baechle	select COMPAT
333678aaf956SRalf Baechle	select MIPS32_COMPAT
333778aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
33381da177e4SLinus Torvalds	help
33391da177e4SLinus Torvalds	  Select this option if you want to run n32 binaries.  These are
33401da177e4SLinus Torvalds	  64-bit binaries using 32-bit quantities for addressing and certain
33411da177e4SLinus Torvalds	  data that would normally be 64-bit.  They are used in special
33421da177e4SLinus Torvalds	  cases.
33431da177e4SLinus Torvalds
33441da177e4SLinus Torvalds	  If unsure, say N.
33451da177e4SLinus Torvalds
33461da177e4SLinus Torvaldsconfig BINFMT_ELF32
33471da177e4SLinus Torvalds	bool
33481da177e4SLinus Torvalds	default y if MIPS32_O32 || MIPS32_N32
3349f43edca7SRalf Baechle	select ELFCORE
33501da177e4SLinus Torvalds
33512116245eSRalf Baechlemenu "Power management options"
3352952fa954SRodolfo Giometti
3353363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE
3354363c55caSWu Zhangjin	def_bool y
33553f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3356363c55caSWu Zhangjin
3357f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
3358f4cb5700SJohannes Berg	def_bool y
33593f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3360f4cb5700SJohannes Berg
33612116245eSRalf Baechlesource "kernel/power/Kconfig"
3362952fa954SRodolfo Giometti
33631da177e4SLinus Torvaldsendmenu
33641da177e4SLinus Torvalds
33657a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER
33667a998935SViresh Kumar	bool
33677a998935SViresh Kumar
33687a998935SViresh Kumarmenu "CPU Power Management"
3369c095ebafSPaul Burton
3370c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
33717a998935SViresh Kumarsource "drivers/cpufreq/Kconfig"
33727a998935SViresh Kumarendif
33739726b43aSWu Zhangjin
3374c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig"
3375c095ebafSPaul Burton
3376c095ebafSPaul Burtonendmenu
3377c095ebafSPaul Burton
337898cdee0eSRalf Baechlesource "drivers/firmware/Kconfig"
337998cdee0eSRalf Baechle
33802235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig"
3381e91946d6SNathan Chancellor
3382e91946d6SNathan Chancellorsource "arch/mips/vdso/Kconfig"
3383