xref: /linux/arch/m68k/coldfire/m54xx.c (revision 762f99f4f3cb41a775b5157dd761217beba65873)
1b2441318SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
2f86b9e03SGreg Ungerer /***************************************************************************/
3f86b9e03SGreg Ungerer 
4f86b9e03SGreg Ungerer /*
5ece9ae65SGreg Ungerer  *	m54xx.c  -- platform support for ColdFire 54xx based boards
6f86b9e03SGreg Ungerer  *
7f86b9e03SGreg Ungerer  *	Copyright (C) 2010, Philippe De Muyter <phdm@macqel.be>
8f86b9e03SGreg Ungerer  */
9f86b9e03SGreg Ungerer 
10f86b9e03SGreg Ungerer /***************************************************************************/
11f86b9e03SGreg Ungerer 
12*63aadb77SArnd Bergmann #include <linux/clkdev.h>
13f86b9e03SGreg Ungerer #include <linux/kernel.h>
14f86b9e03SGreg Ungerer #include <linux/param.h>
15f86b9e03SGreg Ungerer #include <linux/init.h>
16f86b9e03SGreg Ungerer #include <linux/interrupt.h>
17f86b9e03SGreg Ungerer #include <linux/io.h>
18f86b9e03SGreg Ungerer #include <linux/mm.h>
19f86b9e03SGreg Ungerer #include <linux/clk.h>
2057c8a661SMike Rapoport #include <linux/memblock.h>
21f86b9e03SGreg Ungerer #include <asm/pgalloc.h>
22f86b9e03SGreg Ungerer #include <asm/machdep.h>
23f86b9e03SGreg Ungerer #include <asm/coldfire.h>
24f86b9e03SGreg Ungerer #include <asm/m54xxsim.h>
25f86b9e03SGreg Ungerer #include <asm/mcfuart.h>
26f86b9e03SGreg Ungerer #include <asm/mcfclk.h>
27f86b9e03SGreg Ungerer #include <asm/m54xxgpt.h>
28f86b9e03SGreg Ungerer #ifdef CONFIG_MMU
29f86b9e03SGreg Ungerer #include <asm/mmu_context.h>
30f86b9e03SGreg Ungerer #endif
31f86b9e03SGreg Ungerer 
32f86b9e03SGreg Ungerer /***************************************************************************/
33f86b9e03SGreg Ungerer 
34f86b9e03SGreg Ungerer DEFINE_CLK(pll, "pll.0", MCF_CLK);
35f86b9e03SGreg Ungerer DEFINE_CLK(sys, "sys.0", MCF_BUSCLK);
36f86b9e03SGreg Ungerer 
37*63aadb77SArnd Bergmann static struct clk_lookup m54xx_clk_lookup[] = {
38*63aadb77SArnd Bergmann 	CLKDEV_INIT(NULL, "pll.0", &clk_pll),
39*63aadb77SArnd Bergmann 	CLKDEV_INIT(NULL, "sys.0", &clk_sys),
40*63aadb77SArnd Bergmann 	CLKDEV_INIT("mcfslt.0", NULL, &clk_sys),
41*63aadb77SArnd Bergmann 	CLKDEV_INIT("mcfslt.1", NULL, &clk_sys),
42*63aadb77SArnd Bergmann 	CLKDEV_INIT("mcfuart.0", NULL, &clk_sys),
43*63aadb77SArnd Bergmann 	CLKDEV_INIT("mcfuart.1", NULL, &clk_sys),
44*63aadb77SArnd Bergmann 	CLKDEV_INIT("mcfuart.2", NULL, &clk_sys),
45*63aadb77SArnd Bergmann 	CLKDEV_INIT("mcfuart.3", NULL, &clk_sys),
46*63aadb77SArnd Bergmann 	CLKDEV_INIT("imx1-i2c.0", NULL, &clk_sys),
47f86b9e03SGreg Ungerer };
48f86b9e03SGreg Ungerer 
49f86b9e03SGreg Ungerer /***************************************************************************/
50f86b9e03SGreg Ungerer 
m54xx_uarts_init(void)51f86b9e03SGreg Ungerer static void __init m54xx_uarts_init(void)
52f86b9e03SGreg Ungerer {
53f86b9e03SGreg Ungerer 	/* enable io pins */
54f86b9e03SGreg Ungerer 	__raw_writeb(MCF_PAR_PSC_TXD | MCF_PAR_PSC_RXD, MCFGPIO_PAR_PSC0);
55f86b9e03SGreg Ungerer 	__raw_writeb(MCF_PAR_PSC_TXD | MCF_PAR_PSC_RXD | MCF_PAR_PSC_RTS_RTS,
56f86b9e03SGreg Ungerer 		MCFGPIO_PAR_PSC1);
57f86b9e03SGreg Ungerer 	__raw_writeb(MCF_PAR_PSC_TXD | MCF_PAR_PSC_RXD | MCF_PAR_PSC_RTS_RTS |
58f86b9e03SGreg Ungerer 		MCF_PAR_PSC_CTS_CTS, MCFGPIO_PAR_PSC2);
59f86b9e03SGreg Ungerer 	__raw_writeb(MCF_PAR_PSC_TXD | MCF_PAR_PSC_RXD, MCFGPIO_PAR_PSC3);
60f86b9e03SGreg Ungerer }
61f86b9e03SGreg Ungerer 
62f86b9e03SGreg Ungerer /***************************************************************************/
63f86b9e03SGreg Ungerer 
m54xx_i2c_init(void)642d24b532SSteven King static void __init m54xx_i2c_init(void)
652d24b532SSteven King {
662d24b532SSteven King #if IS_ENABLED(CONFIG_I2C_IMX)
672d24b532SSteven King 	u32 r;
682d24b532SSteven King 
692d24b532SSteven King 	/* set the fec/i2c/irq pin assignment register for i2c */
702d24b532SSteven King 	r = readl(MCF_PAR_FECI2CIRQ);
712d24b532SSteven King 	r |= MCF_PAR_FECI2CIRQ_SDA | MCF_PAR_FECI2CIRQ_SCL;
722d24b532SSteven King 	writel(r, MCF_PAR_FECI2CIRQ);
732d24b532SSteven King #endif /* IS_ENABLED(CONFIG_I2C_IMX) */
742d24b532SSteven King }
752d24b532SSteven King 
762d24b532SSteven King /***************************************************************************/
772d24b532SSteven King 
mcf54xx_reset(void)78f86b9e03SGreg Ungerer static void mcf54xx_reset(void)
79f86b9e03SGreg Ungerer {
80f86b9e03SGreg Ungerer 	/* disable interrupts and enable the watchdog */
81f86b9e03SGreg Ungerer 	asm("movew #0x2700, %sr\n");
82f86b9e03SGreg Ungerer 	__raw_writel(0, MCF_GPT_GMS0);
83f86b9e03SGreg Ungerer 	__raw_writel(MCF_GPT_GCIR_CNT(1), MCF_GPT_GCIR0);
84f86b9e03SGreg Ungerer 	__raw_writel(MCF_GPT_GMS_WDEN | MCF_GPT_GMS_CE | MCF_GPT_GMS_TMS(4),
85f86b9e03SGreg Ungerer 		MCF_GPT_GMS0);
86f86b9e03SGreg Ungerer }
87f86b9e03SGreg Ungerer 
88f86b9e03SGreg Ungerer /***************************************************************************/
89f86b9e03SGreg Ungerer 
config_BSP(char * commandp,int size)90f86b9e03SGreg Ungerer void __init config_BSP(char *commandp, int size)
91f86b9e03SGreg Ungerer {
92f86b9e03SGreg Ungerer 	mach_reset = mcf54xx_reset;
93f86b9e03SGreg Ungerer 	mach_sched_init = hw_timer_init;
94f86b9e03SGreg Ungerer 	m54xx_uarts_init();
952d24b532SSteven King 	m54xx_i2c_init();
96*63aadb77SArnd Bergmann 
97*63aadb77SArnd Bergmann 	clkdev_add_table(m54xx_clk_lookup, ARRAY_SIZE(m54xx_clk_lookup));
98f86b9e03SGreg Ungerer }
99f86b9e03SGreg Ungerer 
100f86b9e03SGreg Ungerer /***************************************************************************/
101