xref: /linux/arch/arm64/boot/dts/ti/k3-j7200-main.dtsi (revision 6b52caf93289a0f0f9980b7d21a5ae376c2afe8e)
1b87c44ddSNishanth Menon// SPDX-License-Identifier: GPL-2.0-only OR MIT
2d361ed88SLokesh Vutla/*
3d361ed88SLokesh Vutla * Device Tree Source for J7200 SoC Family Main Domain peripherals
4d361ed88SLokesh Vutla *
5b87c44ddSNishanth Menon * Copyright (C) 2020-2024 Texas Instruments Incorporated - https://www.ti.com/
6d361ed88SLokesh Vutla */
7d361ed88SLokesh Vutla
84c1b22a9SKishon Vijay Abraham I/ {
94c1b22a9SKishon Vijay Abraham I	serdes_refclk: serdes-refclk {
104c1b22a9SKishon Vijay Abraham I		#clock-cells = <0>;
114c1b22a9SKishon Vijay Abraham I		compatible = "fixed-clock";
124c1b22a9SKishon Vijay Abraham I	};
134c1b22a9SKishon Vijay Abraham I};
144c1b22a9SKishon Vijay Abraham I
15d361ed88SLokesh Vutla&cbass_main {
16d361ed88SLokesh Vutla	msmc_ram: sram@70000000 {
17d361ed88SLokesh Vutla		compatible = "mmio-sram";
18d361ed88SLokesh Vutla		reg = <0x00 0x70000000 0x00 0x100000>;
19d361ed88SLokesh Vutla		#address-cells = <1>;
20d361ed88SLokesh Vutla		#size-cells = <1>;
21d361ed88SLokesh Vutla		ranges = <0x00 0x00 0x70000000 0x100000>;
22d361ed88SLokesh Vutla
23d361ed88SLokesh Vutla		atf-sram@0 {
24d361ed88SLokesh Vutla			reg = <0x00 0x20000>;
25d361ed88SLokesh Vutla		};
26d361ed88SLokesh Vutla	};
27d361ed88SLokesh Vutla
2815092952SRoger Quadros	scm_conf: scm-conf@100000 {
2915092952SRoger Quadros		compatible = "ti,j721e-system-controller", "syscon", "simple-mfd";
3015092952SRoger Quadros		reg = <0x00 0x00100000 0x00 0x1c000>;
3115092952SRoger Quadros		#address-cells = <1>;
3215092952SRoger Quadros		#size-cells = <1>;
3315092952SRoger Quadros		ranges = <0x00 0x00 0x00100000 0x1c000>;
3415092952SRoger Quadros
354d398490SKishon Vijay Abraham I		serdes_ln_ctrl: mux-controller@4080 {
3680d835deSAndrew Davis			compatible = "reg-mux";
3780d835deSAndrew Davis			reg = <0x4080 0x20>;
3815092952SRoger Quadros			#mux-control-cells = <1>;
3980d835deSAndrew Davis			mux-reg-masks = <0x0 0x3>, <0x4 0x3>, /* SERDES0 lane0/1 select */
4080d835deSAndrew Davis					<0x8 0x3>, <0xc 0x3>; /* SERDES0 lane2/3 select */
4115092952SRoger Quadros		};
429a09e6e9SRoger Quadros
43d3bac980SSiddharth Vadapalli		cpsw0_phy_gmii_sel: phy@4044 {
44d3bac980SSiddharth Vadapalli			compatible = "ti,j7200-cpsw5g-phy-gmii-sel";
45d3bac980SSiddharth Vadapalli			ti,qsgmii-main-ports = <1>;
46d3bac980SSiddharth Vadapalli			reg = <0x4044 0x10>;
47d3bac980SSiddharth Vadapalli			#phy-cells = <1>;
48d3bac980SSiddharth Vadapalli		};
49d3bac980SSiddharth Vadapalli
509a09e6e9SRoger Quadros		usb_serdes_mux: mux-controller@4000 {
51*6b52caf9SAndrew Davis			compatible = "reg-mux";
52*6b52caf9SAndrew Davis			reg = <0x4000 0x4>;
539a09e6e9SRoger Quadros			#mux-control-cells = <1>;
54*6b52caf9SAndrew Davis			mux-reg-masks = <0x0 0x8000000>; /* USB0 to SERDES0 lane 1/3 mux */
559a09e6e9SRoger Quadros		};
5615092952SRoger Quadros	};
5715092952SRoger Quadros
58d361ed88SLokesh Vutla	gic500: interrupt-controller@1800000 {
59d361ed88SLokesh Vutla		compatible = "arm,gic-v3";
60d361ed88SLokesh Vutla		#address-cells = <2>;
61d361ed88SLokesh Vutla		#size-cells = <2>;
62d361ed88SLokesh Vutla		ranges;
63d361ed88SLokesh Vutla		#interrupt-cells = <3>;
64d361ed88SLokesh Vutla		interrupt-controller;
65d361ed88SLokesh Vutla		reg = <0x00 0x01800000 0x00 0x10000>,	/* GICD */
661a307cc2SNishanth Menon		      <0x00 0x01900000 0x00 0x100000>,	/* GICR */
671a307cc2SNishanth Menon		      <0x00 0x6f000000 0x00 0x2000>,	/* GICC */
681a307cc2SNishanth Menon		      <0x00 0x6f010000 0x00 0x1000>,	/* GICH */
691a307cc2SNishanth Menon		      <0x00 0x6f020000 0x00 0x2000>;	/* GICV */
70d361ed88SLokesh Vutla
71d361ed88SLokesh Vutla		/* vcpumntirq: virtual CPU interface maintenance interrupt */
72d361ed88SLokesh Vutla		interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
73d361ed88SLokesh Vutla
74d361ed88SLokesh Vutla		gic_its: msi-controller@1820000 {
75d361ed88SLokesh Vutla			compatible = "arm,gic-v3-its";
76d361ed88SLokesh Vutla			reg = <0x00 0x01820000 0x00 0x10000>;
77d361ed88SLokesh Vutla			socionext,synquacer-pre-its = <0x1000000 0x400000>;
78d361ed88SLokesh Vutla			msi-controller;
79d361ed88SLokesh Vutla			#msi-cells = <1>;
80d361ed88SLokesh Vutla		};
81d361ed88SLokesh Vutla	};
82d361ed88SLokesh Vutla
83cab12badSNishanth Menon	main_gpio_intr: interrupt-controller@a00000 {
84d361ed88SLokesh Vutla		compatible = "ti,sci-intr";
85cab12badSNishanth Menon		reg = <0x00 0x00a00000 0x00 0x800>;
86d361ed88SLokesh Vutla		ti,intr-trigger-type = <1>;
87d361ed88SLokesh Vutla		interrupt-controller;
88d361ed88SLokesh Vutla		interrupt-parent = <&gic500>;
89d361ed88SLokesh Vutla		#interrupt-cells = <1>;
90d361ed88SLokesh Vutla		ti,sci = <&dmsc>;
91d361ed88SLokesh Vutla		ti,sci-dev-id = <131>;
92d361ed88SLokesh Vutla		ti,interrupt-ranges = <8 392 56>;
93d361ed88SLokesh Vutla	};
94d361ed88SLokesh Vutla
95d361ed88SLokesh Vutla	main_navss: bus@30000000 {
966507bfa7SVignesh Raghavendra		compatible = "simple-bus";
97d361ed88SLokesh Vutla		#address-cells = <2>;
98d361ed88SLokesh Vutla		#size-cells = <2>;
99d361ed88SLokesh Vutla		ranges = <0x00 0x30000000 0x00 0x30000000 0x00 0x0c400000>;
100d361ed88SLokesh Vutla		ti,sci-dev-id = <199>;
10152ae30f5SVignesh Raghavendra		dma-coherent;
10252ae30f5SVignesh Raghavendra		dma-ranges;
103d361ed88SLokesh Vutla
104cab12badSNishanth Menon		main_navss_intr: interrupt-controller@310e0000 {
105d361ed88SLokesh Vutla			compatible = "ti,sci-intr";
106cab12badSNishanth Menon			reg = <0x00 0x310e0000 0x00 0x4000>;
107d361ed88SLokesh Vutla			ti,intr-trigger-type = <4>;
108d361ed88SLokesh Vutla			interrupt-controller;
109d361ed88SLokesh Vutla			interrupt-parent = <&gic500>;
110d361ed88SLokesh Vutla			#interrupt-cells = <1>;
111d361ed88SLokesh Vutla			ti,sci = <&dmsc>;
112d361ed88SLokesh Vutla			ti,sci-dev-id = <213>;
113d361ed88SLokesh Vutla			ti,interrupt-ranges = <0 64 64>,
114d361ed88SLokesh Vutla					      <64 448 64>,
115d361ed88SLokesh Vutla					      <128 672 64>;
116d361ed88SLokesh Vutla		};
117d361ed88SLokesh Vutla
118d361ed88SLokesh Vutla		main_udmass_inta: msi-controller@33d00000 {
119d361ed88SLokesh Vutla			compatible = "ti,sci-inta";
120d361ed88SLokesh Vutla			reg = <0x00 0x33d00000 0x00 0x100000>;
121d361ed88SLokesh Vutla			interrupt-controller;
122d361ed88SLokesh Vutla			#interrupt-cells = <0>;
123d361ed88SLokesh Vutla			interrupt-parent = <&main_navss_intr>;
124d361ed88SLokesh Vutla			msi-controller;
125d361ed88SLokesh Vutla			ti,sci = <&dmsc>;
126d361ed88SLokesh Vutla			ti,sci-dev-id = <209>;
127d361ed88SLokesh Vutla			ti,interrupt-ranges = <0 0 256>;
128d361ed88SLokesh Vutla		};
129d361ed88SLokesh Vutla
130d361ed88SLokesh Vutla		secure_proxy_main: mailbox@32c00000 {
131d361ed88SLokesh Vutla			compatible = "ti,am654-secure-proxy";
132d361ed88SLokesh Vutla			#mbox-cells = <1>;
133d361ed88SLokesh Vutla			reg-names = "target_data", "rt", "scfg";
134d361ed88SLokesh Vutla			reg = <0x00 0x32c00000 0x00 0x100000>,
135d361ed88SLokesh Vutla			      <0x00 0x32400000 0x00 0x100000>,
136d361ed88SLokesh Vutla			      <0x00 0x32800000 0x00 0x100000>;
137d361ed88SLokesh Vutla			interrupt-names = "rx_011";
138d361ed88SLokesh Vutla			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
139d361ed88SLokesh Vutla		};
14046374264SPeter Ujfalusi
1411d7a01c4SSuman Anna		hwspinlock: spinlock@30e00000 {
1421d7a01c4SSuman Anna			compatible = "ti,am654-hwspinlock";
1431d7a01c4SSuman Anna			reg = <0x00 0x30e00000 0x00 0x1000>;
1441d7a01c4SSuman Anna			#hwlock-cells = <1>;
1451d7a01c4SSuman Anna		};
1461d7a01c4SSuman Anna
147d15d1cfbSSuman Anna		mailbox0_cluster0: mailbox@31f80000 {
148d15d1cfbSSuman Anna			compatible = "ti,am654-mailbox";
149d15d1cfbSSuman Anna			reg = <0x00 0x31f80000 0x00 0x200>;
150d15d1cfbSSuman Anna			#mbox-cells = <1>;
151d15d1cfbSSuman Anna			ti,mbox-num-users = <4>;
152d15d1cfbSSuman Anna			ti,mbox-num-fifos = <16>;
153d15d1cfbSSuman Anna			interrupt-parent = <&main_navss_intr>;
15474f0f58dSAndrew Davis			status = "disabled";
155d15d1cfbSSuman Anna		};
156d15d1cfbSSuman Anna
157d15d1cfbSSuman Anna		mailbox0_cluster1: mailbox@31f81000 {
158d15d1cfbSSuman Anna			compatible = "ti,am654-mailbox";
159d15d1cfbSSuman Anna			reg = <0x00 0x31f81000 0x00 0x200>;
160d15d1cfbSSuman Anna			#mbox-cells = <1>;
161d15d1cfbSSuman Anna			ti,mbox-num-users = <4>;
162d15d1cfbSSuman Anna			ti,mbox-num-fifos = <16>;
163d15d1cfbSSuman Anna			interrupt-parent = <&main_navss_intr>;
16474f0f58dSAndrew Davis			status = "disabled";
165d15d1cfbSSuman Anna		};
166d15d1cfbSSuman Anna
167d15d1cfbSSuman Anna		mailbox0_cluster2: mailbox@31f82000 {
168d15d1cfbSSuman Anna			compatible = "ti,am654-mailbox";
169d15d1cfbSSuman Anna			reg = <0x00 0x31f82000 0x00 0x200>;
170d15d1cfbSSuman Anna			#mbox-cells = <1>;
171d15d1cfbSSuman Anna			ti,mbox-num-users = <4>;
172d15d1cfbSSuman Anna			ti,mbox-num-fifos = <16>;
173d15d1cfbSSuman Anna			interrupt-parent = <&main_navss_intr>;
17474f0f58dSAndrew Davis			status = "disabled";
175d15d1cfbSSuman Anna		};
176d15d1cfbSSuman Anna
177d15d1cfbSSuman Anna		mailbox0_cluster3: mailbox@31f83000 {
178d15d1cfbSSuman Anna			compatible = "ti,am654-mailbox";
179d15d1cfbSSuman Anna			reg = <0x00 0x31f83000 0x00 0x200>;
180d15d1cfbSSuman Anna			#mbox-cells = <1>;
181d15d1cfbSSuman Anna			ti,mbox-num-users = <4>;
182d15d1cfbSSuman Anna			ti,mbox-num-fifos = <16>;
183d15d1cfbSSuman Anna			interrupt-parent = <&main_navss_intr>;
18474f0f58dSAndrew Davis			status = "disabled";
185d15d1cfbSSuman Anna		};
186d15d1cfbSSuman Anna
187d15d1cfbSSuman Anna		mailbox0_cluster4: mailbox@31f84000 {
188d15d1cfbSSuman Anna			compatible = "ti,am654-mailbox";
189d15d1cfbSSuman Anna			reg = <0x00 0x31f84000 0x00 0x200>;
190d15d1cfbSSuman Anna			#mbox-cells = <1>;
191d15d1cfbSSuman Anna			ti,mbox-num-users = <4>;
192d15d1cfbSSuman Anna			ti,mbox-num-fifos = <16>;
193d15d1cfbSSuman Anna			interrupt-parent = <&main_navss_intr>;
19474f0f58dSAndrew Davis			status = "disabled";
195d15d1cfbSSuman Anna		};
196d15d1cfbSSuman Anna
197d15d1cfbSSuman Anna		mailbox0_cluster5: mailbox@31f85000 {
198d15d1cfbSSuman Anna			compatible = "ti,am654-mailbox";
199d15d1cfbSSuman Anna			reg = <0x00 0x31f85000 0x00 0x200>;
200d15d1cfbSSuman Anna			#mbox-cells = <1>;
201d15d1cfbSSuman Anna			ti,mbox-num-users = <4>;
202d15d1cfbSSuman Anna			ti,mbox-num-fifos = <16>;
203d15d1cfbSSuman Anna			interrupt-parent = <&main_navss_intr>;
20474f0f58dSAndrew Davis			status = "disabled";
205d15d1cfbSSuman Anna		};
206d15d1cfbSSuman Anna
207d15d1cfbSSuman Anna		mailbox0_cluster6: mailbox@31f86000 {
208d15d1cfbSSuman Anna			compatible = "ti,am654-mailbox";
209d15d1cfbSSuman Anna			reg = <0x00 0x31f86000 0x00 0x200>;
210d15d1cfbSSuman Anna			#mbox-cells = <1>;
211d15d1cfbSSuman Anna			ti,mbox-num-users = <4>;
212d15d1cfbSSuman Anna			ti,mbox-num-fifos = <16>;
213d15d1cfbSSuman Anna			interrupt-parent = <&main_navss_intr>;
21474f0f58dSAndrew Davis			status = "disabled";
215d15d1cfbSSuman Anna		};
216d15d1cfbSSuman Anna
217d15d1cfbSSuman Anna		mailbox0_cluster7: mailbox@31f87000 {
218d15d1cfbSSuman Anna			compatible = "ti,am654-mailbox";
219d15d1cfbSSuman Anna			reg = <0x00 0x31f87000 0x00 0x200>;
220d15d1cfbSSuman Anna			#mbox-cells = <1>;
221d15d1cfbSSuman Anna			ti,mbox-num-users = <4>;
222d15d1cfbSSuman Anna			ti,mbox-num-fifos = <16>;
223d15d1cfbSSuman Anna			interrupt-parent = <&main_navss_intr>;
22474f0f58dSAndrew Davis			status = "disabled";
225d15d1cfbSSuman Anna		};
226d15d1cfbSSuman Anna
227d15d1cfbSSuman Anna		mailbox0_cluster8: mailbox@31f88000 {
228d15d1cfbSSuman Anna			compatible = "ti,am654-mailbox";
229d15d1cfbSSuman Anna			reg = <0x00 0x31f88000 0x00 0x200>;
230d15d1cfbSSuman Anna			#mbox-cells = <1>;
231d15d1cfbSSuman Anna			ti,mbox-num-users = <4>;
232d15d1cfbSSuman Anna			ti,mbox-num-fifos = <16>;
233d15d1cfbSSuman Anna			interrupt-parent = <&main_navss_intr>;
23474f0f58dSAndrew Davis			status = "disabled";
235d15d1cfbSSuman Anna		};
236d15d1cfbSSuman Anna
237d15d1cfbSSuman Anna		mailbox0_cluster9: mailbox@31f89000 {
238d15d1cfbSSuman Anna			compatible = "ti,am654-mailbox";
239d15d1cfbSSuman Anna			reg = <0x00 0x31f89000 0x00 0x200>;
240d15d1cfbSSuman Anna			#mbox-cells = <1>;
241d15d1cfbSSuman Anna			ti,mbox-num-users = <4>;
242d15d1cfbSSuman Anna			ti,mbox-num-fifos = <16>;
243d15d1cfbSSuman Anna			interrupt-parent = <&main_navss_intr>;
24474f0f58dSAndrew Davis			status = "disabled";
245d15d1cfbSSuman Anna		};
246d15d1cfbSSuman Anna
247d15d1cfbSSuman Anna		mailbox0_cluster10: mailbox@31f8a000 {
248d15d1cfbSSuman Anna			compatible = "ti,am654-mailbox";
249d15d1cfbSSuman Anna			reg = <0x00 0x31f8a000 0x00 0x200>;
250d15d1cfbSSuman Anna			#mbox-cells = <1>;
251d15d1cfbSSuman Anna			ti,mbox-num-users = <4>;
252d15d1cfbSSuman Anna			ti,mbox-num-fifos = <16>;
253d15d1cfbSSuman Anna			interrupt-parent = <&main_navss_intr>;
25474f0f58dSAndrew Davis			status = "disabled";
255d15d1cfbSSuman Anna		};
256d15d1cfbSSuman Anna
257d15d1cfbSSuman Anna		mailbox0_cluster11: mailbox@31f8b000 {
258d15d1cfbSSuman Anna			compatible = "ti,am654-mailbox";
259d15d1cfbSSuman Anna			reg = <0x00 0x31f8b000 0x00 0x200>;
260d15d1cfbSSuman Anna			#mbox-cells = <1>;
261d15d1cfbSSuman Anna			ti,mbox-num-users = <4>;
262d15d1cfbSSuman Anna			ti,mbox-num-fifos = <16>;
263d15d1cfbSSuman Anna			interrupt-parent = <&main_navss_intr>;
26474f0f58dSAndrew Davis			status = "disabled";
265d15d1cfbSSuman Anna		};
266d15d1cfbSSuman Anna
26746374264SPeter Ujfalusi		main_ringacc: ringacc@3c000000 {
26846374264SPeter Ujfalusi			compatible = "ti,am654-navss-ringacc";
26946374264SPeter Ujfalusi			reg = <0x00 0x3c000000 0x00 0x400000>,
27046374264SPeter Ujfalusi			      <0x00 0x38000000 0x00 0x400000>,
27146374264SPeter Ujfalusi			      <0x00 0x31120000 0x00 0x100>,
272702110c2SVignesh Raghavendra			      <0x00 0x33000000 0x00 0x40000>,
273702110c2SVignesh Raghavendra			      <0x00 0x31080000 0x00 0x40000>;
274702110c2SVignesh Raghavendra			reg-names = "rt", "fifos", "proxy_gcfg", "proxy_target", "cfg";
27546374264SPeter Ujfalusi			ti,num-rings = <1024>;
27646374264SPeter Ujfalusi			ti,sci-rm-range-gp-rings = <0x1>; /* GP ring range */
27746374264SPeter Ujfalusi			ti,sci = <&dmsc>;
27846374264SPeter Ujfalusi			ti,sci-dev-id = <211>;
27946374264SPeter Ujfalusi			msi-parent = <&main_udmass_inta>;
28046374264SPeter Ujfalusi		};
28146374264SPeter Ujfalusi
28246374264SPeter Ujfalusi		main_udmap: dma-controller@31150000 {
28346374264SPeter Ujfalusi			compatible = "ti,j721e-navss-main-udmap";
28446374264SPeter Ujfalusi			reg = <0x00 0x31150000 0x00 0x100>,
28546374264SPeter Ujfalusi			      <0x00 0x34000000 0x00 0x100000>,
2861b62a3cfSManorit Chawdhry			      <0x00 0x35000000 0x00 0x100000>,
2871b62a3cfSManorit Chawdhry			      <0x00 0x30b00000 0x00 0x4000>,
2881b62a3cfSManorit Chawdhry			      <0x00 0x30c00000 0x00 0x4000>,
2891b62a3cfSManorit Chawdhry			      <0x00 0x30d00000 0x00 0x4000>;
2901b62a3cfSManorit Chawdhry			reg-names = "gcfg", "rchanrt", "tchanrt",
2911b62a3cfSManorit Chawdhry				    "tchan", "rchan", "rflow";
29246374264SPeter Ujfalusi			msi-parent = <&main_udmass_inta>;
29346374264SPeter Ujfalusi			#dma-cells = <1>;
29446374264SPeter Ujfalusi
29546374264SPeter Ujfalusi			ti,sci = <&dmsc>;
29646374264SPeter Ujfalusi			ti,sci-dev-id = <212>;
29746374264SPeter Ujfalusi			ti,ringacc = <&main_ringacc>;
29846374264SPeter Ujfalusi
29946374264SPeter Ujfalusi			ti,sci-rm-range-tchan = <0x0d>, /* TX_CHAN */
30046374264SPeter Ujfalusi						<0x0f>, /* TX_HCHAN */
30146374264SPeter Ujfalusi						<0x10>; /* TX_UHCHAN */
30246374264SPeter Ujfalusi			ti,sci-rm-range-rchan = <0x0a>, /* RX_CHAN */
30346374264SPeter Ujfalusi						<0x0b>, /* RX_HCHAN */
30446374264SPeter Ujfalusi						<0x0c>; /* RX_UHCHAN */
30546374264SPeter Ujfalusi			ti,sci-rm-range-rflow = <0x00>; /* GP RFLOW */
30646374264SPeter Ujfalusi		};
307c5d73d8dSGrygorii Strashko
308c5d73d8dSGrygorii Strashko		cpts@310d0000 {
309c5d73d8dSGrygorii Strashko			compatible = "ti,j721e-cpts";
310c5d73d8dSGrygorii Strashko			reg = <0x00 0x310d0000 0x00 0x400>;
311c5d73d8dSGrygorii Strashko			reg-names = "cpts";
312c5d73d8dSGrygorii Strashko			clocks = <&k3_clks 201 1>;
313c5d73d8dSGrygorii Strashko			clock-names = "cpts";
314c5d73d8dSGrygorii Strashko			interrupts-extended = <&main_navss_intr 391>;
315c5d73d8dSGrygorii Strashko			interrupt-names = "cpts";
316c5d73d8dSGrygorii Strashko			ti,cpts-periodic-outputs = <6>;
317c5d73d8dSGrygorii Strashko			ti,cpts-ext-ts-inputs = <8>;
318c5d73d8dSGrygorii Strashko		};
319d361ed88SLokesh Vutla	};
320d361ed88SLokesh Vutla
321d3bac980SSiddharth Vadapalli	cpsw0: ethernet@c000000 {
322d3bac980SSiddharth Vadapalli		compatible = "ti,j7200-cpswxg-nuss";
323d3bac980SSiddharth Vadapalli		#address-cells = <2>;
324d3bac980SSiddharth Vadapalli		#size-cells = <2>;
325d3bac980SSiddharth Vadapalli		reg = <0x00 0xc000000 0x00 0x200000>;
326d3bac980SSiddharth Vadapalli		reg-names = "cpsw_nuss";
327d3bac980SSiddharth Vadapalli		ranges = <0x00 0x00 0x00 0xc000000 0x00 0x200000>;
328d3bac980SSiddharth Vadapalli		clocks = <&k3_clks 19 33>;
329d3bac980SSiddharth Vadapalli		clock-names = "fck";
330d3bac980SSiddharth Vadapalli		power-domains = <&k3_pds 19 TI_SCI_PD_EXCLUSIVE>;
331d3bac980SSiddharth Vadapalli
332d3bac980SSiddharth Vadapalli		dmas = <&main_udmap 0xca00>,
333d3bac980SSiddharth Vadapalli		       <&main_udmap 0xca01>,
334d3bac980SSiddharth Vadapalli		       <&main_udmap 0xca02>,
335d3bac980SSiddharth Vadapalli		       <&main_udmap 0xca03>,
336d3bac980SSiddharth Vadapalli		       <&main_udmap 0xca04>,
337d3bac980SSiddharth Vadapalli		       <&main_udmap 0xca05>,
338d3bac980SSiddharth Vadapalli		       <&main_udmap 0xca06>,
339d3bac980SSiddharth Vadapalli		       <&main_udmap 0xca07>,
340d3bac980SSiddharth Vadapalli		       <&main_udmap 0x4a00>;
341d3bac980SSiddharth Vadapalli		dma-names = "tx0", "tx1", "tx2", "tx3",
342d3bac980SSiddharth Vadapalli			    "tx4", "tx5", "tx6", "tx7",
343d3bac980SSiddharth Vadapalli			    "rx";
344d3bac980SSiddharth Vadapalli
345d3bac980SSiddharth Vadapalli		status = "disabled";
346d3bac980SSiddharth Vadapalli
347d3bac980SSiddharth Vadapalli		ethernet-ports {
348d3bac980SSiddharth Vadapalli			#address-cells = <1>;
349d3bac980SSiddharth Vadapalli			#size-cells = <0>;
350d3bac980SSiddharth Vadapalli			cpsw0_port1: port@1 {
351d3bac980SSiddharth Vadapalli				reg = <1>;
352d3bac980SSiddharth Vadapalli				ti,mac-only;
353d3bac980SSiddharth Vadapalli				label = "port1";
354d3bac980SSiddharth Vadapalli				status = "disabled";
355d3bac980SSiddharth Vadapalli			};
356d3bac980SSiddharth Vadapalli
357d3bac980SSiddharth Vadapalli			cpsw0_port2: port@2 {
358d3bac980SSiddharth Vadapalli				reg = <2>;
359d3bac980SSiddharth Vadapalli				ti,mac-only;
360d3bac980SSiddharth Vadapalli				label = "port2";
361d3bac980SSiddharth Vadapalli				status = "disabled";
362d3bac980SSiddharth Vadapalli			};
363d3bac980SSiddharth Vadapalli
364d3bac980SSiddharth Vadapalli			cpsw0_port3: port@3 {
365d3bac980SSiddharth Vadapalli				reg = <3>;
366d3bac980SSiddharth Vadapalli				ti,mac-only;
367d3bac980SSiddharth Vadapalli				label = "port3";
368d3bac980SSiddharth Vadapalli				status = "disabled";
369d3bac980SSiddharth Vadapalli			};
370d3bac980SSiddharth Vadapalli
371d3bac980SSiddharth Vadapalli			cpsw0_port4: port@4 {
372d3bac980SSiddharth Vadapalli				reg = <4>;
373d3bac980SSiddharth Vadapalli				ti,mac-only;
374d3bac980SSiddharth Vadapalli				label = "port4";
375d3bac980SSiddharth Vadapalli				status = "disabled";
376d3bac980SSiddharth Vadapalli			};
377d3bac980SSiddharth Vadapalli		};
378d3bac980SSiddharth Vadapalli
379d3bac980SSiddharth Vadapalli		cpsw5g_mdio: mdio@f00 {
380d3bac980SSiddharth Vadapalli			compatible = "ti,cpsw-mdio","ti,davinci_mdio";
381d3bac980SSiddharth Vadapalli			reg = <0x00 0xf00 0x00 0x100>;
382d3bac980SSiddharth Vadapalli			#address-cells = <1>;
383d3bac980SSiddharth Vadapalli			#size-cells = <0>;
384d3bac980SSiddharth Vadapalli			clocks = <&k3_clks 19 33>;
385d3bac980SSiddharth Vadapalli			clock-names = "fck";
386d3bac980SSiddharth Vadapalli			bus_freq = <1000000>;
387d3bac980SSiddharth Vadapalli			status = "disabled";
388d3bac980SSiddharth Vadapalli		};
389d3bac980SSiddharth Vadapalli
390d3bac980SSiddharth Vadapalli		cpts@3d000 {
391d3bac980SSiddharth Vadapalli			compatible = "ti,j721e-cpts";
392d3bac980SSiddharth Vadapalli			reg = <0x00 0x3d000 0x00 0x400>;
393d3bac980SSiddharth Vadapalli			clocks = <&k3_clks 19 16>;
394d3bac980SSiddharth Vadapalli			clock-names = "cpts";
395d3bac980SSiddharth Vadapalli			interrupts-extended = <&gic500 GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
396d3bac980SSiddharth Vadapalli			interrupt-names = "cpts";
397d3bac980SSiddharth Vadapalli			ti,cpts-ext-ts-inputs = <4>;
398d3bac980SSiddharth Vadapalli			ti,cpts-periodic-outputs = <2>;
399d3bac980SSiddharth Vadapalli		};
400d3bac980SSiddharth Vadapalli	};
401d3bac980SSiddharth Vadapalli
40203612d38SUdit Kumar	/* TIMERIO pad input CTRLMMR_TIMER*_CTRL registers */
40303612d38SUdit Kumar	main_timerio_input: pinctrl@104200 {
4044eb42afeSThomas Richard		compatible = "ti,j7200-padconf", "pinctrl-single";
40503612d38SUdit Kumar		reg = <0x0 0x104200 0x0 0x50>;
40603612d38SUdit Kumar		#pinctrl-cells = <1>;
40703612d38SUdit Kumar		pinctrl-single,register-width = <32>;
40803612d38SUdit Kumar		pinctrl-single,function-mask = <0x000001ff>;
40903612d38SUdit Kumar	};
41003612d38SUdit Kumar
41103612d38SUdit Kumar	/* TIMERIO pad output CTCTRLMMR_TIMERIO*_CTRL registers */
41203612d38SUdit Kumar	main_timerio_output: pinctrl@104280 {
4134eb42afeSThomas Richard		compatible = "ti,j7200-padconf", "pinctrl-single";
41403612d38SUdit Kumar		reg = <0x0 0x104280 0x0 0x20>;
41503612d38SUdit Kumar		#pinctrl-cells = <1>;
41603612d38SUdit Kumar		pinctrl-single,register-width = <32>;
41703612d38SUdit Kumar		pinctrl-single,function-mask = <0x0000001f>;
41803612d38SUdit Kumar	};
41903612d38SUdit Kumar
420d361ed88SLokesh Vutla	main_pmx0: pinctrl@11c000 {
4214eb42afeSThomas Richard		compatible = "ti,j7200-padconf", "pinctrl-single";
422d361ed88SLokesh Vutla		/* Proxy 0 addressing */
4230d0a0b44SMatt Ranostay		reg = <0x00 0x11c000 0x00 0x10c>;
4240d0a0b44SMatt Ranostay		#pinctrl-cells = <1>;
4250d0a0b44SMatt Ranostay		pinctrl-single,register-width = <32>;
4260d0a0b44SMatt Ranostay		pinctrl-single,function-mask = <0xffffffff>;
4270d0a0b44SMatt Ranostay	};
4280d0a0b44SMatt Ranostay
4290d0a0b44SMatt Ranostay	main_pmx1: pinctrl@11c11c {
4304eb42afeSThomas Richard		compatible = "ti,j7200-padconf", "pinctrl-single";
4310d0a0b44SMatt Ranostay		/* Proxy 0 addressing */
4320d0a0b44SMatt Ranostay		reg = <0x00 0x11c11c 0x00 0xc>;
433d361ed88SLokesh Vutla		#pinctrl-cells = <1>;
434d361ed88SLokesh Vutla		pinctrl-single,register-width = <32>;
435d361ed88SLokesh Vutla		pinctrl-single,function-mask = <0xffffffff>;
436d361ed88SLokesh Vutla	};
437d361ed88SLokesh Vutla
438d361ed88SLokesh Vutla	main_uart0: serial@2800000 {
439d361ed88SLokesh Vutla		compatible = "ti,j721e-uart", "ti,am654-uart";
440d361ed88SLokesh Vutla		reg = <0x00 0x02800000 0x00 0x100>;
441d361ed88SLokesh Vutla		interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>;
442d361ed88SLokesh Vutla		clock-frequency = <48000000>;
443d361ed88SLokesh Vutla		current-speed = <115200>;
444d361ed88SLokesh Vutla		power-domains = <&k3_pds 146 TI_SCI_PD_EXCLUSIVE>;
445d361ed88SLokesh Vutla		clocks = <&k3_clks 146 2>;
446d361ed88SLokesh Vutla		clock-names = "fclk";
447dae322f8SAndrew Davis		status = "disabled";
448d361ed88SLokesh Vutla	};
449d361ed88SLokesh Vutla
450d361ed88SLokesh Vutla	main_uart1: serial@2810000 {
451d361ed88SLokesh Vutla		compatible = "ti,j721e-uart", "ti,am654-uart";
452d361ed88SLokesh Vutla		reg = <0x00 0x02810000 0x00 0x100>;
453d361ed88SLokesh Vutla		interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>;
454d361ed88SLokesh Vutla		clock-frequency = <48000000>;
455d361ed88SLokesh Vutla		current-speed = <115200>;
456d361ed88SLokesh Vutla		power-domains = <&k3_pds 278 TI_SCI_PD_EXCLUSIVE>;
457d361ed88SLokesh Vutla		clocks = <&k3_clks 278 2>;
458d361ed88SLokesh Vutla		clock-names = "fclk";
459dae322f8SAndrew Davis		status = "disabled";
460d361ed88SLokesh Vutla	};
461d361ed88SLokesh Vutla
462d361ed88SLokesh Vutla	main_uart2: serial@2820000 {
463d361ed88SLokesh Vutla		compatible = "ti,j721e-uart", "ti,am654-uart";
464d361ed88SLokesh Vutla		reg = <0x00 0x02820000 0x00 0x100>;
465d361ed88SLokesh Vutla		interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>;
466d361ed88SLokesh Vutla		clock-frequency = <48000000>;
467d361ed88SLokesh Vutla		current-speed = <115200>;
468d361ed88SLokesh Vutla		power-domains = <&k3_pds 279 TI_SCI_PD_EXCLUSIVE>;
469d361ed88SLokesh Vutla		clocks = <&k3_clks 279 2>;
470d361ed88SLokesh Vutla		clock-names = "fclk";
471dae322f8SAndrew Davis		status = "disabled";
472d361ed88SLokesh Vutla	};
473d361ed88SLokesh Vutla
474d361ed88SLokesh Vutla	main_uart3: serial@2830000 {
475d361ed88SLokesh Vutla		compatible = "ti,j721e-uart", "ti,am654-uart";
476d361ed88SLokesh Vutla		reg = <0x00 0x02830000 0x00 0x100>;
477d361ed88SLokesh Vutla		interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>;
478d361ed88SLokesh Vutla		clock-frequency = <48000000>;
479d361ed88SLokesh Vutla		current-speed = <115200>;
480d361ed88SLokesh Vutla		power-domains = <&k3_pds 280 TI_SCI_PD_EXCLUSIVE>;
481d361ed88SLokesh Vutla		clocks = <&k3_clks 280 2>;
482d361ed88SLokesh Vutla		clock-names = "fclk";
483dae322f8SAndrew Davis		status = "disabled";
484d361ed88SLokesh Vutla	};
485d361ed88SLokesh Vutla
486d361ed88SLokesh Vutla	main_uart4: serial@2840000 {
487d361ed88SLokesh Vutla		compatible = "ti,j721e-uart", "ti,am654-uart";
488d361ed88SLokesh Vutla		reg = <0x00 0x02840000 0x00 0x100>;
489d361ed88SLokesh Vutla		interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>;
490d361ed88SLokesh Vutla		clock-frequency = <48000000>;
491d361ed88SLokesh Vutla		current-speed = <115200>;
492d361ed88SLokesh Vutla		power-domains = <&k3_pds 281 TI_SCI_PD_EXCLUSIVE>;
493d361ed88SLokesh Vutla		clocks = <&k3_clks 281 2>;
494d361ed88SLokesh Vutla		clock-names = "fclk";
495dae322f8SAndrew Davis		status = "disabled";
496d361ed88SLokesh Vutla	};
497d361ed88SLokesh Vutla
498d361ed88SLokesh Vutla	main_uart5: serial@2850000 {
499d361ed88SLokesh Vutla		compatible = "ti,j721e-uart", "ti,am654-uart";
500d361ed88SLokesh Vutla		reg = <0x00 0x02850000 0x00 0x100>;
501d361ed88SLokesh Vutla		interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>;
502d361ed88SLokesh Vutla		clock-frequency = <48000000>;
503d361ed88SLokesh Vutla		current-speed = <115200>;
504d361ed88SLokesh Vutla		power-domains = <&k3_pds 282 TI_SCI_PD_EXCLUSIVE>;
505d361ed88SLokesh Vutla		clocks = <&k3_clks 282 2>;
506d361ed88SLokesh Vutla		clock-names = "fclk";
507dae322f8SAndrew Davis		status = "disabled";
508d361ed88SLokesh Vutla	};
509d361ed88SLokesh Vutla
510d361ed88SLokesh Vutla	main_uart6: serial@2860000 {
511d361ed88SLokesh Vutla		compatible = "ti,j721e-uart", "ti,am654-uart";
512d361ed88SLokesh Vutla		reg = <0x00 0x02860000 0x00 0x100>;
513d361ed88SLokesh Vutla		interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>;
514d361ed88SLokesh Vutla		clock-frequency = <48000000>;
515d361ed88SLokesh Vutla		current-speed = <115200>;
516d361ed88SLokesh Vutla		power-domains = <&k3_pds 283 TI_SCI_PD_EXCLUSIVE>;
517d361ed88SLokesh Vutla		clocks = <&k3_clks 283 2>;
518d361ed88SLokesh Vutla		clock-names = "fclk";
519dae322f8SAndrew Davis		status = "disabled";
520d361ed88SLokesh Vutla	};
521d361ed88SLokesh Vutla
522d361ed88SLokesh Vutla	main_uart7: serial@2870000 {
523d361ed88SLokesh Vutla		compatible = "ti,j721e-uart", "ti,am654-uart";
524d361ed88SLokesh Vutla		reg = <0x00 0x02870000 0x00 0x100>;
525d361ed88SLokesh Vutla		interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>;
526d361ed88SLokesh Vutla		clock-frequency = <48000000>;
527d361ed88SLokesh Vutla		current-speed = <115200>;
528d361ed88SLokesh Vutla		power-domains = <&k3_pds 284 TI_SCI_PD_EXCLUSIVE>;
529d361ed88SLokesh Vutla		clocks = <&k3_clks 284 2>;
530d361ed88SLokesh Vutla		clock-names = "fclk";
531dae322f8SAndrew Davis		status = "disabled";
532d361ed88SLokesh Vutla	};
533d361ed88SLokesh Vutla
534d361ed88SLokesh Vutla	main_uart8: serial@2880000 {
535d361ed88SLokesh Vutla		compatible = "ti,j721e-uart", "ti,am654-uart";
536d361ed88SLokesh Vutla		reg = <0x00 0x02880000 0x00 0x100>;
537d361ed88SLokesh Vutla		interrupts = <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>;
538d361ed88SLokesh Vutla		clock-frequency = <48000000>;
539d361ed88SLokesh Vutla		current-speed = <115200>;
540d361ed88SLokesh Vutla		power-domains = <&k3_pds 285 TI_SCI_PD_EXCLUSIVE>;
541d361ed88SLokesh Vutla		clocks = <&k3_clks 285 2>;
542d361ed88SLokesh Vutla		clock-names = "fclk";
543dae322f8SAndrew Davis		status = "disabled";
544d361ed88SLokesh Vutla	};
545d361ed88SLokesh Vutla
546d361ed88SLokesh Vutla	main_uart9: serial@2890000 {
547d361ed88SLokesh Vutla		compatible = "ti,j721e-uart", "ti,am654-uart";
548d361ed88SLokesh Vutla		reg = <0x00 0x02890000 0x00 0x100>;
549d361ed88SLokesh Vutla		interrupts = <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>;
550d361ed88SLokesh Vutla		clock-frequency = <48000000>;
551d361ed88SLokesh Vutla		current-speed = <115200>;
552d361ed88SLokesh Vutla		power-domains = <&k3_pds 286 TI_SCI_PD_EXCLUSIVE>;
553d361ed88SLokesh Vutla		clocks = <&k3_clks 286 2>;
554d361ed88SLokesh Vutla		clock-names = "fclk";
555dae322f8SAndrew Davis		status = "disabled";
556d361ed88SLokesh Vutla	};
55703bfeb52SVignesh Raghavendra
55803bfeb52SVignesh Raghavendra	main_i2c0: i2c@2000000 {
55903bfeb52SVignesh Raghavendra		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
56003bfeb52SVignesh Raghavendra		reg = <0x00 0x2000000 0x00 0x100>;
56103bfeb52SVignesh Raghavendra		interrupts = <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>;
56203bfeb52SVignesh Raghavendra		#address-cells = <1>;
56303bfeb52SVignesh Raghavendra		#size-cells = <0>;
56403bfeb52SVignesh Raghavendra		clock-names = "fck";
56503bfeb52SVignesh Raghavendra		clocks = <&k3_clks 187 1>;
56603bfeb52SVignesh Raghavendra		power-domains = <&k3_pds 187 TI_SCI_PD_SHARED>;
567a9ed915cSAndrew Davis		status = "disabled";
56803bfeb52SVignesh Raghavendra	};
56903bfeb52SVignesh Raghavendra
57003bfeb52SVignesh Raghavendra	main_i2c1: i2c@2010000 {
57103bfeb52SVignesh Raghavendra		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
57203bfeb52SVignesh Raghavendra		reg = <0x00 0x2010000 0x00 0x100>;
57303bfeb52SVignesh Raghavendra		interrupts = <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>;
57403bfeb52SVignesh Raghavendra		#address-cells = <1>;
57503bfeb52SVignesh Raghavendra		#size-cells = <0>;
57603bfeb52SVignesh Raghavendra		clock-names = "fck";
57703bfeb52SVignesh Raghavendra		clocks = <&k3_clks 188 1>;
57803bfeb52SVignesh Raghavendra		power-domains = <&k3_pds 188 TI_SCI_PD_EXCLUSIVE>;
579a9ed915cSAndrew Davis		status = "disabled";
58003bfeb52SVignesh Raghavendra	};
58103bfeb52SVignesh Raghavendra
58203bfeb52SVignesh Raghavendra	main_i2c2: i2c@2020000 {
58303bfeb52SVignesh Raghavendra		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
58403bfeb52SVignesh Raghavendra		reg = <0x00 0x2020000 0x00 0x100>;
58503bfeb52SVignesh Raghavendra		interrupts = <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>;
58603bfeb52SVignesh Raghavendra		#address-cells = <1>;
58703bfeb52SVignesh Raghavendra		#size-cells = <0>;
58803bfeb52SVignesh Raghavendra		clock-names = "fck";
58903bfeb52SVignesh Raghavendra		clocks = <&k3_clks 189 1>;
59003bfeb52SVignesh Raghavendra		power-domains = <&k3_pds 189 TI_SCI_PD_EXCLUSIVE>;
591a9ed915cSAndrew Davis		status = "disabled";
59203bfeb52SVignesh Raghavendra	};
59303bfeb52SVignesh Raghavendra
59403bfeb52SVignesh Raghavendra	main_i2c3: i2c@2030000 {
59503bfeb52SVignesh Raghavendra		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
59603bfeb52SVignesh Raghavendra		reg = <0x00 0x2030000 0x00 0x100>;
59703bfeb52SVignesh Raghavendra		interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>;
59803bfeb52SVignesh Raghavendra		#address-cells = <1>;
59903bfeb52SVignesh Raghavendra		#size-cells = <0>;
60003bfeb52SVignesh Raghavendra		clock-names = "fck";
60103bfeb52SVignesh Raghavendra		clocks = <&k3_clks 190 1>;
60203bfeb52SVignesh Raghavendra		power-domains = <&k3_pds 190 TI_SCI_PD_EXCLUSIVE>;
603a9ed915cSAndrew Davis		status = "disabled";
60403bfeb52SVignesh Raghavendra	};
60503bfeb52SVignesh Raghavendra
60603bfeb52SVignesh Raghavendra	main_i2c4: i2c@2040000 {
60703bfeb52SVignesh Raghavendra		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
60803bfeb52SVignesh Raghavendra		reg = <0x00 0x2040000 0x00 0x100>;
60903bfeb52SVignesh Raghavendra		interrupts = <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>;
61003bfeb52SVignesh Raghavendra		#address-cells = <1>;
61103bfeb52SVignesh Raghavendra		#size-cells = <0>;
61203bfeb52SVignesh Raghavendra		clock-names = "fck";
61303bfeb52SVignesh Raghavendra		clocks = <&k3_clks 191 1>;
61403bfeb52SVignesh Raghavendra		power-domains = <&k3_pds 191 TI_SCI_PD_EXCLUSIVE>;
615a9ed915cSAndrew Davis		status = "disabled";
61603bfeb52SVignesh Raghavendra	};
61703bfeb52SVignesh Raghavendra
61803bfeb52SVignesh Raghavendra	main_i2c5: i2c@2050000 {
61903bfeb52SVignesh Raghavendra		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
62003bfeb52SVignesh Raghavendra		reg = <0x00 0x2050000 0x00 0x100>;
62103bfeb52SVignesh Raghavendra		interrupts = <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>;
62203bfeb52SVignesh Raghavendra		#address-cells = <1>;
62303bfeb52SVignesh Raghavendra		#size-cells = <0>;
62403bfeb52SVignesh Raghavendra		clock-names = "fck";
62503bfeb52SVignesh Raghavendra		clocks = <&k3_clks 192 1>;
62603bfeb52SVignesh Raghavendra		power-domains = <&k3_pds 192 TI_SCI_PD_EXCLUSIVE>;
627a9ed915cSAndrew Davis		status = "disabled";
62803bfeb52SVignesh Raghavendra	};
62903bfeb52SVignesh Raghavendra
63003bfeb52SVignesh Raghavendra	main_i2c6: i2c@2060000 {
63103bfeb52SVignesh Raghavendra		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
63203bfeb52SVignesh Raghavendra		reg = <0x00 0x2060000 0x00 0x100>;
63303bfeb52SVignesh Raghavendra		interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>;
63403bfeb52SVignesh Raghavendra		#address-cells = <1>;
63503bfeb52SVignesh Raghavendra		#size-cells = <0>;
63603bfeb52SVignesh Raghavendra		clock-names = "fck";
63703bfeb52SVignesh Raghavendra		clocks = <&k3_clks 193 1>;
63803bfeb52SVignesh Raghavendra		power-domains = <&k3_pds 193 TI_SCI_PD_EXCLUSIVE>;
639a9ed915cSAndrew Davis		status = "disabled";
64003bfeb52SVignesh Raghavendra	};
6417cd03dc7SFaiz Abbas
6427cd03dc7SFaiz Abbas	main_sdhci0: mmc@4f80000 {
6437cd03dc7SFaiz Abbas		compatible = "ti,j7200-sdhci-8bit", "ti,j721e-sdhci-8bit";
6447cd03dc7SFaiz Abbas		reg = <0x00 0x04f80000 0x00 0x260>, <0x00 0x4f88000 0x00 0x134>;
6457cd03dc7SFaiz Abbas		interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
6467cd03dc7SFaiz Abbas		power-domains = <&k3_pds 91 TI_SCI_PD_EXCLUSIVE>;
6470cf73209SGrygorii Strashko		clock-names = "clk_ahb", "clk_xin";
6480cf73209SGrygorii Strashko		clocks = <&k3_clks 91 0>, <&k3_clks 91 3>;
6497cd03dc7SFaiz Abbas		ti,otap-del-sel-legacy = <0x0>;
6507cd03dc7SFaiz Abbas		ti,otap-del-sel-mmc-hs = <0x0>;
6517cd03dc7SFaiz Abbas		ti,otap-del-sel-ddr52 = <0x6>;
6527cd03dc7SFaiz Abbas		ti,otap-del-sel-hs200 = <0x8>;
65394374990SAswath Govindraju		ti,otap-del-sel-hs400 = <0x5>;
65494374990SAswath Govindraju		ti,itap-del-sel-legacy = <0x10>;
65594374990SAswath Govindraju		ti,itap-del-sel-mmc-hs = <0xa>;
65690899956SBhavya Kapoor		ti,itap-del-sel-ddr52 = <0x3>;
6577cd03dc7SFaiz Abbas		ti,strobe-sel = <0x77>;
65894374990SAswath Govindraju		ti,clkbuf-sel = <0x7>;
6597cd03dc7SFaiz Abbas		ti,trm-icp = <0x8>;
6607cd03dc7SFaiz Abbas		bus-width = <8>;
6617cd03dc7SFaiz Abbas		mmc-ddr-1_8v;
66294374990SAswath Govindraju		mmc-hs200-1_8v;
66394374990SAswath Govindraju		mmc-hs400-1_8v;
6647cd03dc7SFaiz Abbas		dma-coherent;
665013b7dd3SAndrew Davis		status = "disabled";
6667cd03dc7SFaiz Abbas	};
6677cd03dc7SFaiz Abbas
6687cd03dc7SFaiz Abbas	main_sdhci1: mmc@4fb0000 {
6697cd03dc7SFaiz Abbas		compatible = "ti,j7200-sdhci-4bit", "ti,j721e-sdhci-4bit";
6707cd03dc7SFaiz Abbas		reg = <0x00 0x04fb0000 0x00 0x260>, <0x00 0x4fb8000 0x00 0x134>;
6717cd03dc7SFaiz Abbas		interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
6727cd03dc7SFaiz Abbas		power-domains = <&k3_pds 92 TI_SCI_PD_EXCLUSIVE>;
6730cf73209SGrygorii Strashko		clock-names = "clk_ahb", "clk_xin";
6740cf73209SGrygorii Strashko		clocks = <&k3_clks 92 1>, <&k3_clks 92 2>;
6757cd03dc7SFaiz Abbas		ti,otap-del-sel-legacy = <0x0>;
6767cd03dc7SFaiz Abbas		ti,otap-del-sel-sd-hs = <0x0>;
6777cd03dc7SFaiz Abbas		ti,otap-del-sel-sdr12 = <0xf>;
6787cd03dc7SFaiz Abbas		ti,otap-del-sel-sdr25 = <0xf>;
6797cd03dc7SFaiz Abbas		ti,otap-del-sel-sdr50 = <0xc>;
6807cd03dc7SFaiz Abbas		ti,otap-del-sel-sdr104 = <0x5>;
6817cd03dc7SFaiz Abbas		ti,otap-del-sel-ddr50 = <0xc>;
68294374990SAswath Govindraju		ti,itap-del-sel-legacy = <0x0>;
68394374990SAswath Govindraju		ti,itap-del-sel-sd-hs = <0x0>;
68494374990SAswath Govindraju		ti,itap-del-sel-sdr12 = <0x0>;
68594374990SAswath Govindraju		ti,itap-del-sel-sdr25 = <0x0>;
68694374990SAswath Govindraju		ti,clkbuf-sel = <0x7>;
68794374990SAswath Govindraju		ti,trm-icp = <0x8>;
6887cd03dc7SFaiz Abbas		dma-coherent;
689013b7dd3SAndrew Davis		status = "disabled";
6907cd03dc7SFaiz Abbas	};
6916197d713SRoger Quadros
6924c1b22a9SKishon Vijay Abraham I	serdes_wiz0: wiz@5060000 {
6934c1b22a9SKishon Vijay Abraham I		compatible = "ti,j721e-wiz-10g";
6944c1b22a9SKishon Vijay Abraham I		#address-cells = <1>;
6954c1b22a9SKishon Vijay Abraham I		#size-cells = <1>;
6964c1b22a9SKishon Vijay Abraham I		power-domains = <&k3_pds 292 TI_SCI_PD_EXCLUSIVE>;
6974c1b22a9SKishon Vijay Abraham I		clocks = <&k3_clks 292 11>, <&k3_clks 292 85>, <&serdes_refclk>;
6984c1b22a9SKishon Vijay Abraham I		clock-names = "fck", "core_ref_clk", "ext_ref_clk";
6994c1b22a9SKishon Vijay Abraham I		num-lanes = <4>;
7004c1b22a9SKishon Vijay Abraham I		#reset-cells = <1>;
7014c1b22a9SKishon Vijay Abraham I		ranges = <0x5060000 0x0 0x5060000 0x10000>;
7024c1b22a9SKishon Vijay Abraham I
7034c1b22a9SKishon Vijay Abraham I		assigned-clocks = <&k3_clks 292 85>;
7044c1b22a9SKishon Vijay Abraham I		assigned-clock-parents = <&k3_clks 292 89>;
7054c1b22a9SKishon Vijay Abraham I
7064c1b22a9SKishon Vijay Abraham I		wiz0_pll0_refclk: pll0-refclk {
7074c1b22a9SKishon Vijay Abraham I			clocks = <&k3_clks 292 85>, <&serdes_refclk>;
7084c1b22a9SKishon Vijay Abraham I			clock-output-names = "wiz0_pll0_refclk";
7094c1b22a9SKishon Vijay Abraham I			#clock-cells = <0>;
7104c1b22a9SKishon Vijay Abraham I			assigned-clocks = <&wiz0_pll0_refclk>;
7114c1b22a9SKishon Vijay Abraham I			assigned-clock-parents = <&k3_clks 292 85>;
7124c1b22a9SKishon Vijay Abraham I		};
7134c1b22a9SKishon Vijay Abraham I
7144c1b22a9SKishon Vijay Abraham I		wiz0_pll1_refclk: pll1-refclk {
7154c1b22a9SKishon Vijay Abraham I			clocks = <&k3_clks 292 85>, <&serdes_refclk>;
7164c1b22a9SKishon Vijay Abraham I			clock-output-names = "wiz0_pll1_refclk";
7174c1b22a9SKishon Vijay Abraham I			#clock-cells = <0>;
7184c1b22a9SKishon Vijay Abraham I			assigned-clocks = <&wiz0_pll1_refclk>;
7194c1b22a9SKishon Vijay Abraham I			assigned-clock-parents = <&k3_clks 292 85>;
7204c1b22a9SKishon Vijay Abraham I		};
7214c1b22a9SKishon Vijay Abraham I
7224c1b22a9SKishon Vijay Abraham I		wiz0_refclk_dig: refclk-dig {
7234c1b22a9SKishon Vijay Abraham I			clocks = <&k3_clks 292 85>, <&serdes_refclk>;
7244c1b22a9SKishon Vijay Abraham I			clock-output-names = "wiz0_refclk_dig";
7254c1b22a9SKishon Vijay Abraham I			#clock-cells = <0>;
7264c1b22a9SKishon Vijay Abraham I			assigned-clocks = <&wiz0_refclk_dig>;
7274c1b22a9SKishon Vijay Abraham I			assigned-clock-parents = <&k3_clks 292 85>;
7284c1b22a9SKishon Vijay Abraham I		};
7294c1b22a9SKishon Vijay Abraham I
7304c1b22a9SKishon Vijay Abraham I		wiz0_cmn_refclk_dig_div: cmn-refclk-dig-div {
7314c1b22a9SKishon Vijay Abraham I			clocks = <&wiz0_refclk_dig>;
7324c1b22a9SKishon Vijay Abraham I			#clock-cells = <0>;
7334c1b22a9SKishon Vijay Abraham I		};
7344c1b22a9SKishon Vijay Abraham I
7354c1b22a9SKishon Vijay Abraham I		serdes0: serdes@5060000 {
7364c1b22a9SKishon Vijay Abraham I			compatible = "ti,j721e-serdes-10g";
7374c1b22a9SKishon Vijay Abraham I			reg = <0x05060000 0x00010000>;
7384c1b22a9SKishon Vijay Abraham I			reg-names = "torrent_phy";
7394c1b22a9SKishon Vijay Abraham I			resets = <&serdes_wiz0 0>;
7404c1b22a9SKishon Vijay Abraham I			reset-names = "torrent_reset";
7414c1b22a9SKishon Vijay Abraham I			clocks = <&wiz0_pll0_refclk>;
7424c1b22a9SKishon Vijay Abraham I			clock-names = "refclk";
7434c1b22a9SKishon Vijay Abraham I			#address-cells = <1>;
7444c1b22a9SKishon Vijay Abraham I			#size-cells = <0>;
7454c1b22a9SKishon Vijay Abraham I		};
7464c1b22a9SKishon Vijay Abraham I	};
7474c1b22a9SKishon Vijay Abraham I
7483276d9f5SKishon Vijay Abraham I	pcie1_rc: pcie@2910000 {
7493276d9f5SKishon Vijay Abraham I		compatible = "ti,j7200-pcie-host", "ti,j721e-pcie-host";
7503276d9f5SKishon Vijay Abraham I		reg = <0x00 0x02910000 0x00 0x1000>,
7513276d9f5SKishon Vijay Abraham I		      <0x00 0x02917000 0x00 0x400>,
7523276d9f5SKishon Vijay Abraham I		      <0x00 0x0d800000 0x00 0x00800000>,
7533276d9f5SKishon Vijay Abraham I		      <0x00 0x18000000 0x00 0x00001000>;
7543276d9f5SKishon Vijay Abraham I		reg-names = "intd_cfg", "user_cfg", "reg", "cfg";
7553276d9f5SKishon Vijay Abraham I		interrupt-names = "link_state";
7563276d9f5SKishon Vijay Abraham I		interrupts = <GIC_SPI 330 IRQ_TYPE_EDGE_RISING>;
7573276d9f5SKishon Vijay Abraham I		device_type = "pci";
7583276d9f5SKishon Vijay Abraham I		ti,syscon-pcie-ctrl = <&scm_conf 0x4074>;
7593276d9f5SKishon Vijay Abraham I		max-link-speed = <3>;
7603276d9f5SKishon Vijay Abraham I		num-lanes = <4>;
7613276d9f5SKishon Vijay Abraham I		power-domains = <&k3_pds 240 TI_SCI_PD_EXCLUSIVE>;
7623276d9f5SKishon Vijay Abraham I		clocks = <&k3_clks 240 6>;
7633276d9f5SKishon Vijay Abraham I		clock-names = "fck";
7643276d9f5SKishon Vijay Abraham I		#address-cells = <3>;
7653276d9f5SKishon Vijay Abraham I		#size-cells = <2>;
7668bb84292SKishon Vijay Abraham I		bus-range = <0x0 0xff>;
7673276d9f5SKishon Vijay Abraham I		cdns,no-bar-match-nbits = <64>;
7680d553792SKishon Vijay Abraham I		vendor-id = <0x104c>;
7690d553792SKishon Vijay Abraham I		device-id = <0xb00f>;
7703276d9f5SKishon Vijay Abraham I		msi-map = <0x0 &gic_its 0x0 0x10000>;
7713276d9f5SKishon Vijay Abraham I		dma-coherent;
7723276d9f5SKishon Vijay Abraham I		ranges = <0x01000000 0x0 0x18001000  0x00 0x18001000  0x0 0x0010000>,
7733276d9f5SKishon Vijay Abraham I			 <0x02000000 0x0 0x18011000  0x00 0x18011000  0x0 0x7fef000>;
7743276d9f5SKishon Vijay Abraham I		dma-ranges = <0x02000000 0x0 0x0 0x0 0x0 0x10000 0x0>;
7751b63a1b4SAndrew Davis		status = "disabled";
7763276d9f5SKishon Vijay Abraham I	};
7773276d9f5SKishon Vijay Abraham I
7786197d713SRoger Quadros	usbss0: cdns-usb@4104000 {
7796197d713SRoger Quadros		compatible = "ti,j721e-usb";
7806197d713SRoger Quadros		reg = <0x00 0x4104000 0x00 0x100>;
7816197d713SRoger Quadros		dma-coherent;
7826197d713SRoger Quadros		power-domains = <&k3_pds 288 TI_SCI_PD_EXCLUSIVE>;
7836197d713SRoger Quadros		clocks = <&k3_clks 288 12>, <&k3_clks 288 3>;
7846197d713SRoger Quadros		clock-names = "ref", "lpm";
7856197d713SRoger Quadros		assigned-clocks = <&k3_clks 288 12>;	/* USB2_REFCLK */
7866197d713SRoger Quadros		assigned-clock-parents = <&k3_clks 288 13>; /* HFOSC0 */
7876197d713SRoger Quadros		#address-cells = <2>;
7886197d713SRoger Quadros		#size-cells = <2>;
7896197d713SRoger Quadros		ranges;
7906197d713SRoger Quadros
7916197d713SRoger Quadros		usb0: usb@6000000 {
7926197d713SRoger Quadros			compatible = "cdns,usb3";
7936197d713SRoger Quadros			reg = <0x00 0x6000000 0x00 0x10000>,
7946197d713SRoger Quadros			      <0x00 0x6010000 0x00 0x10000>,
7956197d713SRoger Quadros			      <0x00 0x6020000 0x00 0x10000>;
7966197d713SRoger Quadros			reg-names = "otg", "xhci", "dev";
7976197d713SRoger Quadros			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,	/* irq.0 */
7986197d713SRoger Quadros				     <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,	/* irq.6 */
7996197d713SRoger Quadros				     <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;	/* otgirq.0 */
8006197d713SRoger Quadros			interrupt-names = "host",
8016197d713SRoger Quadros					  "peripheral",
8026197d713SRoger Quadros					  "otg";
8036197d713SRoger Quadros			maximum-speed = "super-speed";
8046197d713SRoger Quadros			dr_mode = "otg";
805a2894d85SRoger Quadros			cdns,phyrst-a-enable;
8066197d713SRoger Quadros		};
8076197d713SRoger Quadros	};
808eb6f3655SSuman Anna
809e0b2e6afSFaiz Abbas	main_gpio0: gpio@600000 {
810e0b2e6afSFaiz Abbas		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
811e0b2e6afSFaiz Abbas		reg = <0x00 0x00600000 0x00 0x100>;
812e0b2e6afSFaiz Abbas		gpio-controller;
813e0b2e6afSFaiz Abbas		#gpio-cells = <2>;
814e0b2e6afSFaiz Abbas		interrupt-parent = <&main_gpio_intr>;
815e0b2e6afSFaiz Abbas		interrupts = <145>, <146>, <147>, <148>,
816e0b2e6afSFaiz Abbas			     <149>;
817e0b2e6afSFaiz Abbas		interrupt-controller;
818e0b2e6afSFaiz Abbas		#interrupt-cells = <2>;
819e0b2e6afSFaiz Abbas		ti,ngpio = <69>;
820e0b2e6afSFaiz Abbas		ti,davinci-gpio-unbanked = <0>;
821e0b2e6afSFaiz Abbas		power-domains = <&k3_pds 105 TI_SCI_PD_EXCLUSIVE>;
822e0b2e6afSFaiz Abbas		clocks = <&k3_clks 105 0>;
823e0b2e6afSFaiz Abbas		clock-names = "gpio";
824d9fe476dSAndrew Davis		status = "disabled";
825e0b2e6afSFaiz Abbas	};
826e0b2e6afSFaiz Abbas
827e0b2e6afSFaiz Abbas	main_gpio2: gpio@610000 {
828e0b2e6afSFaiz Abbas		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
829e0b2e6afSFaiz Abbas		reg = <0x00 0x00610000 0x00 0x100>;
830e0b2e6afSFaiz Abbas		gpio-controller;
831e0b2e6afSFaiz Abbas		#gpio-cells = <2>;
832e0b2e6afSFaiz Abbas		interrupt-parent = <&main_gpio_intr>;
833e0b2e6afSFaiz Abbas		interrupts = <154>, <155>, <156>, <157>,
834e0b2e6afSFaiz Abbas			     <158>;
835e0b2e6afSFaiz Abbas		interrupt-controller;
836e0b2e6afSFaiz Abbas		#interrupt-cells = <2>;
837e0b2e6afSFaiz Abbas		ti,ngpio = <69>;
838e0b2e6afSFaiz Abbas		ti,davinci-gpio-unbanked = <0>;
839e0b2e6afSFaiz Abbas		power-domains = <&k3_pds 107 TI_SCI_PD_EXCLUSIVE>;
840e0b2e6afSFaiz Abbas		clocks = <&k3_clks 107 0>;
841e0b2e6afSFaiz Abbas		clock-names = "gpio";
842d9fe476dSAndrew Davis		status = "disabled";
843e0b2e6afSFaiz Abbas	};
844e0b2e6afSFaiz Abbas
845e0b2e6afSFaiz Abbas	main_gpio4: gpio@620000 {
846e0b2e6afSFaiz Abbas		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
847e0b2e6afSFaiz Abbas		reg = <0x00 0x00620000 0x00 0x100>;
848e0b2e6afSFaiz Abbas		gpio-controller;
849e0b2e6afSFaiz Abbas		#gpio-cells = <2>;
850e0b2e6afSFaiz Abbas		interrupt-parent = <&main_gpio_intr>;
851e0b2e6afSFaiz Abbas		interrupts = <163>, <164>, <165>, <166>,
852e0b2e6afSFaiz Abbas			     <167>;
853e0b2e6afSFaiz Abbas		interrupt-controller;
854e0b2e6afSFaiz Abbas		#interrupt-cells = <2>;
855e0b2e6afSFaiz Abbas		ti,ngpio = <69>;
856e0b2e6afSFaiz Abbas		ti,davinci-gpio-unbanked = <0>;
857e0b2e6afSFaiz Abbas		power-domains = <&k3_pds 109 TI_SCI_PD_EXCLUSIVE>;
858e0b2e6afSFaiz Abbas		clocks = <&k3_clks 109 0>;
859e0b2e6afSFaiz Abbas		clock-names = "gpio";
860d9fe476dSAndrew Davis		status = "disabled";
861e0b2e6afSFaiz Abbas	};
862e0b2e6afSFaiz Abbas
863e0b2e6afSFaiz Abbas	main_gpio6: gpio@630000 {
864e0b2e6afSFaiz Abbas		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
865e0b2e6afSFaiz Abbas		reg = <0x00 0x00630000 0x00 0x100>;
866e0b2e6afSFaiz Abbas		gpio-controller;
867e0b2e6afSFaiz Abbas		#gpio-cells = <2>;
868e0b2e6afSFaiz Abbas		interrupt-parent = <&main_gpio_intr>;
869e0b2e6afSFaiz Abbas		interrupts = <172>, <173>, <174>, <175>,
870e0b2e6afSFaiz Abbas			     <176>;
871e0b2e6afSFaiz Abbas		interrupt-controller;
872e0b2e6afSFaiz Abbas		#interrupt-cells = <2>;
873e0b2e6afSFaiz Abbas		ti,ngpio = <69>;
874e0b2e6afSFaiz Abbas		ti,davinci-gpio-unbanked = <0>;
875e0b2e6afSFaiz Abbas		power-domains = <&k3_pds 111 TI_SCI_PD_EXCLUSIVE>;
876e0b2e6afSFaiz Abbas		clocks = <&k3_clks 111 0>;
877e0b2e6afSFaiz Abbas		clock-names = "gpio";
878d9fe476dSAndrew Davis		status = "disabled";
879e0b2e6afSFaiz Abbas	};
880e0b2e6afSFaiz Abbas
88103b94719SBhavya Kapoor	main_mcan0: can@2701000 {
88203b94719SBhavya Kapoor		compatible = "bosch,m_can";
88303b94719SBhavya Kapoor		reg = <0x00 0x02701000 0x00 0x200>,
88403b94719SBhavya Kapoor		      <0x00 0x02708000 0x00 0x8000>;
88503b94719SBhavya Kapoor		reg-names = "m_can", "message_ram";
88603b94719SBhavya Kapoor		power-domains = <&k3_pds 156 TI_SCI_PD_EXCLUSIVE>;
88703b94719SBhavya Kapoor		clocks = <&k3_clks 156 0>, <&k3_clks 156 2>;
88803b94719SBhavya Kapoor		clock-names = "hclk", "cclk";
88903b94719SBhavya Kapoor		interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
89003b94719SBhavya Kapoor			     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
89103b94719SBhavya Kapoor		interrupt-names = "int0", "int1";
89203b94719SBhavya Kapoor		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
89303b94719SBhavya Kapoor		status = "disabled";
89403b94719SBhavya Kapoor	};
89503b94719SBhavya Kapoor
89603b94719SBhavya Kapoor	main_mcan1: can@2711000 {
89703b94719SBhavya Kapoor		compatible = "bosch,m_can";
89803b94719SBhavya Kapoor		reg = <0x00 0x02711000 0x00 0x200>,
89903b94719SBhavya Kapoor		      <0x00 0x02718000 0x00 0x8000>;
90003b94719SBhavya Kapoor		reg-names = "m_can", "message_ram";
90103b94719SBhavya Kapoor		power-domains = <&k3_pds 158 TI_SCI_PD_EXCLUSIVE>;
90203b94719SBhavya Kapoor		clocks = <&k3_clks 158 0>, <&k3_clks 158 2>;
90303b94719SBhavya Kapoor		clock-names = "hclk", "cclk";
90403b94719SBhavya Kapoor		interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>,
90503b94719SBhavya Kapoor			     <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>;
90603b94719SBhavya Kapoor		interrupt-names = "int0", "int1";
90703b94719SBhavya Kapoor		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
90803b94719SBhavya Kapoor		status = "disabled";
90903b94719SBhavya Kapoor	};
91003b94719SBhavya Kapoor
91103b94719SBhavya Kapoor	main_mcan2: can@2721000 {
91203b94719SBhavya Kapoor		compatible = "bosch,m_can";
91303b94719SBhavya Kapoor		reg = <0x00 0x02721000 0x00 0x200>,
91403b94719SBhavya Kapoor		      <0x00 0x02728000 0x00 0x8000>;
91503b94719SBhavya Kapoor		reg-names = "m_can", "message_ram";
91603b94719SBhavya Kapoor		power-domains = <&k3_pds 160 TI_SCI_PD_EXCLUSIVE>;
91703b94719SBhavya Kapoor		clocks = <&k3_clks 160 0>, <&k3_clks 160 2>;
91803b94719SBhavya Kapoor		clock-names = "hclk", "cclk";
91903b94719SBhavya Kapoor		interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
92003b94719SBhavya Kapoor			     <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
92103b94719SBhavya Kapoor		interrupt-names = "int0", "int1";
92203b94719SBhavya Kapoor		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
92303b94719SBhavya Kapoor		status = "disabled";
92403b94719SBhavya Kapoor	};
92503b94719SBhavya Kapoor
92603b94719SBhavya Kapoor	main_mcan3: can@2731000 {
92703b94719SBhavya Kapoor		compatible = "bosch,m_can";
92803b94719SBhavya Kapoor		reg = <0x00 0x02731000 0x00 0x200>,
92903b94719SBhavya Kapoor		      <0x00 0x02738000 0x00 0x8000>;
93003b94719SBhavya Kapoor		reg-names = "m_can", "message_ram";
93103b94719SBhavya Kapoor		power-domains = <&k3_pds 161 TI_SCI_PD_EXCLUSIVE>;
93203b94719SBhavya Kapoor		clocks = <&k3_clks 161 0>, <&k3_clks 161 2>;
93303b94719SBhavya Kapoor		clock-names = "hclk", "cclk";
93403b94719SBhavya Kapoor		interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
93503b94719SBhavya Kapoor			     <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>;
93603b94719SBhavya Kapoor		interrupt-names = "int0", "int1";
93703b94719SBhavya Kapoor		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
93803b94719SBhavya Kapoor		status = "disabled";
93903b94719SBhavya Kapoor	};
94003b94719SBhavya Kapoor
94103b94719SBhavya Kapoor	main_mcan4: can@2741000 {
94203b94719SBhavya Kapoor		compatible = "bosch,m_can";
94303b94719SBhavya Kapoor		reg = <0x00 0x02741000 0x00 0x200>,
94403b94719SBhavya Kapoor		      <0x00 0x02748000 0x00 0x8000>;
94503b94719SBhavya Kapoor		reg-names = "m_can", "message_ram";
94603b94719SBhavya Kapoor		power-domains = <&k3_pds 162 TI_SCI_PD_EXCLUSIVE>;
94703b94719SBhavya Kapoor		clocks = <&k3_clks 162 0>, <&k3_clks 162 2>;
94803b94719SBhavya Kapoor		clock-names = "hclk", "cclk";
94903b94719SBhavya Kapoor		interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
95003b94719SBhavya Kapoor			     <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>;
95103b94719SBhavya Kapoor		interrupt-names = "int0", "int1";
95203b94719SBhavya Kapoor		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
95303b94719SBhavya Kapoor		status = "disabled";
95403b94719SBhavya Kapoor	};
95503b94719SBhavya Kapoor
95603b94719SBhavya Kapoor	main_mcan5: can@2751000 {
95703b94719SBhavya Kapoor		compatible = "bosch,m_can";
95803b94719SBhavya Kapoor		reg = <0x00 0x02751000 0x00 0x200>,
95903b94719SBhavya Kapoor		      <0x00 0x02758000 0x00 0x8000>;
96003b94719SBhavya Kapoor		reg-names = "m_can", "message_ram";
96103b94719SBhavya Kapoor		power-domains = <&k3_pds 163 TI_SCI_PD_EXCLUSIVE>;
96203b94719SBhavya Kapoor		clocks = <&k3_clks 163 0>, <&k3_clks 163 2>;
96303b94719SBhavya Kapoor		clock-names = "hclk", "cclk";
96403b94719SBhavya Kapoor		interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
96503b94719SBhavya Kapoor			     <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
96603b94719SBhavya Kapoor		interrupt-names = "int0", "int1";
96703b94719SBhavya Kapoor		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
96803b94719SBhavya Kapoor		status = "disabled";
96903b94719SBhavya Kapoor	};
97003b94719SBhavya Kapoor
97103b94719SBhavya Kapoor	main_mcan6: can@2761000 {
97203b94719SBhavya Kapoor		compatible = "bosch,m_can";
97303b94719SBhavya Kapoor		reg = <0x00 0x02761000 0x00 0x200>,
97403b94719SBhavya Kapoor		      <0x00 0x02768000 0x00 0x8000>;
97503b94719SBhavya Kapoor		reg-names = "m_can", "message_ram";
97603b94719SBhavya Kapoor		power-domains = <&k3_pds 164 TI_SCI_PD_EXCLUSIVE>;
97703b94719SBhavya Kapoor		clocks = <&k3_clks 164 0>, <&k3_clks 164 2>;
97803b94719SBhavya Kapoor		clock-names = "hclk", "cclk";
97903b94719SBhavya Kapoor		interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
98003b94719SBhavya Kapoor			     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
98103b94719SBhavya Kapoor		interrupt-names = "int0", "int1";
98203b94719SBhavya Kapoor		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
98303b94719SBhavya Kapoor		status = "disabled";
98403b94719SBhavya Kapoor	};
98503b94719SBhavya Kapoor
98603b94719SBhavya Kapoor	main_mcan7: can@2771000 {
98703b94719SBhavya Kapoor		compatible = "bosch,m_can";
98803b94719SBhavya Kapoor		reg = <0x00 0x02771000 0x00 0x200>,
98903b94719SBhavya Kapoor		      <0x00 0x02778000 0x00 0x8000>;
99003b94719SBhavya Kapoor		reg-names = "m_can", "message_ram";
99103b94719SBhavya Kapoor		power-domains = <&k3_pds 165 TI_SCI_PD_EXCLUSIVE>;
99203b94719SBhavya Kapoor		clocks = <&k3_clks 165 0>, <&k3_clks 165 2>;
99303b94719SBhavya Kapoor		clock-names = "hclk", "cclk";
99403b94719SBhavya Kapoor		interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>,
99503b94719SBhavya Kapoor			     <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
99603b94719SBhavya Kapoor		interrupt-names = "int0", "int1";
99703b94719SBhavya Kapoor		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
99803b94719SBhavya Kapoor		status = "disabled";
99903b94719SBhavya Kapoor	};
100003b94719SBhavya Kapoor
100103b94719SBhavya Kapoor	main_mcan8: can@2781000 {
100203b94719SBhavya Kapoor		compatible = "bosch,m_can";
100303b94719SBhavya Kapoor		reg = <0x00 0x02781000 0x00 0x200>,
100403b94719SBhavya Kapoor		      <0x00 0x02788000 0x00 0x8000>;
100503b94719SBhavya Kapoor		reg-names = "m_can", "message_ram";
100603b94719SBhavya Kapoor		power-domains = <&k3_pds 166 TI_SCI_PD_EXCLUSIVE>;
100703b94719SBhavya Kapoor		clocks = <&k3_clks 166 0>, <&k3_clks 166 2>;
100803b94719SBhavya Kapoor		clock-names = "hclk", "cclk";
100903b94719SBhavya Kapoor		interrupts = <GIC_SPI 576 IRQ_TYPE_LEVEL_HIGH>,
101003b94719SBhavya Kapoor			     <GIC_SPI 577 IRQ_TYPE_LEVEL_HIGH>;
101103b94719SBhavya Kapoor		interrupt-names = "int0", "int1";
101203b94719SBhavya Kapoor		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
101303b94719SBhavya Kapoor		status = "disabled";
101403b94719SBhavya Kapoor	};
101503b94719SBhavya Kapoor
101603b94719SBhavya Kapoor	main_mcan9: can@2791000 {
101703b94719SBhavya Kapoor		compatible = "bosch,m_can";
101803b94719SBhavya Kapoor		reg = <0x00 0x02791000 0x00 0x200>,
101903b94719SBhavya Kapoor		      <0x00 0x02798000 0x00 0x8000>;
102003b94719SBhavya Kapoor		reg-names = "m_can", "message_ram";
102103b94719SBhavya Kapoor		power-domains = <&k3_pds 167 TI_SCI_PD_EXCLUSIVE>;
102203b94719SBhavya Kapoor		clocks = <&k3_clks 167 0>, <&k3_clks 167 2>;
102303b94719SBhavya Kapoor		clock-names = "hclk", "cclk";
102403b94719SBhavya Kapoor		interrupts = <GIC_SPI 579 IRQ_TYPE_LEVEL_HIGH>,
102503b94719SBhavya Kapoor			     <GIC_SPI 580 IRQ_TYPE_LEVEL_HIGH>;
102603b94719SBhavya Kapoor		interrupt-names = "int0", "int1";
102703b94719SBhavya Kapoor		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
102803b94719SBhavya Kapoor		status = "disabled";
102903b94719SBhavya Kapoor	};
103003b94719SBhavya Kapoor
103103b94719SBhavya Kapoor	main_mcan10: can@27a1000 {
103203b94719SBhavya Kapoor		compatible = "bosch,m_can";
103303b94719SBhavya Kapoor		reg = <0x00 0x027a1000 0x00 0x200>,
103403b94719SBhavya Kapoor		      <0x00 0x027a8000 0x00 0x8000>;
103503b94719SBhavya Kapoor		reg-names = "m_can", "message_ram";
103603b94719SBhavya Kapoor		power-domains = <&k3_pds 168 TI_SCI_PD_EXCLUSIVE>;
103703b94719SBhavya Kapoor		clocks = <&k3_clks 168 0>, <&k3_clks 168 2>;
103803b94719SBhavya Kapoor		clock-names = "hclk", "cclk";
103903b94719SBhavya Kapoor		interrupts = <GIC_SPI 582 IRQ_TYPE_LEVEL_HIGH>,
104003b94719SBhavya Kapoor			     <GIC_SPI 583 IRQ_TYPE_LEVEL_HIGH>;
104103b94719SBhavya Kapoor		interrupt-names = "int0", "int1";
104203b94719SBhavya Kapoor		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
104303b94719SBhavya Kapoor		status = "disabled";
104403b94719SBhavya Kapoor	};
104503b94719SBhavya Kapoor
104603b94719SBhavya Kapoor	main_mcan11: can@27b1000 {
104703b94719SBhavya Kapoor		compatible = "bosch,m_can";
104803b94719SBhavya Kapoor		reg = <0x00 0x027b1000 0x00 0x200>,
104903b94719SBhavya Kapoor		      <0x00 0x027b8000 0x00 0x8000>;
105003b94719SBhavya Kapoor		reg-names = "m_can", "message_ram";
105103b94719SBhavya Kapoor		power-domains = <&k3_pds 169 TI_SCI_PD_EXCLUSIVE>;
105203b94719SBhavya Kapoor		clocks = <&k3_clks 169 0>, <&k3_clks 169 2>;
105303b94719SBhavya Kapoor		clock-names = "hclk", "cclk";
105403b94719SBhavya Kapoor		interrupts = <GIC_SPI 585 IRQ_TYPE_LEVEL_HIGH>,
105503b94719SBhavya Kapoor			     <GIC_SPI 586 IRQ_TYPE_LEVEL_HIGH>;
105603b94719SBhavya Kapoor		interrupt-names = "int0", "int1";
105703b94719SBhavya Kapoor		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
105803b94719SBhavya Kapoor		status = "disabled";
105903b94719SBhavya Kapoor	};
106003b94719SBhavya Kapoor
106103b94719SBhavya Kapoor	main_mcan12: can@27c1000 {
106203b94719SBhavya Kapoor		compatible = "bosch,m_can";
106303b94719SBhavya Kapoor		reg = <0x00 0x027c1000 0x00 0x200>,
106403b94719SBhavya Kapoor		      <0x00 0x027c8000 0x00 0x8000>;
106503b94719SBhavya Kapoor		reg-names = "m_can", "message_ram";
106603b94719SBhavya Kapoor		power-domains = <&k3_pds 170 TI_SCI_PD_EXCLUSIVE>;
106703b94719SBhavya Kapoor		clocks = <&k3_clks 170 0>, <&k3_clks 170 2>;
106803b94719SBhavya Kapoor		clock-names = "hclk", "cclk";
106903b94719SBhavya Kapoor		interrupts = <GIC_SPI 588 IRQ_TYPE_LEVEL_HIGH>,
107003b94719SBhavya Kapoor			     <GIC_SPI 589 IRQ_TYPE_LEVEL_HIGH>;
107103b94719SBhavya Kapoor		interrupt-names = "int0", "int1";
107203b94719SBhavya Kapoor		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
107303b94719SBhavya Kapoor		status = "disabled";
107403b94719SBhavya Kapoor	};
107503b94719SBhavya Kapoor
107603b94719SBhavya Kapoor	main_mcan13: can@27d1000 {
107703b94719SBhavya Kapoor		compatible = "bosch,m_can";
107803b94719SBhavya Kapoor		reg = <0x00 0x027d1000 0x00 0x200>,
107903b94719SBhavya Kapoor		      <0x00 0x027d8000 0x00 0x8000>;
108003b94719SBhavya Kapoor		reg-names = "m_can", "message_ram";
108103b94719SBhavya Kapoor		power-domains = <&k3_pds 171 TI_SCI_PD_EXCLUSIVE>;
108203b94719SBhavya Kapoor		clocks = <&k3_clks 171 0>, <&k3_clks 171 2>;
108303b94719SBhavya Kapoor		clock-names = "hclk", "cclk";
108403b94719SBhavya Kapoor		interrupts = <GIC_SPI 591 IRQ_TYPE_LEVEL_HIGH>,
108503b94719SBhavya Kapoor			     <GIC_SPI 592 IRQ_TYPE_LEVEL_HIGH>;
108603b94719SBhavya Kapoor		interrupt-names = "int0", "int1";
108703b94719SBhavya Kapoor		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
108803b94719SBhavya Kapoor		status = "disabled";
108903b94719SBhavya Kapoor	};
109003b94719SBhavya Kapoor
109103b94719SBhavya Kapoor	main_mcan14: can@2681000 {
109203b94719SBhavya Kapoor		compatible = "bosch,m_can";
109303b94719SBhavya Kapoor		reg = <0x00 0x02681000 0x00 0x200>,
109403b94719SBhavya Kapoor		      <0x00 0x02688000 0x00 0x8000>;
109503b94719SBhavya Kapoor		reg-names = "m_can", "message_ram";
109603b94719SBhavya Kapoor		power-domains = <&k3_pds 150 TI_SCI_PD_EXCLUSIVE>;
109703b94719SBhavya Kapoor		clocks = <&k3_clks 150 0>, <&k3_clks 150 2>;
109803b94719SBhavya Kapoor		clock-names = "hclk", "cclk";
109903b94719SBhavya Kapoor		interrupts = <GIC_SPI 594 IRQ_TYPE_LEVEL_HIGH>,
110003b94719SBhavya Kapoor			     <GIC_SPI 595 IRQ_TYPE_LEVEL_HIGH>;
110103b94719SBhavya Kapoor		interrupt-names = "int0", "int1";
110203b94719SBhavya Kapoor		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
110303b94719SBhavya Kapoor		status = "disabled";
110403b94719SBhavya Kapoor	};
110503b94719SBhavya Kapoor
110603b94719SBhavya Kapoor	main_mcan15: can@2691000 {
110703b94719SBhavya Kapoor		compatible = "bosch,m_can";
110803b94719SBhavya Kapoor		reg = <0x00 0x02691000 0x00 0x200>,
110903b94719SBhavya Kapoor		      <0x00 0x02698000 0x00 0x8000>;
111003b94719SBhavya Kapoor		reg-names = "m_can", "message_ram";
111103b94719SBhavya Kapoor		power-domains = <&k3_pds 151 TI_SCI_PD_EXCLUSIVE>;
111203b94719SBhavya Kapoor		clocks = <&k3_clks 151 0>, <&k3_clks 151 2>;
111303b94719SBhavya Kapoor		clock-names = "hclk", "cclk";
111403b94719SBhavya Kapoor		interrupts = <GIC_SPI 597 IRQ_TYPE_LEVEL_HIGH>,
111503b94719SBhavya Kapoor			     <GIC_SPI 598 IRQ_TYPE_LEVEL_HIGH>;
111603b94719SBhavya Kapoor		interrupt-names = "int0", "int1";
111703b94719SBhavya Kapoor		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
111803b94719SBhavya Kapoor		status = "disabled";
111903b94719SBhavya Kapoor	};
112003b94719SBhavya Kapoor
112103b94719SBhavya Kapoor	main_mcan16: can@26a1000 {
112203b94719SBhavya Kapoor		compatible = "bosch,m_can";
112303b94719SBhavya Kapoor		reg = <0x00 0x026a1000 0x00 0x200>,
112403b94719SBhavya Kapoor		      <0x00 0x026a8000 0x00 0x8000>;
112503b94719SBhavya Kapoor		reg-names = "m_can", "message_ram";
112603b94719SBhavya Kapoor		power-domains = <&k3_pds 152 TI_SCI_PD_EXCLUSIVE>;
112703b94719SBhavya Kapoor		clocks = <&k3_clks 152 0>, <&k3_clks 152 2>;
112803b94719SBhavya Kapoor		clock-names = "hclk", "cclk";
112903b94719SBhavya Kapoor		interrupts = <GIC_SPI 784 IRQ_TYPE_LEVEL_HIGH>,
113003b94719SBhavya Kapoor			     <GIC_SPI 785 IRQ_TYPE_LEVEL_HIGH>;
113103b94719SBhavya Kapoor		interrupt-names = "int0", "int1";
113203b94719SBhavya Kapoor		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
113303b94719SBhavya Kapoor		status = "disabled";
113403b94719SBhavya Kapoor	};
113503b94719SBhavya Kapoor
113603b94719SBhavya Kapoor	main_mcan17: can@26b1000 {
113703b94719SBhavya Kapoor		compatible = "bosch,m_can";
113803b94719SBhavya Kapoor		reg = <0x00 0x026b1000 0x00 0x200>,
113903b94719SBhavya Kapoor		      <0x00 0x026b8000 0x00 0x8000>;
114003b94719SBhavya Kapoor		reg-names = "m_can", "message_ram";
114103b94719SBhavya Kapoor		power-domains = <&k3_pds 153 TI_SCI_PD_EXCLUSIVE>;
114203b94719SBhavya Kapoor		clocks = <&k3_clks 153 0>, <&k3_clks 153 2>;
114303b94719SBhavya Kapoor		clock-names = "hclk", "cclk";
114403b94719SBhavya Kapoor		interrupts = <GIC_SPI 787 IRQ_TYPE_LEVEL_HIGH>,
114503b94719SBhavya Kapoor			     <GIC_SPI 788 IRQ_TYPE_LEVEL_HIGH>;
114603b94719SBhavya Kapoor		interrupt-names = "int0", "int1";
114703b94719SBhavya Kapoor		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
114803b94719SBhavya Kapoor		status = "disabled";
114903b94719SBhavya Kapoor	};
115003b94719SBhavya Kapoor
11518f6c475fSVaishnav Achath	main_spi0: spi@2100000 {
11528f6c475fSVaishnav Achath		compatible = "ti,am654-mcspi","ti,omap4-mcspi";
11538f6c475fSVaishnav Achath		reg = <0x00 0x02100000 0x00 0x400>;
11548f6c475fSVaishnav Achath		interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
11558f6c475fSVaishnav Achath		#address-cells = <1>;
11568f6c475fSVaishnav Achath		#size-cells = <0>;
11578f6c475fSVaishnav Achath		power-domains = <&k3_pds 266 TI_SCI_PD_EXCLUSIVE>;
11588f6c475fSVaishnav Achath		clocks = <&k3_clks 266 1>;
11598f6c475fSVaishnav Achath		status = "disabled";
11608f6c475fSVaishnav Achath	};
11618f6c475fSVaishnav Achath
11628f6c475fSVaishnav Achath	main_spi1: spi@2110000 {
11638f6c475fSVaishnav Achath		compatible = "ti,am654-mcspi","ti,omap4-mcspi";
11648f6c475fSVaishnav Achath		reg = <0x00 0x02110000 0x00 0x400>;
11658f6c475fSVaishnav Achath		interrupts = <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>;
11668f6c475fSVaishnav Achath		#address-cells = <1>;
11678f6c475fSVaishnav Achath		#size-cells = <0>;
11688f6c475fSVaishnav Achath		power-domains = <&k3_pds 267 TI_SCI_PD_EXCLUSIVE>;
11698f6c475fSVaishnav Achath		clocks = <&k3_clks 267 1>;
11708f6c475fSVaishnav Achath		status = "disabled";
11718f6c475fSVaishnav Achath	};
11728f6c475fSVaishnav Achath
11738f6c475fSVaishnav Achath	main_spi2: spi@2120000 {
11748f6c475fSVaishnav Achath		compatible = "ti,am654-mcspi","ti,omap4-mcspi";
11758f6c475fSVaishnav Achath		reg = <0x00 0x02120000 0x00 0x400>;
11768f6c475fSVaishnav Achath		interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
11778f6c475fSVaishnav Achath		#address-cells = <1>;
11788f6c475fSVaishnav Achath		#size-cells = <0>;
11798f6c475fSVaishnav Achath		power-domains = <&k3_pds 268 TI_SCI_PD_EXCLUSIVE>;
11808f6c475fSVaishnav Achath		clocks = <&k3_clks 268 1>;
11818f6c475fSVaishnav Achath		status = "disabled";
11828f6c475fSVaishnav Achath	};
11838f6c475fSVaishnav Achath
11848f6c475fSVaishnav Achath	main_spi3: spi@2130000 {
11858f6c475fSVaishnav Achath		compatible = "ti,am654-mcspi","ti,omap4-mcspi";
11868f6c475fSVaishnav Achath		reg = <0x00 0x02130000 0x00 0x400>;
11878f6c475fSVaishnav Achath		interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
11888f6c475fSVaishnav Achath		#address-cells = <1>;
11898f6c475fSVaishnav Achath		#size-cells = <0>;
11908f6c475fSVaishnav Achath		power-domains = <&k3_pds 269 TI_SCI_PD_EXCLUSIVE>;
11918f6c475fSVaishnav Achath		clocks = <&k3_clks 269 1>;
11928f6c475fSVaishnav Achath		status = "disabled";
11938f6c475fSVaishnav Achath	};
11948f6c475fSVaishnav Achath
11958f6c475fSVaishnav Achath	main_spi4: spi@2140000 {
11968f6c475fSVaishnav Achath		compatible = "ti,am654-mcspi","ti,omap4-mcspi";
11978f6c475fSVaishnav Achath		reg = <0x00 0x02140000 0x00 0x400>;
11988f6c475fSVaishnav Achath		interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
11998f6c475fSVaishnav Achath		#address-cells = <1>;
12008f6c475fSVaishnav Achath		#size-cells = <0>;
12018f6c475fSVaishnav Achath		power-domains = <&k3_pds 270 TI_SCI_PD_EXCLUSIVE>;
12028f6c475fSVaishnav Achath		clocks = <&k3_clks 270 1>;
12038f6c475fSVaishnav Achath		status = "disabled";
12048f6c475fSVaishnav Achath	};
12058f6c475fSVaishnav Achath
12068f6c475fSVaishnav Achath	main_spi5: spi@2150000 {
12078f6c475fSVaishnav Achath		compatible = "ti,am654-mcspi","ti,omap4-mcspi";
12088f6c475fSVaishnav Achath		reg = <0x00 0x02150000 0x00 0x400>;
12098f6c475fSVaishnav Achath		interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
12108f6c475fSVaishnav Achath		#address-cells = <1>;
12118f6c475fSVaishnav Achath		#size-cells = <0>;
12128f6c475fSVaishnav Achath		power-domains = <&k3_pds 271 TI_SCI_PD_EXCLUSIVE>;
12138f6c475fSVaishnav Achath		clocks = <&k3_clks 271 1>;
12148f6c475fSVaishnav Achath		status = "disabled";
12158f6c475fSVaishnav Achath	};
12168f6c475fSVaishnav Achath
12178f6c475fSVaishnav Achath	main_spi6: spi@2160000 {
12188f6c475fSVaishnav Achath		compatible = "ti,am654-mcspi","ti,omap4-mcspi";
12198f6c475fSVaishnav Achath		reg = <0x00 0x02160000 0x00 0x400>;
12208f6c475fSVaishnav Achath		interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
12218f6c475fSVaishnav Achath		#address-cells = <1>;
12228f6c475fSVaishnav Achath		#size-cells = <0>;
12238f6c475fSVaishnav Achath		power-domains = <&k3_pds 272 TI_SCI_PD_EXCLUSIVE>;
12248f6c475fSVaishnav Achath		clocks = <&k3_clks 272 1>;
12258f6c475fSVaishnav Achath		status = "disabled";
12268f6c475fSVaishnav Achath	};
12278f6c475fSVaishnav Achath
12288f6c475fSVaishnav Achath	main_spi7: spi@2170000 {
12298f6c475fSVaishnav Achath		compatible = "ti,am654-mcspi","ti,omap4-mcspi";
12308f6c475fSVaishnav Achath		reg = <0x00 0x02170000 0x00 0x400>;
12318f6c475fSVaishnav Achath		interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>;
12328f6c475fSVaishnav Achath		#address-cells = <1>;
12338f6c475fSVaishnav Achath		#size-cells = <0>;
12348f6c475fSVaishnav Achath		power-domains = <&k3_pds 273 TI_SCI_PD_EXCLUSIVE>;
12358f6c475fSVaishnav Achath		clocks = <&k3_clks 273 1>;
12368f6c475fSVaishnav Achath		status = "disabled";
12378f6c475fSVaishnav Achath	};
12388f6c475fSVaishnav Achath
12396038f117SGowtham Tammana	watchdog0: watchdog@2200000 {
12406038f117SGowtham Tammana		compatible = "ti,j7-rti-wdt";
12416038f117SGowtham Tammana		reg = <0x0 0x2200000 0x0 0x100>;
12426038f117SGowtham Tammana		clocks = <&k3_clks 252 1>;
12436038f117SGowtham Tammana		power-domains = <&k3_pds 252 TI_SCI_PD_EXCLUSIVE>;
12446038f117SGowtham Tammana		assigned-clocks = <&k3_clks 252 1>;
12456038f117SGowtham Tammana		assigned-clock-parents = <&k3_clks 252 5>;
12466038f117SGowtham Tammana	};
12476038f117SGowtham Tammana
12486038f117SGowtham Tammana	watchdog1: watchdog@2210000 {
12496038f117SGowtham Tammana		compatible = "ti,j7-rti-wdt";
12506038f117SGowtham Tammana		reg = <0x0 0x2210000 0x0 0x100>;
12516038f117SGowtham Tammana		clocks = <&k3_clks 253 1>;
12526038f117SGowtham Tammana		power-domains = <&k3_pds 253 TI_SCI_PD_EXCLUSIVE>;
12536038f117SGowtham Tammana		assigned-clocks = <&k3_clks 253 1>;
12546038f117SGowtham Tammana		assigned-clock-parents = <&k3_clks 253 5>;
12556038f117SGowtham Tammana	};
12566038f117SGowtham Tammana
1257c8a28ed4SUdit Kumar	main_timer0: timer@2400000 {
1258c8a28ed4SUdit Kumar		compatible = "ti,am654-timer";
1259c8a28ed4SUdit Kumar		reg = <0x00 0x2400000 0x00 0x400>;
1260c8a28ed4SUdit Kumar		interrupts = <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
1261c8a28ed4SUdit Kumar		clocks = <&k3_clks 49 1>;
1262c8a28ed4SUdit Kumar		clock-names = "fck";
1263c8a28ed4SUdit Kumar		assigned-clocks = <&k3_clks 49 1>;
1264c8a28ed4SUdit Kumar		assigned-clock-parents = <&k3_clks 49 2>;
1265c8a28ed4SUdit Kumar		power-domains = <&k3_pds 49 TI_SCI_PD_EXCLUSIVE>;
1266c8a28ed4SUdit Kumar		ti,timer-pwm;
1267c8a28ed4SUdit Kumar	};
1268c8a28ed4SUdit Kumar
1269c8a28ed4SUdit Kumar	main_timer1: timer@2410000 {
1270c8a28ed4SUdit Kumar		compatible = "ti,am654-timer";
1271c8a28ed4SUdit Kumar		reg = <0x00 0x2410000 0x00 0x400>;
1272c8a28ed4SUdit Kumar		interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>;
1273c8a28ed4SUdit Kumar		clocks = <&k3_clks 50 1>;
1274c8a28ed4SUdit Kumar		clock-names = "fck";
1275c8a28ed4SUdit Kumar		assigned-clocks = <&k3_clks 50 1>, <&k3_clks 313 0>;
1276c8a28ed4SUdit Kumar		assigned-clock-parents = <&k3_clks 50 2>, <&k3_clks 313 1>;
1277c8a28ed4SUdit Kumar		power-domains = <&k3_pds 50 TI_SCI_PD_EXCLUSIVE>;
1278c8a28ed4SUdit Kumar		ti,timer-pwm;
1279c8a28ed4SUdit Kumar	};
1280c8a28ed4SUdit Kumar
1281c8a28ed4SUdit Kumar	main_timer2: timer@2420000 {
1282c8a28ed4SUdit Kumar		compatible = "ti,am654-timer";
1283c8a28ed4SUdit Kumar		reg = <0x00 0x2420000 0x00 0x400>;
1284c8a28ed4SUdit Kumar		interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>;
1285c8a28ed4SUdit Kumar		clocks = <&k3_clks 51 1>;
1286c8a28ed4SUdit Kumar		clock-names = "fck";
1287c8a28ed4SUdit Kumar		assigned-clocks = <&k3_clks 51 1>;
1288c8a28ed4SUdit Kumar		assigned-clock-parents = <&k3_clks 51 2>;
1289c8a28ed4SUdit Kumar		power-domains = <&k3_pds 49 TI_SCI_PD_EXCLUSIVE>;
1290c8a28ed4SUdit Kumar		ti,timer-pwm;
1291c8a28ed4SUdit Kumar	};
1292c8a28ed4SUdit Kumar
1293c8a28ed4SUdit Kumar	main_timer3: timer@2430000 {
1294c8a28ed4SUdit Kumar		compatible = "ti,am654-timer";
1295c8a28ed4SUdit Kumar		reg = <0x00 0x2430000 0x00 0x400>;
1296c8a28ed4SUdit Kumar		interrupts = <GIC_SPI 227 IRQ_TYPE_LEVEL_HIGH>;
1297c8a28ed4SUdit Kumar		clocks = <&k3_clks 52 1>;
1298c8a28ed4SUdit Kumar		clock-names = "fck";
1299c8a28ed4SUdit Kumar		assigned-clocks = <&k3_clks 52 1>, <&k3_clks 314 0>;
1300c8a28ed4SUdit Kumar		assigned-clock-parents = <&k3_clks 52 2>, <&k3_clks 314 1>;
1301c8a28ed4SUdit Kumar		power-domains = <&k3_pds 52 TI_SCI_PD_EXCLUSIVE>;
1302c8a28ed4SUdit Kumar		ti,timer-pwm;
1303c8a28ed4SUdit Kumar	};
1304c8a28ed4SUdit Kumar
1305c8a28ed4SUdit Kumar	main_timer4: timer@2440000 {
1306c8a28ed4SUdit Kumar		compatible = "ti,am654-timer";
1307c8a28ed4SUdit Kumar		reg = <0x00 0x2440000 0x00 0x400>;
1308c8a28ed4SUdit Kumar		interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH>;
1309c8a28ed4SUdit Kumar		clocks = <&k3_clks 53 1>;
1310c8a28ed4SUdit Kumar		clock-names = "fck";
1311c8a28ed4SUdit Kumar		assigned-clocks = <&k3_clks 53 1>;
1312c8a28ed4SUdit Kumar		assigned-clock-parents = <&k3_clks 53 2>;
1313c8a28ed4SUdit Kumar		power-domains = <&k3_pds 53 TI_SCI_PD_EXCLUSIVE>;
1314c8a28ed4SUdit Kumar		ti,timer-pwm;
1315c8a28ed4SUdit Kumar	};
1316c8a28ed4SUdit Kumar
1317c8a28ed4SUdit Kumar	main_timer5: timer@2450000 {
1318c8a28ed4SUdit Kumar		compatible = "ti,am654-timer";
1319c8a28ed4SUdit Kumar		reg = <0x00 0x2450000 0x00 0x400>;
1320c8a28ed4SUdit Kumar		interrupts = <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>;
1321c8a28ed4SUdit Kumar		clocks = <&k3_clks 54 1>;
1322c8a28ed4SUdit Kumar		clock-names = "fck";
1323c8a28ed4SUdit Kumar		assigned-clocks = <&k3_clks 54 1>, <&k3_clks 315 0>;
1324c8a28ed4SUdit Kumar		assigned-clock-parents = <&k3_clks 54 2>, <&k3_clks 315 1>;
1325c8a28ed4SUdit Kumar		power-domains = <&k3_pds 54 TI_SCI_PD_EXCLUSIVE>;
1326c8a28ed4SUdit Kumar		ti,timer-pwm;
1327c8a28ed4SUdit Kumar	};
1328c8a28ed4SUdit Kumar
1329c8a28ed4SUdit Kumar	main_timer6: timer@2460000 {
1330c8a28ed4SUdit Kumar		compatible = "ti,am654-timer";
1331c8a28ed4SUdit Kumar		reg = <0x00 0x2460000 0x00 0x400>;
1332c8a28ed4SUdit Kumar		interrupts = <GIC_SPI 230 IRQ_TYPE_LEVEL_HIGH>;
1333c8a28ed4SUdit Kumar		clocks = <&k3_clks 55 1>;
1334c8a28ed4SUdit Kumar		clock-names = "fck";
1335c8a28ed4SUdit Kumar		assigned-clocks = <&k3_clks 55 1>;
1336c8a28ed4SUdit Kumar		assigned-clock-parents = <&k3_clks 55 2>;
1337c8a28ed4SUdit Kumar		power-domains = <&k3_pds 55 TI_SCI_PD_EXCLUSIVE>;
1338c8a28ed4SUdit Kumar		ti,timer-pwm;
1339c8a28ed4SUdit Kumar	};
1340c8a28ed4SUdit Kumar
1341c8a28ed4SUdit Kumar	main_timer7: timer@2470000 {
1342c8a28ed4SUdit Kumar		compatible = "ti,am654-timer";
1343c8a28ed4SUdit Kumar		reg = <0x00 0x2470000 0x00 0x400>;
1344c8a28ed4SUdit Kumar		interrupts = <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>;
1345c8a28ed4SUdit Kumar		clocks = <&k3_clks 57 1>;
1346c8a28ed4SUdit Kumar		clock-names = "fck";
1347c8a28ed4SUdit Kumar		assigned-clocks = <&k3_clks 57 1>, <&k3_clks 316 0>;
1348c8a28ed4SUdit Kumar		assigned-clock-parents = <&k3_clks 57 2>, <&k3_clks 316 1>;
1349c8a28ed4SUdit Kumar		power-domains = <&k3_pds 57 TI_SCI_PD_EXCLUSIVE>;
1350c8a28ed4SUdit Kumar		ti,timer-pwm;
1351c8a28ed4SUdit Kumar	};
1352c8a28ed4SUdit Kumar
1353c8a28ed4SUdit Kumar	main_timer8: timer@2480000 {
1354c8a28ed4SUdit Kumar		compatible = "ti,am654-timer";
1355c8a28ed4SUdit Kumar		reg = <0x00 0x2480000 0x00 0x400>;
1356c8a28ed4SUdit Kumar		interrupts = <GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>;
1357c8a28ed4SUdit Kumar		clocks = <&k3_clks 58 1>;
1358c8a28ed4SUdit Kumar		clock-names = "fck";
1359c8a28ed4SUdit Kumar		assigned-clocks = <&k3_clks 58 1>;
1360c8a28ed4SUdit Kumar		assigned-clock-parents = <&k3_clks 58 2>;
1361c8a28ed4SUdit Kumar		power-domains = <&k3_pds 58 TI_SCI_PD_EXCLUSIVE>;
1362c8a28ed4SUdit Kumar		ti,timer-pwm;
1363c8a28ed4SUdit Kumar	};
1364c8a28ed4SUdit Kumar
1365c8a28ed4SUdit Kumar	main_timer9: timer@2490000 {
1366c8a28ed4SUdit Kumar		compatible = "ti,am654-timer";
1367c8a28ed4SUdit Kumar		reg = <0x00 0x2490000 0x00 0x400>;
1368c8a28ed4SUdit Kumar		interrupts = <GIC_SPI 233 IRQ_TYPE_LEVEL_HIGH>;
1369c8a28ed4SUdit Kumar		clocks = <&k3_clks 59 1>;
1370c8a28ed4SUdit Kumar		clock-names = "fck";
1371c8a28ed4SUdit Kumar		assigned-clocks = <&k3_clks 59 1>, <&k3_clks 317 0>;
1372c8a28ed4SUdit Kumar		assigned-clock-parents = <&k3_clks 59 2>, <&k3_clks 317 1>;
1373c8a28ed4SUdit Kumar		power-domains = <&k3_pds 59 TI_SCI_PD_EXCLUSIVE>;
1374c8a28ed4SUdit Kumar		ti,timer-pwm;
1375c8a28ed4SUdit Kumar	};
1376c8a28ed4SUdit Kumar
1377c8a28ed4SUdit Kumar	main_timer10: timer@24a0000 {
1378c8a28ed4SUdit Kumar		compatible = "ti,am654-timer";
1379c8a28ed4SUdit Kumar		reg = <0x00 0x24a0000 0x00 0x400>;
1380c8a28ed4SUdit Kumar		interrupts = <GIC_SPI 234 IRQ_TYPE_LEVEL_HIGH>;
1381c8a28ed4SUdit Kumar		clocks = <&k3_clks 60 1>;
1382c8a28ed4SUdit Kumar		clock-names = "fck";
1383c8a28ed4SUdit Kumar		assigned-clocks = <&k3_clks 60 1>;
1384c8a28ed4SUdit Kumar		assigned-clock-parents = <&k3_clks 60 2>;
1385c8a28ed4SUdit Kumar		power-domains = <&k3_pds 60 TI_SCI_PD_EXCLUSIVE>;
1386c8a28ed4SUdit Kumar		ti,timer-pwm;
1387c8a28ed4SUdit Kumar	};
1388c8a28ed4SUdit Kumar
1389c8a28ed4SUdit Kumar	main_timer11: timer@24b0000 {
1390c8a28ed4SUdit Kumar		compatible = "ti,am654-timer";
1391c8a28ed4SUdit Kumar		reg = <0x00 0x24b0000 0x00 0x400>;
1392c8a28ed4SUdit Kumar		interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH>;
1393c8a28ed4SUdit Kumar		clocks = <&k3_clks 62 1>;
1394c8a28ed4SUdit Kumar		clock-names = "fck";
1395c8a28ed4SUdit Kumar		assigned-clocks = <&k3_clks 62 1>, <&k3_clks 318 0>;
1396c8a28ed4SUdit Kumar		assigned-clock-parents = <&k3_clks 62 2>, <&k3_clks 318 1>;
1397c8a28ed4SUdit Kumar		power-domains = <&k3_pds 62 TI_SCI_PD_EXCLUSIVE>;
1398c8a28ed4SUdit Kumar		ti,timer-pwm;
1399c8a28ed4SUdit Kumar	};
1400c8a28ed4SUdit Kumar
1401c8a28ed4SUdit Kumar	main_timer12: timer@24c0000 {
1402c8a28ed4SUdit Kumar		compatible = "ti,am654-timer";
1403c8a28ed4SUdit Kumar		reg = <0x00 0x24c0000 0x00 0x400>;
1404c8a28ed4SUdit Kumar		interrupts = <GIC_SPI 236 IRQ_TYPE_LEVEL_HIGH>;
1405c8a28ed4SUdit Kumar		clocks = <&k3_clks 63 1>;
1406c8a28ed4SUdit Kumar		clock-names = "fck";
1407c8a28ed4SUdit Kumar		assigned-clocks = <&k3_clks 63 1>;
1408c8a28ed4SUdit Kumar		assigned-clock-parents = <&k3_clks 63 2>;
1409c8a28ed4SUdit Kumar		power-domains = <&k3_pds 63 TI_SCI_PD_EXCLUSIVE>;
1410c8a28ed4SUdit Kumar		ti,timer-pwm;
1411c8a28ed4SUdit Kumar	};
1412c8a28ed4SUdit Kumar
1413c8a28ed4SUdit Kumar	main_timer13: timer@24d0000 {
1414c8a28ed4SUdit Kumar		compatible = "ti,am654-timer";
1415c8a28ed4SUdit Kumar		reg = <0x00 0x24d0000 0x00 0x400>;
1416c8a28ed4SUdit Kumar		interrupts = <GIC_SPI 237 IRQ_TYPE_LEVEL_HIGH>;
1417c8a28ed4SUdit Kumar		clocks = <&k3_clks 64 1>;
1418c8a28ed4SUdit Kumar		clock-names = "fck";
1419c8a28ed4SUdit Kumar		assigned-clocks = <&k3_clks 64 1>, <&k3_clks 319 0>;
1420c8a28ed4SUdit Kumar		assigned-clock-parents = <&k3_clks 64 2>, <&k3_clks 319 1>;
1421c8a28ed4SUdit Kumar		power-domains = <&k3_pds 64 TI_SCI_PD_EXCLUSIVE>;
1422c8a28ed4SUdit Kumar		ti,timer-pwm;
1423c8a28ed4SUdit Kumar	};
1424c8a28ed4SUdit Kumar
1425c8a28ed4SUdit Kumar	main_timer14: timer@24e0000 {
1426c8a28ed4SUdit Kumar		compatible = "ti,am654-timer";
1427c8a28ed4SUdit Kumar		reg = <0x00 0x24e0000 0x00 0x400>;
1428c8a28ed4SUdit Kumar		interrupts = <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>;
1429c8a28ed4SUdit Kumar		clocks = <&k3_clks 65 1>;
1430c8a28ed4SUdit Kumar		clock-names = "fck";
1431c8a28ed4SUdit Kumar		assigned-clocks = <&k3_clks 65 1>;
1432c8a28ed4SUdit Kumar		assigned-clock-parents = <&k3_clks 65 2>;
1433c8a28ed4SUdit Kumar		power-domains = <&k3_pds 65 TI_SCI_PD_EXCLUSIVE>;
1434c8a28ed4SUdit Kumar		ti,timer-pwm;
1435c8a28ed4SUdit Kumar	};
1436c8a28ed4SUdit Kumar
1437c8a28ed4SUdit Kumar	main_timer15: timer@24f0000 {
1438c8a28ed4SUdit Kumar		compatible = "ti,am654-timer";
1439c8a28ed4SUdit Kumar		reg = <0x00 0x24f0000 0x00 0x400>;
1440c8a28ed4SUdit Kumar		interrupts = <GIC_SPI 239 IRQ_TYPE_LEVEL_HIGH>;
1441c8a28ed4SUdit Kumar		clocks = <&k3_clks 66 1>;
1442c8a28ed4SUdit Kumar		clock-names = "fck";
1443c8a28ed4SUdit Kumar		assigned-clocks = <&k3_clks 66 1>, <&k3_clks 320 0>;
1444c8a28ed4SUdit Kumar		assigned-clock-parents = <&k3_clks 66 2>, <&k3_clks 320 1>;
1445c8a28ed4SUdit Kumar		power-domains = <&k3_pds 66 TI_SCI_PD_EXCLUSIVE>;
1446c8a28ed4SUdit Kumar		ti,timer-pwm;
1447c8a28ed4SUdit Kumar	};
1448c8a28ed4SUdit Kumar
1449c8a28ed4SUdit Kumar	main_timer16: timer@2500000 {
1450c8a28ed4SUdit Kumar		compatible = "ti,am654-timer";
1451c8a28ed4SUdit Kumar		reg = <0x00 0x2500000 0x00 0x400>;
1452c8a28ed4SUdit Kumar		interrupts = <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>;
1453c8a28ed4SUdit Kumar		clocks = <&k3_clks 67 1>;
1454c8a28ed4SUdit Kumar		clock-names = "fck";
1455c8a28ed4SUdit Kumar		assigned-clocks = <&k3_clks 67 1>;
1456c8a28ed4SUdit Kumar		assigned-clock-parents = <&k3_clks 67 2>;
1457c8a28ed4SUdit Kumar		power-domains = <&k3_pds 67 TI_SCI_PD_EXCLUSIVE>;
1458c8a28ed4SUdit Kumar		ti,timer-pwm;
1459c8a28ed4SUdit Kumar	};
1460c8a28ed4SUdit Kumar
1461c8a28ed4SUdit Kumar	main_timer17: timer@2510000 {
1462c8a28ed4SUdit Kumar		compatible = "ti,am654-timer";
1463c8a28ed4SUdit Kumar		reg = <0x00 0x2510000 0x00 0x400>;
1464c8a28ed4SUdit Kumar		interrupts = <GIC_SPI 241 IRQ_TYPE_LEVEL_HIGH>;
1465c8a28ed4SUdit Kumar		clocks = <&k3_clks 68 1>;
1466c8a28ed4SUdit Kumar		clock-names = "fck";
1467c8a28ed4SUdit Kumar		assigned-clocks = <&k3_clks 68 1>, <&k3_clks 321 0>;
1468c8a28ed4SUdit Kumar		assigned-clock-parents = <&k3_clks 68 2>, <&k3_clks 321 1>;
1469c8a28ed4SUdit Kumar		power-domains = <&k3_pds 68 TI_SCI_PD_EXCLUSIVE>;
1470c8a28ed4SUdit Kumar		ti,timer-pwm;
1471c8a28ed4SUdit Kumar	};
1472c8a28ed4SUdit Kumar
1473c8a28ed4SUdit Kumar	main_timer18: timer@2520000 {
1474c8a28ed4SUdit Kumar		compatible = "ti,am654-timer";
1475c8a28ed4SUdit Kumar		reg = <0x00 0x2520000 0x00 0x400>;
1476c8a28ed4SUdit Kumar		interrupts = <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>;
1477c8a28ed4SUdit Kumar		clocks = <&k3_clks 69 1>;
1478c8a28ed4SUdit Kumar		clock-names = "fck";
1479c8a28ed4SUdit Kumar		assigned-clocks = <&k3_clks 69 1>;
1480c8a28ed4SUdit Kumar		assigned-clock-parents = <&k3_clks 69 2>;
1481c8a28ed4SUdit Kumar		power-domains = <&k3_pds 69 TI_SCI_PD_EXCLUSIVE>;
1482c8a28ed4SUdit Kumar		ti,timer-pwm;
1483c8a28ed4SUdit Kumar	};
1484c8a28ed4SUdit Kumar
1485c8a28ed4SUdit Kumar	main_timer19: timer@2530000 {
1486c8a28ed4SUdit Kumar		compatible = "ti,am654-timer";
1487c8a28ed4SUdit Kumar		reg = <0x00 0x2530000 0x00 0x400>;
1488c8a28ed4SUdit Kumar		interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>;
1489c8a28ed4SUdit Kumar		clocks = <&k3_clks 70 1>;
1490c8a28ed4SUdit Kumar		clock-names = "fck";
1491c8a28ed4SUdit Kumar		assigned-clocks = <&k3_clks 70 1>, <&k3_clks 322 0>;
1492c8a28ed4SUdit Kumar		assigned-clock-parents = <&k3_clks 70 2>, <&k3_clks 322 1>;
1493c8a28ed4SUdit Kumar		power-domains = <&k3_pds 70 TI_SCI_PD_EXCLUSIVE>;
1494c8a28ed4SUdit Kumar		ti,timer-pwm;
1495c8a28ed4SUdit Kumar	};
1496c8a28ed4SUdit Kumar
1497eb6f3655SSuman Anna	main_r5fss0: r5fss@5c00000 {
1498eb6f3655SSuman Anna		compatible = "ti,j7200-r5fss";
1499eb6f3655SSuman Anna		ti,cluster-mode = <1>;
1500eb6f3655SSuman Anna		#address-cells = <1>;
1501eb6f3655SSuman Anna		#size-cells = <1>;
1502eb6f3655SSuman Anna		ranges = <0x5c00000 0x00 0x5c00000 0x20000>,
1503eb6f3655SSuman Anna			 <0x5d00000 0x00 0x5d00000 0x20000>;
1504eb6f3655SSuman Anna		power-domains = <&k3_pds 243 TI_SCI_PD_EXCLUSIVE>;
1505eb6f3655SSuman Anna
1506eb6f3655SSuman Anna		main_r5fss0_core0: r5f@5c00000 {
1507eb6f3655SSuman Anna			compatible = "ti,j7200-r5f";
1508eb6f3655SSuman Anna			reg = <0x5c00000 0x00010000>,
1509eb6f3655SSuman Anna			      <0x5c10000 0x00010000>;
1510eb6f3655SSuman Anna			reg-names = "atcm", "btcm";
1511eb6f3655SSuman Anna			ti,sci = <&dmsc>;
1512eb6f3655SSuman Anna			ti,sci-dev-id = <245>;
1513eb6f3655SSuman Anna			ti,sci-proc-ids = <0x06 0xff>;
1514eb6f3655SSuman Anna			resets = <&k3_reset 245 1>;
1515eb6f3655SSuman Anna			firmware-name = "j7200-main-r5f0_0-fw";
1516eb6f3655SSuman Anna			ti,atcm-enable = <1>;
1517eb6f3655SSuman Anna			ti,btcm-enable = <1>;
1518eb6f3655SSuman Anna			ti,loczrama = <1>;
1519eb6f3655SSuman Anna		};
1520eb6f3655SSuman Anna
1521eb6f3655SSuman Anna		main_r5fss0_core1: r5f@5d00000 {
1522eb6f3655SSuman Anna			compatible = "ti,j7200-r5f";
1523eb6f3655SSuman Anna			reg = <0x5d00000 0x00008000>,
1524eb6f3655SSuman Anna			      <0x5d10000 0x00008000>;
1525eb6f3655SSuman Anna			reg-names = "atcm", "btcm";
1526eb6f3655SSuman Anna			ti,sci = <&dmsc>;
1527eb6f3655SSuman Anna			ti,sci-dev-id = <246>;
1528eb6f3655SSuman Anna			ti,sci-proc-ids = <0x07 0xff>;
1529eb6f3655SSuman Anna			resets = <&k3_reset 246 1>;
1530eb6f3655SSuman Anna			firmware-name = "j7200-main-r5f0_1-fw";
1531eb6f3655SSuman Anna			ti,atcm-enable = <1>;
1532eb6f3655SSuman Anna			ti,btcm-enable = <1>;
1533eb6f3655SSuman Anna			ti,loczrama = <1>;
1534eb6f3655SSuman Anna		};
1535eb6f3655SSuman Anna	};
1536e3d1f276SNeha Malcom Francis
1537e3d1f276SNeha Malcom Francis	main_esm: esm@700000 {
1538e3d1f276SNeha Malcom Francis		compatible = "ti,j721e-esm";
1539e3d1f276SNeha Malcom Francis		reg = <0x0 0x700000 0x0 0x1000>;
1540e3d1f276SNeha Malcom Francis		ti,esm-pins = <656>, <657>;
1541e3d1f276SNeha Malcom Francis	};
1542d361ed88SLokesh Vutla};
1543