xref: /linux/arch/arm64/boot/dts/freescale/imx95-19x19-verdin-evk.dts (revision 0cac5ce06e524755b3dac1e0a060b05992076d93)
1*2a119550SMarek Vasut// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*2a119550SMarek Vasut/*
3*2a119550SMarek Vasut * Copyright 2023 NXP
4*2a119550SMarek Vasut * Copyright 2025 Marek Vasut <marek.vasut@mailbox.org>
5*2a119550SMarek Vasut */
6*2a119550SMarek Vasut
7*2a119550SMarek Vasut/dts-v1/;
8*2a119550SMarek Vasut
9*2a119550SMarek Vasut#include <dt-bindings/usb/pd.h>
10*2a119550SMarek Vasut#include "imx95.dtsi"
11*2a119550SMarek Vasut
12*2a119550SMarek Vasut#define FALLING_EDGE			1
13*2a119550SMarek Vasut#define RISING_EDGE			2
14*2a119550SMarek Vasut
15*2a119550SMarek Vasut#define BRD_SM_CTRL_SD3_WAKE		0x8000	/* PCAL6408A-0 */
16*2a119550SMarek Vasut#define BRD_SM_CTRL_PCIE1_WAKE		0x8001	/* PCAL6408A-4 */
17*2a119550SMarek Vasut#define BRD_SM_CTRL_BT_WAKE		0x8002	/* PCAL6408A-5 */
18*2a119550SMarek Vasut#define BRD_SM_CTRL_PCIE2_WAKE		0x8003	/* PCAL6408A-6 */
19*2a119550SMarek Vasut#define BRD_SM_CTRL_BUTTON		0x8004	/* PCAL6408A-7 */
20*2a119550SMarek Vasut
21*2a119550SMarek Vasut/ {
22*2a119550SMarek Vasut	model = "i.MX 95 Verdin Evaluation Kit (EVK)";
23*2a119550SMarek Vasut	compatible = "toradex,verdin-imx95-19x19-evk", "fsl,imx95";
24*2a119550SMarek Vasut
25*2a119550SMarek Vasut	aliases {
26*2a119550SMarek Vasut		ethernet0 = &enetc_port0;
27*2a119550SMarek Vasut		ethernet1 = &enetc_port1;
28*2a119550SMarek Vasut		ethernet2 = &enetc_port2;
29*2a119550SMarek Vasut		gpio0 = &gpio1;
30*2a119550SMarek Vasut		gpio1 = &gpio2;
31*2a119550SMarek Vasut		gpio2 = &gpio3;
32*2a119550SMarek Vasut		gpio3 = &gpio4;
33*2a119550SMarek Vasut		gpio4 = &gpio5;
34*2a119550SMarek Vasut		i2c0 = &lpi2c1;
35*2a119550SMarek Vasut		i2c1 = &lpi2c2;
36*2a119550SMarek Vasut		i2c2 = &lpi2c3;
37*2a119550SMarek Vasut		i2c3 = &lpi2c4;
38*2a119550SMarek Vasut		i2c4 = &lpi2c5;
39*2a119550SMarek Vasut		i2c5 = &lpi2c6;
40*2a119550SMarek Vasut		i2c6 = &lpi2c7;
41*2a119550SMarek Vasut		i2c7 = &lpi2c8;
42*2a119550SMarek Vasut		mmc0 = &usdhc1;
43*2a119550SMarek Vasut		mmc1 = &usdhc2;
44*2a119550SMarek Vasut		serial0 = &lpuart1;
45*2a119550SMarek Vasut	};
46*2a119550SMarek Vasut
47*2a119550SMarek Vasut	chosen {
48*2a119550SMarek Vasut		stdout-path = &lpuart1;
49*2a119550SMarek Vasut	};
50*2a119550SMarek Vasut
51*2a119550SMarek Vasut	memory@80000000 {
52*2a119550SMarek Vasut		device_type = "memory";
53*2a119550SMarek Vasut		reg = <0x0 0x80000000 0 0x80000000>;
54*2a119550SMarek Vasut	};
55*2a119550SMarek Vasut
56*2a119550SMarek Vasut	reserved-memory {
57*2a119550SMarek Vasut		#address-cells = <2>;
58*2a119550SMarek Vasut		#size-cells = <2>;
59*2a119550SMarek Vasut		ranges;
60*2a119550SMarek Vasut
61*2a119550SMarek Vasut		linux_cma: linux,cma {
62*2a119550SMarek Vasut			compatible = "shared-dma-pool";
63*2a119550SMarek Vasut			alloc-ranges = <0 0x80000000 0 0x7f000000>;
64*2a119550SMarek Vasut			size = <0 0x3c000000>;
65*2a119550SMarek Vasut			linux,cma-default;
66*2a119550SMarek Vasut			reusable;
67*2a119550SMarek Vasut		};
68*2a119550SMarek Vasut	};
69*2a119550SMarek Vasut
70*2a119550SMarek Vasut	reg_1p8v: regulator-1p8v {
71*2a119550SMarek Vasut		compatible = "regulator-fixed";
72*2a119550SMarek Vasut		regulator-max-microvolt = <1800000>;
73*2a119550SMarek Vasut		regulator-min-microvolt = <1800000>;
74*2a119550SMarek Vasut		regulator-name = "+V1.8_SW";
75*2a119550SMarek Vasut	};
76*2a119550SMarek Vasut
77*2a119550SMarek Vasut	reg_3p3v: regulator-3p3v {
78*2a119550SMarek Vasut		compatible = "regulator-fixed";
79*2a119550SMarek Vasut		regulator-max-microvolt = <3300000>;
80*2a119550SMarek Vasut		regulator-min-microvolt = <3300000>;
81*2a119550SMarek Vasut		regulator-name = "+V3.3_SW";
82*2a119550SMarek Vasut	};
83*2a119550SMarek Vasut
84*2a119550SMarek Vasut	reg_m2_pwr: regulator-m2-pwr {
85*2a119550SMarek Vasut		compatible = "regulator-fixed";
86*2a119550SMarek Vasut		regulator-name = "M.2-power";
87*2a119550SMarek Vasut		regulator-min-microvolt = <3300000>;
88*2a119550SMarek Vasut		regulator-max-microvolt = <3300000>;
89*2a119550SMarek Vasut		gpio = <&gpio2 4 GPIO_ACTIVE_LOW>;
90*2a119550SMarek Vasut	};
91*2a119550SMarek Vasut
92*2a119550SMarek Vasut	reg_pcie0: regulator-pcie {
93*2a119550SMarek Vasut		compatible = "regulator-fixed";
94*2a119550SMarek Vasut		regulator-name = "PCIE_WLAN_EN";
95*2a119550SMarek Vasut		regulator-min-microvolt = <3300000>;
96*2a119550SMarek Vasut		regulator-max-microvolt = <3300000>;
97*2a119550SMarek Vasut		vin-supply = <&reg_m2_pwr>;
98*2a119550SMarek Vasut		gpio = <&i2c7_pcal6524 18 GPIO_ACTIVE_HIGH>;
99*2a119550SMarek Vasut		enable-active-high;
100*2a119550SMarek Vasut	};
101*2a119550SMarek Vasut
102*2a119550SMarek Vasut	reg_usdhc2_vmmc: regulator-usdhc2 {
103*2a119550SMarek Vasut		compatible = "regulator-fixed";
104*2a119550SMarek Vasut		pinctrl-names = "default";
105*2a119550SMarek Vasut		pinctrl-0 = <&pinctrl_reg_usdhc2_vmmc>;
106*2a119550SMarek Vasut		regulator-name = "VDD_SD2_3V3";
107*2a119550SMarek Vasut		regulator-min-microvolt = <3300000>;
108*2a119550SMarek Vasut		regulator-max-microvolt = <3300000>;
109*2a119550SMarek Vasut		gpio = <&gpio3 7 GPIO_ACTIVE_HIGH>;
110*2a119550SMarek Vasut		enable-active-high;
111*2a119550SMarek Vasut		off-on-delay-us = <12000>;
112*2a119550SMarek Vasut	};
113*2a119550SMarek Vasut
114*2a119550SMarek Vasut	usdhc3_pwrseq: usdhc3-pwrseq {
115*2a119550SMarek Vasut		compatible = "mmc-pwrseq-simple";
116*2a119550SMarek Vasut		reset-gpios = <&i2c7_pcal6524 11 GPIO_ACTIVE_HIGH>;
117*2a119550SMarek Vasut	};
118*2a119550SMarek Vasut
119*2a119550SMarek Vasut	sound-wm8904 {
120*2a119550SMarek Vasut		compatible = "fsl,imx-audio-wm8904";
121*2a119550SMarek Vasut		model = "wm8904-audio";
122*2a119550SMarek Vasut		audio-cpu = <&sai3>;
123*2a119550SMarek Vasut		audio-codec = <&wm8904>;
124*2a119550SMarek Vasut		audio-routing =
125*2a119550SMarek Vasut			"Headphone Jack", "HPOUTL",
126*2a119550SMarek Vasut			"Headphone Jack", "HPOUTR",
127*2a119550SMarek Vasut			"AMIC", "MICBIAS",
128*2a119550SMarek Vasut			"IN2L", "AMIC";
129*2a119550SMarek Vasut	};
130*2a119550SMarek Vasut};
131*2a119550SMarek Vasut
132*2a119550SMarek Vasut&enetc_port0 {
133*2a119550SMarek Vasut	pinctrl-names = "default";
134*2a119550SMarek Vasut	pinctrl-0 = <&pinctrl_enetc0>;
135*2a119550SMarek Vasut	phy-handle = <&ethphy0>;
136*2a119550SMarek Vasut	phy-mode = "rgmii-id";
137*2a119550SMarek Vasut	status = "okay";
138*2a119550SMarek Vasut};
139*2a119550SMarek Vasut
140*2a119550SMarek Vasut&flexspi1 {
141*2a119550SMarek Vasut	pinctrl-names = "default";
142*2a119550SMarek Vasut	pinctrl-0 = <&pinctrl_flexspi1>;
143*2a119550SMarek Vasut	status = "okay";
144*2a119550SMarek Vasut
145*2a119550SMarek Vasut	flash@0 {
146*2a119550SMarek Vasut		compatible = "jedec,spi-nor";
147*2a119550SMarek Vasut		reg = <0>;
148*2a119550SMarek Vasut		pinctrl-names = "default";
149*2a119550SMarek Vasut		pinctrl-0 = <&pinctrl_flexspi1_reset>;
150*2a119550SMarek Vasut		reset-gpios = <&gpio5 11 GPIO_ACTIVE_LOW>;
151*2a119550SMarek Vasut		#address-cells = <1>;
152*2a119550SMarek Vasut		#size-cells = <1>;
153*2a119550SMarek Vasut		spi-max-frequency = <200000000>;
154*2a119550SMarek Vasut		spi-tx-bus-width = <8>;
155*2a119550SMarek Vasut		spi-rx-bus-width = <8>;
156*2a119550SMarek Vasut	};
157*2a119550SMarek Vasut};
158*2a119550SMarek Vasut
159*2a119550SMarek Vasut&lpi2c4 {
160*2a119550SMarek Vasut	clock-frequency = <400000>;
161*2a119550SMarek Vasut	pinctrl-names = "default";
162*2a119550SMarek Vasut	pinctrl-0 = <&pinctrl_lpi2c4>;
163*2a119550SMarek Vasut	status = "okay";
164*2a119550SMarek Vasut
165*2a119550SMarek Vasut	wm8904: codec@1a {
166*2a119550SMarek Vasut		#sound-dai-cells = <0>;
167*2a119550SMarek Vasut		compatible = "wlf,wm8904";
168*2a119550SMarek Vasut		reg = <0x1a>;
169*2a119550SMarek Vasut		clocks = <&scmi_clk IMX95_CLK_SAI3>;
170*2a119550SMarek Vasut		clock-names = "mclk";
171*2a119550SMarek Vasut		AVDD-supply = <&reg_1p8v>;
172*2a119550SMarek Vasut		CPVDD-supply = <&reg_1p8v>;
173*2a119550SMarek Vasut		DBVDD-supply = <&reg_1p8v>;
174*2a119550SMarek Vasut		DCVDD-supply = <&reg_1p8v>;
175*2a119550SMarek Vasut		MICVDD-supply = <&reg_1p8v>;
176*2a119550SMarek Vasut	};
177*2a119550SMarek Vasut};
178*2a119550SMarek Vasut
179*2a119550SMarek Vasut&lpi2c5 {
180*2a119550SMarek Vasut	clock-frequency = <100000>;
181*2a119550SMarek Vasut	pinctrl-names = "default";
182*2a119550SMarek Vasut	pinctrl-0 = <&pinctrl_lpi2c5>;
183*2a119550SMarek Vasut	status = "okay";
184*2a119550SMarek Vasut};
185*2a119550SMarek Vasut
186*2a119550SMarek Vasut&lpi2c6 {
187*2a119550SMarek Vasut	clock-frequency = <100000>;
188*2a119550SMarek Vasut	pinctrl-names = "default";
189*2a119550SMarek Vasut	pinctrl-0 = <&pinctrl_lpi2c6>;
190*2a119550SMarek Vasut	status = "okay";
191*2a119550SMarek Vasut};
192*2a119550SMarek Vasut
193*2a119550SMarek Vasut&lpi2c7 {
194*2a119550SMarek Vasut	clock-frequency = <1000000>;
195*2a119550SMarek Vasut	pinctrl-names = "default";
196*2a119550SMarek Vasut	pinctrl-0 = <&pinctrl_lpi2c7>;
197*2a119550SMarek Vasut	status = "okay";
198*2a119550SMarek Vasut
199*2a119550SMarek Vasut	i2c7_pcal6524: i2c7-gpio@23 {
200*2a119550SMarek Vasut		compatible = "nxp,pcal6524";
201*2a119550SMarek Vasut		reg = <0x23>;
202*2a119550SMarek Vasut		pinctrl-names = "default";
203*2a119550SMarek Vasut		pinctrl-0 = <&pinctrl_i2c7_pcal6524>;
204*2a119550SMarek Vasut		gpio-controller;
205*2a119550SMarek Vasut		#gpio-cells = <2>;
206*2a119550SMarek Vasut		interrupt-controller;
207*2a119550SMarek Vasut		#interrupt-cells = <2>;
208*2a119550SMarek Vasut		interrupt-parent = <&gpio5>;
209*2a119550SMarek Vasut		interrupts = <16 IRQ_TYPE_LEVEL_LOW>;
210*2a119550SMarek Vasut	};
211*2a119550SMarek Vasut
212*2a119550SMarek Vasut	/* Current measurement at SoM 5V power output */
213*2a119550SMarek Vasut	hwmon@41 {
214*2a119550SMarek Vasut		compatible = "ti,ina219";
215*2a119550SMarek Vasut		reg = <0x41>;
216*2a119550SMarek Vasut		shunt-resistor = <10000>;
217*2a119550SMarek Vasut	};
218*2a119550SMarek Vasut
219*2a119550SMarek Vasut	/* Current measurement at Board power input */
220*2a119550SMarek Vasut	hwmon@45 {
221*2a119550SMarek Vasut		compatible = "ti,ina219";
222*2a119550SMarek Vasut		reg = <0x45>;
223*2a119550SMarek Vasut		shunt-resistor = <10000>;
224*2a119550SMarek Vasut	};
225*2a119550SMarek Vasut
226*2a119550SMarek Vasut	eeprom@50 {
227*2a119550SMarek Vasut		compatible = "st,24c02";
228*2a119550SMarek Vasut		reg = <0x50>;
229*2a119550SMarek Vasut	};
230*2a119550SMarek Vasut
231*2a119550SMarek Vasut	ptn5110: tcpc@52 {
232*2a119550SMarek Vasut		compatible = "nxp,ptn5110", "tcpci";
233*2a119550SMarek Vasut		reg = <0x52>;
234*2a119550SMarek Vasut		pinctrl-names = "default";
235*2a119550SMarek Vasut		pinctrl-0 = <&pinctrl_typec>;
236*2a119550SMarek Vasut		interrupt-parent = <&gpio5>;
237*2a119550SMarek Vasut		interrupts = <14 IRQ_TYPE_LEVEL_LOW>;
238*2a119550SMarek Vasut
239*2a119550SMarek Vasut		typec_con: connector {
240*2a119550SMarek Vasut			compatible = "usb-c-connector";
241*2a119550SMarek Vasut			label = "USB-C";
242*2a119550SMarek Vasut			power-role = "dual";
243*2a119550SMarek Vasut			data-role = "dual";
244*2a119550SMarek Vasut			try-power-role = "sink";
245*2a119550SMarek Vasut			source-pdos = <PDO_FIXED(5000, 3000, PDO_FIXED_USB_COMM)>;
246*2a119550SMarek Vasut			sink-pdos = <PDO_FIXED(5000, 3000, PDO_FIXED_USB_COMM)
247*2a119550SMarek Vasut				     PDO_VAR(5000, 20000, 3000)>;
248*2a119550SMarek Vasut			op-sink-microwatt = <15000000>;
249*2a119550SMarek Vasut			self-powered;
250*2a119550SMarek Vasut
251*2a119550SMarek Vasut			ports {
252*2a119550SMarek Vasut				#address-cells = <1>;
253*2a119550SMarek Vasut				#size-cells = <0>;
254*2a119550SMarek Vasut
255*2a119550SMarek Vasut				port@0 {
256*2a119550SMarek Vasut					reg = <0>;
257*2a119550SMarek Vasut
258*2a119550SMarek Vasut					typec_con_hs: endpoint {
259*2a119550SMarek Vasut						remote-endpoint = <&usb3_data_hs>;
260*2a119550SMarek Vasut					};
261*2a119550SMarek Vasut				};
262*2a119550SMarek Vasut
263*2a119550SMarek Vasut				port@1 {
264*2a119550SMarek Vasut					reg = <1>;
265*2a119550SMarek Vasut
266*2a119550SMarek Vasut					typec_con_ss: endpoint {
267*2a119550SMarek Vasut						remote-endpoint = <&usb3_data_ss>;
268*2a119550SMarek Vasut					};
269*2a119550SMarek Vasut				};
270*2a119550SMarek Vasut			};
271*2a119550SMarek Vasut		};
272*2a119550SMarek Vasut	};
273*2a119550SMarek Vasut};
274*2a119550SMarek Vasut
275*2a119550SMarek Vasut&lpuart1 {
276*2a119550SMarek Vasut	/* console */
277*2a119550SMarek Vasut	pinctrl-names = "default";
278*2a119550SMarek Vasut	pinctrl-0 = <&pinctrl_uart1>;
279*2a119550SMarek Vasut	status = "okay";
280*2a119550SMarek Vasut};
281*2a119550SMarek Vasut
282*2a119550SMarek Vasut&mu7 {
283*2a119550SMarek Vasut	status = "okay";
284*2a119550SMarek Vasut};
285*2a119550SMarek Vasut
286*2a119550SMarek Vasut&netcmix_blk_ctrl {
287*2a119550SMarek Vasut	status = "okay";
288*2a119550SMarek Vasut};
289*2a119550SMarek Vasut
290*2a119550SMarek Vasut&netc_blk_ctrl {
291*2a119550SMarek Vasut	status = "okay";
292*2a119550SMarek Vasut};
293*2a119550SMarek Vasut
294*2a119550SMarek Vasut&netc_emdio {
295*2a119550SMarek Vasut	pinctrl-names = "default";
296*2a119550SMarek Vasut	pinctrl-0 = <&pinctrl_emdio>;
297*2a119550SMarek Vasut	status = "okay";
298*2a119550SMarek Vasut
299*2a119550SMarek Vasut	ethphy0: ethernet-phy@1 {
300*2a119550SMarek Vasut		reg = <1>;
301*2a119550SMarek Vasut		realtek,clkout-disable;
302*2a119550SMarek Vasut	};
303*2a119550SMarek Vasut};
304*2a119550SMarek Vasut
305*2a119550SMarek Vasut&pcie0 {
306*2a119550SMarek Vasut	pinctrl-0 = <&pinctrl_pcie0>;
307*2a119550SMarek Vasut	pinctrl-names = "default";
308*2a119550SMarek Vasut	reset-gpio = <&i2c7_pcal6524 17 GPIO_ACTIVE_LOW>;
309*2a119550SMarek Vasut	vpcie-supply = <&reg_pcie0>;
310*2a119550SMarek Vasut	status = "okay";
311*2a119550SMarek Vasut};
312*2a119550SMarek Vasut
313*2a119550SMarek Vasut&pcie1 {
314*2a119550SMarek Vasut	pinctrl-0 = <&pinctrl_pcie1>;
315*2a119550SMarek Vasut	pinctrl-names = "default";
316*2a119550SMarek Vasut	reset-gpio = <&i2c7_pcal6524 16 GPIO_ACTIVE_LOW>;
317*2a119550SMarek Vasut	status = "okay";
318*2a119550SMarek Vasut};
319*2a119550SMarek Vasut
320*2a119550SMarek Vasut&sai1 {
321*2a119550SMarek Vasut	#sound-dai-cells = <0>;
322*2a119550SMarek Vasut	pinctrl-names = "default";
323*2a119550SMarek Vasut	pinctrl-0 = <&pinctrl_sai1>;
324*2a119550SMarek Vasut	assigned-clocks = <&scmi_clk IMX95_CLK_AUDIOPLL1_VCO>,
325*2a119550SMarek Vasut			  <&scmi_clk IMX95_CLK_AUDIOPLL2_VCO>,
326*2a119550SMarek Vasut			  <&scmi_clk IMX95_CLK_AUDIOPLL1>,
327*2a119550SMarek Vasut			  <&scmi_clk IMX95_CLK_AUDIOPLL2>,
328*2a119550SMarek Vasut			  <&scmi_clk IMX95_CLK_SAI1>;
329*2a119550SMarek Vasut	assigned-clock-parents = <0>, <0>, <0>, <0>,
330*2a119550SMarek Vasut				 <&scmi_clk IMX95_CLK_AUDIOPLL1>;
331*2a119550SMarek Vasut	assigned-clock-rates = <3932160000>,
332*2a119550SMarek Vasut			       <3612672000>, <393216000>,
333*2a119550SMarek Vasut			       <361267200>, <12288000>;
334*2a119550SMarek Vasut	fsl,sai-mclk-direction-output;
335*2a119550SMarek Vasut	status = "okay";
336*2a119550SMarek Vasut};
337*2a119550SMarek Vasut
338*2a119550SMarek Vasut&sai3 {
339*2a119550SMarek Vasut	#sound-dai-cells = <0>;
340*2a119550SMarek Vasut	pinctrl-names = "default";
341*2a119550SMarek Vasut	pinctrl-0 = <&pinctrl_sai3>;
342*2a119550SMarek Vasut	assigned-clocks = <&scmi_clk IMX95_CLK_AUDIOPLL1_VCO>,
343*2a119550SMarek Vasut			  <&scmi_clk IMX95_CLK_AUDIOPLL2_VCO>,
344*2a119550SMarek Vasut			  <&scmi_clk IMX95_CLK_AUDIOPLL1>,
345*2a119550SMarek Vasut			  <&scmi_clk IMX95_CLK_AUDIOPLL2>,
346*2a119550SMarek Vasut			  <&scmi_clk IMX95_CLK_SAI3>;
347*2a119550SMarek Vasut	assigned-clock-parents = <0>, <0>, <0>, <0>,
348*2a119550SMarek Vasut				 <&scmi_clk IMX95_CLK_AUDIOPLL1>;
349*2a119550SMarek Vasut	assigned-clock-rates = <3932160000>,
350*2a119550SMarek Vasut			       <3612672000>, <393216000>,
351*2a119550SMarek Vasut			       <361267200>, <12288000>;
352*2a119550SMarek Vasut	fsl,sai-mclk-direction-output;
353*2a119550SMarek Vasut	status = "okay";
354*2a119550SMarek Vasut};
355*2a119550SMarek Vasut
356*2a119550SMarek Vasut&usb3 {
357*2a119550SMarek Vasut	status = "okay";
358*2a119550SMarek Vasut};
359*2a119550SMarek Vasut
360*2a119550SMarek Vasut&usb3_dwc3 {
361*2a119550SMarek Vasut	dr_mode = "otg";
362*2a119550SMarek Vasut	hnp-disable;
363*2a119550SMarek Vasut	srp-disable;
364*2a119550SMarek Vasut	adp-disable;
365*2a119550SMarek Vasut	usb-role-switch;
366*2a119550SMarek Vasut	role-switch-default-mode = "peripheral";
367*2a119550SMarek Vasut	snps,dis-u1-entry-quirk;
368*2a119550SMarek Vasut	snps,dis-u2-entry-quirk;
369*2a119550SMarek Vasut	status = "okay";
370*2a119550SMarek Vasut
371*2a119550SMarek Vasut	port {
372*2a119550SMarek Vasut		usb3_data_hs: endpoint {
373*2a119550SMarek Vasut			remote-endpoint = <&typec_con_hs>;
374*2a119550SMarek Vasut		};
375*2a119550SMarek Vasut	};
376*2a119550SMarek Vasut};
377*2a119550SMarek Vasut
378*2a119550SMarek Vasut&usb3_phy {
379*2a119550SMarek Vasut	fsl,phy-tx-preemp-amp-tune-microamp = <600>;
380*2a119550SMarek Vasut	orientation-switch;
381*2a119550SMarek Vasut	status = "okay";
382*2a119550SMarek Vasut
383*2a119550SMarek Vasut	port {
384*2a119550SMarek Vasut		usb3_data_ss: endpoint {
385*2a119550SMarek Vasut			remote-endpoint = <&typec_con_ss>;
386*2a119550SMarek Vasut		};
387*2a119550SMarek Vasut	};
388*2a119550SMarek Vasut};
389*2a119550SMarek Vasut
390*2a119550SMarek Vasut&usdhc1 {
391*2a119550SMarek Vasut	pinctrl-names = "default", "state_100mhz", "state_200mhz", "sleep";
392*2a119550SMarek Vasut	pinctrl-0 = <&pinctrl_usdhc1>;
393*2a119550SMarek Vasut	pinctrl-1 = <&pinctrl_usdhc1_100mhz>;
394*2a119550SMarek Vasut	pinctrl-2 = <&pinctrl_usdhc1_200mhz>;
395*2a119550SMarek Vasut	pinctrl-3 = <&pinctrl_usdhc1>;
396*2a119550SMarek Vasut	bus-width = <8>;
397*2a119550SMarek Vasut	non-removable;
398*2a119550SMarek Vasut	no-sdio;
399*2a119550SMarek Vasut	no-sd;
400*2a119550SMarek Vasut	status = "okay";
401*2a119550SMarek Vasut};
402*2a119550SMarek Vasut
403*2a119550SMarek Vasut&usdhc2 {
404*2a119550SMarek Vasut	pinctrl-names = "default", "state_100mhz", "state_200mhz", "sleep";
405*2a119550SMarek Vasut	pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>;
406*2a119550SMarek Vasut	pinctrl-1 = <&pinctrl_usdhc2_100mhz>, <&pinctrl_usdhc2_gpio>;
407*2a119550SMarek Vasut	pinctrl-2 = <&pinctrl_usdhc2_200mhz>, <&pinctrl_usdhc2_gpio>;
408*2a119550SMarek Vasut	pinctrl-3 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>;
409*2a119550SMarek Vasut	cd-gpios = <&gpio3 0 GPIO_ACTIVE_LOW>;
410*2a119550SMarek Vasut	vmmc-supply = <&reg_usdhc2_vmmc>;
411*2a119550SMarek Vasut	bus-width = <4>;
412*2a119550SMarek Vasut	status = "okay";
413*2a119550SMarek Vasut};
414*2a119550SMarek Vasut
415*2a119550SMarek Vasut&usdhc3 {
416*2a119550SMarek Vasut	pinctrl-names = "default";
417*2a119550SMarek Vasut	pinctrl-0 = <&pinctrl_usdhc3>;
418*2a119550SMarek Vasut	mmc-pwrseq = <&usdhc3_pwrseq>;
419*2a119550SMarek Vasut	vmmc-supply = <&reg_pcie0>;
420*2a119550SMarek Vasut	bus-width = <4>;
421*2a119550SMarek Vasut	keep-power-in-suspend;
422*2a119550SMarek Vasut	non-removable;
423*2a119550SMarek Vasut	status = "okay";
424*2a119550SMarek Vasut};
425*2a119550SMarek Vasut
426*2a119550SMarek Vasut&scmi_misc {
427*2a119550SMarek Vasut	nxp,ctrl-ids = <BRD_SM_CTRL_SD3_WAKE	FALLING_EDGE
428*2a119550SMarek Vasut			BRD_SM_CTRL_PCIE1_WAKE	FALLING_EDGE
429*2a119550SMarek Vasut			BRD_SM_CTRL_BT_WAKE	FALLING_EDGE
430*2a119550SMarek Vasut			BRD_SM_CTRL_PCIE2_WAKE	FALLING_EDGE
431*2a119550SMarek Vasut			BRD_SM_CTRL_BUTTON	FALLING_EDGE>;
432*2a119550SMarek Vasut};
433*2a119550SMarek Vasut
434*2a119550SMarek Vasut&wdog3 {
435*2a119550SMarek Vasut	fsl,ext-reset-output;
436*2a119550SMarek Vasut	status = "okay";
437*2a119550SMarek Vasut};
438*2a119550SMarek Vasut
439*2a119550SMarek Vasut&scmi_iomuxc {
440*2a119550SMarek Vasut	pinctrl-names = "default";
441*2a119550SMarek Vasut	pinctrl-0 = <&pinctrl_hog>;
442*2a119550SMarek Vasut
443*2a119550SMarek Vasut	pinctrl_hog: hoggrp {
444*2a119550SMarek Vasut		fsl,pins =
445*2a119550SMarek Vasut			<IMX95_PAD_GPIO_IO04__GPIO2_IO_BIT4			0x3fe>;
446*2a119550SMarek Vasut	};
447*2a119550SMarek Vasut
448*2a119550SMarek Vasut	pinctrl_emdio: emdiogrp {
449*2a119550SMarek Vasut		fsl,pins =
450*2a119550SMarek Vasut			<IMX95_PAD_ENET1_MDC__NETCMIX_TOP_NETC_MDC		0x57e>,
451*2a119550SMarek Vasut			<IMX95_PAD_ENET1_MDIO__NETCMIX_TOP_NETC_MDIO		0x97e>;
452*2a119550SMarek Vasut	};
453*2a119550SMarek Vasut
454*2a119550SMarek Vasut	pinctrl_enetc0: enetc0grp {
455*2a119550SMarek Vasut		fsl,pins =
456*2a119550SMarek Vasut			<IMX95_PAD_ENET1_TD3__NETCMIX_TOP_ETH0_RGMII_TD3	0x57e>,
457*2a119550SMarek Vasut			<IMX95_PAD_ENET1_TD2__NETCMIX_TOP_ETH0_RGMII_TD2	0x57e>,
458*2a119550SMarek Vasut			<IMX95_PAD_ENET1_TD1__NETCMIX_TOP_ETH0_RGMII_TD1	0x57e>,
459*2a119550SMarek Vasut			<IMX95_PAD_ENET1_TD0__NETCMIX_TOP_ETH0_RGMII_TD0	0x57e>,
460*2a119550SMarek Vasut			<IMX95_PAD_ENET1_TX_CTL__NETCMIX_TOP_ETH0_RGMII_TX_CTL	0x57e>,
461*2a119550SMarek Vasut			<IMX95_PAD_ENET1_TXC__NETCMIX_TOP_ETH0_RGMII_TX_CLK	0x58e>,
462*2a119550SMarek Vasut			<IMX95_PAD_ENET1_RX_CTL__NETCMIX_TOP_ETH0_RGMII_RX_CTL	0x57e>,
463*2a119550SMarek Vasut			<IMX95_PAD_ENET1_RXC__NETCMIX_TOP_ETH0_RGMII_RX_CLK	0x58e>,
464*2a119550SMarek Vasut			<IMX95_PAD_ENET1_RD0__NETCMIX_TOP_ETH0_RGMII_RD0	0x57e>,
465*2a119550SMarek Vasut			<IMX95_PAD_ENET1_RD1__NETCMIX_TOP_ETH0_RGMII_RD1	0x57e>,
466*2a119550SMarek Vasut			<IMX95_PAD_ENET1_RD2__NETCMIX_TOP_ETH0_RGMII_RD2	0x57e>,
467*2a119550SMarek Vasut			<IMX95_PAD_ENET1_RD3__NETCMIX_TOP_ETH0_RGMII_RD3	0x57e>;
468*2a119550SMarek Vasut	};
469*2a119550SMarek Vasut
470*2a119550SMarek Vasut	pinctrl_flexspi1: flexspi1grp {
471*2a119550SMarek Vasut		fsl,pins =
472*2a119550SMarek Vasut			<IMX95_PAD_XSPI1_SS0_B__FLEXSPI1_A_SS0_B		0x3fe>,
473*2a119550SMarek Vasut			<IMX95_PAD_XSPI1_SCLK__FLEXSPI1_A_SCLK			0x3fe>,
474*2a119550SMarek Vasut			<IMX95_PAD_XSPI1_DQS__FLEXSPI1_A_DQS			0x3fe>,
475*2a119550SMarek Vasut			<IMX95_PAD_XSPI1_DATA0__FLEXSPI1_A_DATA_BIT0		0x3fe>,
476*2a119550SMarek Vasut			<IMX95_PAD_XSPI1_DATA1__FLEXSPI1_A_DATA_BIT1		0x3fe>,
477*2a119550SMarek Vasut			<IMX95_PAD_XSPI1_DATA2__FLEXSPI1_A_DATA_BIT2		0x3fe>,
478*2a119550SMarek Vasut			<IMX95_PAD_XSPI1_DATA3__FLEXSPI1_A_DATA_BIT3		0x3fe>,
479*2a119550SMarek Vasut			<IMX95_PAD_XSPI1_DATA4__FLEXSPI1_A_DATA_BIT4		0x3fe>,
480*2a119550SMarek Vasut			<IMX95_PAD_XSPI1_DATA5__FLEXSPI1_A_DATA_BIT5		0x3fe>,
481*2a119550SMarek Vasut			<IMX95_PAD_XSPI1_DATA6__FLEXSPI1_A_DATA_BIT6		0x3fe>,
482*2a119550SMarek Vasut			<IMX95_PAD_XSPI1_DATA7__FLEXSPI1_A_DATA_BIT7		0x3fe>;
483*2a119550SMarek Vasut	};
484*2a119550SMarek Vasut
485*2a119550SMarek Vasut	pinctrl_flexspi1_reset: flexspi1-reset-grp {
486*2a119550SMarek Vasut		fsl,pins =
487*2a119550SMarek Vasut			<IMX95_PAD_XSPI1_SS1_B__GPIO5_IO_BIT11			0x3fe>;
488*2a119550SMarek Vasut	};
489*2a119550SMarek Vasut
490*2a119550SMarek Vasut	pinctrl_hp: hpgrp {
491*2a119550SMarek Vasut		fsl,pins =
492*2a119550SMarek Vasut			<IMX95_PAD_GPIO_IO11__GPIO2_IO_BIT11			0x31e>;
493*2a119550SMarek Vasut	};
494*2a119550SMarek Vasut
495*2a119550SMarek Vasut	pinctrl_i2c4_pcal6408: i2c4pcal6498grp {
496*2a119550SMarek Vasut		fsl,pins =
497*2a119550SMarek Vasut			<IMX95_PAD_GPIO_IO18__GPIO2_IO_BIT18			0x31e>;
498*2a119550SMarek Vasut	};
499*2a119550SMarek Vasut
500*2a119550SMarek Vasut	pinctrl_i2c7_pcal6524: i2c7pcal6524grp {
501*2a119550SMarek Vasut		fsl,pins =
502*2a119550SMarek Vasut			<IMX95_PAD_GPIO_IO36__GPIO5_IO_BIT16			0x31e>;
503*2a119550SMarek Vasut	};
504*2a119550SMarek Vasut
505*2a119550SMarek Vasut	pinctrl_lpi2c4: lpi2c4grp {
506*2a119550SMarek Vasut		fsl,pins =
507*2a119550SMarek Vasut			<IMX95_PAD_GPIO_IO30__LPI2C4_SDA			0x40000b9e>,
508*2a119550SMarek Vasut			<IMX95_PAD_GPIO_IO31__LPI2C4_SCL			0x40000b9e>;
509*2a119550SMarek Vasut	};
510*2a119550SMarek Vasut
511*2a119550SMarek Vasut	pinctrl_lpi2c5: lpi2c5grp {
512*2a119550SMarek Vasut		fsl,pins =
513*2a119550SMarek Vasut			<IMX95_PAD_GPIO_IO22__LPI2C5_SDA			0x40000b9e>,
514*2a119550SMarek Vasut			<IMX95_PAD_GPIO_IO23__LPI2C5_SCL			0x40000b9e>;
515*2a119550SMarek Vasut	};
516*2a119550SMarek Vasut
517*2a119550SMarek Vasut	pinctrl_lpi2c6: lpi2c6grp {
518*2a119550SMarek Vasut		fsl,pins =
519*2a119550SMarek Vasut			<IMX95_PAD_GPIO_IO02__LPI2C6_SDA			0x40000b9e>,
520*2a119550SMarek Vasut			<IMX95_PAD_GPIO_IO03__LPI2C6_SCL			0x40000b9e>;
521*2a119550SMarek Vasut	};
522*2a119550SMarek Vasut
523*2a119550SMarek Vasut	pinctrl_lpi2c7: lpi2c7grp {
524*2a119550SMarek Vasut		fsl,pins =
525*2a119550SMarek Vasut			<IMX95_PAD_GPIO_IO08__LPI2C7_SDA			0x40000b9e>,
526*2a119550SMarek Vasut			<IMX95_PAD_GPIO_IO09__LPI2C7_SCL			0x40000b9e>;
527*2a119550SMarek Vasut	};
528*2a119550SMarek Vasut
529*2a119550SMarek Vasut	pinctrl_pcal6416: pcal6416grp {
530*2a119550SMarek Vasut		fsl,pins =
531*2a119550SMarek Vasut			<IMX95_PAD_CCM_CLKO3__GPIO4_IO_BIT28			0x31e>;
532*2a119550SMarek Vasut	};
533*2a119550SMarek Vasut
534*2a119550SMarek Vasut	pinctrl_pcie0: pcie0grp {
535*2a119550SMarek Vasut		fsl,pins =
536*2a119550SMarek Vasut			<IMX95_PAD_GPIO_IO32__HSIOMIX_TOP_PCIE1_CLKREQ_B	0x4000031e>;
537*2a119550SMarek Vasut	};
538*2a119550SMarek Vasut
539*2a119550SMarek Vasut	pinctrl_pcie1: pcie1grp {
540*2a119550SMarek Vasut		fsl,pins =
541*2a119550SMarek Vasut			<IMX95_PAD_GPIO_IO35__HSIOMIX_TOP_PCIE2_CLKREQ_B	0x4000031e>;
542*2a119550SMarek Vasut	};
543*2a119550SMarek Vasut
544*2a119550SMarek Vasut	pinctrl_pdm: pdmgrp {
545*2a119550SMarek Vasut		fsl,pins =
546*2a119550SMarek Vasut			<IMX95_PAD_PDM_CLK__AONMIX_TOP_PDM_CLK				0x31e>,
547*2a119550SMarek Vasut			<IMX95_PAD_PDM_BIT_STREAM0__AONMIX_TOP_PDM_BIT_STREAM_BIT0	0x31e>;
548*2a119550SMarek Vasut	};
549*2a119550SMarek Vasut
550*2a119550SMarek Vasut	pinctrl_reg_usdhc2_vmmc: regusdhc2vmmcgrp {
551*2a119550SMarek Vasut		fsl,pins =
552*2a119550SMarek Vasut			<IMX95_PAD_SD2_RESET_B__GPIO3_IO_BIT7		0x31e>;
553*2a119550SMarek Vasut	};
554*2a119550SMarek Vasut
555*2a119550SMarek Vasut	pinctrl_sai1: sai1grp {
556*2a119550SMarek Vasut		fsl,pins =
557*2a119550SMarek Vasut			<IMX95_PAD_SAI1_RXD0__AONMIX_TOP_SAI1_RX_DATA_BIT0	0x31e>,
558*2a119550SMarek Vasut			<IMX95_PAD_SAI1_TXC__AONMIX_TOP_SAI1_TX_BCLK		0x31e>,
559*2a119550SMarek Vasut			<IMX95_PAD_SAI1_TXFS__AONMIX_TOP_SAI1_TX_SYNC		0x31e>,
560*2a119550SMarek Vasut			<IMX95_PAD_SAI1_TXD0__AONMIX_TOP_SAI1_TX_DATA_BIT0	0x31e>;
561*2a119550SMarek Vasut	};
562*2a119550SMarek Vasut
563*2a119550SMarek Vasut	pinctrl_sai2: sai2grp {
564*2a119550SMarek Vasut		fsl,pins =
565*2a119550SMarek Vasut			<IMX95_PAD_ENET2_MDIO__NETCMIX_TOP_SAI2_RX_BCLK		0x31e>,
566*2a119550SMarek Vasut			<IMX95_PAD_ENET2_MDC__NETCMIX_TOP_SAI2_RX_SYNC		0x31e>,
567*2a119550SMarek Vasut			<IMX95_PAD_ENET2_TD3__NETCMIX_TOP_SAI2_RX_DATA_BIT0	0x31e>,
568*2a119550SMarek Vasut			<IMX95_PAD_ENET2_TD2__NETCMIX_TOP_SAI2_RX_DATA_BIT1	0x31e>,
569*2a119550SMarek Vasut			<IMX95_PAD_ENET2_TXC__NETCMIX_TOP_SAI2_TX_BCLK		0x31e>,
570*2a119550SMarek Vasut			<IMX95_PAD_ENET2_TX_CTL__NETCMIX_TOP_SAI2_TX_SYNC	0x31e>,
571*2a119550SMarek Vasut			<IMX95_PAD_ENET2_RX_CTL__NETCMIX_TOP_SAI2_TX_DATA_BIT0	0x31e>,
572*2a119550SMarek Vasut			<IMX95_PAD_ENET2_RXC__NETCMIX_TOP_SAI2_TX_DATA_BIT1	0x31e>,
573*2a119550SMarek Vasut			<IMX95_PAD_ENET2_RD0__NETCMIX_TOP_SAI2_TX_DATA_BIT2	0x31e>,
574*2a119550SMarek Vasut			<IMX95_PAD_ENET2_RD1__NETCMIX_TOP_SAI2_TX_DATA_BIT3	0x31e>,
575*2a119550SMarek Vasut			<IMX95_PAD_ENET2_RD2__NETCMIX_TOP_SAI2_MCLK		0x31e>;
576*2a119550SMarek Vasut	};
577*2a119550SMarek Vasut
578*2a119550SMarek Vasut	pinctrl_sai3: sai3grp {
579*2a119550SMarek Vasut		fsl,pins =
580*2a119550SMarek Vasut			<IMX95_PAD_GPIO_IO17__SAI3_MCLK			0x31e>,
581*2a119550SMarek Vasut			<IMX95_PAD_GPIO_IO16__SAI3_TX_BCLK		0x31e>,
582*2a119550SMarek Vasut			<IMX95_PAD_GPIO_IO26__SAI3_TX_SYNC		0x31e>,
583*2a119550SMarek Vasut			<IMX95_PAD_GPIO_IO20__SAI3_RX_DATA_BIT0		0x31e>,
584*2a119550SMarek Vasut			<IMX95_PAD_GPIO_IO21__SAI3_TX_DATA_BIT0		0x31e>;
585*2a119550SMarek Vasut	};
586*2a119550SMarek Vasut
587*2a119550SMarek Vasut	pinctrl_tpm6: tpm6grp {
588*2a119550SMarek Vasut		fsl,pins =
589*2a119550SMarek Vasut			<IMX95_PAD_GPIO_IO19__TPM6_CH2			0x51e>;
590*2a119550SMarek Vasut	};
591*2a119550SMarek Vasut
592*2a119550SMarek Vasut	pinctrl_typec: typecgrp {
593*2a119550SMarek Vasut		fsl,pins =
594*2a119550SMarek Vasut			<IMX95_PAD_GPIO_IO34__GPIO5_IO_BIT14		0x31e>;
595*2a119550SMarek Vasut	};
596*2a119550SMarek Vasut
597*2a119550SMarek Vasut	pinctrl_uart1: uart1grp {
598*2a119550SMarek Vasut		fsl,pins =
599*2a119550SMarek Vasut			<IMX95_PAD_UART1_RXD__AONMIX_TOP_LPUART1_RX	0x31e>,
600*2a119550SMarek Vasut			<IMX95_PAD_UART1_TXD__AONMIX_TOP_LPUART1_TX	0x31e>;
601*2a119550SMarek Vasut	};
602*2a119550SMarek Vasut
603*2a119550SMarek Vasut	pinctrl_usdhc1: usdhc1grp {
604*2a119550SMarek Vasut		fsl,pins =
605*2a119550SMarek Vasut			<IMX95_PAD_SD1_CLK__USDHC1_CLK			0x158e>,
606*2a119550SMarek Vasut			<IMX95_PAD_SD1_CMD__USDHC1_CMD			0x138e>,
607*2a119550SMarek Vasut			<IMX95_PAD_SD1_DATA0__USDHC1_DATA0		0x138e>,
608*2a119550SMarek Vasut			<IMX95_PAD_SD1_DATA1__USDHC1_DATA1		0x138e>,
609*2a119550SMarek Vasut			<IMX95_PAD_SD1_DATA2__USDHC1_DATA2		0x138e>,
610*2a119550SMarek Vasut			<IMX95_PAD_SD1_DATA3__USDHC1_DATA3		0x138e>,
611*2a119550SMarek Vasut			<IMX95_PAD_SD1_DATA4__USDHC1_DATA4		0x138e>,
612*2a119550SMarek Vasut			<IMX95_PAD_SD1_DATA5__USDHC1_DATA5		0x138e>,
613*2a119550SMarek Vasut			<IMX95_PAD_SD1_DATA6__USDHC1_DATA6		0x138e>,
614*2a119550SMarek Vasut			<IMX95_PAD_SD1_DATA7__USDHC1_DATA7		0x138e>,
615*2a119550SMarek Vasut			<IMX95_PAD_SD1_STROBE__USDHC1_STROBE		0x158e>;
616*2a119550SMarek Vasut	};
617*2a119550SMarek Vasut
618*2a119550SMarek Vasut	pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp {
619*2a119550SMarek Vasut		fsl,pins =
620*2a119550SMarek Vasut			<IMX95_PAD_SD1_CLK__USDHC1_CLK			0x158e>,
621*2a119550SMarek Vasut			<IMX95_PAD_SD1_CMD__USDHC1_CMD			0x138e>,
622*2a119550SMarek Vasut			<IMX95_PAD_SD1_DATA0__USDHC1_DATA0		0x138e>,
623*2a119550SMarek Vasut			<IMX95_PAD_SD1_DATA1__USDHC1_DATA1		0x138e>,
624*2a119550SMarek Vasut			<IMX95_PAD_SD1_DATA2__USDHC1_DATA2		0x138e>,
625*2a119550SMarek Vasut			<IMX95_PAD_SD1_DATA3__USDHC1_DATA3		0x138e>,
626*2a119550SMarek Vasut			<IMX95_PAD_SD1_DATA4__USDHC1_DATA4		0x138e>,
627*2a119550SMarek Vasut			<IMX95_PAD_SD1_DATA5__USDHC1_DATA5		0x138e>,
628*2a119550SMarek Vasut			<IMX95_PAD_SD1_DATA6__USDHC1_DATA6		0x138e>,
629*2a119550SMarek Vasut			<IMX95_PAD_SD1_DATA7__USDHC1_DATA7		0x138e>,
630*2a119550SMarek Vasut			<IMX95_PAD_SD1_STROBE__USDHC1_STROBE		0x158e>;
631*2a119550SMarek Vasut	};
632*2a119550SMarek Vasut
633*2a119550SMarek Vasut	pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp {
634*2a119550SMarek Vasut		fsl,pins =
635*2a119550SMarek Vasut			<IMX95_PAD_SD1_CLK__USDHC1_CLK			0x15fe>,
636*2a119550SMarek Vasut			<IMX95_PAD_SD1_CMD__USDHC1_CMD			0x13fe>,
637*2a119550SMarek Vasut			<IMX95_PAD_SD1_DATA0__USDHC1_DATA0		0x13fe>,
638*2a119550SMarek Vasut			<IMX95_PAD_SD1_DATA1__USDHC1_DATA1		0x13fe>,
639*2a119550SMarek Vasut			<IMX95_PAD_SD1_DATA2__USDHC1_DATA2		0x13fe>,
640*2a119550SMarek Vasut			<IMX95_PAD_SD1_DATA3__USDHC1_DATA3		0x13fe>,
641*2a119550SMarek Vasut			<IMX95_PAD_SD1_DATA4__USDHC1_DATA4		0x13fe>,
642*2a119550SMarek Vasut			<IMX95_PAD_SD1_DATA5__USDHC1_DATA5		0x13fe>,
643*2a119550SMarek Vasut			<IMX95_PAD_SD1_DATA6__USDHC1_DATA6		0x13fe>,
644*2a119550SMarek Vasut			<IMX95_PAD_SD1_DATA7__USDHC1_DATA7		0x13fe>,
645*2a119550SMarek Vasut			<IMX95_PAD_SD1_STROBE__USDHC1_STROBE		0x15fe>;
646*2a119550SMarek Vasut	};
647*2a119550SMarek Vasut
648*2a119550SMarek Vasut	pinctrl_usdhc2_gpio: usdhc2gpiogrp {
649*2a119550SMarek Vasut		fsl,pins =
650*2a119550SMarek Vasut			<IMX95_PAD_SD2_CD_B__GPIO3_IO_BIT0		0x31e>;
651*2a119550SMarek Vasut	};
652*2a119550SMarek Vasut
653*2a119550SMarek Vasut	pinctrl_usdhc2: usdhc2grp {
654*2a119550SMarek Vasut		fsl,pins =
655*2a119550SMarek Vasut			<IMX95_PAD_SD2_CLK__USDHC2_CLK			0x158e>,
656*2a119550SMarek Vasut			<IMX95_PAD_SD2_CMD__USDHC2_CMD			0x138e>,
657*2a119550SMarek Vasut			<IMX95_PAD_SD2_DATA0__USDHC2_DATA0		0x138e>,
658*2a119550SMarek Vasut			<IMX95_PAD_SD2_DATA1__USDHC2_DATA1		0x138e>,
659*2a119550SMarek Vasut			<IMX95_PAD_SD2_DATA2__USDHC2_DATA2		0x138e>,
660*2a119550SMarek Vasut			<IMX95_PAD_SD2_DATA3__USDHC2_DATA3		0x138e>,
661*2a119550SMarek Vasut			<IMX95_PAD_SD2_VSELECT__USDHC2_VSELECT		0x51e>;
662*2a119550SMarek Vasut	};
663*2a119550SMarek Vasut
664*2a119550SMarek Vasut	pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp {
665*2a119550SMarek Vasut		fsl,pins =
666*2a119550SMarek Vasut			<IMX95_PAD_SD2_CLK__USDHC2_CLK			0x158e>,
667*2a119550SMarek Vasut			<IMX95_PAD_SD2_CMD__USDHC2_CMD			0x138e>,
668*2a119550SMarek Vasut			<IMX95_PAD_SD2_DATA0__USDHC2_DATA0		0x138e>,
669*2a119550SMarek Vasut			<IMX95_PAD_SD2_DATA1__USDHC2_DATA1		0x138e>,
670*2a119550SMarek Vasut			<IMX95_PAD_SD2_DATA2__USDHC2_DATA2		0x138e>,
671*2a119550SMarek Vasut			<IMX95_PAD_SD2_DATA3__USDHC2_DATA3		0x138e>,
672*2a119550SMarek Vasut			<IMX95_PAD_SD2_VSELECT__USDHC2_VSELECT		0x51e>;
673*2a119550SMarek Vasut	};
674*2a119550SMarek Vasut
675*2a119550SMarek Vasut	pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp {
676*2a119550SMarek Vasut		fsl,pins =
677*2a119550SMarek Vasut			<IMX95_PAD_SD2_CLK__USDHC2_CLK			0x15fe>,
678*2a119550SMarek Vasut			<IMX95_PAD_SD2_CMD__USDHC2_CMD			0x13fe>,
679*2a119550SMarek Vasut			<IMX95_PAD_SD2_DATA0__USDHC2_DATA0		0x13fe>,
680*2a119550SMarek Vasut			<IMX95_PAD_SD2_DATA1__USDHC2_DATA1		0x13fe>,
681*2a119550SMarek Vasut			<IMX95_PAD_SD2_DATA2__USDHC2_DATA2		0x13fe>,
682*2a119550SMarek Vasut			<IMX95_PAD_SD2_DATA3__USDHC2_DATA3		0x13fe>,
683*2a119550SMarek Vasut			<IMX95_PAD_SD2_VSELECT__USDHC2_VSELECT		0x51e>;
684*2a119550SMarek Vasut	};
685*2a119550SMarek Vasut
686*2a119550SMarek Vasut	pinctrl_usdhc3: usdhc3grp {
687*2a119550SMarek Vasut		fsl,pins =
688*2a119550SMarek Vasut			<IMX95_PAD_SD3_CLK__USDHC3_CLK			0x158e>,
689*2a119550SMarek Vasut			<IMX95_PAD_SD3_CMD__USDHC3_CMD			0x138e>,
690*2a119550SMarek Vasut			<IMX95_PAD_SD3_DATA0__USDHC3_DATA0		0x138e>,
691*2a119550SMarek Vasut			<IMX95_PAD_SD3_DATA1__USDHC3_DATA1		0x138e>,
692*2a119550SMarek Vasut			<IMX95_PAD_SD3_DATA2__USDHC3_DATA2		0x138e>,
693*2a119550SMarek Vasut			<IMX95_PAD_SD3_DATA3__USDHC3_DATA3		0x138e>;
694*2a119550SMarek Vasut	};
695*2a119550SMarek Vasut};
696