11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 4b1b3f49cSRussell King select ARCH_BINFMT_ELF_RANDOMIZE_PIE 57463449bSCatalin Marinas select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE 6b1b3f49cSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 73d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 8b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 9ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 10b1b3f49cSRussell King select CPU_PM if (SUSPEND || CPU_IDLE) 1139b175a0SWill Deacon select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU 12b1b3f49cSRussell King select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI) 13b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 14b1b3f49cSRussell King select GENERIC_IRQ_PROBE 15b1b3f49cSRussell King select GENERIC_IRQ_SHOW 16b1b3f49cSRussell King select GENERIC_PCI_IOMAP 17b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 18f7b861b7SThomas Gleixner select GENERIC_IDLE_POLL_SETUP 19b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 20b1b3f49cSRussell King select GENERIC_STRNLEN_USER 21b1b3f49cSRussell King select HARDIRQS_SW_RESEND 22b1b3f49cSRussell King select HAVE_AOUT 2309f05d85SRabin Vincent select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL 245cbad0ebSJason Wessel select HAVE_ARCH_KGDB 254095ccc3SWill Drewry select HAVE_ARCH_SECCOMP_FILTER 260693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 27b1b3f49cSRussell King select HAVE_BPF_JIT 28b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 29b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 30b1b3f49cSRussell King select HAVE_DMA_API_DEBUG 31b1b3f49cSRussell King select HAVE_DMA_ATTRS 32b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 33b1b3f49cSRussell King select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 34b1b3f49cSRussell King select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 35b1b3f49cSRussell King select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 36b1b3f49cSRussell King select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 37b1b3f49cSRussell King select HAVE_GENERIC_DMA_COHERENT 38b1b3f49cSRussell King select HAVE_GENERIC_HARDIRQS 39b1b3f49cSRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 40b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 41b1b3f49cSRussell King select HAVE_KERNEL_GZIP 42b1b3f49cSRussell King select HAVE_KERNEL_LZMA 43b1b3f49cSRussell King select HAVE_KERNEL_LZO 44b1b3f49cSRussell King select HAVE_KERNEL_XZ 45856bc356SJon Medhurst select HAVE_KPROBES if !XIP_KERNEL 469edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 47b1b3f49cSRussell King select HAVE_MEMBLOCK 48b1b3f49cSRussell King select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 497ada189fSJamie Iles select HAVE_PERF_EVENTS 50e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 51b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 52af1839ebSCatalin Marinas select HAVE_UID16 533d92a71aSAnna-Maria Gleixner select KTIME_SCALAR 54b1b3f49cSRussell King select PERF_USE_VMALLOC 55b1b3f49cSRussell King select RTC_LIB 56b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 57786d35d4SDavid Howells select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND 58786d35d4SDavid Howells select MODULES_USE_ELF_REL 5938a61b6bSAl Viro select CLONE_BACKWARDS 60b68fec24SAl Viro select OLD_SIGSUSPEND3 6150bcb7e4SAl Viro select OLD_SIGACTION 62b0088480SKevin Hilman select HAVE_CONTEXT_TRACKING 631da177e4SLinus Torvalds help 641da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 65f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 661da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 671da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 681da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 691da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 701da177e4SLinus Torvalds 7174facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 7274facffeSRussell King bool 7374facffeSRussell King 744ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH 754ce63fcdSMarek Szyprowski bool 764ce63fcdSMarek Szyprowski 774ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 784ce63fcdSMarek Szyprowski bool 79b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 80b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 814ce63fcdSMarek Szyprowski 8260460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 8360460abfSSeung-Woo Kim 8460460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 8560460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 8660460abfSSeung-Woo Kim range 4 9 8760460abfSSeung-Woo Kim default 8 8860460abfSSeung-Woo Kim help 8960460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 9060460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 9160460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 9260460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 9360460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 9460460abfSSeung-Woo Kim virtual space with just a few allocations. 9560460abfSSeung-Woo Kim 9660460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 9760460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 9860460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 9960460abfSSeung-Woo Kim by the PAGE_SIZE. 10060460abfSSeung-Woo Kim 10160460abfSSeung-Woo Kimendif 10260460abfSSeung-Woo Kim 1031a189b97SRussell Kingconfig HAVE_PWM 1041a189b97SRussell King bool 1051a189b97SRussell King 1060b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 1070b05da72SHans Ulli Kroll bool 1080b05da72SHans Ulli Kroll 10975e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 11075e7153aSRalf Baechle bool 11175e7153aSRalf Baechle 112bc581770SLinus Walleijconfig HAVE_TCM 113bc581770SLinus Walleij bool 114bc581770SLinus Walleij select GENERIC_ALLOCATOR 115bc581770SLinus Walleij 116e119bfffSRussell Kingconfig HAVE_PROC_CPU 117e119bfffSRussell King bool 118e119bfffSRussell King 1195ea81769SAl Viroconfig NO_IOPORT 1205ea81769SAl Viro bool 1215ea81769SAl Viro 1221da177e4SLinus Torvaldsconfig EISA 1231da177e4SLinus Torvalds bool 1241da177e4SLinus Torvalds ---help--- 1251da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 1261da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 1271da177e4SLinus Torvalds 1281da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 1291da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 1301da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 1311da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1321da177e4SLinus Torvalds 1331da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1341da177e4SLinus Torvalds 1351da177e4SLinus Torvalds Otherwise, say N. 1361da177e4SLinus Torvalds 1371da177e4SLinus Torvaldsconfig SBUS 1381da177e4SLinus Torvalds bool 1391da177e4SLinus Torvalds 140f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 141f16fb1ecSRussell King bool 142f16fb1ecSRussell King default y 143f16fb1ecSRussell King 144f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 145f76e9154SNicolas Pitre bool 146f76e9154SNicolas Pitre depends on !SMP 147f76e9154SNicolas Pitre default y 148f76e9154SNicolas Pitre 149f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 150f16fb1ecSRussell King bool 151f16fb1ecSRussell King default y 152f16fb1ecSRussell King 1537ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1547ad1bcb2SRussell King bool 1557ad1bcb2SRussell King default y 1567ad1bcb2SRussell King 1571da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK 1581da177e4SLinus Torvalds bool 1591da177e4SLinus Torvalds default y 1601da177e4SLinus Torvalds 1611da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1621da177e4SLinus Torvalds bool 1631da177e4SLinus Torvalds 164f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 165f0d1b0b3SDavid Howells bool 166f0d1b0b3SDavid Howells 167f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 168f0d1b0b3SDavid Howells bool 169f0d1b0b3SDavid Howells 17089c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ 17189c52ed4SBen Dooks bool 17289c52ed4SBen Dooks help 17389c52ed4SBen Dooks Internal node to signify that the ARCH has CPUFREQ support 17489c52ed4SBen Dooks and that the relevant menu configurations are displayed for 17589c52ed4SBen Dooks it. 17689c52ed4SBen Dooks 177b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 178b89c3b16SAkinobu Mita bool 179b89c3b16SAkinobu Mita default y 180b89c3b16SAkinobu Mita 1811da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1821da177e4SLinus Torvalds bool 1831da177e4SLinus Torvalds default y 1841da177e4SLinus Torvalds 185a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 186a08b6b79Sviro@ZenIV.linux.org.uk bool 187a08b6b79Sviro@ZenIV.linux.org.uk 1885ac6da66SChristoph Lameterconfig ZONE_DMA 1895ac6da66SChristoph Lameter bool 1905ac6da66SChristoph Lameter 191ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 192ccd7ab7fSFUJITA Tomonori def_bool y 193ccd7ab7fSFUJITA Tomonori 19458af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 19558af4a24SRob Herring bool 19658af4a24SRob Herring 1971da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 1981da177e4SLinus Torvalds bool 1991da177e4SLinus Torvalds 2001da177e4SLinus Torvaldsconfig FIQ 2011da177e4SLinus Torvalds bool 2021da177e4SLinus Torvalds 20313a5045dSRob Herringconfig NEED_RET_TO_USER 20413a5045dSRob Herring bool 20513a5045dSRob Herring 206034d2f5aSAl Viroconfig ARCH_MTD_XIP 207034d2f5aSAl Viro bool 208034d2f5aSAl Viro 209c760fc19SHyok S. Choiconfig VECTORS_BASE 210c760fc19SHyok S. Choi hex 2116afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 212c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 213c760fc19SHyok S. Choi default 0x00000000 214c760fc19SHyok S. Choi help 215c760fc19SHyok S. Choi The base address of exception vectors. 216c760fc19SHyok S. Choi 217dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 218c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 219c1becedcSRussell King default y 220b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 221dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 222dc21af99SRussell King help 223111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 224111e9a5cSRussell King boot and module load time according to the position of the 225111e9a5cSRussell King kernel in system memory. 226dc21af99SRussell King 227111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 228daece596SNicolas Pitre of physical memory is at a 16MB boundary. 229dc21af99SRussell King 230c1becedcSRussell King Only disable this option if you know that you do not require 231c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 232c1becedcSRussell King you need to shrink the kernel to the minimal size. 233c1becedcSRussell King 23401464226SRob Herringconfig NEED_MACH_GPIO_H 23501464226SRob Herring bool 23601464226SRob Herring help 23701464226SRob Herring Select this when mach/gpio.h is required to provide special 23801464226SRob Herring definitions for this platform. The need for mach/gpio.h should 23901464226SRob Herring be avoided when possible. 24001464226SRob Herring 241c334bc15SRob Herringconfig NEED_MACH_IO_H 242c334bc15SRob Herring bool 243c334bc15SRob Herring help 244c334bc15SRob Herring Select this when mach/io.h is required to provide special 245c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 246c334bc15SRob Herring be avoided when possible. 247c334bc15SRob Herring 2480cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2491b9f95f8SNicolas Pitre bool 250111e9a5cSRussell King help 2510cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2520cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2530cdc8b92SNicolas Pitre be avoided when possible. 2541b9f95f8SNicolas Pitre 2551b9f95f8SNicolas Pitreconfig PHYS_OFFSET 256974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 2570cdc8b92SNicolas Pitre depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H 258974c0724SNicolas Pitre default DRAM_BASE if !MMU 2591b9f95f8SNicolas Pitre help 2601b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2611b9f95f8SNicolas Pitre location of main memory in your system. 262cada3c08SRussell King 26387e040b6SSimon Glassconfig GENERIC_BUG 26487e040b6SSimon Glass def_bool y 26587e040b6SSimon Glass depends on BUG 26687e040b6SSimon Glass 2671da177e4SLinus Torvaldssource "init/Kconfig" 2681da177e4SLinus Torvalds 269dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 270dc52ddc0SMatt Helsley 2711da177e4SLinus Torvaldsmenu "System Type" 2721da177e4SLinus Torvalds 2733c427975SHyok S. Choiconfig MMU 2743c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2753c427975SHyok S. Choi default y 2763c427975SHyok S. Choi help 2773c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2783c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2793c427975SHyok S. Choi 280ccf50e23SRussell King# 281ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 282ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 283ccf50e23SRussell King# 2841da177e4SLinus Torvaldschoice 2851da177e4SLinus Torvalds prompt "ARM system type" 2861420b22bSArnd Bergmann default ARCH_VERSATILE if !MMU 2871420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 2881da177e4SLinus Torvalds 289387798b3SRob Herringconfig ARCH_MULTIPLATFORM 290387798b3SRob Herring bool "Allow multiple platforms to be selected" 291b1b3f49cSRussell King depends on MMU 292387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 293387798b3SRob Herring select AUTO_ZRELADDR 29466314223SDinh Nguyen select COMMON_CLK 295387798b3SRob Herring select MULTI_IRQ_HANDLER 29666314223SDinh Nguyen select SPARSE_IRQ 29766314223SDinh Nguyen select USE_OF 29866314223SDinh Nguyen 2994af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR 3004af6fee1SDeepak Saxena bool "ARM Ltd. Integrator family" 30189c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 302b1b3f49cSRussell King select ARM_AMBA 303a613163dSLinus Walleij select COMMON_CLK 304f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 305b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 3069904f793SLinus Walleij select HAVE_TCM 307c5a0adb5SRussell King select ICST 308b1b3f49cSRussell King select MULTI_IRQ_HANDLER 309b1b3f49cSRussell King select NEED_MACH_MEMORY_H 310f4b8b319SRussell King select PLAT_VERSATILE 311695436e3SLinus Walleij select SPARSE_IRQ 3122389d501SLinus Walleij select VERSATILE_FPGA_IRQ 3134af6fee1SDeepak Saxena help 3144af6fee1SDeepak Saxena Support for ARM's Integrator platform. 3154af6fee1SDeepak Saxena 3164af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 3174af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 318b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3194af6fee1SDeepak Saxena select ARM_AMBA 320b1b3f49cSRussell King select ARM_TIMER_SP804 321f9a6aa43SLinus Walleij select COMMON_CLK 322f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 323ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 324b1b3f49cSRussell King select GPIO_PL061 if GPIOLIB 325b1b3f49cSRussell King select ICST 326b1b3f49cSRussell King select NEED_MACH_MEMORY_H 327f4b8b319SRussell King select PLAT_VERSATILE 3283cb5ee49SRussell King select PLAT_VERSATILE_CLCD 3294af6fee1SDeepak Saxena help 3304af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 3314af6fee1SDeepak Saxena 3324af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 3334af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 334b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3354af6fee1SDeepak Saxena select ARM_AMBA 336b1b3f49cSRussell King select ARM_TIMER_SP804 3374af6fee1SDeepak Saxena select ARM_VIC 3386d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 339b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 340aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 341c5a0adb5SRussell King select ICST 342f4b8b319SRussell King select PLAT_VERSATILE 3433414ba8cSRussell King select PLAT_VERSATILE_CLCD 344b1b3f49cSRussell King select PLAT_VERSATILE_CLOCK 3452389d501SLinus Walleij select VERSATILE_FPGA_IRQ 3464af6fee1SDeepak Saxena help 3474af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 3484af6fee1SDeepak Saxena 3498fc5ffa0SAndrew Victorconfig ARCH_AT91 3508fc5ffa0SAndrew Victor bool "Atmel AT91" 351f373e8c0SRyan Mallon select ARCH_REQUIRE_GPIOLIB 352bd602995SJean-Christophe PLAGNIOL-VILLARD select CLKDEV_LOOKUP 353b1b3f49cSRussell King select HAVE_CLK 354e261501dSNicolas Ferre select IRQ_DOMAIN 35501464226SRob Herring select NEED_MACH_GPIO_H 3561ac02d79SRob Herring select NEED_MACH_IO_H if PCCARD 3576732ae5cSJean-Christophe PLAGNIOL-VILLARD select PINCTRL 3586732ae5cSJean-Christophe PLAGNIOL-VILLARD select PINCTRL_AT91 if USE_OF 3594af6fee1SDeepak Saxena help 360929e994fSNicolas Ferre This enables support for systems based on Atmel 361929e994fSNicolas Ferre AT91RM9200 and AT91SAM9* processors. 3624af6fee1SDeepak Saxena 36393e22567SRussell Kingconfig ARCH_CLPS711X 36493e22567SRussell King bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 365a3b8d4a5SAlexander Shiyan select ARCH_REQUIRE_GPIOLIB 366ea7d1bc9SAlexander Shiyan select AUTO_ZRELADDR 36793e22567SRussell King select CLKDEV_LOOKUP 36893e22567SRussell King select COMMON_CLK 36993e22567SRussell King select CPU_ARM720T 3704a8355c4SAlexander Shiyan select GENERIC_CLOCKEVENTS 37199f04c8fSAlexander Shiyan select MULTI_IRQ_HANDLER 37293e22567SRussell King select NEED_MACH_MEMORY_H 3730d8be81cSAlexander Shiyan select SPARSE_IRQ 37493e22567SRussell King help 37593e22567SRussell King Support for Cirrus Logic 711x/721x/731x based boards. 37693e22567SRussell King 377788c9700SRussell Kingconfig ARCH_GEMINI 378788c9700SRussell King bool "Cortina Systems Gemini" 379788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 3805cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 381662146b1SArnd Bergmann select NEED_MACH_GPIO_H 382b1b3f49cSRussell King select CPU_FA526 383788c9700SRussell King help 384788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 385788c9700SRussell King 3861da177e4SLinus Torvaldsconfig ARCH_EBSA110 3871da177e4SLinus Torvalds bool "EBSA-110" 388b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 389c750815eSRussell King select CPU_SA110 390f7e68bbfSRussell King select ISA 391c334bc15SRob Herring select NEED_MACH_IO_H 3920cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 393b1b3f49cSRussell King select NO_IOPORT 3941da177e4SLinus Torvalds help 3951da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 396f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 3971da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 3981da177e4SLinus Torvalds parallel port. 3991da177e4SLinus Torvalds 400e7736d47SLennert Buytenhekconfig ARCH_EP93XX 401e7736d47SLennert Buytenhek bool "EP93xx-based" 402b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 403b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 404b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 405e7736d47SLennert Buytenhek select ARM_AMBA 406e7736d47SLennert Buytenhek select ARM_VIC 4076d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 408b1b3f49cSRussell King select CPU_ARM920T 4095725aeaeSArnd Bergmann select NEED_MACH_MEMORY_H 410e7736d47SLennert Buytenhek help 411e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 412e7736d47SLennert Buytenhek 4131da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4141da177e4SLinus Torvalds bool "FootBridge" 415c750815eSRussell King select CPU_SA110 4161da177e4SLinus Torvalds select FOOTBRIDGE 4174e8d7637SRussell King select GENERIC_CLOCKEVENTS 418d0ee9f40SArnd Bergmann select HAVE_IDE 4198ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 4200cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 421f999b8bdSMartin Michlmayr help 422f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 423f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4241da177e4SLinus Torvalds 4254af6fee1SDeepak Saxenaconfig ARCH_NETX 4264af6fee1SDeepak Saxena bool "Hilscher NetX based" 427b1b3f49cSRussell King select ARM_VIC 428234b6cedSRussell King select CLKSRC_MMIO 429c750815eSRussell King select CPU_ARM926T 4302fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 431f999b8bdSMartin Michlmayr help 4324af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4334af6fee1SDeepak Saxena 4343b938be6SRussell Kingconfig ARCH_IOP13XX 4353b938be6SRussell King bool "IOP13xx-based" 4363b938be6SRussell King depends on MMU 4373b938be6SRussell King select ARCH_SUPPORTS_MSI 438b1b3f49cSRussell King select CPU_XSC3 4390cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 44013a5045dSRob Herring select NEED_RET_TO_USER 441b1b3f49cSRussell King select PCI 442b1b3f49cSRussell King select PLAT_IOP 443b1b3f49cSRussell King select VMSPLIT_1G 4443b938be6SRussell King help 4453b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4463b938be6SRussell King 4473f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4483f7e5815SLennert Buytenhek bool "IOP32x-based" 449a4f7e763SRussell King depends on MMU 450b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 451c750815eSRussell King select CPU_XSCALE 45201464226SRob Herring select NEED_MACH_GPIO_H 45313a5045dSRob Herring select NEED_RET_TO_USER 454f7e68bbfSRussell King select PCI 455b1b3f49cSRussell King select PLAT_IOP 456f999b8bdSMartin Michlmayr help 4573f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4583f7e5815SLennert Buytenhek processors. 4593f7e5815SLennert Buytenhek 4603f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4613f7e5815SLennert Buytenhek bool "IOP33x-based" 4623f7e5815SLennert Buytenhek depends on MMU 463b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 464c750815eSRussell King select CPU_XSCALE 46501464226SRob Herring select NEED_MACH_GPIO_H 46613a5045dSRob Herring select NEED_RET_TO_USER 4673f7e5815SLennert Buytenhek select PCI 468b1b3f49cSRussell King select PLAT_IOP 4693f7e5815SLennert Buytenhek help 4703f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 4711da177e4SLinus Torvalds 4723b938be6SRussell Kingconfig ARCH_IXP4XX 4733b938be6SRussell King bool "IXP4xx-based" 474a4f7e763SRussell King depends on MMU 47558af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 476b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 477234b6cedSRussell King select CLKSRC_MMIO 478c750815eSRussell King select CPU_XSCALE 479b1b3f49cSRussell King select DMABOUNCE if PCI 4803b938be6SRussell King select GENERIC_CLOCKEVENTS 4810b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 482c334bc15SRob Herring select NEED_MACH_IO_H 4839296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_MMIO 4849296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 485c4713074SLennert Buytenhek help 4863b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 487c4713074SLennert Buytenhek 488edabd38eSSaeed Bisharaconfig ARCH_DOVE 489edabd38eSSaeed Bishara bool "Marvell Dove" 490edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 491b1b3f49cSRussell King select CPU_V7 492edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 4930f81bd43SRussell King select MIGHT_HAVE_PCI 4949139acd1SSebastian Hesselbarth select PINCTRL 4959139acd1SSebastian Hesselbarth select PINCTRL_DOVE 496abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 4970f81bd43SRussell King select USB_ARCH_HAS_EHCI 4987d554902SThomas Petazzoni select MVEBU_MBUS 499edabd38eSSaeed Bishara help 500edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 501edabd38eSSaeed Bishara 502651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD 503651c74c7SSaeed Bishara bool "Marvell Kirkwood" 504a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 505b1b3f49cSRussell King select CPU_FEROCEON 506651c74c7SSaeed Bishara select GENERIC_CLOCKEVENTS 507b1b3f49cSRussell King select PCI 5081dc831bfSJason Gunthorpe select PCI_QUIRKS 509f9e75922SAndrew Lunn select PINCTRL 510f9e75922SAndrew Lunn select PINCTRL_KIRKWOOD 511abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 5125cc0673aSThomas Petazzoni select MVEBU_MBUS 513651c74c7SSaeed Bishara help 514651c74c7SSaeed Bishara Support for the following Marvell Kirkwood series SoCs: 515651c74c7SSaeed Bishara 88F6180, 88F6192 and 88F6281. 516651c74c7SSaeed Bishara 517788c9700SRussell Kingconfig ARCH_MV78XX0 518788c9700SRussell King bool "Marvell MV78xx0" 519a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 520b1b3f49cSRussell King select CPU_FEROCEON 521788c9700SRussell King select GENERIC_CLOCKEVENTS 522b1b3f49cSRussell King select PCI 523abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 52495b80e0aSThomas Petazzoni select MVEBU_MBUS 525788c9700SRussell King help 526788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 527788c9700SRussell King MV781x0, MV782x0. 528788c9700SRussell King 529788c9700SRussell Kingconfig ARCH_ORION5X 530788c9700SRussell King bool "Marvell Orion" 531788c9700SRussell King depends on MMU 532a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 533b1b3f49cSRussell King select CPU_FEROCEON 534788c9700SRussell King select GENERIC_CLOCKEVENTS 535b1b3f49cSRussell King select PCI 536abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 5375d1190eaSThomas Petazzoni select MVEBU_MBUS 538788c9700SRussell King help 539788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 540788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 541788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 542788c9700SRussell King 543788c9700SRussell Kingconfig ARCH_MMP 5442f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 545788c9700SRussell King depends on MMU 546788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 5476d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 548b1b3f49cSRussell King select GENERIC_ALLOCATOR 549788c9700SRussell King select GENERIC_CLOCKEVENTS 550157d2644SHaojian Zhuang select GPIO_PXA 551c24b3114SHaojian Zhuang select IRQ_DOMAIN 552b1b3f49cSRussell King select NEED_MACH_GPIO_H 5537c8f86a4SAxel Lin select PINCTRL 554788c9700SRussell King select PLAT_PXA 5550bd86961SHaojian Zhuang select SPARSE_IRQ 556788c9700SRussell King help 5572f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 558788c9700SRussell King 559c53c9cf6SAndrew Victorconfig ARCH_KS8695 560c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 56172880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 562c7e783d6SLinus Walleij select CLKSRC_MMIO 563b1b3f49cSRussell King select CPU_ARM922T 564c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 565b1b3f49cSRussell King select NEED_MACH_MEMORY_H 566c53c9cf6SAndrew Victor help 567c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 568c53c9cf6SAndrew Victor System-on-Chip devices. 569c53c9cf6SAndrew Victor 570788c9700SRussell Kingconfig ARCH_W90X900 571788c9700SRussell King bool "Nuvoton W90X900 CPU" 572c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 5736d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 5746fa5d5f7SRussell King select CLKSRC_MMIO 575b1b3f49cSRussell King select CPU_ARM926T 57658b5369eSwanzongshun select GENERIC_CLOCKEVENTS 577777f9bebSLennert Buytenhek help 578a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 579a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 580a8bc4eadSwanzongshun the ARM series product line, you can login the following 581a8bc4eadSwanzongshun link address to know more. 582a8bc4eadSwanzongshun 583a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 584a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 585585cf175STzachi Perelstein 58693e22567SRussell Kingconfig ARCH_LPC32XX 58793e22567SRussell King bool "NXP LPC32XX" 58893e22567SRussell King select ARCH_REQUIRE_GPIOLIB 58993e22567SRussell King select ARM_AMBA 5904073723aSRussell King select CLKDEV_LOOKUP 591234b6cedSRussell King select CLKSRC_MMIO 59293e22567SRussell King select CPU_ARM926T 59393e22567SRussell King select GENERIC_CLOCKEVENTS 59493e22567SRussell King select HAVE_IDE 59593e22567SRussell King select HAVE_PWM 59693e22567SRussell King select USB_ARCH_HAS_OHCI 59793e22567SRussell King select USE_OF 59893e22567SRussell King help 59993e22567SRussell King Support for the NXP LPC32XX family of processors 60093e22567SRussell King 6011da177e4SLinus Torvaldsconfig ARCH_PXA 6022c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 603a4f7e763SRussell King depends on MMU 60489c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 605b1b3f49cSRussell King select ARCH_MTD_XIP 606b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 607b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 608b1b3f49cSRussell King select AUTO_ZRELADDR 6096d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 610234b6cedSRussell King select CLKSRC_MMIO 611981d0f39SEric Miao select GENERIC_CLOCKEVENTS 612157d2644SHaojian Zhuang select GPIO_PXA 613b1b3f49cSRussell King select HAVE_IDE 614b1b3f49cSRussell King select MULTI_IRQ_HANDLER 615b1b3f49cSRussell King select NEED_MACH_GPIO_H 616bd5ce433SEric Miao select PLAT_PXA 6176ac6b817SHaojian Zhuang select SPARSE_IRQ 618f999b8bdSMartin Michlmayr help 6192c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 6201da177e4SLinus Torvalds 621788c9700SRussell Kingconfig ARCH_MSM 622788c9700SRussell King bool "Qualcomm MSM" 623923a081cSPavel Machek select ARCH_REQUIRE_GPIOLIB 624bd32344aSStephen Boyd select CLKDEV_LOOKUP 625b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 626b1b3f49cSRussell King select HAVE_CLK 62749cbe786SEric Miao help 6284b53eb4fSDaniel Walker Support for Qualcomm MSM/QSD based systems. This runs on the 6294b53eb4fSDaniel Walker apps processor of the MSM/QSD and depends on a shared memory 6304b53eb4fSDaniel Walker interface to the modem processor which runs the baseband 6314b53eb4fSDaniel Walker stack and controls some vital subsystems 6324b53eb4fSDaniel Walker (clock and power control, etc). 63349cbe786SEric Miao 634c793c1b0SMagnus Dammconfig ARCH_SHMOBILE 6356d72ad35SPaul Mundt bool "Renesas SH-Mobile / R-Mobile" 6365e93c6b4SPaul Mundt select CLKDEV_LOOKUP 637b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 6384c3ffffdSStephen Boyd select HAVE_ARM_SCU if SMP 6394c3ffffdSStephen Boyd select HAVE_ARM_TWD if LOCAL_TIMERS 640b1b3f49cSRussell King select HAVE_CLK 641aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 6423b55658aSDave Martin select HAVE_SMP 643ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 64460f1435cSMagnus Damm select MULTI_IRQ_HANDLER 6450cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 646b1b3f49cSRussell King select NO_IOPORT 6476722f6cbSMagnus Damm select PINCTRL if ARCH_WANT_OPTIONAL_GPIOLIB 648b1b3f49cSRussell King select PM_GENERIC_DOMAINS if PM 649b1b3f49cSRussell King select SPARSE_IRQ 650c793c1b0SMagnus Damm help 6516d72ad35SPaul Mundt Support for Renesas's SH-Mobile and R-Mobile ARM platforms. 652c793c1b0SMagnus Damm 6531da177e4SLinus Torvaldsconfig ARCH_RPC 6541da177e4SLinus Torvalds bool "RiscPC" 6551da177e4SLinus Torvalds select ARCH_ACORN 656a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 65707f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 6585cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 659b1b3f49cSRussell King select FIQ 660d0ee9f40SArnd Bergmann select HAVE_IDE 661b1b3f49cSRussell King select HAVE_PATA_PLATFORM 662b1b3f49cSRussell King select ISA_DMA_API 663c334bc15SRob Herring select NEED_MACH_IO_H 6640cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 665b1b3f49cSRussell King select NO_IOPORT 666b4811bacSArnd Bergmann select VIRT_TO_BUS 6671da177e4SLinus Torvalds help 6681da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 6691da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 6701da177e4SLinus Torvalds 6711da177e4SLinus Torvaldsconfig ARCH_SA1100 6721da177e4SLinus Torvalds bool "SA1100-based" 67389c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 674b1b3f49cSRussell King select ARCH_MTD_XIP 6757444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 676b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 677b1b3f49cSRussell King select CLKDEV_LOOKUP 678b1b3f49cSRussell King select CLKSRC_MMIO 679b1b3f49cSRussell King select CPU_FREQ 680b1b3f49cSRussell King select CPU_SA1100 681b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 682d0ee9f40SArnd Bergmann select HAVE_IDE 683b1b3f49cSRussell King select ISA 68401464226SRob Herring select NEED_MACH_GPIO_H 6850cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 686375dec92SRussell King select SPARSE_IRQ 687f999b8bdSMartin Michlmayr help 688f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 6891da177e4SLinus Torvalds 690b130d5c2SKukjin Kimconfig ARCH_S3C24XX 691b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 6929d56c02aSBen Dooks select ARCH_HAS_CPUFREQ 69353650430SKukjin Kim select ARCH_REQUIRE_GPIOLIB 694b1b3f49cSRussell King select CLKDEV_LOOKUP 6957f78b6ebSRomain Naour select CLKSRC_MMIO 6967f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 697b1b3f49cSRussell King select HAVE_CLK 69820676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 699b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 700b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 70117453dd2SHeiko Stuebner select MULTI_IRQ_HANDLER 70201464226SRob Herring select NEED_MACH_GPIO_H 703c334bc15SRob Herring select NEED_MACH_IO_H 7041da177e4SLinus Torvalds help 705b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 706b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 707b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 708b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 70963b1f51bSBen Dooks 710a08ab637SBen Dooksconfig ARCH_S3C64XX 711a08ab637SBen Dooks bool "Samsung S3C64XX" 71289c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 71389f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 714b1b3f49cSRussell King select ARM_VIC 715b1b3f49cSRussell King select CLKDEV_LOOKUP 71604a49b71SRomain Naour select CLKSRC_MMIO 717b1b3f49cSRussell King select CPU_V6 71804a49b71SRomain Naour select GENERIC_CLOCKEVENTS 719b1b3f49cSRussell King select HAVE_CLK 72020676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 721c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 722b1b3f49cSRussell King select HAVE_TCM 72301464226SRob Herring select NEED_MACH_GPIO_H 724b1b3f49cSRussell King select NO_IOPORT 725b1b3f49cSRussell King select PLAT_SAMSUNG 726b1b3f49cSRussell King select S3C_DEV_NAND 727b1b3f49cSRussell King select S3C_GPIO_TRACK 728b1b3f49cSRussell King select SAMSUNG_CLKSRC 729b1b3f49cSRussell King select SAMSUNG_GPIOLIB_4BIT 730b1b3f49cSRussell King select SAMSUNG_IRQ_VIC_TIMER 731b1b3f49cSRussell King select USB_ARCH_HAS_OHCI 732a08ab637SBen Dooks help 733a08ab637SBen Dooks Samsung S3C64XX series based systems 734a08ab637SBen Dooks 73549b7a491SKukjin Kimconfig ARCH_S5P64X0 73649b7a491SKukjin Kim bool "Samsung S5P6440 S5P6450" 737d8b22d25SThomas Abraham select CLKDEV_LOOKUP 7380665ccc4SChanwoo Choi select CLKSRC_MMIO 739b1b3f49cSRussell King select CPU_V6 7409e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 741b1b3f49cSRussell King select HAVE_CLK 74220676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 743b1b3f49cSRussell King select HAVE_S3C2410_WATCHDOG if WATCHDOG 744754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 74501464226SRob Herring select NEED_MACH_GPIO_H 746c4ffccddSKukjin Kim help 74749b7a491SKukjin Kim Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440, 74849b7a491SKukjin Kim SMDK6450. 749c4ffccddSKukjin Kim 750acc84707SMarek Szyprowskiconfig ARCH_S5PC100 751acc84707SMarek Szyprowski bool "Samsung S5PC100" 75253650430SKukjin Kim select ARCH_REQUIRE_GPIOLIB 75329e8eb0fSThomas Abraham select CLKDEV_LOOKUP 7546a5a2e3bSRomain Naour select CLKSRC_MMIO 7555a7652f2SByungho Min select CPU_V7 7566a5a2e3bSRomain Naour select GENERIC_CLOCKEVENTS 757b1b3f49cSRussell King select HAVE_CLK 75820676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 759c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 760b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 76101464226SRob Herring select NEED_MACH_GPIO_H 7625a7652f2SByungho Min help 763acc84707SMarek Szyprowski Samsung S5PC100 series based systems 7645a7652f2SByungho Min 765170f4e42SKukjin Kimconfig ARCH_S5PV210 766170f4e42SKukjin Kim bool "Samsung S5PV210/S5PC110" 767b1b3f49cSRussell King select ARCH_HAS_CPUFREQ 7680f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 769b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 770b2a9dd46SThomas Abraham select CLKDEV_LOOKUP 7710665ccc4SChanwoo Choi select CLKSRC_MMIO 772b1b3f49cSRussell King select CPU_V7 7739e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 774b1b3f49cSRussell King select HAVE_CLK 77520676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 776c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 777b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 77801464226SRob Herring select NEED_MACH_GPIO_H 7790cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 780170f4e42SKukjin Kim help 781170f4e42SKukjin Kim Samsung S5PV210/S5PC110 series based systems 782170f4e42SKukjin Kim 78383014579SKukjin Kimconfig ARCH_EXYNOS 78493e22567SRussell King bool "Samsung EXYNOS" 785b1b3f49cSRussell King select ARCH_HAS_CPUFREQ 7860f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 787b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 788b1b3f49cSRussell King select CLKDEV_LOOKUP 789340fcb5cSOlof Johansson select COMMON_CLK 790b1b3f49cSRussell King select CPU_V7 791b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 792cc0e72b8SChanghwan Youn select HAVE_CLK 79320676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 794c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 795b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 79601464226SRob Herring select NEED_MACH_GPIO_H 7970cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 798cc0e72b8SChanghwan Youn help 79983014579SKukjin Kim Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5) 800cc0e72b8SChanghwan Youn 8011da177e4SLinus Torvaldsconfig ARCH_SHARK 8021da177e4SLinus Torvalds bool "Shark" 803b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 804c750815eSRussell King select CPU_SA110 805f7e68bbfSRussell King select ISA 806f7e68bbfSRussell King select ISA_DMA 8070cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 808b1b3f49cSRussell King select PCI 809b4811bacSArnd Bergmann select VIRT_TO_BUS 810b1b3f49cSRussell King select ZONE_DMA 811f999b8bdSMartin Michlmayr help 812f999b8bdSMartin Michlmayr Support for the StrongARM based Digital DNARD machine, also known 813f999b8bdSMartin Michlmayr as "Shark" (<http://www.shark-linux.de/shark.html>). 8141da177e4SLinus Torvalds 8157c6337e2SKevin Hilmanconfig ARCH_DAVINCI 8167c6337e2SKevin Hilman bool "TI DaVinci" 817b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 818dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 8196d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 82020e9969bSDavid Brownell select GENERIC_ALLOCATOR 821b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 822dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 823b1b3f49cSRussell King select HAVE_IDE 82401464226SRob Herring select NEED_MACH_GPIO_H 825689e331fSSekhar Nori select USE_OF 826b1b3f49cSRussell King select ZONE_DMA 8277c6337e2SKevin Hilman help 8287c6337e2SKevin Hilman Support for TI's DaVinci platform. 8297c6337e2SKevin Hilman 830a0694861STony Lindgrenconfig ARCH_OMAP1 831a0694861STony Lindgren bool "TI OMAP1" 83200a36698SArnd Bergmann depends on MMU 83389c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 834b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 835a0694861STony Lindgren select ARCH_OMAP 83621f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 837e9a91de7STony Prisk select CLKDEV_LOOKUP 838cee37e50Sviresh kumar select CLKSRC_MMIO 839b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 840a0694861STony Lindgren select GENERIC_IRQ_CHIP 841b1b3f49cSRussell King select HAVE_CLK 842a0694861STony Lindgren select HAVE_IDE 843a0694861STony Lindgren select IRQ_DOMAIN 844a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 845a0694861STony Lindgren select NEED_MACH_MEMORY_H 84621f47fbcSAlexey Charkov help 847a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 84802c981c0SBinghua Duan 8491da177e4SLinus Torvaldsendchoice 8501da177e4SLinus Torvalds 851387798b3SRob Herringmenu "Multiple platform selection" 852387798b3SRob Herring depends on ARCH_MULTIPLATFORM 853387798b3SRob Herring 854387798b3SRob Herringcomment "CPU Core family selection" 855387798b3SRob Herring 856387798b3SRob Herringconfig ARCH_MULTI_V4 857387798b3SRob Herring bool "ARMv4 based platforms (FA526, StrongARM)" 858387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 859b1b3f49cSRussell King select ARCH_MULTI_V4_V5 860387798b3SRob Herring 861387798b3SRob Herringconfig ARCH_MULTI_V4T 862387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 863387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 864b1b3f49cSRussell King select ARCH_MULTI_V4_V5 865387798b3SRob Herring 866387798b3SRob Herringconfig ARCH_MULTI_V5 867387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 868387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 869b1b3f49cSRussell King select ARCH_MULTI_V4_V5 870387798b3SRob Herring 871387798b3SRob Herringconfig ARCH_MULTI_V4_V5 872387798b3SRob Herring bool 873387798b3SRob Herring 874387798b3SRob Herringconfig ARCH_MULTI_V6 8758dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 876387798b3SRob Herring select ARCH_MULTI_V6_V7 877b1b3f49cSRussell King select CPU_V6 878387798b3SRob Herring 879387798b3SRob Herringconfig ARCH_MULTI_V7 8808dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 881387798b3SRob Herring default y 882387798b3SRob Herring select ARCH_MULTI_V6_V7 883b1b3f49cSRussell King select CPU_V7 884387798b3SRob Herring 885387798b3SRob Herringconfig ARCH_MULTI_V6_V7 886387798b3SRob Herring bool 887387798b3SRob Herring 888387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 889387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 890387798b3SRob Herring select ARCH_MULTI_V5 891387798b3SRob Herring 892387798b3SRob Herringendmenu 893387798b3SRob Herring 894ccf50e23SRussell King# 895ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 896ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 897ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 898ccf50e23SRussell King# 8993e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig" 9003e93a22bSGregory CLEMENT 90195b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 90295b8f20fSRussell King 9038ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 9048ac49e04SChristian Daudt 905f1ac922dSStephen Warrensource "arch/arm/mach-bcm2835/Kconfig" 906f1ac922dSStephen Warren 9071da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 9081da177e4SLinus Torvalds 909d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 910d94f944eSAnton Vorontsov 91195b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 91295b8f20fSRussell King 91395b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 91495b8f20fSRussell King 915e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 916e7736d47SLennert Buytenhek 9171da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 9181da177e4SLinus Torvalds 91959d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 92059d3a193SPaulius Zaleckas 921387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 922387798b3SRob Herring 9231da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 9241da177e4SLinus Torvalds 9253f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 9263f7e5815SLennert Buytenhek 9273f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 9281da177e4SLinus Torvalds 929285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 930285f5fa7SDan Williams 9311da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 9321da177e4SLinus Torvalds 93395b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig" 93495b8f20fSRussell King 93595b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 93695b8f20fSRussell King 93795b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig" 93895b8f20fSRussell King 939794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 940794d15b2SStanislav Samsonov 9413995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig" 9421da177e4SLinus Torvalds 9431d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 9441d3f33d5SShawn Guo 94595b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 94649cbe786SEric Miao 94795b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 94895b8f20fSRussell King 949d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 950d48af15eSTony Lindgren 951d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 9521da177e4SLinus Torvalds 9531dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 9541dbae815STony Lindgren 9559dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 956585cf175STzachi Perelstein 957387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 958387798b3SRob Herring 95995b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 96095b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 9611da177e4SLinus Torvalds 96295b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 96395b8f20fSRussell King 96495b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 96595b8f20fSRussell King 96695b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 967edabd38eSSaeed Bishara 968cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig" 969a21765a7SBen Dooks 970387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 971387798b3SRob Herring 972a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 973a21765a7SBen Dooks 97485fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 9751da177e4SLinus Torvalds 976a08ab637SBen Dooksif ARCH_S3C64XX 977431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 978a08ab637SBen Dooksendif 979a08ab637SBen Dooks 98049b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig" 981c4ffccddSKukjin Kim 9825a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig" 9835a7652f2SByungho Min 984170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 985170f4e42SKukjin Kim 98683014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 987cc0e72b8SChanghwan Youn 988882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 9891da177e4SLinus Torvalds 9903b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 9913b52634fSMaxime Ripard 992156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig" 993156a0997SBarry Song 994c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 995c5f80065SErik Gilling 99695b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 9971da177e4SLinus Torvalds 99895b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 9991da177e4SLinus Torvalds 10001da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 10011da177e4SLinus Torvalds 1002ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 1003420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 1004ceade897SRussell King 10052a0ba738SMarc Zyngiersource "arch/arm/mach-virt/Kconfig" 10062a0ba738SMarc Zyngier 10076f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 10086f35f9a9STony Prisk 10097ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 10107ec80ddfSwanzongshun 10119a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 10129a45eb69SJosh Cartwright 10131da177e4SLinus Torvalds# Definitions to make life easier 10141da177e4SLinus Torvaldsconfig ARCH_ACORN 10151da177e4SLinus Torvalds bool 10161da177e4SLinus Torvalds 10177ae1f7ecSLennert Buytenhekconfig PLAT_IOP 10187ae1f7ecSLennert Buytenhek bool 1019469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 10207ae1f7ecSLennert Buytenhek 102169b02f6aSLennert Buytenhekconfig PLAT_ORION 102269b02f6aSLennert Buytenhek bool 1023bfe45e0bSRussell King select CLKSRC_MMIO 1024b1b3f49cSRussell King select COMMON_CLK 1025dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 1026278b45b0SAndrew Lunn select IRQ_DOMAIN 102769b02f6aSLennert Buytenhek 1028abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 1029abcda1dcSThomas Petazzoni bool 1030abcda1dcSThomas Petazzoni select PLAT_ORION 1031abcda1dcSThomas Petazzoni 1032bd5ce433SEric Miaoconfig PLAT_PXA 1033bd5ce433SEric Miao bool 1034bd5ce433SEric Miao 1035f4b8b319SRussell Kingconfig PLAT_VERSATILE 1036f4b8b319SRussell King bool 1037f4b8b319SRussell King 1038e3887714SRussell Kingconfig ARM_TIMER_SP804 1039e3887714SRussell King bool 1040bfe45e0bSRussell King select CLKSRC_MMIO 10417a0eca71SRob Herring select CLKSRC_OF if OF 1042e3887714SRussell King 10431da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 10441da177e4SLinus Torvalds 1045958cab0fSRussell Kingconfig ARM_NR_BANKS 1046958cab0fSRussell King int 1047958cab0fSRussell King default 16 if ARCH_EP93XX 1048958cab0fSRussell King default 8 1049958cab0fSRussell King 1050afe4b25eSLennert Buytenhekconfig IWMMXT 1051698613b6SRussell King bool "Enable iWMMXt support" if !CPU_PJ4 1052ef6c8445SHaojian Zhuang depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 1053698613b6SRussell King default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 1054afe4b25eSLennert Buytenhek help 1055afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1056afe4b25eSLennert Buytenhek running on a CPU that supports it. 1057afe4b25eSLennert Buytenhek 10581da177e4SLinus Torvaldsconfig XSCALE_PMU 10591da177e4SLinus Torvalds bool 1060bfc994b5SPaul Bolle depends on CPU_XSCALE 10611da177e4SLinus Torvalds default y 10621da177e4SLinus Torvalds 106352108641Seric miaoconfig MULTI_IRQ_HANDLER 106452108641Seric miao bool 106552108641Seric miao help 106652108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 106752108641Seric miao 10683b93e7b0SHyok S. Choiif !MMU 10693b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 10703b93e7b0SHyok S. Choiendif 10713b93e7b0SHyok S. Choi 1072f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 1073f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1074f0c4b8d6SWill Deacon depends on CPU_V6 1075f0c4b8d6SWill Deacon help 1076f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 1077f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1078f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 1079f0c4b8d6SWill Deacon causing the faulting task to livelock. 1080f0c4b8d6SWill Deacon 10819cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 10829cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1083e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 10849cba3cccSCatalin Marinas help 10859cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 10869cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 10879cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 10889cba3cccSCatalin Marinas recommended workaround. 10899cba3cccSCatalin Marinas 10907ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 10917ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 10927ce236fcSCatalin Marinas depends on CPU_V7 10937ce236fcSCatalin Marinas help 10947ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 10957ce236fcSCatalin Marinas (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb 10967ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 10977ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 10987ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 10997ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 11007ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 11017ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 11027ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 11037ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 11047ce236fcSCatalin Marinas available in non-secure mode. 11057ce236fcSCatalin Marinas 1106855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1107855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1108855c551fSCatalin Marinas depends on CPU_V7 110962e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1110855c551fSCatalin Marinas help 1111855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1112855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1113855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1114855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1115855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1116855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1117855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1118855c551fSCatalin Marinas register may not be available in non-secure mode. 1119855c551fSCatalin Marinas 11200516e464SCatalin Marinasconfig ARM_ERRATA_460075 11210516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 11220516e464SCatalin Marinas depends on CPU_V7 112362e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11240516e464SCatalin Marinas help 11250516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 11260516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 11270516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 11280516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 11290516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 11300516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 11310516e464SCatalin Marinas may not be available in non-secure mode. 11320516e464SCatalin Marinas 11339f05027cSWill Deaconconfig ARM_ERRATA_742230 11349f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 11359f05027cSWill Deacon depends on CPU_V7 && SMP 113662e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11379f05027cSWill Deacon help 11389f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 11399f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 11409f05027cSWill Deacon between two write operations may not ensure the correct visibility 11419f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 11429f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 11439f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 11449f05027cSWill Deacon the two writes. 11459f05027cSWill Deacon 1146a672e99bSWill Deaconconfig ARM_ERRATA_742231 1147a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1148a672e99bSWill Deacon depends on CPU_V7 && SMP 114962e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1150a672e99bSWill Deacon help 1151a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1152a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1153a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1154a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1155a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1156a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1157a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1158a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1159a672e99bSWill Deacon capabilities of the processor. 1160a672e99bSWill Deacon 11619e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369 1162fa0ce403SWill Deacon bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines" 11632839e06cSSantosh Shilimkar depends on CACHE_L2X0 11649e65582aSSantosh Shilimkar help 11659e65582aSSantosh Shilimkar The PL310 L2 cache controller implements three types of Clean & 11669e65582aSSantosh Shilimkar Invalidate maintenance operations: by Physical Address 11679e65582aSSantosh Shilimkar (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC). 11689e65582aSSantosh Shilimkar They are architecturally defined to behave as the execution of a 11699e65582aSSantosh Shilimkar clean operation followed immediately by an invalidate operation, 11709e65582aSSantosh Shilimkar both performing to the same memory location. This functionality 11719e65582aSSantosh Shilimkar is not correctly implemented in PL310 as clean lines are not 11722839e06cSSantosh Shilimkar invalidated as a result of these operations. 1173cdf357f1SWill Deacon 1174cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1175cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1176e66dc745SDave Martin depends on CPU_V7 1177cdf357f1SWill Deacon help 1178cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1179cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1180cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1181cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1182cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1183cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1184cdf357f1SWill Deacon entries regardless of the ASID. 1185475d92fcSWill Deacon 11861f0090a1SRussell Kingconfig PL310_ERRATA_727915 1187fa0ce403SWill Deacon bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption" 11881f0090a1SRussell King depends on CACHE_L2X0 11891f0090a1SRussell King help 11901f0090a1SRussell King PL310 implements the Clean & Invalidate by Way L2 cache maintenance 11911f0090a1SRussell King operation (offset 0x7FC). This operation runs in background so that 11921f0090a1SRussell King PL310 can handle normal accesses while it is in progress. Under very 11931f0090a1SRussell King rare circumstances, due to this erratum, write data can be lost when 11941f0090a1SRussell King PL310 treats a cacheable write transaction during a Clean & 11951f0090a1SRussell King Invalidate by Way operation. 11961f0090a1SRussell King 1197475d92fcSWill Deaconconfig ARM_ERRATA_743622 1198475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1199475d92fcSWill Deacon depends on CPU_V7 120062e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1201475d92fcSWill Deacon help 1202475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1203efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1204475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1205475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1206475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1207475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1208475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1209475d92fcSWill Deacon processor. 1210475d92fcSWill Deacon 12119a27c27cSWill Deaconconfig ARM_ERRATA_751472 12129a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1213ba90c516SDave Martin depends on CPU_V7 121462e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 12159a27c27cSWill Deacon help 12169a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 12179a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 12189a27c27cSWill Deacon completion of a following broadcasted operation if the second 12199a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 12209a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 12219a27c27cSWill Deacon 1222fa0ce403SWill Deaconconfig PL310_ERRATA_753970 1223fa0ce403SWill Deacon bool "PL310 errata: cache sync operation may be faulty" 1224885028e4SSrinidhi Kasagar depends on CACHE_PL310 1225885028e4SSrinidhi Kasagar help 1226885028e4SSrinidhi Kasagar This option enables the workaround for the 753970 PL310 (r3p0) erratum. 1227885028e4SSrinidhi Kasagar 1228885028e4SSrinidhi Kasagar Under some condition the effect of cache sync operation on 1229885028e4SSrinidhi Kasagar the store buffer still remains when the operation completes. 1230885028e4SSrinidhi Kasagar This means that the store buffer is always asked to drain and 1231885028e4SSrinidhi Kasagar this prevents it from merging any further writes. The workaround 1232885028e4SSrinidhi Kasagar is to replace the normal offset of cache sync operation (0x730) 1233885028e4SSrinidhi Kasagar by another offset targeting an unmapped PL310 register 0x740. 1234885028e4SSrinidhi Kasagar This has the same effect as the cache sync operation: store buffer 1235885028e4SSrinidhi Kasagar drain and waiting for all buffers empty. 1236885028e4SSrinidhi Kasagar 1237fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1238fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1239fcbdc5feSWill Deacon depends on CPU_V7 1240fcbdc5feSWill Deacon help 1241fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1242fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1243fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1244fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1245fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1246fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1247fcbdc5feSWill Deacon 12485dab26afSWill Deaconconfig ARM_ERRATA_754327 12495dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 12505dab26afSWill Deacon depends on CPU_V7 && SMP 12515dab26afSWill Deacon help 12525dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 12535dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 12545dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 12555dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 12565dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 12575dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 12585dab26afSWill Deacon 1259145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1260145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1261145e10e1SCatalin Marinas depends on CPU_V6 && !SMP 1262145e10e1SCatalin Marinas help 1263145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1264145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1265145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1266145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1267145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1268145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1269145e10e1SCatalin Marinas is not affected. 1270145e10e1SCatalin Marinas 1271f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1272f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1273f630c1bdSWill Deacon depends on CPU_V7 && SMP 1274f630c1bdSWill Deacon help 1275f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1276f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1277f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1278f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1279f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1280f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1281f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1282f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1283f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1284f630c1bdSWill Deacon 128511ed0ba1SWill Deaconconfig PL310_ERRATA_769419 128611ed0ba1SWill Deacon bool "PL310 errata: no automatic Store Buffer drain" 128711ed0ba1SWill Deacon depends on CACHE_L2X0 128811ed0ba1SWill Deacon help 128911ed0ba1SWill Deacon On revisions of the PL310 prior to r3p2, the Store Buffer does 129011ed0ba1SWill Deacon not automatically drain. This can cause normal, non-cacheable 129111ed0ba1SWill Deacon writes to be retained when the memory system is idle, leading 129211ed0ba1SWill Deacon to suboptimal I/O performance for drivers using coherent DMA. 129311ed0ba1SWill Deacon This option adds a write barrier to the cpu_idle loop so that, 129411ed0ba1SWill Deacon on systems with an outer cache, the store buffer is drained 129511ed0ba1SWill Deacon explicitly. 129611ed0ba1SWill Deacon 12977253b85cSSimon Hormanconfig ARM_ERRATA_775420 12987253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 12997253b85cSSimon Horman depends on CPU_V7 13007253b85cSSimon Horman help 13017253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 13027253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 13037253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 13047253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 13057253b85cSSimon Horman an abort may occur on cache maintenance. 13067253b85cSSimon Horman 130793dc6887SCatalin Marinasconfig ARM_ERRATA_798181 130893dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 130993dc6887SCatalin Marinas depends on CPU_V7 && SMP 131093dc6887SCatalin Marinas help 131193dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 131293dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 131393dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 131493dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 131593dc6887SCatalin Marinas as the one being invalidated. 131693dc6887SCatalin Marinas 13171da177e4SLinus Torvaldsendmenu 13181da177e4SLinus Torvalds 13191da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 13201da177e4SLinus Torvalds 13211da177e4SLinus Torvaldsmenu "Bus support" 13221da177e4SLinus Torvalds 13231da177e4SLinus Torvaldsconfig ARM_AMBA 13241da177e4SLinus Torvalds bool 13251da177e4SLinus Torvalds 13261da177e4SLinus Torvaldsconfig ISA 13271da177e4SLinus Torvalds bool 13281da177e4SLinus Torvalds help 13291da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 13301da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 13311da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 13321da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 13331da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 13341da177e4SLinus Torvalds 1335065909b9SRussell King# Select ISA DMA controller support 13361da177e4SLinus Torvaldsconfig ISA_DMA 13371da177e4SLinus Torvalds bool 1338065909b9SRussell King select ISA_DMA_API 13391da177e4SLinus Torvalds 1340065909b9SRussell King# Select ISA DMA interface 13415cae841bSAl Viroconfig ISA_DMA_API 13425cae841bSAl Viro bool 13435cae841bSAl Viro 13441da177e4SLinus Torvaldsconfig PCI 13450b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 13461da177e4SLinus Torvalds help 13471da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 13481da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 13491da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 13501da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 13511da177e4SLinus Torvalds 135252882173SAnton Vorontsovconfig PCI_DOMAINS 135352882173SAnton Vorontsov bool 135452882173SAnton Vorontsov depends on PCI 135552882173SAnton Vorontsov 1356b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1357b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1358b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1359b080ac8aSMarcelo Roberto Jimenez help 1360b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1361b080ac8aSMarcelo Roberto Jimenez 136236e23590SMatthew Wilcoxconfig PCI_SYSCALL 136336e23590SMatthew Wilcox def_bool PCI 136436e23590SMatthew Wilcox 13651da177e4SLinus Torvalds# Select the host bridge type 13661da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505 13671da177e4SLinus Torvalds bool 13681da177e4SLinus Torvalds depends on PCI && ARCH_SHARK 13691da177e4SLinus Torvalds default y 13701da177e4SLinus Torvalds 1371a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1372a0113a99SMike Rapoport bool 1373a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1374a0113a99SMike Rapoport default y 1375a0113a99SMike Rapoport select DMABOUNCE 1376a0113a99SMike Rapoport 13771da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 13781da177e4SLinus Torvalds 13791da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 13801da177e4SLinus Torvalds 13811da177e4SLinus Torvaldsendmenu 13821da177e4SLinus Torvalds 13831da177e4SLinus Torvaldsmenu "Kernel Features" 13841da177e4SLinus Torvalds 13853b55658aSDave Martinconfig HAVE_SMP 13863b55658aSDave Martin bool 13873b55658aSDave Martin help 13883b55658aSDave Martin This option should be selected by machines which have an SMP- 13893b55658aSDave Martin capable CPU. 13903b55658aSDave Martin 13913b55658aSDave Martin The only effect of this option is to make the SMP-related 13923b55658aSDave Martin options available to the user for configuration. 13933b55658aSDave Martin 13941da177e4SLinus Torvaldsconfig SMP 1395bb2d8130SRussell King bool "Symmetric Multi-Processing" 1396fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1397bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 13983b55658aSDave Martin depends on HAVE_SMP 13999934ebb8SArnd Bergmann depends on MMU 1400b1b3f49cSRussell King select USE_GENERIC_SMP_HELPERS 14011da177e4SLinus Torvalds help 14021da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 14031da177e4SLinus Torvalds a system with only one CPU, like most personal computers, say N. If 14041da177e4SLinus Torvalds you have a system with more than one CPU, say Y. 14051da177e4SLinus Torvalds 14061da177e4SLinus Torvalds If you say N here, the kernel will run on single and multiprocessor 14071da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 14081da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, single 14091da177e4SLinus Torvalds processor machines. On a single processor machine, the kernel will 14101da177e4SLinus Torvalds run faster if you say N here. 14111da177e4SLinus Torvalds 1412395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 14131da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 141450a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 14151da177e4SLinus Torvalds 14161da177e4SLinus Torvalds If you don't know what to do here, say N. 14171da177e4SLinus Torvalds 1418f00ec48fSRussell Kingconfig SMP_ON_UP 1419f00ec48fSRussell King bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)" 14204d2692a7SNicolas Pitre depends on SMP && !XIP_KERNEL 1421f00ec48fSRussell King default y 1422f00ec48fSRussell King help 1423f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1424f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1425f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1426f00ec48fSRussell King savings. 1427f00ec48fSRussell King 1428f00ec48fSRussell King If you don't know what to do here, say Y. 1429f00ec48fSRussell King 1430c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1431c9018aabSVincent Guittot bool "Support cpu topology definition" 1432c9018aabSVincent Guittot depends on SMP && CPU_V7 1433c9018aabSVincent Guittot default y 1434c9018aabSVincent Guittot help 1435c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1436c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1437c9018aabSVincent Guittot topology of an ARM System. 1438c9018aabSVincent Guittot 1439c9018aabSVincent Guittotconfig SCHED_MC 1440c9018aabSVincent Guittot bool "Multi-core scheduler support" 1441c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1442c9018aabSVincent Guittot help 1443c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1444c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1445c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1446c9018aabSVincent Guittot 1447c9018aabSVincent Guittotconfig SCHED_SMT 1448c9018aabSVincent Guittot bool "SMT scheduler support" 1449c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1450c9018aabSVincent Guittot help 1451c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1452c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1453c9018aabSVincent Guittot places. If unsure say N here. 1454c9018aabSVincent Guittot 1455a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1456a8cbcd92SRussell King bool 1457a8cbcd92SRussell King help 1458a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1459a8cbcd92SRussell King 14608a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1461022c03a2SMarc Zyngier bool "Architected timer support" 1462022c03a2SMarc Zyngier depends on CPU_V7 14638a4da6e3SMark Rutland select ARM_ARCH_TIMER 1464022c03a2SMarc Zyngier help 1465022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1466022c03a2SMarc Zyngier 1467f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1468f32f4ce2SRussell King bool 1469f32f4ce2SRussell King depends on SMP 1470da4a686aSRob Herring select CLKSRC_OF if OF 1471f32f4ce2SRussell King help 1472f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1473f32f4ce2SRussell King 1474e8db288eSNicolas Pitreconfig MCPM 1475e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1476e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1477e8db288eSNicolas Pitre help 1478e8db288eSNicolas Pitre This option provides the common power management infrastructure 1479e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1480e8db288eSNicolas Pitre systems. 1481e8db288eSNicolas Pitre 14828d5796d2SLennert Buytenhekchoice 14838d5796d2SLennert Buytenhek prompt "Memory split" 14848d5796d2SLennert Buytenhek default VMSPLIT_3G 14858d5796d2SLennert Buytenhek help 14868d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 14878d5796d2SLennert Buytenhek 14888d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 14898d5796d2SLennert Buytenhek option alone! 14908d5796d2SLennert Buytenhek 14918d5796d2SLennert Buytenhek config VMSPLIT_3G 14928d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 14938d5796d2SLennert Buytenhek config VMSPLIT_2G 14948d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 14958d5796d2SLennert Buytenhek config VMSPLIT_1G 14968d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 14978d5796d2SLennert Buytenhekendchoice 14988d5796d2SLennert Buytenhek 14998d5796d2SLennert Buytenhekconfig PAGE_OFFSET 15008d5796d2SLennert Buytenhek hex 15018d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 15028d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 15038d5796d2SLennert Buytenhek default 0xC0000000 15048d5796d2SLennert Buytenhek 15051da177e4SLinus Torvaldsconfig NR_CPUS 15061da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 15071da177e4SLinus Torvalds range 2 32 15081da177e4SLinus Torvalds depends on SMP 15091da177e4SLinus Torvalds default "4" 15101da177e4SLinus Torvalds 1511a054a811SRussell Kingconfig HOTPLUG_CPU 151200b7dedeSRussell King bool "Support for hot-pluggable CPUs" 151300b7dedeSRussell King depends on SMP && HOTPLUG 1514a054a811SRussell King help 1515a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1516a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1517a054a811SRussell King 15182bdd424fSWill Deaconconfig ARM_PSCI 15192bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 15202bdd424fSWill Deacon depends on CPU_V7 15212bdd424fSWill Deacon help 15222bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 15232bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 15242bdd424fSWill Deacon management operations described in ARM document number ARM DEN 15252bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 15262bdd424fSWill Deacon ARM processors"). 15272bdd424fSWill Deacon 152837ee16aeSRussell Kingconfig LOCAL_TIMERS 152937ee16aeSRussell King bool "Use local timer interrupts" 1530971acb9bSRussell King depends on SMP 153137ee16aeSRussell King default y 153237ee16aeSRussell King help 153337ee16aeSRussell King Enable support for local timers on SMP platforms, rather then the 153437ee16aeSRussell King legacy IPI broadcast method. Local timers allows the system 153537ee16aeSRussell King accounting to be spread across the timer interval, preventing a 153637ee16aeSRussell King "thundering herd" at every timer tick. 153737ee16aeSRussell King 15382a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 15392a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 15402a6ad871SMaxime Ripard# selected platforms. 154144986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 154244986ab0SPeter De Schrijver (NVIDIA) int 15433dea19e8SPeter De Schrijver (NVIDIA) default 1024 if ARCH_SHMOBILE || ARCH_TEGRA 154439f47d9fSTarun Kanti DebBarma default 512 if SOC_OMAP5 154506b851e5SOlof Johansson default 392 if ARCH_U8500 154601bb914cSTony Prisk default 352 if ARCH_VT8500 154701bb914cSTony Prisk default 288 if ARCH_SUNXI 15482a6ad871SMaxime Ripard default 264 if MACH_H4700 154944986ab0SPeter De Schrijver (NVIDIA) default 0 155044986ab0SPeter De Schrijver (NVIDIA) help 155144986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 155244986ab0SPeter De Schrijver (NVIDIA) 155344986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 155444986ab0SPeter De Schrijver (NVIDIA) 1555d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 15561da177e4SLinus Torvalds 1557f8065813SRussell Kingconfig HZ 1558f8065813SRussell King int 1559b130d5c2SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \ 1560a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 15615248c657SDavid Brownell default AT91_TIMER_HZ if ARCH_AT91 15625da3e714SMagnus Damm default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE 1563f8065813SRussell King default 100 1564f8065813SRussell King 1565b28748fbSRussell Kingconfig SCHED_HRTICK 1566b28748fbSRussell King def_bool HIGH_RES_TIMERS 1567b28748fbSRussell King 156816c79651SCatalin Marinasconfig THUMB2_KERNEL 1569bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 157000b7dedeSRussell King depends on CPU_V7 && !CPU_V6 && !CPU_V6K 1571bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 157216c79651SCatalin Marinas select AEABI 157316c79651SCatalin Marinas select ARM_ASM_UNIFIED 157489bace65SArnd Bergmann select ARM_UNWIND 157516c79651SCatalin Marinas help 157616c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 157716c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 157816c79651SCatalin Marinas ARM-Thumb syntax is needed. 157916c79651SCatalin Marinas 158016c79651SCatalin Marinas If unsure, say N. 158116c79651SCatalin Marinas 15826f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 15836f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 15846f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 15856f685c5cSDave Martin default y 15866f685c5cSDave Martin help 15876f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 15886f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 15896f685c5cSDave Martin branch instructions. 15906f685c5cSDave Martin 15916f685c5cSDave Martin This is a problem, because there's no guarantee the final 15926f685c5cSDave Martin destination of the symbol, or any candidate locations for a 15936f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 15946f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 15956f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 15966f685c5cSDave Martin support. 15976f685c5cSDave Martin 15986f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 15996f685c5cSDave Martin relocation" error when loading some modules. 16006f685c5cSDave Martin 16016f685c5cSDave Martin Until fixed tools are available, passing 16026f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 16036f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 16046f685c5cSDave Martin stack usage in some cases. 16056f685c5cSDave Martin 16066f685c5cSDave Martin The problem is described in more detail at: 16076f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 16086f685c5cSDave Martin 16096f685c5cSDave Martin Only Thumb-2 kernels are affected. 16106f685c5cSDave Martin 16116f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 16126f685c5cSDave Martin 16130becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 16140becb088SCatalin Marinas bool 16150becb088SCatalin Marinas 1616704bdda0SNicolas Pitreconfig AEABI 1617704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1618704bdda0SNicolas Pitre help 1619704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1620704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1621704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1622704bdda0SNicolas Pitre 1623704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1624704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1625704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1626704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1627704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1628704bdda0SNicolas Pitre 1629704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1630704bdda0SNicolas Pitre 16316c90c872SNicolas Pitreconfig OABI_COMPAT 1632a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1633d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 16346c90c872SNicolas Pitre default y 16356c90c872SNicolas Pitre help 16366c90c872SNicolas Pitre This option preserves the old syscall interface along with the 16376c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 16386c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 16396c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 16406c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 16416c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 16426c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 16436c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 16446c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 16456c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 16466c90c872SNicolas Pitre at all). If in doubt say Y. 16476c90c872SNicolas Pitre 1648eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1649e80d6a24SMel Gorman bool 1650e80d6a24SMel Gorman 165105944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 165205944d74SRussell King bool 165305944d74SRussell King 165407a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 165507a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 165607a2f737SRussell King 165705944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1658be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1659c80d79d7SYasunori Goto 16607b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 16617b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 16627b7bf499SWill Deacon 1663053a96caSNicolas Pitreconfig HIGHMEM 1664e8db89a2SRussell King bool "High Memory Support" 1665e8db89a2SRussell King depends on MMU 1666053a96caSNicolas Pitre help 1667053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1668053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1669053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1670053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1671053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1672053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1673053a96caSNicolas Pitre 1674053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1675053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1676053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1677053a96caSNicolas Pitre 1678053a96caSNicolas Pitre If unsure, say n. 1679053a96caSNicolas Pitre 168065cec8e3SRussell Kingconfig HIGHPTE 168165cec8e3SRussell King bool "Allocate 2nd-level pagetables from highmem" 168265cec8e3SRussell King depends on HIGHMEM 168365cec8e3SRussell King 16841b8873a0SJamie Ilesconfig HW_PERF_EVENTS 16851b8873a0SJamie Iles bool "Enable hardware performance counter support for perf events" 1686f0d1bc47SWill Deacon depends on PERF_EVENTS 16871b8873a0SJamie Iles default y 16881b8873a0SJamie Iles help 16891b8873a0SJamie Iles Enable hardware performance counter support for perf events. If 16901b8873a0SJamie Iles disabled, perf events will use software events only. 16911b8873a0SJamie Iles 16923f22ab27SDave Hansensource "mm/Kconfig" 16933f22ab27SDave Hansen 1694c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 1695c1b2d970SMagnus Damm int "Maximum zone order" if ARCH_SHMOBILE 1696c1b2d970SMagnus Damm range 11 64 if ARCH_SHMOBILE 1697898f08e1SYegor Yefremov default "12" if SOC_AM33XX 1698c1b2d970SMagnus Damm default "9" if SA1111 1699c1b2d970SMagnus Damm default "11" 1700c1b2d970SMagnus Damm help 1701c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1702c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1703c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1704c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1705c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1706c1b2d970SMagnus Damm increase this value. 1707c1b2d970SMagnus Damm 1708c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1709c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1710c1b2d970SMagnus Damm 17111da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 17121da177e4SLinus Torvalds bool 1713f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 17141da177e4SLinus Torvalds default y if !ARCH_EBSA110 1715e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 17161da177e4SLinus Torvalds help 17171da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 17181da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 17191da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 17201da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 17211da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 17221da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 17231da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 17241da177e4SLinus Torvalds 172539ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 172638ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 172738ef2ad5SLinus Walleij depends on MMU 172839ec58f3SLennert Buytenhek default y if CPU_FEROCEON 172939ec58f3SLennert Buytenhek help 173039ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 173139ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 173239ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 173339ec58f3SLennert Buytenhek 173439ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 173539ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 173639ec58f3SLennert Buytenhek such copy operations with large buffers. 173739ec58f3SLennert Buytenhek 173839ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 173939ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 174039ec58f3SLennert Buytenhek 174170c70d97SNicolas Pitreconfig SECCOMP 174270c70d97SNicolas Pitre bool 174370c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 174470c70d97SNicolas Pitre ---help--- 174570c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 174670c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 174770c70d97SNicolas Pitre execution. By using pipes or other transports made available to 174870c70d97SNicolas Pitre the process as file descriptors supporting the read/write 174970c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 175070c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 175170c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 175270c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 175370c70d97SNicolas Pitre defined by each seccomp mode. 175470c70d97SNicolas Pitre 1755c743f380SNicolas Pitreconfig CC_STACKPROTECTOR 1756c743f380SNicolas Pitre bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)" 1757c743f380SNicolas Pitre help 1758c743f380SNicolas Pitre This option turns on the -fstack-protector GCC feature. This 1759c743f380SNicolas Pitre feature puts, at the beginning of functions, a canary value on 1760c743f380SNicolas Pitre the stack just before the return address, and validates 1761c743f380SNicolas Pitre the value just before actually returning. Stack based buffer 1762c743f380SNicolas Pitre overflows (that need to overwrite this return address) now also 1763c743f380SNicolas Pitre overwrite the canary, which gets detected and the attack is then 1764c743f380SNicolas Pitre neutralized via a kernel panic. 1765c743f380SNicolas Pitre This feature requires gcc version 4.2 or above. 1766c743f380SNicolas Pitre 1767eff8d644SStefano Stabelliniconfig XEN_DOM0 1768eff8d644SStefano Stabellini def_bool y 1769eff8d644SStefano Stabellini depends on XEN 1770eff8d644SStefano Stabellini 1771eff8d644SStefano Stabelliniconfig XEN 1772eff8d644SStefano Stabellini bool "Xen guest support on ARM (EXPERIMENTAL)" 177385323a99SIan Campbell depends on ARM && AEABI && OF 1774f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 177585323a99SIan Campbell depends on !GENERIC_ATOMIC64 177617b7ab80SStefano Stabellini select ARM_PSCI 1777eff8d644SStefano Stabellini help 1778eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1779eff8d644SStefano Stabellini 17801da177e4SLinus Torvaldsendmenu 17811da177e4SLinus Torvalds 17821da177e4SLinus Torvaldsmenu "Boot options" 17831da177e4SLinus Torvalds 17849eb8f674SGrant Likelyconfig USE_OF 17859eb8f674SGrant Likely bool "Flattened Device Tree support" 1786b1b3f49cSRussell King select IRQ_DOMAIN 17879eb8f674SGrant Likely select OF 17889eb8f674SGrant Likely select OF_EARLY_FLATTREE 17899eb8f674SGrant Likely help 17909eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 17919eb8f674SGrant Likely 1792bd51e2f5SNicolas Pitreconfig ATAGS 1793bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1794bd51e2f5SNicolas Pitre default y 1795bd51e2f5SNicolas Pitre help 1796bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1797bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1798bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1799bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1800bd51e2f5SNicolas Pitre leave this to y. 1801bd51e2f5SNicolas Pitre 1802bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1803bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1804bd51e2f5SNicolas Pitre depends on ATAGS 1805bd51e2f5SNicolas Pitre help 1806bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1807bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1808bd51e2f5SNicolas Pitre 18091da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18101da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18111da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18121da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18131da177e4SLinus Torvalds default "0" 18141da177e4SLinus Torvalds help 18151da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18161da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18171da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18181da177e4SLinus Torvalds value in their defconfig file. 18191da177e4SLinus Torvalds 18201da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18211da177e4SLinus Torvalds 18221da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18231da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 18241da177e4SLinus Torvalds default "0" 18251da177e4SLinus Torvalds help 1826f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1827f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1828f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1829f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1830f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1831f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 18321da177e4SLinus Torvalds 18331da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18341da177e4SLinus Torvalds 18351da177e4SLinus Torvaldsconfig ZBOOT_ROM 18361da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 18371da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 18381da177e4SLinus Torvalds help 18391da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 18401da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 18411da177e4SLinus Torvalds 1842090ab3ffSSimon Hormanchoice 1843090ab3ffSSimon Horman prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)" 1844d6f94fa0SKees Cook depends on ZBOOT_ROM && ARCH_SH7372 1845090ab3ffSSimon Horman default ZBOOT_ROM_NONE 1846090ab3ffSSimon Horman help 1847090ab3ffSSimon Horman Include experimental SD/MMC loading code in the ROM-able zImage. 184859bf8964SMasanari Iida With this enabled it is possible to write the ROM-able zImage 1849090ab3ffSSimon Horman kernel image to an MMC or SD card and boot the kernel straight 1850090ab3ffSSimon Horman from the reset vector. At reset the processor Mask ROM will load 185159bf8964SMasanari Iida the first part of the ROM-able zImage which in turn loads the 1852090ab3ffSSimon Horman rest the kernel image to RAM. 1853090ab3ffSSimon Horman 1854090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE 1855090ab3ffSSimon Horman bool "No SD/MMC loader in zImage (EXPERIMENTAL)" 1856090ab3ffSSimon Horman help 1857090ab3ffSSimon Horman Do not load image from SD or MMC 1858090ab3ffSSimon Horman 1859f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF 1860f45b1149SSimon Horman bool "Include MMCIF loader in zImage (EXPERIMENTAL)" 1861f45b1149SSimon Horman help 1862090ab3ffSSimon Horman Load image from MMCIF hardware block. 1863090ab3ffSSimon Horman 1864090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI 1865090ab3ffSSimon Horman bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)" 1866090ab3ffSSimon Horman help 1867090ab3ffSSimon Horman Load image from SDHI hardware block 1868090ab3ffSSimon Horman 1869090ab3ffSSimon Hormanendchoice 1870f45b1149SSimon Horman 1871e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1872e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 1873d6f94fa0SKees Cook depends on OF && !ZBOOT_ROM 1874e2a6a3aaSJohn Bonesio help 1875e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1876e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1877e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1878e2a6a3aaSJohn Bonesio 1879e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1880e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1881e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1882e2a6a3aaSJohn Bonesio 1883e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1884e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1885e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1886e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1887e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1888e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1889e2a6a3aaSJohn Bonesio to this option. 1890e2a6a3aaSJohn Bonesio 1891b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1892b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1893b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1894b90b9a38SNicolas Pitre help 1895b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1896b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1897b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1898b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1899b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1900b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1901b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1902b90b9a38SNicolas Pitre 1903d0f34a11SGenoud Richardchoice 1904d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1905d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1906d0f34a11SGenoud Richard 1907d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1908d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1909d0f34a11SGenoud Richard help 1910d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1911d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1912d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1913d0f34a11SGenoud Richard 1914d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1915d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1916d0f34a11SGenoud Richard help 1917d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1918d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1919d0f34a11SGenoud Richard 1920d0f34a11SGenoud Richardendchoice 1921d0f34a11SGenoud Richard 19221da177e4SLinus Torvaldsconfig CMDLINE 19231da177e4SLinus Torvalds string "Default kernel command string" 19241da177e4SLinus Torvalds default "" 19251da177e4SLinus Torvalds help 19261da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 19271da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 19281da177e4SLinus Torvalds architectures, you should supply some command-line options at build 19291da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 19301da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 19311da177e4SLinus Torvalds 19324394c124SVictor Boiviechoice 19334394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 19344394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1935bd51e2f5SNicolas Pitre depends on ATAGS 19364394c124SVictor Boivie 19374394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 19384394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 19394394c124SVictor Boivie help 19404394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 19414394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 19424394c124SVictor Boivie string provided in CMDLINE will be used. 19434394c124SVictor Boivie 19444394c124SVictor Boivieconfig CMDLINE_EXTEND 19454394c124SVictor Boivie bool "Extend bootloader kernel arguments" 19464394c124SVictor Boivie help 19474394c124SVictor Boivie The command-line arguments provided by the boot loader will be 19484394c124SVictor Boivie appended to the default kernel command string. 19494394c124SVictor Boivie 195092d2040dSAlexander Hollerconfig CMDLINE_FORCE 195192d2040dSAlexander Holler bool "Always use the default kernel command string" 195292d2040dSAlexander Holler help 195392d2040dSAlexander Holler Always use the default kernel command string, even if the boot 195492d2040dSAlexander Holler loader passes other arguments to the kernel. 195592d2040dSAlexander Holler This is useful if you cannot or don't want to change the 195692d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 19574394c124SVictor Boivieendchoice 195892d2040dSAlexander Holler 19591da177e4SLinus Torvaldsconfig XIP_KERNEL 19601da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 1961387798b3SRob Herring depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM 19621da177e4SLinus Torvalds help 19631da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 19641da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 19651da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 19661da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 19671da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 19681da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 19691da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 19701da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 19711da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 19721da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 19731da177e4SLinus Torvalds 19741da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 19751da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 19761da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 19771da177e4SLinus Torvalds 19781da177e4SLinus Torvalds If unsure, say N. 19791da177e4SLinus Torvalds 19801da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 19811da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 19821da177e4SLinus Torvalds depends on XIP_KERNEL 19831da177e4SLinus Torvalds default "0x00080000" 19841da177e4SLinus Torvalds help 19851da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 19861da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 19871da177e4SLinus Torvalds own flash usage. 19881da177e4SLinus Torvalds 1989c587e4a6SRichard Purdieconfig KEXEC 1990c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 1991d6f94fa0SKees Cook depends on (!SMP || HOTPLUG_CPU) 1992c587e4a6SRichard Purdie help 1993c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 1994c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 199501dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 1996c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 1997c587e4a6SRichard Purdie 1998c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 1999c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2000c587e4a6SRichard Purdie initially work for you. It may help to enable device hotplugging 2001c587e4a6SRichard Purdie support. 2002c587e4a6SRichard Purdie 20034cd9d6f7SRichard Purdieconfig ATAGS_PROC 20044cd9d6f7SRichard Purdie bool "Export atags in procfs" 2005bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 2006b98d7291SUli Luckas default y 20074cd9d6f7SRichard Purdie help 20084cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20094cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20104cd9d6f7SRichard Purdie 2011cb5d39b3SMika Westerbergconfig CRASH_DUMP 2012cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2013cb5d39b3SMika Westerberg help 2014cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2015cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2016cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2017cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2018cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2019cb5d39b3SMika Westerberg memory address not used by the main kernel 2020cb5d39b3SMika Westerberg 2021cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2022cb5d39b3SMika Westerberg 2023e69edc79SEric Miaoconfig AUTO_ZRELADDR 2024e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2025*e1b31445SLinus Walleij depends on !ZBOOT_ROM 2026e69edc79SEric Miao help 2027e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2028e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2029e69edc79SEric Miao will be determined at run-time by masking the current IP with 2030e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2031e69edc79SEric Miao from start of memory. 2032e69edc79SEric Miao 20331da177e4SLinus Torvaldsendmenu 20341da177e4SLinus Torvalds 2035ac9d7efcSRussell Kingmenu "CPU Power Management" 20361da177e4SLinus Torvalds 203789c52ed4SBen Dooksif ARCH_HAS_CPUFREQ 20381da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 20391da177e4SLinus Torvalds 20409d56c02aSBen Dooksconfig CPU_FREQ_S3C 20419d56c02aSBen Dooks bool 20429d56c02aSBen Dooks help 20439d56c02aSBen Dooks Internal configuration node for common cpufreq on Samsung SoC 20449d56c02aSBen Dooks 20459d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX 20464a50bfe3SRussell King bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)" 2047d6f94fa0SKees Cook depends on ARCH_S3C24XX && CPU_FREQ 20489d56c02aSBen Dooks select CPU_FREQ_S3C 20499d56c02aSBen Dooks help 20509d56c02aSBen Dooks This enables the CPUfreq driver for the Samsung S3C24XX family 20519d56c02aSBen Dooks of CPUs. 20529d56c02aSBen Dooks 20539d56c02aSBen Dooks For details, take a look at <file:Documentation/cpu-freq>. 20549d56c02aSBen Dooks 20559d56c02aSBen Dooks If in doubt, say N. 20569d56c02aSBen Dooks 20579d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL 20584a50bfe3SRussell King bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)" 2059d6f94fa0SKees Cook depends on CPU_FREQ_S3C24XX 20609d56c02aSBen Dooks help 20619d56c02aSBen Dooks Compile in support for changing the PLL frequency from the 20629d56c02aSBen Dooks S3C24XX series CPUfreq driver. The PLL takes time to settle 20639d56c02aSBen Dooks after a frequency change, so by default it is not enabled. 20649d56c02aSBen Dooks 20659d56c02aSBen Dooks This also means that the PLL tables for the selected CPU(s) will 20669d56c02aSBen Dooks be built which may increase the size of the kernel image. 20679d56c02aSBen Dooks 20689d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG 20699d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver core" 20709d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 20719d56c02aSBen Dooks help 20729d56c02aSBen Dooks Enable s3c_freq_dbg for the Samsung S3C CPUfreq core 20739d56c02aSBen Dooks 20749d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG 20759d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver IO timing" 20769d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 20779d56c02aSBen Dooks help 20789d56c02aSBen Dooks Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core 20799d56c02aSBen Dooks 2080e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS 2081e6d197a6SBen Dooks bool "Export debugfs for CPUFreq" 2082e6d197a6SBen Dooks depends on CPU_FREQ_S3C24XX && DEBUG_FS 2083e6d197a6SBen Dooks help 2084e6d197a6SBen Dooks Export status information via debugfs. 2085e6d197a6SBen Dooks 20861da177e4SLinus Torvaldsendif 20871da177e4SLinus Torvalds 2088ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2089ac9d7efcSRussell King 2090ac9d7efcSRussell Kingendmenu 2091ac9d7efcSRussell King 20921da177e4SLinus Torvaldsmenu "Floating point emulation" 20931da177e4SLinus Torvalds 20941da177e4SLinus Torvaldscomment "At least one emulation must be selected" 20951da177e4SLinus Torvalds 20961da177e4SLinus Torvaldsconfig FPE_NWFPE 20971da177e4SLinus Torvalds bool "NWFPE math emulation" 2098593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 20991da177e4SLinus Torvalds ---help--- 21001da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 21011da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 21021da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 21031da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 21041da177e4SLinus Torvalds 21051da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 21061da177e4SLinus Torvalds early in the bootup. 21071da177e4SLinus Torvalds 21081da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 21091da177e4SLinus Torvalds bool "Support extended precision" 2110bedf142bSLennert Buytenhek depends on FPE_NWFPE 21111da177e4SLinus Torvalds help 21121da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 21131da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 21141da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 21151da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 21161da177e4SLinus Torvalds floating point emulator without any good reason. 21171da177e4SLinus Torvalds 21181da177e4SLinus Torvalds You almost surely want to say N here. 21191da177e4SLinus Torvalds 21201da177e4SLinus Torvaldsconfig FPE_FASTFPE 21211da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2122d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 21231da177e4SLinus Torvalds ---help--- 21241da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 21251da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 21261da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 21271da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 21281da177e4SLinus Torvalds 21291da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 21301da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 21311da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 21321da177e4SLinus Torvalds choose NWFPE. 21331da177e4SLinus Torvalds 21341da177e4SLinus Torvaldsconfig VFP 21351da177e4SLinus Torvalds bool "VFP-format floating point maths" 2136e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 21371da177e4SLinus Torvalds help 21381da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 21391da177e4SLinus Torvalds if your hardware includes a VFP unit. 21401da177e4SLinus Torvalds 21411da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 21421da177e4SLinus Torvalds release notes and additional status information. 21431da177e4SLinus Torvalds 21441da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 21451da177e4SLinus Torvalds 214625ebee02SCatalin Marinasconfig VFPv3 214725ebee02SCatalin Marinas bool 214825ebee02SCatalin Marinas depends on VFP 214925ebee02SCatalin Marinas default y if CPU_V7 215025ebee02SCatalin Marinas 2151b5872db4SCatalin Marinasconfig NEON 2152b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2153b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2154b5872db4SCatalin Marinas help 2155b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2156b5872db4SCatalin Marinas Extension. 2157b5872db4SCatalin Marinas 21581da177e4SLinus Torvaldsendmenu 21591da177e4SLinus Torvalds 21601da177e4SLinus Torvaldsmenu "Userspace binary formats" 21611da177e4SLinus Torvalds 21621da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 21631da177e4SLinus Torvalds 21641da177e4SLinus Torvaldsconfig ARTHUR 21651da177e4SLinus Torvalds tristate "RISC OS personality" 2166704bdda0SNicolas Pitre depends on !AEABI 21671da177e4SLinus Torvalds help 21681da177e4SLinus Torvalds Say Y here to include the kernel code necessary if you want to run 21691da177e4SLinus Torvalds Acorn RISC OS/Arthur binaries under Linux. This code is still very 21701da177e4SLinus Torvalds experimental; if this sounds frightening, say N and sleep in peace. 21711da177e4SLinus Torvalds You can also say M here to compile this support as a module (which 21721da177e4SLinus Torvalds will be called arthur). 21731da177e4SLinus Torvalds 21741da177e4SLinus Torvaldsendmenu 21751da177e4SLinus Torvalds 21761da177e4SLinus Torvaldsmenu "Power management options" 21771da177e4SLinus Torvalds 2178eceab4acSRussell Kingsource "kernel/power/Kconfig" 21791da177e4SLinus Torvalds 2180f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 21814b1082caSStephen Warren depends on !ARCH_S5PC100 21826a786182SRussell King depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \ 21833f5d0819SChao Xie CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2184f4cb5700SJohannes Berg def_bool y 2185f4cb5700SJohannes Berg 218615e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 218715e0d9e3SArnd Bergmann def_bool PM_SLEEP 218815e0d9e3SArnd Bergmann 21891da177e4SLinus Torvaldsendmenu 21901da177e4SLinus Torvalds 2191d5950b43SSam Ravnborgsource "net/Kconfig" 2192d5950b43SSam Ravnborg 2193ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 21941da177e4SLinus Torvalds 21951da177e4SLinus Torvaldssource "fs/Kconfig" 21961da177e4SLinus Torvalds 21971da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 21981da177e4SLinus Torvalds 21991da177e4SLinus Torvaldssource "security/Kconfig" 22001da177e4SLinus Torvalds 22011da177e4SLinus Torvaldssource "crypto/Kconfig" 22021da177e4SLinus Torvalds 22031da177e4SLinus Torvaldssource "lib/Kconfig" 2204749cf76cSChristoffer Dall 2205749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2206