xref: /linux/arch/arm/Kconfig (revision b26d07a0f5568bec782072006f25bbaaed49fb2e)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig ARM
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
51d8f51d4SScott Wood	select ARCH_CLOCKSOURCE_DATA
6cf1b0990SNicolas Pitre	select ARCH_DISCARD_MEMBLOCK if !HAVE_ARCH_PFN_VALID
7c7780ab5SVladimir Murzin	select ARCH_HAS_DEBUG_VIRTUAL if MMU
821266be9SDan Williams	select ARCH_HAS_DEVMEM_IS_ALLOWED
92b68f6caSKees Cook	select ARCH_HAS_ELF_RANDOMIZE
10d2852a22SDaniel Borkmann	select ARCH_HAS_SET_MEMORY
11ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
12ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_MODULE_RWX if MMU
133d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
14171b3f0dSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
15957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
16d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
17ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
18ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
194badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
20017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
210cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
22b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
23ee951c63SStephen Boyd	select BUILDTIME_EXTABLE_SORT if MMU
24171b3f0dSRussell King	select CLONE_BACKWARDS
25b1b3f49cSRussell King	select CPU_PM if (SUSPEND || CPU_IDLE)
26dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
271c51c429SVladimir Murzin	select DMA_NOOP_OPS if !MMU
28b01aec9bSBorislav Petkov	select EDAC_SUPPORT
29b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
3036d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
312ef7a295SJuri Lelli	select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
324477ca45SUwe Kleine-König	select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
33b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
34ea2d9a96SArd Biesheuvel	select GENERIC_CPU_AUTOPROBE
352937367bSArd Biesheuvel	select GENERIC_EARLY_IOREMAP
36171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
37b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
38b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
397c07005eSGeert Uytterhoeven	select GENERIC_IRQ_SHOW_LEVEL
40b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
4138ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
42b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
43b1b3f49cSRussell King	select GENERIC_STRNCPY_FROM_USER
44b1b3f49cSRussell King	select GENERIC_STRNLEN_USER
45a71b092aSMarc Zyngier	select HANDLE_DOMAIN_IRQ
46b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
477a017721SAKASHI Takahiro	select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
480b7857dbSYalin Wang	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
49437682eeSArnd Bergmann	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
50437682eeSArnd Bergmann	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
51e0c25d95SDaniel Cashman	select HAVE_ARCH_MMAP_RND_BITS if MMU
5291702175SKees Cook	select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
530693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
54b329f95dSJens Wiklander	select HAVE_ARM_SMCCC if CPU_V7
5539c13c20SShubham Bansal	select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
5651aaf81fSRussell King	select HAVE_CC_STACKPROTECTOR
57171b3f0dSRussell King	select HAVE_CONTEXT_TRACKING
58b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
59b1b3f49cSRussell King	select HAVE_DEBUG_KMEMLEAK
60b1b3f49cSRussell King	select HAVE_DMA_API_DEBUG
61b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
62437682eeSArnd Bergmann	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
63620176f3SAbel Vesa	select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
64dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
655f56a5dfSJiri Slaby	select HAVE_EXIT_THREAD
66b1b3f49cSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
67b1b3f49cSRussell King	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
68b1b3f49cSRussell King	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
696b90bd4bSEmese Revfy	select HAVE_GCC_PLUGINS
70b1b3f49cSRussell King	select HAVE_GENERIC_DMA_COHERENT
71b1b3f49cSRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
72b1b3f49cSRussell King	select HAVE_IDE if PCI || ISA || PCMCIA
7387c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
74b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
75f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
76b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
77b1b3f49cSRussell King	select HAVE_KERNEL_LZO
78b1b3f49cSRussell King	select HAVE_KERNEL_XZ
79cb1293e2SArnd Bergmann	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
809edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
81b1b3f49cSRussell King	select HAVE_MEMBLOCK
827d485f64SArd Biesheuvel	select HAVE_MOD_ARCH_SPECIFIC
8342a0bb3fSPetr Mladek	select HAVE_NMI
84b1b3f49cSRussell King	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
850dc016dbSWang Nan	select HAVE_OPTPROBES if !THUMB2_KERNEL
867ada189fSJamie Iles	select HAVE_PERF_EVENTS
8749863894SWill Deacon	select HAVE_PERF_REGS
8849863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
89a0ad5496SSteve Capper	select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
90e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
91b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
92af1839ebSCatalin Marinas	select HAVE_UID16
9331c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
94da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
95171b3f0dSRussell King	select MODULES_USE_ELF_REL
9684f452b1SSantosh Shilimkar	select NO_BOOTMEM
97aa7d5f18SArnd Bergmann	select OF_EARLY_FLATTREE if OF
98aa7d5f18SArnd Bergmann	select OF_RESERVED_MEM if OF
99171b3f0dSRussell King	select OLD_SIGACTION
100171b3f0dSRussell King	select OLD_SIGSUSPEND3
101b1b3f49cSRussell King	select PERF_USE_VMALLOC
102*b26d07a0SJinbum Park	select REFCOUNT_FULL
103b1b3f49cSRussell King	select RTC_LIB
104b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
105171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
106171b3f0dSRussell King	# according to that.  Thanks.
1071da177e4SLinus Torvalds	help
1081da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
109f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
1101da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
1111da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
1121da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
1131da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
1141da177e4SLinus Torvalds
11574facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
116308c09f1SLaura Abbott	select ARCH_HAS_SG_CHAIN
11774facffeSRussell King	bool
11874facffeSRussell King
1194ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH
1204ce63fcdSMarek Szyprowski	bool
1214ce63fcdSMarek Szyprowski
1224ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
1234ce63fcdSMarek Szyprowski	bool
124b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
125b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1264ce63fcdSMarek Szyprowski
12760460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
12860460abfSSeung-Woo Kim
12960460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
13060460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
13160460abfSSeung-Woo Kim	range 4 9
13260460abfSSeung-Woo Kim	default 8
13360460abfSSeung-Woo Kim	help
13460460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
13560460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
13660460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
13760460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
13860460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
13960460abfSSeung-Woo Kim	  virtual space with just a few allocations.
14060460abfSSeung-Woo Kim
14160460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
14260460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
14360460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
14460460abfSSeung-Woo Kim	  by the PAGE_SIZE.
14560460abfSSeung-Woo Kim
14660460abfSSeung-Woo Kimendif
14760460abfSSeung-Woo Kim
1480b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
1490b05da72SHans Ulli Kroll	bool
1500b05da72SHans Ulli Kroll
15175e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
15275e7153aSRalf Baechle	bool
15375e7153aSRalf Baechle
154bc581770SLinus Walleijconfig HAVE_TCM
155bc581770SLinus Walleij	bool
156bc581770SLinus Walleij	select GENERIC_ALLOCATOR
157bc581770SLinus Walleij
158e119bfffSRussell Kingconfig HAVE_PROC_CPU
159e119bfffSRussell King	bool
160e119bfffSRussell King
161ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1625ea81769SAl Viro	bool
1635ea81769SAl Viro
1641da177e4SLinus Torvaldsconfig EISA
1651da177e4SLinus Torvalds	bool
1661da177e4SLinus Torvalds	---help---
1671da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
1681da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
1691da177e4SLinus Torvalds
1701da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
1711da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
1721da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
1731da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
1741da177e4SLinus Torvalds
1751da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1761da177e4SLinus Torvalds
1771da177e4SLinus Torvalds	  Otherwise, say N.
1781da177e4SLinus Torvalds
1791da177e4SLinus Torvaldsconfig SBUS
1801da177e4SLinus Torvalds	bool
1811da177e4SLinus Torvalds
182f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
183f16fb1ecSRussell King	bool
184f16fb1ecSRussell King	default y
185f16fb1ecSRussell King
186f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
187f16fb1ecSRussell King	bool
188f16fb1ecSRussell King	default y
189f16fb1ecSRussell King
1907ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1917ad1bcb2SRussell King	bool
192cb1293e2SArnd Bergmann	default !CPU_V7M
1937ad1bcb2SRussell King
1941da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1951da177e4SLinus Torvalds	bool
1968a87411bSWill Deacon	default y
1971da177e4SLinus Torvalds
198f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
199f0d1b0b3SDavid Howells	bool
200f0d1b0b3SDavid Howells
201f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
202f0d1b0b3SDavid Howells	bool
203f0d1b0b3SDavid Howells
2044a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
2054a1b5733SEduardo Valentin	bool
2064a1b5733SEduardo Valentin
207a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM
208a5f4c561SStefan Agner	def_bool y if MMU
209a5f4c561SStefan Agner
210b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
211b89c3b16SAkinobu Mita	bool
212b89c3b16SAkinobu Mita	default y
213b89c3b16SAkinobu Mita
2141da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
2151da177e4SLinus Torvalds	bool
2161da177e4SLinus Torvalds	default y
2171da177e4SLinus Torvalds
218a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
219a08b6b79Sviro@ZenIV.linux.org.uk	bool
220a08b6b79Sviro@ZenIV.linux.org.uk
2215ac6da66SChristoph Lameterconfig ZONE_DMA
2225ac6da66SChristoph Lameter	bool
2235ac6da66SChristoph Lameter
224ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
225ccd7ab7fSFUJITA Tomonori       def_bool y
226ccd7ab7fSFUJITA Tomonori
227c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
228c7edc9e3SDavid A. Long	def_bool y
229c7edc9e3SDavid A. Long
23058af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
23158af4a24SRob Herring	bool
23258af4a24SRob Herring
2331da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2341da177e4SLinus Torvalds	bool
2351da177e4SLinus Torvalds
2361da177e4SLinus Torvaldsconfig FIQ
2371da177e4SLinus Torvalds	bool
2381da177e4SLinus Torvalds
23913a5045dSRob Herringconfig NEED_RET_TO_USER
24013a5045dSRob Herring	bool
24113a5045dSRob Herring
242034d2f5aSAl Viroconfig ARCH_MTD_XIP
243034d2f5aSAl Viro	bool
244034d2f5aSAl Viro
245dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
246c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
247c1becedcSRussell King	default y
248b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
249dc21af99SRussell King	help
250111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
251111e9a5cSRussell King	  boot and module load time according to the position of the
252111e9a5cSRussell King	  kernel in system memory.
253dc21af99SRussell King
254111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
255daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
256dc21af99SRussell King
257c1becedcSRussell King	  Only disable this option if you know that you do not require
258c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
259c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
260c1becedcSRussell King
261c334bc15SRob Herringconfig NEED_MACH_IO_H
262c334bc15SRob Herring	bool
263c334bc15SRob Herring	help
264c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
265c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
266c334bc15SRob Herring	  be avoided when possible.
267c334bc15SRob Herring
2680cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2691b9f95f8SNicolas Pitre	bool
270111e9a5cSRussell King	help
2710cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2720cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2730cdc8b92SNicolas Pitre	  be avoided when possible.
2741b9f95f8SNicolas Pitre
2751b9f95f8SNicolas Pitreconfig PHYS_OFFSET
276974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
277c6f54a9bSUwe Kleine-König	depends on !ARM_PATCH_PHYS_VIRT
278974c0724SNicolas Pitre	default DRAM_BASE if !MMU
279c6f54a9bSUwe Kleine-König	default 0x00000000 if ARCH_EBSA110 || \
280c6f54a9bSUwe Kleine-König			ARCH_FOOTBRIDGE || \
281c6f54a9bSUwe Kleine-König			ARCH_INTEGRATOR || \
282c6f54a9bSUwe Kleine-König			ARCH_IOP13XX || \
283c6f54a9bSUwe Kleine-König			ARCH_KS8695 || \
2848f2c0062SLinus Walleij			ARCH_REALVIEW
285c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
286c6f54a9bSUwe Kleine-König	default 0x20000000 if ARCH_S5PV210
287b8824c9aSH Hartley Sweeten	default 0xc0000000 if ARCH_SA1100
2881b9f95f8SNicolas Pitre	help
2891b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2901b9f95f8SNicolas Pitre	  location of main memory in your system.
291cada3c08SRussell King
29287e040b6SSimon Glassconfig GENERIC_BUG
29387e040b6SSimon Glass	def_bool y
29487e040b6SSimon Glass	depends on BUG
29587e040b6SSimon Glass
2961bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS
2971bcad26eSKirill A. Shutemov	int
2981bcad26eSKirill A. Shutemov	default 3 if ARM_LPAE
2991bcad26eSKirill A. Shutemov	default 2
3001bcad26eSKirill A. Shutemov
3011da177e4SLinus Torvaldssource "init/Kconfig"
3021da177e4SLinus Torvalds
303dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
304dc52ddc0SMatt Helsley
3051da177e4SLinus Torvaldsmenu "System Type"
3061da177e4SLinus Torvalds
3073c427975SHyok S. Choiconfig MMU
3083c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
3093c427975SHyok S. Choi	default y
3103c427975SHyok S. Choi	help
3113c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
3123c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
3133c427975SHyok S. Choi
314e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN
315e0c25d95SDaniel Cashman	default 8
316e0c25d95SDaniel Cashman
317e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX
318e0c25d95SDaniel Cashman	default 14 if PAGE_OFFSET=0x40000000
319e0c25d95SDaniel Cashman	default 15 if PAGE_OFFSET=0x80000000
320e0c25d95SDaniel Cashman	default 16
321e0c25d95SDaniel Cashman
322ccf50e23SRussell King#
323ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
324ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
325ccf50e23SRussell King#
3261da177e4SLinus Torvaldschoice
3271da177e4SLinus Torvalds	prompt "ARM system type"
32870722803SArnd Bergmann	default ARM_SINGLE_ARMV7M if !MMU
3291420b22bSArnd Bergmann	default ARCH_MULTIPLATFORM if MMU
3301da177e4SLinus Torvalds
331387798b3SRob Herringconfig ARCH_MULTIPLATFORM
332387798b3SRob Herring	bool "Allow multiple platforms to be selected"
333b1b3f49cSRussell King	depends on MMU
33442dc836dSOlof Johansson	select ARM_HAS_SG_CHAIN
335387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
336387798b3SRob Herring	select AUTO_ZRELADDR
337bb0eb050SDaniel Lezcano	select TIMER_OF
33866314223SDinh Nguyen	select COMMON_CLK
339ddb902ccSRob Herring	select GENERIC_CLOCKEVENTS
34008d38bebSWill Deacon	select MIGHT_HAVE_PCI
341387798b3SRob Herring	select MULTI_IRQ_HANDLER
342e13688feSKishon Vijay Abraham I	select PCI_DOMAINS if PCI
34366314223SDinh Nguyen	select SPARSE_IRQ
34466314223SDinh Nguyen	select USE_OF
34566314223SDinh Nguyen
3469c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M
3479c77bc43SStefan Agner	bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
3489c77bc43SStefan Agner	depends on !MMU
3499c77bc43SStefan Agner	select ARM_NVIC
350499f1640SStefan Agner	select AUTO_ZRELADDR
351bb0eb050SDaniel Lezcano	select TIMER_OF
3529c77bc43SStefan Agner	select COMMON_CLK
3539c77bc43SStefan Agner	select CPU_V7M
3549c77bc43SStefan Agner	select GENERIC_CLOCKEVENTS
3559c77bc43SStefan Agner	select NO_IOPORT_MAP
3569c77bc43SStefan Agner	select SPARSE_IRQ
3579c77bc43SStefan Agner	select USE_OF
3589c77bc43SStefan Agner
3591da177e4SLinus Torvaldsconfig ARCH_EBSA110
3601da177e4SLinus Torvalds	bool "EBSA-110"
361b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
362c750815eSRussell King	select CPU_SA110
363f7e68bbfSRussell King	select ISA
364c334bc15SRob Herring	select NEED_MACH_IO_H
3650cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
366ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
3671da177e4SLinus Torvalds	help
3681da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
369f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
3701da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
3711da177e4SLinus Torvalds	  parallel port.
3721da177e4SLinus Torvalds
373e7736d47SLennert Buytenhekconfig ARCH_EP93XX
374e7736d47SLennert Buytenhek	bool "EP93xx-based"
37580320927SH Hartley Sweeten	select ARCH_SPARSEMEM_ENABLE
376e7736d47SLennert Buytenhek	select ARM_AMBA
377cd5bad41SArnd Bergmann	imply ARM_PATCH_PHYS_VIRT
378e7736d47SLennert Buytenhek	select ARM_VIC
379b8824c9aSH Hartley Sweeten	select AUTO_ZRELADDR
3806d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
381000bc178SLinus Walleij	select CLKSRC_MMIO
382b1b3f49cSRussell King	select CPU_ARM920T
383000bc178SLinus Walleij	select GENERIC_CLOCKEVENTS
3845c34a4e8SLinus Walleij	select GPIOLIB
385e7736d47SLennert Buytenhek	help
386e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
387e7736d47SLennert Buytenhek
3881da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
3891da177e4SLinus Torvalds	bool "FootBridge"
390c750815eSRussell King	select CPU_SA110
3911da177e4SLinus Torvalds	select FOOTBRIDGE
3924e8d7637SRussell King	select GENERIC_CLOCKEVENTS
393d0ee9f40SArnd Bergmann	select HAVE_IDE
3948ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
3950cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
396f999b8bdSMartin Michlmayr	help
397f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
398f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
3991da177e4SLinus Torvalds
4004af6fee1SDeepak Saxenaconfig ARCH_NETX
4014af6fee1SDeepak Saxena	bool "Hilscher NetX based"
402b1b3f49cSRussell King	select ARM_VIC
403234b6cedSRussell King	select CLKSRC_MMIO
404c750815eSRussell King	select CPU_ARM926T
4052fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
406f999b8bdSMartin Michlmayr	help
4074af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4084af6fee1SDeepak Saxena
4093b938be6SRussell Kingconfig ARCH_IOP13XX
4103b938be6SRussell King	bool "IOP13xx-based"
4113b938be6SRussell King	depends on MMU
412b1b3f49cSRussell King	select CPU_XSC3
4130cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
41413a5045dSRob Herring	select NEED_RET_TO_USER
415b1b3f49cSRussell King	select PCI
416b1b3f49cSRussell King	select PLAT_IOP
417b1b3f49cSRussell King	select VMSPLIT_1G
41837ebbcffSThomas Gleixner	select SPARSE_IRQ
4193b938be6SRussell King	help
4203b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4213b938be6SRussell King
4223f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4233f7e5815SLennert Buytenhek	bool "IOP32x-based"
424a4f7e763SRussell King	depends on MMU
425c750815eSRussell King	select CPU_XSCALE
426e9004f50SLinus Walleij	select GPIO_IOP
4275c34a4e8SLinus Walleij	select GPIOLIB
42813a5045dSRob Herring	select NEED_RET_TO_USER
429f7e68bbfSRussell King	select PCI
430b1b3f49cSRussell King	select PLAT_IOP
431f999b8bdSMartin Michlmayr	help
4323f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
4333f7e5815SLennert Buytenhek	  processors.
4343f7e5815SLennert Buytenhek
4353f7e5815SLennert Buytenhekconfig ARCH_IOP33X
4363f7e5815SLennert Buytenhek	bool "IOP33x-based"
4373f7e5815SLennert Buytenhek	depends on MMU
438c750815eSRussell King	select CPU_XSCALE
439e9004f50SLinus Walleij	select GPIO_IOP
4405c34a4e8SLinus Walleij	select GPIOLIB
44113a5045dSRob Herring	select NEED_RET_TO_USER
4423f7e5815SLennert Buytenhek	select PCI
443b1b3f49cSRussell King	select PLAT_IOP
4443f7e5815SLennert Buytenhek	help
4453f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
4461da177e4SLinus Torvalds
4473b938be6SRussell Kingconfig ARCH_IXP4XX
4483b938be6SRussell King	bool "IXP4xx-based"
449a4f7e763SRussell King	depends on MMU
45058af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
45151aaf81fSRussell King	select ARCH_SUPPORTS_BIG_ENDIAN
452234b6cedSRussell King	select CLKSRC_MMIO
453c750815eSRussell King	select CPU_XSCALE
454b1b3f49cSRussell King	select DMABOUNCE if PCI
4553b938be6SRussell King	select GENERIC_CLOCKEVENTS
4565c34a4e8SLinus Walleij	select GPIOLIB
4570b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
458c334bc15SRob Herring	select NEED_MACH_IO_H
4599296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
460171b3f0dSRussell King	select USB_EHCI_BIG_ENDIAN_MMIO
461c4713074SLennert Buytenhek	help
4623b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
463c4713074SLennert Buytenhek
464edabd38eSSaeed Bisharaconfig ARCH_DOVE
465edabd38eSSaeed Bishara	bool "Marvell Dove"
466756b2531SSebastian Hesselbarth	select CPU_PJ4
467edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
4685c34a4e8SLinus Walleij	select GPIOLIB
4690f81bd43SRussell King	select MIGHT_HAVE_PCI
470b8cd337cSArnd Bergmann	select MULTI_IRQ_HANDLER
471171b3f0dSRussell King	select MVEBU_MBUS
4729139acd1SSebastian Hesselbarth	select PINCTRL
4739139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
474abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
4755cdbe5d2SArnd Bergmann	select SPARSE_IRQ
476c5d431e8SRussell King	select PM_GENERIC_DOMAINS if PM
477edabd38eSSaeed Bishara	help
478edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
479edabd38eSSaeed Bishara
480c53c9cf6SAndrew Victorconfig ARCH_KS8695
481c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
482c7e783d6SLinus Walleij	select CLKSRC_MMIO
483b1b3f49cSRussell King	select CPU_ARM922T
484c7e783d6SLinus Walleij	select GENERIC_CLOCKEVENTS
4855c34a4e8SLinus Walleij	select GPIOLIB
486b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
487c53c9cf6SAndrew Victor	help
488c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
489c53c9cf6SAndrew Victor	  System-on-Chip devices.
490c53c9cf6SAndrew Victor
491788c9700SRussell Kingconfig ARCH_W90X900
492788c9700SRussell King	bool "Nuvoton W90X900 CPU"
4936d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
4946fa5d5f7SRussell King	select CLKSRC_MMIO
495b1b3f49cSRussell King	select CPU_ARM926T
49658b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
4975c34a4e8SLinus Walleij	select GPIOLIB
498777f9bebSLennert Buytenhek	help
499a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
500a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
501a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
502a8bc4eadSwanzongshun	  link address to know more.
503a8bc4eadSwanzongshun
504a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
505a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
506585cf175STzachi Perelstein
50793e22567SRussell Kingconfig ARCH_LPC32XX
50893e22567SRussell King	bool "NXP LPC32XX"
50993e22567SRussell King	select ARM_AMBA
5104073723aSRussell King	select CLKDEV_LOOKUP
511c227f127SVladimir Zapolskiy	select CLKSRC_LPC32XX
512c227f127SVladimir Zapolskiy	select COMMON_CLK
51393e22567SRussell King	select CPU_ARM926T
51493e22567SRussell King	select GENERIC_CLOCKEVENTS
5155c34a4e8SLinus Walleij	select GPIOLIB
5168cb17b5eSVladimir Zapolskiy	select MULTI_IRQ_HANDLER
5178cb17b5eSVladimir Zapolskiy	select SPARSE_IRQ
51893e22567SRussell King	select USE_OF
51993e22567SRussell King	help
52093e22567SRussell King	  Support for the NXP LPC32XX family of processors
52193e22567SRussell King
5221da177e4SLinus Torvaldsconfig ARCH_PXA
5232c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
524a4f7e763SRussell King	depends on MMU
525b1b3f49cSRussell King	select ARCH_MTD_XIP
526b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
527b1b3f49cSRussell King	select AUTO_ZRELADDR
528a1c0a6adSRobert Jarzmik	select COMMON_CLK
5296d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
530389d9b58SDaniel Lezcano	select CLKSRC_PXA
531234b6cedSRussell King	select CLKSRC_MMIO
532bb0eb050SDaniel Lezcano	select TIMER_OF
5332f202861SArnd Bergmann	select CPU_XSCALE if !CPU_XSC3
534981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
535157d2644SHaojian Zhuang	select GPIO_PXA
5365c34a4e8SLinus Walleij	select GPIOLIB
537b1b3f49cSRussell King	select HAVE_IDE
538d6cf30caSRobert Jarzmik	select IRQ_DOMAIN
539b1b3f49cSRussell King	select MULTI_IRQ_HANDLER
540bd5ce433SEric Miao	select PLAT_PXA
5416ac6b817SHaojian Zhuang	select SPARSE_IRQ
542f999b8bdSMartin Michlmayr	help
5432c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
5441da177e4SLinus Torvalds
5451da177e4SLinus Torvaldsconfig ARCH_RPC
5461da177e4SLinus Torvalds	bool "RiscPC"
547868e87ccSRussell King	depends on MMU
5481da177e4SLinus Torvalds	select ARCH_ACORN
549a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
55007f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
5515cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
552fa04e209SArnd Bergmann	select CPU_SA110
553b1b3f49cSRussell King	select FIQ
554d0ee9f40SArnd Bergmann	select HAVE_IDE
555b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
556b1b3f49cSRussell King	select ISA_DMA_API
557c334bc15SRob Herring	select NEED_MACH_IO_H
5580cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
559ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
5601da177e4SLinus Torvalds	help
5611da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
5621da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
5631da177e4SLinus Torvalds
5641da177e4SLinus Torvaldsconfig ARCH_SA1100
5651da177e4SLinus Torvalds	bool "SA1100-based"
566b1b3f49cSRussell King	select ARCH_MTD_XIP
567b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
568b1b3f49cSRussell King	select CLKDEV_LOOKUP
569b1b3f49cSRussell King	select CLKSRC_MMIO
570389d9b58SDaniel Lezcano	select CLKSRC_PXA
571bb0eb050SDaniel Lezcano	select TIMER_OF if OF
572b1b3f49cSRussell King	select CPU_FREQ
573b1b3f49cSRussell King	select CPU_SA1100
574b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
5755c34a4e8SLinus Walleij	select GPIOLIB
576d0ee9f40SArnd Bergmann	select HAVE_IDE
5771eca42b4SDmitry Eremin-Solenikov	select IRQ_DOMAIN
578b1b3f49cSRussell King	select ISA
579affcab32SDmitry Eremin-Solenikov	select MULTI_IRQ_HANDLER
5800cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
581375dec92SRussell King	select SPARSE_IRQ
582f999b8bdSMartin Michlmayr	help
583f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
5841da177e4SLinus Torvalds
585b130d5c2SKukjin Kimconfig ARCH_S3C24XX
586b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
587335cce74SArnd Bergmann	select ATAGS
588b1b3f49cSRussell King	select CLKDEV_LOOKUP
5894280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
5907f78b6ebSRomain Naour	select GENERIC_CLOCKEVENTS
591880cf071STomasz Figa	select GPIO_SAMSUNG
5925c34a4e8SLinus Walleij	select GPIOLIB
59320676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
594b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
595b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
59617453dd2SHeiko Stuebner	select MULTI_IRQ_HANDLER
597c334bc15SRob Herring	select NEED_MACH_IO_H
598cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
5991da177e4SLinus Torvalds	help
600b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
601b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
602b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
603b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
60463b1f51bSBen Dooks
6057c6337e2SKevin Hilmanconfig ARCH_DAVINCI
6067c6337e2SKevin Hilman	bool "TI DaVinci"
607b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
6086d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
609ce32c5c5SArnd Bergmann	select CPU_ARM926T
61020e9969bSDavid Brownell	select GENERIC_ALLOCATOR
611b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
612dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
6135c34a4e8SLinus Walleij	select GPIOLIB
614b1b3f49cSRussell King	select HAVE_IDE
615689e331fSSekhar Nori	select USE_OF
616b1b3f49cSRussell King	select ZONE_DMA
6177c6337e2SKevin Hilman	help
6187c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
6197c6337e2SKevin Hilman
620a0694861STony Lindgrenconfig ARCH_OMAP1
621a0694861STony Lindgren	bool "TI OMAP1"
62200a36698SArnd Bergmann	depends on MMU
623b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
624a0694861STony Lindgren	select ARCH_OMAP
625e9a91de7STony Prisk	select CLKDEV_LOOKUP
626cee37e50Sviresh kumar	select CLKSRC_MMIO
627b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
628a0694861STony Lindgren	select GENERIC_IRQ_CHIP
6295c34a4e8SLinus Walleij	select GPIOLIB
630a0694861STony Lindgren	select HAVE_IDE
631a0694861STony Lindgren	select IRQ_DOMAIN
632b694331cSTony Lindgren	select MULTI_IRQ_HANDLER
633a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
634a0694861STony Lindgren	select NEED_MACH_MEMORY_H
635685e2d08STony Lindgren	select SPARSE_IRQ
63621f47fbcSAlexey Charkov	help
637a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
63802c981c0SBinghua Duan
6391da177e4SLinus Torvaldsendchoice
6401da177e4SLinus Torvalds
641387798b3SRob Herringmenu "Multiple platform selection"
642387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
643387798b3SRob Herring
644387798b3SRob Herringcomment "CPU Core family selection"
645387798b3SRob Herring
646f8afae40SArnd Bergmannconfig ARCH_MULTI_V4
647f8afae40SArnd Bergmann	bool "ARMv4 based platforms (FA526)"
648f8afae40SArnd Bergmann	depends on !ARCH_MULTI_V6_V7
649f8afae40SArnd Bergmann	select ARCH_MULTI_V4_V5
650f8afae40SArnd Bergmann	select CPU_FA526
651f8afae40SArnd Bergmann
652387798b3SRob Herringconfig ARCH_MULTI_V4T
653387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
654387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
655b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
65624e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
65724e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
65824e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
659387798b3SRob Herring
660387798b3SRob Herringconfig ARCH_MULTI_V5
661387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
662387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
663b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
66412567bbdSAndrew Lunn	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
66524e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
66624e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
667387798b3SRob Herring
668387798b3SRob Herringconfig ARCH_MULTI_V4_V5
669387798b3SRob Herring	bool
670387798b3SRob Herring
671387798b3SRob Herringconfig ARCH_MULTI_V6
6728dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
673387798b3SRob Herring	select ARCH_MULTI_V6_V7
67442f4754aSRob Herring	select CPU_V6K
675387798b3SRob Herring
676387798b3SRob Herringconfig ARCH_MULTI_V7
6778dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
678387798b3SRob Herring	default y
679387798b3SRob Herring	select ARCH_MULTI_V6_V7
680b1b3f49cSRussell King	select CPU_V7
68190bc8ac7SRob Herring	select HAVE_SMP
682387798b3SRob Herring
683387798b3SRob Herringconfig ARCH_MULTI_V6_V7
684387798b3SRob Herring	bool
6859352b05bSRob Herring	select MIGHT_HAVE_CACHE_L2X0
686387798b3SRob Herring
687387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
688387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
689387798b3SRob Herring	select ARCH_MULTI_V5
690387798b3SRob Herring
691387798b3SRob Herringendmenu
692387798b3SRob Herring
69305e2a3deSRob Herringconfig ARCH_VIRT
694e3246542SMasahiro Yamada	bool "Dummy Virtual Machine"
695e3246542SMasahiro Yamada	depends on ARCH_MULTI_V7
6964b8b5f25SRob Herring	select ARM_AMBA
69705e2a3deSRob Herring	select ARM_GIC
6983ee80364SArnd Bergmann	select ARM_GIC_V2M if PCI
6990b28f1dbSJean-Philippe Brucker	select ARM_GIC_V3
700bb29cecbSVladimir Murzin	select ARM_GIC_V3_ITS if PCI
70105e2a3deSRob Herring	select ARM_PSCI
7024b8b5f25SRob Herring	select HAVE_ARM_ARCH_TIMER
70305e2a3deSRob Herring
704ccf50e23SRussell King#
705ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
706ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
707ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
708ccf50e23SRussell King#
7093e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig"
7103e93a22bSGregory CLEMENT
7116bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig"
7126bb8536cSAndreas Färber
713445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig"
714445d9b30STsahee Zidenberg
715590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig"
716590b460cSLars Persson
717d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig"
718d9bfc86dSOleksij Rempel
71995b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
72095b8f20fSRussell King
7211d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
7221d22924eSAnders Berg
7238ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
7248ac49e04SChristian Daudt
7251c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
7261c37fa10SSebastian Hesselbarth
7271da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
7281da177e4SLinus Torvalds
729d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
730d94f944eSAnton Vorontsov
73195b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
73295b8f20fSRussell King
733df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig"
734df8d742eSBaruch Siach
73595b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
73695b8f20fSRussell King
737e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
738e7736d47SLennert Buytenhek
7391da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
7401da177e4SLinus Torvalds
74159d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
74259d3a193SPaulius Zaleckas
743387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
744387798b3SRob Herring
745389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
746389ee0c2SHaojian Zhuang
7471da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
7481da177e4SLinus Torvalds
7493f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
7503f7e5815SLennert Buytenhek
7513f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
7521da177e4SLinus Torvalds
753285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
754285f5fa7SDan Williams
7551da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
7561da177e4SLinus Torvalds
757828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
758828989adSSantosh Shilimkar
75995b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
76095b8f20fSRussell King
7613b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
7623b8f5030SCarlo Caione
76317723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig"
76417723fd3SJonas Jensen
7658c2ed9bcSJoel Stanleysource "arch/arm/mach-aspeed/Kconfig"
7668c2ed9bcSJoel Stanley
767794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
768794d15b2SStanislav Samsonov
7693995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig"
7701da177e4SLinus Torvalds
771f682a218SMatthias Bruggersource "arch/arm/mach-mediatek/Kconfig"
772f682a218SMatthias Brugger
7731d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
7741d3f33d5SShawn Guo
77595b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
77649cbe786SEric Miao
77795b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
77895b8f20fSRussell King
7799851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
7809851ca57SDaniel Tang
781d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
782d48af15eSTony Lindgren
783d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
7841da177e4SLinus Torvalds
7851dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
7861dbae815STony Lindgren
7879dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
788585cf175STzachi Perelstein
789387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig"
790387798b3SRob Herring
79195b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
79295b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
7931da177e4SLinus Torvalds
79495b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
79595b8f20fSRussell King
7968c9184b7SNeil Armstrongsource "arch/arm/mach-oxnas/Kconfig"
7978c9184b7SNeil Armstrong
7988fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
7998fc1b0f8SKumar Gala
80095b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
80195b8f20fSRussell King
802d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
803d63dc051SHeiko Stuebner
80495b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
805edabd38eSSaeed Bishara
806387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
807387798b3SRob Herring
808a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
809a21765a7SBen Dooks
81065ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
81165ebcc11SSrinivas Kandagatla
812bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig"
813bcb84fb4SAlexandre TORGUE
81485fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
8151da177e4SLinus Torvalds
816431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
817a08ab637SBen Dooks
818170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
819170f4e42SKukjin Kim
82083014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
821e509b289SRob Herringsource "arch/arm/plat-samsung/Kconfig"
822cc0e72b8SChanghwan Youn
823882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
8241da177e4SLinus Torvalds
8253b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
8263b52634fSMaxime Ripard
827156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig"
828156a0997SBarry Song
829d6de5b02SMarc Gonzalezsource "arch/arm/mach-tango/Kconfig"
830d6de5b02SMarc Gonzalez
831c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
832c5f80065SErik Gilling
83395b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
8341da177e4SLinus Torvalds
835ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig"
836ba56a987SMasahiro Yamada
83795b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
8381da177e4SLinus Torvalds
8391da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
8401da177e4SLinus Torvalds
841ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
842420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
843ceade897SRussell King
8446f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
8456f35f9a9STony Prisk
8467ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
8477ec80ddfSwanzongshun
848acede515SJun Niesource "arch/arm/mach-zx/Kconfig"
849acede515SJun Nie
8509a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
8519a45eb69SJosh Cartwright
852499f1640SStefan Agner# ARMv7-M architecture
853499f1640SStefan Agnerconfig ARCH_EFM32
854499f1640SStefan Agner	bool "Energy Micro efm32"
855499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
8565c34a4e8SLinus Walleij	select GPIOLIB
857499f1640SStefan Agner	help
858499f1640SStefan Agner	  Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
859499f1640SStefan Agner	  processors.
860499f1640SStefan Agner
861499f1640SStefan Agnerconfig ARCH_LPC18XX
862499f1640SStefan Agner	bool "NXP LPC18xx/LPC43xx"
863499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
864499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
865499f1640SStefan Agner	select ARM_AMBA
866499f1640SStefan Agner	select CLKSRC_LPC32XX
867499f1640SStefan Agner	select PINCTRL
868499f1640SStefan Agner	help
869499f1640SStefan Agner	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
870499f1640SStefan Agner	  high performance microcontrollers.
871499f1640SStefan Agner
8721847119dSVladimir Murzinconfig ARCH_MPS2
87317bd274eSBaruch Siach	bool "ARM MPS2 platform"
8741847119dSVladimir Murzin	depends on ARM_SINGLE_ARMV7M
8751847119dSVladimir Murzin	select ARM_AMBA
8761847119dSVladimir Murzin	select CLKSRC_MPS2
8771847119dSVladimir Murzin	help
8781847119dSVladimir Murzin	  Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
8791847119dSVladimir Murzin	  with a range of available cores like Cortex-M3/M4/M7.
8801847119dSVladimir Murzin
8811847119dSVladimir Murzin	  Please, note that depends which Application Note is used memory map
8821847119dSVladimir Murzin	  for the platform may vary, so adjustment of RAM base might be needed.
8831847119dSVladimir Murzin
8841da177e4SLinus Torvalds# Definitions to make life easier
8851da177e4SLinus Torvaldsconfig ARCH_ACORN
8861da177e4SLinus Torvalds	bool
8871da177e4SLinus Torvalds
8887ae1f7ecSLennert Buytenhekconfig PLAT_IOP
8897ae1f7ecSLennert Buytenhek	bool
890469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
8917ae1f7ecSLennert Buytenhek
89269b02f6aSLennert Buytenhekconfig PLAT_ORION
89369b02f6aSLennert Buytenhek	bool
894bfe45e0bSRussell King	select CLKSRC_MMIO
895b1b3f49cSRussell King	select COMMON_CLK
896dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
897278b45b0SAndrew Lunn	select IRQ_DOMAIN
89869b02f6aSLennert Buytenhek
899abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
900abcda1dcSThomas Petazzoni	bool
901abcda1dcSThomas Petazzoni	select PLAT_ORION
902abcda1dcSThomas Petazzoni
903bd5ce433SEric Miaoconfig PLAT_PXA
904bd5ce433SEric Miao	bool
905bd5ce433SEric Miao
906f4b8b319SRussell Kingconfig PLAT_VERSATILE
907f4b8b319SRussell King	bool
908f4b8b319SRussell King
909d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig"
910d9a1beaaSAlexandre Courbot
9111da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
9121da177e4SLinus Torvalds
913afe4b25eSLennert Buytenhekconfig IWMMXT
914d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
915d93003e8SSebastian Hesselbarth	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
916d93003e8SSebastian Hesselbarth	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
917afe4b25eSLennert Buytenhek	help
918afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
919afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
920afe4b25eSLennert Buytenhek
92152108641Seric miaoconfig MULTI_IRQ_HANDLER
92252108641Seric miao	bool
92352108641Seric miao	help
92452108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
92552108641Seric miao
9263b93e7b0SHyok S. Choiif !MMU
9273b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
9283b93e7b0SHyok S. Choiendif
9293b93e7b0SHyok S. Choi
9303e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
9313e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
9323e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
9333e0a07f8SGregory CLEMENT	default y
9343e0a07f8SGregory CLEMENT	help
9353e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
9363e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
9373e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
9383e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
9393e0a07f8SGregory CLEMENT	  Workaround:
9403e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
9413e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
9423e0a07f8SGregory CLEMENT	  instruction
9433e0a07f8SGregory CLEMENT
944f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
945f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
946f0c4b8d6SWill Deacon	depends on CPU_V6
947f0c4b8d6SWill Deacon	help
948f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
949f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
950f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
951f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
952f0c4b8d6SWill Deacon
9539cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
9549cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
955e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
9569cba3cccSCatalin Marinas	help
9579cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
9589cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
9599cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
9609cba3cccSCatalin Marinas	  recommended workaround.
9619cba3cccSCatalin Marinas
9627ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
9637ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
9647ce236fcSCatalin Marinas	depends on CPU_V7
9657ce236fcSCatalin Marinas	help
9667ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
96779403cdaSRussell King	  r1p* erratum. If a code sequence containing an ARM/Thumb
9687ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
9697ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
9707ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
9717ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
9727ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
9737ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
9747ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
9757ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
9767ce236fcSCatalin Marinas	  available in non-secure mode.
9777ce236fcSCatalin Marinas
978855c551fSCatalin Marinasconfig ARM_ERRATA_458693
979855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
980855c551fSCatalin Marinas	depends on CPU_V7
98162e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
982855c551fSCatalin Marinas	help
983855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
984855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
985855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
986855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
987855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
988855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
989855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
990855c551fSCatalin Marinas	  register may not be available in non-secure mode.
991855c551fSCatalin Marinas
9920516e464SCatalin Marinasconfig ARM_ERRATA_460075
9930516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
9940516e464SCatalin Marinas	depends on CPU_V7
99562e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
9960516e464SCatalin Marinas	help
9970516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
9980516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
9990516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
10000516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
10010516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
10020516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
10030516e464SCatalin Marinas	  may not be available in non-secure mode.
10040516e464SCatalin Marinas
10059f05027cSWill Deaconconfig ARM_ERRATA_742230
10069f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
10079f05027cSWill Deacon	depends on CPU_V7 && SMP
100862e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
10099f05027cSWill Deacon	help
10109f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
10119f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
10129f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
10139f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
10149f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
10159f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
10169f05027cSWill Deacon	  the two writes.
10179f05027cSWill Deacon
1018a672e99bSWill Deaconconfig ARM_ERRATA_742231
1019a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1020a672e99bSWill Deacon	depends on CPU_V7 && SMP
102162e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1022a672e99bSWill Deacon	help
1023a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1024a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1025a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1026a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1027a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1028a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1029a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1030a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1031a672e99bSWill Deacon	  capabilities of the processor.
1032a672e99bSWill Deacon
103369155794SJon Medhurstconfig ARM_ERRATA_643719
103469155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
103569155794SJon Medhurst	depends on CPU_V7 && SMP
1036e5a5de44SRussell King	default y
103769155794SJon Medhurst	help
103869155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
103969155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
104069155794SJon Medhurst	  register returns zero when it should return one. The workaround
104169155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
104269155794SJon Medhurst	  it behave as intended and avoiding data corruption.
104369155794SJon Medhurst
1044cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1045cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1046e66dc745SDave Martin	depends on CPU_V7
1047cdf357f1SWill Deacon	help
1048cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1049cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1050cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1051cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1052cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1053cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1054cdf357f1SWill Deacon	  entries regardless of the ASID.
1055475d92fcSWill Deacon
1056475d92fcSWill Deaconconfig ARM_ERRATA_743622
1057475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1058475d92fcSWill Deacon	depends on CPU_V7
105962e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1060475d92fcSWill Deacon	help
1061475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1062efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1063475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1064475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1065475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1066475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1067475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1068475d92fcSWill Deacon	  processor.
1069475d92fcSWill Deacon
10709a27c27cSWill Deaconconfig ARM_ERRATA_751472
10719a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1072ba90c516SDave Martin	depends on CPU_V7
107362e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
10749a27c27cSWill Deacon	help
10759a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
10769a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
10779a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
10789a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
10799a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
10809a27c27cSWill Deacon
1081fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1082fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1083fcbdc5feSWill Deacon	depends on CPU_V7
1084fcbdc5feSWill Deacon	help
1085fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1086fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1087fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1088fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1089fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1090fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1091fcbdc5feSWill Deacon
10925dab26afSWill Deaconconfig ARM_ERRATA_754327
10935dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
10945dab26afSWill Deacon	depends on CPU_V7 && SMP
10955dab26afSWill Deacon	help
10965dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
10975dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
10985dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
10995dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
11005dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
11015dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
11025dab26afSWill Deacon
1103145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1104145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1105fd832478SFabio Estevam	depends on CPU_V6
1106145e10e1SCatalin Marinas	help
1107145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1108145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1109145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1110145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1111145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1112145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1113145e10e1SCatalin Marinas	  is not affected.
1114145e10e1SCatalin Marinas
1115f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1116f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1117f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1118f630c1bdSWill Deacon	help
1119f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1120f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1121f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1122f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1123f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1124f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1125f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1126f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1127f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1128f630c1bdSWill Deacon
11297253b85cSSimon Hormanconfig ARM_ERRATA_775420
11307253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
11317253b85cSSimon Horman       depends on CPU_V7
11327253b85cSSimon Horman       help
11337253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
11347253b85cSSimon Horman	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
11357253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
11367253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
11377253b85cSSimon Horman	 an abort may occur on cache maintenance.
11387253b85cSSimon Horman
113993dc6887SCatalin Marinasconfig ARM_ERRATA_798181
114093dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
114193dc6887SCatalin Marinas	depends on CPU_V7 && SMP
114293dc6887SCatalin Marinas	help
114393dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
114493dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
114593dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
114693dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
114793dc6887SCatalin Marinas	  as the one being invalidated.
114893dc6887SCatalin Marinas
114984b6504fSWill Deaconconfig ARM_ERRATA_773022
115084b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
115184b6504fSWill Deacon	depends on CPU_V7
115284b6504fSWill Deacon	help
115384b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
115484b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
115584b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
115684b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
115784b6504fSWill Deacon
115862c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422
115962c0f4a5SDoug Anderson	bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
116062c0f4a5SDoug Anderson	depends on CPU_V7
116162c0f4a5SDoug Anderson	help
116262c0f4a5SDoug Anderson	  This option enables the workaround for:
116362c0f4a5SDoug Anderson	  - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
116462c0f4a5SDoug Anderson	    instruction might deadlock.  Fixed in r0p1.
116562c0f4a5SDoug Anderson	  - Cortex-A12 852422: Execution of a sequence of instructions might
116662c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
116762c0f4a5SDoug Anderson	    any Cortex-A12 cores yet.
116862c0f4a5SDoug Anderson	  This workaround for all both errata involves setting bit[12] of the
116962c0f4a5SDoug Anderson	  Feature Register. This bit disables an optimisation applied to a
117062c0f4a5SDoug Anderson	  sequence of 2 instructions that use opposing condition codes.
117162c0f4a5SDoug Anderson
1172416bcf21SDoug Andersonconfig ARM_ERRATA_821420
1173416bcf21SDoug Anderson	bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1174416bcf21SDoug Anderson	depends on CPU_V7
1175416bcf21SDoug Anderson	help
1176416bcf21SDoug Anderson	  This option enables the workaround for the 821420 Cortex-A12
1177416bcf21SDoug Anderson	  (all revs) erratum. In very rare timing conditions, a sequence
1178416bcf21SDoug Anderson	  of VMOV to Core registers instructions, for which the second
1179416bcf21SDoug Anderson	  one is in the shadow of a branch or abort, can lead to a
1180416bcf21SDoug Anderson	  deadlock when the VMOV instructions are issued out-of-order.
1181416bcf21SDoug Anderson
11829f6f9354SDoug Andersonconfig ARM_ERRATA_825619
11839f6f9354SDoug Anderson	bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
11849f6f9354SDoug Anderson	depends on CPU_V7
11859f6f9354SDoug Anderson	help
11869f6f9354SDoug Anderson	  This option enables the workaround for the 825619 Cortex-A12
11879f6f9354SDoug Anderson	  (all revs) erratum. Within rare timing constraints, executing a
11889f6f9354SDoug Anderson	  DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
11899f6f9354SDoug Anderson	  and Device/Strongly-Ordered loads and stores might cause deadlock
11909f6f9354SDoug Anderson
11919f6f9354SDoug Andersonconfig ARM_ERRATA_852421
11929f6f9354SDoug Anderson	bool "ARM errata: A17: DMB ST might fail to create order between stores"
11939f6f9354SDoug Anderson	depends on CPU_V7
11949f6f9354SDoug Anderson	help
11959f6f9354SDoug Anderson	  This option enables the workaround for the 852421 Cortex-A17
11969f6f9354SDoug Anderson	  (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
11979f6f9354SDoug Anderson	  execution of a DMB ST instruction might fail to properly order
11989f6f9354SDoug Anderson	  stores from GroupA and stores from GroupB.
11999f6f9354SDoug Anderson
120062c0f4a5SDoug Andersonconfig ARM_ERRATA_852423
120162c0f4a5SDoug Anderson	bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
120262c0f4a5SDoug Anderson	depends on CPU_V7
120362c0f4a5SDoug Anderson	help
120462c0f4a5SDoug Anderson	  This option enables the workaround for:
120562c0f4a5SDoug Anderson	  - Cortex-A17 852423: Execution of a sequence of instructions might
120662c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
120762c0f4a5SDoug Anderson	    any Cortex-A17 cores yet.
120862c0f4a5SDoug Anderson	  This is identical to Cortex-A12 erratum 852422.  It is a separate
120962c0f4a5SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
121062c0f4a5SDoug Anderson	  for and handled.
121162c0f4a5SDoug Anderson
12121da177e4SLinus Torvaldsendmenu
12131da177e4SLinus Torvalds
12141da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
12151da177e4SLinus Torvalds
12161da177e4SLinus Torvaldsmenu "Bus support"
12171da177e4SLinus Torvalds
12181da177e4SLinus Torvaldsconfig ISA
12191da177e4SLinus Torvalds	bool
12201da177e4SLinus Torvalds	help
12211da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
12221da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
12231da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
12241da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
12251da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
12261da177e4SLinus Torvalds
1227065909b9SRussell King# Select ISA DMA controller support
12281da177e4SLinus Torvaldsconfig ISA_DMA
12291da177e4SLinus Torvalds	bool
1230065909b9SRussell King	select ISA_DMA_API
12311da177e4SLinus Torvalds
1232065909b9SRussell King# Select ISA DMA interface
12335cae841bSAl Viroconfig ISA_DMA_API
12345cae841bSAl Viro	bool
12355cae841bSAl Viro
12361da177e4SLinus Torvaldsconfig PCI
12370b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
12381da177e4SLinus Torvalds	help
12391da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
12401da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
12411da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
12421da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
12431da177e4SLinus Torvalds
124452882173SAnton Vorontsovconfig PCI_DOMAINS
124552882173SAnton Vorontsov	bool
124652882173SAnton Vorontsov	depends on PCI
124752882173SAnton Vorontsov
12488c7d1474SLorenzo Pieralisiconfig PCI_DOMAINS_GENERIC
12498c7d1474SLorenzo Pieralisi	def_bool PCI_DOMAINS
12508c7d1474SLorenzo Pieralisi
1251b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1252b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1253b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1254b080ac8aSMarcelo Roberto Jimenez	help
1255b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1256b080ac8aSMarcelo Roberto Jimenez
125736e23590SMatthew Wilcoxconfig PCI_SYSCALL
125836e23590SMatthew Wilcox	def_bool PCI
125936e23590SMatthew Wilcox
1260a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1261a0113a99SMike Rapoport	bool
1262a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1263a0113a99SMike Rapoport	default y
1264a0113a99SMike Rapoport	select DMABOUNCE
1265a0113a99SMike Rapoport
12661da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
12671da177e4SLinus Torvalds
12681da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
12691da177e4SLinus Torvalds
12701da177e4SLinus Torvaldsendmenu
12711da177e4SLinus Torvalds
12721da177e4SLinus Torvaldsmenu "Kernel Features"
12731da177e4SLinus Torvalds
12743b55658aSDave Martinconfig HAVE_SMP
12753b55658aSDave Martin	bool
12763b55658aSDave Martin	help
12773b55658aSDave Martin	  This option should be selected by machines which have an SMP-
12783b55658aSDave Martin	  capable CPU.
12793b55658aSDave Martin
12803b55658aSDave Martin	  The only effect of this option is to make the SMP-related
12813b55658aSDave Martin	  options available to the user for configuration.
12823b55658aSDave Martin
12831da177e4SLinus Torvaldsconfig SMP
1284bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1285fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1286bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
12873b55658aSDave Martin	depends on HAVE_SMP
1288801bb21cSJonathan Austin	depends on MMU || ARM_MPU
12890361748fSArnd Bergmann	select IRQ_WORK
12901da177e4SLinus Torvalds	help
12911da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
12924a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
12934a474157SRobert Graffham	  than one CPU, say Y.
12941da177e4SLinus Torvalds
12954a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
12961da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
12974a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
12984a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
12994a474157SRobert Graffham	  will run faster if you say N here.
13001da177e4SLinus Torvalds
1301395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
13021da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
130350a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
13041da177e4SLinus Torvalds
13051da177e4SLinus Torvalds	  If you don't know what to do here, say N.
13061da177e4SLinus Torvalds
1307f00ec48fSRussell Kingconfig SMP_ON_UP
13085744ff43SRussell King	bool "Allow booting SMP kernel on uniprocessor systems"
1309801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1310f00ec48fSRussell King	default y
1311f00ec48fSRussell King	help
1312f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1313f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1314f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1315f00ec48fSRussell King	  savings.
1316f00ec48fSRussell King
1317f00ec48fSRussell King	  If you don't know what to do here, say Y.
1318f00ec48fSRussell King
1319c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1320c9018aabSVincent Guittot	bool "Support cpu topology definition"
1321c9018aabSVincent Guittot	depends on SMP && CPU_V7
1322c9018aabSVincent Guittot	default y
1323c9018aabSVincent Guittot	help
1324c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1325c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1326c9018aabSVincent Guittot	  topology of an ARM System.
1327c9018aabSVincent Guittot
1328c9018aabSVincent Guittotconfig SCHED_MC
1329c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1330c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1331c9018aabSVincent Guittot	help
1332c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1333c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1334c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1335c9018aabSVincent Guittot
1336c9018aabSVincent Guittotconfig SCHED_SMT
1337c9018aabSVincent Guittot	bool "SMT scheduler support"
1338c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1339c9018aabSVincent Guittot	help
1340c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1341c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1342c9018aabSVincent Guittot	  places. If unsure say N here.
1343c9018aabSVincent Guittot
1344a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1345a8cbcd92SRussell King	bool
1346a8cbcd92SRussell King	help
1347a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1348a8cbcd92SRussell King
13498a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1350022c03a2SMarc Zyngier	bool "Architected timer support"
1351022c03a2SMarc Zyngier	depends on CPU_V7
13528a4da6e3SMark Rutland	select ARM_ARCH_TIMER
13530c403462SWill Deacon	select GENERIC_CLOCKEVENTS
1354022c03a2SMarc Zyngier	help
1355022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1356022c03a2SMarc Zyngier
1357f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1358f32f4ce2SRussell King	bool
1359bb0eb050SDaniel Lezcano	select TIMER_OF if OF
1360f32f4ce2SRussell King	help
1361f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1362f32f4ce2SRussell King
1363e8db288eSNicolas Pitreconfig MCPM
1364e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1365e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1366e8db288eSNicolas Pitre	help
1367e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1368e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1369e8db288eSNicolas Pitre	  systems.
1370e8db288eSNicolas Pitre
1371ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
1372ebf4a5c5SHaojian Zhuang	bool
1373ebf4a5c5SHaojian Zhuang	depends on MCPM
1374ebf4a5c5SHaojian Zhuang	help
1375ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
1376ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
1377ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
1378ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
1379ebf4a5c5SHaojian Zhuang
13801c33be57SNicolas Pitreconfig BIG_LITTLE
13811c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
13821c33be57SNicolas Pitre	depends on CPU_V7 && SMP
13831c33be57SNicolas Pitre	select MCPM
13841c33be57SNicolas Pitre	help
13851c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
13861c33be57SNicolas Pitre	  system architecture.
13871c33be57SNicolas Pitre
13881c33be57SNicolas Pitreconfig BL_SWITCHER
13891c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
13906c044fecSArnd Bergmann	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
139151aaf81fSRussell King	select CPU_PM
13921c33be57SNicolas Pitre	help
13931c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
13941c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
13951c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
13961c33be57SNicolas Pitre
1397b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1398b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1399b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1400b22537c6SNicolas Pitre	help
1401b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1402b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1403b22537c6SNicolas Pitre	  debugging purposes only.
1404b22537c6SNicolas Pitre
14058d5796d2SLennert Buytenhekchoice
14068d5796d2SLennert Buytenhek	prompt "Memory split"
1407006fa259SRussell King	depends on MMU
14088d5796d2SLennert Buytenhek	default VMSPLIT_3G
14098d5796d2SLennert Buytenhek	help
14108d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
14118d5796d2SLennert Buytenhek
14128d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
14138d5796d2SLennert Buytenhek	  option alone!
14148d5796d2SLennert Buytenhek
14158d5796d2SLennert Buytenhek	config VMSPLIT_3G
14168d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
141763ce446cSNicolas Pitre	config VMSPLIT_3G_OPT
1418bbeedfdaSYisheng Xie		depends on !ARM_LPAE
141963ce446cSNicolas Pitre		bool "3G/1G user/kernel split (for full 1G low memory)"
14208d5796d2SLennert Buytenhek	config VMSPLIT_2G
14218d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
14228d5796d2SLennert Buytenhek	config VMSPLIT_1G
14238d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
14248d5796d2SLennert Buytenhekendchoice
14258d5796d2SLennert Buytenhek
14268d5796d2SLennert Buytenhekconfig PAGE_OFFSET
14278d5796d2SLennert Buytenhek	hex
1428006fa259SRussell King	default PHYS_OFFSET if !MMU
14298d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
14308d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
143163ce446cSNicolas Pitre	default 0xB0000000 if VMSPLIT_3G_OPT
14328d5796d2SLennert Buytenhek	default 0xC0000000
14338d5796d2SLennert Buytenhek
14341da177e4SLinus Torvaldsconfig NR_CPUS
14351da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
14361da177e4SLinus Torvalds	range 2 32
14371da177e4SLinus Torvalds	depends on SMP
14381da177e4SLinus Torvalds	default "4"
14391da177e4SLinus Torvalds
1440a054a811SRussell Kingconfig HOTPLUG_CPU
144100b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
144240b31360SStephen Rothwell	depends on SMP
1443a054a811SRussell King	help
1444a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1445a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1446a054a811SRussell King
14472bdd424fSWill Deaconconfig ARM_PSCI
14482bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1449e679660dSJens Wiklander	depends on HAVE_ARM_SMCCC
1450be120397SMark Rutland	select ARM_PSCI_FW
14512bdd424fSWill Deacon	help
14522bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
14532bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
14542bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
14552bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
14562bdd424fSWill Deacon	  ARM processors").
14572bdd424fSWill Deacon
14582a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
14592a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
14602a6ad871SMaxime Ripard# selected platforms.
146144986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
146244986ab0SPeter De Schrijver (NVIDIA)	int
1463139358beSMarek Vasut	default 2048 if ARCH_SOCFPGA
1464b35d2e56SGregory Fong	default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1465b35d2e56SGregory Fong		ARCH_ZYNQ
1466aa42587aSTomasz Figa	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1467aa42587aSTomasz Figa		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1468eb171a99SBoris BREZILLON	default 416 if ARCH_SUNXI
146906b851e5SOlof Johansson	default 392 if ARCH_U8500
147001bb914cSTony Prisk	default 352 if ARCH_VT8500
14717b5da4c3SHeiko Stuebner	default 288 if ARCH_ROCKCHIP
14722a6ad871SMaxime Ripard	default 264 if MACH_H4700
147344986ab0SPeter De Schrijver (NVIDIA)	default 0
147444986ab0SPeter De Schrijver (NVIDIA)	help
147544986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
147644986ab0SPeter De Schrijver (NVIDIA)
147744986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
147844986ab0SPeter De Schrijver (NVIDIA)
1479d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
14801da177e4SLinus Torvalds
1481c9218b16SRussell Kingconfig HZ_FIXED
1482f8065813SRussell King	int
1483da6b21e9SKrzysztof Kozlowski	default 200 if ARCH_EBSA110
14841164f672SAlexandre Belloni	default 128 if SOC_AT91RM9200
148547d84682SRussell King	default 0
1486c9218b16SRussell King
1487c9218b16SRussell Kingchoice
148847d84682SRussell King	depends on HZ_FIXED = 0
1489c9218b16SRussell King	prompt "Timer frequency"
1490c9218b16SRussell King
1491c9218b16SRussell Kingconfig HZ_100
1492c9218b16SRussell King	bool "100 Hz"
1493c9218b16SRussell King
1494c9218b16SRussell Kingconfig HZ_200
1495c9218b16SRussell King	bool "200 Hz"
1496c9218b16SRussell King
1497c9218b16SRussell Kingconfig HZ_250
1498c9218b16SRussell King	bool "250 Hz"
1499c9218b16SRussell King
1500c9218b16SRussell Kingconfig HZ_300
1501c9218b16SRussell King	bool "300 Hz"
1502c9218b16SRussell King
1503c9218b16SRussell Kingconfig HZ_500
1504c9218b16SRussell King	bool "500 Hz"
1505c9218b16SRussell King
1506c9218b16SRussell Kingconfig HZ_1000
1507c9218b16SRussell King	bool "1000 Hz"
1508c9218b16SRussell King
1509c9218b16SRussell Kingendchoice
1510c9218b16SRussell King
1511c9218b16SRussell Kingconfig HZ
1512c9218b16SRussell King	int
151347d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1514c9218b16SRussell King	default 100 if HZ_100
1515c9218b16SRussell King	default 200 if HZ_200
1516c9218b16SRussell King	default 250 if HZ_250
1517c9218b16SRussell King	default 300 if HZ_300
1518c9218b16SRussell King	default 500 if HZ_500
1519c9218b16SRussell King	default 1000
1520c9218b16SRussell King
1521c9218b16SRussell Kingconfig SCHED_HRTICK
1522c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1523f8065813SRussell King
152416c79651SCatalin Marinasconfig THUMB2_KERNEL
1525bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
15264477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1527bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
152889bace65SArnd Bergmann	select ARM_UNWIND
152916c79651SCatalin Marinas	help
153016c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
153175fea300SNicolas Pitre	  Thumb-2 mode.
153216c79651SCatalin Marinas
153316c79651SCatalin Marinas	  If unsure, say N.
153416c79651SCatalin Marinas
15356f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
15366f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
15376f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
15386f685c5cSDave Martin	default y
15396f685c5cSDave Martin	help
15406f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
15416f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
15426f685c5cSDave Martin	  branch instructions.
15436f685c5cSDave Martin
15446f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
15456f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
15466f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
15476f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
15486f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
15496f685c5cSDave Martin	  support.
15506f685c5cSDave Martin
15516f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
15526f685c5cSDave Martin	  relocation" error when loading some modules.
15536f685c5cSDave Martin
15546f685c5cSDave Martin	  Until fixed tools are available, passing
15556f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
15566f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
15576f685c5cSDave Martin	  stack usage in some cases.
15586f685c5cSDave Martin
15596f685c5cSDave Martin	  The problem is described in more detail at:
15606f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
15616f685c5cSDave Martin
15626f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
15636f685c5cSDave Martin
15646f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
15656f685c5cSDave Martin
156642f25bddSNicolas Pitreconfig ARM_PATCH_IDIV
156742f25bddSNicolas Pitre	bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
156842f25bddSNicolas Pitre	depends on CPU_32v7 && !XIP_KERNEL
156942f25bddSNicolas Pitre	default y
157042f25bddSNicolas Pitre	help
157142f25bddSNicolas Pitre	  The ARM compiler inserts calls to __aeabi_idiv() and
157242f25bddSNicolas Pitre	  __aeabi_uidiv() when it needs to perform division on signed
157342f25bddSNicolas Pitre	  and unsigned integers. Some v7 CPUs have support for the sdiv
157442f25bddSNicolas Pitre	  and udiv instructions that can be used to implement those
157542f25bddSNicolas Pitre	  functions.
157642f25bddSNicolas Pitre
157742f25bddSNicolas Pitre	  Enabling this option allows the kernel to modify itself to
157842f25bddSNicolas Pitre	  replace the first two instructions of these library functions
157942f25bddSNicolas Pitre	  with the sdiv or udiv plus "bx lr" instructions when the CPU
158042f25bddSNicolas Pitre	  it is running on supports them. Typically this will be faster
158142f25bddSNicolas Pitre	  and less power intensive than running the original library
158242f25bddSNicolas Pitre	  code to do integer division.
158342f25bddSNicolas Pitre
1584704bdda0SNicolas Pitreconfig AEABI
158549460970SRussell King	bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && !CPU_V7M && !CPU_V6 && !CPU_V6K
158649460970SRussell King	default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K
1587704bdda0SNicolas Pitre	help
1588704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1589704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1590704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1591704bdda0SNicolas Pitre
1592704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1593704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1594704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1595704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1596704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1597704bdda0SNicolas Pitre
1598704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1599704bdda0SNicolas Pitre
16006c90c872SNicolas Pitreconfig OABI_COMPAT
1601a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1602d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
16036c90c872SNicolas Pitre	help
16046c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
16056c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
16066c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
16076c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
16086c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
16096c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
161091702175SKees Cook
161191702175SKees Cook	  The seccomp filter system will not be available when this is
161291702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
161391702175SKees Cook	  between calling conventions during filtering.
161491702175SKees Cook
16156c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
16166c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
16176c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
16186c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1619b02f8467SKees Cook	  at all). If in doubt say N.
16206c90c872SNicolas Pitre
1621eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1622e80d6a24SMel Gorman	bool
1623e80d6a24SMel Gorman
162405944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
162505944d74SRussell King	bool
162605944d74SRussell King
162707a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
162807a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
162907a2f737SRussell King
163005944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1631be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1632c80d79d7SYasunori Goto
16337b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
16347b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
16357b7bf499SWill Deacon
1636e585513bSKirill A. Shutemovconfig HAVE_GENERIC_GUP
1637b8cd51afSSteve Capper	def_bool y
1638b8cd51afSSteve Capper	depends on ARM_LPAE
1639b8cd51afSSteve Capper
1640053a96caSNicolas Pitreconfig HIGHMEM
1641e8db89a2SRussell King	bool "High Memory Support"
1642e8db89a2SRussell King	depends on MMU
1643053a96caSNicolas Pitre	help
1644053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1645053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1646053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1647053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1648053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1649053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1650053a96caSNicolas Pitre
1651053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1652053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1653053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1654053a96caSNicolas Pitre
1655053a96caSNicolas Pitre	  If unsure, say n.
1656053a96caSNicolas Pitre
165765cec8e3SRussell Kingconfig HIGHPTE
16589a431bd5SRussell King	bool "Allocate 2nd-level pagetables from highmem" if EXPERT
165965cec8e3SRussell King	depends on HIGHMEM
16609a431bd5SRussell King	default y
1661b4d103d1SRussell King	help
1662b4d103d1SRussell King	  The VM uses one page of physical memory for each page table.
1663b4d103d1SRussell King	  For systems with a lot of processes, this can use a lot of
1664b4d103d1SRussell King	  precious low memory, eventually leading to low memory being
1665b4d103d1SRussell King	  consumed by page tables.  Setting this option will allow
1666b4d103d1SRussell King	  user-space 2nd level page tables to reside in high memory.
166765cec8e3SRussell King
1668a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN
1669a5e090acSRussell King	bool "Enable use of CPU domains to implement privileged no-access"
1670a5e090acSRussell King	depends on MMU && !ARM_LPAE
16711b8873a0SJamie Iles	default y
16721b8873a0SJamie Iles	help
1673a5e090acSRussell King	  Increase kernel security by ensuring that normal kernel accesses
1674a5e090acSRussell King	  are unable to access userspace addresses.  This can help prevent
1675a5e090acSRussell King	  use-after-free bugs becoming an exploitable privilege escalation
1676a5e090acSRussell King	  by ensuring that magic values (such as LIST_POISON) will always
1677a5e090acSRussell King	  fault when dereferenced.
1678a5e090acSRussell King
1679a5e090acSRussell King	  CPUs with low-vector mappings use a best-efforts implementation.
1680a5e090acSRussell King	  Their lower 1MB needs to remain accessible for the vectors, but
1681a5e090acSRussell King	  the remainder of userspace will become appropriately inaccessible.
16821da177e4SLinus Torvalds
16831da177e4SLinus Torvaldsconfig HW_PERF_EVENTS
1684fa8ad788SMark Rutland	def_bool y
1685fa8ad788SMark Rutland	depends on ARM_PMU
16861b8873a0SJamie Iles
16871355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS
16881355e2a6SCatalin Marinas       def_bool y
16891355e2a6SCatalin Marinas       depends on ARM_LPAE
16901355e2a6SCatalin Marinas
16918d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE
16928d962507SCatalin Marinas       def_bool y
16938d962507SCatalin Marinas       depends on ARM_LPAE
16948d962507SCatalin Marinas
16954bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB
16964bfab203SSteven Capper	def_bool y
16974bfab203SSteven Capper
16987d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS
16997d485f64SArd Biesheuvel	bool "Use PLTs to allow module memory to spill over into vmalloc area"
17007d485f64SArd Biesheuvel	depends on MODULES
17017d485f64SArd Biesheuvel	help
17027d485f64SArd Biesheuvel	  Allocate PLTs when loading modules so that jumps and calls whose
17037d485f64SArd Biesheuvel	  targets are too far away for their relative offsets to be encoded
17047d485f64SArd Biesheuvel	  in the instructions themselves can be bounced via veneers in the
17057d485f64SArd Biesheuvel	  module's PLT. This allows modules to be allocated in the generic
17067d485f64SArd Biesheuvel	  vmalloc area after the dedicated module memory area has been
17077d485f64SArd Biesheuvel	  exhausted. The modules will use slightly more memory, but after
17087d485f64SArd Biesheuvel	  rounding up to page size, the actual memory footprint is usually
17097d485f64SArd Biesheuvel	  the same.
17107d485f64SArd Biesheuvel
17117d485f64SArd Biesheuvel	  Say y if you are getting out of memory errors while loading modules
17127d485f64SArd Biesheuvel
17131da177e4SLinus Torvaldssource "mm/Kconfig"
17141da177e4SLinus Torvalds
1715c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
171636d6c928SUlrich Hecht	int "Maximum zone order"
1717898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
17186d85e2b0SUwe Kleine-König	default "9" if SA1111 || ARCH_EFM32
1719c1b2d970SMagnus Damm	default "11"
1720c1b2d970SMagnus Damm	help
1721c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1722c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1723c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1724c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1725c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1726c1b2d970SMagnus Damm	  increase this value.
1727c1b2d970SMagnus Damm
1728c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1729c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1730c1b2d970SMagnus Damm
17311da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
17321da177e4SLinus Torvalds	bool
1733f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
17341da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1735e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
17361da177e4SLinus Torvalds	help
17371da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
17381da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
17391da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
17401da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
17411da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
17421da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
17431da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
17441da177e4SLinus Torvalds
174539ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
174638ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
174738ef2ad5SLinus Walleij	depends on MMU
174839ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
174939ec58f3SLennert Buytenhek	help
175039ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
175139ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
175239ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
175339ec58f3SLennert Buytenhek
175439ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
175539ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
175639ec58f3SLennert Buytenhek	  such copy operations with large buffers.
175739ec58f3SLennert Buytenhek
175839ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
175939ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
176039ec58f3SLennert Buytenhek
176170c70d97SNicolas Pitreconfig SECCOMP
176270c70d97SNicolas Pitre	bool
176370c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
176470c70d97SNicolas Pitre	---help---
176570c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
176670c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
176770c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
176870c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
176970c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
177070c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
177170c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
177270c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
177370c70d97SNicolas Pitre	  defined by each seccomp mode.
177470c70d97SNicolas Pitre
177506e6295bSStefano Stabelliniconfig SWIOTLB
177606e6295bSStefano Stabellini	def_bool y
177706e6295bSStefano Stabellini
177806e6295bSStefano Stabelliniconfig IOMMU_HELPER
177906e6295bSStefano Stabellini	def_bool SWIOTLB
178006e6295bSStefano Stabellini
178102c2433bSStefano Stabelliniconfig PARAVIRT
178202c2433bSStefano Stabellini	bool "Enable paravirtualization code"
178302c2433bSStefano Stabellini	help
178402c2433bSStefano Stabellini	  This changes the kernel so it can modify itself when it is run
178502c2433bSStefano Stabellini	  under a hypervisor, potentially improving performance significantly
178602c2433bSStefano Stabellini	  over full virtualization.
178702c2433bSStefano Stabellini
178802c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING
178902c2433bSStefano Stabellini	bool "Paravirtual steal time accounting"
179002c2433bSStefano Stabellini	select PARAVIRT
179102c2433bSStefano Stabellini	default n
179202c2433bSStefano Stabellini	help
179302c2433bSStefano Stabellini	  Select this option to enable fine granularity task steal time
179402c2433bSStefano Stabellini	  accounting. Time spent executing other tasks in parallel with
179502c2433bSStefano Stabellini	  the current vCPU is discounted from the vCPU power. To account for
179602c2433bSStefano Stabellini	  that, there can be a small performance impact.
179702c2433bSStefano Stabellini
179802c2433bSStefano Stabellini	  If in doubt, say N here.
179902c2433bSStefano Stabellini
1800eff8d644SStefano Stabelliniconfig XEN_DOM0
1801eff8d644SStefano Stabellini	def_bool y
1802eff8d644SStefano Stabellini	depends on XEN
1803eff8d644SStefano Stabellini
1804eff8d644SStefano Stabelliniconfig XEN
1805c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
180685323a99SIan Campbell	depends on ARM && AEABI && OF
1807f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
180885323a99SIan Campbell	depends on !GENERIC_ATOMIC64
18097693deccSUwe Kleine-König	depends on MMU
181051aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
181117b7ab80SStefano Stabellini	select ARM_PSCI
181283862ccfSStefano Stabellini	select SWIOTLB_XEN
181302c2433bSStefano Stabellini	select PARAVIRT
1814eff8d644SStefano Stabellini	help
1815eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1816eff8d644SStefano Stabellini
18171da177e4SLinus Torvaldsendmenu
18181da177e4SLinus Torvalds
18191da177e4SLinus Torvaldsmenu "Boot options"
18201da177e4SLinus Torvalds
18219eb8f674SGrant Likelyconfig USE_OF
18229eb8f674SGrant Likely	bool "Flattened Device Tree support"
1823b1b3f49cSRussell King	select IRQ_DOMAIN
18249eb8f674SGrant Likely	select OF
18259eb8f674SGrant Likely	help
18269eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
18279eb8f674SGrant Likely
1828bd51e2f5SNicolas Pitreconfig ATAGS
1829bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1830bd51e2f5SNicolas Pitre	default y
1831bd51e2f5SNicolas Pitre	help
1832bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1833bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1834bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1835bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1836bd51e2f5SNicolas Pitre	  leave this to y.
1837bd51e2f5SNicolas Pitre
1838bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1839bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1840bd51e2f5SNicolas Pitre	depends on ATAGS
1841bd51e2f5SNicolas Pitre	help
1842bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1843bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1844bd51e2f5SNicolas Pitre
18451da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
18461da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
18471da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
18481da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
18491da177e4SLinus Torvalds	default "0"
18501da177e4SLinus Torvalds	help
18511da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
18521da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
18531da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
18541da177e4SLinus Torvalds	  value in their defconfig file.
18551da177e4SLinus Torvalds
18561da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18571da177e4SLinus Torvalds
18581da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
18591da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
18601da177e4SLinus Torvalds	default "0"
18611da177e4SLinus Torvalds	help
1862f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1863f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1864f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1865f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1866f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1867f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
18681da177e4SLinus Torvalds
18691da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18701da177e4SLinus Torvalds
18711da177e4SLinus Torvaldsconfig ZBOOT_ROM
18721da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
18731da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
187410968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
18751da177e4SLinus Torvalds	help
18761da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
18771da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
18781da177e4SLinus Torvalds
1879e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1880e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
188110968131SRussell King	depends on OF
1882e2a6a3aaSJohn Bonesio	help
1883e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1884e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1885e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1886e2a6a3aaSJohn Bonesio
1887e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1888e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1889e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1890e2a6a3aaSJohn Bonesio
1891e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1892e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1893e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1894e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1895e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1896e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1897e2a6a3aaSJohn Bonesio	  to this option.
1898e2a6a3aaSJohn Bonesio
1899b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1900b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1901b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1902b90b9a38SNicolas Pitre	help
1903b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1904b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1905b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1906b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1907b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1908b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1909b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1910b90b9a38SNicolas Pitre
1911d0f34a11SGenoud Richardchoice
1912d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1913d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1914d0f34a11SGenoud Richard
1915d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1916d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1917d0f34a11SGenoud Richard	help
1918d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1919d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1920d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1921d0f34a11SGenoud Richard
1922d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1923d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1924d0f34a11SGenoud Richard	help
1925d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1926d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1927d0f34a11SGenoud Richard
1928d0f34a11SGenoud Richardendchoice
1929d0f34a11SGenoud Richard
19301da177e4SLinus Torvaldsconfig CMDLINE
19311da177e4SLinus Torvalds	string "Default kernel command string"
19321da177e4SLinus Torvalds	default ""
19331da177e4SLinus Torvalds	help
19341da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
19351da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
19361da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
19371da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
19381da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
19391da177e4SLinus Torvalds
19404394c124SVictor Boiviechoice
19414394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
19424394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
1943bd51e2f5SNicolas Pitre	depends on ATAGS
19444394c124SVictor Boivie
19454394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
19464394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
19474394c124SVictor Boivie	help
19484394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
19494394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
19504394c124SVictor Boivie	  string provided in CMDLINE will be used.
19514394c124SVictor Boivie
19524394c124SVictor Boivieconfig CMDLINE_EXTEND
19534394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
19544394c124SVictor Boivie	help
19554394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
19564394c124SVictor Boivie	  appended to the default kernel command string.
19574394c124SVictor Boivie
195892d2040dSAlexander Hollerconfig CMDLINE_FORCE
195992d2040dSAlexander Holler	bool "Always use the default kernel command string"
196092d2040dSAlexander Holler	help
196192d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
196292d2040dSAlexander Holler	  loader passes other arguments to the kernel.
196392d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
196492d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
19654394c124SVictor Boivieendchoice
196692d2040dSAlexander Holler
19671da177e4SLinus Torvaldsconfig XIP_KERNEL
19681da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
196910968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
19701da177e4SLinus Torvalds	help
19711da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
19721da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
19731da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
19741da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
19751da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
19761da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
19771da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
19781da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
19791da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
19801da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
19811da177e4SLinus Torvalds
19821da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
19831da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
19841da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
19851da177e4SLinus Torvalds
19861da177e4SLinus Torvalds	  If unsure, say N.
19871da177e4SLinus Torvalds
19881da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
19891da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
19901da177e4SLinus Torvalds	depends on XIP_KERNEL
19911da177e4SLinus Torvalds	default "0x00080000"
19921da177e4SLinus Torvalds	help
19931da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
19941da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
19951da177e4SLinus Torvalds	  own flash usage.
19961da177e4SLinus Torvalds
1997ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA
1998ca8b5d97SNicolas Pitre	bool "Store kernel .data section compressed in ROM"
1999ca8b5d97SNicolas Pitre	depends on XIP_KERNEL
2000ca8b5d97SNicolas Pitre	select ZLIB_INFLATE
2001ca8b5d97SNicolas Pitre	help
2002ca8b5d97SNicolas Pitre	  Before the kernel is actually executed, its .data section has to be
2003ca8b5d97SNicolas Pitre	  copied to RAM from ROM. This option allows for storing that data
2004ca8b5d97SNicolas Pitre	  in compressed form and decompressed to RAM rather than merely being
2005ca8b5d97SNicolas Pitre	  copied, saving some precious ROM space. A possible drawback is a
2006ca8b5d97SNicolas Pitre	  slightly longer boot delay.
2007ca8b5d97SNicolas Pitre
2008c587e4a6SRichard Purdieconfig KEXEC
2009c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
201019ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
2011cb1293e2SArnd Bergmann	depends on !CPU_V7M
20122965faa5SDave Young	select KEXEC_CORE
2013c587e4a6SRichard Purdie	help
2014c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2015c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
201601dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2017c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2018c587e4a6SRichard Purdie
2019c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2020c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2021bf220695SGeert Uytterhoeven	  initially work for you.
2022c587e4a6SRichard Purdie
20234cd9d6f7SRichard Purdieconfig ATAGS_PROC
20244cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2025bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
2026b98d7291SUli Luckas	default y
20274cd9d6f7SRichard Purdie	help
20284cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
20294cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
20304cd9d6f7SRichard Purdie
2031cb5d39b3SMika Westerbergconfig CRASH_DUMP
2032cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2033cb5d39b3SMika Westerberg	help
2034cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2035cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2036cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2037cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2038cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2039cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2040cb5d39b3SMika Westerberg
2041cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2042cb5d39b3SMika Westerberg
2043e69edc79SEric Miaoconfig AUTO_ZRELADDR
2044e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2045e69edc79SEric Miao	help
2046e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2047e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2048e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2049e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2050e69edc79SEric Miao	  from start of memory.
2051e69edc79SEric Miao
205281a0bc39SRoy Franzconfig EFI_STUB
205381a0bc39SRoy Franz	bool
205481a0bc39SRoy Franz
205581a0bc39SRoy Franzconfig EFI
205681a0bc39SRoy Franz	bool "UEFI runtime support"
205781a0bc39SRoy Franz	depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
205881a0bc39SRoy Franz	select UCS2_STRING
205981a0bc39SRoy Franz	select EFI_PARAMS_FROM_FDT
206081a0bc39SRoy Franz	select EFI_STUB
206181a0bc39SRoy Franz	select EFI_ARMSTUB
206281a0bc39SRoy Franz	select EFI_RUNTIME_WRAPPERS
206381a0bc39SRoy Franz	---help---
206481a0bc39SRoy Franz	  This option provides support for runtime services provided
206581a0bc39SRoy Franz	  by UEFI firmware (such as non-volatile variables, realtime
206681a0bc39SRoy Franz	  clock, and platform reset). A UEFI stub is also provided to
206781a0bc39SRoy Franz	  allow the kernel to be booted as an EFI application. This
206881a0bc39SRoy Franz	  is only useful for kernels that may run on systems that have
206981a0bc39SRoy Franz	  UEFI firmware.
207081a0bc39SRoy Franz
2071bb817befSArd Biesheuvelconfig DMI
2072bb817befSArd Biesheuvel	bool "Enable support for SMBIOS (DMI) tables"
2073bb817befSArd Biesheuvel	depends on EFI
2074bb817befSArd Biesheuvel	default y
2075bb817befSArd Biesheuvel	help
2076bb817befSArd Biesheuvel	  This enables SMBIOS/DMI feature for systems.
2077bb817befSArd Biesheuvel
2078bb817befSArd Biesheuvel	  This option is only useful on systems that have UEFI firmware.
2079bb817befSArd Biesheuvel	  However, even with this option, the resultant kernel should
2080bb817befSArd Biesheuvel	  continue to boot on existing non-UEFI platforms.
2081bb817befSArd Biesheuvel
2082bb817befSArd Biesheuvel	  NOTE: This does *NOT* enable or encourage the use of DMI quirks,
2083bb817befSArd Biesheuvel	  i.e., the the practice of identifying the platform via DMI to
2084bb817befSArd Biesheuvel	  decide whether certain workarounds for buggy hardware and/or
2085bb817befSArd Biesheuvel	  firmware need to be enabled. This would require the DMI subsystem
2086bb817befSArd Biesheuvel	  to be enabled much earlier than we do on ARM, which is non-trivial.
2087bb817befSArd Biesheuvel
20881da177e4SLinus Torvaldsendmenu
20891da177e4SLinus Torvalds
2090ac9d7efcSRussell Kingmenu "CPU Power Management"
20911da177e4SLinus Torvalds
20921da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
20931da177e4SLinus Torvalds
2094ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2095ac9d7efcSRussell King
2096ac9d7efcSRussell Kingendmenu
2097ac9d7efcSRussell King
20981da177e4SLinus Torvaldsmenu "Floating point emulation"
20991da177e4SLinus Torvalds
21001da177e4SLinus Torvaldscomment "At least one emulation must be selected"
21011da177e4SLinus Torvalds
21021da177e4SLinus Torvaldsconfig FPE_NWFPE
21031da177e4SLinus Torvalds	bool "NWFPE math emulation"
2104593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
21051da177e4SLinus Torvalds	---help---
21061da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
21071da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
21081da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
21091da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
21101da177e4SLinus Torvalds
21111da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
21121da177e4SLinus Torvalds	  early in the bootup.
21131da177e4SLinus Torvalds
21141da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
21151da177e4SLinus Torvalds	bool "Support extended precision"
2116bedf142bSLennert Buytenhek	depends on FPE_NWFPE
21171da177e4SLinus Torvalds	help
21181da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
21191da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
21201da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
21211da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
21221da177e4SLinus Torvalds	  floating point emulator without any good reason.
21231da177e4SLinus Torvalds
21241da177e4SLinus Torvalds	  You almost surely want to say N here.
21251da177e4SLinus Torvalds
21261da177e4SLinus Torvaldsconfig FPE_FASTFPE
21271da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
2128d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
21291da177e4SLinus Torvalds	---help---
21301da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
21311da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
21321da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
21331da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
21341da177e4SLinus Torvalds
21351da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
21361da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
21371da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
21381da177e4SLinus Torvalds	  choose NWFPE.
21391da177e4SLinus Torvalds
21401da177e4SLinus Torvaldsconfig VFP
21411da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2142e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
21431da177e4SLinus Torvalds	help
21441da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
21451da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
21461da177e4SLinus Torvalds
21471da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
21481da177e4SLinus Torvalds	  release notes and additional status information.
21491da177e4SLinus Torvalds
21501da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
21511da177e4SLinus Torvalds
215225ebee02SCatalin Marinasconfig VFPv3
215325ebee02SCatalin Marinas	bool
215425ebee02SCatalin Marinas	depends on VFP
215525ebee02SCatalin Marinas	default y if CPU_V7
215625ebee02SCatalin Marinas
2157b5872db4SCatalin Marinasconfig NEON
2158b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2159b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2160b5872db4SCatalin Marinas	help
2161b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2162b5872db4SCatalin Marinas	  Extension.
2163b5872db4SCatalin Marinas
216473c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
216573c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
2166c4a30c3bSRussell King	depends on NEON && AEABI
216773c132c1SArd Biesheuvel	help
216873c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
216973c132c1SArd Biesheuvel
21701da177e4SLinus Torvaldsendmenu
21711da177e4SLinus Torvalds
21721da177e4SLinus Torvaldsmenu "Userspace binary formats"
21731da177e4SLinus Torvalds
21741da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
21751da177e4SLinus Torvalds
21761da177e4SLinus Torvaldsendmenu
21771da177e4SLinus Torvalds
21781da177e4SLinus Torvaldsmenu "Power management options"
21791da177e4SLinus Torvalds
2180eceab4acSRussell Kingsource "kernel/power/Kconfig"
21811da177e4SLinus Torvalds
2182f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
218319a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2184f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2185f4cb5700SJohannes Berg	def_bool y
2186f4cb5700SJohannes Berg
218715e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
21888b6f2499SLorenzo Pieralisi	def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
21891b9bdf5cSLorenzo Pieralisi	depends on ARCH_SUSPEND_POSSIBLE
219015e0d9e3SArnd Bergmann
2191603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
2192603fb42aSSebastian Capella	bool
2193603fb42aSSebastian Capella	depends on MMU
2194603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
2195603fb42aSSebastian Capella
21961da177e4SLinus Torvaldsendmenu
21971da177e4SLinus Torvalds
2198d5950b43SSam Ravnborgsource "net/Kconfig"
2199d5950b43SSam Ravnborg
2200ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
22011da177e4SLinus Torvalds
2202916f743dSKumar Galasource "drivers/firmware/Kconfig"
2203916f743dSKumar Gala
22041da177e4SLinus Torvaldssource "fs/Kconfig"
22051da177e4SLinus Torvalds
22061da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
22071da177e4SLinus Torvalds
22081da177e4SLinus Torvaldssource "security/Kconfig"
22091da177e4SLinus Torvalds
22101da177e4SLinus Torvaldssource "crypto/Kconfig"
2211652ccae5SArd Biesheuvelif CRYPTO
2212652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig"
2213652ccae5SArd Biesheuvelendif
22141da177e4SLinus Torvalds
22151da177e4SLinus Torvaldssource "lib/Kconfig"
2216749cf76cSChristoffer Dall
2217749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig"
2218