xref: /linux/arch/arm/Kconfig (revision b01aec9b2c7d32f17a37553df63efa9f7c0fdaa0)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
47463449bSCatalin Marinas	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
52b68f6caSKees Cook	select ARCH_HAS_ELF_RANDOMIZE
63d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
7171b3f0dSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
8957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
9d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
104badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
11017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
120cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
13b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
14ee951c63SStephen Boyd	select BUILDTIME_EXTABLE_SORT if MMU
15171b3f0dSRussell King	select CLONE_BACKWARDS
16b1b3f49cSRussell King	select CPU_PM if (SUSPEND || CPU_IDLE)
17dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
18*b01aec9bSBorislav Petkov	select EDAC_SUPPORT
19*b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
2036d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
214477ca45SUwe Kleine-König	select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
22b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
23171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
24b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
25b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
267c07005eSGeert Uytterhoeven	select GENERIC_IRQ_SHOW_LEVEL
27b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
2838ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
29b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
30b1b3f49cSRussell King	select GENERIC_STRNCPY_FROM_USER
31b1b3f49cSRussell King	select GENERIC_STRNLEN_USER
32a71b092aSMarc Zyngier	select HANDLE_DOMAIN_IRQ
33b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
347a017721SAKASHI Takahiro	select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
350b7857dbSYalin Wang	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
3609f05d85SRabin Vincent	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
375cbad0ebSJason Wessel	select HAVE_ARCH_KGDB
3891702175SKees Cook	select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
390693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
40b1b3f49cSRussell King	select HAVE_BPF_JIT
4151aaf81fSRussell King	select HAVE_CC_STACKPROTECTOR
42171b3f0dSRussell King	select HAVE_CONTEXT_TRACKING
43b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
44b1b3f49cSRussell King	select HAVE_DEBUG_KMEMLEAK
45b1b3f49cSRussell King	select HAVE_DMA_API_DEBUG
46b1b3f49cSRussell King	select HAVE_DMA_ATTRS
47b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
48b1b3f49cSRussell King	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
49dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
50b1b3f49cSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
51b1b3f49cSRussell King	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
52b1b3f49cSRussell King	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
53b1b3f49cSRussell King	select HAVE_GENERIC_DMA_COHERENT
54b1b3f49cSRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
55b1b3f49cSRussell King	select HAVE_IDE if PCI || ISA || PCMCIA
5687c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
57b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
58f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
59b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
60b1b3f49cSRussell King	select HAVE_KERNEL_LZO
61b1b3f49cSRussell King	select HAVE_KERNEL_XZ
62856bc356SJon Medhurst	select HAVE_KPROBES if !XIP_KERNEL
639edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
64b1b3f49cSRussell King	select HAVE_MEMBLOCK
65171b3f0dSRussell King	select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
66b1b3f49cSRussell King	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
670dc016dbSWang Nan	select HAVE_OPTPROBES if !THUMB2_KERNEL
687ada189fSJamie Iles	select HAVE_PERF_EVENTS
6949863894SWill Deacon	select HAVE_PERF_REGS
7049863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
71a0ad5496SSteve Capper	select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
72e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
73b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
74af1839ebSCatalin Marinas	select HAVE_UID16
7531c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
76da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
77171b3f0dSRussell King	select MODULES_USE_ELF_REL
7884f452b1SSantosh Shilimkar	select NO_BOOTMEM
79171b3f0dSRussell King	select OLD_SIGACTION
80171b3f0dSRussell King	select OLD_SIGSUSPEND3
81b1b3f49cSRussell King	select PERF_USE_VMALLOC
82b1b3f49cSRussell King	select RTC_LIB
83b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
84171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
85171b3f0dSRussell King	# according to that.  Thanks.
861da177e4SLinus Torvalds	help
871da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
88f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
891da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
901da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
911da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
921da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
931da177e4SLinus Torvalds
9474facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
95308c09f1SLaura Abbott	select ARCH_HAS_SG_CHAIN
9674facffeSRussell King	bool
9774facffeSRussell King
984ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH
994ce63fcdSMarek Szyprowski	bool
1004ce63fcdSMarek Szyprowski
1014ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
1024ce63fcdSMarek Szyprowski	bool
103b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
104b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1054ce63fcdSMarek Szyprowski
10660460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
10760460abfSSeung-Woo Kim
10860460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
10960460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
11060460abfSSeung-Woo Kim	range 4 9
11160460abfSSeung-Woo Kim	default 8
11260460abfSSeung-Woo Kim	help
11360460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
11460460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
11560460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
11660460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
11760460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
11860460abfSSeung-Woo Kim	  virtual space with just a few allocations.
11960460abfSSeung-Woo Kim
12060460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
12160460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
12260460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
12360460abfSSeung-Woo Kim	  by the PAGE_SIZE.
12460460abfSSeung-Woo Kim
12560460abfSSeung-Woo Kimendif
12660460abfSSeung-Woo Kim
1270b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
1280b05da72SHans Ulli Kroll	bool
1290b05da72SHans Ulli Kroll
13075e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
13175e7153aSRalf Baechle	bool
13275e7153aSRalf Baechle
133bc581770SLinus Walleijconfig HAVE_TCM
134bc581770SLinus Walleij	bool
135bc581770SLinus Walleij	select GENERIC_ALLOCATOR
136bc581770SLinus Walleij
137e119bfffSRussell Kingconfig HAVE_PROC_CPU
138e119bfffSRussell King	bool
139e119bfffSRussell King
140ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1415ea81769SAl Viro	bool
1425ea81769SAl Viro
1431da177e4SLinus Torvaldsconfig EISA
1441da177e4SLinus Torvalds	bool
1451da177e4SLinus Torvalds	---help---
1461da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
1471da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
1481da177e4SLinus Torvalds
1491da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
1501da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
1511da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
1521da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
1531da177e4SLinus Torvalds
1541da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1551da177e4SLinus Torvalds
1561da177e4SLinus Torvalds	  Otherwise, say N.
1571da177e4SLinus Torvalds
1581da177e4SLinus Torvaldsconfig SBUS
1591da177e4SLinus Torvalds	bool
1601da177e4SLinus Torvalds
161f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
162f16fb1ecSRussell King	bool
163f16fb1ecSRussell King	default y
164f16fb1ecSRussell King
165f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
166f76e9154SNicolas Pitre	bool
167f76e9154SNicolas Pitre	depends on !SMP
168f76e9154SNicolas Pitre	default y
169f76e9154SNicolas Pitre
170f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
171f16fb1ecSRussell King	bool
172f16fb1ecSRussell King	default y
173f16fb1ecSRussell King
1747ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1757ad1bcb2SRussell King	bool
1767ad1bcb2SRussell King	default y
1777ad1bcb2SRussell King
1781da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1791da177e4SLinus Torvalds	bool
1808a87411bSWill Deacon	default y
1811da177e4SLinus Torvalds
182f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
183f0d1b0b3SDavid Howells	bool
184f0d1b0b3SDavid Howells
185f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
186f0d1b0b3SDavid Howells	bool
187f0d1b0b3SDavid Howells
1884a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
1894a1b5733SEduardo Valentin	bool
1904a1b5733SEduardo Valentin
191b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
192b89c3b16SAkinobu Mita	bool
193b89c3b16SAkinobu Mita	default y
194b89c3b16SAkinobu Mita
1951da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1961da177e4SLinus Torvalds	bool
1971da177e4SLinus Torvalds	default y
1981da177e4SLinus Torvalds
199a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
200a08b6b79Sviro@ZenIV.linux.org.uk	bool
201a08b6b79Sviro@ZenIV.linux.org.uk
2025ac6da66SChristoph Lameterconfig ZONE_DMA
2035ac6da66SChristoph Lameter	bool
2045ac6da66SChristoph Lameter
205ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
206ccd7ab7fSFUJITA Tomonori       def_bool y
207ccd7ab7fSFUJITA Tomonori
208c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
209c7edc9e3SDavid A. Long	def_bool y
210c7edc9e3SDavid A. Long
21158af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
21258af4a24SRob Herring	bool
21358af4a24SRob Herring
2141da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2151da177e4SLinus Torvalds	bool
2161da177e4SLinus Torvalds
2171da177e4SLinus Torvaldsconfig FIQ
2181da177e4SLinus Torvalds	bool
2191da177e4SLinus Torvalds
22013a5045dSRob Herringconfig NEED_RET_TO_USER
22113a5045dSRob Herring	bool
22213a5045dSRob Herring
223034d2f5aSAl Viroconfig ARCH_MTD_XIP
224034d2f5aSAl Viro	bool
225034d2f5aSAl Viro
226c760fc19SHyok S. Choiconfig VECTORS_BASE
227c760fc19SHyok S. Choi	hex
2286afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
229c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
230c760fc19SHyok S. Choi	default 0x00000000
231c760fc19SHyok S. Choi	help
23219accfd3SRussell King	  The base address of exception vectors.  This must be two pages
23319accfd3SRussell King	  in size.
234c760fc19SHyok S. Choi
235dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
236c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
237c1becedcSRussell King	default y
238b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
239dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
240dc21af99SRussell King	help
241111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
242111e9a5cSRussell King	  boot and module load time according to the position of the
243111e9a5cSRussell King	  kernel in system memory.
244dc21af99SRussell King
245111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
246daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
247dc21af99SRussell King
248c1becedcSRussell King	  Only disable this option if you know that you do not require
249c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
250c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
251c1becedcSRussell King
252c334bc15SRob Herringconfig NEED_MACH_IO_H
253c334bc15SRob Herring	bool
254c334bc15SRob Herring	help
255c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
256c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
257c334bc15SRob Herring	  be avoided when possible.
258c334bc15SRob Herring
2590cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2601b9f95f8SNicolas Pitre	bool
261111e9a5cSRussell King	help
2620cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2630cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2640cdc8b92SNicolas Pitre	  be avoided when possible.
2651b9f95f8SNicolas Pitre
2661b9f95f8SNicolas Pitreconfig PHYS_OFFSET
267974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
268c6f54a9bSUwe Kleine-König	depends on !ARM_PATCH_PHYS_VIRT
269974c0724SNicolas Pitre	default DRAM_BASE if !MMU
270c6f54a9bSUwe Kleine-König	default 0x00000000 if ARCH_EBSA110 || \
271c6f54a9bSUwe Kleine-König			EP93XX_SDCE3_SYNC_PHYS_OFFSET || \
272c6f54a9bSUwe Kleine-König			ARCH_FOOTBRIDGE || \
273c6f54a9bSUwe Kleine-König			ARCH_INTEGRATOR || \
274c6f54a9bSUwe Kleine-König			ARCH_IOP13XX || \
275c6f54a9bSUwe Kleine-König			ARCH_KS8695 || \
276c6f54a9bSUwe Kleine-König			(ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
277c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
278c6f54a9bSUwe Kleine-König	default 0x20000000 if ARCH_S5PV210
279c6f54a9bSUwe Kleine-König	default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
280c6f54a9bSUwe Kleine-König	default 0xc0000000 if EP93XX_SDCE0_PHYS_OFFSET || ARCH_SA1100
281c6f54a9bSUwe Kleine-König	default 0xd0000000 if EP93XX_SDCE1_PHYS_OFFSET
282c6f54a9bSUwe Kleine-König	default 0xe0000000 if EP93XX_SDCE2_PHYS_OFFSET
283c6f54a9bSUwe Kleine-König	default 0xf0000000 if EP93XX_SDCE3_ASYNC_PHYS_OFFSET
2841b9f95f8SNicolas Pitre	help
2851b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2861b9f95f8SNicolas Pitre	  location of main memory in your system.
287cada3c08SRussell King
28887e040b6SSimon Glassconfig GENERIC_BUG
28987e040b6SSimon Glass	def_bool y
29087e040b6SSimon Glass	depends on BUG
29187e040b6SSimon Glass
2921bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS
2931bcad26eSKirill A. Shutemov	int
2941bcad26eSKirill A. Shutemov	default 3 if ARM_LPAE
2951bcad26eSKirill A. Shutemov	default 2
2961bcad26eSKirill A. Shutemov
2971da177e4SLinus Torvaldssource "init/Kconfig"
2981da177e4SLinus Torvalds
299dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
300dc52ddc0SMatt Helsley
3011da177e4SLinus Torvaldsmenu "System Type"
3021da177e4SLinus Torvalds
3033c427975SHyok S. Choiconfig MMU
3043c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
3053c427975SHyok S. Choi	default y
3063c427975SHyok S. Choi	help
3073c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
3083c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
3093c427975SHyok S. Choi
310ccf50e23SRussell King#
311ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
312ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
313ccf50e23SRussell King#
3141da177e4SLinus Torvaldschoice
3151da177e4SLinus Torvalds	prompt "ARM system type"
3161420b22bSArnd Bergmann	default ARCH_VERSATILE if !MMU
3171420b22bSArnd Bergmann	default ARCH_MULTIPLATFORM if MMU
3181da177e4SLinus Torvalds
319387798b3SRob Herringconfig ARCH_MULTIPLATFORM
320387798b3SRob Herring	bool "Allow multiple platforms to be selected"
321b1b3f49cSRussell King	depends on MMU
322ddb902ccSRob Herring	select ARCH_WANT_OPTIONAL_GPIOLIB
32342dc836dSOlof Johansson	select ARM_HAS_SG_CHAIN
324387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
325387798b3SRob Herring	select AUTO_ZRELADDR
3266d0add40SRob Herring	select CLKSRC_OF
32766314223SDinh Nguyen	select COMMON_CLK
328ddb902ccSRob Herring	select GENERIC_CLOCKEVENTS
32908d38bebSWill Deacon	select MIGHT_HAVE_PCI
330387798b3SRob Herring	select MULTI_IRQ_HANDLER
33166314223SDinh Nguyen	select SPARSE_IRQ
33266314223SDinh Nguyen	select USE_OF
33366314223SDinh Nguyen
3344af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
3354af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
336b1b3f49cSRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3374af6fee1SDeepak Saxena	select ARM_AMBA
338b1b3f49cSRussell King	select ARM_TIMER_SP804
339f9a6aa43SLinus Walleij	select COMMON_CLK
340f9a6aa43SLinus Walleij	select COMMON_CLK_VERSATILE
341ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
342b1b3f49cSRussell King	select GPIO_PL061 if GPIOLIB
343b1b3f49cSRussell King	select ICST
344b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
345f4b8b319SRussell King	select PLAT_VERSATILE
34681cc3f86SPawel Moll	select PLAT_VERSATILE_SCHED_CLOCK
3474af6fee1SDeepak Saxena	help
3484af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
3494af6fee1SDeepak Saxena
3504af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
3514af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
352b1b3f49cSRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3534af6fee1SDeepak Saxena	select ARM_AMBA
354b1b3f49cSRussell King	select ARM_TIMER_SP804
3554af6fee1SDeepak Saxena	select ARM_VIC
3566d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
357b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
358aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
359c5a0adb5SRussell King	select ICST
360f4b8b319SRussell King	select PLAT_VERSATILE
361b1b3f49cSRussell King	select PLAT_VERSATILE_CLOCK
36281cc3f86SPawel Moll	select PLAT_VERSATILE_SCHED_CLOCK
3632389d501SLinus Walleij	select VERSATILE_FPGA_IRQ
3644af6fee1SDeepak Saxena	help
3654af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
3664af6fee1SDeepak Saxena
36793e22567SRussell Kingconfig ARCH_CLPS711X
36893e22567SRussell King	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
369a3b8d4a5SAlexander Shiyan	select ARCH_REQUIRE_GPIOLIB
370ea7d1bc9SAlexander Shiyan	select AUTO_ZRELADDR
371c99f72adSAlexander Shiyan	select CLKSRC_MMIO
37293e22567SRussell King	select COMMON_CLK
37393e22567SRussell King	select CPU_ARM720T
3744a8355c4SAlexander Shiyan	select GENERIC_CLOCKEVENTS
3756597619fSAlexander Shiyan	select MFD_SYSCON
376e4e3a37dSAlexander Shiyan	select SOC_BUS
37793e22567SRussell King	help
37893e22567SRussell King	  Support for Cirrus Logic 711x/721x/731x based boards.
37993e22567SRussell King
380788c9700SRussell Kingconfig ARCH_GEMINI
381788c9700SRussell King	bool "Cortina Systems Gemini"
382788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
383f3372c01SLinus Walleij	select CLKSRC_MMIO
384b1b3f49cSRussell King	select CPU_FA526
385f3372c01SLinus Walleij	select GENERIC_CLOCKEVENTS
386788c9700SRussell King	help
387788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
388788c9700SRussell King
3891da177e4SLinus Torvaldsconfig ARCH_EBSA110
3901da177e4SLinus Torvalds	bool "EBSA-110"
391b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
392c750815eSRussell King	select CPU_SA110
393f7e68bbfSRussell King	select ISA
394c334bc15SRob Herring	select NEED_MACH_IO_H
3950cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
396ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
3971da177e4SLinus Torvalds	help
3981da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
399f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
4001da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
4011da177e4SLinus Torvalds	  parallel port.
4021da177e4SLinus Torvalds
4036d85e2b0SUwe Kleine-Königconfig ARCH_EFM32
4046d85e2b0SUwe Kleine-König	bool "Energy Micro efm32"
4056d85e2b0SUwe Kleine-König	depends on !MMU
4066d85e2b0SUwe Kleine-König	select ARCH_REQUIRE_GPIOLIB
4076d85e2b0SUwe Kleine-König	select ARM_NVIC
40851aaf81fSRussell King	select AUTO_ZRELADDR
4096d85e2b0SUwe Kleine-König	select CLKSRC_OF
4106d85e2b0SUwe Kleine-König	select COMMON_CLK
4116d85e2b0SUwe Kleine-König	select CPU_V7M
4126d85e2b0SUwe Kleine-König	select GENERIC_CLOCKEVENTS
4136d85e2b0SUwe Kleine-König	select NO_DMA
414ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
4156d85e2b0SUwe Kleine-König	select SPARSE_IRQ
4166d85e2b0SUwe Kleine-König	select USE_OF
4176d85e2b0SUwe Kleine-König	help
4186d85e2b0SUwe Kleine-König	  Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
4196d85e2b0SUwe Kleine-König	  processors.
4206d85e2b0SUwe Kleine-König
421e7736d47SLennert Buytenhekconfig ARCH_EP93XX
422e7736d47SLennert Buytenhek	bool "EP93xx-based"
423b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
424b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
425b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
426e7736d47SLennert Buytenhek	select ARM_AMBA
427e7736d47SLennert Buytenhek	select ARM_VIC
4286d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
429b1b3f49cSRussell King	select CPU_ARM920T
430e7736d47SLennert Buytenhek	help
431e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
432e7736d47SLennert Buytenhek
4331da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4341da177e4SLinus Torvalds	bool "FootBridge"
435c750815eSRussell King	select CPU_SA110
4361da177e4SLinus Torvalds	select FOOTBRIDGE
4374e8d7637SRussell King	select GENERIC_CLOCKEVENTS
438d0ee9f40SArnd Bergmann	select HAVE_IDE
4398ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
4400cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
441f999b8bdSMartin Michlmayr	help
442f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
443f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4441da177e4SLinus Torvalds
4454af6fee1SDeepak Saxenaconfig ARCH_NETX
4464af6fee1SDeepak Saxena	bool "Hilscher NetX based"
447b1b3f49cSRussell King	select ARM_VIC
448234b6cedSRussell King	select CLKSRC_MMIO
449c750815eSRussell King	select CPU_ARM926T
4502fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
451f999b8bdSMartin Michlmayr	help
4524af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4534af6fee1SDeepak Saxena
4543b938be6SRussell Kingconfig ARCH_IOP13XX
4553b938be6SRussell King	bool "IOP13xx-based"
4563b938be6SRussell King	depends on MMU
457b1b3f49cSRussell King	select CPU_XSC3
4580cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
45913a5045dSRob Herring	select NEED_RET_TO_USER
460b1b3f49cSRussell King	select PCI
461b1b3f49cSRussell King	select PLAT_IOP
462b1b3f49cSRussell King	select VMSPLIT_1G
46337ebbcffSThomas Gleixner	select SPARSE_IRQ
4643b938be6SRussell King	help
4653b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4663b938be6SRussell King
4673f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4683f7e5815SLennert Buytenhek	bool "IOP32x-based"
469a4f7e763SRussell King	depends on MMU
470b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
471c750815eSRussell King	select CPU_XSCALE
472e9004f50SLinus Walleij	select GPIO_IOP
47313a5045dSRob Herring	select NEED_RET_TO_USER
474f7e68bbfSRussell King	select PCI
475b1b3f49cSRussell King	select PLAT_IOP
476f999b8bdSMartin Michlmayr	help
4773f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
4783f7e5815SLennert Buytenhek	  processors.
4793f7e5815SLennert Buytenhek
4803f7e5815SLennert Buytenhekconfig ARCH_IOP33X
4813f7e5815SLennert Buytenhek	bool "IOP33x-based"
4823f7e5815SLennert Buytenhek	depends on MMU
483b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
484c750815eSRussell King	select CPU_XSCALE
485e9004f50SLinus Walleij	select GPIO_IOP
48613a5045dSRob Herring	select NEED_RET_TO_USER
4873f7e5815SLennert Buytenhek	select PCI
488b1b3f49cSRussell King	select PLAT_IOP
4893f7e5815SLennert Buytenhek	help
4903f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
4911da177e4SLinus Torvalds
4923b938be6SRussell Kingconfig ARCH_IXP4XX
4933b938be6SRussell King	bool "IXP4xx-based"
494a4f7e763SRussell King	depends on MMU
49558af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
496b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
49751aaf81fSRussell King	select ARCH_SUPPORTS_BIG_ENDIAN
498234b6cedSRussell King	select CLKSRC_MMIO
499c750815eSRussell King	select CPU_XSCALE
500b1b3f49cSRussell King	select DMABOUNCE if PCI
5013b938be6SRussell King	select GENERIC_CLOCKEVENTS
5020b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
503c334bc15SRob Herring	select NEED_MACH_IO_H
5049296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
505171b3f0dSRussell King	select USB_EHCI_BIG_ENDIAN_MMIO
506c4713074SLennert Buytenhek	help
5073b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
508c4713074SLennert Buytenhek
509edabd38eSSaeed Bisharaconfig ARCH_DOVE
510edabd38eSSaeed Bishara	bool "Marvell Dove"
511edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
512756b2531SSebastian Hesselbarth	select CPU_PJ4
513edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
5140f81bd43SRussell King	select MIGHT_HAVE_PCI
515171b3f0dSRussell King	select MVEBU_MBUS
5169139acd1SSebastian Hesselbarth	select PINCTRL
5179139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
518abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
519edabd38eSSaeed Bishara	help
520edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
521edabd38eSSaeed Bishara
522788c9700SRussell Kingconfig ARCH_MV78XX0
523788c9700SRussell King	bool "Marvell MV78xx0"
524a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
525b1b3f49cSRussell King	select CPU_FEROCEON
526788c9700SRussell King	select GENERIC_CLOCKEVENTS
527171b3f0dSRussell King	select MVEBU_MBUS
528b1b3f49cSRussell King	select PCI
529abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
530788c9700SRussell King	help
531788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
532788c9700SRussell King	  MV781x0, MV782x0.
533788c9700SRussell King
534788c9700SRussell Kingconfig ARCH_ORION5X
535788c9700SRussell King	bool "Marvell Orion"
536788c9700SRussell King	depends on MMU
537a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
538b1b3f49cSRussell King	select CPU_FEROCEON
539788c9700SRussell King	select GENERIC_CLOCKEVENTS
540171b3f0dSRussell King	select MVEBU_MBUS
541b1b3f49cSRussell King	select PCI
542abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
543788c9700SRussell King	help
544788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
545788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
546788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
547788c9700SRussell King
548788c9700SRussell Kingconfig ARCH_MMP
5492f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
550788c9700SRussell King	depends on MMU
551788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
5526d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
553b1b3f49cSRussell King	select GENERIC_ALLOCATOR
554788c9700SRussell King	select GENERIC_CLOCKEVENTS
555157d2644SHaojian Zhuang	select GPIO_PXA
556c24b3114SHaojian Zhuang	select IRQ_DOMAIN
5570f374561SHaojian Zhuang	select MULTI_IRQ_HANDLER
5587c8f86a4SAxel Lin	select PINCTRL
559788c9700SRussell King	select PLAT_PXA
5600bd86961SHaojian Zhuang	select SPARSE_IRQ
561788c9700SRussell King	help
5622f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
563788c9700SRussell King
564c53c9cf6SAndrew Victorconfig ARCH_KS8695
565c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
56672880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
567c7e783d6SLinus Walleij	select CLKSRC_MMIO
568b1b3f49cSRussell King	select CPU_ARM922T
569c7e783d6SLinus Walleij	select GENERIC_CLOCKEVENTS
570b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
571c53c9cf6SAndrew Victor	help
572c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
573c53c9cf6SAndrew Victor	  System-on-Chip devices.
574c53c9cf6SAndrew Victor
575788c9700SRussell Kingconfig ARCH_W90X900
576788c9700SRussell King	bool "Nuvoton W90X900 CPU"
577c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
5786d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
5796fa5d5f7SRussell King	select CLKSRC_MMIO
580b1b3f49cSRussell King	select CPU_ARM926T
58158b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
582777f9bebSLennert Buytenhek	help
583a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
584a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
585a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
586a8bc4eadSwanzongshun	  link address to know more.
587a8bc4eadSwanzongshun
588a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
589a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
590585cf175STzachi Perelstein
59193e22567SRussell Kingconfig ARCH_LPC32XX
59293e22567SRussell King	bool "NXP LPC32XX"
59393e22567SRussell King	select ARCH_REQUIRE_GPIOLIB
59493e22567SRussell King	select ARM_AMBA
5954073723aSRussell King	select CLKDEV_LOOKUP
596234b6cedSRussell King	select CLKSRC_MMIO
59793e22567SRussell King	select CPU_ARM926T
59893e22567SRussell King	select GENERIC_CLOCKEVENTS
59993e22567SRussell King	select HAVE_IDE
60093e22567SRussell King	select USE_OF
60193e22567SRussell King	help
60293e22567SRussell King	  Support for the NXP LPC32XX family of processors
60393e22567SRussell King
6041da177e4SLinus Torvaldsconfig ARCH_PXA
6052c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
606a4f7e763SRussell King	depends on MMU
607b1b3f49cSRussell King	select ARCH_MTD_XIP
608b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
609b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
610b1b3f49cSRussell King	select AUTO_ZRELADDR
6116d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
612234b6cedSRussell King	select CLKSRC_MMIO
6136f6caeaaSRobert Jarzmik	select CLKSRC_OF
614981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
615157d2644SHaojian Zhuang	select GPIO_PXA
616b1b3f49cSRussell King	select HAVE_IDE
617d6cf30caSRobert Jarzmik	select IRQ_DOMAIN
618b1b3f49cSRussell King	select MULTI_IRQ_HANDLER
619bd5ce433SEric Miao	select PLAT_PXA
6206ac6b817SHaojian Zhuang	select SPARSE_IRQ
621f999b8bdSMartin Michlmayr	help
6222c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
6231da177e4SLinus Torvalds
624bf98c1eaSLaurent Pinchartconfig ARCH_SHMOBILE_LEGACY
6250d9fd616SLaurent Pinchart	bool "Renesas ARM SoCs (non-multiplatform)"
626bf98c1eaSLaurent Pinchart	select ARCH_SHMOBILE
62791942d17SUwe Kleine-König	select ARM_PATCH_PHYS_VIRT if MMU
6285e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
6290ed82bc9SMagnus Damm	select CPU_V7
630b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
6314c3ffffdSStephen Boyd	select HAVE_ARM_SCU if SMP
632a894fcc2SStephen Boyd	select HAVE_ARM_TWD if SMP
6333b55658aSDave Martin	select HAVE_SMP
634ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
63560f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
636ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
6372cd3c927SLaurent Pinchart	select PINCTRL
638b1b3f49cSRussell King	select PM_GENERIC_DOMAINS if PM
6390cdc23dfSMagnus Damm	select SH_CLK_CPG
640b1b3f49cSRussell King	select SPARSE_IRQ
641c793c1b0SMagnus Damm	help
6420d9fd616SLaurent Pinchart	  Support for Renesas ARM SoC platforms using a non-multiplatform
6430d9fd616SLaurent Pinchart	  kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
6440d9fd616SLaurent Pinchart	  and RZ families.
645c793c1b0SMagnus Damm
6461da177e4SLinus Torvaldsconfig ARCH_RPC
6471da177e4SLinus Torvalds	bool "RiscPC"
6481da177e4SLinus Torvalds	select ARCH_ACORN
649a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
65007f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
6515cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
652fa04e209SArnd Bergmann	select CPU_SA110
653b1b3f49cSRussell King	select FIQ
654d0ee9f40SArnd Bergmann	select HAVE_IDE
655b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
656b1b3f49cSRussell King	select ISA_DMA_API
657c334bc15SRob Herring	select NEED_MACH_IO_H
6580cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
659ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
660b4811bacSArnd Bergmann	select VIRT_TO_BUS
6611da177e4SLinus Torvalds	help
6621da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
6631da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
6641da177e4SLinus Torvalds
6651da177e4SLinus Torvaldsconfig ARCH_SA1100
6661da177e4SLinus Torvalds	bool "SA1100-based"
667b1b3f49cSRussell King	select ARCH_MTD_XIP
6687444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
669b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
670b1b3f49cSRussell King	select CLKDEV_LOOKUP
671b1b3f49cSRussell King	select CLKSRC_MMIO
672b1b3f49cSRussell King	select CPU_FREQ
673b1b3f49cSRussell King	select CPU_SA1100
674b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
675d0ee9f40SArnd Bergmann	select HAVE_IDE
6761eca42b4SDmitry Eremin-Solenikov	select IRQ_DOMAIN
677b1b3f49cSRussell King	select ISA
678affcab32SDmitry Eremin-Solenikov	select MULTI_IRQ_HANDLER
6790cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
680375dec92SRussell King	select SPARSE_IRQ
681f999b8bdSMartin Michlmayr	help
682f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
6831da177e4SLinus Torvalds
684b130d5c2SKukjin Kimconfig ARCH_S3C24XX
685b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
68653650430SKukjin Kim	select ARCH_REQUIRE_GPIOLIB
687335cce74SArnd Bergmann	select ATAGS
688b1b3f49cSRussell King	select CLKDEV_LOOKUP
6894280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
6907f78b6ebSRomain Naour	select GENERIC_CLOCKEVENTS
691880cf071STomasz Figa	select GPIO_SAMSUNG
69220676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
693b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
694b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
69517453dd2SHeiko Stuebner	select MULTI_IRQ_HANDLER
696c334bc15SRob Herring	select NEED_MACH_IO_H
697cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
6981da177e4SLinus Torvalds	help
699b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
700b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
701b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
702b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
70363b1f51bSBen Dooks
704a08ab637SBen Dooksconfig ARCH_S3C64XX
705a08ab637SBen Dooks	bool "Samsung S3C64XX"
70689f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
7071db0287aSTomasz Figa	select ARM_AMBA
708b1b3f49cSRussell King	select ARM_VIC
709335cce74SArnd Bergmann	select ATAGS
710b1b3f49cSRussell King	select CLKDEV_LOOKUP
7114280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
712ccecba3cSPankaj Dubey	select COMMON_CLK_SAMSUNG
71370bacadbSTomasz Figa	select CPU_V6K
71404a49b71SRomain Naour	select GENERIC_CLOCKEVENTS
715880cf071STomasz Figa	select GPIO_SAMSUNG
71620676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
717c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
718b1b3f49cSRussell King	select HAVE_TCM
719ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
720b1b3f49cSRussell King	select PLAT_SAMSUNG
7214ab75a3fSArnd Bergmann	select PM_GENERIC_DOMAINS if PM
722b1b3f49cSRussell King	select S3C_DEV_NAND
723b1b3f49cSRussell King	select S3C_GPIO_TRACK
724cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
7256e2d9e93STomasz Figa	select SAMSUNG_WAKEMASK
72688f59738STomasz Figa	select SAMSUNG_WDT_RESET
727a08ab637SBen Dooks	help
728a08ab637SBen Dooks	  Samsung S3C64XX series based systems
729a08ab637SBen Dooks
7307c6337e2SKevin Hilmanconfig ARCH_DAVINCI
7317c6337e2SKevin Hilman	bool "TI DaVinci"
732b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
733dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
7346d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
73520e9969bSDavid Brownell	select GENERIC_ALLOCATOR
736b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
737dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
738b1b3f49cSRussell King	select HAVE_IDE
7393ad7a42dSMatt Porter	select TI_PRIV_EDMA
740689e331fSSekhar Nori	select USE_OF
741b1b3f49cSRussell King	select ZONE_DMA
7427c6337e2SKevin Hilman	help
7437c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
7447c6337e2SKevin Hilman
745a0694861STony Lindgrenconfig ARCH_OMAP1
746a0694861STony Lindgren	bool "TI OMAP1"
74700a36698SArnd Bergmann	depends on MMU
748b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
749a0694861STony Lindgren	select ARCH_OMAP
75021f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
751e9a91de7STony Prisk	select CLKDEV_LOOKUP
752cee37e50Sviresh kumar	select CLKSRC_MMIO
753b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
754a0694861STony Lindgren	select GENERIC_IRQ_CHIP
755a0694861STony Lindgren	select HAVE_IDE
756a0694861STony Lindgren	select IRQ_DOMAIN
757a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
758a0694861STony Lindgren	select NEED_MACH_MEMORY_H
75921f47fbcSAlexey Charkov	help
760a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
76102c981c0SBinghua Duan
7621da177e4SLinus Torvaldsendchoice
7631da177e4SLinus Torvalds
764387798b3SRob Herringmenu "Multiple platform selection"
765387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
766387798b3SRob Herring
767387798b3SRob Herringcomment "CPU Core family selection"
768387798b3SRob Herring
769f8afae40SArnd Bergmannconfig ARCH_MULTI_V4
770f8afae40SArnd Bergmann	bool "ARMv4 based platforms (FA526)"
771f8afae40SArnd Bergmann	depends on !ARCH_MULTI_V6_V7
772f8afae40SArnd Bergmann	select ARCH_MULTI_V4_V5
773f8afae40SArnd Bergmann	select CPU_FA526
774f8afae40SArnd Bergmann
775387798b3SRob Herringconfig ARCH_MULTI_V4T
776387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
777387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
778b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
77924e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
78024e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
78124e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
782387798b3SRob Herring
783387798b3SRob Herringconfig ARCH_MULTI_V5
784387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
785387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
786b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
78712567bbdSAndrew Lunn	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
78824e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
78924e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
790387798b3SRob Herring
791387798b3SRob Herringconfig ARCH_MULTI_V4_V5
792387798b3SRob Herring	bool
793387798b3SRob Herring
794387798b3SRob Herringconfig ARCH_MULTI_V6
7958dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
796387798b3SRob Herring	select ARCH_MULTI_V6_V7
79742f4754aSRob Herring	select CPU_V6K
798387798b3SRob Herring
799387798b3SRob Herringconfig ARCH_MULTI_V7
8008dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
801387798b3SRob Herring	default y
802387798b3SRob Herring	select ARCH_MULTI_V6_V7
803b1b3f49cSRussell King	select CPU_V7
80490bc8ac7SRob Herring	select HAVE_SMP
805387798b3SRob Herring
806387798b3SRob Herringconfig ARCH_MULTI_V6_V7
807387798b3SRob Herring	bool
8089352b05bSRob Herring	select MIGHT_HAVE_CACHE_L2X0
809387798b3SRob Herring
810387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
811387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
812387798b3SRob Herring	select ARCH_MULTI_V5
813387798b3SRob Herring
814387798b3SRob Herringendmenu
815387798b3SRob Herring
81605e2a3deSRob Herringconfig ARCH_VIRT
81705e2a3deSRob Herring	bool "Dummy Virtual Machine" if ARCH_MULTI_V7
8184b8b5f25SRob Herring	select ARM_AMBA
81905e2a3deSRob Herring	select ARM_GIC
82005e2a3deSRob Herring	select ARM_PSCI
8214b8b5f25SRob Herring	select HAVE_ARM_ARCH_TIMER
82205e2a3deSRob Herring
823ccf50e23SRussell King#
824ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
825ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
826ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
827ccf50e23SRussell King#
8283e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig"
8293e93a22bSGregory CLEMENT
830445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig"
831445d9b30STsahee Zidenberg
832d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig"
833d9bfc86dSOleksij Rempel
83495b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
83595b8f20fSRussell King
8361d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
8371d22924eSAnders Berg
8388ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
8398ac49e04SChristian Daudt
8401c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
8411c37fa10SSebastian Hesselbarth
8421da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
8431da177e4SLinus Torvalds
844d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
845d94f944eSAnton Vorontsov
84695b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
84795b8f20fSRussell King
848df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig"
849df8d742eSBaruch Siach
85095b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
85195b8f20fSRussell King
852e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
853e7736d47SLennert Buytenhek
8541da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
8551da177e4SLinus Torvalds
85659d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
85759d3a193SPaulius Zaleckas
858387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
859387798b3SRob Herring
860389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
861389ee0c2SHaojian Zhuang
8621da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
8631da177e4SLinus Torvalds
8643f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
8653f7e5815SLennert Buytenhek
8663f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
8671da177e4SLinus Torvalds
868285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
869285f5fa7SDan Williams
8701da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
8711da177e4SLinus Torvalds
872828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
873828989adSSantosh Shilimkar
87495b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
87595b8f20fSRussell King
8763b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
8773b8f5030SCarlo Caione
87817723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig"
87917723fd3SJonas Jensen
880794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
881794d15b2SStanislav Samsonov
8823995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig"
8831da177e4SLinus Torvalds
884f682a218SMatthias Bruggersource "arch/arm/mach-mediatek/Kconfig"
885f682a218SMatthias Brugger
8861d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
8871d3f33d5SShawn Guo
88895b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
88949cbe786SEric Miao
89095b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
89195b8f20fSRussell King
8929851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
8939851ca57SDaniel Tang
894d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
895d48af15eSTony Lindgren
896d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
8971da177e4SLinus Torvalds
8981dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
8991dbae815STony Lindgren
9009dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
901585cf175STzachi Perelstein
902387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig"
903387798b3SRob Herring
90495b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
90595b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
9061da177e4SLinus Torvalds
90795b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
90895b8f20fSRussell King
9098fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
9108fc1b0f8SKumar Gala
91195b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
91295b8f20fSRussell King
913d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
914d63dc051SHeiko Stuebner
91595b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
916edabd38eSSaeed Bishara
917387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
918387798b3SRob Herring
919a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
920a21765a7SBen Dooks
92165ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
92265ebcc11SSrinivas Kandagatla
92385fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
9241da177e4SLinus Torvalds
925431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
926a08ab637SBen Dooks
927170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
928170f4e42SKukjin Kim
92983014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
930e509b289SRob Herringsource "arch/arm/plat-samsung/Kconfig"
931cc0e72b8SChanghwan Youn
932882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
9331da177e4SLinus Torvalds
9343b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
9353b52634fSMaxime Ripard
936156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig"
937156a0997SBarry Song
938c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
939c5f80065SErik Gilling
94095b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
9411da177e4SLinus Torvalds
94295b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
9431da177e4SLinus Torvalds
9441da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
9451da177e4SLinus Torvalds
946ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
947420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
948ceade897SRussell King
9496f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
9506f35f9a9STony Prisk
9517ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
9527ec80ddfSwanzongshun
9539a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
9549a45eb69SJosh Cartwright
9551da177e4SLinus Torvalds# Definitions to make life easier
9561da177e4SLinus Torvaldsconfig ARCH_ACORN
9571da177e4SLinus Torvalds	bool
9581da177e4SLinus Torvalds
9597ae1f7ecSLennert Buytenhekconfig PLAT_IOP
9607ae1f7ecSLennert Buytenhek	bool
961469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
9627ae1f7ecSLennert Buytenhek
96369b02f6aSLennert Buytenhekconfig PLAT_ORION
96469b02f6aSLennert Buytenhek	bool
965bfe45e0bSRussell King	select CLKSRC_MMIO
966b1b3f49cSRussell King	select COMMON_CLK
967dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
968278b45b0SAndrew Lunn	select IRQ_DOMAIN
96969b02f6aSLennert Buytenhek
970abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
971abcda1dcSThomas Petazzoni	bool
972abcda1dcSThomas Petazzoni	select PLAT_ORION
973abcda1dcSThomas Petazzoni
974bd5ce433SEric Miaoconfig PLAT_PXA
975bd5ce433SEric Miao	bool
976bd5ce433SEric Miao
977f4b8b319SRussell Kingconfig PLAT_VERSATILE
978f4b8b319SRussell King	bool
979f4b8b319SRussell King
980e3887714SRussell Kingconfig ARM_TIMER_SP804
981e3887714SRussell King	bool
982bfe45e0bSRussell King	select CLKSRC_MMIO
9837a0eca71SRob Herring	select CLKSRC_OF if OF
984e3887714SRussell King
985d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig"
986d9a1beaaSAlexandre Courbot
9871da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
9881da177e4SLinus Torvalds
989afe4b25eSLennert Buytenhekconfig IWMMXT
990d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
991d93003e8SSebastian Hesselbarth	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
992d93003e8SSebastian Hesselbarth	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
993afe4b25eSLennert Buytenhek	help
994afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
995afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
996afe4b25eSLennert Buytenhek
99752108641Seric miaoconfig MULTI_IRQ_HANDLER
99852108641Seric miao	bool
99952108641Seric miao	help
100052108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
100152108641Seric miao
10023b93e7b0SHyok S. Choiif !MMU
10033b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
10043b93e7b0SHyok S. Choiendif
10053b93e7b0SHyok S. Choi
10063e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
10073e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
10083e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
10093e0a07f8SGregory CLEMENT	default y
10103e0a07f8SGregory CLEMENT	help
10113e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
10123e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
10133e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
10143e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
10153e0a07f8SGregory CLEMENT	  Workaround:
10163e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
10173e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
10183e0a07f8SGregory CLEMENT	  instruction
10193e0a07f8SGregory CLEMENT
1020f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
1021f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1022f0c4b8d6SWill Deacon	depends on CPU_V6
1023f0c4b8d6SWill Deacon	help
1024f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
1025f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1026f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
1027f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
1028f0c4b8d6SWill Deacon
10299cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
10309cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1031e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
10329cba3cccSCatalin Marinas	help
10339cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
10349cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
10359cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
10369cba3cccSCatalin Marinas	  recommended workaround.
10379cba3cccSCatalin Marinas
10387ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
10397ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
10407ce236fcSCatalin Marinas	depends on CPU_V7
10417ce236fcSCatalin Marinas	help
10427ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
104379403cdaSRussell King	  r1p* erratum. If a code sequence containing an ARM/Thumb
10447ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
10457ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
10467ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
10477ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
10487ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
10497ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
10507ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
10517ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
10527ce236fcSCatalin Marinas	  available in non-secure mode.
10537ce236fcSCatalin Marinas
1054855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1055855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1056855c551fSCatalin Marinas	depends on CPU_V7
105762e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1058855c551fSCatalin Marinas	help
1059855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1060855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1061855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1062855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1063855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1064855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1065855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1066855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1067855c551fSCatalin Marinas
10680516e464SCatalin Marinasconfig ARM_ERRATA_460075
10690516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
10700516e464SCatalin Marinas	depends on CPU_V7
107162e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
10720516e464SCatalin Marinas	help
10730516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
10740516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
10750516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
10760516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
10770516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
10780516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
10790516e464SCatalin Marinas	  may not be available in non-secure mode.
10800516e464SCatalin Marinas
10819f05027cSWill Deaconconfig ARM_ERRATA_742230
10829f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
10839f05027cSWill Deacon	depends on CPU_V7 && SMP
108462e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
10859f05027cSWill Deacon	help
10869f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
10879f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
10889f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
10899f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
10909f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
10919f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
10929f05027cSWill Deacon	  the two writes.
10939f05027cSWill Deacon
1094a672e99bSWill Deaconconfig ARM_ERRATA_742231
1095a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1096a672e99bSWill Deacon	depends on CPU_V7 && SMP
109762e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1098a672e99bSWill Deacon	help
1099a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1100a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1101a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1102a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1103a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1104a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1105a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1106a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1107a672e99bSWill Deacon	  capabilities of the processor.
1108a672e99bSWill Deacon
110969155794SJon Medhurstconfig ARM_ERRATA_643719
111069155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
111169155794SJon Medhurst	depends on CPU_V7 && SMP
1112e5a5de44SRussell King	default y
111369155794SJon Medhurst	help
111469155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
111569155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
111669155794SJon Medhurst	  register returns zero when it should return one. The workaround
111769155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
111869155794SJon Medhurst	  it behave as intended and avoiding data corruption.
111969155794SJon Medhurst
1120cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1121cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1122e66dc745SDave Martin	depends on CPU_V7
1123cdf357f1SWill Deacon	help
1124cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1125cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1126cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1127cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1128cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1129cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1130cdf357f1SWill Deacon	  entries regardless of the ASID.
1131475d92fcSWill Deacon
1132475d92fcSWill Deaconconfig ARM_ERRATA_743622
1133475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1134475d92fcSWill Deacon	depends on CPU_V7
113562e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1136475d92fcSWill Deacon	help
1137475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1138efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1139475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1140475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1141475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1142475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1143475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1144475d92fcSWill Deacon	  processor.
1145475d92fcSWill Deacon
11469a27c27cSWill Deaconconfig ARM_ERRATA_751472
11479a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1148ba90c516SDave Martin	depends on CPU_V7
114962e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
11509a27c27cSWill Deacon	help
11519a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
11529a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
11539a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
11549a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
11559a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
11569a27c27cSWill Deacon
1157fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1158fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1159fcbdc5feSWill Deacon	depends on CPU_V7
1160fcbdc5feSWill Deacon	help
1161fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1162fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1163fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1164fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1165fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1166fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1167fcbdc5feSWill Deacon
11685dab26afSWill Deaconconfig ARM_ERRATA_754327
11695dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
11705dab26afSWill Deacon	depends on CPU_V7 && SMP
11715dab26afSWill Deacon	help
11725dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
11735dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
11745dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
11755dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
11765dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
11775dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
11785dab26afSWill Deacon
1179145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1180145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1181fd832478SFabio Estevam	depends on CPU_V6
1182145e10e1SCatalin Marinas	help
1183145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1184145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1185145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1186145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1187145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1188145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1189145e10e1SCatalin Marinas	  is not affected.
1190145e10e1SCatalin Marinas
1191f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1192f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1193f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1194f630c1bdSWill Deacon	help
1195f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1196f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1197f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1198f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1199f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1200f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1201f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1202f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1203f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1204f630c1bdSWill Deacon
12057253b85cSSimon Hormanconfig ARM_ERRATA_775420
12067253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
12077253b85cSSimon Horman       depends on CPU_V7
12087253b85cSSimon Horman       help
12097253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
12107253b85cSSimon Horman	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
12117253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
12127253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
12137253b85cSSimon Horman	 an abort may occur on cache maintenance.
12147253b85cSSimon Horman
121593dc6887SCatalin Marinasconfig ARM_ERRATA_798181
121693dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
121793dc6887SCatalin Marinas	depends on CPU_V7 && SMP
121893dc6887SCatalin Marinas	help
121993dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
122093dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
122193dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
122293dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
122393dc6887SCatalin Marinas	  as the one being invalidated.
122493dc6887SCatalin Marinas
122584b6504fSWill Deaconconfig ARM_ERRATA_773022
122684b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
122784b6504fSWill Deacon	depends on CPU_V7
122884b6504fSWill Deacon	help
122984b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
123084b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
123184b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
123284b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
123384b6504fSWill Deacon
12341da177e4SLinus Torvaldsendmenu
12351da177e4SLinus Torvalds
12361da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
12371da177e4SLinus Torvalds
12381da177e4SLinus Torvaldsmenu "Bus support"
12391da177e4SLinus Torvalds
12401da177e4SLinus Torvaldsconfig ISA
12411da177e4SLinus Torvalds	bool
12421da177e4SLinus Torvalds	help
12431da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
12441da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
12451da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
12461da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
12471da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
12481da177e4SLinus Torvalds
1249065909b9SRussell King# Select ISA DMA controller support
12501da177e4SLinus Torvaldsconfig ISA_DMA
12511da177e4SLinus Torvalds	bool
1252065909b9SRussell King	select ISA_DMA_API
12531da177e4SLinus Torvalds
1254065909b9SRussell King# Select ISA DMA interface
12555cae841bSAl Viroconfig ISA_DMA_API
12565cae841bSAl Viro	bool
12575cae841bSAl Viro
12581da177e4SLinus Torvaldsconfig PCI
12590b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
12601da177e4SLinus Torvalds	help
12611da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
12621da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
12631da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
12641da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
12651da177e4SLinus Torvalds
126652882173SAnton Vorontsovconfig PCI_DOMAINS
126752882173SAnton Vorontsov	bool
126852882173SAnton Vorontsov	depends on PCI
126952882173SAnton Vorontsov
12708c7d1474SLorenzo Pieralisiconfig PCI_DOMAINS_GENERIC
12718c7d1474SLorenzo Pieralisi	def_bool PCI_DOMAINS
12728c7d1474SLorenzo Pieralisi
1273b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1274b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1275b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1276b080ac8aSMarcelo Roberto Jimenez	help
1277b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1278b080ac8aSMarcelo Roberto Jimenez
127936e23590SMatthew Wilcoxconfig PCI_SYSCALL
128036e23590SMatthew Wilcox	def_bool PCI
128136e23590SMatthew Wilcox
1282a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1283a0113a99SMike Rapoport	bool
1284a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1285a0113a99SMike Rapoport	default y
1286a0113a99SMike Rapoport	select DMABOUNCE
1287a0113a99SMike Rapoport
12881da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
12893f06d157SJingoo Hansource "drivers/pci/pcie/Kconfig"
12901da177e4SLinus Torvalds
12911da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
12921da177e4SLinus Torvalds
12931da177e4SLinus Torvaldsendmenu
12941da177e4SLinus Torvalds
12951da177e4SLinus Torvaldsmenu "Kernel Features"
12961da177e4SLinus Torvalds
12973b55658aSDave Martinconfig HAVE_SMP
12983b55658aSDave Martin	bool
12993b55658aSDave Martin	help
13003b55658aSDave Martin	  This option should be selected by machines which have an SMP-
13013b55658aSDave Martin	  capable CPU.
13023b55658aSDave Martin
13033b55658aSDave Martin	  The only effect of this option is to make the SMP-related
13043b55658aSDave Martin	  options available to the user for configuration.
13053b55658aSDave Martin
13061da177e4SLinus Torvaldsconfig SMP
1307bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1308fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1309bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
13103b55658aSDave Martin	depends on HAVE_SMP
1311801bb21cSJonathan Austin	depends on MMU || ARM_MPU
13121da177e4SLinus Torvalds	help
13131da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
13144a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
13154a474157SRobert Graffham	  than one CPU, say Y.
13161da177e4SLinus Torvalds
13174a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
13181da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
13194a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
13204a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
13214a474157SRobert Graffham	  will run faster if you say N here.
13221da177e4SLinus Torvalds
1323395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
13241da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
132550a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
13261da177e4SLinus Torvalds
13271da177e4SLinus Torvalds	  If you don't know what to do here, say N.
13281da177e4SLinus Torvalds
1329f00ec48fSRussell Kingconfig SMP_ON_UP
13305744ff43SRussell King	bool "Allow booting SMP kernel on uniprocessor systems"
1331801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1332f00ec48fSRussell King	default y
1333f00ec48fSRussell King	help
1334f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1335f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1336f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1337f00ec48fSRussell King	  savings.
1338f00ec48fSRussell King
1339f00ec48fSRussell King	  If you don't know what to do here, say Y.
1340f00ec48fSRussell King
1341c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1342c9018aabSVincent Guittot	bool "Support cpu topology definition"
1343c9018aabSVincent Guittot	depends on SMP && CPU_V7
1344c9018aabSVincent Guittot	default y
1345c9018aabSVincent Guittot	help
1346c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1347c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1348c9018aabSVincent Guittot	  topology of an ARM System.
1349c9018aabSVincent Guittot
1350c9018aabSVincent Guittotconfig SCHED_MC
1351c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1352c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1353c9018aabSVincent Guittot	help
1354c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1355c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1356c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1357c9018aabSVincent Guittot
1358c9018aabSVincent Guittotconfig SCHED_SMT
1359c9018aabSVincent Guittot	bool "SMT scheduler support"
1360c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1361c9018aabSVincent Guittot	help
1362c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1363c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1364c9018aabSVincent Guittot	  places. If unsure say N here.
1365c9018aabSVincent Guittot
1366a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1367a8cbcd92SRussell King	bool
1368a8cbcd92SRussell King	help
1369a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1370a8cbcd92SRussell King
13718a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1372022c03a2SMarc Zyngier	bool "Architected timer support"
1373022c03a2SMarc Zyngier	depends on CPU_V7
13748a4da6e3SMark Rutland	select ARM_ARCH_TIMER
13750c403462SWill Deacon	select GENERIC_CLOCKEVENTS
1376022c03a2SMarc Zyngier	help
1377022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1378022c03a2SMarc Zyngier
1379f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1380f32f4ce2SRussell King	bool
1381f32f4ce2SRussell King	depends on SMP
1382da4a686aSRob Herring	select CLKSRC_OF if OF
1383f32f4ce2SRussell King	help
1384f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1385f32f4ce2SRussell King
1386e8db288eSNicolas Pitreconfig MCPM
1387e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1388e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1389e8db288eSNicolas Pitre	help
1390e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1391e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1392e8db288eSNicolas Pitre	  systems.
1393e8db288eSNicolas Pitre
1394ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
1395ebf4a5c5SHaojian Zhuang	bool
1396ebf4a5c5SHaojian Zhuang	depends on MCPM
1397ebf4a5c5SHaojian Zhuang	help
1398ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
1399ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
1400ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
1401ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
1402ebf4a5c5SHaojian Zhuang
14031c33be57SNicolas Pitreconfig BIG_LITTLE
14041c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
14051c33be57SNicolas Pitre	depends on CPU_V7 && SMP
14061c33be57SNicolas Pitre	select MCPM
14071c33be57SNicolas Pitre	help
14081c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
14091c33be57SNicolas Pitre	  system architecture.
14101c33be57SNicolas Pitre
14111c33be57SNicolas Pitreconfig BL_SWITCHER
14121c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
14131c33be57SNicolas Pitre	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
14141c33be57SNicolas Pitre	select ARM_CPU_SUSPEND
141551aaf81fSRussell King	select CPU_PM
14161c33be57SNicolas Pitre	help
14171c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
14181c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
14191c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
14201c33be57SNicolas Pitre
1421b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1422b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1423b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1424b22537c6SNicolas Pitre	help
1425b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1426b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1427b22537c6SNicolas Pitre	  debugging purposes only.
1428b22537c6SNicolas Pitre
14298d5796d2SLennert Buytenhekchoice
14308d5796d2SLennert Buytenhek	prompt "Memory split"
1431006fa259SRussell King	depends on MMU
14328d5796d2SLennert Buytenhek	default VMSPLIT_3G
14338d5796d2SLennert Buytenhek	help
14348d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
14358d5796d2SLennert Buytenhek
14368d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
14378d5796d2SLennert Buytenhek	  option alone!
14388d5796d2SLennert Buytenhek
14398d5796d2SLennert Buytenhek	config VMSPLIT_3G
14408d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
14418d5796d2SLennert Buytenhek	config VMSPLIT_2G
14428d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
14438d5796d2SLennert Buytenhek	config VMSPLIT_1G
14448d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
14458d5796d2SLennert Buytenhekendchoice
14468d5796d2SLennert Buytenhek
14478d5796d2SLennert Buytenhekconfig PAGE_OFFSET
14488d5796d2SLennert Buytenhek	hex
1449006fa259SRussell King	default PHYS_OFFSET if !MMU
14508d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
14518d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
14528d5796d2SLennert Buytenhek	default 0xC0000000
14538d5796d2SLennert Buytenhek
14541da177e4SLinus Torvaldsconfig NR_CPUS
14551da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
14561da177e4SLinus Torvalds	range 2 32
14571da177e4SLinus Torvalds	depends on SMP
14581da177e4SLinus Torvalds	default "4"
14591da177e4SLinus Torvalds
1460a054a811SRussell Kingconfig HOTPLUG_CPU
146100b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
146240b31360SStephen Rothwell	depends on SMP
1463a054a811SRussell King	help
1464a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1465a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1466a054a811SRussell King
14672bdd424fSWill Deaconconfig ARM_PSCI
14682bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
14692bdd424fSWill Deacon	depends on CPU_V7
14702bdd424fSWill Deacon	help
14712bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
14722bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
14732bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
14742bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
14752bdd424fSWill Deacon	  ARM processors").
14762bdd424fSWill Deacon
14772a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
14782a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
14792a6ad871SMaxime Ripard# selected platforms.
148044986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
148144986ab0SPeter De Schrijver (NVIDIA)	int
14826a4d8f36SMichal Simek	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA || ARCH_ZYNQ
1483aa42587aSTomasz Figa	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1484aa42587aSTomasz Figa		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1485eb171a99SBoris BREZILLON	default 416 if ARCH_SUNXI
148606b851e5SOlof Johansson	default 392 if ARCH_U8500
148701bb914cSTony Prisk	default 352 if ARCH_VT8500
14887b5da4c3SHeiko Stuebner	default 288 if ARCH_ROCKCHIP
14892a6ad871SMaxime Ripard	default 264 if MACH_H4700
149044986ab0SPeter De Schrijver (NVIDIA)	default 0
149144986ab0SPeter De Schrijver (NVIDIA)	help
149244986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
149344986ab0SPeter De Schrijver (NVIDIA)
149444986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
149544986ab0SPeter De Schrijver (NVIDIA)
1496d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
14971da177e4SLinus Torvalds
1498c9218b16SRussell Kingconfig HZ_FIXED
1499f8065813SRussell King	int
1500070b8b43SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
1501a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
15021164f672SAlexandre Belloni	default 128 if SOC_AT91RM9200
1503bf98c1eaSLaurent Pinchart	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
150447d84682SRussell King	default 0
1505c9218b16SRussell King
1506c9218b16SRussell Kingchoice
150747d84682SRussell King	depends on HZ_FIXED = 0
1508c9218b16SRussell King	prompt "Timer frequency"
1509c9218b16SRussell King
1510c9218b16SRussell Kingconfig HZ_100
1511c9218b16SRussell King	bool "100 Hz"
1512c9218b16SRussell King
1513c9218b16SRussell Kingconfig HZ_200
1514c9218b16SRussell King	bool "200 Hz"
1515c9218b16SRussell King
1516c9218b16SRussell Kingconfig HZ_250
1517c9218b16SRussell King	bool "250 Hz"
1518c9218b16SRussell King
1519c9218b16SRussell Kingconfig HZ_300
1520c9218b16SRussell King	bool "300 Hz"
1521c9218b16SRussell King
1522c9218b16SRussell Kingconfig HZ_500
1523c9218b16SRussell King	bool "500 Hz"
1524c9218b16SRussell King
1525c9218b16SRussell Kingconfig HZ_1000
1526c9218b16SRussell King	bool "1000 Hz"
1527c9218b16SRussell King
1528c9218b16SRussell Kingendchoice
1529c9218b16SRussell King
1530c9218b16SRussell Kingconfig HZ
1531c9218b16SRussell King	int
153247d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1533c9218b16SRussell King	default 100 if HZ_100
1534c9218b16SRussell King	default 200 if HZ_200
1535c9218b16SRussell King	default 250 if HZ_250
1536c9218b16SRussell King	default 300 if HZ_300
1537c9218b16SRussell King	default 500 if HZ_500
1538c9218b16SRussell King	default 1000
1539c9218b16SRussell King
1540c9218b16SRussell Kingconfig SCHED_HRTICK
1541c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1542f8065813SRussell King
154316c79651SCatalin Marinasconfig THUMB2_KERNEL
1544bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
15454477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1546bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
154716c79651SCatalin Marinas	select AEABI
154816c79651SCatalin Marinas	select ARM_ASM_UNIFIED
154989bace65SArnd Bergmann	select ARM_UNWIND
155016c79651SCatalin Marinas	help
155116c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
155216c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
155316c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
155416c79651SCatalin Marinas
155516c79651SCatalin Marinas	  If unsure, say N.
155616c79651SCatalin Marinas
15576f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
15586f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
15596f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
15606f685c5cSDave Martin	default y
15616f685c5cSDave Martin	help
15626f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
15636f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
15646f685c5cSDave Martin	  branch instructions.
15656f685c5cSDave Martin
15666f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
15676f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
15686f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
15696f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
15706f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
15716f685c5cSDave Martin	  support.
15726f685c5cSDave Martin
15736f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
15746f685c5cSDave Martin	  relocation" error when loading some modules.
15756f685c5cSDave Martin
15766f685c5cSDave Martin	  Until fixed tools are available, passing
15776f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
15786f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
15796f685c5cSDave Martin	  stack usage in some cases.
15806f685c5cSDave Martin
15816f685c5cSDave Martin	  The problem is described in more detail at:
15826f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
15836f685c5cSDave Martin
15846f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
15856f685c5cSDave Martin
15866f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
15876f685c5cSDave Martin
15880becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
15890becb088SCatalin Marinas	bool
15900becb088SCatalin Marinas
1591704bdda0SNicolas Pitreconfig AEABI
1592704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1593704bdda0SNicolas Pitre	help
1594704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1595704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1596704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1597704bdda0SNicolas Pitre
1598704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1599704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1600704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1601704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1602704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1603704bdda0SNicolas Pitre
1604704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1605704bdda0SNicolas Pitre
16066c90c872SNicolas Pitreconfig OABI_COMPAT
1607a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1608d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
16096c90c872SNicolas Pitre	help
16106c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
16116c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
16126c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
16136c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
16146c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
16156c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
161691702175SKees Cook
161791702175SKees Cook	  The seccomp filter system will not be available when this is
161891702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
161991702175SKees Cook	  between calling conventions during filtering.
162091702175SKees Cook
16216c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
16226c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
16236c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
16246c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1625b02f8467SKees Cook	  at all). If in doubt say N.
16266c90c872SNicolas Pitre
1627eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1628e80d6a24SMel Gorman	bool
1629e80d6a24SMel Gorman
163005944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
163105944d74SRussell King	bool
163205944d74SRussell King
163307a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
163407a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
163507a2f737SRussell King
163605944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1637be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1638c80d79d7SYasunori Goto
16397b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
16407b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
16417b7bf499SWill Deacon
1642b8cd51afSSteve Capperconfig HAVE_GENERIC_RCU_GUP
1643b8cd51afSSteve Capper	def_bool y
1644b8cd51afSSteve Capper	depends on ARM_LPAE
1645b8cd51afSSteve Capper
1646053a96caSNicolas Pitreconfig HIGHMEM
1647e8db89a2SRussell King	bool "High Memory Support"
1648e8db89a2SRussell King	depends on MMU
1649053a96caSNicolas Pitre	help
1650053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1651053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1652053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1653053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1654053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1655053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1656053a96caSNicolas Pitre
1657053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1658053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1659053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1660053a96caSNicolas Pitre
1661053a96caSNicolas Pitre	  If unsure, say n.
1662053a96caSNicolas Pitre
166365cec8e3SRussell Kingconfig HIGHPTE
166465cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
166565cec8e3SRussell King	depends on HIGHMEM
166665cec8e3SRussell King
16671b8873a0SJamie Ilesconfig HW_PERF_EVENTS
16681b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1669f0d1bc47SWill Deacon	depends on PERF_EVENTS
16701b8873a0SJamie Iles	default y
16711b8873a0SJamie Iles	help
16721b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
16731b8873a0SJamie Iles	  disabled, perf events will use software events only.
16741b8873a0SJamie Iles
16751355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS
16761355e2a6SCatalin Marinas       def_bool y
16771355e2a6SCatalin Marinas       depends on ARM_LPAE
16781355e2a6SCatalin Marinas
16798d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE
16808d962507SCatalin Marinas       def_bool y
16818d962507SCatalin Marinas       depends on ARM_LPAE
16828d962507SCatalin Marinas
16834bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB
16844bfab203SSteven Capper	def_bool y
16854bfab203SSteven Capper
16863f22ab27SDave Hansensource "mm/Kconfig"
16873f22ab27SDave Hansen
1688c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1689bf98c1eaSLaurent Pinchart	int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1690bf98c1eaSLaurent Pinchart	range 11 64 if ARCH_SHMOBILE_LEGACY
1691898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
16926d85e2b0SUwe Kleine-König	default "9" if SA1111 || ARCH_EFM32
1693c1b2d970SMagnus Damm	default "11"
1694c1b2d970SMagnus Damm	help
1695c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1696c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1697c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1698c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1699c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1700c1b2d970SMagnus Damm	  increase this value.
1701c1b2d970SMagnus Damm
1702c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1703c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1704c1b2d970SMagnus Damm
17051da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
17061da177e4SLinus Torvalds	bool
1707f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
17081da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1709e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
17101da177e4SLinus Torvalds	help
17111da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
17121da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
17131da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
17141da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
17151da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
17161da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
17171da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
17181da177e4SLinus Torvalds
171939ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
172038ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
172138ef2ad5SLinus Walleij	depends on MMU
172239ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
172339ec58f3SLennert Buytenhek	help
172439ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
172539ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
172639ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
172739ec58f3SLennert Buytenhek
172839ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
172939ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
173039ec58f3SLennert Buytenhek	  such copy operations with large buffers.
173139ec58f3SLennert Buytenhek
173239ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
173339ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
173439ec58f3SLennert Buytenhek
173570c70d97SNicolas Pitreconfig SECCOMP
173670c70d97SNicolas Pitre	bool
173770c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
173870c70d97SNicolas Pitre	---help---
173970c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
174070c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
174170c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
174270c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
174370c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
174470c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
174570c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
174670c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
174770c70d97SNicolas Pitre	  defined by each seccomp mode.
174870c70d97SNicolas Pitre
174906e6295bSStefano Stabelliniconfig SWIOTLB
175006e6295bSStefano Stabellini	def_bool y
175106e6295bSStefano Stabellini
175206e6295bSStefano Stabelliniconfig IOMMU_HELPER
175306e6295bSStefano Stabellini	def_bool SWIOTLB
175406e6295bSStefano Stabellini
1755eff8d644SStefano Stabelliniconfig XEN_DOM0
1756eff8d644SStefano Stabellini	def_bool y
1757eff8d644SStefano Stabellini	depends on XEN
1758eff8d644SStefano Stabellini
1759eff8d644SStefano Stabelliniconfig XEN
1760c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
176185323a99SIan Campbell	depends on ARM && AEABI && OF
1762f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
176385323a99SIan Campbell	depends on !GENERIC_ATOMIC64
17647693deccSUwe Kleine-König	depends on MMU
176551aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
176617b7ab80SStefano Stabellini	select ARM_PSCI
176783862ccfSStefano Stabellini	select SWIOTLB_XEN
1768eff8d644SStefano Stabellini	help
1769eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1770eff8d644SStefano Stabellini
17711da177e4SLinus Torvaldsendmenu
17721da177e4SLinus Torvalds
17731da177e4SLinus Torvaldsmenu "Boot options"
17741da177e4SLinus Torvalds
17759eb8f674SGrant Likelyconfig USE_OF
17769eb8f674SGrant Likely	bool "Flattened Device Tree support"
1777b1b3f49cSRussell King	select IRQ_DOMAIN
17789eb8f674SGrant Likely	select OF
17799eb8f674SGrant Likely	select OF_EARLY_FLATTREE
1780bcedb5f9SMarek Szyprowski	select OF_RESERVED_MEM
17819eb8f674SGrant Likely	help
17829eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
17839eb8f674SGrant Likely
1784bd51e2f5SNicolas Pitreconfig ATAGS
1785bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1786bd51e2f5SNicolas Pitre	default y
1787bd51e2f5SNicolas Pitre	help
1788bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1789bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1790bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1791bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1792bd51e2f5SNicolas Pitre	  leave this to y.
1793bd51e2f5SNicolas Pitre
1794bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1795bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1796bd51e2f5SNicolas Pitre	depends on ATAGS
1797bd51e2f5SNicolas Pitre	help
1798bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1799bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1800bd51e2f5SNicolas Pitre
18011da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
18021da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
18031da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
18041da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
18051da177e4SLinus Torvalds	default "0"
18061da177e4SLinus Torvalds	help
18071da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
18081da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
18091da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
18101da177e4SLinus Torvalds	  value in their defconfig file.
18111da177e4SLinus Torvalds
18121da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18131da177e4SLinus Torvalds
18141da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
18151da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
18161da177e4SLinus Torvalds	default "0"
18171da177e4SLinus Torvalds	help
1818f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1819f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1820f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1821f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1822f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1823f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
18241da177e4SLinus Torvalds
18251da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18261da177e4SLinus Torvalds
18271da177e4SLinus Torvaldsconfig ZBOOT_ROM
18281da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
18291da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
183010968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
18311da177e4SLinus Torvalds	help
18321da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
18331da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
18341da177e4SLinus Torvalds
1835e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1836e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
183710968131SRussell King	depends on OF
1838e2a6a3aaSJohn Bonesio	help
1839e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1840e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1841e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1842e2a6a3aaSJohn Bonesio
1843e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1844e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1845e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1846e2a6a3aaSJohn Bonesio
1847e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1848e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1849e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1850e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1851e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1852e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1853e2a6a3aaSJohn Bonesio	  to this option.
1854e2a6a3aaSJohn Bonesio
1855b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1856b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1857b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1858b90b9a38SNicolas Pitre	help
1859b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1860b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1861b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1862b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1863b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1864b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1865b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1866b90b9a38SNicolas Pitre
1867d0f34a11SGenoud Richardchoice
1868d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1869d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1870d0f34a11SGenoud Richard
1871d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1872d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1873d0f34a11SGenoud Richard	help
1874d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1875d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1876d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1877d0f34a11SGenoud Richard
1878d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1879d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1880d0f34a11SGenoud Richard	help
1881d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1882d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1883d0f34a11SGenoud Richard
1884d0f34a11SGenoud Richardendchoice
1885d0f34a11SGenoud Richard
18861da177e4SLinus Torvaldsconfig CMDLINE
18871da177e4SLinus Torvalds	string "Default kernel command string"
18881da177e4SLinus Torvalds	default ""
18891da177e4SLinus Torvalds	help
18901da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
18911da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
18921da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
18931da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
18941da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
18951da177e4SLinus Torvalds
18964394c124SVictor Boiviechoice
18974394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
18984394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
1899bd51e2f5SNicolas Pitre	depends on ATAGS
19004394c124SVictor Boivie
19014394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
19024394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
19034394c124SVictor Boivie	help
19044394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
19054394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
19064394c124SVictor Boivie	  string provided in CMDLINE will be used.
19074394c124SVictor Boivie
19084394c124SVictor Boivieconfig CMDLINE_EXTEND
19094394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
19104394c124SVictor Boivie	help
19114394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
19124394c124SVictor Boivie	  appended to the default kernel command string.
19134394c124SVictor Boivie
191492d2040dSAlexander Hollerconfig CMDLINE_FORCE
191592d2040dSAlexander Holler	bool "Always use the default kernel command string"
191692d2040dSAlexander Holler	help
191792d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
191892d2040dSAlexander Holler	  loader passes other arguments to the kernel.
191992d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
192092d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
19214394c124SVictor Boivieendchoice
192292d2040dSAlexander Holler
19231da177e4SLinus Torvaldsconfig XIP_KERNEL
19241da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
192510968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
19261da177e4SLinus Torvalds	help
19271da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
19281da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
19291da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
19301da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
19311da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
19321da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
19331da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
19341da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
19351da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
19361da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
19371da177e4SLinus Torvalds
19381da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
19391da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
19401da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
19411da177e4SLinus Torvalds
19421da177e4SLinus Torvalds	  If unsure, say N.
19431da177e4SLinus Torvalds
19441da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
19451da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
19461da177e4SLinus Torvalds	depends on XIP_KERNEL
19471da177e4SLinus Torvalds	default "0x00080000"
19481da177e4SLinus Torvalds	help
19491da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
19501da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
19511da177e4SLinus Torvalds	  own flash usage.
19521da177e4SLinus Torvalds
1953c587e4a6SRichard Purdieconfig KEXEC
1954c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
195519ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
1956c587e4a6SRichard Purdie	help
1957c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
1958c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
195901dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
1960c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
1961c587e4a6SRichard Purdie
1962c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
1963c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
1964bf220695SGeert Uytterhoeven	  initially work for you.
1965c587e4a6SRichard Purdie
19664cd9d6f7SRichard Purdieconfig ATAGS_PROC
19674cd9d6f7SRichard Purdie	bool "Export atags in procfs"
1968bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
1969b98d7291SUli Luckas	default y
19704cd9d6f7SRichard Purdie	help
19714cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
19724cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
19734cd9d6f7SRichard Purdie
1974cb5d39b3SMika Westerbergconfig CRASH_DUMP
1975cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
1976cb5d39b3SMika Westerberg	help
1977cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
1978cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
1979cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
1980cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
1981cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
1982cb5d39b3SMika Westerberg	  memory address not used by the main kernel
1983cb5d39b3SMika Westerberg
1984cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
1985cb5d39b3SMika Westerberg
1986e69edc79SEric Miaoconfig AUTO_ZRELADDR
1987e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
1988e69edc79SEric Miao	help
1989e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
1990e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
1991e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
1992e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
1993e69edc79SEric Miao	  from start of memory.
1994e69edc79SEric Miao
19951da177e4SLinus Torvaldsendmenu
19961da177e4SLinus Torvalds
1997ac9d7efcSRussell Kingmenu "CPU Power Management"
19981da177e4SLinus Torvalds
19991da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
20001da177e4SLinus Torvalds
2001ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2002ac9d7efcSRussell King
2003ac9d7efcSRussell Kingendmenu
2004ac9d7efcSRussell King
20051da177e4SLinus Torvaldsmenu "Floating point emulation"
20061da177e4SLinus Torvalds
20071da177e4SLinus Torvaldscomment "At least one emulation must be selected"
20081da177e4SLinus Torvalds
20091da177e4SLinus Torvaldsconfig FPE_NWFPE
20101da177e4SLinus Torvalds	bool "NWFPE math emulation"
2011593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
20121da177e4SLinus Torvalds	---help---
20131da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
20141da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
20151da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
20161da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
20171da177e4SLinus Torvalds
20181da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
20191da177e4SLinus Torvalds	  early in the bootup.
20201da177e4SLinus Torvalds
20211da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
20221da177e4SLinus Torvalds	bool "Support extended precision"
2023bedf142bSLennert Buytenhek	depends on FPE_NWFPE
20241da177e4SLinus Torvalds	help
20251da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
20261da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
20271da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
20281da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
20291da177e4SLinus Torvalds	  floating point emulator without any good reason.
20301da177e4SLinus Torvalds
20311da177e4SLinus Torvalds	  You almost surely want to say N here.
20321da177e4SLinus Torvalds
20331da177e4SLinus Torvaldsconfig FPE_FASTFPE
20341da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
2035d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
20361da177e4SLinus Torvalds	---help---
20371da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
20381da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
20391da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
20401da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
20411da177e4SLinus Torvalds
20421da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
20431da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
20441da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
20451da177e4SLinus Torvalds	  choose NWFPE.
20461da177e4SLinus Torvalds
20471da177e4SLinus Torvaldsconfig VFP
20481da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2049e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
20501da177e4SLinus Torvalds	help
20511da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
20521da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
20531da177e4SLinus Torvalds
20541da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
20551da177e4SLinus Torvalds	  release notes and additional status information.
20561da177e4SLinus Torvalds
20571da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
20581da177e4SLinus Torvalds
205925ebee02SCatalin Marinasconfig VFPv3
206025ebee02SCatalin Marinas	bool
206125ebee02SCatalin Marinas	depends on VFP
206225ebee02SCatalin Marinas	default y if CPU_V7
206325ebee02SCatalin Marinas
2064b5872db4SCatalin Marinasconfig NEON
2065b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2066b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2067b5872db4SCatalin Marinas	help
2068b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2069b5872db4SCatalin Marinas	  Extension.
2070b5872db4SCatalin Marinas
207173c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
207273c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
2073c4a30c3bSRussell King	depends on NEON && AEABI
207473c132c1SArd Biesheuvel	help
207573c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
207673c132c1SArd Biesheuvel
20771da177e4SLinus Torvaldsendmenu
20781da177e4SLinus Torvalds
20791da177e4SLinus Torvaldsmenu "Userspace binary formats"
20801da177e4SLinus Torvalds
20811da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
20821da177e4SLinus Torvalds
20831da177e4SLinus Torvaldsendmenu
20841da177e4SLinus Torvalds
20851da177e4SLinus Torvaldsmenu "Power management options"
20861da177e4SLinus Torvalds
2087eceab4acSRussell Kingsource "kernel/power/Kconfig"
20881da177e4SLinus Torvalds
2089f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
209019a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2091f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2092f4cb5700SJohannes Berg	def_bool y
2093f4cb5700SJohannes Berg
209415e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
209515e0d9e3SArnd Bergmann	def_bool PM_SLEEP
209615e0d9e3SArnd Bergmann
2097603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
2098603fb42aSSebastian Capella	bool
2099603fb42aSSebastian Capella	depends on MMU
2100603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
2101603fb42aSSebastian Capella
21021da177e4SLinus Torvaldsendmenu
21031da177e4SLinus Torvalds
2104d5950b43SSam Ravnborgsource "net/Kconfig"
2105d5950b43SSam Ravnborg
2106ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
21071da177e4SLinus Torvalds
2108916f743dSKumar Galasource "drivers/firmware/Kconfig"
2109916f743dSKumar Gala
21101da177e4SLinus Torvaldssource "fs/Kconfig"
21111da177e4SLinus Torvalds
21121da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
21131da177e4SLinus Torvalds
21141da177e4SLinus Torvaldssource "security/Kconfig"
21151da177e4SLinus Torvalds
21161da177e4SLinus Torvaldssource "crypto/Kconfig"
2117652ccae5SArd Biesheuvelif CRYPTO
2118652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig"
2119652ccae5SArd Biesheuvelendif
21201da177e4SLinus Torvalds
21211da177e4SLinus Torvaldssource "lib/Kconfig"
2122749cf76cSChristoffer Dall
2123749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig"
2124