11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 4b1b3f49cSRussell King select ARCH_BINFMT_ELF_RANDOMIZE_PIE 57463449bSCatalin Marinas select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE 63d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 7171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 8d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 9017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 100cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 11b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 12ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 13171b3f0dSRussell King select CLONE_BACKWARDS 14b1b3f49cSRussell King select CPU_PM if (SUSPEND || CPU_IDLE) 15dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 164477ca45SUwe Kleine-König select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI) 17b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 18171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 19b1b3f49cSRussell King select GENERIC_IRQ_PROBE 20b1b3f49cSRussell King select GENERIC_IRQ_SHOW 21b1b3f49cSRussell King select GENERIC_PCI_IOMAP 2238ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 23b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 24b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 25b1b3f49cSRussell King select GENERIC_STRNLEN_USER 26b1b3f49cSRussell King select HARDIRQS_SW_RESEND 277a017721SAKASHI Takahiro select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT) 2809f05d85SRabin Vincent select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL 295cbad0ebSJason Wessel select HAVE_ARCH_KGDB 3091702175SKees Cook select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT) 310693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 32b1b3f49cSRussell King select HAVE_BPF_JIT 33171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 34b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 3519952a92SKees Cook select HAVE_CC_STACKPROTECTOR 36b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 37b1b3f49cSRussell King select HAVE_DMA_API_DEBUG 38b1b3f49cSRussell King select HAVE_DMA_ATTRS 39b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 40b1b3f49cSRussell King select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 41dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 42b1b3f49cSRussell King select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 43b1b3f49cSRussell King select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 44b1b3f49cSRussell King select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 45b1b3f49cSRussell King select HAVE_GENERIC_DMA_COHERENT 46b1b3f49cSRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 47b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 4887c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 49b1b3f49cSRussell King select HAVE_KERNEL_GZIP 50f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 51b1b3f49cSRussell King select HAVE_KERNEL_LZMA 52b1b3f49cSRussell King select HAVE_KERNEL_LZO 53b1b3f49cSRussell King select HAVE_KERNEL_XZ 54856bc356SJon Medhurst select HAVE_KPROBES if !XIP_KERNEL 559edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 56b1b3f49cSRussell King select HAVE_MEMBLOCK 57171b3f0dSRussell King select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND 58b1b3f49cSRussell King select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 597ada189fSJamie Iles select HAVE_PERF_EVENTS 6049863894SWill Deacon select HAVE_PERF_REGS 6149863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 62e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 63b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 64af1839ebSCatalin Marinas select HAVE_UID16 6531c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 66da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 673d92a71aSAnna-Maria Gleixner select KTIME_SCALAR 68171b3f0dSRussell King select MODULES_USE_ELF_REL 6984f452b1SSantosh Shilimkar select NO_BOOTMEM 70171b3f0dSRussell King select OLD_SIGACTION 71171b3f0dSRussell King select OLD_SIGSUSPEND3 72b1b3f49cSRussell King select PERF_USE_VMALLOC 73b1b3f49cSRussell King select RTC_LIB 74b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 75171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 76171b3f0dSRussell King # according to that. Thanks. 771da177e4SLinus Torvalds help 781da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 79f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 801da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 811da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 821da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 831da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 841da177e4SLinus Torvalds 8574facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 8674facffeSRussell King bool 8774facffeSRussell King 884ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH 894ce63fcdSMarek Szyprowski bool 904ce63fcdSMarek Szyprowski 914ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 924ce63fcdSMarek Szyprowski bool 93b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 94b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 954ce63fcdSMarek Szyprowski 9660460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 9760460abfSSeung-Woo Kim 9860460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 9960460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 10060460abfSSeung-Woo Kim range 4 9 10160460abfSSeung-Woo Kim default 8 10260460abfSSeung-Woo Kim help 10360460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 10460460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 10560460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 10660460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 10760460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 10860460abfSSeung-Woo Kim virtual space with just a few allocations. 10960460abfSSeung-Woo Kim 11060460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 11160460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 11260460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 11360460abfSSeung-Woo Kim by the PAGE_SIZE. 11460460abfSSeung-Woo Kim 11560460abfSSeung-Woo Kimendif 11660460abfSSeung-Woo Kim 1170b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 1180b05da72SHans Ulli Kroll bool 1190b05da72SHans Ulli Kroll 12075e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 12175e7153aSRalf Baechle bool 12275e7153aSRalf Baechle 123bc581770SLinus Walleijconfig HAVE_TCM 124bc581770SLinus Walleij bool 125bc581770SLinus Walleij select GENERIC_ALLOCATOR 126bc581770SLinus Walleij 127e119bfffSRussell Kingconfig HAVE_PROC_CPU 128e119bfffSRussell King bool 129e119bfffSRussell King 130ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1315ea81769SAl Viro bool 1325ea81769SAl Viro 1331da177e4SLinus Torvaldsconfig EISA 1341da177e4SLinus Torvalds bool 1351da177e4SLinus Torvalds ---help--- 1361da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 1371da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 1381da177e4SLinus Torvalds 1391da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 1401da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 1411da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 1421da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1431da177e4SLinus Torvalds 1441da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1451da177e4SLinus Torvalds 1461da177e4SLinus Torvalds Otherwise, say N. 1471da177e4SLinus Torvalds 1481da177e4SLinus Torvaldsconfig SBUS 1491da177e4SLinus Torvalds bool 1501da177e4SLinus Torvalds 151f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 152f16fb1ecSRussell King bool 153f16fb1ecSRussell King default y 154f16fb1ecSRussell King 155f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 156f76e9154SNicolas Pitre bool 157f76e9154SNicolas Pitre depends on !SMP 158f76e9154SNicolas Pitre default y 159f76e9154SNicolas Pitre 160f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 161f16fb1ecSRussell King bool 162f16fb1ecSRussell King default y 163f16fb1ecSRussell King 1647ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1657ad1bcb2SRussell King bool 1667ad1bcb2SRussell King default y 1677ad1bcb2SRussell King 1681da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1691da177e4SLinus Torvalds bool 170*8a87411bSWill Deacon default y 1711da177e4SLinus Torvalds 172f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 173f0d1b0b3SDavid Howells bool 174f0d1b0b3SDavid Howells 175f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 176f0d1b0b3SDavid Howells bool 177f0d1b0b3SDavid Howells 17889c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ 17989c52ed4SBen Dooks bool 18089c52ed4SBen Dooks help 18189c52ed4SBen Dooks Internal node to signify that the ARCH has CPUFREQ support 18289c52ed4SBen Dooks and that the relevant menu configurations are displayed for 18389c52ed4SBen Dooks it. 18489c52ed4SBen Dooks 1854a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 1864a1b5733SEduardo Valentin bool 1874a1b5733SEduardo Valentin 188b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 189b89c3b16SAkinobu Mita bool 190b89c3b16SAkinobu Mita default y 191b89c3b16SAkinobu Mita 1921da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1931da177e4SLinus Torvalds bool 1941da177e4SLinus Torvalds default y 1951da177e4SLinus Torvalds 196a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 197a08b6b79Sviro@ZenIV.linux.org.uk bool 198a08b6b79Sviro@ZenIV.linux.org.uk 1995ac6da66SChristoph Lameterconfig ZONE_DMA 2005ac6da66SChristoph Lameter bool 2015ac6da66SChristoph Lameter 202ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 203ccd7ab7fSFUJITA Tomonori def_bool y 204ccd7ab7fSFUJITA Tomonori 205c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 206c7edc9e3SDavid A. Long def_bool y 207c7edc9e3SDavid A. Long 20858af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 20958af4a24SRob Herring bool 21058af4a24SRob Herring 2111da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2121da177e4SLinus Torvalds bool 2131da177e4SLinus Torvalds 2141da177e4SLinus Torvaldsconfig FIQ 2151da177e4SLinus Torvalds bool 2161da177e4SLinus Torvalds 21713a5045dSRob Herringconfig NEED_RET_TO_USER 21813a5045dSRob Herring bool 21913a5045dSRob Herring 220034d2f5aSAl Viroconfig ARCH_MTD_XIP 221034d2f5aSAl Viro bool 222034d2f5aSAl Viro 223c760fc19SHyok S. Choiconfig VECTORS_BASE 224c760fc19SHyok S. Choi hex 2256afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 226c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 227c760fc19SHyok S. Choi default 0x00000000 228c760fc19SHyok S. Choi help 22919accfd3SRussell King The base address of exception vectors. This must be two pages 23019accfd3SRussell King in size. 231c760fc19SHyok S. Choi 232dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 233c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 234c1becedcSRussell King default y 235b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 236dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 237dc21af99SRussell King help 238111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 239111e9a5cSRussell King boot and module load time according to the position of the 240111e9a5cSRussell King kernel in system memory. 241dc21af99SRussell King 242111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 243daece596SNicolas Pitre of physical memory is at a 16MB boundary. 244dc21af99SRussell King 245c1becedcSRussell King Only disable this option if you know that you do not require 246c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 247c1becedcSRussell King you need to shrink the kernel to the minimal size. 248c1becedcSRussell King 24901464226SRob Herringconfig NEED_MACH_GPIO_H 25001464226SRob Herring bool 25101464226SRob Herring help 25201464226SRob Herring Select this when mach/gpio.h is required to provide special 25301464226SRob Herring definitions for this platform. The need for mach/gpio.h should 25401464226SRob Herring be avoided when possible. 25501464226SRob Herring 256c334bc15SRob Herringconfig NEED_MACH_IO_H 257c334bc15SRob Herring bool 258c334bc15SRob Herring help 259c334bc15SRob Herring Select this when mach/io.h is required to provide special 260c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 261c334bc15SRob Herring be avoided when possible. 262c334bc15SRob Herring 2630cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2641b9f95f8SNicolas Pitre bool 265111e9a5cSRussell King help 2660cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2670cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2680cdc8b92SNicolas Pitre be avoided when possible. 2691b9f95f8SNicolas Pitre 2701b9f95f8SNicolas Pitreconfig PHYS_OFFSET 271974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 2720cdc8b92SNicolas Pitre depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H 273974c0724SNicolas Pitre default DRAM_BASE if !MMU 2741b9f95f8SNicolas Pitre help 2751b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2761b9f95f8SNicolas Pitre location of main memory in your system. 277cada3c08SRussell King 27887e040b6SSimon Glassconfig GENERIC_BUG 27987e040b6SSimon Glass def_bool y 28087e040b6SSimon Glass depends on BUG 28187e040b6SSimon Glass 2821da177e4SLinus Torvaldssource "init/Kconfig" 2831da177e4SLinus Torvalds 284dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 285dc52ddc0SMatt Helsley 2861da177e4SLinus Torvaldsmenu "System Type" 2871da177e4SLinus Torvalds 2883c427975SHyok S. Choiconfig MMU 2893c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2903c427975SHyok S. Choi default y 2913c427975SHyok S. Choi help 2923c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2933c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2943c427975SHyok S. Choi 295ccf50e23SRussell King# 296ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 297ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 298ccf50e23SRussell King# 2991da177e4SLinus Torvaldschoice 3001da177e4SLinus Torvalds prompt "ARM system type" 3011420b22bSArnd Bergmann default ARCH_VERSATILE if !MMU 3021420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3031da177e4SLinus Torvalds 304387798b3SRob Herringconfig ARCH_MULTIPLATFORM 305387798b3SRob Herring bool "Allow multiple platforms to be selected" 306b1b3f49cSRussell King depends on MMU 307ddb902ccSRob Herring select ARCH_WANT_OPTIONAL_GPIOLIB 30842dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 309387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 310387798b3SRob Herring select AUTO_ZRELADDR 31166314223SDinh Nguyen select COMMON_CLK 312ddb902ccSRob Herring select GENERIC_CLOCKEVENTS 313387798b3SRob Herring select MULTI_IRQ_HANDLER 31466314223SDinh Nguyen select SPARSE_IRQ 31566314223SDinh Nguyen select USE_OF 31666314223SDinh Nguyen 3174af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR 3184af6fee1SDeepak Saxena bool "ARM Ltd. Integrator family" 31989c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 320b1b3f49cSRussell King select ARM_AMBA 321fe989145Spanchaxari select ARM_PATCH_PHYS_VIRT 322fe989145Spanchaxari select AUTO_ZRELADDR 323a613163dSLinus Walleij select COMMON_CLK 324f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 325b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 3269904f793SLinus Walleij select HAVE_TCM 327c5a0adb5SRussell King select ICST 328b1b3f49cSRussell King select MULTI_IRQ_HANDLER 329b1b3f49cSRussell King select NEED_MACH_MEMORY_H 330f4b8b319SRussell King select PLAT_VERSATILE 331695436e3SLinus Walleij select SPARSE_IRQ 332d7057e1dSLinus Walleij select USE_OF 3332389d501SLinus Walleij select VERSATILE_FPGA_IRQ 3344af6fee1SDeepak Saxena help 3354af6fee1SDeepak Saxena Support for ARM's Integrator platform. 3364af6fee1SDeepak Saxena 3374af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 3384af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 339b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3404af6fee1SDeepak Saxena select ARM_AMBA 341b1b3f49cSRussell King select ARM_TIMER_SP804 342f9a6aa43SLinus Walleij select COMMON_CLK 343f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 344ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 345b1b3f49cSRussell King select GPIO_PL061 if GPIOLIB 346b1b3f49cSRussell King select ICST 347b1b3f49cSRussell King select NEED_MACH_MEMORY_H 348f4b8b319SRussell King select PLAT_VERSATILE 3493cb5ee49SRussell King select PLAT_VERSATILE_CLCD 3504af6fee1SDeepak Saxena help 3514af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 3524af6fee1SDeepak Saxena 3534af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 3544af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 355b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3564af6fee1SDeepak Saxena select ARM_AMBA 357b1b3f49cSRussell King select ARM_TIMER_SP804 3584af6fee1SDeepak Saxena select ARM_VIC 3596d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 360b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 361aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 362c5a0adb5SRussell King select ICST 363f4b8b319SRussell King select PLAT_VERSATILE 3643414ba8cSRussell King select PLAT_VERSATILE_CLCD 365b1b3f49cSRussell King select PLAT_VERSATILE_CLOCK 3662389d501SLinus Walleij select VERSATILE_FPGA_IRQ 3674af6fee1SDeepak Saxena help 3684af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 3694af6fee1SDeepak Saxena 3708fc5ffa0SAndrew Victorconfig ARCH_AT91 3718fc5ffa0SAndrew Victor bool "Atmel AT91" 372f373e8c0SRyan Mallon select ARCH_REQUIRE_GPIOLIB 373bd602995SJean-Christophe PLAGNIOL-VILLARD select CLKDEV_LOOKUP 374e261501dSNicolas Ferre select IRQ_DOMAIN 37501464226SRob Herring select NEED_MACH_GPIO_H 3761ac02d79SRob Herring select NEED_MACH_IO_H if PCCARD 3776732ae5cSJean-Christophe PLAGNIOL-VILLARD select PINCTRL 3786732ae5cSJean-Christophe PLAGNIOL-VILLARD select PINCTRL_AT91 if USE_OF 3794af6fee1SDeepak Saxena help 380929e994fSNicolas Ferre This enables support for systems based on Atmel 381929e994fSNicolas Ferre AT91RM9200 and AT91SAM9* processors. 3824af6fee1SDeepak Saxena 38393e22567SRussell Kingconfig ARCH_CLPS711X 38493e22567SRussell King bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 385a3b8d4a5SAlexander Shiyan select ARCH_REQUIRE_GPIOLIB 386ea7d1bc9SAlexander Shiyan select AUTO_ZRELADDR 387c99f72adSAlexander Shiyan select CLKSRC_MMIO 38893e22567SRussell King select COMMON_CLK 38993e22567SRussell King select CPU_ARM720T 3904a8355c4SAlexander Shiyan select GENERIC_CLOCKEVENTS 3916597619fSAlexander Shiyan select MFD_SYSCON 39293e22567SRussell King help 39393e22567SRussell King Support for Cirrus Logic 711x/721x/731x based boards. 39493e22567SRussell King 395788c9700SRussell Kingconfig ARCH_GEMINI 396788c9700SRussell King bool "Cortina Systems Gemini" 397788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 398f3372c01SLinus Walleij select CLKSRC_MMIO 399b1b3f49cSRussell King select CPU_FA526 400f3372c01SLinus Walleij select GENERIC_CLOCKEVENTS 401788c9700SRussell King help 402788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 403788c9700SRussell King 4041da177e4SLinus Torvaldsconfig ARCH_EBSA110 4051da177e4SLinus Torvalds bool "EBSA-110" 406b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 407c750815eSRussell King select CPU_SA110 408f7e68bbfSRussell King select ISA 409c334bc15SRob Herring select NEED_MACH_IO_H 4100cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 411ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 4121da177e4SLinus Torvalds help 4131da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 414f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 4151da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 4161da177e4SLinus Torvalds parallel port. 4171da177e4SLinus Torvalds 4186d85e2b0SUwe Kleine-Königconfig ARCH_EFM32 4196d85e2b0SUwe Kleine-König bool "Energy Micro efm32" 4206d85e2b0SUwe Kleine-König depends on !MMU 4216d85e2b0SUwe Kleine-König select ARCH_REQUIRE_GPIOLIB 4221df13d9dSArnd Bergmann select AUTO_ZRELADDR 4236d85e2b0SUwe Kleine-König select ARM_NVIC 4246d85e2b0SUwe Kleine-König select CLKSRC_OF 4256d85e2b0SUwe Kleine-König select COMMON_CLK 4266d85e2b0SUwe Kleine-König select CPU_V7M 4276d85e2b0SUwe Kleine-König select GENERIC_CLOCKEVENTS 4286d85e2b0SUwe Kleine-König select NO_DMA 429ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 4306d85e2b0SUwe Kleine-König select SPARSE_IRQ 4316d85e2b0SUwe Kleine-König select USE_OF 4326d85e2b0SUwe Kleine-König help 4336d85e2b0SUwe Kleine-König Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko 4346d85e2b0SUwe Kleine-König processors. 4356d85e2b0SUwe Kleine-König 436e7736d47SLennert Buytenhekconfig ARCH_EP93XX 437e7736d47SLennert Buytenhek bool "EP93xx-based" 438b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 439b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 440b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 441e7736d47SLennert Buytenhek select ARM_AMBA 442e7736d47SLennert Buytenhek select ARM_VIC 4436d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 444b1b3f49cSRussell King select CPU_ARM920T 4455725aeaeSArnd Bergmann select NEED_MACH_MEMORY_H 446e7736d47SLennert Buytenhek help 447e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 448e7736d47SLennert Buytenhek 4491da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4501da177e4SLinus Torvalds bool "FootBridge" 451c750815eSRussell King select CPU_SA110 4521da177e4SLinus Torvalds select FOOTBRIDGE 4534e8d7637SRussell King select GENERIC_CLOCKEVENTS 454d0ee9f40SArnd Bergmann select HAVE_IDE 4558ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 4560cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 457f999b8bdSMartin Michlmayr help 458f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 459f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4601da177e4SLinus Torvalds 4614af6fee1SDeepak Saxenaconfig ARCH_NETX 4624af6fee1SDeepak Saxena bool "Hilscher NetX based" 463b1b3f49cSRussell King select ARM_VIC 464234b6cedSRussell King select CLKSRC_MMIO 465c750815eSRussell King select CPU_ARM926T 4662fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 467f999b8bdSMartin Michlmayr help 4684af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4694af6fee1SDeepak Saxena 4703b938be6SRussell Kingconfig ARCH_IOP13XX 4713b938be6SRussell King bool "IOP13xx-based" 4723b938be6SRussell King depends on MMU 473b1b3f49cSRussell King select CPU_XSC3 4740cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 47513a5045dSRob Herring select NEED_RET_TO_USER 476b1b3f49cSRussell King select PCI 477b1b3f49cSRussell King select PLAT_IOP 478b1b3f49cSRussell King select VMSPLIT_1G 4793b938be6SRussell King help 4803b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4813b938be6SRussell King 4823f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4833f7e5815SLennert Buytenhek bool "IOP32x-based" 484a4f7e763SRussell King depends on MMU 485b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 486c750815eSRussell King select CPU_XSCALE 487e9004f50SLinus Walleij select GPIO_IOP 48813a5045dSRob Herring select NEED_RET_TO_USER 489f7e68bbfSRussell King select PCI 490b1b3f49cSRussell King select PLAT_IOP 491f999b8bdSMartin Michlmayr help 4923f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4933f7e5815SLennert Buytenhek processors. 4943f7e5815SLennert Buytenhek 4953f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4963f7e5815SLennert Buytenhek bool "IOP33x-based" 4973f7e5815SLennert Buytenhek depends on MMU 498b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 499c750815eSRussell King select CPU_XSCALE 500e9004f50SLinus Walleij select GPIO_IOP 50113a5045dSRob Herring select NEED_RET_TO_USER 5023f7e5815SLennert Buytenhek select PCI 503b1b3f49cSRussell King select PLAT_IOP 5043f7e5815SLennert Buytenhek help 5053f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 5061da177e4SLinus Torvalds 5073b938be6SRussell Kingconfig ARCH_IXP4XX 5083b938be6SRussell King bool "IXP4xx-based" 509a4f7e763SRussell King depends on MMU 51058af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 511d10d2d48SBen Dooks select ARCH_SUPPORTS_BIG_ENDIAN 512b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 513234b6cedSRussell King select CLKSRC_MMIO 514c750815eSRussell King select CPU_XSCALE 515b1b3f49cSRussell King select DMABOUNCE if PCI 5163b938be6SRussell King select GENERIC_CLOCKEVENTS 5170b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 518c334bc15SRob Herring select NEED_MACH_IO_H 5199296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 520171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 521c4713074SLennert Buytenhek help 5223b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 523c4713074SLennert Buytenhek 524edabd38eSSaeed Bisharaconfig ARCH_DOVE 525edabd38eSSaeed Bishara bool "Marvell Dove" 526edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 527756b2531SSebastian Hesselbarth select CPU_PJ4 528edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 5290f81bd43SRussell King select MIGHT_HAVE_PCI 530171b3f0dSRussell King select MVEBU_MBUS 5319139acd1SSebastian Hesselbarth select PINCTRL 5329139acd1SSebastian Hesselbarth select PINCTRL_DOVE 533abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 534edabd38eSSaeed Bishara help 535edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 536edabd38eSSaeed Bishara 537651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD 538651c74c7SSaeed Bishara bool "Marvell Kirkwood" 5390e2ee0c0SAndrew Lunn select ARCH_HAS_CPUFREQ 540a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 541b1b3f49cSRussell King select CPU_FEROCEON 542651c74c7SSaeed Bishara select GENERIC_CLOCKEVENTS 543171b3f0dSRussell King select MVEBU_MBUS 544b1b3f49cSRussell King select PCI 5451dc831bfSJason Gunthorpe select PCI_QUIRKS 546f9e75922SAndrew Lunn select PINCTRL 547f9e75922SAndrew Lunn select PINCTRL_KIRKWOOD 548abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 549651c74c7SSaeed Bishara help 550651c74c7SSaeed Bishara Support for the following Marvell Kirkwood series SoCs: 551651c74c7SSaeed Bishara 88F6180, 88F6192 and 88F6281. 552651c74c7SSaeed Bishara 553788c9700SRussell Kingconfig ARCH_MV78XX0 554788c9700SRussell King bool "Marvell MV78xx0" 555a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 556b1b3f49cSRussell King select CPU_FEROCEON 557788c9700SRussell King select GENERIC_CLOCKEVENTS 558171b3f0dSRussell King select MVEBU_MBUS 559b1b3f49cSRussell King select PCI 560abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 561788c9700SRussell King help 562788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 563788c9700SRussell King MV781x0, MV782x0. 564788c9700SRussell King 565788c9700SRussell Kingconfig ARCH_ORION5X 566788c9700SRussell King bool "Marvell Orion" 567788c9700SRussell King depends on MMU 568a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 569b1b3f49cSRussell King select CPU_FEROCEON 570788c9700SRussell King select GENERIC_CLOCKEVENTS 571171b3f0dSRussell King select MVEBU_MBUS 572b1b3f49cSRussell King select PCI 573abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 574788c9700SRussell King help 575788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 576788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 577788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 578788c9700SRussell King 579788c9700SRussell Kingconfig ARCH_MMP 5802f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 581788c9700SRussell King depends on MMU 582788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 5836d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 584b1b3f49cSRussell King select GENERIC_ALLOCATOR 585788c9700SRussell King select GENERIC_CLOCKEVENTS 586157d2644SHaojian Zhuang select GPIO_PXA 587c24b3114SHaojian Zhuang select IRQ_DOMAIN 5880f374561SHaojian Zhuang select MULTI_IRQ_HANDLER 5897c8f86a4SAxel Lin select PINCTRL 590788c9700SRussell King select PLAT_PXA 5910bd86961SHaojian Zhuang select SPARSE_IRQ 592788c9700SRussell King help 5932f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 594788c9700SRussell King 595c53c9cf6SAndrew Victorconfig ARCH_KS8695 596c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 59772880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 598c7e783d6SLinus Walleij select CLKSRC_MMIO 599b1b3f49cSRussell King select CPU_ARM922T 600c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 601b1b3f49cSRussell King select NEED_MACH_MEMORY_H 602c53c9cf6SAndrew Victor help 603c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 604c53c9cf6SAndrew Victor System-on-Chip devices. 605c53c9cf6SAndrew Victor 606788c9700SRussell Kingconfig ARCH_W90X900 607788c9700SRussell King bool "Nuvoton W90X900 CPU" 608c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 6096d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 6106fa5d5f7SRussell King select CLKSRC_MMIO 611b1b3f49cSRussell King select CPU_ARM926T 61258b5369eSwanzongshun select GENERIC_CLOCKEVENTS 613777f9bebSLennert Buytenhek help 614a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 615a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 616a8bc4eadSwanzongshun the ARM series product line, you can login the following 617a8bc4eadSwanzongshun link address to know more. 618a8bc4eadSwanzongshun 619a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 620a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 621585cf175STzachi Perelstein 62293e22567SRussell Kingconfig ARCH_LPC32XX 62393e22567SRussell King bool "NXP LPC32XX" 62493e22567SRussell King select ARCH_REQUIRE_GPIOLIB 62593e22567SRussell King select ARM_AMBA 6264073723aSRussell King select CLKDEV_LOOKUP 627234b6cedSRussell King select CLKSRC_MMIO 62893e22567SRussell King select CPU_ARM926T 62993e22567SRussell King select GENERIC_CLOCKEVENTS 63093e22567SRussell King select HAVE_IDE 63193e22567SRussell King select USE_OF 63293e22567SRussell King help 63393e22567SRussell King Support for the NXP LPC32XX family of processors 63493e22567SRussell King 6351da177e4SLinus Torvaldsconfig ARCH_PXA 6362c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 637a4f7e763SRussell King depends on MMU 63889c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 639b1b3f49cSRussell King select ARCH_MTD_XIP 640b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 641b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 642b1b3f49cSRussell King select AUTO_ZRELADDR 6436d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 644234b6cedSRussell King select CLKSRC_MMIO 645981d0f39SEric Miao select GENERIC_CLOCKEVENTS 646157d2644SHaojian Zhuang select GPIO_PXA 647b1b3f49cSRussell King select HAVE_IDE 648b1b3f49cSRussell King select MULTI_IRQ_HANDLER 649bd5ce433SEric Miao select PLAT_PXA 6506ac6b817SHaojian Zhuang select SPARSE_IRQ 651f999b8bdSMartin Michlmayr help 6522c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 6531da177e4SLinus Torvalds 6548fc1b0f8SKumar Galaconfig ARCH_MSM 6558fc1b0f8SKumar Gala bool "Qualcomm MSM (non-multiplatform)" 656923a081cSPavel Machek select ARCH_REQUIRE_GPIOLIB 6578cc7f533SStephen Boyd select COMMON_CLK 658b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 65949cbe786SEric Miao help 6604b53eb4fSDaniel Walker Support for Qualcomm MSM/QSD based systems. This runs on the 6614b53eb4fSDaniel Walker apps processor of the MSM/QSD and depends on a shared memory 6624b53eb4fSDaniel Walker interface to the modem processor which runs the baseband 6634b53eb4fSDaniel Walker stack and controls some vital subsystems 6644b53eb4fSDaniel Walker (clock and power control, etc). 66549cbe786SEric Miao 666bf98c1eaSLaurent Pinchartconfig ARCH_SHMOBILE_LEGACY 6670d9fd616SLaurent Pinchart bool "Renesas ARM SoCs (non-multiplatform)" 668bf98c1eaSLaurent Pinchart select ARCH_SHMOBILE 66969469995SMagnus Damm select ARM_PATCH_PHYS_VIRT 6705e93c6b4SPaul Mundt select CLKDEV_LOOKUP 671b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 6724c3ffffdSStephen Boyd select HAVE_ARM_SCU if SMP 673a894fcc2SStephen Boyd select HAVE_ARM_TWD if SMP 674aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 6753b55658aSDave Martin select HAVE_SMP 676ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 67760f1435cSMagnus Damm select MULTI_IRQ_HANDLER 678ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 6792cd3c927SLaurent Pinchart select PINCTRL 680b1b3f49cSRussell King select PM_GENERIC_DOMAINS if PM 681b1b3f49cSRussell King select SPARSE_IRQ 682c793c1b0SMagnus Damm help 6830d9fd616SLaurent Pinchart Support for Renesas ARM SoC platforms using a non-multiplatform 6840d9fd616SLaurent Pinchart kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car 6850d9fd616SLaurent Pinchart and RZ families. 686c793c1b0SMagnus Damm 6871da177e4SLinus Torvaldsconfig ARCH_RPC 6881da177e4SLinus Torvalds bool "RiscPC" 6891da177e4SLinus Torvalds select ARCH_ACORN 690a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 69107f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 6925cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 693fa04e209SArnd Bergmann select CPU_SA110 694b1b3f49cSRussell King select FIQ 695d0ee9f40SArnd Bergmann select HAVE_IDE 696b1b3f49cSRussell King select HAVE_PATA_PLATFORM 697b1b3f49cSRussell King select ISA_DMA_API 698c334bc15SRob Herring select NEED_MACH_IO_H 6990cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 700ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 701b4811bacSArnd Bergmann select VIRT_TO_BUS 7021da177e4SLinus Torvalds help 7031da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 7041da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 7051da177e4SLinus Torvalds 7061da177e4SLinus Torvaldsconfig ARCH_SA1100 7071da177e4SLinus Torvalds bool "SA1100-based" 70889c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 709b1b3f49cSRussell King select ARCH_MTD_XIP 7107444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 711b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 712b1b3f49cSRussell King select CLKDEV_LOOKUP 713b1b3f49cSRussell King select CLKSRC_MMIO 714b1b3f49cSRussell King select CPU_FREQ 715b1b3f49cSRussell King select CPU_SA1100 716b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 717d0ee9f40SArnd Bergmann select HAVE_IDE 718b1b3f49cSRussell King select ISA 7190cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 720375dec92SRussell King select SPARSE_IRQ 721f999b8bdSMartin Michlmayr help 722f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 7231da177e4SLinus Torvalds 724b130d5c2SKukjin Kimconfig ARCH_S3C24XX 725b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 7269d56c02aSBen Dooks select ARCH_HAS_CPUFREQ 72753650430SKukjin Kim select ARCH_REQUIRE_GPIOLIB 728335cce74SArnd Bergmann select ATAGS 729b1b3f49cSRussell King select CLKDEV_LOOKUP 7304280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 7317f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 732880cf071STomasz Figa select GPIO_SAMSUNG 73320676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 734b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 735b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 73617453dd2SHeiko Stuebner select MULTI_IRQ_HANDLER 737c334bc15SRob Herring select NEED_MACH_IO_H 738cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 7391da177e4SLinus Torvalds help 740b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 741b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 742b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 743b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 74463b1f51bSBen Dooks 745a08ab637SBen Dooksconfig ARCH_S3C64XX 746a08ab637SBen Dooks bool "Samsung S3C64XX" 74789c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 74889f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 7491db0287aSTomasz Figa select ARM_AMBA 750b1b3f49cSRussell King select ARM_VIC 751335cce74SArnd Bergmann select ATAGS 752b1b3f49cSRussell King select CLKDEV_LOOKUP 7534280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 754b69f460dSTomasz Figa select COMMON_CLK 75570bacadbSTomasz Figa select CPU_V6K 75604a49b71SRomain Naour select GENERIC_CLOCKEVENTS 757880cf071STomasz Figa select GPIO_SAMSUNG 75820676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 759c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 760b1b3f49cSRussell King select HAVE_TCM 761ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 762b1b3f49cSRussell King select PLAT_SAMSUNG 7634ab75a3fSArnd Bergmann select PM_GENERIC_DOMAINS if PM 764b1b3f49cSRussell King select S3C_DEV_NAND 765b1b3f49cSRussell King select S3C_GPIO_TRACK 766cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 7676e2d9e93STomasz Figa select SAMSUNG_WAKEMASK 76888f59738STomasz Figa select SAMSUNG_WDT_RESET 769a08ab637SBen Dooks help 770a08ab637SBen Dooks Samsung S3C64XX series based systems 771a08ab637SBen Dooks 77249b7a491SKukjin Kimconfig ARCH_S5P64X0 77349b7a491SKukjin Kim bool "Samsung S5P6440 S5P6450" 774335cce74SArnd Bergmann select ATAGS 775d8b22d25SThomas Abraham select CLKDEV_LOOKUP 7764280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 777b1b3f49cSRussell King select CPU_V6 7789e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 779880cf071STomasz Figa select GPIO_SAMSUNG 78020676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 781b1b3f49cSRussell King select HAVE_S3C2410_WATCHDOG if WATCHDOG 782754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 78301464226SRob Herring select NEED_MACH_GPIO_H 784cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 785171b3f0dSRussell King select SAMSUNG_WDT_RESET 786c4ffccddSKukjin Kim help 78749b7a491SKukjin Kim Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440, 78849b7a491SKukjin Kim SMDK6450. 789c4ffccddSKukjin Kim 790acc84707SMarek Szyprowskiconfig ARCH_S5PC100 791acc84707SMarek Szyprowski bool "Samsung S5PC100" 79253650430SKukjin Kim select ARCH_REQUIRE_GPIOLIB 793335cce74SArnd Bergmann select ATAGS 79429e8eb0fSThomas Abraham select CLKDEV_LOOKUP 7954280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 7965a7652f2SByungho Min select CPU_V7 7976a5a2e3bSRomain Naour select GENERIC_CLOCKEVENTS 798880cf071STomasz Figa select GPIO_SAMSUNG 79920676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 800c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 801b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 80201464226SRob Herring select NEED_MACH_GPIO_H 803cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 804171b3f0dSRussell King select SAMSUNG_WDT_RESET 8055a7652f2SByungho Min help 806acc84707SMarek Szyprowski Samsung S5PC100 series based systems 8075a7652f2SByungho Min 808170f4e42SKukjin Kimconfig ARCH_S5PV210 809170f4e42SKukjin Kim bool "Samsung S5PV210/S5PC110" 810b1b3f49cSRussell King select ARCH_HAS_CPUFREQ 8110f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 812b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 813335cce74SArnd Bergmann select ATAGS 814b2a9dd46SThomas Abraham select CLKDEV_LOOKUP 8154280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 816b1b3f49cSRussell King select CPU_V7 8179e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 818880cf071STomasz Figa select GPIO_SAMSUNG 81920676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 820c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 821b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 82201464226SRob Herring select NEED_MACH_GPIO_H 8230cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 824cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 825170f4e42SKukjin Kim help 826170f4e42SKukjin Kim Samsung S5PV210/S5PC110 series based systems 827170f4e42SKukjin Kim 82883014579SKukjin Kimconfig ARCH_EXYNOS 82993e22567SRussell King bool "Samsung EXYNOS" 830b1b3f49cSRussell King select ARCH_HAS_CPUFREQ 8310f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 832e245f969STomasz Figa select ARCH_REQUIRE_GPIOLIB 833b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 834e245f969STomasz Figa select ARM_GIC 835340fcb5cSOlof Johansson select COMMON_CLK 836b1b3f49cSRussell King select CPU_V7 837b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 83820676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 839c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 840b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 8410cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 8426e726ea4STomasz Figa select SPARSE_IRQ 843f8b1ac01STomasz Figa select USE_OF 844cc0e72b8SChanghwan Youn help 84583014579SKukjin Kim Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5) 846cc0e72b8SChanghwan Youn 8477c6337e2SKevin Hilmanconfig ARCH_DAVINCI 8487c6337e2SKevin Hilman bool "TI DaVinci" 849b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 850dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 8516d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 85220e9969bSDavid Brownell select GENERIC_ALLOCATOR 853b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 854dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 855b1b3f49cSRussell King select HAVE_IDE 8563ad7a42dSMatt Porter select TI_PRIV_EDMA 857689e331fSSekhar Nori select USE_OF 858b1b3f49cSRussell King select ZONE_DMA 8597c6337e2SKevin Hilman help 8607c6337e2SKevin Hilman Support for TI's DaVinci platform. 8617c6337e2SKevin Hilman 862a0694861STony Lindgrenconfig ARCH_OMAP1 863a0694861STony Lindgren bool "TI OMAP1" 86400a36698SArnd Bergmann depends on MMU 86589c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 866b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 867a0694861STony Lindgren select ARCH_OMAP 86821f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 869e9a91de7STony Prisk select CLKDEV_LOOKUP 870cee37e50Sviresh kumar select CLKSRC_MMIO 871b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 872a0694861STony Lindgren select GENERIC_IRQ_CHIP 873a0694861STony Lindgren select HAVE_IDE 874a0694861STony Lindgren select IRQ_DOMAIN 875a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 876a0694861STony Lindgren select NEED_MACH_MEMORY_H 87721f47fbcSAlexey Charkov help 878a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 87902c981c0SBinghua Duan 8801da177e4SLinus Torvaldsendchoice 8811da177e4SLinus Torvalds 882387798b3SRob Herringmenu "Multiple platform selection" 883387798b3SRob Herring depends on ARCH_MULTIPLATFORM 884387798b3SRob Herring 885387798b3SRob Herringcomment "CPU Core family selection" 886387798b3SRob Herring 887f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 888f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 889f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 890f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 891f8afae40SArnd Bergmann select CPU_FA526 892f8afae40SArnd Bergmann 893387798b3SRob Herringconfig ARCH_MULTI_V4T 894387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 895387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 896b1b3f49cSRussell King select ARCH_MULTI_V4_V5 89724e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 89824e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 89924e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 900387798b3SRob Herring 901387798b3SRob Herringconfig ARCH_MULTI_V5 902387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 903387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 904b1b3f49cSRussell King select ARCH_MULTI_V4_V5 90512567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 90624e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 90724e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 908387798b3SRob Herring 909387798b3SRob Herringconfig ARCH_MULTI_V4_V5 910387798b3SRob Herring bool 911387798b3SRob Herring 912387798b3SRob Herringconfig ARCH_MULTI_V6 9138dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 914387798b3SRob Herring select ARCH_MULTI_V6_V7 91542f4754aSRob Herring select CPU_V6K 916387798b3SRob Herring 917387798b3SRob Herringconfig ARCH_MULTI_V7 9188dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 919387798b3SRob Herring default y 920387798b3SRob Herring select ARCH_MULTI_V6_V7 921b1b3f49cSRussell King select CPU_V7 92290bc8ac7SRob Herring select HAVE_SMP 923387798b3SRob Herring 924387798b3SRob Herringconfig ARCH_MULTI_V6_V7 925387798b3SRob Herring bool 9269352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 927387798b3SRob Herring 928387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 929387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 930387798b3SRob Herring select ARCH_MULTI_V5 931387798b3SRob Herring 932387798b3SRob Herringendmenu 933387798b3SRob Herring 93405e2a3deSRob Herringconfig ARCH_VIRT 93505e2a3deSRob Herring bool "Dummy Virtual Machine" if ARCH_MULTI_V7 9364b8b5f25SRob Herring select ARM_AMBA 93705e2a3deSRob Herring select ARM_GIC 93805e2a3deSRob Herring select ARM_PSCI 9394b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 94005e2a3deSRob Herring 941ccf50e23SRussell King# 942ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 943ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 944ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 945ccf50e23SRussell King# 9463e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig" 9473e93a22bSGregory CLEMENT 94895b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 94995b8f20fSRussell King 9508ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 9518ac49e04SChristian Daudt 9521c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 9531c37fa10SSebastian Hesselbarth 9541da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 9551da177e4SLinus Torvalds 956d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 957d94f944eSAnton Vorontsov 95895b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 95995b8f20fSRussell King 96095b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 96195b8f20fSRussell King 962e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 963e7736d47SLennert Buytenhek 9641da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 9651da177e4SLinus Torvalds 96659d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 96759d3a193SPaulius Zaleckas 968387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 969387798b3SRob Herring 970389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 971389ee0c2SHaojian Zhuang 9721da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 9731da177e4SLinus Torvalds 9743f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 9753f7e5815SLennert Buytenhek 9763f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 9771da177e4SLinus Torvalds 978285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 979285f5fa7SDan Williams 9801da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 9811da177e4SLinus Torvalds 982828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 983828989adSSantosh Shilimkar 98495b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig" 98595b8f20fSRussell King 98695b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 98795b8f20fSRussell King 98895b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig" 98995b8f20fSRussell King 99017723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 99117723fd3SJonas Jensen 992794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 993794d15b2SStanislav Samsonov 9943995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig" 9951da177e4SLinus Torvalds 9961d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 9971d3f33d5SShawn Guo 99895b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 99949cbe786SEric Miao 100095b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 100195b8f20fSRussell King 10029851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 10039851ca57SDaniel Tang 1004d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 1005d48af15eSTony Lindgren 1006d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 10071da177e4SLinus Torvalds 10081dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 10091dbae815STony Lindgren 10109dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 1011585cf175STzachi Perelstein 1012387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 1013387798b3SRob Herring 101495b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 101595b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 10161da177e4SLinus Torvalds 101795b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 101895b8f20fSRussell King 10198fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 10208fc1b0f8SKumar Gala 102195b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 102295b8f20fSRussell King 1023d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 1024d63dc051SHeiko Stuebner 102595b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 1026edabd38eSSaeed Bishara 1027cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig" 1028a21765a7SBen Dooks 1029387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 1030387798b3SRob Herring 1031a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 1032a21765a7SBen Dooks 103365ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 103465ebcc11SSrinivas Kandagatla 103585fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 10361da177e4SLinus Torvalds 1037431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 1038a08ab637SBen Dooks 103949b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig" 1040c4ffccddSKukjin Kim 10415a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig" 10425a7652f2SByungho Min 1043170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 1044170f4e42SKukjin Kim 104583014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 1046cc0e72b8SChanghwan Youn 1047882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 10481da177e4SLinus Torvalds 10493b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 10503b52634fSMaxime Ripard 1051156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig" 1052156a0997SBarry Song 1053c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 1054c5f80065SErik Gilling 105595b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 10561da177e4SLinus Torvalds 105795b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 10581da177e4SLinus Torvalds 10591da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 10601da177e4SLinus Torvalds 1061ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 1062420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 1063ceade897SRussell King 10646f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 10656f35f9a9STony Prisk 10667ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 10677ec80ddfSwanzongshun 10689a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 10699a45eb69SJosh Cartwright 10701da177e4SLinus Torvalds# Definitions to make life easier 10711da177e4SLinus Torvaldsconfig ARCH_ACORN 10721da177e4SLinus Torvalds bool 10731da177e4SLinus Torvalds 10747ae1f7ecSLennert Buytenhekconfig PLAT_IOP 10757ae1f7ecSLennert Buytenhek bool 1076469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 10777ae1f7ecSLennert Buytenhek 107869b02f6aSLennert Buytenhekconfig PLAT_ORION 107969b02f6aSLennert Buytenhek bool 1080bfe45e0bSRussell King select CLKSRC_MMIO 1081b1b3f49cSRussell King select COMMON_CLK 1082dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 1083278b45b0SAndrew Lunn select IRQ_DOMAIN 108469b02f6aSLennert Buytenhek 1085abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 1086abcda1dcSThomas Petazzoni bool 1087abcda1dcSThomas Petazzoni select PLAT_ORION 1088abcda1dcSThomas Petazzoni 1089bd5ce433SEric Miaoconfig PLAT_PXA 1090bd5ce433SEric Miao bool 1091bd5ce433SEric Miao 1092f4b8b319SRussell Kingconfig PLAT_VERSATILE 1093f4b8b319SRussell King bool 1094f4b8b319SRussell King 1095e3887714SRussell Kingconfig ARM_TIMER_SP804 1096e3887714SRussell King bool 1097bfe45e0bSRussell King select CLKSRC_MMIO 10987a0eca71SRob Herring select CLKSRC_OF if OF 1099e3887714SRussell King 1100d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig" 1101d9a1beaaSAlexandre Courbot 11021da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 11031da177e4SLinus Torvalds 1104958cab0fSRussell Kingconfig ARM_NR_BANKS 1105958cab0fSRussell King int 1106958cab0fSRussell King default 16 if ARCH_EP93XX 1107958cab0fSRussell King default 8 1108958cab0fSRussell King 1109afe4b25eSLennert Buytenhekconfig IWMMXT 1110698613b6SRussell King bool "Enable iWMMXt support" if !CPU_PJ4 1111ef6c8445SHaojian Zhuang depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 1112698613b6SRussell King default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 1113afe4b25eSLennert Buytenhek help 1114afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1115afe4b25eSLennert Buytenhek running on a CPU that supports it. 1116afe4b25eSLennert Buytenhek 111752108641Seric miaoconfig MULTI_IRQ_HANDLER 111852108641Seric miao bool 111952108641Seric miao help 112052108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 112152108641Seric miao 11223b93e7b0SHyok S. Choiif !MMU 11233b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 11243b93e7b0SHyok S. Choiendif 11253b93e7b0SHyok S. Choi 11263e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 11273e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 11283e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 11293e0a07f8SGregory CLEMENT default y 11303e0a07f8SGregory CLEMENT help 11313e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 11323e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 11333e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 11343e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 11353e0a07f8SGregory CLEMENT Workaround: 11363e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 11373e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 11383e0a07f8SGregory CLEMENT instruction 11393e0a07f8SGregory CLEMENT 1140f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 1141f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1142f0c4b8d6SWill Deacon depends on CPU_V6 1143f0c4b8d6SWill Deacon help 1144f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 1145f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1146f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 1147f0c4b8d6SWill Deacon causing the faulting task to livelock. 1148f0c4b8d6SWill Deacon 11499cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 11509cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1151e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 11529cba3cccSCatalin Marinas help 11539cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 11549cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 11559cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 11569cba3cccSCatalin Marinas recommended workaround. 11579cba3cccSCatalin Marinas 11587ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 11597ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 11607ce236fcSCatalin Marinas depends on CPU_V7 11617ce236fcSCatalin Marinas help 11627ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 11637ce236fcSCatalin Marinas (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb 11647ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 11657ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 11667ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 11677ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 11687ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 11697ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 11707ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 11717ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 11727ce236fcSCatalin Marinas available in non-secure mode. 11737ce236fcSCatalin Marinas 1174855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1175855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1176855c551fSCatalin Marinas depends on CPU_V7 117762e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1178855c551fSCatalin Marinas help 1179855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1180855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1181855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1182855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1183855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1184855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1185855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1186855c551fSCatalin Marinas register may not be available in non-secure mode. 1187855c551fSCatalin Marinas 11880516e464SCatalin Marinasconfig ARM_ERRATA_460075 11890516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 11900516e464SCatalin Marinas depends on CPU_V7 119162e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11920516e464SCatalin Marinas help 11930516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 11940516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 11950516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 11960516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 11970516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 11980516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 11990516e464SCatalin Marinas may not be available in non-secure mode. 12000516e464SCatalin Marinas 12019f05027cSWill Deaconconfig ARM_ERRATA_742230 12029f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 12039f05027cSWill Deacon depends on CPU_V7 && SMP 120462e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 12059f05027cSWill Deacon help 12069f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 12079f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 12089f05027cSWill Deacon between two write operations may not ensure the correct visibility 12099f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 12109f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 12119f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 12129f05027cSWill Deacon the two writes. 12139f05027cSWill Deacon 1214a672e99bSWill Deaconconfig ARM_ERRATA_742231 1215a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1216a672e99bSWill Deacon depends on CPU_V7 && SMP 121762e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1218a672e99bSWill Deacon help 1219a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1220a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1221a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1222a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1223a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1224a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1225a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1226a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1227a672e99bSWill Deacon capabilities of the processor. 1228a672e99bSWill Deacon 12299e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369 1230fa0ce403SWill Deacon bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines" 12312839e06cSSantosh Shilimkar depends on CACHE_L2X0 12329e65582aSSantosh Shilimkar help 12339e65582aSSantosh Shilimkar The PL310 L2 cache controller implements three types of Clean & 12349e65582aSSantosh Shilimkar Invalidate maintenance operations: by Physical Address 12359e65582aSSantosh Shilimkar (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC). 12369e65582aSSantosh Shilimkar They are architecturally defined to behave as the execution of a 12379e65582aSSantosh Shilimkar clean operation followed immediately by an invalidate operation, 12389e65582aSSantosh Shilimkar both performing to the same memory location. This functionality 12399e65582aSSantosh Shilimkar is not correctly implemented in PL310 as clean lines are not 12402839e06cSSantosh Shilimkar invalidated as a result of these operations. 1241cdf357f1SWill Deacon 124269155794SJon Medhurstconfig ARM_ERRATA_643719 124369155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 124469155794SJon Medhurst depends on CPU_V7 && SMP 124569155794SJon Medhurst help 124669155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 124769155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 124869155794SJon Medhurst register returns zero when it should return one. The workaround 124969155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 125069155794SJon Medhurst it behave as intended and avoiding data corruption. 125169155794SJon Medhurst 1252cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1253cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1254e66dc745SDave Martin depends on CPU_V7 1255cdf357f1SWill Deacon help 1256cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1257cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1258cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1259cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1260cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1261cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1262cdf357f1SWill Deacon entries regardless of the ASID. 1263475d92fcSWill Deacon 12641f0090a1SRussell Kingconfig PL310_ERRATA_727915 1265fa0ce403SWill Deacon bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption" 12661f0090a1SRussell King depends on CACHE_L2X0 12671f0090a1SRussell King help 12681f0090a1SRussell King PL310 implements the Clean & Invalidate by Way L2 cache maintenance 12691f0090a1SRussell King operation (offset 0x7FC). This operation runs in background so that 12701f0090a1SRussell King PL310 can handle normal accesses while it is in progress. Under very 12711f0090a1SRussell King rare circumstances, due to this erratum, write data can be lost when 12721f0090a1SRussell King PL310 treats a cacheable write transaction during a Clean & 12731f0090a1SRussell King Invalidate by Way operation. 12741f0090a1SRussell King 1275475d92fcSWill Deaconconfig ARM_ERRATA_743622 1276475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1277475d92fcSWill Deacon depends on CPU_V7 127862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1279475d92fcSWill Deacon help 1280475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1281efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1282475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1283475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1284475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1285475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1286475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1287475d92fcSWill Deacon processor. 1288475d92fcSWill Deacon 12899a27c27cSWill Deaconconfig ARM_ERRATA_751472 12909a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1291ba90c516SDave Martin depends on CPU_V7 129262e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 12939a27c27cSWill Deacon help 12949a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 12959a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 12969a27c27cSWill Deacon completion of a following broadcasted operation if the second 12979a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 12989a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 12999a27c27cSWill Deacon 1300fa0ce403SWill Deaconconfig PL310_ERRATA_753970 1301fa0ce403SWill Deacon bool "PL310 errata: cache sync operation may be faulty" 1302885028e4SSrinidhi Kasagar depends on CACHE_PL310 1303885028e4SSrinidhi Kasagar help 1304885028e4SSrinidhi Kasagar This option enables the workaround for the 753970 PL310 (r3p0) erratum. 1305885028e4SSrinidhi Kasagar 1306885028e4SSrinidhi Kasagar Under some condition the effect of cache sync operation on 1307885028e4SSrinidhi Kasagar the store buffer still remains when the operation completes. 1308885028e4SSrinidhi Kasagar This means that the store buffer is always asked to drain and 1309885028e4SSrinidhi Kasagar this prevents it from merging any further writes. The workaround 1310885028e4SSrinidhi Kasagar is to replace the normal offset of cache sync operation (0x730) 1311885028e4SSrinidhi Kasagar by another offset targeting an unmapped PL310 register 0x740. 1312885028e4SSrinidhi Kasagar This has the same effect as the cache sync operation: store buffer 1313885028e4SSrinidhi Kasagar drain and waiting for all buffers empty. 1314885028e4SSrinidhi Kasagar 1315fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1316fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1317fcbdc5feSWill Deacon depends on CPU_V7 1318fcbdc5feSWill Deacon help 1319fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1320fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1321fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1322fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1323fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1324fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1325fcbdc5feSWill Deacon 13265dab26afSWill Deaconconfig ARM_ERRATA_754327 13275dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 13285dab26afSWill Deacon depends on CPU_V7 && SMP 13295dab26afSWill Deacon help 13305dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 13315dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 13325dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 13335dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 13345dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 13355dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 13365dab26afSWill Deacon 1337145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1338145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1339fd832478SFabio Estevam depends on CPU_V6 1340145e10e1SCatalin Marinas help 1341145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1342145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1343145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1344145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1345145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1346145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1347145e10e1SCatalin Marinas is not affected. 1348145e10e1SCatalin Marinas 1349f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1350f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1351f630c1bdSWill Deacon depends on CPU_V7 && SMP 1352f630c1bdSWill Deacon help 1353f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1354f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1355f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1356f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1357f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1358f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1359f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1360f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1361f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1362f630c1bdSWill Deacon 136311ed0ba1SWill Deaconconfig PL310_ERRATA_769419 136411ed0ba1SWill Deacon bool "PL310 errata: no automatic Store Buffer drain" 136511ed0ba1SWill Deacon depends on CACHE_L2X0 136611ed0ba1SWill Deacon help 136711ed0ba1SWill Deacon On revisions of the PL310 prior to r3p2, the Store Buffer does 136811ed0ba1SWill Deacon not automatically drain. This can cause normal, non-cacheable 136911ed0ba1SWill Deacon writes to be retained when the memory system is idle, leading 137011ed0ba1SWill Deacon to suboptimal I/O performance for drivers using coherent DMA. 137111ed0ba1SWill Deacon This option adds a write barrier to the cpu_idle loop so that, 137211ed0ba1SWill Deacon on systems with an outer cache, the store buffer is drained 137311ed0ba1SWill Deacon explicitly. 137411ed0ba1SWill Deacon 13757253b85cSSimon Hormanconfig ARM_ERRATA_775420 13767253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 13777253b85cSSimon Horman depends on CPU_V7 13787253b85cSSimon Horman help 13797253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 13807253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 13817253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 13827253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 13837253b85cSSimon Horman an abort may occur on cache maintenance. 13847253b85cSSimon Horman 138593dc6887SCatalin Marinasconfig ARM_ERRATA_798181 138693dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 138793dc6887SCatalin Marinas depends on CPU_V7 && SMP 138893dc6887SCatalin Marinas help 138993dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 139093dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 139193dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 139293dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 139393dc6887SCatalin Marinas as the one being invalidated. 139493dc6887SCatalin Marinas 139584b6504fSWill Deaconconfig ARM_ERRATA_773022 139684b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 139784b6504fSWill Deacon depends on CPU_V7 139884b6504fSWill Deacon help 139984b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 140084b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 140184b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 140284b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 140384b6504fSWill Deacon 14041da177e4SLinus Torvaldsendmenu 14051da177e4SLinus Torvalds 14061da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 14071da177e4SLinus Torvalds 14081da177e4SLinus Torvaldsmenu "Bus support" 14091da177e4SLinus Torvalds 14101da177e4SLinus Torvaldsconfig ARM_AMBA 14111da177e4SLinus Torvalds bool 14121da177e4SLinus Torvalds 14131da177e4SLinus Torvaldsconfig ISA 14141da177e4SLinus Torvalds bool 14151da177e4SLinus Torvalds help 14161da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 14171da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 14181da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 14191da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 14201da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 14211da177e4SLinus Torvalds 1422065909b9SRussell King# Select ISA DMA controller support 14231da177e4SLinus Torvaldsconfig ISA_DMA 14241da177e4SLinus Torvalds bool 1425065909b9SRussell King select ISA_DMA_API 14261da177e4SLinus Torvalds 1427065909b9SRussell King# Select ISA DMA interface 14285cae841bSAl Viroconfig ISA_DMA_API 14295cae841bSAl Viro bool 14305cae841bSAl Viro 14311da177e4SLinus Torvaldsconfig PCI 14320b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 14331da177e4SLinus Torvalds help 14341da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 14351da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 14361da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 14371da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 14381da177e4SLinus Torvalds 143952882173SAnton Vorontsovconfig PCI_DOMAINS 144052882173SAnton Vorontsov bool 144152882173SAnton Vorontsov depends on PCI 144252882173SAnton Vorontsov 1443b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1444b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1445b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1446b080ac8aSMarcelo Roberto Jimenez help 1447b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1448b080ac8aSMarcelo Roberto Jimenez 144936e23590SMatthew Wilcoxconfig PCI_SYSCALL 145036e23590SMatthew Wilcox def_bool PCI 145136e23590SMatthew Wilcox 1452a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1453a0113a99SMike Rapoport bool 1454a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1455a0113a99SMike Rapoport default y 1456a0113a99SMike Rapoport select DMABOUNCE 1457a0113a99SMike Rapoport 14581da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 14593f06d157SJingoo Hansource "drivers/pci/pcie/Kconfig" 14601da177e4SLinus Torvalds 14611da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 14621da177e4SLinus Torvalds 14631da177e4SLinus Torvaldsendmenu 14641da177e4SLinus Torvalds 14651da177e4SLinus Torvaldsmenu "Kernel Features" 14661da177e4SLinus Torvalds 14673b55658aSDave Martinconfig HAVE_SMP 14683b55658aSDave Martin bool 14693b55658aSDave Martin help 14703b55658aSDave Martin This option should be selected by machines which have an SMP- 14713b55658aSDave Martin capable CPU. 14723b55658aSDave Martin 14733b55658aSDave Martin The only effect of this option is to make the SMP-related 14743b55658aSDave Martin options available to the user for configuration. 14753b55658aSDave Martin 14761da177e4SLinus Torvaldsconfig SMP 1477bb2d8130SRussell King bool "Symmetric Multi-Processing" 1478fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1479bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 14803b55658aSDave Martin depends on HAVE_SMP 1481801bb21cSJonathan Austin depends on MMU || ARM_MPU 14821da177e4SLinus Torvalds help 14831da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 14844a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 14854a474157SRobert Graffham than one CPU, say Y. 14861da177e4SLinus Torvalds 14874a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 14881da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 14894a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 14904a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 14914a474157SRobert Graffham will run faster if you say N here. 14921da177e4SLinus Torvalds 1493395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 14941da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 149550a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 14961da177e4SLinus Torvalds 14971da177e4SLinus Torvalds If you don't know what to do here, say N. 14981da177e4SLinus Torvalds 1499f00ec48fSRussell Kingconfig SMP_ON_UP 1500f00ec48fSRussell King bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)" 1501801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1502f00ec48fSRussell King default y 1503f00ec48fSRussell King help 1504f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1505f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1506f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1507f00ec48fSRussell King savings. 1508f00ec48fSRussell King 1509f00ec48fSRussell King If you don't know what to do here, say Y. 1510f00ec48fSRussell King 1511c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1512c9018aabSVincent Guittot bool "Support cpu topology definition" 1513c9018aabSVincent Guittot depends on SMP && CPU_V7 1514c9018aabSVincent Guittot default y 1515c9018aabSVincent Guittot help 1516c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1517c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1518c9018aabSVincent Guittot topology of an ARM System. 1519c9018aabSVincent Guittot 1520c9018aabSVincent Guittotconfig SCHED_MC 1521c9018aabSVincent Guittot bool "Multi-core scheduler support" 1522c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1523c9018aabSVincent Guittot help 1524c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1525c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1526c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1527c9018aabSVincent Guittot 1528c9018aabSVincent Guittotconfig SCHED_SMT 1529c9018aabSVincent Guittot bool "SMT scheduler support" 1530c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1531c9018aabSVincent Guittot help 1532c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1533c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1534c9018aabSVincent Guittot places. If unsure say N here. 1535c9018aabSVincent Guittot 1536a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1537a8cbcd92SRussell King bool 1538a8cbcd92SRussell King help 1539a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1540a8cbcd92SRussell King 15418a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1542022c03a2SMarc Zyngier bool "Architected timer support" 1543022c03a2SMarc Zyngier depends on CPU_V7 15448a4da6e3SMark Rutland select ARM_ARCH_TIMER 15450c403462SWill Deacon select GENERIC_CLOCKEVENTS 1546022c03a2SMarc Zyngier help 1547022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1548022c03a2SMarc Zyngier 1549f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1550f32f4ce2SRussell King bool 1551f32f4ce2SRussell King depends on SMP 1552da4a686aSRob Herring select CLKSRC_OF if OF 1553f32f4ce2SRussell King help 1554f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1555f32f4ce2SRussell King 1556e8db288eSNicolas Pitreconfig MCPM 1557e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1558e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1559e8db288eSNicolas Pitre help 1560e8db288eSNicolas Pitre This option provides the common power management infrastructure 1561e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1562e8db288eSNicolas Pitre systems. 1563e8db288eSNicolas Pitre 15641c33be57SNicolas Pitreconfig BIG_LITTLE 15651c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 15661c33be57SNicolas Pitre depends on CPU_V7 && SMP 15671c33be57SNicolas Pitre select MCPM 15681c33be57SNicolas Pitre help 15691c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 15701c33be57SNicolas Pitre system architecture. 15711c33be57SNicolas Pitre 15721c33be57SNicolas Pitreconfig BL_SWITCHER 15731c33be57SNicolas Pitre bool "big.LITTLE switcher support" 15741c33be57SNicolas Pitre depends on BIG_LITTLE && MCPM && HOTPLUG_CPU 15751c33be57SNicolas Pitre select CPU_PM 15761c33be57SNicolas Pitre select ARM_CPU_SUSPEND 15771c33be57SNicolas Pitre help 15781c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 15791c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 15801c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 15811c33be57SNicolas Pitre 1582b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1583b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1584b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1585b22537c6SNicolas Pitre help 1586b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1587b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1588b22537c6SNicolas Pitre debugging purposes only. 1589b22537c6SNicolas Pitre 15908d5796d2SLennert Buytenhekchoice 15918d5796d2SLennert Buytenhek prompt "Memory split" 1592006fa259SRussell King depends on MMU 15938d5796d2SLennert Buytenhek default VMSPLIT_3G 15948d5796d2SLennert Buytenhek help 15958d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 15968d5796d2SLennert Buytenhek 15978d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 15988d5796d2SLennert Buytenhek option alone! 15998d5796d2SLennert Buytenhek 16008d5796d2SLennert Buytenhek config VMSPLIT_3G 16018d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 16028d5796d2SLennert Buytenhek config VMSPLIT_2G 16038d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 16048d5796d2SLennert Buytenhek config VMSPLIT_1G 16058d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 16068d5796d2SLennert Buytenhekendchoice 16078d5796d2SLennert Buytenhek 16088d5796d2SLennert Buytenhekconfig PAGE_OFFSET 16098d5796d2SLennert Buytenhek hex 1610006fa259SRussell King default PHYS_OFFSET if !MMU 16118d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 16128d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 16138d5796d2SLennert Buytenhek default 0xC0000000 16148d5796d2SLennert Buytenhek 16151da177e4SLinus Torvaldsconfig NR_CPUS 16161da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 16171da177e4SLinus Torvalds range 2 32 16181da177e4SLinus Torvalds depends on SMP 16191da177e4SLinus Torvalds default "4" 16201da177e4SLinus Torvalds 1621a054a811SRussell Kingconfig HOTPLUG_CPU 162200b7dedeSRussell King bool "Support for hot-pluggable CPUs" 162340b31360SStephen Rothwell depends on SMP 1624a054a811SRussell King help 1625a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1626a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1627a054a811SRussell King 16282bdd424fSWill Deaconconfig ARM_PSCI 16292bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 16302bdd424fSWill Deacon depends on CPU_V7 16312bdd424fSWill Deacon help 16322bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 16332bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 16342bdd424fSWill Deacon management operations described in ARM document number ARM DEN 16352bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 16362bdd424fSWill Deacon ARM processors"). 16372bdd424fSWill Deacon 16382a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 16392a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 16402a6ad871SMaxime Ripard# selected platforms. 164144986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 164244986ab0SPeter De Schrijver (NVIDIA) int 16433dea19e8SPeter De Schrijver (NVIDIA) default 1024 if ARCH_SHMOBILE || ARCH_TEGRA 164441c3548eSLinus Walleij default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX 164506b851e5SOlof Johansson default 392 if ARCH_U8500 164601bb914cSTony Prisk default 352 if ARCH_VT8500 164701bb914cSTony Prisk default 288 if ARCH_SUNXI 16482a6ad871SMaxime Ripard default 264 if MACH_H4700 164944986ab0SPeter De Schrijver (NVIDIA) default 0 165044986ab0SPeter De Schrijver (NVIDIA) help 165144986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 165244986ab0SPeter De Schrijver (NVIDIA) 165344986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 165444986ab0SPeter De Schrijver (NVIDIA) 1655d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 16561da177e4SLinus Torvalds 1657c9218b16SRussell Kingconfig HZ_FIXED 1658f8065813SRussell King int 1659b130d5c2SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \ 1660a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 16615248c657SDavid Brownell default AT91_TIMER_HZ if ARCH_AT91 1662bf98c1eaSLaurent Pinchart default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY 166347d84682SRussell King default 0 1664c9218b16SRussell King 1665c9218b16SRussell Kingchoice 166647d84682SRussell King depends on HZ_FIXED = 0 1667c9218b16SRussell King prompt "Timer frequency" 1668c9218b16SRussell King 1669c9218b16SRussell Kingconfig HZ_100 1670c9218b16SRussell King bool "100 Hz" 1671c9218b16SRussell King 1672c9218b16SRussell Kingconfig HZ_200 1673c9218b16SRussell King bool "200 Hz" 1674c9218b16SRussell King 1675c9218b16SRussell Kingconfig HZ_250 1676c9218b16SRussell King bool "250 Hz" 1677c9218b16SRussell King 1678c9218b16SRussell Kingconfig HZ_300 1679c9218b16SRussell King bool "300 Hz" 1680c9218b16SRussell King 1681c9218b16SRussell Kingconfig HZ_500 1682c9218b16SRussell King bool "500 Hz" 1683c9218b16SRussell King 1684c9218b16SRussell Kingconfig HZ_1000 1685c9218b16SRussell King bool "1000 Hz" 1686c9218b16SRussell King 1687c9218b16SRussell Kingendchoice 1688c9218b16SRussell King 1689c9218b16SRussell Kingconfig HZ 1690c9218b16SRussell King int 169147d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1692c9218b16SRussell King default 100 if HZ_100 1693c9218b16SRussell King default 200 if HZ_200 1694c9218b16SRussell King default 250 if HZ_250 1695c9218b16SRussell King default 300 if HZ_300 1696c9218b16SRussell King default 500 if HZ_500 1697c9218b16SRussell King default 1000 1698c9218b16SRussell King 1699c9218b16SRussell Kingconfig SCHED_HRTICK 1700c9218b16SRussell King def_bool HIGH_RES_TIMERS 1701f8065813SRussell King 170216c79651SCatalin Marinasconfig THUMB2_KERNEL 1703bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 17044477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1705bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 170616c79651SCatalin Marinas select AEABI 170716c79651SCatalin Marinas select ARM_ASM_UNIFIED 170889bace65SArnd Bergmann select ARM_UNWIND 170916c79651SCatalin Marinas help 171016c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 171116c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 171216c79651SCatalin Marinas ARM-Thumb syntax is needed. 171316c79651SCatalin Marinas 171416c79651SCatalin Marinas If unsure, say N. 171516c79651SCatalin Marinas 17166f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 17176f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 17186f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 17196f685c5cSDave Martin default y 17206f685c5cSDave Martin help 17216f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 17226f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 17236f685c5cSDave Martin branch instructions. 17246f685c5cSDave Martin 17256f685c5cSDave Martin This is a problem, because there's no guarantee the final 17266f685c5cSDave Martin destination of the symbol, or any candidate locations for a 17276f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 17286f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 17296f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 17306f685c5cSDave Martin support. 17316f685c5cSDave Martin 17326f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 17336f685c5cSDave Martin relocation" error when loading some modules. 17346f685c5cSDave Martin 17356f685c5cSDave Martin Until fixed tools are available, passing 17366f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 17376f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 17386f685c5cSDave Martin stack usage in some cases. 17396f685c5cSDave Martin 17406f685c5cSDave Martin The problem is described in more detail at: 17416f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 17426f685c5cSDave Martin 17436f685c5cSDave Martin Only Thumb-2 kernels are affected. 17446f685c5cSDave Martin 17456f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 17466f685c5cSDave Martin 17470becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 17480becb088SCatalin Marinas bool 17490becb088SCatalin Marinas 1750704bdda0SNicolas Pitreconfig AEABI 1751704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1752704bdda0SNicolas Pitre help 1753704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1754704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1755704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1756704bdda0SNicolas Pitre 1757704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1758704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1759704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1760704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1761704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1762704bdda0SNicolas Pitre 1763704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1764704bdda0SNicolas Pitre 17656c90c872SNicolas Pitreconfig OABI_COMPAT 1766a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1767d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 17686c90c872SNicolas Pitre help 17696c90c872SNicolas Pitre This option preserves the old syscall interface along with the 17706c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 17716c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 17726c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 17736c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 17746c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 177591702175SKees Cook 177691702175SKees Cook The seccomp filter system will not be available when this is 177791702175SKees Cook selected, since there is no way yet to sensibly distinguish 177891702175SKees Cook between calling conventions during filtering. 177991702175SKees Cook 17806c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 17816c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 17826c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 17836c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1784b02f8467SKees Cook at all). If in doubt say N. 17856c90c872SNicolas Pitre 1786eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1787e80d6a24SMel Gorman bool 1788e80d6a24SMel Gorman 178905944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 179005944d74SRussell King bool 179105944d74SRussell King 179207a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 179307a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 179407a2f737SRussell King 179505944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1796be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1797c80d79d7SYasunori Goto 17987b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 17997b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 18007b7bf499SWill Deacon 1801053a96caSNicolas Pitreconfig HIGHMEM 1802e8db89a2SRussell King bool "High Memory Support" 1803e8db89a2SRussell King depends on MMU 1804053a96caSNicolas Pitre help 1805053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1806053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1807053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1808053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1809053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1810053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1811053a96caSNicolas Pitre 1812053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1813053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1814053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1815053a96caSNicolas Pitre 1816053a96caSNicolas Pitre If unsure, say n. 1817053a96caSNicolas Pitre 181865cec8e3SRussell Kingconfig HIGHPTE 181965cec8e3SRussell King bool "Allocate 2nd-level pagetables from highmem" 182065cec8e3SRussell King depends on HIGHMEM 182165cec8e3SRussell King 18221b8873a0SJamie Ilesconfig HW_PERF_EVENTS 18231b8873a0SJamie Iles bool "Enable hardware performance counter support for perf events" 1824f0d1bc47SWill Deacon depends on PERF_EVENTS 18251b8873a0SJamie Iles default y 18261b8873a0SJamie Iles help 18271b8873a0SJamie Iles Enable hardware performance counter support for perf events. If 18281b8873a0SJamie Iles disabled, perf events will use software events only. 18291b8873a0SJamie Iles 18301355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 18311355e2a6SCatalin Marinas def_bool y 18321355e2a6SCatalin Marinas depends on ARM_LPAE 18331355e2a6SCatalin Marinas 18348d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 18358d962507SCatalin Marinas def_bool y 18368d962507SCatalin Marinas depends on ARM_LPAE 18378d962507SCatalin Marinas 18384bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 18394bfab203SSteven Capper def_bool y 18404bfab203SSteven Capper 18413f22ab27SDave Hansensource "mm/Kconfig" 18423f22ab27SDave Hansen 1843c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 1844bf98c1eaSLaurent Pinchart int "Maximum zone order" if ARCH_SHMOBILE_LEGACY 1845bf98c1eaSLaurent Pinchart range 11 64 if ARCH_SHMOBILE_LEGACY 1846898f08e1SYegor Yefremov default "12" if SOC_AM33XX 18476d85e2b0SUwe Kleine-König default "9" if SA1111 || ARCH_EFM32 1848c1b2d970SMagnus Damm default "11" 1849c1b2d970SMagnus Damm help 1850c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1851c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1852c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1853c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1854c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1855c1b2d970SMagnus Damm increase this value. 1856c1b2d970SMagnus Damm 1857c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1858c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1859c1b2d970SMagnus Damm 18601da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 18611da177e4SLinus Torvalds bool 1862f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 18631da177e4SLinus Torvalds default y if !ARCH_EBSA110 1864e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 18651da177e4SLinus Torvalds help 18661da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 18671da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 18681da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 18691da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 18701da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 18711da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 18721da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 18731da177e4SLinus Torvalds 187439ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 187538ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 187638ef2ad5SLinus Walleij depends on MMU 187739ec58f3SLennert Buytenhek default y if CPU_FEROCEON 187839ec58f3SLennert Buytenhek help 187939ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 188039ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 188139ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 188239ec58f3SLennert Buytenhek 188339ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 188439ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 188539ec58f3SLennert Buytenhek such copy operations with large buffers. 188639ec58f3SLennert Buytenhek 188739ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 188839ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 188939ec58f3SLennert Buytenhek 189070c70d97SNicolas Pitreconfig SECCOMP 189170c70d97SNicolas Pitre bool 189270c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 189370c70d97SNicolas Pitre ---help--- 189470c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 189570c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 189670c70d97SNicolas Pitre execution. By using pipes or other transports made available to 189770c70d97SNicolas Pitre the process as file descriptors supporting the read/write 189870c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 189970c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 190070c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 190170c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 190270c70d97SNicolas Pitre defined by each seccomp mode. 190370c70d97SNicolas Pitre 190406e6295bSStefano Stabelliniconfig SWIOTLB 190506e6295bSStefano Stabellini def_bool y 190606e6295bSStefano Stabellini 190706e6295bSStefano Stabelliniconfig IOMMU_HELPER 190806e6295bSStefano Stabellini def_bool SWIOTLB 190906e6295bSStefano Stabellini 1910eff8d644SStefano Stabelliniconfig XEN_DOM0 1911eff8d644SStefano Stabellini def_bool y 1912eff8d644SStefano Stabellini depends on XEN 1913eff8d644SStefano Stabellini 1914eff8d644SStefano Stabelliniconfig XEN 1915eff8d644SStefano Stabellini bool "Xen guest support on ARM (EXPERIMENTAL)" 191685323a99SIan Campbell depends on ARM && AEABI && OF 1917f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 191885323a99SIan Campbell depends on !GENERIC_ATOMIC64 19197693deccSUwe Kleine-König depends on MMU 192017b7ab80SStefano Stabellini select ARM_PSCI 192183862ccfSStefano Stabellini select SWIOTLB_XEN 1922e17b2f11SIan Campbell select ARCH_DMA_ADDR_T_64BIT 1923eff8d644SStefano Stabellini help 1924eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1925eff8d644SStefano Stabellini 19261da177e4SLinus Torvaldsendmenu 19271da177e4SLinus Torvalds 19281da177e4SLinus Torvaldsmenu "Boot options" 19291da177e4SLinus Torvalds 19309eb8f674SGrant Likelyconfig USE_OF 19319eb8f674SGrant Likely bool "Flattened Device Tree support" 1932b1b3f49cSRussell King select IRQ_DOMAIN 19339eb8f674SGrant Likely select OF 19349eb8f674SGrant Likely select OF_EARLY_FLATTREE 1935bcedb5f9SMarek Szyprowski select OF_RESERVED_MEM 19369eb8f674SGrant Likely help 19379eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 19389eb8f674SGrant Likely 1939bd51e2f5SNicolas Pitreconfig ATAGS 1940bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1941bd51e2f5SNicolas Pitre default y 1942bd51e2f5SNicolas Pitre help 1943bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1944bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1945bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1946bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1947bd51e2f5SNicolas Pitre leave this to y. 1948bd51e2f5SNicolas Pitre 1949bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1950bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1951bd51e2f5SNicolas Pitre depends on ATAGS 1952bd51e2f5SNicolas Pitre help 1953bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1954bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1955bd51e2f5SNicolas Pitre 19561da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 19571da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 19581da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 19591da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 19601da177e4SLinus Torvalds default "0" 19611da177e4SLinus Torvalds help 19621da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 19631da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 19641da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 19651da177e4SLinus Torvalds value in their defconfig file. 19661da177e4SLinus Torvalds 19671da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 19681da177e4SLinus Torvalds 19691da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 19701da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 19711da177e4SLinus Torvalds default "0" 19721da177e4SLinus Torvalds help 1973f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1974f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1975f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1976f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1977f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1978f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 19791da177e4SLinus Torvalds 19801da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 19811da177e4SLinus Torvalds 19821da177e4SLinus Torvaldsconfig ZBOOT_ROM 19831da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 19841da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 198510968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 19861da177e4SLinus Torvalds help 19871da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 19881da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 19891da177e4SLinus Torvalds 1990090ab3ffSSimon Hormanchoice 1991090ab3ffSSimon Horman prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)" 1992d6f94fa0SKees Cook depends on ZBOOT_ROM && ARCH_SH7372 1993090ab3ffSSimon Horman default ZBOOT_ROM_NONE 1994090ab3ffSSimon Horman help 1995090ab3ffSSimon Horman Include experimental SD/MMC loading code in the ROM-able zImage. 199659bf8964SMasanari Iida With this enabled it is possible to write the ROM-able zImage 1997090ab3ffSSimon Horman kernel image to an MMC or SD card and boot the kernel straight 1998090ab3ffSSimon Horman from the reset vector. At reset the processor Mask ROM will load 199959bf8964SMasanari Iida the first part of the ROM-able zImage which in turn loads the 2000090ab3ffSSimon Horman rest the kernel image to RAM. 2001090ab3ffSSimon Horman 2002090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE 2003090ab3ffSSimon Horman bool "No SD/MMC loader in zImage (EXPERIMENTAL)" 2004090ab3ffSSimon Horman help 2005090ab3ffSSimon Horman Do not load image from SD or MMC 2006090ab3ffSSimon Horman 2007f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF 2008f45b1149SSimon Horman bool "Include MMCIF loader in zImage (EXPERIMENTAL)" 2009f45b1149SSimon Horman help 2010090ab3ffSSimon Horman Load image from MMCIF hardware block. 2011090ab3ffSSimon Horman 2012090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI 2013090ab3ffSSimon Horman bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)" 2014090ab3ffSSimon Horman help 2015090ab3ffSSimon Horman Load image from SDHI hardware block 2016090ab3ffSSimon Horman 2017090ab3ffSSimon Hormanendchoice 2018f45b1149SSimon Horman 2019e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 2020e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 202110968131SRussell King depends on OF 2022e2a6a3aaSJohn Bonesio help 2023e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 2024e2a6a3aaSJohn Bonesio (DTB) appended to zImage 2025e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 2026e2a6a3aaSJohn Bonesio 2027e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 2028e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 2029e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 2030e2a6a3aaSJohn Bonesio 2031e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 2032e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 2033e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 2034e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 2035e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 2036e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 2037e2a6a3aaSJohn Bonesio to this option. 2038e2a6a3aaSJohn Bonesio 2039b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 2040b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 2041b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 2042b90b9a38SNicolas Pitre help 2043b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 2044b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 2045b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 2046b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 2047b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 2048b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 2049b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 2050b90b9a38SNicolas Pitre 2051d0f34a11SGenoud Richardchoice 2052d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 2053d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 2054d0f34a11SGenoud Richard 2055d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 2056d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 2057d0f34a11SGenoud Richard help 2058d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 2059d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 2060d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 2061d0f34a11SGenoud Richard 2062d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 2063d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 2064d0f34a11SGenoud Richard help 2065d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 2066d0f34a11SGenoud Richard appended to the the device tree bootargs property. 2067d0f34a11SGenoud Richard 2068d0f34a11SGenoud Richardendchoice 2069d0f34a11SGenoud Richard 20701da177e4SLinus Torvaldsconfig CMDLINE 20711da177e4SLinus Torvalds string "Default kernel command string" 20721da177e4SLinus Torvalds default "" 20731da177e4SLinus Torvalds help 20741da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 20751da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 20761da177e4SLinus Torvalds architectures, you should supply some command-line options at build 20771da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 20781da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 20791da177e4SLinus Torvalds 20804394c124SVictor Boiviechoice 20814394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 20824394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 2083bd51e2f5SNicolas Pitre depends on ATAGS 20844394c124SVictor Boivie 20854394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 20864394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 20874394c124SVictor Boivie help 20884394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 20894394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 20904394c124SVictor Boivie string provided in CMDLINE will be used. 20914394c124SVictor Boivie 20924394c124SVictor Boivieconfig CMDLINE_EXTEND 20934394c124SVictor Boivie bool "Extend bootloader kernel arguments" 20944394c124SVictor Boivie help 20954394c124SVictor Boivie The command-line arguments provided by the boot loader will be 20964394c124SVictor Boivie appended to the default kernel command string. 20974394c124SVictor Boivie 209892d2040dSAlexander Hollerconfig CMDLINE_FORCE 209992d2040dSAlexander Holler bool "Always use the default kernel command string" 210092d2040dSAlexander Holler help 210192d2040dSAlexander Holler Always use the default kernel command string, even if the boot 210292d2040dSAlexander Holler loader passes other arguments to the kernel. 210392d2040dSAlexander Holler This is useful if you cannot or don't want to change the 210492d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 21054394c124SVictor Boivieendchoice 210692d2040dSAlexander Holler 21071da177e4SLinus Torvaldsconfig XIP_KERNEL 21081da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 210910968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 21101da177e4SLinus Torvalds help 21111da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 21121da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 21131da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 21141da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 21151da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 21161da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 21171da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 21181da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 21191da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 21201da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 21211da177e4SLinus Torvalds 21221da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 21231da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 21241da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 21251da177e4SLinus Torvalds 21261da177e4SLinus Torvalds If unsure, say N. 21271da177e4SLinus Torvalds 21281da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 21291da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 21301da177e4SLinus Torvalds depends on XIP_KERNEL 21311da177e4SLinus Torvalds default "0x00080000" 21321da177e4SLinus Torvalds help 21331da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 21341da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 21351da177e4SLinus Torvalds own flash usage. 21361da177e4SLinus Torvalds 2137c587e4a6SRichard Purdieconfig KEXEC 2138c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 213919ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 2140c587e4a6SRichard Purdie help 2141c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 2142c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 214301dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2144c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2145c587e4a6SRichard Purdie 2146c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2147c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2148bf220695SGeert Uytterhoeven initially work for you. 2149c587e4a6SRichard Purdie 21504cd9d6f7SRichard Purdieconfig ATAGS_PROC 21514cd9d6f7SRichard Purdie bool "Export atags in procfs" 2152bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 2153b98d7291SUli Luckas default y 21544cd9d6f7SRichard Purdie help 21554cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 21564cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 21574cd9d6f7SRichard Purdie 2158cb5d39b3SMika Westerbergconfig CRASH_DUMP 2159cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2160cb5d39b3SMika Westerberg help 2161cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2162cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2163cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2164cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2165cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2166cb5d39b3SMika Westerberg memory address not used by the main kernel 2167cb5d39b3SMika Westerberg 2168cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2169cb5d39b3SMika Westerberg 2170e69edc79SEric Miaoconfig AUTO_ZRELADDR 2171e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2172e69edc79SEric Miao help 2173e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2174e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2175e69edc79SEric Miao will be determined at run-time by masking the current IP with 2176e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2177e69edc79SEric Miao from start of memory. 2178e69edc79SEric Miao 21791da177e4SLinus Torvaldsendmenu 21801da177e4SLinus Torvalds 2181ac9d7efcSRussell Kingmenu "CPU Power Management" 21821da177e4SLinus Torvalds 218389c52ed4SBen Dooksif ARCH_HAS_CPUFREQ 21841da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 21851da177e4SLinus Torvaldsendif 21861da177e4SLinus Torvalds 2187ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2188ac9d7efcSRussell King 2189ac9d7efcSRussell Kingendmenu 2190ac9d7efcSRussell King 21911da177e4SLinus Torvaldsmenu "Floating point emulation" 21921da177e4SLinus Torvalds 21931da177e4SLinus Torvaldscomment "At least one emulation must be selected" 21941da177e4SLinus Torvalds 21951da177e4SLinus Torvaldsconfig FPE_NWFPE 21961da177e4SLinus Torvalds bool "NWFPE math emulation" 2197593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 21981da177e4SLinus Torvalds ---help--- 21991da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 22001da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 22011da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 22021da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 22031da177e4SLinus Torvalds 22041da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 22051da177e4SLinus Torvalds early in the bootup. 22061da177e4SLinus Torvalds 22071da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 22081da177e4SLinus Torvalds bool "Support extended precision" 2209bedf142bSLennert Buytenhek depends on FPE_NWFPE 22101da177e4SLinus Torvalds help 22111da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 22121da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 22131da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 22141da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 22151da177e4SLinus Torvalds floating point emulator without any good reason. 22161da177e4SLinus Torvalds 22171da177e4SLinus Torvalds You almost surely want to say N here. 22181da177e4SLinus Torvalds 22191da177e4SLinus Torvaldsconfig FPE_FASTFPE 22201da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2221d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 22221da177e4SLinus Torvalds ---help--- 22231da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 22241da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 22251da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 22261da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 22271da177e4SLinus Torvalds 22281da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 22291da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 22301da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 22311da177e4SLinus Torvalds choose NWFPE. 22321da177e4SLinus Torvalds 22331da177e4SLinus Torvaldsconfig VFP 22341da177e4SLinus Torvalds bool "VFP-format floating point maths" 2235e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 22361da177e4SLinus Torvalds help 22371da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 22381da177e4SLinus Torvalds if your hardware includes a VFP unit. 22391da177e4SLinus Torvalds 22401da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 22411da177e4SLinus Torvalds release notes and additional status information. 22421da177e4SLinus Torvalds 22431da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 22441da177e4SLinus Torvalds 224525ebee02SCatalin Marinasconfig VFPv3 224625ebee02SCatalin Marinas bool 224725ebee02SCatalin Marinas depends on VFP 224825ebee02SCatalin Marinas default y if CPU_V7 224925ebee02SCatalin Marinas 2250b5872db4SCatalin Marinasconfig NEON 2251b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2252b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2253b5872db4SCatalin Marinas help 2254b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2255b5872db4SCatalin Marinas Extension. 2256b5872db4SCatalin Marinas 225773c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 225873c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 2259c4a30c3bSRussell King depends on NEON && AEABI 226073c132c1SArd Biesheuvel help 226173c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 226273c132c1SArd Biesheuvel 22631da177e4SLinus Torvaldsendmenu 22641da177e4SLinus Torvalds 22651da177e4SLinus Torvaldsmenu "Userspace binary formats" 22661da177e4SLinus Torvalds 22671da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 22681da177e4SLinus Torvalds 22691da177e4SLinus Torvaldsconfig ARTHUR 22701da177e4SLinus Torvalds tristate "RISC OS personality" 2271704bdda0SNicolas Pitre depends on !AEABI 22721da177e4SLinus Torvalds help 22731da177e4SLinus Torvalds Say Y here to include the kernel code necessary if you want to run 22741da177e4SLinus Torvalds Acorn RISC OS/Arthur binaries under Linux. This code is still very 22751da177e4SLinus Torvalds experimental; if this sounds frightening, say N and sleep in peace. 22761da177e4SLinus Torvalds You can also say M here to compile this support as a module (which 22771da177e4SLinus Torvalds will be called arthur). 22781da177e4SLinus Torvalds 22791da177e4SLinus Torvaldsendmenu 22801da177e4SLinus Torvalds 22811da177e4SLinus Torvaldsmenu "Power management options" 22821da177e4SLinus Torvalds 2283eceab4acSRussell Kingsource "kernel/power/Kconfig" 22841da177e4SLinus Torvalds 2285f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 22864b1082caSStephen Warren depends on !ARCH_S5PC100 228719a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2288f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2289f4cb5700SJohannes Berg def_bool y 2290f4cb5700SJohannes Berg 229115e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 229215e0d9e3SArnd Bergmann def_bool PM_SLEEP 229315e0d9e3SArnd Bergmann 2294603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE 2295603fb42aSSebastian Capella bool 2296603fb42aSSebastian Capella depends on MMU 2297603fb42aSSebastian Capella default y if ARCH_SUSPEND_POSSIBLE 2298603fb42aSSebastian Capella 22991da177e4SLinus Torvaldsendmenu 23001da177e4SLinus Torvalds 2301d5950b43SSam Ravnborgsource "net/Kconfig" 2302d5950b43SSam Ravnborg 2303ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 23041da177e4SLinus Torvalds 23051da177e4SLinus Torvaldssource "fs/Kconfig" 23061da177e4SLinus Torvalds 23071da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 23081da177e4SLinus Torvalds 23091da177e4SLinus Torvaldssource "security/Kconfig" 23101da177e4SLinus Torvalds 23111da177e4SLinus Torvaldssource "crypto/Kconfig" 23121da177e4SLinus Torvalds 23131da177e4SLinus Torvaldssource "lib/Kconfig" 2314749cf76cSChristoffer Dall 2315749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2316