11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 4e17c6d56SDavid Woodhouse select HAVE_AOUT 524056f52SRussell King select HAVE_DMA_API_DEBUG 62064c946SAdrian Bunk select HAVE_IDE 72778f620SRussell King select HAVE_MEMBLOCK 812b824fbSAlessandro Zummo select RTC_LIB 975e7153aSRalf Baechle select SYS_SUPPORTS_APM_EMULATION 10a41297a0SRussell King select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI) 11fe166148SWill Deacon select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 125cbad0ebSJason Wessel select HAVE_ARCH_KGDB 13856bc356SJon Medhurst select HAVE_KPROBES if !XIP_KERNEL 149edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 15606576ceSSteven Rostedt select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 1680be7a7fSRabin Vincent select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 1780be7a7fSRabin Vincent select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 180e341af8SRabin Vincent select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 191fe53268SDmitry Baryshkov select HAVE_GENERIC_DMA_COHERENT 20e7db7b42SAlbin Tonnerre select HAVE_KERNEL_GZIP 21e7db7b42SAlbin Tonnerre select HAVE_KERNEL_LZO 226e8699f7SAlbin Tonnerre select HAVE_KERNEL_LZMA 23e360adbeSPeter Zijlstra select HAVE_IRQ_WORK 247ada189fSJamie Iles select HAVE_PERF_EVENTS 257ada189fSJamie Iles select PERF_USE_VMALLOC 26e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 27e399b1a4SRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 28ed60453fSRabin Vincent select HAVE_C_RECORDMCOUNT 29e2a93eccSLennert Buytenhek select HAVE_GENERIC_HARDIRQS 30e2a93eccSLennert Buytenhek select HAVE_SPARSE_IRQ 3125a5662aSThomas Gleixner select GENERIC_IRQ_SHOW 321da177e4SLinus Torvalds help 331da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 34f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 351da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 361da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 371da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 381da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 391da177e4SLinus Torvalds 4074facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 4174facffeSRussell King bool 4274facffeSRussell King 431a189b97SRussell Kingconfig HAVE_PWM 441a189b97SRussell King bool 451a189b97SRussell King 460b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 470b05da72SHans Ulli Kroll bool 480b05da72SHans Ulli Kroll 4975e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 5075e7153aSRalf Baechle bool 5175e7153aSRalf Baechle 52112f38a4SRussell Kingconfig HAVE_SCHED_CLOCK 53112f38a4SRussell King bool 54112f38a4SRussell King 550a938b97SDavid Brownellconfig GENERIC_GPIO 560a938b97SDavid Brownell bool 570a938b97SDavid Brownell 585cfc8ee0SJohn Stultzconfig ARCH_USES_GETTIMEOFFSET 595cfc8ee0SJohn Stultz bool 605cfc8ee0SJohn Stultz default n 61746140c7SKevin Hilman 620567a0c0SKevin Hilmanconfig GENERIC_CLOCKEVENTS 630567a0c0SKevin Hilman bool 640567a0c0SKevin Hilman 65a8655e83SCatalin Marinasconfig GENERIC_CLOCKEVENTS_BROADCAST 66a8655e83SCatalin Marinas bool 67a8655e83SCatalin Marinas depends on GENERIC_CLOCKEVENTS 685388a6b2SRussell King default y if SMP 69a8655e83SCatalin Marinas 70bf9dd360SRob Herringconfig KTIME_SCALAR 71bf9dd360SRob Herring bool 72bf9dd360SRob Herring default y 73bf9dd360SRob Herring 74bc581770SLinus Walleijconfig HAVE_TCM 75bc581770SLinus Walleij bool 76bc581770SLinus Walleij select GENERIC_ALLOCATOR 77bc581770SLinus Walleij 78e119bfffSRussell Kingconfig HAVE_PROC_CPU 79e119bfffSRussell King bool 80e119bfffSRussell King 815ea81769SAl Viroconfig NO_IOPORT 825ea81769SAl Viro bool 835ea81769SAl Viro 841da177e4SLinus Torvaldsconfig EISA 851da177e4SLinus Torvalds bool 861da177e4SLinus Torvalds ---help--- 871da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 881da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 891da177e4SLinus Torvalds 901da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 911da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 921da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 931da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 941da177e4SLinus Torvalds 951da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 961da177e4SLinus Torvalds 971da177e4SLinus Torvalds Otherwise, say N. 981da177e4SLinus Torvalds 991da177e4SLinus Torvaldsconfig SBUS 1001da177e4SLinus Torvalds bool 1011da177e4SLinus Torvalds 1021da177e4SLinus Torvaldsconfig MCA 1031da177e4SLinus Torvalds bool 1041da177e4SLinus Torvalds help 1051da177e4SLinus Torvalds MicroChannel Architecture is found in some IBM PS/2 machines and 1061da177e4SLinus Torvalds laptops. It is a bus system similar to PCI or ISA. See 1071da177e4SLinus Torvalds <file:Documentation/mca.txt> (and especially the web page given 1081da177e4SLinus Torvalds there) before attempting to build an MCA bus kernel. 1091da177e4SLinus Torvalds 110f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 111f16fb1ecSRussell King bool 112f16fb1ecSRussell King default y 113f16fb1ecSRussell King 114f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 115f76e9154SNicolas Pitre bool 116f76e9154SNicolas Pitre depends on !SMP 117f76e9154SNicolas Pitre default y 118f76e9154SNicolas Pitre 119f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 120f16fb1ecSRussell King bool 121f16fb1ecSRussell King default y 122f16fb1ecSRussell King 1237ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1247ad1bcb2SRussell King bool 1257ad1bcb2SRussell King default y 1267ad1bcb2SRussell King 1274a2581a0SThomas Gleixnerconfig HARDIRQS_SW_RESEND 1284a2581a0SThomas Gleixner bool 1294a2581a0SThomas Gleixner default y 1304a2581a0SThomas Gleixner 1314a2581a0SThomas Gleixnerconfig GENERIC_IRQ_PROBE 1324a2581a0SThomas Gleixner bool 1334a2581a0SThomas Gleixner default y 1344a2581a0SThomas Gleixner 13595c354feSNick Pigginconfig GENERIC_LOCKBREAK 13695c354feSNick Piggin bool 13795c354feSNick Piggin default y 13895c354feSNick Piggin depends on SMP && PREEMPT 13995c354feSNick Piggin 1401da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK 1411da177e4SLinus Torvalds bool 1421da177e4SLinus Torvalds default y 1431da177e4SLinus Torvalds 1441da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1451da177e4SLinus Torvalds bool 1461da177e4SLinus Torvalds 147f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 148f0d1b0b3SDavid Howells bool 149f0d1b0b3SDavid Howells 150f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 151f0d1b0b3SDavid Howells bool 152f0d1b0b3SDavid Howells 15389c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ 15489c52ed4SBen Dooks bool 15589c52ed4SBen Dooks help 15689c52ed4SBen Dooks Internal node to signify that the ARCH has CPUFREQ support 15789c52ed4SBen Dooks and that the relevant menu configurations are displayed for 15889c52ed4SBen Dooks it. 15989c52ed4SBen Dooks 160c7b0aff4SKevin Hilmanconfig ARCH_HAS_CPU_IDLE_WAIT 161c7b0aff4SKevin Hilman def_bool y 162c7b0aff4SKevin Hilman 163b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 164b89c3b16SAkinobu Mita bool 165b89c3b16SAkinobu Mita default y 166b89c3b16SAkinobu Mita 1671da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1681da177e4SLinus Torvalds bool 1691da177e4SLinus Torvalds default y 1701da177e4SLinus Torvalds 171a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 172a08b6b79Sviro@ZenIV.linux.org.uk bool 173a08b6b79Sviro@ZenIV.linux.org.uk 1745ac6da66SChristoph Lameterconfig ZONE_DMA 1755ac6da66SChristoph Lameter bool 1765ac6da66SChristoph Lameter 177ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 178ccd7ab7fSFUJITA Tomonori def_bool y 179ccd7ab7fSFUJITA Tomonori 1801da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 1811da177e4SLinus Torvalds bool 1821da177e4SLinus Torvalds 1831da177e4SLinus Torvaldsconfig FIQ 1841da177e4SLinus Torvalds bool 1851da177e4SLinus Torvalds 186034d2f5aSAl Viroconfig ARCH_MTD_XIP 187034d2f5aSAl Viro bool 188034d2f5aSAl Viro 189c760fc19SHyok S. Choiconfig VECTORS_BASE 190c760fc19SHyok S. Choi hex 1916afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 192c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 193c760fc19SHyok S. Choi default 0x00000000 194c760fc19SHyok S. Choi help 195c760fc19SHyok S. Choi The base address of exception vectors. 196c760fc19SHyok S. Choi 197dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 1984eb979d4SRussell King bool "Patch physical to virtual translations at runtime" 199b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 200dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 201dc21af99SRussell King help 202111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 203111e9a5cSRussell King boot and module load time according to the position of the 204111e9a5cSRussell King kernel in system memory. 205dc21af99SRussell King 206111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 207111e9a5cSRussell King of physical memory is at a 16MB boundary, or theoretically 64K 208111e9a5cSRussell King for the MSM machine class. 209dc21af99SRussell King 210cada3c08SRussell Kingconfig ARM_PATCH_PHYS_VIRT_16BIT 211cada3c08SRussell King def_bool y 212cada3c08SRussell King depends on ARM_PATCH_PHYS_VIRT && ARCH_MSM 213111e9a5cSRussell King help 214111e9a5cSRussell King This option extends the physical to virtual translation patching 215111e9a5cSRussell King to allow physical memory down to a theoretical minimum of 64K 216111e9a5cSRussell King boundaries. 217cada3c08SRussell King 218*87e040b6SSimon Glassconfig GENERIC_BUG 219*87e040b6SSimon Glass def_bool y 220*87e040b6SSimon Glass depends on BUG 221*87e040b6SSimon Glass 2221da177e4SLinus Torvaldssource "init/Kconfig" 2231da177e4SLinus Torvalds 224dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 225dc52ddc0SMatt Helsley 2261da177e4SLinus Torvaldsmenu "System Type" 2271da177e4SLinus Torvalds 2283c427975SHyok S. Choiconfig MMU 2293c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2303c427975SHyok S. Choi default y 2313c427975SHyok S. Choi help 2323c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2333c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2343c427975SHyok S. Choi 235ccf50e23SRussell King# 236ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 237ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 238ccf50e23SRussell King# 2391da177e4SLinus Torvaldschoice 2401da177e4SLinus Torvalds prompt "ARM system type" 2416a0e2430SCatalin Marinas default ARCH_VERSATILE 2421da177e4SLinus Torvalds 2434af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR 2444af6fee1SDeepak Saxena bool "ARM Ltd. Integrator family" 2454af6fee1SDeepak Saxena select ARM_AMBA 24689c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 2476d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 248aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 249c5a0adb5SRussell King select ICST 25013edd86dSRussell King select GENERIC_CLOCKEVENTS 251f4b8b319SRussell King select PLAT_VERSATILE 252c41b16f8SRussell King select PLAT_VERSATILE_FPGA_IRQ 2534af6fee1SDeepak Saxena help 2544af6fee1SDeepak Saxena Support for ARM's Integrator platform. 2554af6fee1SDeepak Saxena 2564af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 2574af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 2584af6fee1SDeepak Saxena select ARM_AMBA 2596d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 260aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 261c5a0adb5SRussell King select ICST 262ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 263eb7fffa3SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 264f4b8b319SRussell King select PLAT_VERSATILE 2653cb5ee49SRussell King select PLAT_VERSATILE_CLCD 266e3887714SRussell King select ARM_TIMER_SP804 267b56ba8aaSColin Tuckley select GPIO_PL061 if GPIOLIB 2684af6fee1SDeepak Saxena help 2694af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 2704af6fee1SDeepak Saxena 2714af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 2724af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 2734af6fee1SDeepak Saxena select ARM_AMBA 2744af6fee1SDeepak Saxena select ARM_VIC 2756d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 276aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 277c5a0adb5SRussell King select ICST 27889df1272SKevin Hilman select GENERIC_CLOCKEVENTS 279bbeddc43SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 280f4b8b319SRussell King select PLAT_VERSATILE 2813414ba8cSRussell King select PLAT_VERSATILE_CLCD 282c41b16f8SRussell King select PLAT_VERSATILE_FPGA_IRQ 283e3887714SRussell King select ARM_TIMER_SP804 2844af6fee1SDeepak Saxena help 2854af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 2864af6fee1SDeepak Saxena 287ceade897SRussell Kingconfig ARCH_VEXPRESS 288ceade897SRussell King bool "ARM Ltd. Versatile Express family" 289ceade897SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 290ceade897SRussell King select ARM_AMBA 291ceade897SRussell King select ARM_TIMER_SP804 2926d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 293aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 294ceade897SRussell King select GENERIC_CLOCKEVENTS 295ceade897SRussell King select HAVE_CLK 29695c34f83SNick Bowler select HAVE_PATA_PLATFORM 297ceade897SRussell King select ICST 298ceade897SRussell King select PLAT_VERSATILE 2990fb44b91SRussell King select PLAT_VERSATILE_CLCD 300ceade897SRussell King help 301ceade897SRussell King This enables support for the ARM Ltd Versatile Express boards. 302ceade897SRussell King 3038fc5ffa0SAndrew Victorconfig ARCH_AT91 3048fc5ffa0SAndrew Victor bool "Atmel AT91" 305f373e8c0SRyan Mallon select ARCH_REQUIRE_GPIOLIB 30693686ae8SDavid Brownell select HAVE_CLK 307bd602995SJean-Christophe PLAGNIOL-VILLARD select CLKDEV_LOOKUP 3083d51f259SJean-Christophe PLAGNIOL-VILLARD select ARM_PATCH_PHYS_VIRT if MMU 3094af6fee1SDeepak Saxena help 3102b3b3516SAndrew Victor This enables support for systems based on the Atmel AT91RM9200, 3112b3b3516SAndrew Victor AT91SAM9 and AT91CAP9 processors. 3124af6fee1SDeepak Saxena 313ccf50e23SRussell Kingconfig ARCH_BCMRING 314ccf50e23SRussell King bool "Broadcom BCMRING" 315ccf50e23SRussell King depends on MMU 316ccf50e23SRussell King select CPU_V6 317ccf50e23SRussell King select ARM_AMBA 31882d63734SRussell King select ARM_TIMER_SP804 3196d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 320ccf50e23SRussell King select GENERIC_CLOCKEVENTS 321ccf50e23SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 322ccf50e23SRussell King help 323ccf50e23SRussell King Support for Broadcom's BCMRing platform. 324ccf50e23SRussell King 3251da177e4SLinus Torvaldsconfig ARCH_CLPS711X 3264af6fee1SDeepak Saxena bool "Cirrus Logic CLPS711x/EP721x-based" 327c750815eSRussell King select CPU_ARM720T 3285cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 329f999b8bdSMartin Michlmayr help 330f999b8bdSMartin Michlmayr Support for Cirrus Logic 711x/721x based boards. 3311da177e4SLinus Torvalds 332d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX 333d94f944eSAnton Vorontsov bool "Cavium Networks CNS3XXX family" 33400d2711dSImre Kaloz select CPU_V6K 335d94f944eSAnton Vorontsov select GENERIC_CLOCKEVENTS 336d94f944eSAnton Vorontsov select ARM_GIC 3370b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 3385f32f7a0SAnton Vorontsov select PCI_DOMAINS if PCI 339d94f944eSAnton Vorontsov help 340d94f944eSAnton Vorontsov Support for Cavium Networks CNS3XXX platform. 341d94f944eSAnton Vorontsov 342788c9700SRussell Kingconfig ARCH_GEMINI 343788c9700SRussell King bool "Cortina Systems Gemini" 344788c9700SRussell King select CPU_FA526 345788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 3465cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 347788c9700SRussell King help 348788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 349788c9700SRussell King 3503a6cb8ceSArnd Bergmannconfig ARCH_PRIMA2 3513a6cb8ceSArnd Bergmann bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform" 3523a6cb8ceSArnd Bergmann select CPU_V7 3533a6cb8ceSArnd Bergmann select GENERIC_TIME 3543a6cb8ceSArnd Bergmann select NO_IOPORT 3553a6cb8ceSArnd Bergmann select GENERIC_CLOCKEVENTS 3563a6cb8ceSArnd Bergmann select CLKDEV_LOOKUP 3573a6cb8ceSArnd Bergmann select GENERIC_IRQ_CHIP 3583a6cb8ceSArnd Bergmann select USE_OF 3593a6cb8ceSArnd Bergmann select ZONE_DMA 3603a6cb8ceSArnd Bergmann help 3613a6cb8ceSArnd Bergmann Support for CSR SiRFSoC ARM Cortex A9 Platform 3623a6cb8ceSArnd Bergmann 3631da177e4SLinus Torvaldsconfig ARCH_EBSA110 3641da177e4SLinus Torvalds bool "EBSA-110" 365c750815eSRussell King select CPU_SA110 366f7e68bbfSRussell King select ISA 367c5eb2a2bSRussell King select NO_IOPORT 3685cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 3691da177e4SLinus Torvalds help 3701da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 371f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 3721da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 3731da177e4SLinus Torvalds parallel port. 3741da177e4SLinus Torvalds 375e7736d47SLennert Buytenhekconfig ARCH_EP93XX 376e7736d47SLennert Buytenhek bool "EP93xx-based" 377c750815eSRussell King select CPU_ARM920T 378e7736d47SLennert Buytenhek select ARM_AMBA 379e7736d47SLennert Buytenhek select ARM_VIC 3806d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 3817444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 382eb33575cSMel Gorman select ARCH_HAS_HOLES_MEMORYMODEL 3835cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 384e7736d47SLennert Buytenhek help 385e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 386e7736d47SLennert Buytenhek 3871da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 3881da177e4SLinus Torvalds bool "FootBridge" 389c750815eSRussell King select CPU_SA110 3901da177e4SLinus Torvalds select FOOTBRIDGE 3914e8d7637SRussell King select GENERIC_CLOCKEVENTS 392f999b8bdSMartin Michlmayr help 393f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 394f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 3951da177e4SLinus Torvalds 396788c9700SRussell Kingconfig ARCH_MXC 397788c9700SRussell King bool "Freescale MXC/iMX-based" 398788c9700SRussell King select GENERIC_CLOCKEVENTS 399788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 4006d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 401234b6cedSRussell King select CLKSRC_MMIO 4028b6c44f1SShawn Guo select GENERIC_IRQ_CHIP 403c124befcSJan Weitzel select HAVE_SCHED_CLOCK 404788c9700SRussell King help 405788c9700SRussell King Support for Freescale MXC/iMX-based family of processors 406788c9700SRussell King 4071d3f33d5SShawn Guoconfig ARCH_MXS 4081d3f33d5SShawn Guo bool "Freescale MXS-based" 4091d3f33d5SShawn Guo select GENERIC_CLOCKEVENTS 4101d3f33d5SShawn Guo select ARCH_REQUIRE_GPIOLIB 411b9214b97SSascha Hauer select CLKDEV_LOOKUP 4125c61ddcfSRussell King select CLKSRC_MMIO 4131d3f33d5SShawn Guo help 4141d3f33d5SShawn Guo Support for Freescale MXS-based family of processors 4151d3f33d5SShawn Guo 4164af6fee1SDeepak Saxenaconfig ARCH_NETX 4174af6fee1SDeepak Saxena bool "Hilscher NetX based" 418234b6cedSRussell King select CLKSRC_MMIO 419c750815eSRussell King select CPU_ARM926T 4204af6fee1SDeepak Saxena select ARM_VIC 4212fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 422f999b8bdSMartin Michlmayr help 4234af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4244af6fee1SDeepak Saxena 4254af6fee1SDeepak Saxenaconfig ARCH_H720X 4264af6fee1SDeepak Saxena bool "Hynix HMS720x-based" 427c750815eSRussell King select CPU_ARM720T 4284af6fee1SDeepak Saxena select ISA_DMA_API 4295cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 4304af6fee1SDeepak Saxena help 4314af6fee1SDeepak Saxena This enables support for systems based on the Hynix HMS720x 4324af6fee1SDeepak Saxena 4333b938be6SRussell Kingconfig ARCH_IOP13XX 4343b938be6SRussell King bool "IOP13xx-based" 4353b938be6SRussell King depends on MMU 436c750815eSRussell King select CPU_XSC3 4373b938be6SRussell King select PLAT_IOP 4383b938be6SRussell King select PCI 4393b938be6SRussell King select ARCH_SUPPORTS_MSI 4408d5796d2SLennert Buytenhek select VMSPLIT_1G 4413b938be6SRussell King help 4423b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4433b938be6SRussell King 4443f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4453f7e5815SLennert Buytenhek bool "IOP32x-based" 446a4f7e763SRussell King depends on MMU 447c750815eSRussell King select CPU_XSCALE 4487ae1f7ecSLennert Buytenhek select PLAT_IOP 449f7e68bbfSRussell King select PCI 450bb2b180cSRussell King select ARCH_REQUIRE_GPIOLIB 451f999b8bdSMartin Michlmayr help 4523f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4533f7e5815SLennert Buytenhek processors. 4543f7e5815SLennert Buytenhek 4553f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4563f7e5815SLennert Buytenhek bool "IOP33x-based" 4573f7e5815SLennert Buytenhek depends on MMU 458c750815eSRussell King select CPU_XSCALE 4597ae1f7ecSLennert Buytenhek select PLAT_IOP 4603f7e5815SLennert Buytenhek select PCI 461bb2b180cSRussell King select ARCH_REQUIRE_GPIOLIB 4623f7e5815SLennert Buytenhek help 4633f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 4641da177e4SLinus Torvalds 4653b938be6SRussell Kingconfig ARCH_IXP23XX 4663b938be6SRussell King bool "IXP23XX-based" 467588ef769SDan Williams depends on MMU 468c750815eSRussell King select CPU_XSC3 469285f5fa7SDan Williams select PCI 4705cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 471285f5fa7SDan Williams help 4723b938be6SRussell King Support for Intel's IXP23xx (XScale) family of processors. 4731da177e4SLinus Torvalds 4741da177e4SLinus Torvaldsconfig ARCH_IXP2000 4751da177e4SLinus Torvalds bool "IXP2400/2800-based" 476a4f7e763SRussell King depends on MMU 477c750815eSRussell King select CPU_XSCALE 478f7e68bbfSRussell King select PCI 4795cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 480f999b8bdSMartin Michlmayr help 481f999b8bdSMartin Michlmayr Support for Intel's IXP2400/2800 (XScale) family of processors. 4821da177e4SLinus Torvalds 4833b938be6SRussell Kingconfig ARCH_IXP4XX 4843b938be6SRussell King bool "IXP4xx-based" 485a4f7e763SRussell King depends on MMU 486234b6cedSRussell King select CLKSRC_MMIO 487c750815eSRussell King select CPU_XSCALE 4888858e9afSMilan Svoboda select GENERIC_GPIO 4893b938be6SRussell King select GENERIC_CLOCKEVENTS 4905b0d495cSRussell King select HAVE_SCHED_CLOCK 4910b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 492485bdde7SRussell King select DMABOUNCE if PCI 493c4713074SLennert Buytenhek help 4943b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 495c4713074SLennert Buytenhek 496edabd38eSSaeed Bisharaconfig ARCH_DOVE 497edabd38eSSaeed Bishara bool "Marvell Dove" 4987b769bb3SKonstantin Porotchkin select CPU_V7 499edabd38eSSaeed Bishara select PCI 500edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 501edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 502edabd38eSSaeed Bishara select PLAT_ORION 503edabd38eSSaeed Bishara help 504edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 505edabd38eSSaeed Bishara 506651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD 507651c74c7SSaeed Bishara bool "Marvell Kirkwood" 508c750815eSRussell King select CPU_FEROCEON 509651c74c7SSaeed Bishara select PCI 510a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 511651c74c7SSaeed Bishara select GENERIC_CLOCKEVENTS 512651c74c7SSaeed Bishara select PLAT_ORION 513651c74c7SSaeed Bishara help 514651c74c7SSaeed Bishara Support for the following Marvell Kirkwood series SoCs: 515651c74c7SSaeed Bishara 88F6180, 88F6192 and 88F6281. 516651c74c7SSaeed Bishara 51740805949SKevin Wellsconfig ARCH_LPC32XX 51840805949SKevin Wells bool "NXP LPC32XX" 519234b6cedSRussell King select CLKSRC_MMIO 52040805949SKevin Wells select CPU_ARM926T 52140805949SKevin Wells select ARCH_REQUIRE_GPIOLIB 52240805949SKevin Wells select HAVE_IDE 52340805949SKevin Wells select ARM_AMBA 52440805949SKevin Wells select USB_ARCH_HAS_OHCI 5256d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 52640805949SKevin Wells select GENERIC_TIME 52740805949SKevin Wells select GENERIC_CLOCKEVENTS 52840805949SKevin Wells help 52940805949SKevin Wells Support for the NXP LPC32XX family of processors 53040805949SKevin Wells 531788c9700SRussell Kingconfig ARCH_MV78XX0 532788c9700SRussell King bool "Marvell MV78xx0" 533788c9700SRussell King select CPU_FEROCEON 534788c9700SRussell King select PCI 535a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 536788c9700SRussell King select GENERIC_CLOCKEVENTS 537788c9700SRussell King select PLAT_ORION 538788c9700SRussell King help 539788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 540788c9700SRussell King MV781x0, MV782x0. 541788c9700SRussell King 542788c9700SRussell Kingconfig ARCH_ORION5X 543788c9700SRussell King bool "Marvell Orion" 544788c9700SRussell King depends on MMU 545788c9700SRussell King select CPU_FEROCEON 546788c9700SRussell King select PCI 547a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 548788c9700SRussell King select GENERIC_CLOCKEVENTS 549788c9700SRussell King select PLAT_ORION 550788c9700SRussell King help 551788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 552788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 553788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 554788c9700SRussell King 555788c9700SRussell Kingconfig ARCH_MMP 5562f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 557788c9700SRussell King depends on MMU 558788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 5596d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 560788c9700SRussell King select GENERIC_CLOCKEVENTS 56128bb7bc6SRussell King select HAVE_SCHED_CLOCK 562788c9700SRussell King select TICK_ONESHOT 563788c9700SRussell King select PLAT_PXA 5640bd86961SHaojian Zhuang select SPARSE_IRQ 565788c9700SRussell King help 5662f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 567788c9700SRussell King 568c53c9cf6SAndrew Victorconfig ARCH_KS8695 569c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 570c750815eSRussell King select CPU_ARM922T 57172880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 5725cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 573c53c9cf6SAndrew Victor help 574c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 575c53c9cf6SAndrew Victor System-on-Chip devices. 576c53c9cf6SAndrew Victor 577788c9700SRussell Kingconfig ARCH_W90X900 578788c9700SRussell King bool "Nuvoton W90X900 CPU" 579788c9700SRussell King select CPU_ARM926T 580c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 5816d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 5826fa5d5f7SRussell King select CLKSRC_MMIO 58358b5369eSwanzongshun select GENERIC_CLOCKEVENTS 584777f9bebSLennert Buytenhek help 585a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 586a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 587a8bc4eadSwanzongshun the ARM series product line, you can login the following 588a8bc4eadSwanzongshun link address to know more. 589a8bc4eadSwanzongshun 590a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 591a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 592585cf175STzachi Perelstein 593a62e9030Swanzongshunconfig ARCH_NUC93X 594a62e9030Swanzongshun bool "Nuvoton NUC93X CPU" 595a62e9030Swanzongshun select CPU_ARM926T 5966d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 597a62e9030Swanzongshun help 598a62e9030Swanzongshun Support for Nuvoton (Winbond logic dept.) NUC93X MCU,The NUC93X is a 599a62e9030Swanzongshun low-power and high performance MPEG-4/JPEG multimedia controller chip. 600a62e9030Swanzongshun 601c5f80065SErik Gillingconfig ARCH_TEGRA 602c5f80065SErik Gilling bool "NVIDIA Tegra" 6034073723aSRussell King select CLKDEV_LOOKUP 604234b6cedSRussell King select CLKSRC_MMIO 605c5f80065SErik Gilling select GENERIC_TIME 606c5f80065SErik Gilling select GENERIC_CLOCKEVENTS 607c5f80065SErik Gilling select GENERIC_GPIO 608c5f80065SErik Gilling select HAVE_CLK 609e3f4c0abSRussell King select HAVE_SCHED_CLOCK 6107056d423SColin Cross select ARCH_HAS_CPUFREQ 611c5f80065SErik Gilling help 612c5f80065SErik Gilling This enables support for NVIDIA Tegra based systems (Tegra APX, 613c5f80065SErik Gilling Tegra 6xx and Tegra 2 series). 614c5f80065SErik Gilling 6154af6fee1SDeepak Saxenaconfig ARCH_PNX4008 6164af6fee1SDeepak Saxena bool "Philips Nexperia PNX4008 Mobile" 617c750815eSRussell King select CPU_ARM926T 6186d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 6195cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 6204af6fee1SDeepak Saxena help 6214af6fee1SDeepak Saxena This enables support for Philips PNX4008 mobile platform. 6224af6fee1SDeepak Saxena 6231da177e4SLinus Torvaldsconfig ARCH_PXA 6242c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 625a4f7e763SRussell King depends on MMU 626034d2f5aSAl Viro select ARCH_MTD_XIP 62789c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 6286d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 629234b6cedSRussell King select CLKSRC_MMIO 6307444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 631981d0f39SEric Miao select GENERIC_CLOCKEVENTS 6327ce83018SRussell King select HAVE_SCHED_CLOCK 633a88264c2SRussell King select TICK_ONESHOT 634bd5ce433SEric Miao select PLAT_PXA 6356ac6b817SHaojian Zhuang select SPARSE_IRQ 6364e234cc0SEric Miao select AUTO_ZRELADDR 6378a97ae2fSEric Miao select MULTI_IRQ_HANDLER 638f999b8bdSMartin Michlmayr help 6392c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 6401da177e4SLinus Torvalds 641788c9700SRussell Kingconfig ARCH_MSM 642788c9700SRussell King bool "Qualcomm MSM" 6434b536b8dSSteve Muckle select HAVE_CLK 64449cbe786SEric Miao select GENERIC_CLOCKEVENTS 645923a081cSPavel Machek select ARCH_REQUIRE_GPIOLIB 646bd32344aSStephen Boyd select CLKDEV_LOOKUP 64749cbe786SEric Miao help 6484b53eb4fSDaniel Walker Support for Qualcomm MSM/QSD based systems. This runs on the 6494b53eb4fSDaniel Walker apps processor of the MSM/QSD and depends on a shared memory 6504b53eb4fSDaniel Walker interface to the modem processor which runs the baseband 6514b53eb4fSDaniel Walker stack and controls some vital subsystems 6524b53eb4fSDaniel Walker (clock and power control, etc). 65349cbe786SEric Miao 654c793c1b0SMagnus Dammconfig ARCH_SHMOBILE 6556d72ad35SPaul Mundt bool "Renesas SH-Mobile / R-Mobile" 6566d72ad35SPaul Mundt select HAVE_CLK 6575e93c6b4SPaul Mundt select CLKDEV_LOOKUP 658aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 6596d72ad35SPaul Mundt select GENERIC_CLOCKEVENTS 6606d72ad35SPaul Mundt select NO_IOPORT 6616d72ad35SPaul Mundt select SPARSE_IRQ 66260f1435cSMagnus Damm select MULTI_IRQ_HANDLER 663e3e01091SRafael J. Wysocki select PM_GENERIC_DOMAINS if PM 664c793c1b0SMagnus Damm help 6656d72ad35SPaul Mundt Support for Renesas's SH-Mobile and R-Mobile ARM platforms. 666c793c1b0SMagnus Damm 6671da177e4SLinus Torvaldsconfig ARCH_RPC 6681da177e4SLinus Torvalds bool "RiscPC" 6691da177e4SLinus Torvalds select ARCH_ACORN 6701da177e4SLinus Torvalds select FIQ 6711da177e4SLinus Torvalds select TIMER_ACORN 672a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 673341eb781SBen Dooks select HAVE_PATA_PLATFORM 674065909b9SRussell King select ISA_DMA_API 6755ea81769SAl Viro select NO_IOPORT 67607f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 6775cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 6781da177e4SLinus Torvalds help 6791da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 6801da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 6811da177e4SLinus Torvalds 6821da177e4SLinus Torvaldsconfig ARCH_SA1100 6831da177e4SLinus Torvalds bool "SA1100-based" 684234b6cedSRussell King select CLKSRC_MMIO 685c750815eSRussell King select CPU_SA1100 686f7e68bbfSRussell King select ISA 68705944d74SRussell King select ARCH_SPARSEMEM_ENABLE 688034d2f5aSAl Viro select ARCH_MTD_XIP 68989c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 6901937f5b9SRussell King select CPU_FREQ 6913e238be2SRussell King select GENERIC_CLOCKEVENTS 6929483a578SDavid Brownell select HAVE_CLK 6935094b92fSRussell King select HAVE_SCHED_CLOCK 6943e238be2SRussell King select TICK_ONESHOT 6957444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 696f999b8bdSMartin Michlmayr help 697f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 6981da177e4SLinus Torvalds 6991da177e4SLinus Torvaldsconfig ARCH_S3C2410 70063b1f51bSBen Dooks bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450" 7010a938b97SDavid Brownell select GENERIC_GPIO 7029d56c02aSBen Dooks select ARCH_HAS_CPUFREQ 7039483a578SDavid Brownell select HAVE_CLK 704e83626f2SThomas Abraham select CLKDEV_LOOKUP 7055cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 70620676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 7071da177e4SLinus Torvalds help 7081da177e4SLinus Torvalds Samsung S3C2410X CPU based systems, such as the Simtec Electronics 7091da177e4SLinus Torvalds BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or 710f6c8965aSMartin Michlmayr the Samsung SMDK2410 development board (and derivatives). 7111da177e4SLinus Torvalds 71263b1f51bSBen Dooks Note, the S3C2416 and the S3C2450 are so close that they even share 71325985edcSLucas De Marchi the same SoC ID code. This means that there is no separate machine 71463b1f51bSBen Dooks directory (no arch/arm/mach-s3c2450) as the S3C2416 was first. 71563b1f51bSBen Dooks 716a08ab637SBen Dooksconfig ARCH_S3C64XX 717a08ab637SBen Dooks bool "Samsung S3C64XX" 71889f1fa08SBen Dooks select PLAT_SAMSUNG 71989f0ce72SBen Dooks select CPU_V6 72089f0ce72SBen Dooks select ARM_VIC 721a08ab637SBen Dooks select HAVE_CLK 722226e85f4SThomas Abraham select CLKDEV_LOOKUP 72389f0ce72SBen Dooks select NO_IOPORT 7245cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 72589c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 72689f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 72789f0ce72SBen Dooks select SAMSUNG_CLKSRC 72889f0ce72SBen Dooks select SAMSUNG_IRQ_VIC_TIMER 72989f0ce72SBen Dooks select SAMSUNG_IRQ_UART 73089f0ce72SBen Dooks select S3C_GPIO_TRACK 73189f0ce72SBen Dooks select S3C_GPIO_PULL_UPDOWN 73289f0ce72SBen Dooks select S3C_GPIO_CFG_S3C24XX 73389f0ce72SBen Dooks select S3C_GPIO_CFG_S3C64XX 73489f0ce72SBen Dooks select S3C_DEV_NAND 73589f0ce72SBen Dooks select USB_ARCH_HAS_OHCI 73689f0ce72SBen Dooks select SAMSUNG_GPIOLIB_4BIT 73720676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 738c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 739a08ab637SBen Dooks help 740a08ab637SBen Dooks Samsung S3C64XX series based systems 741a08ab637SBen Dooks 74249b7a491SKukjin Kimconfig ARCH_S5P64X0 74349b7a491SKukjin Kim bool "Samsung S5P6440 S5P6450" 744c4ffccddSKukjin Kim select CPU_V6 745c4ffccddSKukjin Kim select GENERIC_GPIO 746c4ffccddSKukjin Kim select HAVE_CLK 747d8b22d25SThomas Abraham select CLKDEV_LOOKUP 7480665ccc4SChanwoo Choi select CLKSRC_MMIO 749c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 7509e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 7519e65bbf2SSangbeom Kim select HAVE_SCHED_CLOCK 75220676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 753754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 754c4ffccddSKukjin Kim help 75549b7a491SKukjin Kim Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440, 75649b7a491SKukjin Kim SMDK6450. 757c4ffccddSKukjin Kim 758acc84707SMarek Szyprowskiconfig ARCH_S5PC100 759acc84707SMarek Szyprowski bool "Samsung S5PC100" 7605a7652f2SByungho Min select GENERIC_GPIO 7615a7652f2SByungho Min select HAVE_CLK 76229e8eb0fSThomas Abraham select CLKDEV_LOOKUP 7635a7652f2SByungho Min select CPU_V7 764d6d502faSKukjin Kim select ARM_L1_CACHE_SHIFT_6 765925c68cdSBen Dooks select ARCH_USES_GETTIMEOFFSET 76620676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 767754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 768c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 7695a7652f2SByungho Min help 770acc84707SMarek Szyprowski Samsung S5PC100 series based systems 7715a7652f2SByungho Min 772170f4e42SKukjin Kimconfig ARCH_S5PV210 773170f4e42SKukjin Kim bool "Samsung S5PV210/S5PC110" 774170f4e42SKukjin Kim select CPU_V7 775eecb6a84SKyungmin Park select ARCH_SPARSEMEM_ENABLE 7760f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 777170f4e42SKukjin Kim select GENERIC_GPIO 778170f4e42SKukjin Kim select HAVE_CLK 779b2a9dd46SThomas Abraham select CLKDEV_LOOKUP 7800665ccc4SChanwoo Choi select CLKSRC_MMIO 781170f4e42SKukjin Kim select ARM_L1_CACHE_SHIFT_6 782d8144aeaSJaecheol Lee select ARCH_HAS_CPUFREQ 7839e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 7849e65bbf2SSangbeom Kim select HAVE_SCHED_CLOCK 78520676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 786754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 787c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 788170f4e42SKukjin Kim help 789170f4e42SKukjin Kim Samsung S5PV210/S5PC110 series based systems 790170f4e42SKukjin Kim 79110606aadSKukjin Kimconfig ARCH_EXYNOS4 79210606aadSKukjin Kim bool "Samsung EXYNOS4" 793cc0e72b8SChanghwan Youn select CPU_V7 794f567fa6fSKyungmin Park select ARCH_SPARSEMEM_ENABLE 7950f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 796cc0e72b8SChanghwan Youn select GENERIC_GPIO 797cc0e72b8SChanghwan Youn select HAVE_CLK 798badc4f2dSThomas Abraham select CLKDEV_LOOKUP 799b333fb16SSunyoung Kang select ARCH_HAS_CPUFREQ 800cc0e72b8SChanghwan Youn select GENERIC_CLOCKEVENTS 801754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 80220676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 803c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 804cc0e72b8SChanghwan Youn help 80510606aadSKukjin Kim Samsung EXYNOS4 series based systems 806cc0e72b8SChanghwan Youn 8071da177e4SLinus Torvaldsconfig ARCH_SHARK 8081da177e4SLinus Torvalds bool "Shark" 809c750815eSRussell King select CPU_SA110 810f7e68bbfSRussell King select ISA 811f7e68bbfSRussell King select ISA_DMA 8123bca103aSNicolas Pitre select ZONE_DMA 813f7e68bbfSRussell King select PCI 8145cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 815f999b8bdSMartin Michlmayr help 816f999b8bdSMartin Michlmayr Support for the StrongARM based Digital DNARD machine, also known 817f999b8bdSMartin Michlmayr as "Shark" (<http://www.shark-linux.de/shark.html>). 8181da177e4SLinus Torvalds 81983ef3338SHans J. Kochconfig ARCH_TCC_926 82083ef3338SHans J. Koch bool "Telechips TCC ARM926-based systems" 821234b6cedSRussell King select CLKSRC_MMIO 82283ef3338SHans J. Koch select CPU_ARM926T 82383ef3338SHans J. Koch select HAVE_CLK 8246d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 82583ef3338SHans J. Koch select GENERIC_CLOCKEVENTS 82683ef3338SHans J. Koch help 82783ef3338SHans J. Koch Support for Telechips TCC ARM926-based systems. 82883ef3338SHans J. Koch 829d98aac75SLinus Walleijconfig ARCH_U300 830d98aac75SLinus Walleij bool "ST-Ericsson U300 Series" 831d98aac75SLinus Walleij depends on MMU 832234b6cedSRussell King select CLKSRC_MMIO 833d98aac75SLinus Walleij select CPU_ARM926T 8345c21b7caSRussell King select HAVE_SCHED_CLOCK 835bc581770SLinus Walleij select HAVE_TCM 836d98aac75SLinus Walleij select ARM_AMBA 837d98aac75SLinus Walleij select ARM_VIC 838d98aac75SLinus Walleij select GENERIC_CLOCKEVENTS 8396d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 840aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 841d98aac75SLinus Walleij select GENERIC_GPIO 842d98aac75SLinus Walleij help 843d98aac75SLinus Walleij Support for ST-Ericsson U300 series mobile platforms. 844d98aac75SLinus Walleij 845ccf50e23SRussell Kingconfig ARCH_U8500 846ccf50e23SRussell King bool "ST-Ericsson U8500 Series" 847ccf50e23SRussell King select CPU_V7 848ccf50e23SRussell King select ARM_AMBA 849ccf50e23SRussell King select GENERIC_CLOCKEVENTS 8506d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 85194bdc0e2SRabin Vincent select ARCH_REQUIRE_GPIOLIB 8527c1a70e9SMartin Persson select ARCH_HAS_CPUFREQ 853ccf50e23SRussell King help 854ccf50e23SRussell King Support for ST-Ericsson's Ux500 architecture 855ccf50e23SRussell King 856ccf50e23SRussell Kingconfig ARCH_NOMADIK 857ccf50e23SRussell King bool "STMicroelectronics Nomadik" 858ccf50e23SRussell King select ARM_AMBA 859ccf50e23SRussell King select ARM_VIC 860ccf50e23SRussell King select CPU_ARM926T 8616d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 862ccf50e23SRussell King select GENERIC_CLOCKEVENTS 863ccf50e23SRussell King select ARCH_REQUIRE_GPIOLIB 864ccf50e23SRussell King help 865ccf50e23SRussell King Support for the Nomadik platform by ST-Ericsson 866ccf50e23SRussell King 8677c6337e2SKevin Hilmanconfig ARCH_DAVINCI 8687c6337e2SKevin Hilman bool "TI DaVinci" 8697c6337e2SKevin Hilman select GENERIC_CLOCKEVENTS 870dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 8713bca103aSNicolas Pitre select ZONE_DMA 8729232fcc9SKevin Hilman select HAVE_IDE 8736d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 87420e9969bSDavid Brownell select GENERIC_ALLOCATOR 875dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 876ae88e05aSSekhar Nori select ARCH_HAS_HOLES_MEMORYMODEL 8777c6337e2SKevin Hilman help 8787c6337e2SKevin Hilman Support for TI's DaVinci platform. 8797c6337e2SKevin Hilman 8803b938be6SRussell Kingconfig ARCH_OMAP 8813b938be6SRussell King bool "TI OMAP" 8829483a578SDavid Brownell select HAVE_CLK 8837444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 88489c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 885354a183fSRussell King - ARM Linux select CLKSRC_MMIO 88606cad098SKevin Hilman select GENERIC_CLOCKEVENTS 887dc548fbbSRussell King select HAVE_SCHED_CLOCK 8889af915daSSriram select ARCH_HAS_HOLES_MEMORYMODEL 8893b938be6SRussell King help 8906e457bb0SLennert Buytenhek Support for TI's OMAP platform (OMAP1/2/3/4). 8913b938be6SRussell King 892cee37e50Sviresh kumarconfig PLAT_SPEAR 893cee37e50Sviresh kumar bool "ST SPEAr" 894cee37e50Sviresh kumar select ARM_AMBA 895cee37e50Sviresh kumar select ARCH_REQUIRE_GPIOLIB 8966d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 897d6e15d78SRussell King select CLKSRC_MMIO 898cee37e50Sviresh kumar select GENERIC_CLOCKEVENTS 899cee37e50Sviresh kumar select HAVE_CLK 900cee37e50Sviresh kumar help 901cee37e50Sviresh kumar Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx). 902cee37e50Sviresh kumar 90321f47fbcSAlexey Charkovconfig ARCH_VT8500 90421f47fbcSAlexey Charkov bool "VIA/WonderMedia 85xx" 90521f47fbcSAlexey Charkov select CPU_ARM926T 90621f47fbcSAlexey Charkov select GENERIC_GPIO 90721f47fbcSAlexey Charkov select ARCH_HAS_CPUFREQ 90821f47fbcSAlexey Charkov select GENERIC_CLOCKEVENTS 90921f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 91021f47fbcSAlexey Charkov select HAVE_PWM 91121f47fbcSAlexey Charkov help 91221f47fbcSAlexey Charkov Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip. 91302c981c0SBinghua Duan 914b85a3ef4SJohn Linnconfig ARCH_ZYNQ 915b85a3ef4SJohn Linn bool "Xilinx Zynq ARM Cortex A9 Platform" 91602c981c0SBinghua Duan select CPU_V7 91702c981c0SBinghua Duan select GENERIC_TIME 91802c981c0SBinghua Duan select GENERIC_CLOCKEVENTS 91902c981c0SBinghua Duan select CLKDEV_LOOKUP 920b85a3ef4SJohn Linn select ARM_GIC 921b85a3ef4SJohn Linn select ARM_AMBA 922b85a3ef4SJohn Linn select ICST 92302c981c0SBinghua Duan select USE_OF 92402c981c0SBinghua Duan help 925b85a3ef4SJohn Linn Support for Xilinx Zynq ARM Cortex A9 Platform 9261da177e4SLinus Torvaldsendchoice 9271da177e4SLinus Torvalds 928ccf50e23SRussell King# 929ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 930ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 931ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 932ccf50e23SRussell King# 93395b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 93495b8f20fSRussell King 93595b8f20fSRussell Kingsource "arch/arm/mach-bcmring/Kconfig" 93695b8f20fSRussell King 9371da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 9381da177e4SLinus Torvalds 939d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 940d94f944eSAnton Vorontsov 94195b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 94295b8f20fSRussell King 94395b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 94495b8f20fSRussell King 945e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 946e7736d47SLennert Buytenhek 9471da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 9481da177e4SLinus Torvalds 94959d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 95059d3a193SPaulius Zaleckas 95195b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig" 95295b8f20fSRussell King 9531da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 9541da177e4SLinus Torvalds 9553f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 9563f7e5815SLennert Buytenhek 9573f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 9581da177e4SLinus Torvalds 959285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 960285f5fa7SDan Williams 9611da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 9621da177e4SLinus Torvalds 9631da177e4SLinus Torvaldssource "arch/arm/mach-ixp2000/Kconfig" 9641da177e4SLinus Torvalds 965c4713074SLennert Buytenheksource "arch/arm/mach-ixp23xx/Kconfig" 966c4713074SLennert Buytenhek 96795b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig" 96895b8f20fSRussell King 96995b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 97095b8f20fSRussell King 97140805949SKevin Wellssource "arch/arm/mach-lpc32xx/Kconfig" 97240805949SKevin Wells 97395b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig" 97495b8f20fSRussell King 975794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 976794d15b2SStanislav Samsonov 97795b8f20fSRussell Kingsource "arch/arm/plat-mxc/Kconfig" 9781da177e4SLinus Torvalds 9791d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 9801d3f33d5SShawn Guo 98195b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 98249cbe786SEric Miao 98395b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 98495b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig" 98595b8f20fSRussell King 986d91a8910SRussell Kingsource "arch/arm/mach-nuc93x/Kconfig" 987d91a8910SRussell King 988d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 989d48af15eSTony Lindgren 990d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 9911da177e4SLinus Torvalds 9921dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 9931dbae815STony Lindgren 9949dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 995585cf175STzachi Perelstein 99695b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 99795b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 9981da177e4SLinus Torvalds 99995b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 100095b8f20fSRussell King 100195b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 100295b8f20fSRussell King 100395b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 1004edabd38eSSaeed Bishara 1005cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig" 1006a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig" 1007c4ffccddSKukjin Kimsource "arch/arm/plat-s5p/Kconfig" 1008a21765a7SBen Dooks 1009cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig" 1010a21765a7SBen Dooks 101183ef3338SHans J. Kochsource "arch/arm/plat-tcc/Kconfig" 101283ef3338SHans J. Koch 1013a21765a7SBen Dooksif ARCH_S3C2410 10141da177e4SLinus Torvaldssource "arch/arm/mach-s3c2410/Kconfig" 1015a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig" 1016f1290a49SYauhen Kharuzhysource "arch/arm/mach-s3c2416/Kconfig" 1017a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig" 1018e4d06e39SBen Dookssource "arch/arm/mach-s3c2443/Kconfig" 1019a21765a7SBen Dooksendif 10201da177e4SLinus Torvalds 1021a08ab637SBen Dooksif ARCH_S3C64XX 1022431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 1023a08ab637SBen Dooksendif 1024a08ab637SBen Dooks 102549b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig" 1026c4ffccddSKukjin Kim 10275a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig" 10285a7652f2SByungho Min 1029170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 1030170f4e42SKukjin Kim 103110606aadSKukjin Kimsource "arch/arm/mach-exynos4/Kconfig" 1032cc0e72b8SChanghwan Youn 1033882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 10341da177e4SLinus Torvalds 1035c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 1036c5f80065SErik Gilling 103795b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 10381da177e4SLinus Torvalds 103995b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 10401da177e4SLinus Torvalds 10411da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 10421da177e4SLinus Torvalds 1043ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 1044420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 1045ceade897SRussell King 104621f47fbcSAlexey Charkovsource "arch/arm/mach-vt8500/Kconfig" 104721f47fbcSAlexey Charkov 10487ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 10497ec80ddfSwanzongshun 10501da177e4SLinus Torvalds# Definitions to make life easier 10511da177e4SLinus Torvaldsconfig ARCH_ACORN 10521da177e4SLinus Torvalds bool 10531da177e4SLinus Torvalds 10547ae1f7ecSLennert Buytenhekconfig PLAT_IOP 10557ae1f7ecSLennert Buytenhek bool 1056469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 105708f26b1eSRussell King select HAVE_SCHED_CLOCK 10587ae1f7ecSLennert Buytenhek 105969b02f6aSLennert Buytenhekconfig PLAT_ORION 106069b02f6aSLennert Buytenhek bool 1061bfe45e0bSRussell King select CLKSRC_MMIO 1062dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 1063f06a1624SRussell King select HAVE_SCHED_CLOCK 106469b02f6aSLennert Buytenhek 1065bd5ce433SEric Miaoconfig PLAT_PXA 1066bd5ce433SEric Miao bool 1067bd5ce433SEric Miao 1068f4b8b319SRussell Kingconfig PLAT_VERSATILE 1069f4b8b319SRussell King bool 1070f4b8b319SRussell King 1071e3887714SRussell Kingconfig ARM_TIMER_SP804 1072e3887714SRussell King bool 1073bfe45e0bSRussell King select CLKSRC_MMIO 1074e3887714SRussell King 10751da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 10761da177e4SLinus Torvalds 1077afe4b25eSLennert Buytenhekconfig IWMMXT 1078afe4b25eSLennert Buytenhek bool "Enable iWMMXt support" 1079ef6c8445SHaojian Zhuang depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 1080ef6c8445SHaojian Zhuang default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP 1081afe4b25eSLennert Buytenhek help 1082afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1083afe4b25eSLennert Buytenhek running on a CPU that supports it. 1084afe4b25eSLennert Buytenhek 10851da177e4SLinus Torvalds# bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER 10861da177e4SLinus Torvaldsconfig XSCALE_PMU 10871da177e4SLinus Torvalds bool 10881da177e4SLinus Torvalds depends on CPU_XSCALE && !XSCALE_PMU_TIMER 10891da177e4SLinus Torvalds default y 10901da177e4SLinus Torvalds 10910f4f0672SJamie Ilesconfig CPU_HAS_PMU 1092e399b1a4SRussell King depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \ 10938954bb0dSWill Deacon (!ARCH_OMAP3 || OMAP3_EMU) 10940f4f0672SJamie Iles default y 10950f4f0672SJamie Iles bool 10960f4f0672SJamie Iles 109752108641Seric miaoconfig MULTI_IRQ_HANDLER 109852108641Seric miao bool 109952108641Seric miao help 110052108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 110152108641Seric miao 11023b93e7b0SHyok S. Choiif !MMU 11033b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 11043b93e7b0SHyok S. Choiendif 11053b93e7b0SHyok S. Choi 11069cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 11079cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1108e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 11099cba3cccSCatalin Marinas help 11109cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 11119cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 11129cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 11139cba3cccSCatalin Marinas recommended workaround. 11149cba3cccSCatalin Marinas 11157ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 11167ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 11177ce236fcSCatalin Marinas depends on CPU_V7 11187ce236fcSCatalin Marinas help 11197ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 11207ce236fcSCatalin Marinas (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb 11217ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 11227ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 11237ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 11247ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 11257ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 11267ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 11277ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 11287ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 11297ce236fcSCatalin Marinas available in non-secure mode. 11307ce236fcSCatalin Marinas 1131855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1132855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1133855c551fSCatalin Marinas depends on CPU_V7 1134855c551fSCatalin Marinas help 1135855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1136855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1137855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1138855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1139855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1140855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1141855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1142855c551fSCatalin Marinas register may not be available in non-secure mode. 1143855c551fSCatalin Marinas 11440516e464SCatalin Marinasconfig ARM_ERRATA_460075 11450516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 11460516e464SCatalin Marinas depends on CPU_V7 11470516e464SCatalin Marinas help 11480516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 11490516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 11500516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 11510516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 11520516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 11530516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 11540516e464SCatalin Marinas may not be available in non-secure mode. 11550516e464SCatalin Marinas 11569f05027cSWill Deaconconfig ARM_ERRATA_742230 11579f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 11589f05027cSWill Deacon depends on CPU_V7 && SMP 11599f05027cSWill Deacon help 11609f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 11619f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 11629f05027cSWill Deacon between two write operations may not ensure the correct visibility 11639f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 11649f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 11659f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 11669f05027cSWill Deacon the two writes. 11679f05027cSWill Deacon 1168a672e99bSWill Deaconconfig ARM_ERRATA_742231 1169a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1170a672e99bSWill Deacon depends on CPU_V7 && SMP 1171a672e99bSWill Deacon help 1172a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1173a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1174a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1175a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1176a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1177a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1178a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1179a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1180a672e99bSWill Deacon capabilities of the processor. 1181a672e99bSWill Deacon 11829e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369 11839e65582aSSantosh Shilimkar bool "Clean & Invalidate maintenance operations do not invalidate clean lines" 11842839e06cSSantosh Shilimkar depends on CACHE_L2X0 11859e65582aSSantosh Shilimkar help 11869e65582aSSantosh Shilimkar The PL310 L2 cache controller implements three types of Clean & 11879e65582aSSantosh Shilimkar Invalidate maintenance operations: by Physical Address 11889e65582aSSantosh Shilimkar (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC). 11899e65582aSSantosh Shilimkar They are architecturally defined to behave as the execution of a 11909e65582aSSantosh Shilimkar clean operation followed immediately by an invalidate operation, 11919e65582aSSantosh Shilimkar both performing to the same memory location. This functionality 11929e65582aSSantosh Shilimkar is not correctly implemented in PL310 as clean lines are not 11932839e06cSSantosh Shilimkar invalidated as a result of these operations. 1194cdf357f1SWill Deacon 1195cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1196cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1197cdf357f1SWill Deacon depends on CPU_V7 && SMP 1198cdf357f1SWill Deacon help 1199cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1200cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1201cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1202cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1203cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1204cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1205cdf357f1SWill Deacon entries regardless of the ASID. 1206475d92fcSWill Deacon 12071f0090a1SRussell Kingconfig PL310_ERRATA_727915 12081f0090a1SRussell King bool "Background Clean & Invalidate by Way operation can cause data corruption" 12091f0090a1SRussell King depends on CACHE_L2X0 12101f0090a1SRussell King help 12111f0090a1SRussell King PL310 implements the Clean & Invalidate by Way L2 cache maintenance 12121f0090a1SRussell King operation (offset 0x7FC). This operation runs in background so that 12131f0090a1SRussell King PL310 can handle normal accesses while it is in progress. Under very 12141f0090a1SRussell King rare circumstances, due to this erratum, write data can be lost when 12151f0090a1SRussell King PL310 treats a cacheable write transaction during a Clean & 12161f0090a1SRussell King Invalidate by Way operation. 12171f0090a1SRussell King 1218475d92fcSWill Deaconconfig ARM_ERRATA_743622 1219475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1220475d92fcSWill Deacon depends on CPU_V7 1221475d92fcSWill Deacon help 1222475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1223475d92fcSWill Deacon (r2p0..r2p2) erratum. Under very rare conditions, a faulty 1224475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1225475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1226475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1227475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1228475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1229475d92fcSWill Deacon processor. 1230475d92fcSWill Deacon 12319a27c27cSWill Deaconconfig ARM_ERRATA_751472 12329a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 12339a27c27cSWill Deacon depends on CPU_V7 && SMP 12349a27c27cSWill Deacon help 12359a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 12369a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 12379a27c27cSWill Deacon completion of a following broadcasted operation if the second 12389a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 12399a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 12409a27c27cSWill Deacon 1241885028e4SSrinidhi Kasagarconfig ARM_ERRATA_753970 1242885028e4SSrinidhi Kasagar bool "ARM errata: cache sync operation may be faulty" 1243885028e4SSrinidhi Kasagar depends on CACHE_PL310 1244885028e4SSrinidhi Kasagar help 1245885028e4SSrinidhi Kasagar This option enables the workaround for the 753970 PL310 (r3p0) erratum. 1246885028e4SSrinidhi Kasagar 1247885028e4SSrinidhi Kasagar Under some condition the effect of cache sync operation on 1248885028e4SSrinidhi Kasagar the store buffer still remains when the operation completes. 1249885028e4SSrinidhi Kasagar This means that the store buffer is always asked to drain and 1250885028e4SSrinidhi Kasagar this prevents it from merging any further writes. The workaround 1251885028e4SSrinidhi Kasagar is to replace the normal offset of cache sync operation (0x730) 1252885028e4SSrinidhi Kasagar by another offset targeting an unmapped PL310 register 0x740. 1253885028e4SSrinidhi Kasagar This has the same effect as the cache sync operation: store buffer 1254885028e4SSrinidhi Kasagar drain and waiting for all buffers empty. 1255885028e4SSrinidhi Kasagar 1256fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1257fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1258fcbdc5feSWill Deacon depends on CPU_V7 1259fcbdc5feSWill Deacon help 1260fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1261fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1262fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1263fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1264fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1265fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1266fcbdc5feSWill Deacon 12675dab26afSWill Deaconconfig ARM_ERRATA_754327 12685dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 12695dab26afSWill Deacon depends on CPU_V7 && SMP 12705dab26afSWill Deacon help 12715dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 12725dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 12735dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 12745dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 12755dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 12765dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 12775dab26afSWill Deacon 1278145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1279145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1280145e10e1SCatalin Marinas depends on CPU_V6 && !SMP 1281145e10e1SCatalin Marinas help 1282145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1283145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1284145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1285145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1286145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1287145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1288145e10e1SCatalin Marinas is not affected. 1289145e10e1SCatalin Marinas 12901da177e4SLinus Torvaldsendmenu 12911da177e4SLinus Torvalds 12921da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 12931da177e4SLinus Torvalds 12941da177e4SLinus Torvaldsmenu "Bus support" 12951da177e4SLinus Torvalds 12961da177e4SLinus Torvaldsconfig ARM_AMBA 12971da177e4SLinus Torvalds bool 12981da177e4SLinus Torvalds 12991da177e4SLinus Torvaldsconfig ISA 13001da177e4SLinus Torvalds bool 13011da177e4SLinus Torvalds help 13021da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 13031da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 13041da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 13051da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 13061da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 13071da177e4SLinus Torvalds 1308065909b9SRussell King# Select ISA DMA controller support 13091da177e4SLinus Torvaldsconfig ISA_DMA 13101da177e4SLinus Torvalds bool 1311065909b9SRussell King select ISA_DMA_API 13121da177e4SLinus Torvalds 1313065909b9SRussell King# Select ISA DMA interface 13145cae841bSAl Viroconfig ISA_DMA_API 13155cae841bSAl Viro bool 13165cae841bSAl Viro 13171da177e4SLinus Torvaldsconfig PCI 13180b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 13191da177e4SLinus Torvalds help 13201da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 13211da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 13221da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 13231da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 13241da177e4SLinus Torvalds 132552882173SAnton Vorontsovconfig PCI_DOMAINS 132652882173SAnton Vorontsov bool 132752882173SAnton Vorontsov depends on PCI 132852882173SAnton Vorontsov 1329b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1330b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1331b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1332b080ac8aSMarcelo Roberto Jimenez help 1333b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1334b080ac8aSMarcelo Roberto Jimenez 133536e23590SMatthew Wilcoxconfig PCI_SYSCALL 133636e23590SMatthew Wilcox def_bool PCI 133736e23590SMatthew Wilcox 13381da177e4SLinus Torvalds# Select the host bridge type 13391da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505 13401da177e4SLinus Torvalds bool 13411da177e4SLinus Torvalds depends on PCI && ARCH_SHARK 13421da177e4SLinus Torvalds default y 13431da177e4SLinus Torvalds 1344a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1345a0113a99SMike Rapoport bool 1346a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1347a0113a99SMike Rapoport default y 1348a0113a99SMike Rapoport select DMABOUNCE 1349a0113a99SMike Rapoport 13501da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 13511da177e4SLinus Torvalds 13521da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 13531da177e4SLinus Torvalds 13541da177e4SLinus Torvaldsendmenu 13551da177e4SLinus Torvalds 13561da177e4SLinus Torvaldsmenu "Kernel Features" 13571da177e4SLinus Torvalds 13580567a0c0SKevin Hilmansource "kernel/time/Kconfig" 13590567a0c0SKevin Hilman 13601da177e4SLinus Torvaldsconfig SMP 1361bb2d8130SRussell King bool "Symmetric Multi-Processing" 1362fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1363bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 1364971acb9bSRussell King depends on REALVIEW_EB_ARM11MP || REALVIEW_EB_A9MP || \ 1365971acb9bSRussell King MACH_REALVIEW_PB11MP || MACH_REALVIEW_PBX || ARCH_OMAP4 || \ 136610606aadSKukjin Kim ARCH_EXYNOS4 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4 || \ 1367e9d728f5SPaul Mundt ARCH_MSM_SCORPIONMP || ARCH_SHMOBILE 1368f6dd9fa5SJens Axboe select USE_GENERIC_SMP_HELPERS 136989c3dedfSDaniel Walker select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP 13701da177e4SLinus Torvalds help 13711da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 13721da177e4SLinus Torvalds a system with only one CPU, like most personal computers, say N. If 13731da177e4SLinus Torvalds you have a system with more than one CPU, say Y. 13741da177e4SLinus Torvalds 13751da177e4SLinus Torvalds If you say N here, the kernel will run on single and multiprocessor 13761da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 13771da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, single 13781da177e4SLinus Torvalds processor machines. On a single processor machine, the kernel will 13791da177e4SLinus Torvalds run faster if you say N here. 13801da177e4SLinus Torvalds 138103502faaSAdrian Bunk See also <file:Documentation/i386/IO-APIC.txt>, 13821da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 138350a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 13841da177e4SLinus Torvalds 13851da177e4SLinus Torvalds If you don't know what to do here, say N. 13861da177e4SLinus Torvalds 1387f00ec48fSRussell Kingconfig SMP_ON_UP 1388f00ec48fSRussell King bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)" 1389f00ec48fSRussell King depends on EXPERIMENTAL 13904d2692a7SNicolas Pitre depends on SMP && !XIP_KERNEL 1391f00ec48fSRussell King default y 1392f00ec48fSRussell King help 1393f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1394f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1395f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1396f00ec48fSRussell King savings. 1397f00ec48fSRussell King 1398f00ec48fSRussell King If you don't know what to do here, say Y. 1399f00ec48fSRussell King 1400a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1401a8cbcd92SRussell King bool 1402a8cbcd92SRussell King help 1403a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1404a8cbcd92SRussell King 1405f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1406f32f4ce2SRussell King bool 1407f32f4ce2SRussell King depends on SMP 140815095bb0SRussell King select TICK_ONESHOT 1409f32f4ce2SRussell King help 1410f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1411f32f4ce2SRussell King 14128d5796d2SLennert Buytenhekchoice 14138d5796d2SLennert Buytenhek prompt "Memory split" 14148d5796d2SLennert Buytenhek default VMSPLIT_3G 14158d5796d2SLennert Buytenhek help 14168d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 14178d5796d2SLennert Buytenhek 14188d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 14198d5796d2SLennert Buytenhek option alone! 14208d5796d2SLennert Buytenhek 14218d5796d2SLennert Buytenhek config VMSPLIT_3G 14228d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 14238d5796d2SLennert Buytenhek config VMSPLIT_2G 14248d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 14258d5796d2SLennert Buytenhek config VMSPLIT_1G 14268d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 14278d5796d2SLennert Buytenhekendchoice 14288d5796d2SLennert Buytenhek 14298d5796d2SLennert Buytenhekconfig PAGE_OFFSET 14308d5796d2SLennert Buytenhek hex 14318d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 14328d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 14338d5796d2SLennert Buytenhek default 0xC0000000 14348d5796d2SLennert Buytenhek 14351da177e4SLinus Torvaldsconfig NR_CPUS 14361da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 14371da177e4SLinus Torvalds range 2 32 14381da177e4SLinus Torvalds depends on SMP 14391da177e4SLinus Torvalds default "4" 14401da177e4SLinus Torvalds 1441a054a811SRussell Kingconfig HOTPLUG_CPU 1442a054a811SRussell King bool "Support for hot-pluggable CPUs (EXPERIMENTAL)" 1443a054a811SRussell King depends on SMP && HOTPLUG && EXPERIMENTAL 1444a054a811SRussell King help 1445a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1446a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1447a054a811SRussell King 144837ee16aeSRussell Kingconfig LOCAL_TIMERS 144937ee16aeSRussell King bool "Use local timer interrupts" 1450971acb9bSRussell King depends on SMP 145137ee16aeSRussell King default y 145230d8beadSChanghwan Youn select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT) 145337ee16aeSRussell King help 145437ee16aeSRussell King Enable support for local timers on SMP platforms, rather then the 145537ee16aeSRussell King legacy IPI broadcast method. Local timers allows the system 145637ee16aeSRussell King accounting to be spread across the timer interval, preventing a 145737ee16aeSRussell King "thundering herd" at every timer tick. 145837ee16aeSRussell King 1459d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 14601da177e4SLinus Torvalds 1461f8065813SRussell Kingconfig HZ 1462f8065813SRussell King int 146349b7a491SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \ 1464a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 1465bfe65704SRussell King default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER 14665248c657SDavid Brownell default AT91_TIMER_HZ if ARCH_AT91 14675da3e714SMagnus Damm default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE 1468f8065813SRussell King default 100 1469f8065813SRussell King 147016c79651SCatalin Marinasconfig THUMB2_KERNEL 14714a50bfe3SRussell King bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)" 1472e399b1a4SRussell King depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL 147316c79651SCatalin Marinas select AEABI 147416c79651SCatalin Marinas select ARM_ASM_UNIFIED 147516c79651SCatalin Marinas help 147616c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 147716c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 147816c79651SCatalin Marinas ARM-Thumb syntax is needed. 147916c79651SCatalin Marinas 148016c79651SCatalin Marinas If unsure, say N. 148116c79651SCatalin Marinas 14826f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 14836f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 14846f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 14856f685c5cSDave Martin default y 14866f685c5cSDave Martin help 14876f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 14886f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 14896f685c5cSDave Martin branch instructions. 14906f685c5cSDave Martin 14916f685c5cSDave Martin This is a problem, because there's no guarantee the final 14926f685c5cSDave Martin destination of the symbol, or any candidate locations for a 14936f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 14946f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 14956f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 14966f685c5cSDave Martin support. 14976f685c5cSDave Martin 14986f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 14996f685c5cSDave Martin relocation" error when loading some modules. 15006f685c5cSDave Martin 15016f685c5cSDave Martin Until fixed tools are available, passing 15026f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 15036f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 15046f685c5cSDave Martin stack usage in some cases. 15056f685c5cSDave Martin 15066f685c5cSDave Martin The problem is described in more detail at: 15076f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 15086f685c5cSDave Martin 15096f685c5cSDave Martin Only Thumb-2 kernels are affected. 15106f685c5cSDave Martin 15116f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 15126f685c5cSDave Martin 15130becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 15140becb088SCatalin Marinas bool 15150becb088SCatalin Marinas 1516704bdda0SNicolas Pitreconfig AEABI 1517704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1518704bdda0SNicolas Pitre help 1519704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1520704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1521704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1522704bdda0SNicolas Pitre 1523704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1524704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1525704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1526704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1527704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1528704bdda0SNicolas Pitre 1529704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1530704bdda0SNicolas Pitre 15316c90c872SNicolas Pitreconfig OABI_COMPAT 1532a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 15339bc433a1SDave Martin depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL 15346c90c872SNicolas Pitre default y 15356c90c872SNicolas Pitre help 15366c90c872SNicolas Pitre This option preserves the old syscall interface along with the 15376c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 15386c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 15396c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 15406c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 15416c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 15426c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 15436c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 15446c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 15456c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 15466c90c872SNicolas Pitre at all). If in doubt say Y. 15476c90c872SNicolas Pitre 1548eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1549e80d6a24SMel Gorman bool 1550e80d6a24SMel Gorman 155105944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 155205944d74SRussell King bool 155305944d74SRussell King 155407a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 155507a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 155607a2f737SRussell King 155705944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1558be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1559c80d79d7SYasunori Goto 15607b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 15617b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 15627b7bf499SWill Deacon 1563053a96caSNicolas Pitreconfig HIGHMEM 1564e8db89a2SRussell King bool "High Memory Support" 1565e8db89a2SRussell King depends on MMU 1566053a96caSNicolas Pitre help 1567053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1568053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1569053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1570053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1571053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1572053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1573053a96caSNicolas Pitre 1574053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1575053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1576053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1577053a96caSNicolas Pitre 1578053a96caSNicolas Pitre If unsure, say n. 1579053a96caSNicolas Pitre 158065cec8e3SRussell Kingconfig HIGHPTE 158165cec8e3SRussell King bool "Allocate 2nd-level pagetables from highmem" 158265cec8e3SRussell King depends on HIGHMEM 158365cec8e3SRussell King 15841b8873a0SJamie Ilesconfig HW_PERF_EVENTS 15851b8873a0SJamie Iles bool "Enable hardware performance counter support for perf events" 1586fe166148SWill Deacon depends on PERF_EVENTS && CPU_HAS_PMU 15871b8873a0SJamie Iles default y 15881b8873a0SJamie Iles help 15891b8873a0SJamie Iles Enable hardware performance counter support for perf events. If 15901b8873a0SJamie Iles disabled, perf events will use software events only. 15911b8873a0SJamie Iles 15923f22ab27SDave Hansensource "mm/Kconfig" 15933f22ab27SDave Hansen 1594c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 1595c1b2d970SMagnus Damm int "Maximum zone order" if ARCH_SHMOBILE 1596c1b2d970SMagnus Damm range 11 64 if ARCH_SHMOBILE 1597c1b2d970SMagnus Damm default "9" if SA1111 1598c1b2d970SMagnus Damm default "11" 1599c1b2d970SMagnus Damm help 1600c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1601c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1602c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1603c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1604c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1605c1b2d970SMagnus Damm increase this value. 1606c1b2d970SMagnus Damm 1607c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1608c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1609c1b2d970SMagnus Damm 16101da177e4SLinus Torvaldsconfig LEDS 16111da177e4SLinus Torvalds bool "Timer and CPU usage LEDs" 1612e055d5bfSAdrian Bunk depends on ARCH_CDB89712 || ARCH_EBSA110 || \ 16138c8fdbc9SSascha Hauer ARCH_EBSA285 || ARCH_INTEGRATOR || \ 16141da177e4SLinus Torvalds ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \ 16151da177e4SLinus Torvalds ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \ 161673a59c1cSSAN People ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \ 161725329671SJürgen Schindele ARCH_AT91 || ARCH_DAVINCI || \ 1618ff3042fbSColin Tuckley ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW 16191da177e4SLinus Torvalds help 16201da177e4SLinus Torvalds If you say Y here, the LEDs on your machine will be used 16211da177e4SLinus Torvalds to provide useful information about your current system status. 16221da177e4SLinus Torvalds 16231da177e4SLinus Torvalds If you are compiling a kernel for a NetWinder or EBSA-285, you will 16241da177e4SLinus Torvalds be able to select which LEDs are active using the options below. If 16251da177e4SLinus Torvalds you are compiling a kernel for the EBSA-110 or the LART however, the 16261da177e4SLinus Torvalds red LED will simply flash regularly to indicate that the system is 16271da177e4SLinus Torvalds still functional. It is safe to say Y here if you have a CATS 16281da177e4SLinus Torvalds system, but the driver will do nothing. 16291da177e4SLinus Torvalds 16301da177e4SLinus Torvaldsconfig LEDS_TIMER 16311da177e4SLinus Torvalds bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \ 1632eebdf7d7SDavid Brownell OMAP_OSK_MISTRAL || MACH_OMAP_H2 \ 1633eebdf7d7SDavid Brownell || MACH_OMAP_PERSEUS2 16341da177e4SLinus Torvalds depends on LEDS 16350567a0c0SKevin Hilman depends on !GENERIC_CLOCKEVENTS 16361da177e4SLinus Torvalds default y if ARCH_EBSA110 16371da177e4SLinus Torvalds help 16381da177e4SLinus Torvalds If you say Y here, one of the system LEDs (the green one on the 16391da177e4SLinus Torvalds NetWinder, the amber one on the EBSA285, or the red one on the LART) 16401da177e4SLinus Torvalds will flash regularly to indicate that the system is still 16411da177e4SLinus Torvalds operational. This is mainly useful to kernel hackers who are 16421da177e4SLinus Torvalds debugging unstable kernels. 16431da177e4SLinus Torvalds 16441da177e4SLinus Torvalds The LART uses the same LED for both Timer LED and CPU usage LED 16451da177e4SLinus Torvalds functions. You may choose to use both, but the Timer LED function 16461da177e4SLinus Torvalds will overrule the CPU usage LED. 16471da177e4SLinus Torvalds 16481da177e4SLinus Torvaldsconfig LEDS_CPU 16491da177e4SLinus Torvalds bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \ 1650eebdf7d7SDavid Brownell !ARCH_OMAP) \ 1651eebdf7d7SDavid Brownell || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \ 1652eebdf7d7SDavid Brownell || MACH_OMAP_PERSEUS2 16531da177e4SLinus Torvalds depends on LEDS 16541da177e4SLinus Torvalds help 16551da177e4SLinus Torvalds If you say Y here, the red LED will be used to give a good real 16561da177e4SLinus Torvalds time indication of CPU usage, by lighting whenever the idle task 16571da177e4SLinus Torvalds is not currently executing. 16581da177e4SLinus Torvalds 16591da177e4SLinus Torvalds The LART uses the same LED for both Timer LED and CPU usage LED 16601da177e4SLinus Torvalds functions. You may choose to use both, but the Timer LED function 16611da177e4SLinus Torvalds will overrule the CPU usage LED. 16621da177e4SLinus Torvalds 16631da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 16641da177e4SLinus Torvalds bool 1665f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 16661da177e4SLinus Torvalds default y if !ARCH_EBSA110 1667e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 16681da177e4SLinus Torvalds help 16691da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 16701da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 16711da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 16721da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 16731da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 16741da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 16751da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 16761da177e4SLinus Torvalds 167739ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 167839ec58f3SLennert Buytenhek bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)" 167939ec58f3SLennert Buytenhek depends on MMU && EXPERIMENTAL 168039ec58f3SLennert Buytenhek default y if CPU_FEROCEON 168139ec58f3SLennert Buytenhek help 168239ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 168339ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 168439ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 168539ec58f3SLennert Buytenhek 168639ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 168739ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 168839ec58f3SLennert Buytenhek such copy operations with large buffers. 168939ec58f3SLennert Buytenhek 169039ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 169139ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 169239ec58f3SLennert Buytenhek 169370c70d97SNicolas Pitreconfig SECCOMP 169470c70d97SNicolas Pitre bool 169570c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 169670c70d97SNicolas Pitre ---help--- 169770c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 169870c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 169970c70d97SNicolas Pitre execution. By using pipes or other transports made available to 170070c70d97SNicolas Pitre the process as file descriptors supporting the read/write 170170c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 170270c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 170370c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 170470c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 170570c70d97SNicolas Pitre defined by each seccomp mode. 170670c70d97SNicolas Pitre 1707c743f380SNicolas Pitreconfig CC_STACKPROTECTOR 1708c743f380SNicolas Pitre bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)" 17094a50bfe3SRussell King depends on EXPERIMENTAL 1710c743f380SNicolas Pitre help 1711c743f380SNicolas Pitre This option turns on the -fstack-protector GCC feature. This 1712c743f380SNicolas Pitre feature puts, at the beginning of functions, a canary value on 1713c743f380SNicolas Pitre the stack just before the return address, and validates 1714c743f380SNicolas Pitre the value just before actually returning. Stack based buffer 1715c743f380SNicolas Pitre overflows (that need to overwrite this return address) now also 1716c743f380SNicolas Pitre overwrite the canary, which gets detected and the attack is then 1717c743f380SNicolas Pitre neutralized via a kernel panic. 1718c743f380SNicolas Pitre This feature requires gcc version 4.2 or above. 1719c743f380SNicolas Pitre 172073a65b3fSUwe Kleine-Königconfig DEPRECATED_PARAM_STRUCT 172173a65b3fSUwe Kleine-König bool "Provide old way to pass kernel parameters" 172273a65b3fSUwe Kleine-König help 172373a65b3fSUwe Kleine-König This was deprecated in 2001 and announced to live on for 5 years. 172473a65b3fSUwe Kleine-König Some old boot loaders still use this way. 172573a65b3fSUwe Kleine-König 17261da177e4SLinus Torvaldsendmenu 17271da177e4SLinus Torvalds 17281da177e4SLinus Torvaldsmenu "Boot options" 17291da177e4SLinus Torvalds 17309eb8f674SGrant Likelyconfig USE_OF 17319eb8f674SGrant Likely bool "Flattened Device Tree support" 17329eb8f674SGrant Likely select OF 17339eb8f674SGrant Likely select OF_EARLY_FLATTREE 173408a543adSGrant Likely select IRQ_DOMAIN 17359eb8f674SGrant Likely help 17369eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 17379eb8f674SGrant Likely 17381da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 17391da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 17401da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 17411da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 17421da177e4SLinus Torvalds default "0" 17431da177e4SLinus Torvalds help 17441da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 17451da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 17461da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 17471da177e4SLinus Torvalds value in their defconfig file. 17481da177e4SLinus Torvalds 17491da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 17501da177e4SLinus Torvalds 17511da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 17521da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 17531da177e4SLinus Torvalds default "0" 17541da177e4SLinus Torvalds help 1755f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1756f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1757f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1758f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1759f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1760f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 17611da177e4SLinus Torvalds 17621da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 17631da177e4SLinus Torvalds 17641da177e4SLinus Torvaldsconfig ZBOOT_ROM 17651da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 17661da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 17671da177e4SLinus Torvalds help 17681da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 17691da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 17701da177e4SLinus Torvalds 1771090ab3ffSSimon Hormanchoice 1772090ab3ffSSimon Horman prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)" 1773090ab3ffSSimon Horman depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL 1774090ab3ffSSimon Horman default ZBOOT_ROM_NONE 1775090ab3ffSSimon Horman help 1776090ab3ffSSimon Horman Include experimental SD/MMC loading code in the ROM-able zImage. 1777090ab3ffSSimon Horman With this enabled it is possible to write the the ROM-able zImage 1778090ab3ffSSimon Horman kernel image to an MMC or SD card and boot the kernel straight 1779090ab3ffSSimon Horman from the reset vector. At reset the processor Mask ROM will load 1780090ab3ffSSimon Horman the first part of the the ROM-able zImage which in turn loads the 1781090ab3ffSSimon Horman rest the kernel image to RAM. 1782090ab3ffSSimon Horman 1783090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE 1784090ab3ffSSimon Horman bool "No SD/MMC loader in zImage (EXPERIMENTAL)" 1785090ab3ffSSimon Horman help 1786090ab3ffSSimon Horman Do not load image from SD or MMC 1787090ab3ffSSimon Horman 1788f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF 1789f45b1149SSimon Horman bool "Include MMCIF loader in zImage (EXPERIMENTAL)" 1790f45b1149SSimon Horman help 1791090ab3ffSSimon Horman Load image from MMCIF hardware block. 1792090ab3ffSSimon Horman 1793090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI 1794090ab3ffSSimon Horman bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)" 1795090ab3ffSSimon Horman help 1796090ab3ffSSimon Horman Load image from SDHI hardware block 1797090ab3ffSSimon Horman 1798090ab3ffSSimon Hormanendchoice 1799f45b1149SSimon Horman 18001da177e4SLinus Torvaldsconfig CMDLINE 18011da177e4SLinus Torvalds string "Default kernel command string" 18021da177e4SLinus Torvalds default "" 18031da177e4SLinus Torvalds help 18041da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 18051da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 18061da177e4SLinus Torvalds architectures, you should supply some command-line options at build 18071da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 18081da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 18091da177e4SLinus Torvalds 18104394c124SVictor Boiviechoice 18114394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 18124394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 18134394c124SVictor Boivie 18144394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 18154394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 18164394c124SVictor Boivie help 18174394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 18184394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 18194394c124SVictor Boivie string provided in CMDLINE will be used. 18204394c124SVictor Boivie 18214394c124SVictor Boivieconfig CMDLINE_EXTEND 18224394c124SVictor Boivie bool "Extend bootloader kernel arguments" 18234394c124SVictor Boivie help 18244394c124SVictor Boivie The command-line arguments provided by the boot loader will be 18254394c124SVictor Boivie appended to the default kernel command string. 18264394c124SVictor Boivie 182792d2040dSAlexander Hollerconfig CMDLINE_FORCE 182892d2040dSAlexander Holler bool "Always use the default kernel command string" 182992d2040dSAlexander Holler help 183092d2040dSAlexander Holler Always use the default kernel command string, even if the boot 183192d2040dSAlexander Holler loader passes other arguments to the kernel. 183292d2040dSAlexander Holler This is useful if you cannot or don't want to change the 183392d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 18344394c124SVictor Boivieendchoice 183592d2040dSAlexander Holler 18361da177e4SLinus Torvaldsconfig XIP_KERNEL 18371da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 18381da177e4SLinus Torvalds depends on !ZBOOT_ROM 18391da177e4SLinus Torvalds help 18401da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 18411da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 18421da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 18431da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 18441da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 18451da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 18461da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 18471da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 18481da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 18491da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 18501da177e4SLinus Torvalds 18511da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 18521da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 18531da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 18541da177e4SLinus Torvalds 18551da177e4SLinus Torvalds If unsure, say N. 18561da177e4SLinus Torvalds 18571da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 18581da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 18591da177e4SLinus Torvalds depends on XIP_KERNEL 18601da177e4SLinus Torvalds default "0x00080000" 18611da177e4SLinus Torvalds help 18621da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 18631da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 18641da177e4SLinus Torvalds own flash usage. 18651da177e4SLinus Torvalds 1866c587e4a6SRichard Purdieconfig KEXEC 1867c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 1868c587e4a6SRichard Purdie depends on EXPERIMENTAL 1869c587e4a6SRichard Purdie help 1870c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 1871c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 187201dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 1873c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 1874c587e4a6SRichard Purdie 1875c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 1876c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 1877c587e4a6SRichard Purdie initially work for you. It may help to enable device hotplugging 1878c587e4a6SRichard Purdie support. 1879c587e4a6SRichard Purdie 18804cd9d6f7SRichard Purdieconfig ATAGS_PROC 18814cd9d6f7SRichard Purdie bool "Export atags in procfs" 1882b98d7291SUli Luckas depends on KEXEC 1883b98d7291SUli Luckas default y 18844cd9d6f7SRichard Purdie help 18854cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 18864cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 18874cd9d6f7SRichard Purdie 1888cb5d39b3SMika Westerbergconfig CRASH_DUMP 1889cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 1890cb5d39b3SMika Westerberg depends on EXPERIMENTAL 1891cb5d39b3SMika Westerberg help 1892cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 1893cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 1894cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 1895cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 1896cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 1897cb5d39b3SMika Westerberg memory address not used by the main kernel 1898cb5d39b3SMika Westerberg 1899cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 1900cb5d39b3SMika Westerberg 1901e69edc79SEric Miaoconfig AUTO_ZRELADDR 1902e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 1903e69edc79SEric Miao depends on !ZBOOT_ROM && !ARCH_U300 1904e69edc79SEric Miao help 1905e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 1906e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 1907e69edc79SEric Miao will be determined at run-time by masking the current IP with 1908e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 1909e69edc79SEric Miao from start of memory. 1910e69edc79SEric Miao 19111da177e4SLinus Torvaldsendmenu 19121da177e4SLinus Torvalds 1913ac9d7efcSRussell Kingmenu "CPU Power Management" 19141da177e4SLinus Torvalds 191589c52ed4SBen Dooksif ARCH_HAS_CPUFREQ 19161da177e4SLinus Torvalds 19171da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 19181da177e4SLinus Torvalds 191964f102b6SYong Shenconfig CPU_FREQ_IMX 192064f102b6SYong Shen tristate "CPUfreq driver for i.MX CPUs" 192164f102b6SYong Shen depends on ARCH_MXC && CPU_FREQ 192264f102b6SYong Shen help 192364f102b6SYong Shen This enables the CPUfreq driver for i.MX CPUs. 192464f102b6SYong Shen 19251da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100 19261da177e4SLinus Torvalds bool 19271da177e4SLinus Torvalds 19281da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110 19291da177e4SLinus Torvalds bool 19301da177e4SLinus Torvalds 19311da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR 19321da177e4SLinus Torvalds tristate "CPUfreq driver for ARM Integrator CPUs" 19331da177e4SLinus Torvalds depends on ARCH_INTEGRATOR && CPU_FREQ 19341da177e4SLinus Torvalds default y 19351da177e4SLinus Torvalds help 19361da177e4SLinus Torvalds This enables the CPUfreq driver for ARM Integrator CPUs. 19371da177e4SLinus Torvalds 19381da177e4SLinus Torvalds For details, take a look at <file:Documentation/cpu-freq>. 19391da177e4SLinus Torvalds 19401da177e4SLinus Torvalds If in doubt, say Y. 19411da177e4SLinus Torvalds 19429e2697ffSRussell Kingconfig CPU_FREQ_PXA 19439e2697ffSRussell King bool 19449e2697ffSRussell King depends on CPU_FREQ && ARCH_PXA && PXA25x 19459e2697ffSRussell King default y 19469e2697ffSRussell King select CPU_FREQ_DEFAULT_GOV_USERSPACE 19479e2697ffSRussell King 19489d56c02aSBen Dooksconfig CPU_FREQ_S3C 19499d56c02aSBen Dooks bool 19509d56c02aSBen Dooks help 19519d56c02aSBen Dooks Internal configuration node for common cpufreq on Samsung SoC 19529d56c02aSBen Dooks 19539d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX 19544a50bfe3SRussell King bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)" 19559d56c02aSBen Dooks depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL 19569d56c02aSBen Dooks select CPU_FREQ_S3C 19579d56c02aSBen Dooks help 19589d56c02aSBen Dooks This enables the CPUfreq driver for the Samsung S3C24XX family 19599d56c02aSBen Dooks of CPUs. 19609d56c02aSBen Dooks 19619d56c02aSBen Dooks For details, take a look at <file:Documentation/cpu-freq>. 19629d56c02aSBen Dooks 19639d56c02aSBen Dooks If in doubt, say N. 19649d56c02aSBen Dooks 19659d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL 19664a50bfe3SRussell King bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)" 19679d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX && EXPERIMENTAL 19689d56c02aSBen Dooks help 19699d56c02aSBen Dooks Compile in support for changing the PLL frequency from the 19709d56c02aSBen Dooks S3C24XX series CPUfreq driver. The PLL takes time to settle 19719d56c02aSBen Dooks after a frequency change, so by default it is not enabled. 19729d56c02aSBen Dooks 19739d56c02aSBen Dooks This also means that the PLL tables for the selected CPU(s) will 19749d56c02aSBen Dooks be built which may increase the size of the kernel image. 19759d56c02aSBen Dooks 19769d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG 19779d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver core" 19789d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 19799d56c02aSBen Dooks help 19809d56c02aSBen Dooks Enable s3c_freq_dbg for the Samsung S3C CPUfreq core 19819d56c02aSBen Dooks 19829d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG 19839d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver IO timing" 19849d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 19859d56c02aSBen Dooks help 19869d56c02aSBen Dooks Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core 19879d56c02aSBen Dooks 1988e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS 1989e6d197a6SBen Dooks bool "Export debugfs for CPUFreq" 1990e6d197a6SBen Dooks depends on CPU_FREQ_S3C24XX && DEBUG_FS 1991e6d197a6SBen Dooks help 1992e6d197a6SBen Dooks Export status information via debugfs. 1993e6d197a6SBen Dooks 19941da177e4SLinus Torvaldsendif 19951da177e4SLinus Torvalds 1996ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 1997ac9d7efcSRussell King 1998ac9d7efcSRussell Kingendmenu 1999ac9d7efcSRussell King 20001da177e4SLinus Torvaldsmenu "Floating point emulation" 20011da177e4SLinus Torvalds 20021da177e4SLinus Torvaldscomment "At least one emulation must be selected" 20031da177e4SLinus Torvalds 20041da177e4SLinus Torvaldsconfig FPE_NWFPE 20051da177e4SLinus Torvalds bool "NWFPE math emulation" 2006593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 20071da177e4SLinus Torvalds ---help--- 20081da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 20091da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 20101da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 20111da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 20121da177e4SLinus Torvalds 20131da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 20141da177e4SLinus Torvalds early in the bootup. 20151da177e4SLinus Torvalds 20161da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 20171da177e4SLinus Torvalds bool "Support extended precision" 2018bedf142bSLennert Buytenhek depends on FPE_NWFPE 20191da177e4SLinus Torvalds help 20201da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 20211da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 20221da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 20231da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 20241da177e4SLinus Torvalds floating point emulator without any good reason. 20251da177e4SLinus Torvalds 20261da177e4SLinus Torvalds You almost surely want to say N here. 20271da177e4SLinus Torvalds 20281da177e4SLinus Torvaldsconfig FPE_FASTFPE 20291da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 20308993a44cSNicolas Pitre depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL 20311da177e4SLinus Torvalds ---help--- 20321da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 20331da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 20341da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 20351da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 20361da177e4SLinus Torvalds 20371da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 20381da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 20391da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 20401da177e4SLinus Torvalds choose NWFPE. 20411da177e4SLinus Torvalds 20421da177e4SLinus Torvaldsconfig VFP 20431da177e4SLinus Torvalds bool "VFP-format floating point maths" 2044e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 20451da177e4SLinus Torvalds help 20461da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 20471da177e4SLinus Torvalds if your hardware includes a VFP unit. 20481da177e4SLinus Torvalds 20491da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 20501da177e4SLinus Torvalds release notes and additional status information. 20511da177e4SLinus Torvalds 20521da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 20531da177e4SLinus Torvalds 205425ebee02SCatalin Marinasconfig VFPv3 205525ebee02SCatalin Marinas bool 205625ebee02SCatalin Marinas depends on VFP 205725ebee02SCatalin Marinas default y if CPU_V7 205825ebee02SCatalin Marinas 2059b5872db4SCatalin Marinasconfig NEON 2060b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2061b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2062b5872db4SCatalin Marinas help 2063b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2064b5872db4SCatalin Marinas Extension. 2065b5872db4SCatalin Marinas 20661da177e4SLinus Torvaldsendmenu 20671da177e4SLinus Torvalds 20681da177e4SLinus Torvaldsmenu "Userspace binary formats" 20691da177e4SLinus Torvalds 20701da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 20711da177e4SLinus Torvalds 20721da177e4SLinus Torvaldsconfig ARTHUR 20731da177e4SLinus Torvalds tristate "RISC OS personality" 2074704bdda0SNicolas Pitre depends on !AEABI 20751da177e4SLinus Torvalds help 20761da177e4SLinus Torvalds Say Y here to include the kernel code necessary if you want to run 20771da177e4SLinus Torvalds Acorn RISC OS/Arthur binaries under Linux. This code is still very 20781da177e4SLinus Torvalds experimental; if this sounds frightening, say N and sleep in peace. 20791da177e4SLinus Torvalds You can also say M here to compile this support as a module (which 20801da177e4SLinus Torvalds will be called arthur). 20811da177e4SLinus Torvalds 20821da177e4SLinus Torvaldsendmenu 20831da177e4SLinus Torvalds 20841da177e4SLinus Torvaldsmenu "Power management options" 20851da177e4SLinus Torvalds 2086eceab4acSRussell Kingsource "kernel/power/Kconfig" 20871da177e4SLinus Torvalds 2088f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 2089586893ebSRussell King depends on !ARCH_S5P64X0 && !ARCH_S5PC100 20906a786182SRussell King depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \ 20916a786182SRussell King CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE 2092f4cb5700SJohannes Berg def_bool y 2093f4cb5700SJohannes Berg 20941da177e4SLinus Torvaldsendmenu 20951da177e4SLinus Torvalds 2096d5950b43SSam Ravnborgsource "net/Kconfig" 2097d5950b43SSam Ravnborg 2098ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 20991da177e4SLinus Torvalds 21001da177e4SLinus Torvaldssource "fs/Kconfig" 21011da177e4SLinus Torvalds 21021da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 21031da177e4SLinus Torvalds 21041da177e4SLinus Torvaldssource "security/Kconfig" 21051da177e4SLinus Torvalds 21061da177e4SLinus Torvaldssource "crypto/Kconfig" 21071da177e4SLinus Torvalds 21081da177e4SLinus Torvaldssource "lib/Kconfig" 2109