11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 47563bbf8SMark Brown select ARCH_HAVE_CUSTOM_GPIO_H 5e17c6d56SDavid Woodhouse select HAVE_AOUT 624056f52SRussell King select HAVE_DMA_API_DEBUG 7d0ee9f40SArnd Bergmann select HAVE_IDE if PCI || ISA || PCMCIA 82dc6a016SMarek Szyprowski select HAVE_DMA_ATTRS 9c7909509SMarek Szyprowski select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7) 102778f620SRussell King select HAVE_MEMBLOCK 1112b824fbSAlessandro Zummo select RTC_LIB 1275e7153aSRalf Baechle select SYS_SUPPORTS_APM_EMULATION 13a41297a0SRussell King select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI) 14fe166148SWill Deacon select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 1509f05d85SRabin Vincent select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL 165cbad0ebSJason Wessel select HAVE_ARCH_KGDB 170693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 18856bc356SJon Medhurst select HAVE_KPROBES if !XIP_KERNEL 199edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 20606576ceSSteven Rostedt select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 2180be7a7fSRabin Vincent select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 2280be7a7fSRabin Vincent select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 230e341af8SRabin Vincent select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 24e39f5602SDavid Daney select ARCH_BINFMT_ELF_RANDOMIZE_PIE 251fe53268SDmitry Baryshkov select HAVE_GENERIC_DMA_COHERENT 26e7db7b42SAlbin Tonnerre select HAVE_KERNEL_GZIP 27e7db7b42SAlbin Tonnerre select HAVE_KERNEL_LZO 286e8699f7SAlbin Tonnerre select HAVE_KERNEL_LZMA 29a7f464f3SImre Kaloz select HAVE_KERNEL_XZ 30e360adbeSPeter Zijlstra select HAVE_IRQ_WORK 317ada189fSJamie Iles select HAVE_PERF_EVENTS 327ada189fSJamie Iles select PERF_USE_VMALLOC 33e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 34e399b1a4SRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 35ed60453fSRabin Vincent select HAVE_C_RECORDMCOUNT 36e2a93eccSLennert Buytenhek select HAVE_GENERIC_HARDIRQS 3737e74bebSStephen Boyd select HARDIRQS_SW_RESEND 3837e74bebSStephen Boyd select GENERIC_IRQ_PROBE 3925a5662aSThomas Gleixner select GENERIC_IRQ_SHOW 40d4aa8b15SThomas Gleixner select GENERIC_IRQ_PROBE 41d4aa8b15SThomas Gleixner select HARDIRQS_SW_RESEND 421fb90263SSantosh Shilimkar select CPU_PM if (SUSPEND || CPU_IDLE) 43e5bfb72cSMichael S. Tsirkin select GENERIC_PCI_IOMAP 44e47b65b0SSam Ravnborg select HAVE_BPF_JIT 4584ec6d57SThomas Gleixner select GENERIC_SMP_IDLE_THREAD 463d92a71aSAnna-Maria Gleixner select KTIME_SCALAR 473d92a71aSAnna-Maria Gleixner select GENERIC_CLOCKEVENTS_BROADCAST if SMP 481da177e4SLinus Torvalds help 491da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 50f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 511da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 521da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 531da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 541da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 551da177e4SLinus Torvalds 5674facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 5774facffeSRussell King bool 5874facffeSRussell King 594ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH 604ce63fcdSMarek Szyprowski bool 614ce63fcdSMarek Szyprowski 624ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 634ce63fcdSMarek Szyprowski select NEED_SG_DMA_LENGTH 644ce63fcdSMarek Szyprowski select ARM_HAS_SG_CHAIN 654ce63fcdSMarek Szyprowski bool 664ce63fcdSMarek Szyprowski 671a189b97SRussell Kingconfig HAVE_PWM 681a189b97SRussell King bool 691a189b97SRussell King 700b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 710b05da72SHans Ulli Kroll bool 720b05da72SHans Ulli Kroll 7375e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 7475e7153aSRalf Baechle bool 7575e7153aSRalf Baechle 760a938b97SDavid Brownellconfig GENERIC_GPIO 770a938b97SDavid Brownell bool 780a938b97SDavid Brownell 79bc581770SLinus Walleijconfig HAVE_TCM 80bc581770SLinus Walleij bool 81bc581770SLinus Walleij select GENERIC_ALLOCATOR 82bc581770SLinus Walleij 83e119bfffSRussell Kingconfig HAVE_PROC_CPU 84e119bfffSRussell King bool 85e119bfffSRussell King 865ea81769SAl Viroconfig NO_IOPORT 875ea81769SAl Viro bool 885ea81769SAl Viro 891da177e4SLinus Torvaldsconfig EISA 901da177e4SLinus Torvalds bool 911da177e4SLinus Torvalds ---help--- 921da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 931da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 941da177e4SLinus Torvalds 951da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 961da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 971da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 981da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 991da177e4SLinus Torvalds 1001da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1011da177e4SLinus Torvalds 1021da177e4SLinus Torvalds Otherwise, say N. 1031da177e4SLinus Torvalds 1041da177e4SLinus Torvaldsconfig SBUS 1051da177e4SLinus Torvalds bool 1061da177e4SLinus Torvalds 107f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 108f16fb1ecSRussell King bool 109f16fb1ecSRussell King default y 110f16fb1ecSRussell King 111f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 112f76e9154SNicolas Pitre bool 113f76e9154SNicolas Pitre depends on !SMP 114f76e9154SNicolas Pitre default y 115f76e9154SNicolas Pitre 116f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 117f16fb1ecSRussell King bool 118f16fb1ecSRussell King default y 119f16fb1ecSRussell King 1207ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1217ad1bcb2SRussell King bool 1227ad1bcb2SRussell King default y 1237ad1bcb2SRussell King 12495c354feSNick Pigginconfig GENERIC_LOCKBREAK 12595c354feSNick Piggin bool 12695c354feSNick Piggin default y 12795c354feSNick Piggin depends on SMP && PREEMPT 12895c354feSNick Piggin 1291da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK 1301da177e4SLinus Torvalds bool 1311da177e4SLinus Torvalds default y 1321da177e4SLinus Torvalds 1331da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1341da177e4SLinus Torvalds bool 1351da177e4SLinus Torvalds 136f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 137f0d1b0b3SDavid Howells bool 138f0d1b0b3SDavid Howells 139f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 140f0d1b0b3SDavid Howells bool 141f0d1b0b3SDavid Howells 14289c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ 14389c52ed4SBen Dooks bool 14489c52ed4SBen Dooks help 14589c52ed4SBen Dooks Internal node to signify that the ARCH has CPUFREQ support 14689c52ed4SBen Dooks and that the relevant menu configurations are displayed for 14789c52ed4SBen Dooks it. 14889c52ed4SBen Dooks 149b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 150b89c3b16SAkinobu Mita bool 151b89c3b16SAkinobu Mita default y 152b89c3b16SAkinobu Mita 1531da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1541da177e4SLinus Torvalds bool 1551da177e4SLinus Torvalds default y 1561da177e4SLinus Torvalds 157a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 158a08b6b79Sviro@ZenIV.linux.org.uk bool 159a08b6b79Sviro@ZenIV.linux.org.uk 1605ac6da66SChristoph Lameterconfig ZONE_DMA 1615ac6da66SChristoph Lameter bool 1625ac6da66SChristoph Lameter 163ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 164ccd7ab7fSFUJITA Tomonori def_bool y 165ccd7ab7fSFUJITA Tomonori 16658af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 16758af4a24SRob Herring bool 16858af4a24SRob Herring 1691da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 1701da177e4SLinus Torvalds bool 1711da177e4SLinus Torvalds 1721da177e4SLinus Torvaldsconfig FIQ 1731da177e4SLinus Torvalds bool 1741da177e4SLinus Torvalds 17513a5045dSRob Herringconfig NEED_RET_TO_USER 17613a5045dSRob Herring bool 17713a5045dSRob Herring 178034d2f5aSAl Viroconfig ARCH_MTD_XIP 179034d2f5aSAl Viro bool 180034d2f5aSAl Viro 181c760fc19SHyok S. Choiconfig VECTORS_BASE 182c760fc19SHyok S. Choi hex 1836afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 184c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 185c760fc19SHyok S. Choi default 0x00000000 186c760fc19SHyok S. Choi help 187c760fc19SHyok S. Choi The base address of exception vectors. 188c760fc19SHyok S. Choi 189dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 190c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 191c1becedcSRussell King default y 192b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 193dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 194dc21af99SRussell King help 195111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 196111e9a5cSRussell King boot and module load time according to the position of the 197111e9a5cSRussell King kernel in system memory. 198dc21af99SRussell King 199111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 200daece596SNicolas Pitre of physical memory is at a 16MB boundary. 201dc21af99SRussell King 202c1becedcSRussell King Only disable this option if you know that you do not require 203c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 204c1becedcSRussell King you need to shrink the kernel to the minimal size. 205c1becedcSRussell King 206c334bc15SRob Herringconfig NEED_MACH_IO_H 207c334bc15SRob Herring bool 208c334bc15SRob Herring help 209c334bc15SRob Herring Select this when mach/io.h is required to provide special 210c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 211c334bc15SRob Herring be avoided when possible. 212c334bc15SRob Herring 2130cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2141b9f95f8SNicolas Pitre bool 215111e9a5cSRussell King help 2160cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2170cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2180cdc8b92SNicolas Pitre be avoided when possible. 2191b9f95f8SNicolas Pitre 2201b9f95f8SNicolas Pitreconfig PHYS_OFFSET 221974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 2220cdc8b92SNicolas Pitre depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H 223974c0724SNicolas Pitre default DRAM_BASE if !MMU 2241b9f95f8SNicolas Pitre help 2251b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2261b9f95f8SNicolas Pitre location of main memory in your system. 227cada3c08SRussell King 22887e040b6SSimon Glassconfig GENERIC_BUG 22987e040b6SSimon Glass def_bool y 23087e040b6SSimon Glass depends on BUG 23187e040b6SSimon Glass 2321da177e4SLinus Torvaldssource "init/Kconfig" 2331da177e4SLinus Torvalds 234dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 235dc52ddc0SMatt Helsley 2361da177e4SLinus Torvaldsmenu "System Type" 2371da177e4SLinus Torvalds 2383c427975SHyok S. Choiconfig MMU 2393c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2403c427975SHyok S. Choi default y 2413c427975SHyok S. Choi help 2423c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2433c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2443c427975SHyok S. Choi 245ccf50e23SRussell King# 246ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 247ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 248ccf50e23SRussell King# 2491da177e4SLinus Torvaldschoice 2501da177e4SLinus Torvalds prompt "ARM system type" 2516a0e2430SCatalin Marinas default ARCH_VERSATILE 2521da177e4SLinus Torvalds 253*66314223SDinh Nguyenconfig ARCH_SOCFPGA 254*66314223SDinh Nguyen bool "Altera SOCFPGA family" 255*66314223SDinh Nguyen select ARCH_WANT_OPTIONAL_GPIOLIB 256*66314223SDinh Nguyen select ARM_AMBA 257*66314223SDinh Nguyen select ARM_GIC 258*66314223SDinh Nguyen select CACHE_L2X0 259*66314223SDinh Nguyen select CLKDEV_LOOKUP 260*66314223SDinh Nguyen select COMMON_CLK 261*66314223SDinh Nguyen select CPU_V7 262*66314223SDinh Nguyen select DW_APB_TIMER 263*66314223SDinh Nguyen select DW_APB_TIMER_OF 264*66314223SDinh Nguyen select GENERIC_CLOCKEVENTS 265*66314223SDinh Nguyen select GPIO_PL061 if GPIOLIB 266*66314223SDinh Nguyen select HAVE_ARM_SCU 267*66314223SDinh Nguyen select SPARSE_IRQ 268*66314223SDinh Nguyen select USE_OF 269*66314223SDinh Nguyen help 270*66314223SDinh Nguyen This enables support for Altera SOCFPGA Cyclone V platform 271*66314223SDinh Nguyen 2724af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR 2734af6fee1SDeepak Saxena bool "ARM Ltd. Integrator family" 2744af6fee1SDeepak Saxena select ARM_AMBA 27589c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 2766d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 277aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 2789904f793SLinus Walleij select HAVE_TCM 279c5a0adb5SRussell King select ICST 28013edd86dSRussell King select GENERIC_CLOCKEVENTS 281f4b8b319SRussell King select PLAT_VERSATILE 282c41b16f8SRussell King select PLAT_VERSATILE_FPGA_IRQ 283c334bc15SRob Herring select NEED_MACH_IO_H 2840cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 285695436e3SLinus Walleij select SPARSE_IRQ 2863108e6abSLinus Walleij select MULTI_IRQ_HANDLER 2874af6fee1SDeepak Saxena help 2884af6fee1SDeepak Saxena Support for ARM's Integrator platform. 2894af6fee1SDeepak Saxena 2904af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 2914af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 2924af6fee1SDeepak Saxena select ARM_AMBA 2936d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 294aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 295c5a0adb5SRussell King select ICST 296ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 297eb7fffa3SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 298f4b8b319SRussell King select PLAT_VERSATILE 2993cb5ee49SRussell King select PLAT_VERSATILE_CLCD 300e3887714SRussell King select ARM_TIMER_SP804 301b56ba8aaSColin Tuckley select GPIO_PL061 if GPIOLIB 3020cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 3034af6fee1SDeepak Saxena help 3044af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 3054af6fee1SDeepak Saxena 3064af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 3074af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 3084af6fee1SDeepak Saxena select ARM_AMBA 3094af6fee1SDeepak Saxena select ARM_VIC 3106d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 311aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 312c5a0adb5SRussell King select ICST 31389df1272SKevin Hilman select GENERIC_CLOCKEVENTS 314bbeddc43SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3159b0f7e39SArnd Bergmann select NEED_MACH_IO_H if PCI 316f4b8b319SRussell King select PLAT_VERSATILE 3173414ba8cSRussell King select PLAT_VERSATILE_CLCD 318c41b16f8SRussell King select PLAT_VERSATILE_FPGA_IRQ 319e3887714SRussell King select ARM_TIMER_SP804 3204af6fee1SDeepak Saxena help 3214af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 3224af6fee1SDeepak Saxena 323ceade897SRussell Kingconfig ARCH_VEXPRESS 324ceade897SRussell King bool "ARM Ltd. Versatile Express family" 325ceade897SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 326ceade897SRussell King select ARM_AMBA 327ceade897SRussell King select ARM_TIMER_SP804 3286d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 329aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 330ceade897SRussell King select GENERIC_CLOCKEVENTS 331ceade897SRussell King select HAVE_CLK 33295c34f83SNick Bowler select HAVE_PATA_PLATFORM 333ceade897SRussell King select ICST 334ba81f502SRussell King select NO_IOPORT 335ceade897SRussell King select PLAT_VERSATILE 3360fb44b91SRussell King select PLAT_VERSATILE_CLCD 337ceade897SRussell King help 338ceade897SRussell King This enables support for the ARM Ltd Versatile Express boards. 339ceade897SRussell King 3408fc5ffa0SAndrew Victorconfig ARCH_AT91 3418fc5ffa0SAndrew Victor bool "Atmel AT91" 342f373e8c0SRyan Mallon select ARCH_REQUIRE_GPIOLIB 34393686ae8SDavid Brownell select HAVE_CLK 344bd602995SJean-Christophe PLAGNIOL-VILLARD select CLKDEV_LOOKUP 345e261501dSNicolas Ferre select IRQ_DOMAIN 3461ac02d79SRob Herring select NEED_MACH_IO_H if PCCARD 3474af6fee1SDeepak Saxena help 348929e994fSNicolas Ferre This enables support for systems based on Atmel 349929e994fSNicolas Ferre AT91RM9200 and AT91SAM9* processors. 3504af6fee1SDeepak Saxena 351ccf50e23SRussell Kingconfig ARCH_BCMRING 352ccf50e23SRussell King bool "Broadcom BCMRING" 353ccf50e23SRussell King depends on MMU 354ccf50e23SRussell King select CPU_V6 355ccf50e23SRussell King select ARM_AMBA 35682d63734SRussell King select ARM_TIMER_SP804 3576d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 358ccf50e23SRussell King select GENERIC_CLOCKEVENTS 359ccf50e23SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 360ccf50e23SRussell King help 361ccf50e23SRussell King Support for Broadcom's BCMRing platform. 362ccf50e23SRussell King 363220e6cf7SRob Herringconfig ARCH_HIGHBANK 364220e6cf7SRob Herring bool "Calxeda Highbank-based" 365220e6cf7SRob Herring select ARCH_WANT_OPTIONAL_GPIOLIB 366220e6cf7SRob Herring select ARM_AMBA 367220e6cf7SRob Herring select ARM_GIC 368220e6cf7SRob Herring select ARM_TIMER_SP804 36922d80379SDave Martin select CACHE_L2X0 370220e6cf7SRob Herring select CLKDEV_LOOKUP 371220e6cf7SRob Herring select CPU_V7 372220e6cf7SRob Herring select GENERIC_CLOCKEVENTS 373220e6cf7SRob Herring select HAVE_ARM_SCU 3743b55658aSDave Martin select HAVE_SMP 375fdfa64a4SRob Herring select SPARSE_IRQ 376220e6cf7SRob Herring select USE_OF 377220e6cf7SRob Herring help 378220e6cf7SRob Herring Support for the Calxeda Highbank SoC based boards. 379220e6cf7SRob Herring 3801da177e4SLinus Torvaldsconfig ARCH_CLPS711X 3810e2fce59SAlexander Shiyan bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 382c750815eSRussell King select CPU_ARM720T 3835cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 3840cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 385f999b8bdSMartin Michlmayr help 3860e2fce59SAlexander Shiyan Support for Cirrus Logic 711x/721x/731x based boards. 3871da177e4SLinus Torvalds 388d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX 389d94f944eSAnton Vorontsov bool "Cavium Networks CNS3XXX family" 39000d2711dSImre Kaloz select CPU_V6K 391d94f944eSAnton Vorontsov select GENERIC_CLOCKEVENTS 392d94f944eSAnton Vorontsov select ARM_GIC 393ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 3940b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 3955f32f7a0SAnton Vorontsov select PCI_DOMAINS if PCI 396d94f944eSAnton Vorontsov help 397d94f944eSAnton Vorontsov Support for Cavium Networks CNS3XXX platform. 398d94f944eSAnton Vorontsov 399788c9700SRussell Kingconfig ARCH_GEMINI 400788c9700SRussell King bool "Cortina Systems Gemini" 401788c9700SRussell King select CPU_FA526 402788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 4035cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 404788c9700SRussell King help 405788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 406788c9700SRussell King 4073a6cb8ceSArnd Bergmannconfig ARCH_PRIMA2 4083a6cb8ceSArnd Bergmann bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform" 4093a6cb8ceSArnd Bergmann select CPU_V7 4103a6cb8ceSArnd Bergmann select NO_IOPORT 4113a6cb8ceSArnd Bergmann select GENERIC_CLOCKEVENTS 4123a6cb8ceSArnd Bergmann select CLKDEV_LOOKUP 4133a6cb8ceSArnd Bergmann select GENERIC_IRQ_CHIP 414ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 415cbd8d842SBarry Song select PINCTRL 416cbd8d842SBarry Song select PINCTRL_SIRF 4173a6cb8ceSArnd Bergmann select USE_OF 4183a6cb8ceSArnd Bergmann select ZONE_DMA 4193a6cb8ceSArnd Bergmann help 4203a6cb8ceSArnd Bergmann Support for CSR SiRFSoC ARM Cortex A9 Platform 4213a6cb8ceSArnd Bergmann 4221da177e4SLinus Torvaldsconfig ARCH_EBSA110 4231da177e4SLinus Torvalds bool "EBSA-110" 424c750815eSRussell King select CPU_SA110 425f7e68bbfSRussell King select ISA 426c5eb2a2bSRussell King select NO_IOPORT 4275cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 428c334bc15SRob Herring select NEED_MACH_IO_H 4290cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 4301da177e4SLinus Torvalds help 4311da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 432f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 4331da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 4341da177e4SLinus Torvalds parallel port. 4351da177e4SLinus Torvalds 436e7736d47SLennert Buytenhekconfig ARCH_EP93XX 437e7736d47SLennert Buytenhek bool "EP93xx-based" 438c750815eSRussell King select CPU_ARM920T 439e7736d47SLennert Buytenhek select ARM_AMBA 440e7736d47SLennert Buytenhek select ARM_VIC 4416d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 4427444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 443eb33575cSMel Gorman select ARCH_HAS_HOLES_MEMORYMODEL 4445cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 4455725aeaeSArnd Bergmann select NEED_MACH_MEMORY_H 446e7736d47SLennert Buytenhek help 447e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 448e7736d47SLennert Buytenhek 4491da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4501da177e4SLinus Torvalds bool "FootBridge" 451c750815eSRussell King select CPU_SA110 4521da177e4SLinus Torvalds select FOOTBRIDGE 4534e8d7637SRussell King select GENERIC_CLOCKEVENTS 454d0ee9f40SArnd Bergmann select HAVE_IDE 455c334bc15SRob Herring select NEED_MACH_IO_H 4560cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 457f999b8bdSMartin Michlmayr help 458f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 459f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4601da177e4SLinus Torvalds 461788c9700SRussell Kingconfig ARCH_MXC 462788c9700SRussell King bool "Freescale MXC/iMX-based" 463788c9700SRussell King select GENERIC_CLOCKEVENTS 464788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 4656d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 466234b6cedSRussell King select CLKSRC_MMIO 4678b6c44f1SShawn Guo select GENERIC_IRQ_CHIP 468ffa2ea3fSSascha Hauer select MULTI_IRQ_HANDLER 469788c9700SRussell King help 470788c9700SRussell King Support for Freescale MXC/iMX-based family of processors 471788c9700SRussell King 4721d3f33d5SShawn Guoconfig ARCH_MXS 4731d3f33d5SShawn Guo bool "Freescale MXS-based" 4741d3f33d5SShawn Guo select GENERIC_CLOCKEVENTS 4751d3f33d5SShawn Guo select ARCH_REQUIRE_GPIOLIB 476b9214b97SSascha Hauer select CLKDEV_LOOKUP 4775c61ddcfSRussell King select CLKSRC_MMIO 4782664681fSShawn Guo select COMMON_CLK 4796abda3e1SShawn Guo select HAVE_CLK_PREPARE 480a0f5e363SShawn Guo select PINCTRL 4816c4d4efbSShawn Guo select USE_OF 4821d3f33d5SShawn Guo help 4831d3f33d5SShawn Guo Support for Freescale MXS-based family of processors 4841d3f33d5SShawn Guo 4854af6fee1SDeepak Saxenaconfig ARCH_NETX 4864af6fee1SDeepak Saxena bool "Hilscher NetX based" 487234b6cedSRussell King select CLKSRC_MMIO 488c750815eSRussell King select CPU_ARM926T 4894af6fee1SDeepak Saxena select ARM_VIC 4902fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 491f999b8bdSMartin Michlmayr help 4924af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4934af6fee1SDeepak Saxena 4944af6fee1SDeepak Saxenaconfig ARCH_H720X 4954af6fee1SDeepak Saxena bool "Hynix HMS720x-based" 496c750815eSRussell King select CPU_ARM720T 4974af6fee1SDeepak Saxena select ISA_DMA_API 4985cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 4994af6fee1SDeepak Saxena help 5004af6fee1SDeepak Saxena This enables support for systems based on the Hynix HMS720x 5014af6fee1SDeepak Saxena 5023b938be6SRussell Kingconfig ARCH_IOP13XX 5033b938be6SRussell King bool "IOP13xx-based" 5043b938be6SRussell King depends on MMU 505c750815eSRussell King select CPU_XSC3 5063b938be6SRussell King select PLAT_IOP 5073b938be6SRussell King select PCI 5083b938be6SRussell King select ARCH_SUPPORTS_MSI 5098d5796d2SLennert Buytenhek select VMSPLIT_1G 510c334bc15SRob Herring select NEED_MACH_IO_H 5110cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 51213a5045dSRob Herring select NEED_RET_TO_USER 5133b938be6SRussell King help 5143b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 5153b938be6SRussell King 5163f7e5815SLennert Buytenhekconfig ARCH_IOP32X 5173f7e5815SLennert Buytenhek bool "IOP32x-based" 518a4f7e763SRussell King depends on MMU 519c750815eSRussell King select CPU_XSCALE 520c334bc15SRob Herring select NEED_MACH_IO_H 52113a5045dSRob Herring select NEED_RET_TO_USER 5227ae1f7ecSLennert Buytenhek select PLAT_IOP 523f7e68bbfSRussell King select PCI 524bb2b180cSRussell King select ARCH_REQUIRE_GPIOLIB 525f999b8bdSMartin Michlmayr help 5263f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 5273f7e5815SLennert Buytenhek processors. 5283f7e5815SLennert Buytenhek 5293f7e5815SLennert Buytenhekconfig ARCH_IOP33X 5303f7e5815SLennert Buytenhek bool "IOP33x-based" 5313f7e5815SLennert Buytenhek depends on MMU 532c750815eSRussell King select CPU_XSCALE 533c334bc15SRob Herring select NEED_MACH_IO_H 53413a5045dSRob Herring select NEED_RET_TO_USER 5357ae1f7ecSLennert Buytenhek select PLAT_IOP 5363f7e5815SLennert Buytenhek select PCI 537bb2b180cSRussell King select ARCH_REQUIRE_GPIOLIB 5383f7e5815SLennert Buytenhek help 5393f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 5401da177e4SLinus Torvalds 5413b938be6SRussell Kingconfig ARCH_IXP4XX 5423b938be6SRussell King bool "IXP4xx-based" 543a4f7e763SRussell King depends on MMU 54458af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 545234b6cedSRussell King select CLKSRC_MMIO 546c750815eSRussell King select CPU_XSCALE 5479dde0ae3SRichard Cochran select ARCH_REQUIRE_GPIOLIB 5483b938be6SRussell King select GENERIC_CLOCKEVENTS 5490b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 550c334bc15SRob Herring select NEED_MACH_IO_H 551485bdde7SRussell King select DMABOUNCE if PCI 552c4713074SLennert Buytenhek help 5533b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 554c4713074SLennert Buytenhek 5553e93a22bSGregory CLEMENTconfig ARCH_MVEBU 5563e93a22bSGregory CLEMENT bool "Marvell SOCs with Device Tree support" 5573e93a22bSGregory CLEMENT select GENERIC_CLOCKEVENTS 5583e93a22bSGregory CLEMENT select MULTI_IRQ_HANDLER 5593e93a22bSGregory CLEMENT select SPARSE_IRQ 5603e93a22bSGregory CLEMENT select CLKSRC_MMIO 5613e93a22bSGregory CLEMENT select GENERIC_IRQ_CHIP 5623e93a22bSGregory CLEMENT select IRQ_DOMAIN 5633e93a22bSGregory CLEMENT select COMMON_CLK 5643e93a22bSGregory CLEMENT help 5653e93a22bSGregory CLEMENT Support for the Marvell SoC Family with device tree support 5663e93a22bSGregory CLEMENT 567edabd38eSSaeed Bisharaconfig ARCH_DOVE 568edabd38eSSaeed Bishara bool "Marvell Dove" 5697b769bb3SKonstantin Porotchkin select CPU_V7 570edabd38eSSaeed Bishara select PCI 571edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 572edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 573c334bc15SRob Herring select NEED_MACH_IO_H 574edabd38eSSaeed Bishara select PLAT_ORION 575edabd38eSSaeed Bishara help 576edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 577edabd38eSSaeed Bishara 578651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD 579651c74c7SSaeed Bishara bool "Marvell Kirkwood" 580c750815eSRussell King select CPU_FEROCEON 581651c74c7SSaeed Bishara select PCI 582a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 583651c74c7SSaeed Bishara select GENERIC_CLOCKEVENTS 584c334bc15SRob Herring select NEED_MACH_IO_H 585651c74c7SSaeed Bishara select PLAT_ORION 586651c74c7SSaeed Bishara help 587651c74c7SSaeed Bishara Support for the following Marvell Kirkwood series SoCs: 588651c74c7SSaeed Bishara 88F6180, 88F6192 and 88F6281. 589651c74c7SSaeed Bishara 59040805949SKevin Wellsconfig ARCH_LPC32XX 59140805949SKevin Wells bool "NXP LPC32XX" 592234b6cedSRussell King select CLKSRC_MMIO 59340805949SKevin Wells select CPU_ARM926T 59440805949SKevin Wells select ARCH_REQUIRE_GPIOLIB 59540805949SKevin Wells select HAVE_IDE 59640805949SKevin Wells select ARM_AMBA 59740805949SKevin Wells select USB_ARCH_HAS_OHCI 5986d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 59940805949SKevin Wells select GENERIC_CLOCKEVENTS 600f5c42271SRoland Stigge select USE_OF 60140805949SKevin Wells help 60240805949SKevin Wells Support for the NXP LPC32XX family of processors 60340805949SKevin Wells 604788c9700SRussell Kingconfig ARCH_MV78XX0 605788c9700SRussell King bool "Marvell MV78xx0" 606788c9700SRussell King select CPU_FEROCEON 607788c9700SRussell King select PCI 608a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 609788c9700SRussell King select GENERIC_CLOCKEVENTS 610c334bc15SRob Herring select NEED_MACH_IO_H 611788c9700SRussell King select PLAT_ORION 612788c9700SRussell King help 613788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 614788c9700SRussell King MV781x0, MV782x0. 615788c9700SRussell King 616788c9700SRussell Kingconfig ARCH_ORION5X 617788c9700SRussell King bool "Marvell Orion" 618788c9700SRussell King depends on MMU 619788c9700SRussell King select CPU_FEROCEON 620788c9700SRussell King select PCI 621a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 622788c9700SRussell King select GENERIC_CLOCKEVENTS 623b5e12229SAndrew Lunn select NEED_MACH_IO_H 624788c9700SRussell King select PLAT_ORION 625788c9700SRussell King help 626788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 627788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 628788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 629788c9700SRussell King 630788c9700SRussell Kingconfig ARCH_MMP 6312f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 632788c9700SRussell King depends on MMU 633788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 6346d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 635788c9700SRussell King select GENERIC_CLOCKEVENTS 636157d2644SHaojian Zhuang select GPIO_PXA 637c24b3114SHaojian Zhuang select IRQ_DOMAIN 638788c9700SRussell King select PLAT_PXA 6390bd86961SHaojian Zhuang select SPARSE_IRQ 6403c7241bdSLeo Yan select GENERIC_ALLOCATOR 641788c9700SRussell King help 6422f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 643788c9700SRussell King 644c53c9cf6SAndrew Victorconfig ARCH_KS8695 645c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 646c750815eSRussell King select CPU_ARM922T 64772880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 6485cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 6490cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 650c53c9cf6SAndrew Victor help 651c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 652c53c9cf6SAndrew Victor System-on-Chip devices. 653c53c9cf6SAndrew Victor 654788c9700SRussell Kingconfig ARCH_W90X900 655788c9700SRussell King bool "Nuvoton W90X900 CPU" 656788c9700SRussell King select CPU_ARM926T 657c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 6586d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 6596fa5d5f7SRussell King select CLKSRC_MMIO 66058b5369eSwanzongshun select GENERIC_CLOCKEVENTS 661777f9bebSLennert Buytenhek help 662a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 663a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 664a8bc4eadSwanzongshun the ARM series product line, you can login the following 665a8bc4eadSwanzongshun link address to know more. 666a8bc4eadSwanzongshun 667a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 668a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 669585cf175STzachi Perelstein 670c5f80065SErik Gillingconfig ARCH_TEGRA 671c5f80065SErik Gilling bool "NVIDIA Tegra" 6724073723aSRussell King select CLKDEV_LOOKUP 673234b6cedSRussell King select CLKSRC_MMIO 674c5f80065SErik Gilling select GENERIC_CLOCKEVENTS 675c5f80065SErik Gilling select GENERIC_GPIO 676c5f80065SErik Gilling select HAVE_CLK 6773b55658aSDave Martin select HAVE_SMP 678ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 679c334bc15SRob Herring select NEED_MACH_IO_H if PCI 6807056d423SColin Cross select ARCH_HAS_CPUFREQ 681c5f80065SErik Gilling help 682c5f80065SErik Gilling This enables support for NVIDIA Tegra based systems (Tegra APX, 683c5f80065SErik Gilling Tegra 6xx and Tegra 2 series). 684c5f80065SErik Gilling 685af75655cSJamie Ilesconfig ARCH_PICOXCELL 686af75655cSJamie Iles bool "Picochip picoXcell" 687af75655cSJamie Iles select ARCH_REQUIRE_GPIOLIB 688af75655cSJamie Iles select ARM_PATCH_PHYS_VIRT 689af75655cSJamie Iles select ARM_VIC 690af75655cSJamie Iles select CPU_V6K 691af75655cSJamie Iles select DW_APB_TIMER 692af75655cSJamie Iles select GENERIC_CLOCKEVENTS 693af75655cSJamie Iles select GENERIC_GPIO 694af75655cSJamie Iles select HAVE_TCM 695af75655cSJamie Iles select NO_IOPORT 69698e27a5cSJamie Iles select SPARSE_IRQ 697af75655cSJamie Iles select USE_OF 698af75655cSJamie Iles help 699af75655cSJamie Iles This enables support for systems based on the Picochip picoXcell 700af75655cSJamie Iles family of Femtocell devices. The picoxcell support requires device tree 701af75655cSJamie Iles for all boards. 702af75655cSJamie Iles 7034af6fee1SDeepak Saxenaconfig ARCH_PNX4008 7044af6fee1SDeepak Saxena bool "Philips Nexperia PNX4008 Mobile" 705c750815eSRussell King select CPU_ARM926T 7066d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 7075cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 7084af6fee1SDeepak Saxena help 7094af6fee1SDeepak Saxena This enables support for Philips PNX4008 mobile platform. 7104af6fee1SDeepak Saxena 7111da177e4SLinus Torvaldsconfig ARCH_PXA 7122c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 713a4f7e763SRussell King depends on MMU 714034d2f5aSAl Viro select ARCH_MTD_XIP 71589c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 7166d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 717234b6cedSRussell King select CLKSRC_MMIO 7187444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 719981d0f39SEric Miao select GENERIC_CLOCKEVENTS 720157d2644SHaojian Zhuang select GPIO_PXA 721bd5ce433SEric Miao select PLAT_PXA 7226ac6b817SHaojian Zhuang select SPARSE_IRQ 7234e234cc0SEric Miao select AUTO_ZRELADDR 7248a97ae2fSEric Miao select MULTI_IRQ_HANDLER 72515e0d9e3SArnd Bergmann select ARM_CPU_SUSPEND if PM 726d0ee9f40SArnd Bergmann select HAVE_IDE 727f999b8bdSMartin Michlmayr help 7282c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 7291da177e4SLinus Torvalds 730788c9700SRussell Kingconfig ARCH_MSM 731788c9700SRussell King bool "Qualcomm MSM" 7324b536b8dSSteve Muckle select HAVE_CLK 73349cbe786SEric Miao select GENERIC_CLOCKEVENTS 734923a081cSPavel Machek select ARCH_REQUIRE_GPIOLIB 735bd32344aSStephen Boyd select CLKDEV_LOOKUP 73649cbe786SEric Miao help 7374b53eb4fSDaniel Walker Support for Qualcomm MSM/QSD based systems. This runs on the 7384b53eb4fSDaniel Walker apps processor of the MSM/QSD and depends on a shared memory 7394b53eb4fSDaniel Walker interface to the modem processor which runs the baseband 7404b53eb4fSDaniel Walker stack and controls some vital subsystems 7414b53eb4fSDaniel Walker (clock and power control, etc). 74249cbe786SEric Miao 743c793c1b0SMagnus Dammconfig ARCH_SHMOBILE 7446d72ad35SPaul Mundt bool "Renesas SH-Mobile / R-Mobile" 7456d72ad35SPaul Mundt select HAVE_CLK 7465e93c6b4SPaul Mundt select CLKDEV_LOOKUP 747aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 7483b55658aSDave Martin select HAVE_SMP 7496d72ad35SPaul Mundt select GENERIC_CLOCKEVENTS 750ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 7516d72ad35SPaul Mundt select NO_IOPORT 7526d72ad35SPaul Mundt select SPARSE_IRQ 75360f1435cSMagnus Damm select MULTI_IRQ_HANDLER 754e3e01091SRafael J. Wysocki select PM_GENERIC_DOMAINS if PM 7550cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 756c793c1b0SMagnus Damm help 7576d72ad35SPaul Mundt Support for Renesas's SH-Mobile and R-Mobile ARM platforms. 758c793c1b0SMagnus Damm 7591da177e4SLinus Torvaldsconfig ARCH_RPC 7601da177e4SLinus Torvalds bool "RiscPC" 7611da177e4SLinus Torvalds select ARCH_ACORN 7621da177e4SLinus Torvalds select FIQ 763a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 764341eb781SBen Dooks select HAVE_PATA_PLATFORM 765065909b9SRussell King select ISA_DMA_API 7665ea81769SAl Viro select NO_IOPORT 76707f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 7685cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 769d0ee9f40SArnd Bergmann select HAVE_IDE 770c334bc15SRob Herring select NEED_MACH_IO_H 7710cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 7721da177e4SLinus Torvalds help 7731da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 7741da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 7751da177e4SLinus Torvalds 7761da177e4SLinus Torvaldsconfig ARCH_SA1100 7771da177e4SLinus Torvalds bool "SA1100-based" 778234b6cedSRussell King select CLKSRC_MMIO 779c750815eSRussell King select CPU_SA1100 780f7e68bbfSRussell King select ISA 78105944d74SRussell King select ARCH_SPARSEMEM_ENABLE 782034d2f5aSAl Viro select ARCH_MTD_XIP 78389c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 7841937f5b9SRussell King select CPU_FREQ 7853e238be2SRussell King select GENERIC_CLOCKEVENTS 7864a8f8340SJett.Zhou select CLKDEV_LOOKUP 7877444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 788d0ee9f40SArnd Bergmann select HAVE_IDE 7890cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 790375dec92SRussell King select SPARSE_IRQ 791f999b8bdSMartin Michlmayr help 792f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 7931da177e4SLinus Torvalds 794b130d5c2SKukjin Kimconfig ARCH_S3C24XX 795b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 7960a938b97SDavid Brownell select GENERIC_GPIO 7979d56c02aSBen Dooks select ARCH_HAS_CPUFREQ 7989483a578SDavid Brownell select HAVE_CLK 799e83626f2SThomas Abraham select CLKDEV_LOOKUP 8005cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 80120676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 802b130d5c2SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 803b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 804c334bc15SRob Herring select NEED_MACH_IO_H 8051da177e4SLinus Torvalds help 806b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 807b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 808b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 809b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 81063b1f51bSBen Dooks 811a08ab637SBen Dooksconfig ARCH_S3C64XX 812a08ab637SBen Dooks bool "Samsung S3C64XX" 81389f1fa08SBen Dooks select PLAT_SAMSUNG 81489f0ce72SBen Dooks select CPU_V6 81589f0ce72SBen Dooks select ARM_VIC 816a08ab637SBen Dooks select HAVE_CLK 8176700397aSMark Brown select HAVE_TCM 818226e85f4SThomas Abraham select CLKDEV_LOOKUP 81989f0ce72SBen Dooks select NO_IOPORT 8205cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 82189c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 82289f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 82389f0ce72SBen Dooks select SAMSUNG_CLKSRC 82489f0ce72SBen Dooks select SAMSUNG_IRQ_VIC_TIMER 82589f0ce72SBen Dooks select S3C_GPIO_TRACK 82689f0ce72SBen Dooks select S3C_DEV_NAND 82789f0ce72SBen Dooks select USB_ARCH_HAS_OHCI 82889f0ce72SBen Dooks select SAMSUNG_GPIOLIB_4BIT 82920676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 830c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 831a08ab637SBen Dooks help 832a08ab637SBen Dooks Samsung S3C64XX series based systems 833a08ab637SBen Dooks 83449b7a491SKukjin Kimconfig ARCH_S5P64X0 83549b7a491SKukjin Kim bool "Samsung S5P6440 S5P6450" 836c4ffccddSKukjin Kim select CPU_V6 837c4ffccddSKukjin Kim select GENERIC_GPIO 838c4ffccddSKukjin Kim select HAVE_CLK 839d8b22d25SThomas Abraham select CLKDEV_LOOKUP 8400665ccc4SChanwoo Choi select CLKSRC_MMIO 841c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 8429e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 84320676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 844754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 845c4ffccddSKukjin Kim help 84649b7a491SKukjin Kim Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440, 84749b7a491SKukjin Kim SMDK6450. 848c4ffccddSKukjin Kim 849acc84707SMarek Szyprowskiconfig ARCH_S5PC100 850acc84707SMarek Szyprowski bool "Samsung S5PC100" 8515a7652f2SByungho Min select GENERIC_GPIO 8525a7652f2SByungho Min select HAVE_CLK 85329e8eb0fSThomas Abraham select CLKDEV_LOOKUP 8545a7652f2SByungho Min select CPU_V7 855925c68cdSBen Dooks select ARCH_USES_GETTIMEOFFSET 85620676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 857754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 858c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 8595a7652f2SByungho Min help 860acc84707SMarek Szyprowski Samsung S5PC100 series based systems 8615a7652f2SByungho Min 862170f4e42SKukjin Kimconfig ARCH_S5PV210 863170f4e42SKukjin Kim bool "Samsung S5PV210/S5PC110" 864170f4e42SKukjin Kim select CPU_V7 865eecb6a84SKyungmin Park select ARCH_SPARSEMEM_ENABLE 8660f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 867170f4e42SKukjin Kim select GENERIC_GPIO 868170f4e42SKukjin Kim select HAVE_CLK 869b2a9dd46SThomas Abraham select CLKDEV_LOOKUP 8700665ccc4SChanwoo Choi select CLKSRC_MMIO 871d8144aeaSJaecheol Lee select ARCH_HAS_CPUFREQ 8729e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 87320676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 874754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 875c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 8760cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 877170f4e42SKukjin Kim help 878170f4e42SKukjin Kim Samsung S5PV210/S5PC110 series based systems 879170f4e42SKukjin Kim 88083014579SKukjin Kimconfig ARCH_EXYNOS 88183014579SKukjin Kim bool "SAMSUNG EXYNOS" 882cc0e72b8SChanghwan Youn select CPU_V7 883f567fa6fSKyungmin Park select ARCH_SPARSEMEM_ENABLE 8840f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 885cc0e72b8SChanghwan Youn select GENERIC_GPIO 886cc0e72b8SChanghwan Youn select HAVE_CLK 887badc4f2dSThomas Abraham select CLKDEV_LOOKUP 888b333fb16SSunyoung Kang select ARCH_HAS_CPUFREQ 889cc0e72b8SChanghwan Youn select GENERIC_CLOCKEVENTS 890754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 89120676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 892c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 8930cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 894cc0e72b8SChanghwan Youn help 89583014579SKukjin Kim Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5) 896cc0e72b8SChanghwan Youn 8971da177e4SLinus Torvaldsconfig ARCH_SHARK 8981da177e4SLinus Torvalds bool "Shark" 899c750815eSRussell King select CPU_SA110 900f7e68bbfSRussell King select ISA 901f7e68bbfSRussell King select ISA_DMA 9023bca103aSNicolas Pitre select ZONE_DMA 903f7e68bbfSRussell King select PCI 9045cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 9050cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 906c334bc15SRob Herring select NEED_MACH_IO_H 907f999b8bdSMartin Michlmayr help 908f999b8bdSMartin Michlmayr Support for the StrongARM based Digital DNARD machine, also known 909f999b8bdSMartin Michlmayr as "Shark" (<http://www.shark-linux.de/shark.html>). 9101da177e4SLinus Torvalds 911d98aac75SLinus Walleijconfig ARCH_U300 912d98aac75SLinus Walleij bool "ST-Ericsson U300 Series" 913d98aac75SLinus Walleij depends on MMU 914234b6cedSRussell King select CLKSRC_MMIO 915d98aac75SLinus Walleij select CPU_ARM926T 916bc581770SLinus Walleij select HAVE_TCM 917d98aac75SLinus Walleij select ARM_AMBA 9185485c1e0SLinus Walleij select ARM_PATCH_PHYS_VIRT 919d98aac75SLinus Walleij select ARM_VIC 920d98aac75SLinus Walleij select GENERIC_CLOCKEVENTS 9216d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 922aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 923d98aac75SLinus Walleij select GENERIC_GPIO 924cc890cd7SLinus Walleij select ARCH_REQUIRE_GPIOLIB 925d98aac75SLinus Walleij help 926d98aac75SLinus Walleij Support for ST-Ericsson U300 series mobile platforms. 927d98aac75SLinus Walleij 928ccf50e23SRussell Kingconfig ARCH_U8500 929ccf50e23SRussell King bool "ST-Ericsson U8500 Series" 93067ae14fcSArnd Bergmann depends on MMU 931ccf50e23SRussell King select CPU_V7 932ccf50e23SRussell King select ARM_AMBA 933ccf50e23SRussell King select GENERIC_CLOCKEVENTS 9346d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 93594bdc0e2SRabin Vincent select ARCH_REQUIRE_GPIOLIB 9367c1a70e9SMartin Persson select ARCH_HAS_CPUFREQ 9373b55658aSDave Martin select HAVE_SMP 938ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 939ccf50e23SRussell King help 940ccf50e23SRussell King Support for ST-Ericsson's Ux500 architecture 941ccf50e23SRussell King 942ccf50e23SRussell Kingconfig ARCH_NOMADIK 943ccf50e23SRussell King bool "STMicroelectronics Nomadik" 944ccf50e23SRussell King select ARM_AMBA 945ccf50e23SRussell King select ARM_VIC 946ccf50e23SRussell King select CPU_ARM926T 9476d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 948ccf50e23SRussell King select GENERIC_CLOCKEVENTS 9490fa7be40SArnd Bergmann select PINCTRL 950ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 951ccf50e23SRussell King select ARCH_REQUIRE_GPIOLIB 952ccf50e23SRussell King help 953ccf50e23SRussell King Support for the Nomadik platform by ST-Ericsson 954ccf50e23SRussell King 9557c6337e2SKevin Hilmanconfig ARCH_DAVINCI 9567c6337e2SKevin Hilman bool "TI DaVinci" 9577c6337e2SKevin Hilman select GENERIC_CLOCKEVENTS 958dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 9593bca103aSNicolas Pitre select ZONE_DMA 9609232fcc9SKevin Hilman select HAVE_IDE 9616d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 96220e9969bSDavid Brownell select GENERIC_ALLOCATOR 963dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 964ae88e05aSSekhar Nori select ARCH_HAS_HOLES_MEMORYMODEL 9657c6337e2SKevin Hilman help 9667c6337e2SKevin Hilman Support for TI's DaVinci platform. 9677c6337e2SKevin Hilman 9683b938be6SRussell Kingconfig ARCH_OMAP 9693b938be6SRussell King bool "TI OMAP" 9709483a578SDavid Brownell select HAVE_CLK 9717444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 97289c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 973354a183fSRussell King - ARM Linux select CLKSRC_MMIO 97406cad098SKevin Hilman select GENERIC_CLOCKEVENTS 9759af915daSSriram select ARCH_HAS_HOLES_MEMORYMODEL 9763b938be6SRussell King help 9776e457bb0SLennert Buytenhek Support for TI's OMAP platform (OMAP1/2/3/4). 9783b938be6SRussell King 979cee37e50Sviresh kumarconfig PLAT_SPEAR 980cee37e50Sviresh kumar bool "ST SPEAr" 981cee37e50Sviresh kumar select ARM_AMBA 982cee37e50Sviresh kumar select ARCH_REQUIRE_GPIOLIB 9836d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 9845df33a62SViresh Kumar select COMMON_CLK 985d6e15d78SRussell King select CLKSRC_MMIO 986cee37e50Sviresh kumar select GENERIC_CLOCKEVENTS 987cee37e50Sviresh kumar select HAVE_CLK 988cee37e50Sviresh kumar help 989cee37e50Sviresh kumar Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx). 990cee37e50Sviresh kumar 99121f47fbcSAlexey Charkovconfig ARCH_VT8500 99221f47fbcSAlexey Charkov bool "VIA/WonderMedia 85xx" 99321f47fbcSAlexey Charkov select CPU_ARM926T 99421f47fbcSAlexey Charkov select GENERIC_GPIO 99521f47fbcSAlexey Charkov select ARCH_HAS_CPUFREQ 99621f47fbcSAlexey Charkov select GENERIC_CLOCKEVENTS 99721f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 99821f47fbcSAlexey Charkov select HAVE_PWM 99921f47fbcSAlexey Charkov help 100021f47fbcSAlexey Charkov Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip. 100102c981c0SBinghua Duan 1002b85a3ef4SJohn Linnconfig ARCH_ZYNQ 1003b85a3ef4SJohn Linn bool "Xilinx Zynq ARM Cortex A9 Platform" 100402c981c0SBinghua Duan select CPU_V7 100502c981c0SBinghua Duan select GENERIC_CLOCKEVENTS 100602c981c0SBinghua Duan select CLKDEV_LOOKUP 1007b85a3ef4SJohn Linn select ARM_GIC 1008b85a3ef4SJohn Linn select ARM_AMBA 1009b85a3ef4SJohn Linn select ICST 1010ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 101102c981c0SBinghua Duan select USE_OF 101202c981c0SBinghua Duan help 1013b85a3ef4SJohn Linn Support for Xilinx Zynq ARM Cortex A9 Platform 10141da177e4SLinus Torvaldsendchoice 10151da177e4SLinus Torvalds 1016ccf50e23SRussell King# 1017ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 1018ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 1019ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 1020ccf50e23SRussell King# 10213e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig" 10223e93a22bSGregory CLEMENT 102395b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 102495b8f20fSRussell King 102595b8f20fSRussell Kingsource "arch/arm/mach-bcmring/Kconfig" 102695b8f20fSRussell King 10271da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 10281da177e4SLinus Torvalds 1029d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 1030d94f944eSAnton Vorontsov 103195b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 103295b8f20fSRussell King 103395b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 103495b8f20fSRussell King 1035e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 1036e7736d47SLennert Buytenhek 10371da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 10381da177e4SLinus Torvalds 103959d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 104059d3a193SPaulius Zaleckas 104195b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig" 104295b8f20fSRussell King 10431da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 10441da177e4SLinus Torvalds 10453f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 10463f7e5815SLennert Buytenhek 10473f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 10481da177e4SLinus Torvalds 1049285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 1050285f5fa7SDan Williams 10511da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 10521da177e4SLinus Torvalds 105395b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig" 105495b8f20fSRussell King 105595b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 105695b8f20fSRussell King 105740805949SKevin Wellssource "arch/arm/mach-lpc32xx/Kconfig" 105840805949SKevin Wells 105995b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig" 106095b8f20fSRussell King 1061794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 1062794d15b2SStanislav Samsonov 106395b8f20fSRussell Kingsource "arch/arm/plat-mxc/Kconfig" 10641da177e4SLinus Torvalds 10651d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 10661d3f33d5SShawn Guo 106795b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 106849cbe786SEric Miao 106995b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 107095b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig" 107195b8f20fSRussell King 1072d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 1073d48af15eSTony Lindgren 1074d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 10751da177e4SLinus Torvalds 10761dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 10771dbae815STony Lindgren 10789dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 1079585cf175STzachi Perelstein 108095b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 108195b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 10821da177e4SLinus Torvalds 108395b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 108495b8f20fSRussell King 108595b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 108695b8f20fSRussell King 108795b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 1088edabd38eSSaeed Bishara 1089cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig" 1090a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig" 1091a21765a7SBen Dooks 1092cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig" 1093a21765a7SBen Dooks 109485fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 1095b130d5c2SKukjin Kimif ARCH_S3C24XX 1096a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig" 1097a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig" 1098a21765a7SBen Dooksendif 10991da177e4SLinus Torvalds 1100a08ab637SBen Dooksif ARCH_S3C64XX 1101431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 1102a08ab637SBen Dooksendif 1103a08ab637SBen Dooks 110449b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig" 1105c4ffccddSKukjin Kim 11065a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig" 11075a7652f2SByungho Min 1108170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 1109170f4e42SKukjin Kim 111083014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 1111cc0e72b8SChanghwan Youn 1112882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 11131da177e4SLinus Torvalds 1114c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 1115c5f80065SErik Gilling 111695b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 11171da177e4SLinus Torvalds 111895b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 11191da177e4SLinus Torvalds 11201da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 11211da177e4SLinus Torvalds 1122ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 1123420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 1124ceade897SRussell King 112521f47fbcSAlexey Charkovsource "arch/arm/mach-vt8500/Kconfig" 112621f47fbcSAlexey Charkov 11277ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 11287ec80ddfSwanzongshun 11291da177e4SLinus Torvalds# Definitions to make life easier 11301da177e4SLinus Torvaldsconfig ARCH_ACORN 11311da177e4SLinus Torvalds bool 11321da177e4SLinus Torvalds 11337ae1f7ecSLennert Buytenhekconfig PLAT_IOP 11347ae1f7ecSLennert Buytenhek bool 1135469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 11367ae1f7ecSLennert Buytenhek 113769b02f6aSLennert Buytenhekconfig PLAT_ORION 113869b02f6aSLennert Buytenhek bool 1139bfe45e0bSRussell King select CLKSRC_MMIO 1140dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 11412f129bf4SAndrew Lunn select COMMON_CLK 114269b02f6aSLennert Buytenhek 1143bd5ce433SEric Miaoconfig PLAT_PXA 1144bd5ce433SEric Miao bool 1145bd5ce433SEric Miao 1146f4b8b319SRussell Kingconfig PLAT_VERSATILE 1147f4b8b319SRussell King bool 1148f4b8b319SRussell King 1149e3887714SRussell Kingconfig ARM_TIMER_SP804 1150e3887714SRussell King bool 1151bfe45e0bSRussell King select CLKSRC_MMIO 1152a7bf6162SRob Herring select HAVE_SCHED_CLOCK 1153e3887714SRussell King 11541da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 11551da177e4SLinus Torvalds 1156958cab0fSRussell Kingconfig ARM_NR_BANKS 1157958cab0fSRussell King int 1158958cab0fSRussell King default 16 if ARCH_EP93XX 1159958cab0fSRussell King default 8 1160958cab0fSRussell King 1161afe4b25eSLennert Buytenhekconfig IWMMXT 1162afe4b25eSLennert Buytenhek bool "Enable iWMMXt support" 1163ef6c8445SHaojian Zhuang depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 1164ef6c8445SHaojian Zhuang default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP 1165afe4b25eSLennert Buytenhek help 1166afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1167afe4b25eSLennert Buytenhek running on a CPU that supports it. 1168afe4b25eSLennert Buytenhek 11691da177e4SLinus Torvaldsconfig XSCALE_PMU 11701da177e4SLinus Torvalds bool 1171bfc994b5SPaul Bolle depends on CPU_XSCALE 11721da177e4SLinus Torvalds default y 11731da177e4SLinus Torvalds 11740f4f0672SJamie Ilesconfig CPU_HAS_PMU 1175e399b1a4SRussell King depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \ 11768954bb0dSWill Deacon (!ARCH_OMAP3 || OMAP3_EMU) 11770f4f0672SJamie Iles default y 11780f4f0672SJamie Iles bool 11790f4f0672SJamie Iles 118052108641Seric miaoconfig MULTI_IRQ_HANDLER 118152108641Seric miao bool 118252108641Seric miao help 118352108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 118452108641Seric miao 11853b93e7b0SHyok S. Choiif !MMU 11863b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 11873b93e7b0SHyok S. Choiendif 11883b93e7b0SHyok S. Choi 1189f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 1190f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1191f0c4b8d6SWill Deacon depends on CPU_V6 1192f0c4b8d6SWill Deacon help 1193f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 1194f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1195f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 1196f0c4b8d6SWill Deacon causing the faulting task to livelock. 1197f0c4b8d6SWill Deacon 11989cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 11999cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1200e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 12019cba3cccSCatalin Marinas help 12029cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 12039cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 12049cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 12059cba3cccSCatalin Marinas recommended workaround. 12069cba3cccSCatalin Marinas 12077ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 12087ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 12097ce236fcSCatalin Marinas depends on CPU_V7 12107ce236fcSCatalin Marinas help 12117ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 12127ce236fcSCatalin Marinas (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb 12137ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 12147ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 12157ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 12167ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 12177ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 12187ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 12197ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 12207ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 12217ce236fcSCatalin Marinas available in non-secure mode. 12227ce236fcSCatalin Marinas 1223855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1224855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1225855c551fSCatalin Marinas depends on CPU_V7 1226855c551fSCatalin Marinas help 1227855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1228855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1229855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1230855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1231855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1232855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1233855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1234855c551fSCatalin Marinas register may not be available in non-secure mode. 1235855c551fSCatalin Marinas 12360516e464SCatalin Marinasconfig ARM_ERRATA_460075 12370516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 12380516e464SCatalin Marinas depends on CPU_V7 12390516e464SCatalin Marinas help 12400516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 12410516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 12420516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 12430516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 12440516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 12450516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 12460516e464SCatalin Marinas may not be available in non-secure mode. 12470516e464SCatalin Marinas 12489f05027cSWill Deaconconfig ARM_ERRATA_742230 12499f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 12509f05027cSWill Deacon depends on CPU_V7 && SMP 12519f05027cSWill Deacon help 12529f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 12539f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 12549f05027cSWill Deacon between two write operations may not ensure the correct visibility 12559f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 12569f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 12579f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 12589f05027cSWill Deacon the two writes. 12599f05027cSWill Deacon 1260a672e99bSWill Deaconconfig ARM_ERRATA_742231 1261a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1262a672e99bSWill Deacon depends on CPU_V7 && SMP 1263a672e99bSWill Deacon help 1264a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1265a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1266a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1267a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1268a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1269a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1270a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1271a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1272a672e99bSWill Deacon capabilities of the processor. 1273a672e99bSWill Deacon 12749e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369 1275fa0ce403SWill Deacon bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines" 12762839e06cSSantosh Shilimkar depends on CACHE_L2X0 12779e65582aSSantosh Shilimkar help 12789e65582aSSantosh Shilimkar The PL310 L2 cache controller implements three types of Clean & 12799e65582aSSantosh Shilimkar Invalidate maintenance operations: by Physical Address 12809e65582aSSantosh Shilimkar (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC). 12819e65582aSSantosh Shilimkar They are architecturally defined to behave as the execution of a 12829e65582aSSantosh Shilimkar clean operation followed immediately by an invalidate operation, 12839e65582aSSantosh Shilimkar both performing to the same memory location. This functionality 12849e65582aSSantosh Shilimkar is not correctly implemented in PL310 as clean lines are not 12852839e06cSSantosh Shilimkar invalidated as a result of these operations. 1286cdf357f1SWill Deacon 1287cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1288cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1289e66dc745SDave Martin depends on CPU_V7 1290cdf357f1SWill Deacon help 1291cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1292cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1293cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1294cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1295cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1296cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1297cdf357f1SWill Deacon entries regardless of the ASID. 1298475d92fcSWill Deacon 12991f0090a1SRussell Kingconfig PL310_ERRATA_727915 1300fa0ce403SWill Deacon bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption" 13011f0090a1SRussell King depends on CACHE_L2X0 13021f0090a1SRussell King help 13031f0090a1SRussell King PL310 implements the Clean & Invalidate by Way L2 cache maintenance 13041f0090a1SRussell King operation (offset 0x7FC). This operation runs in background so that 13051f0090a1SRussell King PL310 can handle normal accesses while it is in progress. Under very 13061f0090a1SRussell King rare circumstances, due to this erratum, write data can be lost when 13071f0090a1SRussell King PL310 treats a cacheable write transaction during a Clean & 13081f0090a1SRussell King Invalidate by Way operation. 13091f0090a1SRussell King 1310475d92fcSWill Deaconconfig ARM_ERRATA_743622 1311475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1312475d92fcSWill Deacon depends on CPU_V7 1313475d92fcSWill Deacon help 1314475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1315efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1316475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1317475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1318475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1319475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1320475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1321475d92fcSWill Deacon processor. 1322475d92fcSWill Deacon 13239a27c27cSWill Deaconconfig ARM_ERRATA_751472 13249a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1325ba90c516SDave Martin depends on CPU_V7 13269a27c27cSWill Deacon help 13279a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 13289a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 13299a27c27cSWill Deacon completion of a following broadcasted operation if the second 13309a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 13319a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 13329a27c27cSWill Deacon 1333fa0ce403SWill Deaconconfig PL310_ERRATA_753970 1334fa0ce403SWill Deacon bool "PL310 errata: cache sync operation may be faulty" 1335885028e4SSrinidhi Kasagar depends on CACHE_PL310 1336885028e4SSrinidhi Kasagar help 1337885028e4SSrinidhi Kasagar This option enables the workaround for the 753970 PL310 (r3p0) erratum. 1338885028e4SSrinidhi Kasagar 1339885028e4SSrinidhi Kasagar Under some condition the effect of cache sync operation on 1340885028e4SSrinidhi Kasagar the store buffer still remains when the operation completes. 1341885028e4SSrinidhi Kasagar This means that the store buffer is always asked to drain and 1342885028e4SSrinidhi Kasagar this prevents it from merging any further writes. The workaround 1343885028e4SSrinidhi Kasagar is to replace the normal offset of cache sync operation (0x730) 1344885028e4SSrinidhi Kasagar by another offset targeting an unmapped PL310 register 0x740. 1345885028e4SSrinidhi Kasagar This has the same effect as the cache sync operation: store buffer 1346885028e4SSrinidhi Kasagar drain and waiting for all buffers empty. 1347885028e4SSrinidhi Kasagar 1348fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1349fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1350fcbdc5feSWill Deacon depends on CPU_V7 1351fcbdc5feSWill Deacon help 1352fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1353fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1354fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1355fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1356fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1357fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1358fcbdc5feSWill Deacon 13595dab26afSWill Deaconconfig ARM_ERRATA_754327 13605dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 13615dab26afSWill Deacon depends on CPU_V7 && SMP 13625dab26afSWill Deacon help 13635dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 13645dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 13655dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 13665dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 13675dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 13685dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 13695dab26afSWill Deacon 1370145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1371145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1372145e10e1SCatalin Marinas depends on CPU_V6 && !SMP 1373145e10e1SCatalin Marinas help 1374145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1375145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1376145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1377145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1378145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1379145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1380145e10e1SCatalin Marinas is not affected. 1381145e10e1SCatalin Marinas 1382f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1383f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1384f630c1bdSWill Deacon depends on CPU_V7 && SMP 1385f630c1bdSWill Deacon help 1386f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1387f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1388f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1389f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1390f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1391f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1392f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1393f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1394f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1395f630c1bdSWill Deacon 139611ed0ba1SWill Deaconconfig PL310_ERRATA_769419 139711ed0ba1SWill Deacon bool "PL310 errata: no automatic Store Buffer drain" 139811ed0ba1SWill Deacon depends on CACHE_L2X0 139911ed0ba1SWill Deacon help 140011ed0ba1SWill Deacon On revisions of the PL310 prior to r3p2, the Store Buffer does 140111ed0ba1SWill Deacon not automatically drain. This can cause normal, non-cacheable 140211ed0ba1SWill Deacon writes to be retained when the memory system is idle, leading 140311ed0ba1SWill Deacon to suboptimal I/O performance for drivers using coherent DMA. 140411ed0ba1SWill Deacon This option adds a write barrier to the cpu_idle loop so that, 140511ed0ba1SWill Deacon on systems with an outer cache, the store buffer is drained 140611ed0ba1SWill Deacon explicitly. 140711ed0ba1SWill Deacon 14081da177e4SLinus Torvaldsendmenu 14091da177e4SLinus Torvalds 14101da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 14111da177e4SLinus Torvalds 14121da177e4SLinus Torvaldsmenu "Bus support" 14131da177e4SLinus Torvalds 14141da177e4SLinus Torvaldsconfig ARM_AMBA 14151da177e4SLinus Torvalds bool 14161da177e4SLinus Torvalds 14171da177e4SLinus Torvaldsconfig ISA 14181da177e4SLinus Torvalds bool 14191da177e4SLinus Torvalds help 14201da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 14211da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 14221da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 14231da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 14241da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 14251da177e4SLinus Torvalds 1426065909b9SRussell King# Select ISA DMA controller support 14271da177e4SLinus Torvaldsconfig ISA_DMA 14281da177e4SLinus Torvalds bool 1429065909b9SRussell King select ISA_DMA_API 14301da177e4SLinus Torvalds 1431065909b9SRussell King# Select ISA DMA interface 14325cae841bSAl Viroconfig ISA_DMA_API 14335cae841bSAl Viro bool 14345cae841bSAl Viro 14351da177e4SLinus Torvaldsconfig PCI 14360b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 14371da177e4SLinus Torvalds help 14381da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 14391da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 14401da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 14411da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 14421da177e4SLinus Torvalds 144352882173SAnton Vorontsovconfig PCI_DOMAINS 144452882173SAnton Vorontsov bool 144552882173SAnton Vorontsov depends on PCI 144652882173SAnton Vorontsov 1447b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1448b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1449b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1450b080ac8aSMarcelo Roberto Jimenez help 1451b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1452b080ac8aSMarcelo Roberto Jimenez 145336e23590SMatthew Wilcoxconfig PCI_SYSCALL 145436e23590SMatthew Wilcox def_bool PCI 145536e23590SMatthew Wilcox 14561da177e4SLinus Torvalds# Select the host bridge type 14571da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505 14581da177e4SLinus Torvalds bool 14591da177e4SLinus Torvalds depends on PCI && ARCH_SHARK 14601da177e4SLinus Torvalds default y 14611da177e4SLinus Torvalds 1462a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1463a0113a99SMike Rapoport bool 1464a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1465a0113a99SMike Rapoport default y 1466a0113a99SMike Rapoport select DMABOUNCE 1467a0113a99SMike Rapoport 14681da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 14691da177e4SLinus Torvalds 14701da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 14711da177e4SLinus Torvalds 14721da177e4SLinus Torvaldsendmenu 14731da177e4SLinus Torvalds 14741da177e4SLinus Torvaldsmenu "Kernel Features" 14751da177e4SLinus Torvalds 14763b55658aSDave Martinconfig HAVE_SMP 14773b55658aSDave Martin bool 14783b55658aSDave Martin help 14793b55658aSDave Martin This option should be selected by machines which have an SMP- 14803b55658aSDave Martin capable CPU. 14813b55658aSDave Martin 14823b55658aSDave Martin The only effect of this option is to make the SMP-related 14833b55658aSDave Martin options available to the user for configuration. 14843b55658aSDave Martin 14851da177e4SLinus Torvaldsconfig SMP 1486bb2d8130SRussell King bool "Symmetric Multi-Processing" 1487fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1488bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 14893b55658aSDave Martin depends on HAVE_SMP 14909934ebb8SArnd Bergmann depends on MMU 1491f6dd9fa5SJens Axboe select USE_GENERIC_SMP_HELPERS 149289c3dedfSDaniel Walker select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP 14931da177e4SLinus Torvalds help 14941da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 14951da177e4SLinus Torvalds a system with only one CPU, like most personal computers, say N. If 14961da177e4SLinus Torvalds you have a system with more than one CPU, say Y. 14971da177e4SLinus Torvalds 14981da177e4SLinus Torvalds If you say N here, the kernel will run on single and multiprocessor 14991da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 15001da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, single 15011da177e4SLinus Torvalds processor machines. On a single processor machine, the kernel will 15021da177e4SLinus Torvalds run faster if you say N here. 15031da177e4SLinus Torvalds 1504395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 15051da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 150650a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 15071da177e4SLinus Torvalds 15081da177e4SLinus Torvalds If you don't know what to do here, say N. 15091da177e4SLinus Torvalds 1510f00ec48fSRussell Kingconfig SMP_ON_UP 1511f00ec48fSRussell King bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)" 1512f00ec48fSRussell King depends on EXPERIMENTAL 15134d2692a7SNicolas Pitre depends on SMP && !XIP_KERNEL 1514f00ec48fSRussell King default y 1515f00ec48fSRussell King help 1516f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1517f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1518f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1519f00ec48fSRussell King savings. 1520f00ec48fSRussell King 1521f00ec48fSRussell King If you don't know what to do here, say Y. 1522f00ec48fSRussell King 1523c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1524c9018aabSVincent Guittot bool "Support cpu topology definition" 1525c9018aabSVincent Guittot depends on SMP && CPU_V7 1526c9018aabSVincent Guittot default y 1527c9018aabSVincent Guittot help 1528c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1529c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1530c9018aabSVincent Guittot topology of an ARM System. 1531c9018aabSVincent Guittot 1532c9018aabSVincent Guittotconfig SCHED_MC 1533c9018aabSVincent Guittot bool "Multi-core scheduler support" 1534c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1535c9018aabSVincent Guittot help 1536c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1537c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1538c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1539c9018aabSVincent Guittot 1540c9018aabSVincent Guittotconfig SCHED_SMT 1541c9018aabSVincent Guittot bool "SMT scheduler support" 1542c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1543c9018aabSVincent Guittot help 1544c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1545c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1546c9018aabSVincent Guittot places. If unsure say N here. 1547c9018aabSVincent Guittot 1548a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1549a8cbcd92SRussell King bool 1550a8cbcd92SRussell King help 1551a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1552a8cbcd92SRussell King 1553022c03a2SMarc Zyngierconfig ARM_ARCH_TIMER 1554022c03a2SMarc Zyngier bool "Architected timer support" 1555022c03a2SMarc Zyngier depends on CPU_V7 1556022c03a2SMarc Zyngier help 1557022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1558022c03a2SMarc Zyngier 1559f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1560f32f4ce2SRussell King bool 1561f32f4ce2SRussell King depends on SMP 1562f32f4ce2SRussell King help 1563f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1564f32f4ce2SRussell King 15658d5796d2SLennert Buytenhekchoice 15668d5796d2SLennert Buytenhek prompt "Memory split" 15678d5796d2SLennert Buytenhek default VMSPLIT_3G 15688d5796d2SLennert Buytenhek help 15698d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 15708d5796d2SLennert Buytenhek 15718d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 15728d5796d2SLennert Buytenhek option alone! 15738d5796d2SLennert Buytenhek 15748d5796d2SLennert Buytenhek config VMSPLIT_3G 15758d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 15768d5796d2SLennert Buytenhek config VMSPLIT_2G 15778d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 15788d5796d2SLennert Buytenhek config VMSPLIT_1G 15798d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 15808d5796d2SLennert Buytenhekendchoice 15818d5796d2SLennert Buytenhek 15828d5796d2SLennert Buytenhekconfig PAGE_OFFSET 15838d5796d2SLennert Buytenhek hex 15848d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 15858d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 15868d5796d2SLennert Buytenhek default 0xC0000000 15878d5796d2SLennert Buytenhek 15881da177e4SLinus Torvaldsconfig NR_CPUS 15891da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 15901da177e4SLinus Torvalds range 2 32 15911da177e4SLinus Torvalds depends on SMP 15921da177e4SLinus Torvalds default "4" 15931da177e4SLinus Torvalds 1594a054a811SRussell Kingconfig HOTPLUG_CPU 1595a054a811SRussell King bool "Support for hot-pluggable CPUs (EXPERIMENTAL)" 1596a054a811SRussell King depends on SMP && HOTPLUG && EXPERIMENTAL 1597a054a811SRussell King help 1598a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1599a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1600a054a811SRussell King 160137ee16aeSRussell Kingconfig LOCAL_TIMERS 160237ee16aeSRussell King bool "Use local timer interrupts" 1603971acb9bSRussell King depends on SMP 160437ee16aeSRussell King default y 160530d8beadSChanghwan Youn select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT) 160637ee16aeSRussell King help 160737ee16aeSRussell King Enable support for local timers on SMP platforms, rather then the 160837ee16aeSRussell King legacy IPI broadcast method. Local timers allows the system 160937ee16aeSRussell King accounting to be spread across the timer interval, preventing a 161037ee16aeSRussell King "thundering herd" at every timer tick. 161137ee16aeSRussell King 161244986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 161344986ab0SPeter De Schrijver (NVIDIA) int 16143dea19e8SPeter De Schrijver (NVIDIA) default 1024 if ARCH_SHMOBILE || ARCH_TEGRA 161570227a45SPhilippe Langlais default 355 if ARCH_U8500 16169a01ec30SPaul Parsons default 264 if MACH_H4700 161739f47d9fSTarun Kanti DebBarma default 512 if SOC_OMAP5 161844986ab0SPeter De Schrijver (NVIDIA) default 0 161944986ab0SPeter De Schrijver (NVIDIA) help 162044986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 162144986ab0SPeter De Schrijver (NVIDIA) 162244986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 162344986ab0SPeter De Schrijver (NVIDIA) 1624d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 16251da177e4SLinus Torvalds 1626f8065813SRussell Kingconfig HZ 1627f8065813SRussell King int 1628b130d5c2SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \ 1629a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 1630bfe65704SRussell King default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER 16315248c657SDavid Brownell default AT91_TIMER_HZ if ARCH_AT91 16325da3e714SMagnus Damm default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE 1633f8065813SRussell King default 100 1634f8065813SRussell King 163516c79651SCatalin Marinasconfig THUMB2_KERNEL 16364a50bfe3SRussell King bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)" 1637e399b1a4SRussell King depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL 163816c79651SCatalin Marinas select AEABI 163916c79651SCatalin Marinas select ARM_ASM_UNIFIED 164089bace65SArnd Bergmann select ARM_UNWIND 164116c79651SCatalin Marinas help 164216c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 164316c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 164416c79651SCatalin Marinas ARM-Thumb syntax is needed. 164516c79651SCatalin Marinas 164616c79651SCatalin Marinas If unsure, say N. 164716c79651SCatalin Marinas 16486f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 16496f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 16506f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 16516f685c5cSDave Martin default y 16526f685c5cSDave Martin help 16536f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 16546f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 16556f685c5cSDave Martin branch instructions. 16566f685c5cSDave Martin 16576f685c5cSDave Martin This is a problem, because there's no guarantee the final 16586f685c5cSDave Martin destination of the symbol, or any candidate locations for a 16596f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 16606f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 16616f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 16626f685c5cSDave Martin support. 16636f685c5cSDave Martin 16646f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 16656f685c5cSDave Martin relocation" error when loading some modules. 16666f685c5cSDave Martin 16676f685c5cSDave Martin Until fixed tools are available, passing 16686f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 16696f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 16706f685c5cSDave Martin stack usage in some cases. 16716f685c5cSDave Martin 16726f685c5cSDave Martin The problem is described in more detail at: 16736f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 16746f685c5cSDave Martin 16756f685c5cSDave Martin Only Thumb-2 kernels are affected. 16766f685c5cSDave Martin 16776f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 16786f685c5cSDave Martin 16790becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 16800becb088SCatalin Marinas bool 16810becb088SCatalin Marinas 1682704bdda0SNicolas Pitreconfig AEABI 1683704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1684704bdda0SNicolas Pitre help 1685704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1686704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1687704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1688704bdda0SNicolas Pitre 1689704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1690704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1691704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1692704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1693704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1694704bdda0SNicolas Pitre 1695704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1696704bdda0SNicolas Pitre 16976c90c872SNicolas Pitreconfig OABI_COMPAT 1698a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 16999bc433a1SDave Martin depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL 17006c90c872SNicolas Pitre default y 17016c90c872SNicolas Pitre help 17026c90c872SNicolas Pitre This option preserves the old syscall interface along with the 17036c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 17046c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 17056c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 17066c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 17076c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 17086c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 17096c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 17106c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 17116c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 17126c90c872SNicolas Pitre at all). If in doubt say Y. 17136c90c872SNicolas Pitre 1714eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1715e80d6a24SMel Gorman bool 1716e80d6a24SMel Gorman 171705944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 171805944d74SRussell King bool 171905944d74SRussell King 172007a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 172107a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 172207a2f737SRussell King 172305944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1724be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1725c80d79d7SYasunori Goto 17267b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 17277b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 17287b7bf499SWill Deacon 1729053a96caSNicolas Pitreconfig HIGHMEM 1730e8db89a2SRussell King bool "High Memory Support" 1731e8db89a2SRussell King depends on MMU 1732053a96caSNicolas Pitre help 1733053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1734053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1735053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1736053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1737053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1738053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1739053a96caSNicolas Pitre 1740053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1741053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1742053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1743053a96caSNicolas Pitre 1744053a96caSNicolas Pitre If unsure, say n. 1745053a96caSNicolas Pitre 174665cec8e3SRussell Kingconfig HIGHPTE 174765cec8e3SRussell King bool "Allocate 2nd-level pagetables from highmem" 174865cec8e3SRussell King depends on HIGHMEM 174965cec8e3SRussell King 17501b8873a0SJamie Ilesconfig HW_PERF_EVENTS 17511b8873a0SJamie Iles bool "Enable hardware performance counter support for perf events" 1752fe166148SWill Deacon depends on PERF_EVENTS && CPU_HAS_PMU 17531b8873a0SJamie Iles default y 17541b8873a0SJamie Iles help 17551b8873a0SJamie Iles Enable hardware performance counter support for perf events. If 17561b8873a0SJamie Iles disabled, perf events will use software events only. 17571b8873a0SJamie Iles 17583f22ab27SDave Hansensource "mm/Kconfig" 17593f22ab27SDave Hansen 1760c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 1761c1b2d970SMagnus Damm int "Maximum zone order" if ARCH_SHMOBILE 1762c1b2d970SMagnus Damm range 11 64 if ARCH_SHMOBILE 1763c1b2d970SMagnus Damm default "9" if SA1111 1764c1b2d970SMagnus Damm default "11" 1765c1b2d970SMagnus Damm help 1766c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1767c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1768c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1769c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1770c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1771c1b2d970SMagnus Damm increase this value. 1772c1b2d970SMagnus Damm 1773c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1774c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1775c1b2d970SMagnus Damm 17761da177e4SLinus Torvaldsconfig LEDS 17771da177e4SLinus Torvalds bool "Timer and CPU usage LEDs" 1778e055d5bfSAdrian Bunk depends on ARCH_CDB89712 || ARCH_EBSA110 || \ 17798c8fdbc9SSascha Hauer ARCH_EBSA285 || ARCH_INTEGRATOR || \ 17801da177e4SLinus Torvalds ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \ 17811da177e4SLinus Torvalds ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \ 178273a59c1cSSAN People ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \ 178325329671SJürgen Schindele ARCH_AT91 || ARCH_DAVINCI || \ 1784ff3042fbSColin Tuckley ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW 17851da177e4SLinus Torvalds help 17861da177e4SLinus Torvalds If you say Y here, the LEDs on your machine will be used 17871da177e4SLinus Torvalds to provide useful information about your current system status. 17881da177e4SLinus Torvalds 17891da177e4SLinus Torvalds If you are compiling a kernel for a NetWinder or EBSA-285, you will 17901da177e4SLinus Torvalds be able to select which LEDs are active using the options below. If 17911da177e4SLinus Torvalds you are compiling a kernel for the EBSA-110 or the LART however, the 17921da177e4SLinus Torvalds red LED will simply flash regularly to indicate that the system is 17931da177e4SLinus Torvalds still functional. It is safe to say Y here if you have a CATS 17941da177e4SLinus Torvalds system, but the driver will do nothing. 17951da177e4SLinus Torvalds 17961da177e4SLinus Torvaldsconfig LEDS_TIMER 17971da177e4SLinus Torvalds bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \ 1798eebdf7d7SDavid Brownell OMAP_OSK_MISTRAL || MACH_OMAP_H2 \ 1799eebdf7d7SDavid Brownell || MACH_OMAP_PERSEUS2 18001da177e4SLinus Torvalds depends on LEDS 18010567a0c0SKevin Hilman depends on !GENERIC_CLOCKEVENTS 18021da177e4SLinus Torvalds default y if ARCH_EBSA110 18031da177e4SLinus Torvalds help 18041da177e4SLinus Torvalds If you say Y here, one of the system LEDs (the green one on the 18051da177e4SLinus Torvalds NetWinder, the amber one on the EBSA285, or the red one on the LART) 18061da177e4SLinus Torvalds will flash regularly to indicate that the system is still 18071da177e4SLinus Torvalds operational. This is mainly useful to kernel hackers who are 18081da177e4SLinus Torvalds debugging unstable kernels. 18091da177e4SLinus Torvalds 18101da177e4SLinus Torvalds The LART uses the same LED for both Timer LED and CPU usage LED 18111da177e4SLinus Torvalds functions. You may choose to use both, but the Timer LED function 18121da177e4SLinus Torvalds will overrule the CPU usage LED. 18131da177e4SLinus Torvalds 18141da177e4SLinus Torvaldsconfig LEDS_CPU 18151da177e4SLinus Torvalds bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \ 1816eebdf7d7SDavid Brownell !ARCH_OMAP) \ 1817eebdf7d7SDavid Brownell || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \ 1818eebdf7d7SDavid Brownell || MACH_OMAP_PERSEUS2 18191da177e4SLinus Torvalds depends on LEDS 18201da177e4SLinus Torvalds help 18211da177e4SLinus Torvalds If you say Y here, the red LED will be used to give a good real 18221da177e4SLinus Torvalds time indication of CPU usage, by lighting whenever the idle task 18231da177e4SLinus Torvalds is not currently executing. 18241da177e4SLinus Torvalds 18251da177e4SLinus Torvalds The LART uses the same LED for both Timer LED and CPU usage LED 18261da177e4SLinus Torvalds functions. You may choose to use both, but the Timer LED function 18271da177e4SLinus Torvalds will overrule the CPU usage LED. 18281da177e4SLinus Torvalds 18291da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 18301da177e4SLinus Torvalds bool 1831f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 18321da177e4SLinus Torvalds default y if !ARCH_EBSA110 1833e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 18341da177e4SLinus Torvalds help 18351da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 18361da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 18371da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 18381da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 18391da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 18401da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 18411da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 18421da177e4SLinus Torvalds 184339ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 184439ec58f3SLennert Buytenhek bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)" 184539ec58f3SLennert Buytenhek depends on MMU && EXPERIMENTAL 184639ec58f3SLennert Buytenhek default y if CPU_FEROCEON 184739ec58f3SLennert Buytenhek help 184839ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 184939ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 185039ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 185139ec58f3SLennert Buytenhek 185239ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 185339ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 185439ec58f3SLennert Buytenhek such copy operations with large buffers. 185539ec58f3SLennert Buytenhek 185639ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 185739ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 185839ec58f3SLennert Buytenhek 185970c70d97SNicolas Pitreconfig SECCOMP 186070c70d97SNicolas Pitre bool 186170c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 186270c70d97SNicolas Pitre ---help--- 186370c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 186470c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 186570c70d97SNicolas Pitre execution. By using pipes or other transports made available to 186670c70d97SNicolas Pitre the process as file descriptors supporting the read/write 186770c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 186870c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 186970c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 187070c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 187170c70d97SNicolas Pitre defined by each seccomp mode. 187270c70d97SNicolas Pitre 1873c743f380SNicolas Pitreconfig CC_STACKPROTECTOR 1874c743f380SNicolas Pitre bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)" 18754a50bfe3SRussell King depends on EXPERIMENTAL 1876c743f380SNicolas Pitre help 1877c743f380SNicolas Pitre This option turns on the -fstack-protector GCC feature. This 1878c743f380SNicolas Pitre feature puts, at the beginning of functions, a canary value on 1879c743f380SNicolas Pitre the stack just before the return address, and validates 1880c743f380SNicolas Pitre the value just before actually returning. Stack based buffer 1881c743f380SNicolas Pitre overflows (that need to overwrite this return address) now also 1882c743f380SNicolas Pitre overwrite the canary, which gets detected and the attack is then 1883c743f380SNicolas Pitre neutralized via a kernel panic. 1884c743f380SNicolas Pitre This feature requires gcc version 4.2 or above. 1885c743f380SNicolas Pitre 188673a65b3fSUwe Kleine-Königconfig DEPRECATED_PARAM_STRUCT 188773a65b3fSUwe Kleine-König bool "Provide old way to pass kernel parameters" 188873a65b3fSUwe Kleine-König help 188973a65b3fSUwe Kleine-König This was deprecated in 2001 and announced to live on for 5 years. 189073a65b3fSUwe Kleine-König Some old boot loaders still use this way. 189173a65b3fSUwe Kleine-König 18921da177e4SLinus Torvaldsendmenu 18931da177e4SLinus Torvalds 18941da177e4SLinus Torvaldsmenu "Boot options" 18951da177e4SLinus Torvalds 18969eb8f674SGrant Likelyconfig USE_OF 18979eb8f674SGrant Likely bool "Flattened Device Tree support" 18989eb8f674SGrant Likely select OF 18999eb8f674SGrant Likely select OF_EARLY_FLATTREE 190008a543adSGrant Likely select IRQ_DOMAIN 19019eb8f674SGrant Likely help 19029eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 19039eb8f674SGrant Likely 19041da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 19051da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 19061da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 19071da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 19081da177e4SLinus Torvalds default "0" 19091da177e4SLinus Torvalds help 19101da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 19111da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 19121da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 19131da177e4SLinus Torvalds value in their defconfig file. 19141da177e4SLinus Torvalds 19151da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 19161da177e4SLinus Torvalds 19171da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 19181da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 19191da177e4SLinus Torvalds default "0" 19201da177e4SLinus Torvalds help 1921f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1922f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1923f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1924f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1925f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1926f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 19271da177e4SLinus Torvalds 19281da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 19291da177e4SLinus Torvalds 19301da177e4SLinus Torvaldsconfig ZBOOT_ROM 19311da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 19321da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 19331da177e4SLinus Torvalds help 19341da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 19351da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 19361da177e4SLinus Torvalds 1937090ab3ffSSimon Hormanchoice 1938090ab3ffSSimon Horman prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)" 1939090ab3ffSSimon Horman depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL 1940090ab3ffSSimon Horman default ZBOOT_ROM_NONE 1941090ab3ffSSimon Horman help 1942090ab3ffSSimon Horman Include experimental SD/MMC loading code in the ROM-able zImage. 194359bf8964SMasanari Iida With this enabled it is possible to write the ROM-able zImage 1944090ab3ffSSimon Horman kernel image to an MMC or SD card and boot the kernel straight 1945090ab3ffSSimon Horman from the reset vector. At reset the processor Mask ROM will load 194659bf8964SMasanari Iida the first part of the ROM-able zImage which in turn loads the 1947090ab3ffSSimon Horman rest the kernel image to RAM. 1948090ab3ffSSimon Horman 1949090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE 1950090ab3ffSSimon Horman bool "No SD/MMC loader in zImage (EXPERIMENTAL)" 1951090ab3ffSSimon Horman help 1952090ab3ffSSimon Horman Do not load image from SD or MMC 1953090ab3ffSSimon Horman 1954f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF 1955f45b1149SSimon Horman bool "Include MMCIF loader in zImage (EXPERIMENTAL)" 1956f45b1149SSimon Horman help 1957090ab3ffSSimon Horman Load image from MMCIF hardware block. 1958090ab3ffSSimon Horman 1959090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI 1960090ab3ffSSimon Horman bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)" 1961090ab3ffSSimon Horman help 1962090ab3ffSSimon Horman Load image from SDHI hardware block 1963090ab3ffSSimon Horman 1964090ab3ffSSimon Hormanendchoice 1965f45b1149SSimon Horman 1966e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1967e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 1968e2a6a3aaSJohn Bonesio depends on OF && !ZBOOT_ROM && EXPERIMENTAL 1969e2a6a3aaSJohn Bonesio help 1970e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1971e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1972e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1973e2a6a3aaSJohn Bonesio 1974e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1975e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1976e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1977e2a6a3aaSJohn Bonesio 1978e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1979e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1980e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1981e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1982e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1983e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1984e2a6a3aaSJohn Bonesio to this option. 1985e2a6a3aaSJohn Bonesio 1986b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1987b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1988b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1989b90b9a38SNicolas Pitre help 1990b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1991b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1992b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1993b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1994b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1995b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1996b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1997b90b9a38SNicolas Pitre 19981da177e4SLinus Torvaldsconfig CMDLINE 19991da177e4SLinus Torvalds string "Default kernel command string" 20001da177e4SLinus Torvalds default "" 20011da177e4SLinus Torvalds help 20021da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 20031da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 20041da177e4SLinus Torvalds architectures, you should supply some command-line options at build 20051da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 20061da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 20071da177e4SLinus Torvalds 20084394c124SVictor Boiviechoice 20094394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 20104394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 20114394c124SVictor Boivie 20124394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 20134394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 20144394c124SVictor Boivie help 20154394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 20164394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 20174394c124SVictor Boivie string provided in CMDLINE will be used. 20184394c124SVictor Boivie 20194394c124SVictor Boivieconfig CMDLINE_EXTEND 20204394c124SVictor Boivie bool "Extend bootloader kernel arguments" 20214394c124SVictor Boivie help 20224394c124SVictor Boivie The command-line arguments provided by the boot loader will be 20234394c124SVictor Boivie appended to the default kernel command string. 20244394c124SVictor Boivie 202592d2040dSAlexander Hollerconfig CMDLINE_FORCE 202692d2040dSAlexander Holler bool "Always use the default kernel command string" 202792d2040dSAlexander Holler help 202892d2040dSAlexander Holler Always use the default kernel command string, even if the boot 202992d2040dSAlexander Holler loader passes other arguments to the kernel. 203092d2040dSAlexander Holler This is useful if you cannot or don't want to change the 203192d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 20324394c124SVictor Boivieendchoice 203392d2040dSAlexander Holler 20341da177e4SLinus Torvaldsconfig XIP_KERNEL 20351da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 2036497b7e94SCatalin Marinas depends on !ZBOOT_ROM && !ARM_LPAE 20371da177e4SLinus Torvalds help 20381da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 20391da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 20401da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 20411da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 20421da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 20431da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 20441da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 20451da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 20461da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 20471da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 20481da177e4SLinus Torvalds 20491da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 20501da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 20511da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 20521da177e4SLinus Torvalds 20531da177e4SLinus Torvalds If unsure, say N. 20541da177e4SLinus Torvalds 20551da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 20561da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 20571da177e4SLinus Torvalds depends on XIP_KERNEL 20581da177e4SLinus Torvalds default "0x00080000" 20591da177e4SLinus Torvalds help 20601da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 20611da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 20621da177e4SLinus Torvalds own flash usage. 20631da177e4SLinus Torvalds 2064c587e4a6SRichard Purdieconfig KEXEC 2065c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 206602b73e2eSWill Deacon depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU) 2067c587e4a6SRichard Purdie help 2068c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 2069c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 207001dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2071c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2072c587e4a6SRichard Purdie 2073c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2074c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2075c587e4a6SRichard Purdie initially work for you. It may help to enable device hotplugging 2076c587e4a6SRichard Purdie support. 2077c587e4a6SRichard Purdie 20784cd9d6f7SRichard Purdieconfig ATAGS_PROC 20794cd9d6f7SRichard Purdie bool "Export atags in procfs" 2080b98d7291SUli Luckas depends on KEXEC 2081b98d7291SUli Luckas default y 20824cd9d6f7SRichard Purdie help 20834cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20844cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20854cd9d6f7SRichard Purdie 2086cb5d39b3SMika Westerbergconfig CRASH_DUMP 2087cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2088cb5d39b3SMika Westerberg depends on EXPERIMENTAL 2089cb5d39b3SMika Westerberg help 2090cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2091cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2092cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2093cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2094cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2095cb5d39b3SMika Westerberg memory address not used by the main kernel 2096cb5d39b3SMika Westerberg 2097cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2098cb5d39b3SMika Westerberg 2099e69edc79SEric Miaoconfig AUTO_ZRELADDR 2100e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2101e69edc79SEric Miao depends on !ZBOOT_ROM && !ARCH_U300 2102e69edc79SEric Miao help 2103e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2104e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2105e69edc79SEric Miao will be determined at run-time by masking the current IP with 2106e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2107e69edc79SEric Miao from start of memory. 2108e69edc79SEric Miao 21091da177e4SLinus Torvaldsendmenu 21101da177e4SLinus Torvalds 2111ac9d7efcSRussell Kingmenu "CPU Power Management" 21121da177e4SLinus Torvalds 211389c52ed4SBen Dooksif ARCH_HAS_CPUFREQ 21141da177e4SLinus Torvalds 21151da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 21161da177e4SLinus Torvalds 211764f102b6SYong Shenconfig CPU_FREQ_IMX 211864f102b6SYong Shen tristate "CPUfreq driver for i.MX CPUs" 211964f102b6SYong Shen depends on ARCH_MXC && CPU_FREQ 212064f102b6SYong Shen help 212164f102b6SYong Shen This enables the CPUfreq driver for i.MX CPUs. 212264f102b6SYong Shen 21231da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100 21241da177e4SLinus Torvalds bool 21251da177e4SLinus Torvalds 21261da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110 21271da177e4SLinus Torvalds bool 21281da177e4SLinus Torvalds 21291da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR 21301da177e4SLinus Torvalds tristate "CPUfreq driver for ARM Integrator CPUs" 21311da177e4SLinus Torvalds depends on ARCH_INTEGRATOR && CPU_FREQ 21321da177e4SLinus Torvalds default y 21331da177e4SLinus Torvalds help 21341da177e4SLinus Torvalds This enables the CPUfreq driver for ARM Integrator CPUs. 21351da177e4SLinus Torvalds 21361da177e4SLinus Torvalds For details, take a look at <file:Documentation/cpu-freq>. 21371da177e4SLinus Torvalds 21381da177e4SLinus Torvalds If in doubt, say Y. 21391da177e4SLinus Torvalds 21409e2697ffSRussell Kingconfig CPU_FREQ_PXA 21419e2697ffSRussell King bool 21429e2697ffSRussell King depends on CPU_FREQ && ARCH_PXA && PXA25x 21439e2697ffSRussell King default y 2144ca7d156eSArnd Bergmann select CPU_FREQ_TABLE 21459e2697ffSRussell King select CPU_FREQ_DEFAULT_GOV_USERSPACE 21469e2697ffSRussell King 21479d56c02aSBen Dooksconfig CPU_FREQ_S3C 21489d56c02aSBen Dooks bool 21499d56c02aSBen Dooks help 21509d56c02aSBen Dooks Internal configuration node for common cpufreq on Samsung SoC 21519d56c02aSBen Dooks 21529d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX 21534a50bfe3SRussell King bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)" 2154b130d5c2SKukjin Kim depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL 21559d56c02aSBen Dooks select CPU_FREQ_S3C 21569d56c02aSBen Dooks help 21579d56c02aSBen Dooks This enables the CPUfreq driver for the Samsung S3C24XX family 21589d56c02aSBen Dooks of CPUs. 21599d56c02aSBen Dooks 21609d56c02aSBen Dooks For details, take a look at <file:Documentation/cpu-freq>. 21619d56c02aSBen Dooks 21629d56c02aSBen Dooks If in doubt, say N. 21639d56c02aSBen Dooks 21649d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL 21654a50bfe3SRussell King bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)" 21669d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX && EXPERIMENTAL 21679d56c02aSBen Dooks help 21689d56c02aSBen Dooks Compile in support for changing the PLL frequency from the 21699d56c02aSBen Dooks S3C24XX series CPUfreq driver. The PLL takes time to settle 21709d56c02aSBen Dooks after a frequency change, so by default it is not enabled. 21719d56c02aSBen Dooks 21729d56c02aSBen Dooks This also means that the PLL tables for the selected CPU(s) will 21739d56c02aSBen Dooks be built which may increase the size of the kernel image. 21749d56c02aSBen Dooks 21759d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG 21769d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver core" 21779d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 21789d56c02aSBen Dooks help 21799d56c02aSBen Dooks Enable s3c_freq_dbg for the Samsung S3C CPUfreq core 21809d56c02aSBen Dooks 21819d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG 21829d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver IO timing" 21839d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 21849d56c02aSBen Dooks help 21859d56c02aSBen Dooks Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core 21869d56c02aSBen Dooks 2187e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS 2188e6d197a6SBen Dooks bool "Export debugfs for CPUFreq" 2189e6d197a6SBen Dooks depends on CPU_FREQ_S3C24XX && DEBUG_FS 2190e6d197a6SBen Dooks help 2191e6d197a6SBen Dooks Export status information via debugfs. 2192e6d197a6SBen Dooks 21931da177e4SLinus Torvaldsendif 21941da177e4SLinus Torvalds 2195ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2196ac9d7efcSRussell King 2197ac9d7efcSRussell Kingendmenu 2198ac9d7efcSRussell King 21991da177e4SLinus Torvaldsmenu "Floating point emulation" 22001da177e4SLinus Torvalds 22011da177e4SLinus Torvaldscomment "At least one emulation must be selected" 22021da177e4SLinus Torvalds 22031da177e4SLinus Torvaldsconfig FPE_NWFPE 22041da177e4SLinus Torvalds bool "NWFPE math emulation" 2205593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 22061da177e4SLinus Torvalds ---help--- 22071da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 22081da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 22091da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 22101da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 22111da177e4SLinus Torvalds 22121da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 22131da177e4SLinus Torvalds early in the bootup. 22141da177e4SLinus Torvalds 22151da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 22161da177e4SLinus Torvalds bool "Support extended precision" 2217bedf142bSLennert Buytenhek depends on FPE_NWFPE 22181da177e4SLinus Torvalds help 22191da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 22201da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 22211da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 22221da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 22231da177e4SLinus Torvalds floating point emulator without any good reason. 22241da177e4SLinus Torvalds 22251da177e4SLinus Torvalds You almost surely want to say N here. 22261da177e4SLinus Torvalds 22271da177e4SLinus Torvaldsconfig FPE_FASTFPE 22281da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 22298993a44cSNicolas Pitre depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL 22301da177e4SLinus Torvalds ---help--- 22311da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 22321da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 22331da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 22341da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 22351da177e4SLinus Torvalds 22361da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 22371da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 22381da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 22391da177e4SLinus Torvalds choose NWFPE. 22401da177e4SLinus Torvalds 22411da177e4SLinus Torvaldsconfig VFP 22421da177e4SLinus Torvalds bool "VFP-format floating point maths" 2243e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 22441da177e4SLinus Torvalds help 22451da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 22461da177e4SLinus Torvalds if your hardware includes a VFP unit. 22471da177e4SLinus Torvalds 22481da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 22491da177e4SLinus Torvalds release notes and additional status information. 22501da177e4SLinus Torvalds 22511da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 22521da177e4SLinus Torvalds 225325ebee02SCatalin Marinasconfig VFPv3 225425ebee02SCatalin Marinas bool 225525ebee02SCatalin Marinas depends on VFP 225625ebee02SCatalin Marinas default y if CPU_V7 225725ebee02SCatalin Marinas 2258b5872db4SCatalin Marinasconfig NEON 2259b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2260b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2261b5872db4SCatalin Marinas help 2262b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2263b5872db4SCatalin Marinas Extension. 2264b5872db4SCatalin Marinas 22651da177e4SLinus Torvaldsendmenu 22661da177e4SLinus Torvalds 22671da177e4SLinus Torvaldsmenu "Userspace binary formats" 22681da177e4SLinus Torvalds 22691da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 22701da177e4SLinus Torvalds 22711da177e4SLinus Torvaldsconfig ARTHUR 22721da177e4SLinus Torvalds tristate "RISC OS personality" 2273704bdda0SNicolas Pitre depends on !AEABI 22741da177e4SLinus Torvalds help 22751da177e4SLinus Torvalds Say Y here to include the kernel code necessary if you want to run 22761da177e4SLinus Torvalds Acorn RISC OS/Arthur binaries under Linux. This code is still very 22771da177e4SLinus Torvalds experimental; if this sounds frightening, say N and sleep in peace. 22781da177e4SLinus Torvalds You can also say M here to compile this support as a module (which 22791da177e4SLinus Torvalds will be called arthur). 22801da177e4SLinus Torvalds 22811da177e4SLinus Torvaldsendmenu 22821da177e4SLinus Torvalds 22831da177e4SLinus Torvaldsmenu "Power management options" 22841da177e4SLinus Torvalds 2285eceab4acSRussell Kingsource "kernel/power/Kconfig" 22861da177e4SLinus Torvalds 2287f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 22883d5e8af4SStephen Warren depends on !ARCH_S5PC100 && !ARCH_TEGRA 22896a786182SRussell King depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \ 22903f5d0819SChao Xie CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2291f4cb5700SJohannes Berg def_bool y 2292f4cb5700SJohannes Berg 229315e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 229415e0d9e3SArnd Bergmann def_bool PM_SLEEP 229515e0d9e3SArnd Bergmann 22961da177e4SLinus Torvaldsendmenu 22971da177e4SLinus Torvalds 2298d5950b43SSam Ravnborgsource "net/Kconfig" 2299d5950b43SSam Ravnborg 2300ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 23011da177e4SLinus Torvalds 23021da177e4SLinus Torvaldssource "fs/Kconfig" 23031da177e4SLinus Torvalds 23041da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 23051da177e4SLinus Torvalds 23061da177e4SLinus Torvaldssource "security/Kconfig" 23071da177e4SLinus Torvalds 23081da177e4SLinus Torvaldssource "crypto/Kconfig" 23091da177e4SLinus Torvalds 23101da177e4SLinus Torvaldssource "lib/Kconfig" 2311