11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 4b1b3f49cSRussell King select ARCH_BINFMT_ELF_RANDOMIZE_PIE 57463449bSCatalin Marinas select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE 6b1b3f49cSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 73d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 8b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 9ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 10b1b3f49cSRussell King select CPU_PM if (SUSPEND || CPU_IDLE) 1139b175a0SWill Deacon select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU 12b1b3f49cSRussell King select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI) 13b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 14b1b3f49cSRussell King select GENERIC_IRQ_PROBE 15b1b3f49cSRussell King select GENERIC_IRQ_SHOW 16b1b3f49cSRussell King select GENERIC_PCI_IOMAP 17b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 18f7b861b7SThomas Gleixner select GENERIC_IDLE_POLL_SETUP 19b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 20b1b3f49cSRussell King select GENERIC_STRNLEN_USER 21b1b3f49cSRussell King select HARDIRQS_SW_RESEND 22b1b3f49cSRussell King select HAVE_AOUT 2309f05d85SRabin Vincent select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL 245cbad0ebSJason Wessel select HAVE_ARCH_KGDB 254095ccc3SWill Drewry select HAVE_ARCH_SECCOMP_FILTER 260693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 27b1b3f49cSRussell King select HAVE_BPF_JIT 28b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 29b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 30b1b3f49cSRussell King select HAVE_DMA_API_DEBUG 31b1b3f49cSRussell King select HAVE_DMA_ATTRS 32b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 33b1b3f49cSRussell King select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 34b1b3f49cSRussell King select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 35b1b3f49cSRussell King select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 36b1b3f49cSRussell King select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 37b1b3f49cSRussell King select HAVE_GENERIC_DMA_COHERENT 38b1b3f49cSRussell King select HAVE_GENERIC_HARDIRQS 39b1b3f49cSRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 40b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 4187c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 42b1b3f49cSRussell King select HAVE_KERNEL_GZIP 43b1b3f49cSRussell King select HAVE_KERNEL_LZMA 44b1b3f49cSRussell King select HAVE_KERNEL_LZO 45b1b3f49cSRussell King select HAVE_KERNEL_XZ 46856bc356SJon Medhurst select HAVE_KPROBES if !XIP_KERNEL 479edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 48b1b3f49cSRussell King select HAVE_MEMBLOCK 49b1b3f49cSRussell King select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 507ada189fSJamie Iles select HAVE_PERF_EVENTS 51e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 52b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 53af1839ebSCatalin Marinas select HAVE_UID16 543d92a71aSAnna-Maria Gleixner select KTIME_SCALAR 55b1b3f49cSRussell King select PERF_USE_VMALLOC 56b1b3f49cSRussell King select RTC_LIB 57b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 58786d35d4SDavid Howells select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND 59786d35d4SDavid Howells select MODULES_USE_ELF_REL 6038a61b6bSAl Viro select CLONE_BACKWARDS 61b68fec24SAl Viro select OLD_SIGSUSPEND3 6250bcb7e4SAl Viro select OLD_SIGACTION 63b0088480SKevin Hilman select HAVE_CONTEXT_TRACKING 641da177e4SLinus Torvalds help 651da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 66f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 671da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 681da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 691da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 701da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 711da177e4SLinus Torvalds 7274facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 7374facffeSRussell King bool 7474facffeSRussell King 754ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH 764ce63fcdSMarek Szyprowski bool 774ce63fcdSMarek Szyprowski 784ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 794ce63fcdSMarek Szyprowski bool 80b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 81b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 824ce63fcdSMarek Szyprowski 8360460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 8460460abfSSeung-Woo Kim 8560460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 8660460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 8760460abfSSeung-Woo Kim range 4 9 8860460abfSSeung-Woo Kim default 8 8960460abfSSeung-Woo Kim help 9060460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 9160460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 9260460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 9360460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 9460460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 9560460abfSSeung-Woo Kim virtual space with just a few allocations. 9660460abfSSeung-Woo Kim 9760460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 9860460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 9960460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 10060460abfSSeung-Woo Kim by the PAGE_SIZE. 10160460abfSSeung-Woo Kim 10260460abfSSeung-Woo Kimendif 10360460abfSSeung-Woo Kim 1041a189b97SRussell Kingconfig HAVE_PWM 1051a189b97SRussell King bool 1061a189b97SRussell King 1070b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 1080b05da72SHans Ulli Kroll bool 1090b05da72SHans Ulli Kroll 11075e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 11175e7153aSRalf Baechle bool 11275e7153aSRalf Baechle 113bc581770SLinus Walleijconfig HAVE_TCM 114bc581770SLinus Walleij bool 115bc581770SLinus Walleij select GENERIC_ALLOCATOR 116bc581770SLinus Walleij 117e119bfffSRussell Kingconfig HAVE_PROC_CPU 118e119bfffSRussell King bool 119e119bfffSRussell King 1205ea81769SAl Viroconfig NO_IOPORT 1215ea81769SAl Viro bool 1225ea81769SAl Viro 1231da177e4SLinus Torvaldsconfig EISA 1241da177e4SLinus Torvalds bool 1251da177e4SLinus Torvalds ---help--- 1261da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 1271da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 1281da177e4SLinus Torvalds 1291da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 1301da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 1311da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 1321da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1331da177e4SLinus Torvalds 1341da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1351da177e4SLinus Torvalds 1361da177e4SLinus Torvalds Otherwise, say N. 1371da177e4SLinus Torvalds 1381da177e4SLinus Torvaldsconfig SBUS 1391da177e4SLinus Torvalds bool 1401da177e4SLinus Torvalds 141f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 142f16fb1ecSRussell King bool 143f16fb1ecSRussell King default y 144f16fb1ecSRussell King 145f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 146f76e9154SNicolas Pitre bool 147f76e9154SNicolas Pitre depends on !SMP 148f76e9154SNicolas Pitre default y 149f76e9154SNicolas Pitre 150f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 151f16fb1ecSRussell King bool 152f16fb1ecSRussell King default y 153f16fb1ecSRussell King 1547ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1557ad1bcb2SRussell King bool 1567ad1bcb2SRussell King default y 1577ad1bcb2SRussell King 1581da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK 1591da177e4SLinus Torvalds bool 1601da177e4SLinus Torvalds default y 1611da177e4SLinus Torvalds 1621da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1631da177e4SLinus Torvalds bool 1641da177e4SLinus Torvalds 165f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 166f0d1b0b3SDavid Howells bool 167f0d1b0b3SDavid Howells 168f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 169f0d1b0b3SDavid Howells bool 170f0d1b0b3SDavid Howells 17189c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ 17289c52ed4SBen Dooks bool 17389c52ed4SBen Dooks help 17489c52ed4SBen Dooks Internal node to signify that the ARCH has CPUFREQ support 17589c52ed4SBen Dooks and that the relevant menu configurations are displayed for 17689c52ed4SBen Dooks it. 17789c52ed4SBen Dooks 178b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 179b89c3b16SAkinobu Mita bool 180b89c3b16SAkinobu Mita default y 181b89c3b16SAkinobu Mita 1821da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1831da177e4SLinus Torvalds bool 1841da177e4SLinus Torvalds default y 1851da177e4SLinus Torvalds 186a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 187a08b6b79Sviro@ZenIV.linux.org.uk bool 188a08b6b79Sviro@ZenIV.linux.org.uk 1895ac6da66SChristoph Lameterconfig ZONE_DMA 1905ac6da66SChristoph Lameter bool 1915ac6da66SChristoph Lameter 192ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 193ccd7ab7fSFUJITA Tomonori def_bool y 194ccd7ab7fSFUJITA Tomonori 19558af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 19658af4a24SRob Herring bool 19758af4a24SRob Herring 1981da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 1991da177e4SLinus Torvalds bool 2001da177e4SLinus Torvalds 2011da177e4SLinus Torvaldsconfig FIQ 2021da177e4SLinus Torvalds bool 2031da177e4SLinus Torvalds 20413a5045dSRob Herringconfig NEED_RET_TO_USER 20513a5045dSRob Herring bool 20613a5045dSRob Herring 207034d2f5aSAl Viroconfig ARCH_MTD_XIP 208034d2f5aSAl Viro bool 209034d2f5aSAl Viro 210c760fc19SHyok S. Choiconfig VECTORS_BASE 211c760fc19SHyok S. Choi hex 2126afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 213c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 214c760fc19SHyok S. Choi default 0x00000000 215c760fc19SHyok S. Choi help 216c760fc19SHyok S. Choi The base address of exception vectors. 217c760fc19SHyok S. Choi 218dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 219c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 220c1becedcSRussell King default y 221b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 222dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 223dc21af99SRussell King help 224111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 225111e9a5cSRussell King boot and module load time according to the position of the 226111e9a5cSRussell King kernel in system memory. 227dc21af99SRussell King 228111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 229daece596SNicolas Pitre of physical memory is at a 16MB boundary. 230dc21af99SRussell King 231c1becedcSRussell King Only disable this option if you know that you do not require 232c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 233c1becedcSRussell King you need to shrink the kernel to the minimal size. 234c1becedcSRussell King 23501464226SRob Herringconfig NEED_MACH_GPIO_H 23601464226SRob Herring bool 23701464226SRob Herring help 23801464226SRob Herring Select this when mach/gpio.h is required to provide special 23901464226SRob Herring definitions for this platform. The need for mach/gpio.h should 24001464226SRob Herring be avoided when possible. 24101464226SRob Herring 242c334bc15SRob Herringconfig NEED_MACH_IO_H 243c334bc15SRob Herring bool 244c334bc15SRob Herring help 245c334bc15SRob Herring Select this when mach/io.h is required to provide special 246c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 247c334bc15SRob Herring be avoided when possible. 248c334bc15SRob Herring 2490cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2501b9f95f8SNicolas Pitre bool 251111e9a5cSRussell King help 2520cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2530cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2540cdc8b92SNicolas Pitre be avoided when possible. 2551b9f95f8SNicolas Pitre 2561b9f95f8SNicolas Pitreconfig PHYS_OFFSET 257974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 2580cdc8b92SNicolas Pitre depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H 259974c0724SNicolas Pitre default DRAM_BASE if !MMU 2601b9f95f8SNicolas Pitre help 2611b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2621b9f95f8SNicolas Pitre location of main memory in your system. 263cada3c08SRussell King 26487e040b6SSimon Glassconfig GENERIC_BUG 26587e040b6SSimon Glass def_bool y 26687e040b6SSimon Glass depends on BUG 26787e040b6SSimon Glass 2681da177e4SLinus Torvaldssource "init/Kconfig" 2691da177e4SLinus Torvalds 270dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 271dc52ddc0SMatt Helsley 2721da177e4SLinus Torvaldsmenu "System Type" 2731da177e4SLinus Torvalds 2743c427975SHyok S. Choiconfig MMU 2753c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2763c427975SHyok S. Choi default y 2773c427975SHyok S. Choi help 2783c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2793c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2803c427975SHyok S. Choi 281ccf50e23SRussell King# 282ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 283ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 284ccf50e23SRussell King# 2851da177e4SLinus Torvaldschoice 2861da177e4SLinus Torvalds prompt "ARM system type" 2871420b22bSArnd Bergmann default ARCH_VERSATILE if !MMU 2881420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 2891da177e4SLinus Torvalds 290387798b3SRob Herringconfig ARCH_MULTIPLATFORM 291387798b3SRob Herring bool "Allow multiple platforms to be selected" 292b1b3f49cSRussell King depends on MMU 293387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 294387798b3SRob Herring select AUTO_ZRELADDR 29566314223SDinh Nguyen select COMMON_CLK 296387798b3SRob Herring select MULTI_IRQ_HANDLER 29766314223SDinh Nguyen select SPARSE_IRQ 29866314223SDinh Nguyen select USE_OF 29966314223SDinh Nguyen 3004af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR 3014af6fee1SDeepak Saxena bool "ARM Ltd. Integrator family" 30289c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 303b1b3f49cSRussell King select ARM_AMBA 304a613163dSLinus Walleij select COMMON_CLK 305f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 306b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 3079904f793SLinus Walleij select HAVE_TCM 308c5a0adb5SRussell King select ICST 309b1b3f49cSRussell King select MULTI_IRQ_HANDLER 310b1b3f49cSRussell King select NEED_MACH_MEMORY_H 311f4b8b319SRussell King select PLAT_VERSATILE 312695436e3SLinus Walleij select SPARSE_IRQ 3132389d501SLinus Walleij select VERSATILE_FPGA_IRQ 3144af6fee1SDeepak Saxena help 3154af6fee1SDeepak Saxena Support for ARM's Integrator platform. 3164af6fee1SDeepak Saxena 3174af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 3184af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 319b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3204af6fee1SDeepak Saxena select ARM_AMBA 321b1b3f49cSRussell King select ARM_TIMER_SP804 322f9a6aa43SLinus Walleij select COMMON_CLK 323f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 324ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 325b1b3f49cSRussell King select GPIO_PL061 if GPIOLIB 326b1b3f49cSRussell King select ICST 327b1b3f49cSRussell King select NEED_MACH_MEMORY_H 328f4b8b319SRussell King select PLAT_VERSATILE 3293cb5ee49SRussell King select PLAT_VERSATILE_CLCD 3304af6fee1SDeepak Saxena help 3314af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 3324af6fee1SDeepak Saxena 3334af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 3344af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 335b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3364af6fee1SDeepak Saxena select ARM_AMBA 337b1b3f49cSRussell King select ARM_TIMER_SP804 3384af6fee1SDeepak Saxena select ARM_VIC 3396d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 340b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 341aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 342c5a0adb5SRussell King select ICST 343f4b8b319SRussell King select PLAT_VERSATILE 3443414ba8cSRussell King select PLAT_VERSATILE_CLCD 345b1b3f49cSRussell King select PLAT_VERSATILE_CLOCK 3462389d501SLinus Walleij select VERSATILE_FPGA_IRQ 3474af6fee1SDeepak Saxena help 3484af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 3494af6fee1SDeepak Saxena 3508fc5ffa0SAndrew Victorconfig ARCH_AT91 3518fc5ffa0SAndrew Victor bool "Atmel AT91" 352f373e8c0SRyan Mallon select ARCH_REQUIRE_GPIOLIB 353bd602995SJean-Christophe PLAGNIOL-VILLARD select CLKDEV_LOOKUP 354b1b3f49cSRussell King select HAVE_CLK 355e261501dSNicolas Ferre select IRQ_DOMAIN 35601464226SRob Herring select NEED_MACH_GPIO_H 3571ac02d79SRob Herring select NEED_MACH_IO_H if PCCARD 3586732ae5cSJean-Christophe PLAGNIOL-VILLARD select PINCTRL 3596732ae5cSJean-Christophe PLAGNIOL-VILLARD select PINCTRL_AT91 if USE_OF 3604af6fee1SDeepak Saxena help 361929e994fSNicolas Ferre This enables support for systems based on Atmel 362929e994fSNicolas Ferre AT91RM9200 and AT91SAM9* processors. 3634af6fee1SDeepak Saxena 36493e22567SRussell Kingconfig ARCH_CLPS711X 36593e22567SRussell King bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 366a3b8d4a5SAlexander Shiyan select ARCH_REQUIRE_GPIOLIB 367ea7d1bc9SAlexander Shiyan select AUTO_ZRELADDR 36893e22567SRussell King select CLKDEV_LOOKUP 369c99f72adSAlexander Shiyan select CLKSRC_MMIO 37093e22567SRussell King select COMMON_CLK 37193e22567SRussell King select CPU_ARM720T 3724a8355c4SAlexander Shiyan select GENERIC_CLOCKEVENTS 373*6597619fSAlexander Shiyan select MFD_SYSCON 37499f04c8fSAlexander Shiyan select MULTI_IRQ_HANDLER 3750d8be81cSAlexander Shiyan select SPARSE_IRQ 37693e22567SRussell King help 37793e22567SRussell King Support for Cirrus Logic 711x/721x/731x based boards. 37893e22567SRussell King 379788c9700SRussell Kingconfig ARCH_GEMINI 380788c9700SRussell King bool "Cortina Systems Gemini" 381788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 3825cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 383662146b1SArnd Bergmann select NEED_MACH_GPIO_H 384b1b3f49cSRussell King select CPU_FA526 385788c9700SRussell King help 386788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 387788c9700SRussell King 3881da177e4SLinus Torvaldsconfig ARCH_EBSA110 3891da177e4SLinus Torvalds bool "EBSA-110" 390b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 391c750815eSRussell King select CPU_SA110 392f7e68bbfSRussell King select ISA 393c334bc15SRob Herring select NEED_MACH_IO_H 3940cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 395b1b3f49cSRussell King select NO_IOPORT 3961da177e4SLinus Torvalds help 3971da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 398f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 3991da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 4001da177e4SLinus Torvalds parallel port. 4011da177e4SLinus Torvalds 402e7736d47SLennert Buytenhekconfig ARCH_EP93XX 403e7736d47SLennert Buytenhek bool "EP93xx-based" 404b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 405b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 406b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 407e7736d47SLennert Buytenhek select ARM_AMBA 408e7736d47SLennert Buytenhek select ARM_VIC 4096d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 410b1b3f49cSRussell King select CPU_ARM920T 4115725aeaeSArnd Bergmann select NEED_MACH_MEMORY_H 412e7736d47SLennert Buytenhek help 413e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 414e7736d47SLennert Buytenhek 4151da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4161da177e4SLinus Torvalds bool "FootBridge" 417c750815eSRussell King select CPU_SA110 4181da177e4SLinus Torvalds select FOOTBRIDGE 4194e8d7637SRussell King select GENERIC_CLOCKEVENTS 420d0ee9f40SArnd Bergmann select HAVE_IDE 4218ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 4220cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 423f999b8bdSMartin Michlmayr help 424f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 425f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4261da177e4SLinus Torvalds 4274af6fee1SDeepak Saxenaconfig ARCH_NETX 4284af6fee1SDeepak Saxena bool "Hilscher NetX based" 429b1b3f49cSRussell King select ARM_VIC 430234b6cedSRussell King select CLKSRC_MMIO 431c750815eSRussell King select CPU_ARM926T 4322fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 433f999b8bdSMartin Michlmayr help 4344af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4354af6fee1SDeepak Saxena 4363b938be6SRussell Kingconfig ARCH_IOP13XX 4373b938be6SRussell King bool "IOP13xx-based" 4383b938be6SRussell King depends on MMU 4393b938be6SRussell King select ARCH_SUPPORTS_MSI 440b1b3f49cSRussell King select CPU_XSC3 4410cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 44213a5045dSRob Herring select NEED_RET_TO_USER 443b1b3f49cSRussell King select PCI 444b1b3f49cSRussell King select PLAT_IOP 445b1b3f49cSRussell King select VMSPLIT_1G 4463b938be6SRussell King help 4473b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4483b938be6SRussell King 4493f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4503f7e5815SLennert Buytenhek bool "IOP32x-based" 451a4f7e763SRussell King depends on MMU 452b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 453c750815eSRussell King select CPU_XSCALE 45401464226SRob Herring select NEED_MACH_GPIO_H 45513a5045dSRob Herring select NEED_RET_TO_USER 456f7e68bbfSRussell King select PCI 457b1b3f49cSRussell King select PLAT_IOP 458f999b8bdSMartin Michlmayr help 4593f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4603f7e5815SLennert Buytenhek processors. 4613f7e5815SLennert Buytenhek 4623f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4633f7e5815SLennert Buytenhek bool "IOP33x-based" 4643f7e5815SLennert Buytenhek depends on MMU 465b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 466c750815eSRussell King select CPU_XSCALE 46701464226SRob Herring select NEED_MACH_GPIO_H 46813a5045dSRob Herring select NEED_RET_TO_USER 4693f7e5815SLennert Buytenhek select PCI 470b1b3f49cSRussell King select PLAT_IOP 4713f7e5815SLennert Buytenhek help 4723f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 4731da177e4SLinus Torvalds 4743b938be6SRussell Kingconfig ARCH_IXP4XX 4753b938be6SRussell King bool "IXP4xx-based" 476a4f7e763SRussell King depends on MMU 47758af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 478b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 479234b6cedSRussell King select CLKSRC_MMIO 480c750815eSRussell King select CPU_XSCALE 481b1b3f49cSRussell King select DMABOUNCE if PCI 4823b938be6SRussell King select GENERIC_CLOCKEVENTS 4830b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 484c334bc15SRob Herring select NEED_MACH_IO_H 4859296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_MMIO 4869296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 487c4713074SLennert Buytenhek help 4883b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 489c4713074SLennert Buytenhek 490edabd38eSSaeed Bisharaconfig ARCH_DOVE 491edabd38eSSaeed Bishara bool "Marvell Dove" 492edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 493756b2531SSebastian Hesselbarth select CPU_PJ4 494edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 4950f81bd43SRussell King select MIGHT_HAVE_PCI 4969139acd1SSebastian Hesselbarth select PINCTRL 4979139acd1SSebastian Hesselbarth select PINCTRL_DOVE 498abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 4990f81bd43SRussell King select USB_ARCH_HAS_EHCI 5007d554902SThomas Petazzoni select MVEBU_MBUS 501edabd38eSSaeed Bishara help 502edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 503edabd38eSSaeed Bishara 504651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD 505651c74c7SSaeed Bishara bool "Marvell Kirkwood" 506a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 507b1b3f49cSRussell King select CPU_FEROCEON 508651c74c7SSaeed Bishara select GENERIC_CLOCKEVENTS 509b1b3f49cSRussell King select PCI 5101dc831bfSJason Gunthorpe select PCI_QUIRKS 511f9e75922SAndrew Lunn select PINCTRL 512f9e75922SAndrew Lunn select PINCTRL_KIRKWOOD 513abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 5145cc0673aSThomas Petazzoni select MVEBU_MBUS 515651c74c7SSaeed Bishara help 516651c74c7SSaeed Bishara Support for the following Marvell Kirkwood series SoCs: 517651c74c7SSaeed Bishara 88F6180, 88F6192 and 88F6281. 518651c74c7SSaeed Bishara 519788c9700SRussell Kingconfig ARCH_MV78XX0 520788c9700SRussell King bool "Marvell MV78xx0" 521a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 522b1b3f49cSRussell King select CPU_FEROCEON 523788c9700SRussell King select GENERIC_CLOCKEVENTS 524b1b3f49cSRussell King select PCI 525abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 52695b80e0aSThomas Petazzoni select MVEBU_MBUS 527788c9700SRussell King help 528788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 529788c9700SRussell King MV781x0, MV782x0. 530788c9700SRussell King 531788c9700SRussell Kingconfig ARCH_ORION5X 532788c9700SRussell King bool "Marvell Orion" 533788c9700SRussell King depends on MMU 534a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 535b1b3f49cSRussell King select CPU_FEROCEON 536788c9700SRussell King select GENERIC_CLOCKEVENTS 537b1b3f49cSRussell King select PCI 538abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 5395d1190eaSThomas Petazzoni select MVEBU_MBUS 540788c9700SRussell King help 541788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 542788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 543788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 544788c9700SRussell King 545788c9700SRussell Kingconfig ARCH_MMP 5462f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 547788c9700SRussell King depends on MMU 548788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 5496d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 550b1b3f49cSRussell King select GENERIC_ALLOCATOR 551788c9700SRussell King select GENERIC_CLOCKEVENTS 552157d2644SHaojian Zhuang select GPIO_PXA 553c24b3114SHaojian Zhuang select IRQ_DOMAIN 554b1b3f49cSRussell King select NEED_MACH_GPIO_H 5557c8f86a4SAxel Lin select PINCTRL 556788c9700SRussell King select PLAT_PXA 5570bd86961SHaojian Zhuang select SPARSE_IRQ 558788c9700SRussell King help 5592f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 560788c9700SRussell King 561c53c9cf6SAndrew Victorconfig ARCH_KS8695 562c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 56372880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 564c7e783d6SLinus Walleij select CLKSRC_MMIO 565b1b3f49cSRussell King select CPU_ARM922T 566c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 567b1b3f49cSRussell King select NEED_MACH_MEMORY_H 568c53c9cf6SAndrew Victor help 569c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 570c53c9cf6SAndrew Victor System-on-Chip devices. 571c53c9cf6SAndrew Victor 572788c9700SRussell Kingconfig ARCH_W90X900 573788c9700SRussell King bool "Nuvoton W90X900 CPU" 574c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 5756d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 5766fa5d5f7SRussell King select CLKSRC_MMIO 577b1b3f49cSRussell King select CPU_ARM926T 57858b5369eSwanzongshun select GENERIC_CLOCKEVENTS 579777f9bebSLennert Buytenhek help 580a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 581a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 582a8bc4eadSwanzongshun the ARM series product line, you can login the following 583a8bc4eadSwanzongshun link address to know more. 584a8bc4eadSwanzongshun 585a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 586a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 587585cf175STzachi Perelstein 58893e22567SRussell Kingconfig ARCH_LPC32XX 58993e22567SRussell King bool "NXP LPC32XX" 59093e22567SRussell King select ARCH_REQUIRE_GPIOLIB 59193e22567SRussell King select ARM_AMBA 5924073723aSRussell King select CLKDEV_LOOKUP 593234b6cedSRussell King select CLKSRC_MMIO 59493e22567SRussell King select CPU_ARM926T 59593e22567SRussell King select GENERIC_CLOCKEVENTS 59693e22567SRussell King select HAVE_IDE 59793e22567SRussell King select HAVE_PWM 59893e22567SRussell King select USB_ARCH_HAS_OHCI 59993e22567SRussell King select USE_OF 60093e22567SRussell King help 60193e22567SRussell King Support for the NXP LPC32XX family of processors 60293e22567SRussell King 6031da177e4SLinus Torvaldsconfig ARCH_PXA 6042c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 605a4f7e763SRussell King depends on MMU 60689c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 607b1b3f49cSRussell King select ARCH_MTD_XIP 608b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 609b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 610b1b3f49cSRussell King select AUTO_ZRELADDR 6116d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 612234b6cedSRussell King select CLKSRC_MMIO 613981d0f39SEric Miao select GENERIC_CLOCKEVENTS 614157d2644SHaojian Zhuang select GPIO_PXA 615b1b3f49cSRussell King select HAVE_IDE 616b1b3f49cSRussell King select MULTI_IRQ_HANDLER 617b1b3f49cSRussell King select NEED_MACH_GPIO_H 618bd5ce433SEric Miao select PLAT_PXA 6196ac6b817SHaojian Zhuang select SPARSE_IRQ 620f999b8bdSMartin Michlmayr help 6212c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 6221da177e4SLinus Torvalds 623788c9700SRussell Kingconfig ARCH_MSM 624788c9700SRussell King bool "Qualcomm MSM" 625923a081cSPavel Machek select ARCH_REQUIRE_GPIOLIB 626bd32344aSStephen Boyd select CLKDEV_LOOKUP 627b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 628b1b3f49cSRussell King select HAVE_CLK 62949cbe786SEric Miao help 6304b53eb4fSDaniel Walker Support for Qualcomm MSM/QSD based systems. This runs on the 6314b53eb4fSDaniel Walker apps processor of the MSM/QSD and depends on a shared memory 6324b53eb4fSDaniel Walker interface to the modem processor which runs the baseband 6334b53eb4fSDaniel Walker stack and controls some vital subsystems 6344b53eb4fSDaniel Walker (clock and power control, etc). 63549cbe786SEric Miao 636c793c1b0SMagnus Dammconfig ARCH_SHMOBILE 6376d72ad35SPaul Mundt bool "Renesas SH-Mobile / R-Mobile" 6385e93c6b4SPaul Mundt select CLKDEV_LOOKUP 639b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 6404c3ffffdSStephen Boyd select HAVE_ARM_SCU if SMP 6414c3ffffdSStephen Boyd select HAVE_ARM_TWD if LOCAL_TIMERS 642b1b3f49cSRussell King select HAVE_CLK 643aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 6443b55658aSDave Martin select HAVE_SMP 645ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 64660f1435cSMagnus Damm select MULTI_IRQ_HANDLER 6470cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 648b1b3f49cSRussell King select NO_IOPORT 6496722f6cbSMagnus Damm select PINCTRL if ARCH_WANT_OPTIONAL_GPIOLIB 650b1b3f49cSRussell King select PM_GENERIC_DOMAINS if PM 651b1b3f49cSRussell King select SPARSE_IRQ 652c793c1b0SMagnus Damm help 6536d72ad35SPaul Mundt Support for Renesas's SH-Mobile and R-Mobile ARM platforms. 654c793c1b0SMagnus Damm 6551da177e4SLinus Torvaldsconfig ARCH_RPC 6561da177e4SLinus Torvalds bool "RiscPC" 6571da177e4SLinus Torvalds select ARCH_ACORN 658a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 65907f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 6605cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 661b1b3f49cSRussell King select FIQ 662d0ee9f40SArnd Bergmann select HAVE_IDE 663b1b3f49cSRussell King select HAVE_PATA_PLATFORM 664b1b3f49cSRussell King select ISA_DMA_API 665c334bc15SRob Herring select NEED_MACH_IO_H 6660cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 667b1b3f49cSRussell King select NO_IOPORT 668b4811bacSArnd Bergmann select VIRT_TO_BUS 6691da177e4SLinus Torvalds help 6701da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 6711da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 6721da177e4SLinus Torvalds 6731da177e4SLinus Torvaldsconfig ARCH_SA1100 6741da177e4SLinus Torvalds bool "SA1100-based" 67589c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 676b1b3f49cSRussell King select ARCH_MTD_XIP 6777444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 678b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 679b1b3f49cSRussell King select CLKDEV_LOOKUP 680b1b3f49cSRussell King select CLKSRC_MMIO 681b1b3f49cSRussell King select CPU_FREQ 682b1b3f49cSRussell King select CPU_SA1100 683b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 684d0ee9f40SArnd Bergmann select HAVE_IDE 685b1b3f49cSRussell King select ISA 68601464226SRob Herring select NEED_MACH_GPIO_H 6870cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 688375dec92SRussell King select SPARSE_IRQ 689f999b8bdSMartin Michlmayr help 690f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 6911da177e4SLinus Torvalds 692b130d5c2SKukjin Kimconfig ARCH_S3C24XX 693b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 6949d56c02aSBen Dooks select ARCH_HAS_CPUFREQ 69553650430SKukjin Kim select ARCH_REQUIRE_GPIOLIB 696b1b3f49cSRussell King select CLKDEV_LOOKUP 6977f78b6ebSRomain Naour select CLKSRC_MMIO 6987f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 699b1b3f49cSRussell King select HAVE_CLK 70020676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 701b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 702b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 70317453dd2SHeiko Stuebner select MULTI_IRQ_HANDLER 70401464226SRob Herring select NEED_MACH_GPIO_H 705c334bc15SRob Herring select NEED_MACH_IO_H 7061da177e4SLinus Torvalds help 707b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 708b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 709b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 710b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 71163b1f51bSBen Dooks 712a08ab637SBen Dooksconfig ARCH_S3C64XX 713a08ab637SBen Dooks bool "Samsung S3C64XX" 71489c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 71589f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 716b1b3f49cSRussell King select ARM_VIC 717b1b3f49cSRussell King select CLKDEV_LOOKUP 71804a49b71SRomain Naour select CLKSRC_MMIO 719b1b3f49cSRussell King select CPU_V6 72004a49b71SRomain Naour select GENERIC_CLOCKEVENTS 721b1b3f49cSRussell King select HAVE_CLK 72220676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 723c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 724b1b3f49cSRussell King select HAVE_TCM 72501464226SRob Herring select NEED_MACH_GPIO_H 726b1b3f49cSRussell King select NO_IOPORT 727b1b3f49cSRussell King select PLAT_SAMSUNG 728b1b3f49cSRussell King select S3C_DEV_NAND 729b1b3f49cSRussell King select S3C_GPIO_TRACK 730b1b3f49cSRussell King select SAMSUNG_CLKSRC 731b1b3f49cSRussell King select SAMSUNG_GPIOLIB_4BIT 732b1b3f49cSRussell King select SAMSUNG_IRQ_VIC_TIMER 733b1b3f49cSRussell King select USB_ARCH_HAS_OHCI 734a08ab637SBen Dooks help 735a08ab637SBen Dooks Samsung S3C64XX series based systems 736a08ab637SBen Dooks 73749b7a491SKukjin Kimconfig ARCH_S5P64X0 73849b7a491SKukjin Kim bool "Samsung S5P6440 S5P6450" 739d8b22d25SThomas Abraham select CLKDEV_LOOKUP 7400665ccc4SChanwoo Choi select CLKSRC_MMIO 741b1b3f49cSRussell King select CPU_V6 7429e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 743b1b3f49cSRussell King select HAVE_CLK 74420676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 745b1b3f49cSRussell King select HAVE_S3C2410_WATCHDOG if WATCHDOG 746754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 74701464226SRob Herring select NEED_MACH_GPIO_H 748c4ffccddSKukjin Kim help 74949b7a491SKukjin Kim Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440, 75049b7a491SKukjin Kim SMDK6450. 751c4ffccddSKukjin Kim 752acc84707SMarek Szyprowskiconfig ARCH_S5PC100 753acc84707SMarek Szyprowski bool "Samsung S5PC100" 75453650430SKukjin Kim select ARCH_REQUIRE_GPIOLIB 75529e8eb0fSThomas Abraham select CLKDEV_LOOKUP 7566a5a2e3bSRomain Naour select CLKSRC_MMIO 7575a7652f2SByungho Min select CPU_V7 7586a5a2e3bSRomain Naour select GENERIC_CLOCKEVENTS 759b1b3f49cSRussell King select HAVE_CLK 76020676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 761c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 762b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 76301464226SRob Herring select NEED_MACH_GPIO_H 7645a7652f2SByungho Min help 765acc84707SMarek Szyprowski Samsung S5PC100 series based systems 7665a7652f2SByungho Min 767170f4e42SKukjin Kimconfig ARCH_S5PV210 768170f4e42SKukjin Kim bool "Samsung S5PV210/S5PC110" 769b1b3f49cSRussell King select ARCH_HAS_CPUFREQ 7700f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 771b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 772b2a9dd46SThomas Abraham select CLKDEV_LOOKUP 7730665ccc4SChanwoo Choi select CLKSRC_MMIO 774b1b3f49cSRussell King select CPU_V7 7759e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 776b1b3f49cSRussell King select HAVE_CLK 77720676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 778c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 779b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 78001464226SRob Herring select NEED_MACH_GPIO_H 7810cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 782170f4e42SKukjin Kim help 783170f4e42SKukjin Kim Samsung S5PV210/S5PC110 series based systems 784170f4e42SKukjin Kim 78583014579SKukjin Kimconfig ARCH_EXYNOS 78693e22567SRussell King bool "Samsung EXYNOS" 787b1b3f49cSRussell King select ARCH_HAS_CPUFREQ 7880f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 789b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 790b1b3f49cSRussell King select CLKDEV_LOOKUP 791340fcb5cSOlof Johansson select COMMON_CLK 792b1b3f49cSRussell King select CPU_V7 793b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 794cc0e72b8SChanghwan Youn select HAVE_CLK 79520676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 796c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 797b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 79801464226SRob Herring select NEED_MACH_GPIO_H 7990cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 800cc0e72b8SChanghwan Youn help 80183014579SKukjin Kim Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5) 802cc0e72b8SChanghwan Youn 8031da177e4SLinus Torvaldsconfig ARCH_SHARK 8041da177e4SLinus Torvalds bool "Shark" 805b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 806c750815eSRussell King select CPU_SA110 807f7e68bbfSRussell King select ISA 808f7e68bbfSRussell King select ISA_DMA 8090cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 810b1b3f49cSRussell King select PCI 811b4811bacSArnd Bergmann select VIRT_TO_BUS 812b1b3f49cSRussell King select ZONE_DMA 813f999b8bdSMartin Michlmayr help 814f999b8bdSMartin Michlmayr Support for the StrongARM based Digital DNARD machine, also known 815f999b8bdSMartin Michlmayr as "Shark" (<http://www.shark-linux.de/shark.html>). 8161da177e4SLinus Torvalds 817d98aac75SLinus Walleijconfig ARCH_U300 818d98aac75SLinus Walleij bool "ST-Ericsson U300 Series" 819d98aac75SLinus Walleij depends on MMU 820b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 821d98aac75SLinus Walleij select ARM_AMBA 8225485c1e0SLinus Walleij select ARM_PATCH_PHYS_VIRT 823d98aac75SLinus Walleij select ARM_VIC 8246d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 825b1b3f49cSRussell King select CLKSRC_MMIO 82650667d63SLinus Walleij select COMMON_CLK 827b1b3f49cSRussell King select CPU_ARM926T 828b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 829b1b3f49cSRussell King select HAVE_TCM 830a4fe292fSLinus Walleij select SPARSE_IRQ 831d98aac75SLinus Walleij help 832d98aac75SLinus Walleij Support for ST-Ericsson U300 series mobile platforms. 833d98aac75SLinus Walleij 8347c6337e2SKevin Hilmanconfig ARCH_DAVINCI 8357c6337e2SKevin Hilman bool "TI DaVinci" 836b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 837dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 8386d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 83920e9969bSDavid Brownell select GENERIC_ALLOCATOR 840b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 841dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 842b1b3f49cSRussell King select HAVE_IDE 84301464226SRob Herring select NEED_MACH_GPIO_H 844689e331fSSekhar Nori select USE_OF 845b1b3f49cSRussell King select ZONE_DMA 8467c6337e2SKevin Hilman help 8477c6337e2SKevin Hilman Support for TI's DaVinci platform. 8487c6337e2SKevin Hilman 849a0694861STony Lindgrenconfig ARCH_OMAP1 850a0694861STony Lindgren bool "TI OMAP1" 85100a36698SArnd Bergmann depends on MMU 85289c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 853b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 854a0694861STony Lindgren select ARCH_OMAP 85521f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 856e9a91de7STony Prisk select CLKDEV_LOOKUP 857cee37e50Sviresh kumar select CLKSRC_MMIO 858b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 859a0694861STony Lindgren select GENERIC_IRQ_CHIP 860b1b3f49cSRussell King select HAVE_CLK 861a0694861STony Lindgren select HAVE_IDE 862a0694861STony Lindgren select IRQ_DOMAIN 863a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 864a0694861STony Lindgren select NEED_MACH_MEMORY_H 86521f47fbcSAlexey Charkov help 866a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 86702c981c0SBinghua Duan 8681da177e4SLinus Torvaldsendchoice 8691da177e4SLinus Torvalds 870387798b3SRob Herringmenu "Multiple platform selection" 871387798b3SRob Herring depends on ARCH_MULTIPLATFORM 872387798b3SRob Herring 873387798b3SRob Herringcomment "CPU Core family selection" 874387798b3SRob Herring 875387798b3SRob Herringconfig ARCH_MULTI_V4 876387798b3SRob Herring bool "ARMv4 based platforms (FA526, StrongARM)" 877387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 878b1b3f49cSRussell King select ARCH_MULTI_V4_V5 879387798b3SRob Herring 880387798b3SRob Herringconfig ARCH_MULTI_V4T 881387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 882387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 883b1b3f49cSRussell King select ARCH_MULTI_V4_V5 884387798b3SRob Herring 885387798b3SRob Herringconfig ARCH_MULTI_V5 886387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 887387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 888b1b3f49cSRussell King select ARCH_MULTI_V4_V5 889387798b3SRob Herring 890387798b3SRob Herringconfig ARCH_MULTI_V4_V5 891387798b3SRob Herring bool 892387798b3SRob Herring 893387798b3SRob Herringconfig ARCH_MULTI_V6 8948dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 895387798b3SRob Herring select ARCH_MULTI_V6_V7 896b1b3f49cSRussell King select CPU_V6 897387798b3SRob Herring 898387798b3SRob Herringconfig ARCH_MULTI_V7 8998dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 900387798b3SRob Herring default y 901387798b3SRob Herring select ARCH_MULTI_V6_V7 902b1b3f49cSRussell King select CPU_V7 903387798b3SRob Herring 904387798b3SRob Herringconfig ARCH_MULTI_V6_V7 905387798b3SRob Herring bool 906387798b3SRob Herring 907387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 908387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 909387798b3SRob Herring select ARCH_MULTI_V5 910387798b3SRob Herring 911387798b3SRob Herringendmenu 912387798b3SRob Herring 913ccf50e23SRussell King# 914ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 915ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 916ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 917ccf50e23SRussell King# 9183e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig" 9193e93a22bSGregory CLEMENT 92095b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 92195b8f20fSRussell King 9228ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 9238ac49e04SChristian Daudt 924f1ac922dSStephen Warrensource "arch/arm/mach-bcm2835/Kconfig" 925f1ac922dSStephen Warren 9261da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 9271da177e4SLinus Torvalds 928d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 929d94f944eSAnton Vorontsov 93095b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 93195b8f20fSRussell King 93295b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 93395b8f20fSRussell King 934e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 935e7736d47SLennert Buytenhek 9361da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 9371da177e4SLinus Torvalds 93859d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 93959d3a193SPaulius Zaleckas 940387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 941387798b3SRob Herring 9421da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 9431da177e4SLinus Torvalds 9443f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 9453f7e5815SLennert Buytenhek 9463f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 9471da177e4SLinus Torvalds 948285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 949285f5fa7SDan Williams 9501da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 9511da177e4SLinus Torvalds 95295b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig" 95395b8f20fSRussell King 95495b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 95595b8f20fSRussell King 95695b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig" 95795b8f20fSRussell King 958794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 959794d15b2SStanislav Samsonov 9603995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig" 9611da177e4SLinus Torvalds 9621d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 9631d3f33d5SShawn Guo 96495b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 96549cbe786SEric Miao 96695b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 96795b8f20fSRussell King 968d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 969d48af15eSTony Lindgren 970d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 9711da177e4SLinus Torvalds 9721dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 9731dbae815STony Lindgren 9749dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 975585cf175STzachi Perelstein 976387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 977387798b3SRob Herring 97895b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 97995b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 9801da177e4SLinus Torvalds 98195b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 98295b8f20fSRussell King 98395b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 98495b8f20fSRussell King 98595b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 986edabd38eSSaeed Bishara 987cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig" 988a21765a7SBen Dooks 989387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 990387798b3SRob Herring 991a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 992a21765a7SBen Dooks 99385fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 9941da177e4SLinus Torvalds 995a08ab637SBen Dooksif ARCH_S3C64XX 996431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 997a08ab637SBen Dooksendif 998a08ab637SBen Dooks 99949b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig" 1000c4ffccddSKukjin Kim 10015a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig" 10025a7652f2SByungho Min 1003170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 1004170f4e42SKukjin Kim 100583014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 1006cc0e72b8SChanghwan Youn 1007882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 10081da177e4SLinus Torvalds 10093b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 10103b52634fSMaxime Ripard 1011156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig" 1012156a0997SBarry Song 1013c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 1014c5f80065SErik Gilling 101595b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 10161da177e4SLinus Torvalds 101795b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 10181da177e4SLinus Torvalds 10191da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 10201da177e4SLinus Torvalds 1021ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 1022420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 1023ceade897SRussell King 10242a0ba738SMarc Zyngiersource "arch/arm/mach-virt/Kconfig" 10252a0ba738SMarc Zyngier 10266f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 10276f35f9a9STony Prisk 10287ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 10297ec80ddfSwanzongshun 10309a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 10319a45eb69SJosh Cartwright 10321da177e4SLinus Torvalds# Definitions to make life easier 10331da177e4SLinus Torvaldsconfig ARCH_ACORN 10341da177e4SLinus Torvalds bool 10351da177e4SLinus Torvalds 10367ae1f7ecSLennert Buytenhekconfig PLAT_IOP 10377ae1f7ecSLennert Buytenhek bool 1038469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 10397ae1f7ecSLennert Buytenhek 104069b02f6aSLennert Buytenhekconfig PLAT_ORION 104169b02f6aSLennert Buytenhek bool 1042bfe45e0bSRussell King select CLKSRC_MMIO 1043b1b3f49cSRussell King select COMMON_CLK 1044dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 1045278b45b0SAndrew Lunn select IRQ_DOMAIN 104669b02f6aSLennert Buytenhek 1047abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 1048abcda1dcSThomas Petazzoni bool 1049abcda1dcSThomas Petazzoni select PLAT_ORION 1050abcda1dcSThomas Petazzoni 1051bd5ce433SEric Miaoconfig PLAT_PXA 1052bd5ce433SEric Miao bool 1053bd5ce433SEric Miao 1054f4b8b319SRussell Kingconfig PLAT_VERSATILE 1055f4b8b319SRussell King bool 1056f4b8b319SRussell King 1057e3887714SRussell Kingconfig ARM_TIMER_SP804 1058e3887714SRussell King bool 1059bfe45e0bSRussell King select CLKSRC_MMIO 10607a0eca71SRob Herring select CLKSRC_OF if OF 1061e3887714SRussell King 10621da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 10631da177e4SLinus Torvalds 1064958cab0fSRussell Kingconfig ARM_NR_BANKS 1065958cab0fSRussell King int 1066958cab0fSRussell King default 16 if ARCH_EP93XX 1067958cab0fSRussell King default 8 1068958cab0fSRussell King 1069afe4b25eSLennert Buytenhekconfig IWMMXT 1070698613b6SRussell King bool "Enable iWMMXt support" if !CPU_PJ4 1071ef6c8445SHaojian Zhuang depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 1072698613b6SRussell King default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 1073afe4b25eSLennert Buytenhek help 1074afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1075afe4b25eSLennert Buytenhek running on a CPU that supports it. 1076afe4b25eSLennert Buytenhek 10771da177e4SLinus Torvaldsconfig XSCALE_PMU 10781da177e4SLinus Torvalds bool 1079bfc994b5SPaul Bolle depends on CPU_XSCALE 10801da177e4SLinus Torvalds default y 10811da177e4SLinus Torvalds 108252108641Seric miaoconfig MULTI_IRQ_HANDLER 108352108641Seric miao bool 108452108641Seric miao help 108552108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 108652108641Seric miao 10873b93e7b0SHyok S. Choiif !MMU 10883b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 10893b93e7b0SHyok S. Choiendif 10903b93e7b0SHyok S. Choi 1091f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 1092f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1093f0c4b8d6SWill Deacon depends on CPU_V6 1094f0c4b8d6SWill Deacon help 1095f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 1096f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1097f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 1098f0c4b8d6SWill Deacon causing the faulting task to livelock. 1099f0c4b8d6SWill Deacon 11009cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 11019cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1102e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 11039cba3cccSCatalin Marinas help 11049cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 11059cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 11069cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 11079cba3cccSCatalin Marinas recommended workaround. 11089cba3cccSCatalin Marinas 11097ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 11107ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 11117ce236fcSCatalin Marinas depends on CPU_V7 11127ce236fcSCatalin Marinas help 11137ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 11147ce236fcSCatalin Marinas (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb 11157ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 11167ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 11177ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 11187ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 11197ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 11207ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 11217ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 11227ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 11237ce236fcSCatalin Marinas available in non-secure mode. 11247ce236fcSCatalin Marinas 1125855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1126855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1127855c551fSCatalin Marinas depends on CPU_V7 112862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1129855c551fSCatalin Marinas help 1130855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1131855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1132855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1133855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1134855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1135855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1136855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1137855c551fSCatalin Marinas register may not be available in non-secure mode. 1138855c551fSCatalin Marinas 11390516e464SCatalin Marinasconfig ARM_ERRATA_460075 11400516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 11410516e464SCatalin Marinas depends on CPU_V7 114262e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11430516e464SCatalin Marinas help 11440516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 11450516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 11460516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 11470516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 11480516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 11490516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 11500516e464SCatalin Marinas may not be available in non-secure mode. 11510516e464SCatalin Marinas 11529f05027cSWill Deaconconfig ARM_ERRATA_742230 11539f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 11549f05027cSWill Deacon depends on CPU_V7 && SMP 115562e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11569f05027cSWill Deacon help 11579f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 11589f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 11599f05027cSWill Deacon between two write operations may not ensure the correct visibility 11609f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 11619f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 11629f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 11639f05027cSWill Deacon the two writes. 11649f05027cSWill Deacon 1165a672e99bSWill Deaconconfig ARM_ERRATA_742231 1166a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1167a672e99bSWill Deacon depends on CPU_V7 && SMP 116862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1169a672e99bSWill Deacon help 1170a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1171a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1172a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1173a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1174a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1175a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1176a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1177a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1178a672e99bSWill Deacon capabilities of the processor. 1179a672e99bSWill Deacon 11809e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369 1181fa0ce403SWill Deacon bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines" 11822839e06cSSantosh Shilimkar depends on CACHE_L2X0 11839e65582aSSantosh Shilimkar help 11849e65582aSSantosh Shilimkar The PL310 L2 cache controller implements three types of Clean & 11859e65582aSSantosh Shilimkar Invalidate maintenance operations: by Physical Address 11869e65582aSSantosh Shilimkar (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC). 11879e65582aSSantosh Shilimkar They are architecturally defined to behave as the execution of a 11889e65582aSSantosh Shilimkar clean operation followed immediately by an invalidate operation, 11899e65582aSSantosh Shilimkar both performing to the same memory location. This functionality 11909e65582aSSantosh Shilimkar is not correctly implemented in PL310 as clean lines are not 11912839e06cSSantosh Shilimkar invalidated as a result of these operations. 1192cdf357f1SWill Deacon 1193cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1194cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1195e66dc745SDave Martin depends on CPU_V7 1196cdf357f1SWill Deacon help 1197cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1198cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1199cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1200cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1201cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1202cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1203cdf357f1SWill Deacon entries regardless of the ASID. 1204475d92fcSWill Deacon 12051f0090a1SRussell Kingconfig PL310_ERRATA_727915 1206fa0ce403SWill Deacon bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption" 12071f0090a1SRussell King depends on CACHE_L2X0 12081f0090a1SRussell King help 12091f0090a1SRussell King PL310 implements the Clean & Invalidate by Way L2 cache maintenance 12101f0090a1SRussell King operation (offset 0x7FC). This operation runs in background so that 12111f0090a1SRussell King PL310 can handle normal accesses while it is in progress. Under very 12121f0090a1SRussell King rare circumstances, due to this erratum, write data can be lost when 12131f0090a1SRussell King PL310 treats a cacheable write transaction during a Clean & 12141f0090a1SRussell King Invalidate by Way operation. 12151f0090a1SRussell King 1216475d92fcSWill Deaconconfig ARM_ERRATA_743622 1217475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1218475d92fcSWill Deacon depends on CPU_V7 121962e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1220475d92fcSWill Deacon help 1221475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1222efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1223475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1224475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1225475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1226475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1227475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1228475d92fcSWill Deacon processor. 1229475d92fcSWill Deacon 12309a27c27cSWill Deaconconfig ARM_ERRATA_751472 12319a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1232ba90c516SDave Martin depends on CPU_V7 123362e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 12349a27c27cSWill Deacon help 12359a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 12369a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 12379a27c27cSWill Deacon completion of a following broadcasted operation if the second 12389a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 12399a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 12409a27c27cSWill Deacon 1241fa0ce403SWill Deaconconfig PL310_ERRATA_753970 1242fa0ce403SWill Deacon bool "PL310 errata: cache sync operation may be faulty" 1243885028e4SSrinidhi Kasagar depends on CACHE_PL310 1244885028e4SSrinidhi Kasagar help 1245885028e4SSrinidhi Kasagar This option enables the workaround for the 753970 PL310 (r3p0) erratum. 1246885028e4SSrinidhi Kasagar 1247885028e4SSrinidhi Kasagar Under some condition the effect of cache sync operation on 1248885028e4SSrinidhi Kasagar the store buffer still remains when the operation completes. 1249885028e4SSrinidhi Kasagar This means that the store buffer is always asked to drain and 1250885028e4SSrinidhi Kasagar this prevents it from merging any further writes. The workaround 1251885028e4SSrinidhi Kasagar is to replace the normal offset of cache sync operation (0x730) 1252885028e4SSrinidhi Kasagar by another offset targeting an unmapped PL310 register 0x740. 1253885028e4SSrinidhi Kasagar This has the same effect as the cache sync operation: store buffer 1254885028e4SSrinidhi Kasagar drain and waiting for all buffers empty. 1255885028e4SSrinidhi Kasagar 1256fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1257fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1258fcbdc5feSWill Deacon depends on CPU_V7 1259fcbdc5feSWill Deacon help 1260fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1261fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1262fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1263fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1264fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1265fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1266fcbdc5feSWill Deacon 12675dab26afSWill Deaconconfig ARM_ERRATA_754327 12685dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 12695dab26afSWill Deacon depends on CPU_V7 && SMP 12705dab26afSWill Deacon help 12715dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 12725dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 12735dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 12745dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 12755dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 12765dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 12775dab26afSWill Deacon 1278145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1279145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1280145e10e1SCatalin Marinas depends on CPU_V6 && !SMP 1281145e10e1SCatalin Marinas help 1282145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1283145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1284145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1285145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1286145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1287145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1288145e10e1SCatalin Marinas is not affected. 1289145e10e1SCatalin Marinas 1290f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1291f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1292f630c1bdSWill Deacon depends on CPU_V7 && SMP 1293f630c1bdSWill Deacon help 1294f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1295f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1296f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1297f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1298f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1299f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1300f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1301f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1302f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1303f630c1bdSWill Deacon 130411ed0ba1SWill Deaconconfig PL310_ERRATA_769419 130511ed0ba1SWill Deacon bool "PL310 errata: no automatic Store Buffer drain" 130611ed0ba1SWill Deacon depends on CACHE_L2X0 130711ed0ba1SWill Deacon help 130811ed0ba1SWill Deacon On revisions of the PL310 prior to r3p2, the Store Buffer does 130911ed0ba1SWill Deacon not automatically drain. This can cause normal, non-cacheable 131011ed0ba1SWill Deacon writes to be retained when the memory system is idle, leading 131111ed0ba1SWill Deacon to suboptimal I/O performance for drivers using coherent DMA. 131211ed0ba1SWill Deacon This option adds a write barrier to the cpu_idle loop so that, 131311ed0ba1SWill Deacon on systems with an outer cache, the store buffer is drained 131411ed0ba1SWill Deacon explicitly. 131511ed0ba1SWill Deacon 13167253b85cSSimon Hormanconfig ARM_ERRATA_775420 13177253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 13187253b85cSSimon Horman depends on CPU_V7 13197253b85cSSimon Horman help 13207253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 13217253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 13227253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 13237253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 13247253b85cSSimon Horman an abort may occur on cache maintenance. 13257253b85cSSimon Horman 132693dc6887SCatalin Marinasconfig ARM_ERRATA_798181 132793dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 132893dc6887SCatalin Marinas depends on CPU_V7 && SMP 132993dc6887SCatalin Marinas help 133093dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 133193dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 133293dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 133393dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 133493dc6887SCatalin Marinas as the one being invalidated. 133593dc6887SCatalin Marinas 13361da177e4SLinus Torvaldsendmenu 13371da177e4SLinus Torvalds 13381da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 13391da177e4SLinus Torvalds 13401da177e4SLinus Torvaldsmenu "Bus support" 13411da177e4SLinus Torvalds 13421da177e4SLinus Torvaldsconfig ARM_AMBA 13431da177e4SLinus Torvalds bool 13441da177e4SLinus Torvalds 13451da177e4SLinus Torvaldsconfig ISA 13461da177e4SLinus Torvalds bool 13471da177e4SLinus Torvalds help 13481da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 13491da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 13501da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 13511da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 13521da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 13531da177e4SLinus Torvalds 1354065909b9SRussell King# Select ISA DMA controller support 13551da177e4SLinus Torvaldsconfig ISA_DMA 13561da177e4SLinus Torvalds bool 1357065909b9SRussell King select ISA_DMA_API 13581da177e4SLinus Torvalds 1359065909b9SRussell King# Select ISA DMA interface 13605cae841bSAl Viroconfig ISA_DMA_API 13615cae841bSAl Viro bool 13625cae841bSAl Viro 13631da177e4SLinus Torvaldsconfig PCI 13640b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 13651da177e4SLinus Torvalds help 13661da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 13671da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 13681da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 13691da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 13701da177e4SLinus Torvalds 137152882173SAnton Vorontsovconfig PCI_DOMAINS 137252882173SAnton Vorontsov bool 137352882173SAnton Vorontsov depends on PCI 137452882173SAnton Vorontsov 1375b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1376b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1377b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1378b080ac8aSMarcelo Roberto Jimenez help 1379b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1380b080ac8aSMarcelo Roberto Jimenez 138136e23590SMatthew Wilcoxconfig PCI_SYSCALL 138236e23590SMatthew Wilcox def_bool PCI 138336e23590SMatthew Wilcox 13841da177e4SLinus Torvalds# Select the host bridge type 13851da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505 13861da177e4SLinus Torvalds bool 13871da177e4SLinus Torvalds depends on PCI && ARCH_SHARK 13881da177e4SLinus Torvalds default y 13891da177e4SLinus Torvalds 1390a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1391a0113a99SMike Rapoport bool 1392a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1393a0113a99SMike Rapoport default y 1394a0113a99SMike Rapoport select DMABOUNCE 1395a0113a99SMike Rapoport 13961da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 13971da177e4SLinus Torvalds 13981da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 13991da177e4SLinus Torvalds 14001da177e4SLinus Torvaldsendmenu 14011da177e4SLinus Torvalds 14021da177e4SLinus Torvaldsmenu "Kernel Features" 14031da177e4SLinus Torvalds 14043b55658aSDave Martinconfig HAVE_SMP 14053b55658aSDave Martin bool 14063b55658aSDave Martin help 14073b55658aSDave Martin This option should be selected by machines which have an SMP- 14083b55658aSDave Martin capable CPU. 14093b55658aSDave Martin 14103b55658aSDave Martin The only effect of this option is to make the SMP-related 14113b55658aSDave Martin options available to the user for configuration. 14123b55658aSDave Martin 14131da177e4SLinus Torvaldsconfig SMP 1414bb2d8130SRussell King bool "Symmetric Multi-Processing" 1415fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1416bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 14173b55658aSDave Martin depends on HAVE_SMP 14189934ebb8SArnd Bergmann depends on MMU 1419b1b3f49cSRussell King select USE_GENERIC_SMP_HELPERS 14201da177e4SLinus Torvalds help 14211da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 14221da177e4SLinus Torvalds a system with only one CPU, like most personal computers, say N. If 14231da177e4SLinus Torvalds you have a system with more than one CPU, say Y. 14241da177e4SLinus Torvalds 14251da177e4SLinus Torvalds If you say N here, the kernel will run on single and multiprocessor 14261da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 14271da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, single 14281da177e4SLinus Torvalds processor machines. On a single processor machine, the kernel will 14291da177e4SLinus Torvalds run faster if you say N here. 14301da177e4SLinus Torvalds 1431395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 14321da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 143350a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 14341da177e4SLinus Torvalds 14351da177e4SLinus Torvalds If you don't know what to do here, say N. 14361da177e4SLinus Torvalds 1437f00ec48fSRussell Kingconfig SMP_ON_UP 1438f00ec48fSRussell King bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)" 14394d2692a7SNicolas Pitre depends on SMP && !XIP_KERNEL 1440f00ec48fSRussell King default y 1441f00ec48fSRussell King help 1442f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1443f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1444f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1445f00ec48fSRussell King savings. 1446f00ec48fSRussell King 1447f00ec48fSRussell King If you don't know what to do here, say Y. 1448f00ec48fSRussell King 1449c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1450c9018aabSVincent Guittot bool "Support cpu topology definition" 1451c9018aabSVincent Guittot depends on SMP && CPU_V7 1452c9018aabSVincent Guittot default y 1453c9018aabSVincent Guittot help 1454c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1455c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1456c9018aabSVincent Guittot topology of an ARM System. 1457c9018aabSVincent Guittot 1458c9018aabSVincent Guittotconfig SCHED_MC 1459c9018aabSVincent Guittot bool "Multi-core scheduler support" 1460c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1461c9018aabSVincent Guittot help 1462c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1463c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1464c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1465c9018aabSVincent Guittot 1466c9018aabSVincent Guittotconfig SCHED_SMT 1467c9018aabSVincent Guittot bool "SMT scheduler support" 1468c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1469c9018aabSVincent Guittot help 1470c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1471c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1472c9018aabSVincent Guittot places. If unsure say N here. 1473c9018aabSVincent Guittot 1474a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1475a8cbcd92SRussell King bool 1476a8cbcd92SRussell King help 1477a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1478a8cbcd92SRussell King 14798a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1480022c03a2SMarc Zyngier bool "Architected timer support" 1481022c03a2SMarc Zyngier depends on CPU_V7 14828a4da6e3SMark Rutland select ARM_ARCH_TIMER 1483022c03a2SMarc Zyngier help 1484022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1485022c03a2SMarc Zyngier 1486f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1487f32f4ce2SRussell King bool 1488f32f4ce2SRussell King depends on SMP 1489da4a686aSRob Herring select CLKSRC_OF if OF 1490f32f4ce2SRussell King help 1491f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1492f32f4ce2SRussell King 1493e8db288eSNicolas Pitreconfig MCPM 1494e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1495e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1496e8db288eSNicolas Pitre help 1497e8db288eSNicolas Pitre This option provides the common power management infrastructure 1498e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1499e8db288eSNicolas Pitre systems. 1500e8db288eSNicolas Pitre 15018d5796d2SLennert Buytenhekchoice 15028d5796d2SLennert Buytenhek prompt "Memory split" 15038d5796d2SLennert Buytenhek default VMSPLIT_3G 15048d5796d2SLennert Buytenhek help 15058d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 15068d5796d2SLennert Buytenhek 15078d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 15088d5796d2SLennert Buytenhek option alone! 15098d5796d2SLennert Buytenhek 15108d5796d2SLennert Buytenhek config VMSPLIT_3G 15118d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 15128d5796d2SLennert Buytenhek config VMSPLIT_2G 15138d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 15148d5796d2SLennert Buytenhek config VMSPLIT_1G 15158d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 15168d5796d2SLennert Buytenhekendchoice 15178d5796d2SLennert Buytenhek 15188d5796d2SLennert Buytenhekconfig PAGE_OFFSET 15198d5796d2SLennert Buytenhek hex 15208d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 15218d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 15228d5796d2SLennert Buytenhek default 0xC0000000 15238d5796d2SLennert Buytenhek 15241da177e4SLinus Torvaldsconfig NR_CPUS 15251da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 15261da177e4SLinus Torvalds range 2 32 15271da177e4SLinus Torvalds depends on SMP 15281da177e4SLinus Torvalds default "4" 15291da177e4SLinus Torvalds 1530a054a811SRussell Kingconfig HOTPLUG_CPU 153100b7dedeSRussell King bool "Support for hot-pluggable CPUs" 153200b7dedeSRussell King depends on SMP && HOTPLUG 1533a054a811SRussell King help 1534a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1535a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1536a054a811SRussell King 15372bdd424fSWill Deaconconfig ARM_PSCI 15382bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 15392bdd424fSWill Deacon depends on CPU_V7 15402bdd424fSWill Deacon help 15412bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 15422bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 15432bdd424fSWill Deacon management operations described in ARM document number ARM DEN 15442bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 15452bdd424fSWill Deacon ARM processors"). 15462bdd424fSWill Deacon 154737ee16aeSRussell Kingconfig LOCAL_TIMERS 154837ee16aeSRussell King bool "Use local timer interrupts" 1549971acb9bSRussell King depends on SMP 155037ee16aeSRussell King default y 155137ee16aeSRussell King help 155237ee16aeSRussell King Enable support for local timers on SMP platforms, rather then the 155337ee16aeSRussell King legacy IPI broadcast method. Local timers allows the system 155437ee16aeSRussell King accounting to be spread across the timer interval, preventing a 155537ee16aeSRussell King "thundering herd" at every timer tick. 155637ee16aeSRussell King 15572a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 15582a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 15592a6ad871SMaxime Ripard# selected platforms. 156044986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 156144986ab0SPeter De Schrijver (NVIDIA) int 15623dea19e8SPeter De Schrijver (NVIDIA) default 1024 if ARCH_SHMOBILE || ARCH_TEGRA 156339f47d9fSTarun Kanti DebBarma default 512 if SOC_OMAP5 156406b851e5SOlof Johansson default 392 if ARCH_U8500 156501bb914cSTony Prisk default 352 if ARCH_VT8500 156601bb914cSTony Prisk default 288 if ARCH_SUNXI 15672a6ad871SMaxime Ripard default 264 if MACH_H4700 156844986ab0SPeter De Schrijver (NVIDIA) default 0 156944986ab0SPeter De Schrijver (NVIDIA) help 157044986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 157144986ab0SPeter De Schrijver (NVIDIA) 157244986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 157344986ab0SPeter De Schrijver (NVIDIA) 1574d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 15751da177e4SLinus Torvalds 1576f8065813SRussell Kingconfig HZ 1577f8065813SRussell King int 1578b130d5c2SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \ 1579a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 15805248c657SDavid Brownell default AT91_TIMER_HZ if ARCH_AT91 15815da3e714SMagnus Damm default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE 1582f8065813SRussell King default 100 1583f8065813SRussell King 1584b28748fbSRussell Kingconfig SCHED_HRTICK 1585b28748fbSRussell King def_bool HIGH_RES_TIMERS 1586b28748fbSRussell King 158716c79651SCatalin Marinasconfig THUMB2_KERNEL 1588bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 158900b7dedeSRussell King depends on CPU_V7 && !CPU_V6 && !CPU_V6K 1590bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 159116c79651SCatalin Marinas select AEABI 159216c79651SCatalin Marinas select ARM_ASM_UNIFIED 159389bace65SArnd Bergmann select ARM_UNWIND 159416c79651SCatalin Marinas help 159516c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 159616c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 159716c79651SCatalin Marinas ARM-Thumb syntax is needed. 159816c79651SCatalin Marinas 159916c79651SCatalin Marinas If unsure, say N. 160016c79651SCatalin Marinas 16016f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 16026f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 16036f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 16046f685c5cSDave Martin default y 16056f685c5cSDave Martin help 16066f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 16076f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 16086f685c5cSDave Martin branch instructions. 16096f685c5cSDave Martin 16106f685c5cSDave Martin This is a problem, because there's no guarantee the final 16116f685c5cSDave Martin destination of the symbol, or any candidate locations for a 16126f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 16136f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 16146f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 16156f685c5cSDave Martin support. 16166f685c5cSDave Martin 16176f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 16186f685c5cSDave Martin relocation" error when loading some modules. 16196f685c5cSDave Martin 16206f685c5cSDave Martin Until fixed tools are available, passing 16216f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 16226f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 16236f685c5cSDave Martin stack usage in some cases. 16246f685c5cSDave Martin 16256f685c5cSDave Martin The problem is described in more detail at: 16266f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 16276f685c5cSDave Martin 16286f685c5cSDave Martin Only Thumb-2 kernels are affected. 16296f685c5cSDave Martin 16306f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 16316f685c5cSDave Martin 16320becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 16330becb088SCatalin Marinas bool 16340becb088SCatalin Marinas 1635704bdda0SNicolas Pitreconfig AEABI 1636704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1637704bdda0SNicolas Pitre help 1638704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1639704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1640704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1641704bdda0SNicolas Pitre 1642704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1643704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1644704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1645704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1646704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1647704bdda0SNicolas Pitre 1648704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1649704bdda0SNicolas Pitre 16506c90c872SNicolas Pitreconfig OABI_COMPAT 1651a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1652d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 16536c90c872SNicolas Pitre default y 16546c90c872SNicolas Pitre help 16556c90c872SNicolas Pitre This option preserves the old syscall interface along with the 16566c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 16576c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 16586c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 16596c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 16606c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 16616c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 16626c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 16636c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 16646c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 16656c90c872SNicolas Pitre at all). If in doubt say Y. 16666c90c872SNicolas Pitre 1667eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1668e80d6a24SMel Gorman bool 1669e80d6a24SMel Gorman 167005944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 167105944d74SRussell King bool 167205944d74SRussell King 167307a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 167407a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 167507a2f737SRussell King 167605944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1677be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1678c80d79d7SYasunori Goto 16797b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 16807b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 16817b7bf499SWill Deacon 1682053a96caSNicolas Pitreconfig HIGHMEM 1683e8db89a2SRussell King bool "High Memory Support" 1684e8db89a2SRussell King depends on MMU 1685053a96caSNicolas Pitre help 1686053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1687053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1688053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1689053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1690053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1691053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1692053a96caSNicolas Pitre 1693053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1694053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1695053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1696053a96caSNicolas Pitre 1697053a96caSNicolas Pitre If unsure, say n. 1698053a96caSNicolas Pitre 169965cec8e3SRussell Kingconfig HIGHPTE 170065cec8e3SRussell King bool "Allocate 2nd-level pagetables from highmem" 170165cec8e3SRussell King depends on HIGHMEM 170265cec8e3SRussell King 17031b8873a0SJamie Ilesconfig HW_PERF_EVENTS 17041b8873a0SJamie Iles bool "Enable hardware performance counter support for perf events" 1705f0d1bc47SWill Deacon depends on PERF_EVENTS 17061b8873a0SJamie Iles default y 17071b8873a0SJamie Iles help 17081b8873a0SJamie Iles Enable hardware performance counter support for perf events. If 17091b8873a0SJamie Iles disabled, perf events will use software events only. 17101b8873a0SJamie Iles 17113f22ab27SDave Hansensource "mm/Kconfig" 17123f22ab27SDave Hansen 1713c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 1714c1b2d970SMagnus Damm int "Maximum zone order" if ARCH_SHMOBILE 1715c1b2d970SMagnus Damm range 11 64 if ARCH_SHMOBILE 1716898f08e1SYegor Yefremov default "12" if SOC_AM33XX 1717c1b2d970SMagnus Damm default "9" if SA1111 1718c1b2d970SMagnus Damm default "11" 1719c1b2d970SMagnus Damm help 1720c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1721c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1722c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1723c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1724c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1725c1b2d970SMagnus Damm increase this value. 1726c1b2d970SMagnus Damm 1727c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1728c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1729c1b2d970SMagnus Damm 17301da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 17311da177e4SLinus Torvalds bool 1732f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 17331da177e4SLinus Torvalds default y if !ARCH_EBSA110 1734e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 17351da177e4SLinus Torvalds help 17361da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 17371da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 17381da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 17391da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 17401da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 17411da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 17421da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 17431da177e4SLinus Torvalds 174439ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 174538ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 174638ef2ad5SLinus Walleij depends on MMU 174739ec58f3SLennert Buytenhek default y if CPU_FEROCEON 174839ec58f3SLennert Buytenhek help 174939ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 175039ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 175139ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 175239ec58f3SLennert Buytenhek 175339ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 175439ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 175539ec58f3SLennert Buytenhek such copy operations with large buffers. 175639ec58f3SLennert Buytenhek 175739ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 175839ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 175939ec58f3SLennert Buytenhek 176070c70d97SNicolas Pitreconfig SECCOMP 176170c70d97SNicolas Pitre bool 176270c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 176370c70d97SNicolas Pitre ---help--- 176470c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 176570c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 176670c70d97SNicolas Pitre execution. By using pipes or other transports made available to 176770c70d97SNicolas Pitre the process as file descriptors supporting the read/write 176870c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 176970c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 177070c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 177170c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 177270c70d97SNicolas Pitre defined by each seccomp mode. 177370c70d97SNicolas Pitre 1774c743f380SNicolas Pitreconfig CC_STACKPROTECTOR 1775c743f380SNicolas Pitre bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)" 1776c743f380SNicolas Pitre help 1777c743f380SNicolas Pitre This option turns on the -fstack-protector GCC feature. This 1778c743f380SNicolas Pitre feature puts, at the beginning of functions, a canary value on 1779c743f380SNicolas Pitre the stack just before the return address, and validates 1780c743f380SNicolas Pitre the value just before actually returning. Stack based buffer 1781c743f380SNicolas Pitre overflows (that need to overwrite this return address) now also 1782c743f380SNicolas Pitre overwrite the canary, which gets detected and the attack is then 1783c743f380SNicolas Pitre neutralized via a kernel panic. 1784c743f380SNicolas Pitre This feature requires gcc version 4.2 or above. 1785c743f380SNicolas Pitre 1786eff8d644SStefano Stabelliniconfig XEN_DOM0 1787eff8d644SStefano Stabellini def_bool y 1788eff8d644SStefano Stabellini depends on XEN 1789eff8d644SStefano Stabellini 1790eff8d644SStefano Stabelliniconfig XEN 1791eff8d644SStefano Stabellini bool "Xen guest support on ARM (EXPERIMENTAL)" 179285323a99SIan Campbell depends on ARM && AEABI && OF 1793f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 179485323a99SIan Campbell depends on !GENERIC_ATOMIC64 179517b7ab80SStefano Stabellini select ARM_PSCI 1796eff8d644SStefano Stabellini help 1797eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1798eff8d644SStefano Stabellini 17991da177e4SLinus Torvaldsendmenu 18001da177e4SLinus Torvalds 18011da177e4SLinus Torvaldsmenu "Boot options" 18021da177e4SLinus Torvalds 18039eb8f674SGrant Likelyconfig USE_OF 18049eb8f674SGrant Likely bool "Flattened Device Tree support" 1805b1b3f49cSRussell King select IRQ_DOMAIN 18069eb8f674SGrant Likely select OF 18079eb8f674SGrant Likely select OF_EARLY_FLATTREE 18089eb8f674SGrant Likely help 18099eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 18109eb8f674SGrant Likely 1811bd51e2f5SNicolas Pitreconfig ATAGS 1812bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1813bd51e2f5SNicolas Pitre default y 1814bd51e2f5SNicolas Pitre help 1815bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1816bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1817bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1818bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1819bd51e2f5SNicolas Pitre leave this to y. 1820bd51e2f5SNicolas Pitre 1821bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1822bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1823bd51e2f5SNicolas Pitre depends on ATAGS 1824bd51e2f5SNicolas Pitre help 1825bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1826bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1827bd51e2f5SNicolas Pitre 18281da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18291da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18301da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18311da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18321da177e4SLinus Torvalds default "0" 18331da177e4SLinus Torvalds help 18341da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18351da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18361da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18371da177e4SLinus Torvalds value in their defconfig file. 18381da177e4SLinus Torvalds 18391da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18401da177e4SLinus Torvalds 18411da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18421da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 18431da177e4SLinus Torvalds default "0" 18441da177e4SLinus Torvalds help 1845f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1846f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1847f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1848f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1849f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1850f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 18511da177e4SLinus Torvalds 18521da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18531da177e4SLinus Torvalds 18541da177e4SLinus Torvaldsconfig ZBOOT_ROM 18551da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 18561da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 18571da177e4SLinus Torvalds help 18581da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 18591da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 18601da177e4SLinus Torvalds 1861090ab3ffSSimon Hormanchoice 1862090ab3ffSSimon Horman prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)" 1863d6f94fa0SKees Cook depends on ZBOOT_ROM && ARCH_SH7372 1864090ab3ffSSimon Horman default ZBOOT_ROM_NONE 1865090ab3ffSSimon Horman help 1866090ab3ffSSimon Horman Include experimental SD/MMC loading code in the ROM-able zImage. 186759bf8964SMasanari Iida With this enabled it is possible to write the ROM-able zImage 1868090ab3ffSSimon Horman kernel image to an MMC or SD card and boot the kernel straight 1869090ab3ffSSimon Horman from the reset vector. At reset the processor Mask ROM will load 187059bf8964SMasanari Iida the first part of the ROM-able zImage which in turn loads the 1871090ab3ffSSimon Horman rest the kernel image to RAM. 1872090ab3ffSSimon Horman 1873090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE 1874090ab3ffSSimon Horman bool "No SD/MMC loader in zImage (EXPERIMENTAL)" 1875090ab3ffSSimon Horman help 1876090ab3ffSSimon Horman Do not load image from SD or MMC 1877090ab3ffSSimon Horman 1878f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF 1879f45b1149SSimon Horman bool "Include MMCIF loader in zImage (EXPERIMENTAL)" 1880f45b1149SSimon Horman help 1881090ab3ffSSimon Horman Load image from MMCIF hardware block. 1882090ab3ffSSimon Horman 1883090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI 1884090ab3ffSSimon Horman bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)" 1885090ab3ffSSimon Horman help 1886090ab3ffSSimon Horman Load image from SDHI hardware block 1887090ab3ffSSimon Horman 1888090ab3ffSSimon Hormanendchoice 1889f45b1149SSimon Horman 1890e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1891e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 1892d6f94fa0SKees Cook depends on OF && !ZBOOT_ROM 1893e2a6a3aaSJohn Bonesio help 1894e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1895e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1896e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1897e2a6a3aaSJohn Bonesio 1898e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1899e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1900e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1901e2a6a3aaSJohn Bonesio 1902e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1903e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1904e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1905e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1906e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1907e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1908e2a6a3aaSJohn Bonesio to this option. 1909e2a6a3aaSJohn Bonesio 1910b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1911b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1912b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1913b90b9a38SNicolas Pitre help 1914b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1915b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1916b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1917b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1918b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1919b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1920b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1921b90b9a38SNicolas Pitre 1922d0f34a11SGenoud Richardchoice 1923d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1924d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1925d0f34a11SGenoud Richard 1926d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1927d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1928d0f34a11SGenoud Richard help 1929d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1930d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1931d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1932d0f34a11SGenoud Richard 1933d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1934d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1935d0f34a11SGenoud Richard help 1936d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1937d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1938d0f34a11SGenoud Richard 1939d0f34a11SGenoud Richardendchoice 1940d0f34a11SGenoud Richard 19411da177e4SLinus Torvaldsconfig CMDLINE 19421da177e4SLinus Torvalds string "Default kernel command string" 19431da177e4SLinus Torvalds default "" 19441da177e4SLinus Torvalds help 19451da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 19461da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 19471da177e4SLinus Torvalds architectures, you should supply some command-line options at build 19481da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 19491da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 19501da177e4SLinus Torvalds 19514394c124SVictor Boiviechoice 19524394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 19534394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1954bd51e2f5SNicolas Pitre depends on ATAGS 19554394c124SVictor Boivie 19564394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 19574394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 19584394c124SVictor Boivie help 19594394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 19604394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 19614394c124SVictor Boivie string provided in CMDLINE will be used. 19624394c124SVictor Boivie 19634394c124SVictor Boivieconfig CMDLINE_EXTEND 19644394c124SVictor Boivie bool "Extend bootloader kernel arguments" 19654394c124SVictor Boivie help 19664394c124SVictor Boivie The command-line arguments provided by the boot loader will be 19674394c124SVictor Boivie appended to the default kernel command string. 19684394c124SVictor Boivie 196992d2040dSAlexander Hollerconfig CMDLINE_FORCE 197092d2040dSAlexander Holler bool "Always use the default kernel command string" 197192d2040dSAlexander Holler help 197292d2040dSAlexander Holler Always use the default kernel command string, even if the boot 197392d2040dSAlexander Holler loader passes other arguments to the kernel. 197492d2040dSAlexander Holler This is useful if you cannot or don't want to change the 197592d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 19764394c124SVictor Boivieendchoice 197792d2040dSAlexander Holler 19781da177e4SLinus Torvaldsconfig XIP_KERNEL 19791da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 1980387798b3SRob Herring depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM 19811da177e4SLinus Torvalds help 19821da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 19831da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 19841da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 19851da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 19861da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 19871da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 19881da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 19891da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 19901da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 19911da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 19921da177e4SLinus Torvalds 19931da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 19941da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 19951da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 19961da177e4SLinus Torvalds 19971da177e4SLinus Torvalds If unsure, say N. 19981da177e4SLinus Torvalds 19991da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 20001da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 20011da177e4SLinus Torvalds depends on XIP_KERNEL 20021da177e4SLinus Torvalds default "0x00080000" 20031da177e4SLinus Torvalds help 20041da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 20051da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 20061da177e4SLinus Torvalds own flash usage. 20071da177e4SLinus Torvalds 2008c587e4a6SRichard Purdieconfig KEXEC 2009c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 2010d6f94fa0SKees Cook depends on (!SMP || HOTPLUG_CPU) 2011c587e4a6SRichard Purdie help 2012c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 2013c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 201401dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2015c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2016c587e4a6SRichard Purdie 2017c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2018c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2019c587e4a6SRichard Purdie initially work for you. It may help to enable device hotplugging 2020c587e4a6SRichard Purdie support. 2021c587e4a6SRichard Purdie 20224cd9d6f7SRichard Purdieconfig ATAGS_PROC 20234cd9d6f7SRichard Purdie bool "Export atags in procfs" 2024bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 2025b98d7291SUli Luckas default y 20264cd9d6f7SRichard Purdie help 20274cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20284cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20294cd9d6f7SRichard Purdie 2030cb5d39b3SMika Westerbergconfig CRASH_DUMP 2031cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2032cb5d39b3SMika Westerberg help 2033cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2034cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2035cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2036cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2037cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2038cb5d39b3SMika Westerberg memory address not used by the main kernel 2039cb5d39b3SMika Westerberg 2040cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2041cb5d39b3SMika Westerberg 2042e69edc79SEric Miaoconfig AUTO_ZRELADDR 2043e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2044e69edc79SEric Miao depends on !ZBOOT_ROM && !ARCH_U300 2045e69edc79SEric Miao help 2046e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2047e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2048e69edc79SEric Miao will be determined at run-time by masking the current IP with 2049e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2050e69edc79SEric Miao from start of memory. 2051e69edc79SEric Miao 20521da177e4SLinus Torvaldsendmenu 20531da177e4SLinus Torvalds 2054ac9d7efcSRussell Kingmenu "CPU Power Management" 20551da177e4SLinus Torvalds 205689c52ed4SBen Dooksif ARCH_HAS_CPUFREQ 20571da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 20581da177e4SLinus Torvalds 20599d56c02aSBen Dooksconfig CPU_FREQ_S3C 20609d56c02aSBen Dooks bool 20619d56c02aSBen Dooks help 20629d56c02aSBen Dooks Internal configuration node for common cpufreq on Samsung SoC 20639d56c02aSBen Dooks 20649d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX 20654a50bfe3SRussell King bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)" 2066d6f94fa0SKees Cook depends on ARCH_S3C24XX && CPU_FREQ 20679d56c02aSBen Dooks select CPU_FREQ_S3C 20689d56c02aSBen Dooks help 20699d56c02aSBen Dooks This enables the CPUfreq driver for the Samsung S3C24XX family 20709d56c02aSBen Dooks of CPUs. 20719d56c02aSBen Dooks 20729d56c02aSBen Dooks For details, take a look at <file:Documentation/cpu-freq>. 20739d56c02aSBen Dooks 20749d56c02aSBen Dooks If in doubt, say N. 20759d56c02aSBen Dooks 20769d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL 20774a50bfe3SRussell King bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)" 2078d6f94fa0SKees Cook depends on CPU_FREQ_S3C24XX 20799d56c02aSBen Dooks help 20809d56c02aSBen Dooks Compile in support for changing the PLL frequency from the 20819d56c02aSBen Dooks S3C24XX series CPUfreq driver. The PLL takes time to settle 20829d56c02aSBen Dooks after a frequency change, so by default it is not enabled. 20839d56c02aSBen Dooks 20849d56c02aSBen Dooks This also means that the PLL tables for the selected CPU(s) will 20859d56c02aSBen Dooks be built which may increase the size of the kernel image. 20869d56c02aSBen Dooks 20879d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG 20889d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver core" 20899d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 20909d56c02aSBen Dooks help 20919d56c02aSBen Dooks Enable s3c_freq_dbg for the Samsung S3C CPUfreq core 20929d56c02aSBen Dooks 20939d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG 20949d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver IO timing" 20959d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 20969d56c02aSBen Dooks help 20979d56c02aSBen Dooks Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core 20989d56c02aSBen Dooks 2099e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS 2100e6d197a6SBen Dooks bool "Export debugfs for CPUFreq" 2101e6d197a6SBen Dooks depends on CPU_FREQ_S3C24XX && DEBUG_FS 2102e6d197a6SBen Dooks help 2103e6d197a6SBen Dooks Export status information via debugfs. 2104e6d197a6SBen Dooks 21051da177e4SLinus Torvaldsendif 21061da177e4SLinus Torvalds 2107ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2108ac9d7efcSRussell King 2109ac9d7efcSRussell Kingendmenu 2110ac9d7efcSRussell King 21111da177e4SLinus Torvaldsmenu "Floating point emulation" 21121da177e4SLinus Torvalds 21131da177e4SLinus Torvaldscomment "At least one emulation must be selected" 21141da177e4SLinus Torvalds 21151da177e4SLinus Torvaldsconfig FPE_NWFPE 21161da177e4SLinus Torvalds bool "NWFPE math emulation" 2117593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 21181da177e4SLinus Torvalds ---help--- 21191da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 21201da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 21211da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 21221da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 21231da177e4SLinus Torvalds 21241da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 21251da177e4SLinus Torvalds early in the bootup. 21261da177e4SLinus Torvalds 21271da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 21281da177e4SLinus Torvalds bool "Support extended precision" 2129bedf142bSLennert Buytenhek depends on FPE_NWFPE 21301da177e4SLinus Torvalds help 21311da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 21321da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 21331da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 21341da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 21351da177e4SLinus Torvalds floating point emulator without any good reason. 21361da177e4SLinus Torvalds 21371da177e4SLinus Torvalds You almost surely want to say N here. 21381da177e4SLinus Torvalds 21391da177e4SLinus Torvaldsconfig FPE_FASTFPE 21401da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2141d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 21421da177e4SLinus Torvalds ---help--- 21431da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 21441da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 21451da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 21461da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 21471da177e4SLinus Torvalds 21481da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 21491da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 21501da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 21511da177e4SLinus Torvalds choose NWFPE. 21521da177e4SLinus Torvalds 21531da177e4SLinus Torvaldsconfig VFP 21541da177e4SLinus Torvalds bool "VFP-format floating point maths" 2155e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 21561da177e4SLinus Torvalds help 21571da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 21581da177e4SLinus Torvalds if your hardware includes a VFP unit. 21591da177e4SLinus Torvalds 21601da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 21611da177e4SLinus Torvalds release notes and additional status information. 21621da177e4SLinus Torvalds 21631da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 21641da177e4SLinus Torvalds 216525ebee02SCatalin Marinasconfig VFPv3 216625ebee02SCatalin Marinas bool 216725ebee02SCatalin Marinas depends on VFP 216825ebee02SCatalin Marinas default y if CPU_V7 216925ebee02SCatalin Marinas 2170b5872db4SCatalin Marinasconfig NEON 2171b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2172b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2173b5872db4SCatalin Marinas help 2174b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2175b5872db4SCatalin Marinas Extension. 2176b5872db4SCatalin Marinas 21771da177e4SLinus Torvaldsendmenu 21781da177e4SLinus Torvalds 21791da177e4SLinus Torvaldsmenu "Userspace binary formats" 21801da177e4SLinus Torvalds 21811da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 21821da177e4SLinus Torvalds 21831da177e4SLinus Torvaldsconfig ARTHUR 21841da177e4SLinus Torvalds tristate "RISC OS personality" 2185704bdda0SNicolas Pitre depends on !AEABI 21861da177e4SLinus Torvalds help 21871da177e4SLinus Torvalds Say Y here to include the kernel code necessary if you want to run 21881da177e4SLinus Torvalds Acorn RISC OS/Arthur binaries under Linux. This code is still very 21891da177e4SLinus Torvalds experimental; if this sounds frightening, say N and sleep in peace. 21901da177e4SLinus Torvalds You can also say M here to compile this support as a module (which 21911da177e4SLinus Torvalds will be called arthur). 21921da177e4SLinus Torvalds 21931da177e4SLinus Torvaldsendmenu 21941da177e4SLinus Torvalds 21951da177e4SLinus Torvaldsmenu "Power management options" 21961da177e4SLinus Torvalds 2197eceab4acSRussell Kingsource "kernel/power/Kconfig" 21981da177e4SLinus Torvalds 2199f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 22004b1082caSStephen Warren depends on !ARCH_S5PC100 22016a786182SRussell King depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \ 22023f5d0819SChao Xie CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2203f4cb5700SJohannes Berg def_bool y 2204f4cb5700SJohannes Berg 220515e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 220615e0d9e3SArnd Bergmann def_bool PM_SLEEP 220715e0d9e3SArnd Bergmann 22081da177e4SLinus Torvaldsendmenu 22091da177e4SLinus Torvalds 2210d5950b43SSam Ravnborgsource "net/Kconfig" 2211d5950b43SSam Ravnborg 2212ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 22131da177e4SLinus Torvalds 22141da177e4SLinus Torvaldssource "fs/Kconfig" 22151da177e4SLinus Torvalds 22161da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 22171da177e4SLinus Torvalds 22181da177e4SLinus Torvaldssource "security/Kconfig" 22191da177e4SLinus Torvalds 22201da177e4SLinus Torvaldssource "crypto/Kconfig" 22211da177e4SLinus Torvalds 22221da177e4SLinus Torvaldssource "lib/Kconfig" 2223749cf76cSChristoffer Dall 2224749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2225