11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 4b1b3f49cSRussell King select ARCH_BINFMT_ELF_RANDOMIZE_PIE 57463449bSCatalin Marinas select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE 6b1b3f49cSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 73d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 8b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 9ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 10b1b3f49cSRussell King select CPU_PM if (SUSPEND || CPU_IDLE) 1139b175a0SWill Deacon select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU 12b1b3f49cSRussell King select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI) 13b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 14b1b3f49cSRussell King select GENERIC_IRQ_PROBE 15b1b3f49cSRussell King select GENERIC_IRQ_SHOW 16b1b3f49cSRussell King select GENERIC_PCI_IOMAP 17b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 18b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 19b1b3f49cSRussell King select GENERIC_STRNLEN_USER 20b1b3f49cSRussell King select HARDIRQS_SW_RESEND 21b1b3f49cSRussell King select HAVE_AOUT 2209f05d85SRabin Vincent select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL 235cbad0ebSJason Wessel select HAVE_ARCH_KGDB 244095ccc3SWill Drewry select HAVE_ARCH_SECCOMP_FILTER 250693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 26b1b3f49cSRussell King select HAVE_BPF_JIT 27b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 28b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 29b1b3f49cSRussell King select HAVE_DMA_API_DEBUG 30b1b3f49cSRussell King select HAVE_DMA_ATTRS 31b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 32b1b3f49cSRussell King select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 33b1b3f49cSRussell King select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 34b1b3f49cSRussell King select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 35b1b3f49cSRussell King select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 36b1b3f49cSRussell King select HAVE_GENERIC_DMA_COHERENT 37b1b3f49cSRussell King select HAVE_GENERIC_HARDIRQS 38b1b3f49cSRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 39b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 40b1b3f49cSRussell King select HAVE_KERNEL_GZIP 41b1b3f49cSRussell King select HAVE_KERNEL_LZMA 42b1b3f49cSRussell King select HAVE_KERNEL_LZO 43b1b3f49cSRussell King select HAVE_KERNEL_XZ 44856bc356SJon Medhurst select HAVE_KPROBES if !XIP_KERNEL 459edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 46b1b3f49cSRussell King select HAVE_MEMBLOCK 47b1b3f49cSRussell King select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 487ada189fSJamie Iles select HAVE_PERF_EVENTS 49e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 50b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 51af1839ebSCatalin Marinas select HAVE_UID16 523d92a71aSAnna-Maria Gleixner select KTIME_SCALAR 53b1b3f49cSRussell King select PERF_USE_VMALLOC 54b1b3f49cSRussell King select RTC_LIB 55b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 56786d35d4SDavid Howells select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND 57786d35d4SDavid Howells select MODULES_USE_ELF_REL 5838a61b6bSAl Viro select CLONE_BACKWARDS 59b68fec24SAl Viro select OLD_SIGSUSPEND3 6050bcb7e4SAl Viro select OLD_SIGACTION 611da177e4SLinus Torvalds help 621da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 63f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 641da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 651da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 661da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 671da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 681da177e4SLinus Torvalds 6974facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 7074facffeSRussell King bool 7174facffeSRussell King 724ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH 734ce63fcdSMarek Szyprowski bool 744ce63fcdSMarek Szyprowski 754ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 764ce63fcdSMarek Szyprowski bool 77b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 78b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 794ce63fcdSMarek Szyprowski 8060460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 8160460abfSSeung-Woo Kim 8260460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 8360460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 8460460abfSSeung-Woo Kim range 4 9 8560460abfSSeung-Woo Kim default 8 8660460abfSSeung-Woo Kim help 8760460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 8860460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 8960460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 9060460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 9160460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 9260460abfSSeung-Woo Kim virtual space with just a few allocations. 9360460abfSSeung-Woo Kim 9460460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 9560460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 9660460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 9760460abfSSeung-Woo Kim by the PAGE_SIZE. 9860460abfSSeung-Woo Kim 9960460abfSSeung-Woo Kimendif 10060460abfSSeung-Woo Kim 1011a189b97SRussell Kingconfig HAVE_PWM 1021a189b97SRussell King bool 1031a189b97SRussell King 1040b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 1050b05da72SHans Ulli Kroll bool 1060b05da72SHans Ulli Kroll 10775e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 10875e7153aSRalf Baechle bool 10975e7153aSRalf Baechle 1100a938b97SDavid Brownellconfig GENERIC_GPIO 1110a938b97SDavid Brownell bool 1120a938b97SDavid Brownell 113bc581770SLinus Walleijconfig HAVE_TCM 114bc581770SLinus Walleij bool 115bc581770SLinus Walleij select GENERIC_ALLOCATOR 116bc581770SLinus Walleij 117e119bfffSRussell Kingconfig HAVE_PROC_CPU 118e119bfffSRussell King bool 119e119bfffSRussell King 1205ea81769SAl Viroconfig NO_IOPORT 1215ea81769SAl Viro bool 1225ea81769SAl Viro 1231da177e4SLinus Torvaldsconfig EISA 1241da177e4SLinus Torvalds bool 1251da177e4SLinus Torvalds ---help--- 1261da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 1271da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 1281da177e4SLinus Torvalds 1291da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 1301da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 1311da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 1321da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1331da177e4SLinus Torvalds 1341da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1351da177e4SLinus Torvalds 1361da177e4SLinus Torvalds Otherwise, say N. 1371da177e4SLinus Torvalds 1381da177e4SLinus Torvaldsconfig SBUS 1391da177e4SLinus Torvalds bool 1401da177e4SLinus Torvalds 141f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 142f16fb1ecSRussell King bool 143f16fb1ecSRussell King default y 144f16fb1ecSRussell King 145f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 146f76e9154SNicolas Pitre bool 147f76e9154SNicolas Pitre depends on !SMP 148f76e9154SNicolas Pitre default y 149f76e9154SNicolas Pitre 150f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 151f16fb1ecSRussell King bool 152f16fb1ecSRussell King default y 153f16fb1ecSRussell King 1547ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1557ad1bcb2SRussell King bool 1567ad1bcb2SRussell King default y 1577ad1bcb2SRussell King 1581da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK 1591da177e4SLinus Torvalds bool 1601da177e4SLinus Torvalds default y 1611da177e4SLinus Torvalds 1621da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1631da177e4SLinus Torvalds bool 1641da177e4SLinus Torvalds 165f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 166f0d1b0b3SDavid Howells bool 167f0d1b0b3SDavid Howells 168f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 169f0d1b0b3SDavid Howells bool 170f0d1b0b3SDavid Howells 17189c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ 17289c52ed4SBen Dooks bool 17389c52ed4SBen Dooks help 17489c52ed4SBen Dooks Internal node to signify that the ARCH has CPUFREQ support 17589c52ed4SBen Dooks and that the relevant menu configurations are displayed for 17689c52ed4SBen Dooks it. 17789c52ed4SBen Dooks 178b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 179b89c3b16SAkinobu Mita bool 180b89c3b16SAkinobu Mita default y 181b89c3b16SAkinobu Mita 1821da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1831da177e4SLinus Torvalds bool 1841da177e4SLinus Torvalds default y 1851da177e4SLinus Torvalds 186a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 187a08b6b79Sviro@ZenIV.linux.org.uk bool 188a08b6b79Sviro@ZenIV.linux.org.uk 1895ac6da66SChristoph Lameterconfig ZONE_DMA 1905ac6da66SChristoph Lameter bool 1915ac6da66SChristoph Lameter 192ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 193ccd7ab7fSFUJITA Tomonori def_bool y 194ccd7ab7fSFUJITA Tomonori 19558af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 19658af4a24SRob Herring bool 19758af4a24SRob Herring 1981da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 1991da177e4SLinus Torvalds bool 2001da177e4SLinus Torvalds 2011da177e4SLinus Torvaldsconfig FIQ 2021da177e4SLinus Torvalds bool 2031da177e4SLinus Torvalds 20413a5045dSRob Herringconfig NEED_RET_TO_USER 20513a5045dSRob Herring bool 20613a5045dSRob Herring 207034d2f5aSAl Viroconfig ARCH_MTD_XIP 208034d2f5aSAl Viro bool 209034d2f5aSAl Viro 210c760fc19SHyok S. Choiconfig VECTORS_BASE 211c760fc19SHyok S. Choi hex 2126afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 213c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 214c760fc19SHyok S. Choi default 0x00000000 215c760fc19SHyok S. Choi help 216c760fc19SHyok S. Choi The base address of exception vectors. 217c760fc19SHyok S. Choi 218dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 219c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 220c1becedcSRussell King default y 221b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 222dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 223dc21af99SRussell King help 224111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 225111e9a5cSRussell King boot and module load time according to the position of the 226111e9a5cSRussell King kernel in system memory. 227dc21af99SRussell King 228111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 229daece596SNicolas Pitre of physical memory is at a 16MB boundary. 230dc21af99SRussell King 231c1becedcSRussell King Only disable this option if you know that you do not require 232c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 233c1becedcSRussell King you need to shrink the kernel to the minimal size. 234c1becedcSRussell King 23501464226SRob Herringconfig NEED_MACH_GPIO_H 23601464226SRob Herring bool 23701464226SRob Herring help 23801464226SRob Herring Select this when mach/gpio.h is required to provide special 23901464226SRob Herring definitions for this platform. The need for mach/gpio.h should 24001464226SRob Herring be avoided when possible. 24101464226SRob Herring 242c334bc15SRob Herringconfig NEED_MACH_IO_H 243c334bc15SRob Herring bool 244c334bc15SRob Herring help 245c334bc15SRob Herring Select this when mach/io.h is required to provide special 246c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 247c334bc15SRob Herring be avoided when possible. 248c334bc15SRob Herring 2490cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2501b9f95f8SNicolas Pitre bool 251111e9a5cSRussell King help 2520cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2530cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2540cdc8b92SNicolas Pitre be avoided when possible. 2551b9f95f8SNicolas Pitre 2561b9f95f8SNicolas Pitreconfig PHYS_OFFSET 257974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 2580cdc8b92SNicolas Pitre depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H 259974c0724SNicolas Pitre default DRAM_BASE if !MMU 2601b9f95f8SNicolas Pitre help 2611b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2621b9f95f8SNicolas Pitre location of main memory in your system. 263cada3c08SRussell King 26487e040b6SSimon Glassconfig GENERIC_BUG 26587e040b6SSimon Glass def_bool y 26687e040b6SSimon Glass depends on BUG 26787e040b6SSimon Glass 2681da177e4SLinus Torvaldssource "init/Kconfig" 2691da177e4SLinus Torvalds 270dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 271dc52ddc0SMatt Helsley 2721da177e4SLinus Torvaldsmenu "System Type" 2731da177e4SLinus Torvalds 2743c427975SHyok S. Choiconfig MMU 2753c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2763c427975SHyok S. Choi default y 2773c427975SHyok S. Choi help 2783c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2793c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2803c427975SHyok S. Choi 281ccf50e23SRussell King# 282ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 283ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 284ccf50e23SRussell King# 2851da177e4SLinus Torvaldschoice 2861da177e4SLinus Torvalds prompt "ARM system type" 2871420b22bSArnd Bergmann default ARCH_VERSATILE if !MMU 2881420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 2891da177e4SLinus Torvalds 290387798b3SRob Herringconfig ARCH_MULTIPLATFORM 291387798b3SRob Herring bool "Allow multiple platforms to be selected" 292b1b3f49cSRussell King depends on MMU 293387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 294387798b3SRob Herring select AUTO_ZRELADDR 29566314223SDinh Nguyen select COMMON_CLK 296387798b3SRob Herring select MULTI_IRQ_HANDLER 29766314223SDinh Nguyen select SPARSE_IRQ 29866314223SDinh Nguyen select USE_OF 29966314223SDinh Nguyen 3004af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR 3014af6fee1SDeepak Saxena bool "ARM Ltd. Integrator family" 30289c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 303b1b3f49cSRussell King select ARM_AMBA 304a613163dSLinus Walleij select COMMON_CLK 305f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 306b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 3079904f793SLinus Walleij select HAVE_TCM 308c5a0adb5SRussell King select ICST 309b1b3f49cSRussell King select MULTI_IRQ_HANDLER 310b1b3f49cSRussell King select NEED_MACH_MEMORY_H 311f4b8b319SRussell King select PLAT_VERSATILE 312695436e3SLinus Walleij select SPARSE_IRQ 3132389d501SLinus Walleij select VERSATILE_FPGA_IRQ 3144af6fee1SDeepak Saxena help 3154af6fee1SDeepak Saxena Support for ARM's Integrator platform. 3164af6fee1SDeepak Saxena 3174af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 3184af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 319b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3204af6fee1SDeepak Saxena select ARM_AMBA 321b1b3f49cSRussell King select ARM_TIMER_SP804 322f9a6aa43SLinus Walleij select COMMON_CLK 323f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 324ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 325b1b3f49cSRussell King select GPIO_PL061 if GPIOLIB 326b1b3f49cSRussell King select ICST 327b1b3f49cSRussell King select NEED_MACH_MEMORY_H 328f4b8b319SRussell King select PLAT_VERSATILE 3293cb5ee49SRussell King select PLAT_VERSATILE_CLCD 3304af6fee1SDeepak Saxena help 3314af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 3324af6fee1SDeepak Saxena 3334af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 3344af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 335b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3364af6fee1SDeepak Saxena select ARM_AMBA 337b1b3f49cSRussell King select ARM_TIMER_SP804 3384af6fee1SDeepak Saxena select ARM_VIC 3396d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 340b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 341aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 342c5a0adb5SRussell King select ICST 343f4b8b319SRussell King select PLAT_VERSATILE 3443414ba8cSRussell King select PLAT_VERSATILE_CLCD 345b1b3f49cSRussell King select PLAT_VERSATILE_CLOCK 3462389d501SLinus Walleij select VERSATILE_FPGA_IRQ 3474af6fee1SDeepak Saxena help 3484af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 3494af6fee1SDeepak Saxena 3508fc5ffa0SAndrew Victorconfig ARCH_AT91 3518fc5ffa0SAndrew Victor bool "Atmel AT91" 352f373e8c0SRyan Mallon select ARCH_REQUIRE_GPIOLIB 353bd602995SJean-Christophe PLAGNIOL-VILLARD select CLKDEV_LOOKUP 354b1b3f49cSRussell King select HAVE_CLK 355e261501dSNicolas Ferre select IRQ_DOMAIN 35601464226SRob Herring select NEED_MACH_GPIO_H 3571ac02d79SRob Herring select NEED_MACH_IO_H if PCCARD 3586732ae5cSJean-Christophe PLAGNIOL-VILLARD select PINCTRL 3596732ae5cSJean-Christophe PLAGNIOL-VILLARD select PINCTRL_AT91 if USE_OF 3604af6fee1SDeepak Saxena help 361929e994fSNicolas Ferre This enables support for systems based on Atmel 362929e994fSNicolas Ferre AT91RM9200 and AT91SAM9* processors. 3634af6fee1SDeepak Saxena 36493e22567SRussell Kingconfig ARCH_CLPS711X 36593e22567SRussell King bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 366a3b8d4a5SAlexander Shiyan select ARCH_REQUIRE_GPIOLIB 367ea7d1bc9SAlexander Shiyan select AUTO_ZRELADDR 36893e22567SRussell King select CLKDEV_LOOKUP 36993e22567SRussell King select COMMON_CLK 37093e22567SRussell King select CPU_ARM720T 3714a8355c4SAlexander Shiyan select GENERIC_CLOCKEVENTS 37299f04c8fSAlexander Shiyan select MULTI_IRQ_HANDLER 37393e22567SRussell King select NEED_MACH_MEMORY_H 3740d8be81cSAlexander Shiyan select SPARSE_IRQ 37593e22567SRussell King help 37693e22567SRussell King Support for Cirrus Logic 711x/721x/731x based boards. 37793e22567SRussell King 378788c9700SRussell Kingconfig ARCH_GEMINI 379788c9700SRussell King bool "Cortina Systems Gemini" 380788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 3815cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 382b1b3f49cSRussell King select CPU_FA526 383788c9700SRussell King help 384788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 385788c9700SRussell King 3861da177e4SLinus Torvaldsconfig ARCH_EBSA110 3871da177e4SLinus Torvalds bool "EBSA-110" 388b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 389c750815eSRussell King select CPU_SA110 390f7e68bbfSRussell King select ISA 391c334bc15SRob Herring select NEED_MACH_IO_H 3920cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 393b1b3f49cSRussell King select NO_IOPORT 3941da177e4SLinus Torvalds help 3951da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 396f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 3971da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 3981da177e4SLinus Torvalds parallel port. 3991da177e4SLinus Torvalds 400e7736d47SLennert Buytenhekconfig ARCH_EP93XX 401e7736d47SLennert Buytenhek bool "EP93xx-based" 402b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 403b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 404b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 405e7736d47SLennert Buytenhek select ARM_AMBA 406e7736d47SLennert Buytenhek select ARM_VIC 4076d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 408b1b3f49cSRussell King select CPU_ARM920T 4095725aeaeSArnd Bergmann select NEED_MACH_MEMORY_H 410e7736d47SLennert Buytenhek help 411e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 412e7736d47SLennert Buytenhek 4131da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4141da177e4SLinus Torvalds bool "FootBridge" 415c750815eSRussell King select CPU_SA110 4161da177e4SLinus Torvalds select FOOTBRIDGE 4174e8d7637SRussell King select GENERIC_CLOCKEVENTS 418d0ee9f40SArnd Bergmann select HAVE_IDE 4198ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 4200cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 421f999b8bdSMartin Michlmayr help 422f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 423f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4241da177e4SLinus Torvalds 4254af6fee1SDeepak Saxenaconfig ARCH_NETX 4264af6fee1SDeepak Saxena bool "Hilscher NetX based" 427b1b3f49cSRussell King select ARM_VIC 428234b6cedSRussell King select CLKSRC_MMIO 429c750815eSRussell King select CPU_ARM926T 4302fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 431f999b8bdSMartin Michlmayr help 4324af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4334af6fee1SDeepak Saxena 4344af6fee1SDeepak Saxenaconfig ARCH_H720X 4354af6fee1SDeepak Saxena bool "Hynix HMS720x-based" 436b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 437c750815eSRussell King select CPU_ARM720T 4384af6fee1SDeepak Saxena select ISA_DMA_API 4394af6fee1SDeepak Saxena help 4404af6fee1SDeepak Saxena This enables support for systems based on the Hynix HMS720x 4414af6fee1SDeepak Saxena 4423b938be6SRussell Kingconfig ARCH_IOP13XX 4433b938be6SRussell King bool "IOP13xx-based" 4443b938be6SRussell King depends on MMU 4453b938be6SRussell King select ARCH_SUPPORTS_MSI 446b1b3f49cSRussell King select CPU_XSC3 4470cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 44813a5045dSRob Herring select NEED_RET_TO_USER 449b1b3f49cSRussell King select PCI 450b1b3f49cSRussell King select PLAT_IOP 451b1b3f49cSRussell King select VMSPLIT_1G 4523b938be6SRussell King help 4533b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4543b938be6SRussell King 4553f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4563f7e5815SLennert Buytenhek bool "IOP32x-based" 457a4f7e763SRussell King depends on MMU 458b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 459c750815eSRussell King select CPU_XSCALE 46001464226SRob Herring select NEED_MACH_GPIO_H 46113a5045dSRob Herring select NEED_RET_TO_USER 462f7e68bbfSRussell King select PCI 463b1b3f49cSRussell King select PLAT_IOP 464f999b8bdSMartin Michlmayr help 4653f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4663f7e5815SLennert Buytenhek processors. 4673f7e5815SLennert Buytenhek 4683f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4693f7e5815SLennert Buytenhek bool "IOP33x-based" 4703f7e5815SLennert Buytenhek depends on MMU 471b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 472c750815eSRussell King select CPU_XSCALE 47301464226SRob Herring select NEED_MACH_GPIO_H 47413a5045dSRob Herring select NEED_RET_TO_USER 4753f7e5815SLennert Buytenhek select PCI 476b1b3f49cSRussell King select PLAT_IOP 4773f7e5815SLennert Buytenhek help 4783f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 4791da177e4SLinus Torvalds 4803b938be6SRussell Kingconfig ARCH_IXP4XX 4813b938be6SRussell King bool "IXP4xx-based" 482a4f7e763SRussell King depends on MMU 48358af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 484b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 485234b6cedSRussell King select CLKSRC_MMIO 486c750815eSRussell King select CPU_XSCALE 487b1b3f49cSRussell King select DMABOUNCE if PCI 4883b938be6SRussell King select GENERIC_CLOCKEVENTS 4890b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 490c334bc15SRob Herring select NEED_MACH_IO_H 491c4713074SLennert Buytenhek help 4923b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 493c4713074SLennert Buytenhek 494edabd38eSSaeed Bisharaconfig ARCH_DOVE 495edabd38eSSaeed Bishara bool "Marvell Dove" 496edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 497b1b3f49cSRussell King select CPU_V7 498edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 4990f81bd43SRussell King select MIGHT_HAVE_PCI 5009139acd1SSebastian Hesselbarth select PINCTRL 5019139acd1SSebastian Hesselbarth select PINCTRL_DOVE 502abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 5030f81bd43SRussell King select USB_ARCH_HAS_EHCI 504edabd38eSSaeed Bishara help 505edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 506edabd38eSSaeed Bishara 507651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD 508651c74c7SSaeed Bishara bool "Marvell Kirkwood" 509a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 510b1b3f49cSRussell King select CPU_FEROCEON 511651c74c7SSaeed Bishara select GENERIC_CLOCKEVENTS 512b1b3f49cSRussell King select PCI 5131dc831bfSJason Gunthorpe select PCI_QUIRKS 514f9e75922SAndrew Lunn select PINCTRL 515f9e75922SAndrew Lunn select PINCTRL_KIRKWOOD 516abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 517651c74c7SSaeed Bishara help 518651c74c7SSaeed Bishara Support for the following Marvell Kirkwood series SoCs: 519651c74c7SSaeed Bishara 88F6180, 88F6192 and 88F6281. 520651c74c7SSaeed Bishara 521788c9700SRussell Kingconfig ARCH_MV78XX0 522788c9700SRussell King bool "Marvell MV78xx0" 523a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 524b1b3f49cSRussell King select CPU_FEROCEON 525788c9700SRussell King select GENERIC_CLOCKEVENTS 526b1b3f49cSRussell King select PCI 527abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 528788c9700SRussell King help 529788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 530788c9700SRussell King MV781x0, MV782x0. 531788c9700SRussell King 532788c9700SRussell Kingconfig ARCH_ORION5X 533788c9700SRussell King bool "Marvell Orion" 534788c9700SRussell King depends on MMU 535a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 536b1b3f49cSRussell King select CPU_FEROCEON 537788c9700SRussell King select GENERIC_CLOCKEVENTS 538b1b3f49cSRussell King select PCI 539abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 540788c9700SRussell King help 541788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 542788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 543788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 544788c9700SRussell King 545788c9700SRussell Kingconfig ARCH_MMP 5462f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 547788c9700SRussell King depends on MMU 548788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 5496d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 550b1b3f49cSRussell King select GENERIC_ALLOCATOR 551788c9700SRussell King select GENERIC_CLOCKEVENTS 552157d2644SHaojian Zhuang select GPIO_PXA 553c24b3114SHaojian Zhuang select IRQ_DOMAIN 554b1b3f49cSRussell King select NEED_MACH_GPIO_H 5557c8f86a4SAxel Lin select PINCTRL 556788c9700SRussell King select PLAT_PXA 5570bd86961SHaojian Zhuang select SPARSE_IRQ 558788c9700SRussell King help 5592f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 560788c9700SRussell King 561c53c9cf6SAndrew Victorconfig ARCH_KS8695 562c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 56372880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 564c7e783d6SLinus Walleij select CLKSRC_MMIO 565b1b3f49cSRussell King select CPU_ARM922T 566c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 567b1b3f49cSRussell King select NEED_MACH_MEMORY_H 568c53c9cf6SAndrew Victor help 569c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 570c53c9cf6SAndrew Victor System-on-Chip devices. 571c53c9cf6SAndrew Victor 572788c9700SRussell Kingconfig ARCH_W90X900 573788c9700SRussell King bool "Nuvoton W90X900 CPU" 574c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 5756d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 5766fa5d5f7SRussell King select CLKSRC_MMIO 577b1b3f49cSRussell King select CPU_ARM926T 57858b5369eSwanzongshun select GENERIC_CLOCKEVENTS 579777f9bebSLennert Buytenhek help 580a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 581a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 582a8bc4eadSwanzongshun the ARM series product line, you can login the following 583a8bc4eadSwanzongshun link address to know more. 584a8bc4eadSwanzongshun 585a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 586a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 587585cf175STzachi Perelstein 58893e22567SRussell Kingconfig ARCH_LPC32XX 58993e22567SRussell King bool "NXP LPC32XX" 59093e22567SRussell King select ARCH_REQUIRE_GPIOLIB 59193e22567SRussell King select ARM_AMBA 5924073723aSRussell King select CLKDEV_LOOKUP 593234b6cedSRussell King select CLKSRC_MMIO 59493e22567SRussell King select CPU_ARM926T 59593e22567SRussell King select GENERIC_CLOCKEVENTS 59693e22567SRussell King select HAVE_IDE 59793e22567SRussell King select HAVE_PWM 59893e22567SRussell King select USB_ARCH_HAS_OHCI 59993e22567SRussell King select USE_OF 60093e22567SRussell King help 60193e22567SRussell King Support for the NXP LPC32XX family of processors 60293e22567SRussell King 6031da177e4SLinus Torvaldsconfig ARCH_PXA 6042c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 605a4f7e763SRussell King depends on MMU 60689c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 607b1b3f49cSRussell King select ARCH_MTD_XIP 608b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 609b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 610b1b3f49cSRussell King select AUTO_ZRELADDR 6116d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 612234b6cedSRussell King select CLKSRC_MMIO 613981d0f39SEric Miao select GENERIC_CLOCKEVENTS 614157d2644SHaojian Zhuang select GPIO_PXA 615b1b3f49cSRussell King select HAVE_IDE 616b1b3f49cSRussell King select MULTI_IRQ_HANDLER 617b1b3f49cSRussell King select NEED_MACH_GPIO_H 618bd5ce433SEric Miao select PLAT_PXA 6196ac6b817SHaojian Zhuang select SPARSE_IRQ 620f999b8bdSMartin Michlmayr help 6212c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 6221da177e4SLinus Torvalds 623788c9700SRussell Kingconfig ARCH_MSM 624788c9700SRussell King bool "Qualcomm MSM" 625923a081cSPavel Machek select ARCH_REQUIRE_GPIOLIB 626bd32344aSStephen Boyd select CLKDEV_LOOKUP 627b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 628b1b3f49cSRussell King select HAVE_CLK 62949cbe786SEric Miao help 6304b53eb4fSDaniel Walker Support for Qualcomm MSM/QSD based systems. This runs on the 6314b53eb4fSDaniel Walker apps processor of the MSM/QSD and depends on a shared memory 6324b53eb4fSDaniel Walker interface to the modem processor which runs the baseband 6334b53eb4fSDaniel Walker stack and controls some vital subsystems 6344b53eb4fSDaniel Walker (clock and power control, etc). 63549cbe786SEric Miao 636c793c1b0SMagnus Dammconfig ARCH_SHMOBILE 6376d72ad35SPaul Mundt bool "Renesas SH-Mobile / R-Mobile" 6385e93c6b4SPaul Mundt select CLKDEV_LOOKUP 639b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 640*4c3ffffdSStephen Boyd select HAVE_ARM_SCU if SMP 641*4c3ffffdSStephen Boyd select HAVE_ARM_TWD if LOCAL_TIMERS 642b1b3f49cSRussell King select HAVE_CLK 643aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 6443b55658aSDave Martin select HAVE_SMP 645ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 64660f1435cSMagnus Damm select MULTI_IRQ_HANDLER 6470cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 648b1b3f49cSRussell King select NO_IOPORT 649a47029c1SLaurent Pinchart select PINCTRL 650b1b3f49cSRussell King select PM_GENERIC_DOMAINS if PM 651b1b3f49cSRussell King select SPARSE_IRQ 652c793c1b0SMagnus Damm help 6536d72ad35SPaul Mundt Support for Renesas's SH-Mobile and R-Mobile ARM platforms. 654c793c1b0SMagnus Damm 6551da177e4SLinus Torvaldsconfig ARCH_RPC 6561da177e4SLinus Torvalds bool "RiscPC" 6571da177e4SLinus Torvalds select ARCH_ACORN 658a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 65907f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 6605cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 661b1b3f49cSRussell King select FIQ 662d0ee9f40SArnd Bergmann select HAVE_IDE 663b1b3f49cSRussell King select HAVE_PATA_PLATFORM 664b1b3f49cSRussell King select ISA_DMA_API 665c334bc15SRob Herring select NEED_MACH_IO_H 6660cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 667b1b3f49cSRussell King select NO_IOPORT 668b4811bacSArnd Bergmann select VIRT_TO_BUS 6691da177e4SLinus Torvalds help 6701da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 6711da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 6721da177e4SLinus Torvalds 6731da177e4SLinus Torvaldsconfig ARCH_SA1100 6741da177e4SLinus Torvalds bool "SA1100-based" 67589c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 676b1b3f49cSRussell King select ARCH_MTD_XIP 6777444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 678b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 679b1b3f49cSRussell King select CLKDEV_LOOKUP 680b1b3f49cSRussell King select CLKSRC_MMIO 681b1b3f49cSRussell King select CPU_FREQ 682b1b3f49cSRussell King select CPU_SA1100 683b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 684d0ee9f40SArnd Bergmann select HAVE_IDE 685b1b3f49cSRussell King select ISA 68601464226SRob Herring select NEED_MACH_GPIO_H 6870cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 688375dec92SRussell King select SPARSE_IRQ 689f999b8bdSMartin Michlmayr help 690f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 6911da177e4SLinus Torvalds 692b130d5c2SKukjin Kimconfig ARCH_S3C24XX 693b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 6949d56c02aSBen Dooks select ARCH_HAS_CPUFREQ 6955cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 696b1b3f49cSRussell King select CLKDEV_LOOKUP 697b1b3f49cSRussell King select HAVE_CLK 69820676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 699b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 700b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 70101464226SRob Herring select NEED_MACH_GPIO_H 702c334bc15SRob Herring select NEED_MACH_IO_H 7031da177e4SLinus Torvalds help 704b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 705b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 706b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 707b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 70863b1f51bSBen Dooks 709a08ab637SBen Dooksconfig ARCH_S3C64XX 710a08ab637SBen Dooks bool "Samsung S3C64XX" 71189c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 71289f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 713b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 714b1b3f49cSRussell King select ARM_VIC 715b1b3f49cSRussell King select CLKDEV_LOOKUP 716b1b3f49cSRussell King select CPU_V6 717b1b3f49cSRussell King select HAVE_CLK 71820676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 719c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 720b1b3f49cSRussell King select HAVE_TCM 72101464226SRob Herring select NEED_MACH_GPIO_H 722b1b3f49cSRussell King select NO_IOPORT 723b1b3f49cSRussell King select PLAT_SAMSUNG 724b1b3f49cSRussell King select S3C_DEV_NAND 725b1b3f49cSRussell King select S3C_GPIO_TRACK 726b1b3f49cSRussell King select SAMSUNG_CLKSRC 727b1b3f49cSRussell King select SAMSUNG_GPIOLIB_4BIT 728b1b3f49cSRussell King select SAMSUNG_IRQ_VIC_TIMER 729b1b3f49cSRussell King select USB_ARCH_HAS_OHCI 730a08ab637SBen Dooks help 731a08ab637SBen Dooks Samsung S3C64XX series based systems 732a08ab637SBen Dooks 73349b7a491SKukjin Kimconfig ARCH_S5P64X0 73449b7a491SKukjin Kim bool "Samsung S5P6440 S5P6450" 735d8b22d25SThomas Abraham select CLKDEV_LOOKUP 7360665ccc4SChanwoo Choi select CLKSRC_MMIO 737b1b3f49cSRussell King select CPU_V6 7389e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 739b1b3f49cSRussell King select HAVE_CLK 74020676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 741b1b3f49cSRussell King select HAVE_S3C2410_WATCHDOG if WATCHDOG 742754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 74301464226SRob Herring select NEED_MACH_GPIO_H 744c4ffccddSKukjin Kim help 74549b7a491SKukjin Kim Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440, 74649b7a491SKukjin Kim SMDK6450. 747c4ffccddSKukjin Kim 748acc84707SMarek Szyprowskiconfig ARCH_S5PC100 749acc84707SMarek Szyprowski bool "Samsung S5PC100" 750b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 75129e8eb0fSThomas Abraham select CLKDEV_LOOKUP 7525a7652f2SByungho Min select CPU_V7 753b1b3f49cSRussell King select HAVE_CLK 75420676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 755c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 756b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 75701464226SRob Herring select NEED_MACH_GPIO_H 7585a7652f2SByungho Min help 759acc84707SMarek Szyprowski Samsung S5PC100 series based systems 7605a7652f2SByungho Min 761170f4e42SKukjin Kimconfig ARCH_S5PV210 762170f4e42SKukjin Kim bool "Samsung S5PV210/S5PC110" 763b1b3f49cSRussell King select ARCH_HAS_CPUFREQ 7640f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 765b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 766b2a9dd46SThomas Abraham select CLKDEV_LOOKUP 7670665ccc4SChanwoo Choi select CLKSRC_MMIO 768b1b3f49cSRussell King select CPU_V7 7699e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 770b1b3f49cSRussell King select HAVE_CLK 77120676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 772c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 773b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 77401464226SRob Herring select NEED_MACH_GPIO_H 7750cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 776170f4e42SKukjin Kim help 777170f4e42SKukjin Kim Samsung S5PV210/S5PC110 series based systems 778170f4e42SKukjin Kim 77983014579SKukjin Kimconfig ARCH_EXYNOS 78093e22567SRussell King bool "Samsung EXYNOS" 781b1b3f49cSRussell King select ARCH_HAS_CPUFREQ 7820f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 783b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 784b1b3f49cSRussell King select CLKDEV_LOOKUP 785b1b3f49cSRussell King select CPU_V7 786b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 787cc0e72b8SChanghwan Youn select HAVE_CLK 78820676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 789c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 790b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 79101464226SRob Herring select NEED_MACH_GPIO_H 7920cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 793cc0e72b8SChanghwan Youn help 79483014579SKukjin Kim Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5) 795cc0e72b8SChanghwan Youn 7961da177e4SLinus Torvaldsconfig ARCH_SHARK 7971da177e4SLinus Torvalds bool "Shark" 798b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 799c750815eSRussell King select CPU_SA110 800f7e68bbfSRussell King select ISA 801f7e68bbfSRussell King select ISA_DMA 8020cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 803b1b3f49cSRussell King select PCI 804b4811bacSArnd Bergmann select VIRT_TO_BUS 805b1b3f49cSRussell King select ZONE_DMA 806f999b8bdSMartin Michlmayr help 807f999b8bdSMartin Michlmayr Support for the StrongARM based Digital DNARD machine, also known 808f999b8bdSMartin Michlmayr as "Shark" (<http://www.shark-linux.de/shark.html>). 8091da177e4SLinus Torvalds 810d98aac75SLinus Walleijconfig ARCH_U300 811d98aac75SLinus Walleij bool "ST-Ericsson U300 Series" 812d98aac75SLinus Walleij depends on MMU 813b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 814d98aac75SLinus Walleij select ARM_AMBA 8155485c1e0SLinus Walleij select ARM_PATCH_PHYS_VIRT 816d98aac75SLinus Walleij select ARM_VIC 8176d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 818b1b3f49cSRussell King select CLKSRC_MMIO 81950667d63SLinus Walleij select COMMON_CLK 820b1b3f49cSRussell King select CPU_ARM926T 821b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 822b1b3f49cSRussell King select HAVE_TCM 823a4fe292fSLinus Walleij select SPARSE_IRQ 824d98aac75SLinus Walleij help 825d98aac75SLinus Walleij Support for ST-Ericsson U300 series mobile platforms. 826d98aac75SLinus Walleij 8277c6337e2SKevin Hilmanconfig ARCH_DAVINCI 8287c6337e2SKevin Hilman bool "TI DaVinci" 829b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 830dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 8316d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 83220e9969bSDavid Brownell select GENERIC_ALLOCATOR 833b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 834dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 835b1b3f49cSRussell King select HAVE_IDE 83601464226SRob Herring select NEED_MACH_GPIO_H 837689e331fSSekhar Nori select USE_OF 838b1b3f49cSRussell King select ZONE_DMA 8397c6337e2SKevin Hilman help 8407c6337e2SKevin Hilman Support for TI's DaVinci platform. 8417c6337e2SKevin Hilman 842a0694861STony Lindgrenconfig ARCH_OMAP1 843a0694861STony Lindgren bool "TI OMAP1" 84400a36698SArnd Bergmann depends on MMU 84589c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 846b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 847a0694861STony Lindgren select ARCH_OMAP 84821f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 849e9a91de7STony Prisk select CLKDEV_LOOKUP 850cee37e50Sviresh kumar select CLKSRC_MMIO 851b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 852a0694861STony Lindgren select GENERIC_IRQ_CHIP 853b1b3f49cSRussell King select HAVE_CLK 854a0694861STony Lindgren select HAVE_IDE 855a0694861STony Lindgren select IRQ_DOMAIN 856a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 857a0694861STony Lindgren select NEED_MACH_MEMORY_H 85821f47fbcSAlexey Charkov help 859a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 86002c981c0SBinghua Duan 8611da177e4SLinus Torvaldsendchoice 8621da177e4SLinus Torvalds 863387798b3SRob Herringmenu "Multiple platform selection" 864387798b3SRob Herring depends on ARCH_MULTIPLATFORM 865387798b3SRob Herring 866387798b3SRob Herringcomment "CPU Core family selection" 867387798b3SRob Herring 868387798b3SRob Herringconfig ARCH_MULTI_V4 869387798b3SRob Herring bool "ARMv4 based platforms (FA526, StrongARM)" 870387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 871b1b3f49cSRussell King select ARCH_MULTI_V4_V5 872387798b3SRob Herring 873387798b3SRob Herringconfig ARCH_MULTI_V4T 874387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 875387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 876b1b3f49cSRussell King select ARCH_MULTI_V4_V5 877387798b3SRob Herring 878387798b3SRob Herringconfig ARCH_MULTI_V5 879387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 880387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 881b1b3f49cSRussell King select ARCH_MULTI_V4_V5 882387798b3SRob Herring 883387798b3SRob Herringconfig ARCH_MULTI_V4_V5 884387798b3SRob Herring bool 885387798b3SRob Herring 886387798b3SRob Herringconfig ARCH_MULTI_V6 8878dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 888387798b3SRob Herring select ARCH_MULTI_V6_V7 889b1b3f49cSRussell King select CPU_V6 890387798b3SRob Herring 891387798b3SRob Herringconfig ARCH_MULTI_V7 8928dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 893387798b3SRob Herring default y 894387798b3SRob Herring select ARCH_MULTI_V6_V7 895b1b3f49cSRussell King select ARCH_VEXPRESS 896b1b3f49cSRussell King select CPU_V7 897387798b3SRob Herring 898387798b3SRob Herringconfig ARCH_MULTI_V6_V7 899387798b3SRob Herring bool 900387798b3SRob Herring 901387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 902387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 903387798b3SRob Herring select ARCH_MULTI_V5 904387798b3SRob Herring 905387798b3SRob Herringendmenu 906387798b3SRob Herring 907ccf50e23SRussell King# 908ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 909ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 910ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 911ccf50e23SRussell King# 9123e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig" 9133e93a22bSGregory CLEMENT 91495b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 91595b8f20fSRussell King 9168ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 9178ac49e04SChristian Daudt 918f1ac922dSStephen Warrensource "arch/arm/mach-bcm2835/Kconfig" 919f1ac922dSStephen Warren 9201da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 9211da177e4SLinus Torvalds 922d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 923d94f944eSAnton Vorontsov 92495b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 92595b8f20fSRussell King 92695b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 92795b8f20fSRussell King 928e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 929e7736d47SLennert Buytenhek 9301da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 9311da177e4SLinus Torvalds 93259d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 93359d3a193SPaulius Zaleckas 93495b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig" 93595b8f20fSRussell King 936387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 937387798b3SRob Herring 9381da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 9391da177e4SLinus Torvalds 9403f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 9413f7e5815SLennert Buytenhek 9423f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 9431da177e4SLinus Torvalds 944285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 945285f5fa7SDan Williams 9461da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 9471da177e4SLinus Torvalds 94895b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig" 94995b8f20fSRussell King 95095b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 95195b8f20fSRussell King 95295b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig" 95395b8f20fSRussell King 954794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 955794d15b2SStanislav Samsonov 9563995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig" 9571da177e4SLinus Torvalds 9581d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 9591d3f33d5SShawn Guo 96095b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 96149cbe786SEric Miao 96295b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 96395b8f20fSRussell King 964d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 965d48af15eSTony Lindgren 966d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 9671da177e4SLinus Torvalds 9681dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 9691dbae815STony Lindgren 9709dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 971585cf175STzachi Perelstein 972387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 973387798b3SRob Herring 97495b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 97595b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 9761da177e4SLinus Torvalds 97795b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 97895b8f20fSRussell King 97995b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 98095b8f20fSRussell King 98195b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 982edabd38eSSaeed Bishara 983cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig" 984a21765a7SBen Dooks 985387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 986387798b3SRob Herring 987a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 988a21765a7SBen Dooks 98985fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 9901da177e4SLinus Torvalds 991a08ab637SBen Dooksif ARCH_S3C64XX 992431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 993a08ab637SBen Dooksendif 994a08ab637SBen Dooks 99549b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig" 996c4ffccddSKukjin Kim 9975a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig" 9985a7652f2SByungho Min 999170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 1000170f4e42SKukjin Kim 100183014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 1002cc0e72b8SChanghwan Youn 1003882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 10041da177e4SLinus Torvalds 10053b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 10063b52634fSMaxime Ripard 1007156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig" 1008156a0997SBarry Song 1009c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 1010c5f80065SErik Gilling 101195b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 10121da177e4SLinus Torvalds 101395b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 10141da177e4SLinus Torvalds 10151da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 10161da177e4SLinus Torvalds 1017ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 1018420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 1019ceade897SRussell King 10202a0ba738SMarc Zyngiersource "arch/arm/mach-virt/Kconfig" 10212a0ba738SMarc Zyngier 10226f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 10236f35f9a9STony Prisk 10247ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 10257ec80ddfSwanzongshun 10269a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 10279a45eb69SJosh Cartwright 10281da177e4SLinus Torvalds# Definitions to make life easier 10291da177e4SLinus Torvaldsconfig ARCH_ACORN 10301da177e4SLinus Torvalds bool 10311da177e4SLinus Torvalds 10327ae1f7ecSLennert Buytenhekconfig PLAT_IOP 10337ae1f7ecSLennert Buytenhek bool 1034469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 10357ae1f7ecSLennert Buytenhek 103669b02f6aSLennert Buytenhekconfig PLAT_ORION 103769b02f6aSLennert Buytenhek bool 1038bfe45e0bSRussell King select CLKSRC_MMIO 1039b1b3f49cSRussell King select COMMON_CLK 1040dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 1041278b45b0SAndrew Lunn select IRQ_DOMAIN 104269b02f6aSLennert Buytenhek 1043abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 1044abcda1dcSThomas Petazzoni bool 1045abcda1dcSThomas Petazzoni select PLAT_ORION 1046abcda1dcSThomas Petazzoni 1047bd5ce433SEric Miaoconfig PLAT_PXA 1048bd5ce433SEric Miao bool 1049bd5ce433SEric Miao 1050f4b8b319SRussell Kingconfig PLAT_VERSATILE 1051f4b8b319SRussell King bool 1052f4b8b319SRussell King 1053e3887714SRussell Kingconfig ARM_TIMER_SP804 1054e3887714SRussell King bool 1055bfe45e0bSRussell King select CLKSRC_MMIO 1056a7bf6162SRob Herring select HAVE_SCHED_CLOCK 1057e3887714SRussell King 10581da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 10591da177e4SLinus Torvalds 1060958cab0fSRussell Kingconfig ARM_NR_BANKS 1061958cab0fSRussell King int 1062958cab0fSRussell King default 16 if ARCH_EP93XX 1063958cab0fSRussell King default 8 1064958cab0fSRussell King 1065afe4b25eSLennert Buytenhekconfig IWMMXT 1066afe4b25eSLennert Buytenhek bool "Enable iWMMXt support" 1067ef6c8445SHaojian Zhuang depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 106849ea7fc0SHaojian Zhuang default y if PXA27x || PXA3xx || ARCH_MMP 1069afe4b25eSLennert Buytenhek help 1070afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1071afe4b25eSLennert Buytenhek running on a CPU that supports it. 1072afe4b25eSLennert Buytenhek 10731da177e4SLinus Torvaldsconfig XSCALE_PMU 10741da177e4SLinus Torvalds bool 1075bfc994b5SPaul Bolle depends on CPU_XSCALE 10761da177e4SLinus Torvalds default y 10771da177e4SLinus Torvalds 107852108641Seric miaoconfig MULTI_IRQ_HANDLER 107952108641Seric miao bool 108052108641Seric miao help 108152108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 108252108641Seric miao 10833b93e7b0SHyok S. Choiif !MMU 10843b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 10853b93e7b0SHyok S. Choiendif 10863b93e7b0SHyok S. Choi 1087f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 1088f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1089f0c4b8d6SWill Deacon depends on CPU_V6 1090f0c4b8d6SWill Deacon help 1091f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 1092f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1093f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 1094f0c4b8d6SWill Deacon causing the faulting task to livelock. 1095f0c4b8d6SWill Deacon 10969cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 10979cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1098e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 10999cba3cccSCatalin Marinas help 11009cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 11019cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 11029cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 11039cba3cccSCatalin Marinas recommended workaround. 11049cba3cccSCatalin Marinas 11057ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 11067ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 11077ce236fcSCatalin Marinas depends on CPU_V7 11087ce236fcSCatalin Marinas help 11097ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 11107ce236fcSCatalin Marinas (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb 11117ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 11127ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 11137ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 11147ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 11157ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 11167ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 11177ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 11187ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 11197ce236fcSCatalin Marinas available in non-secure mode. 11207ce236fcSCatalin Marinas 1121855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1122855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1123855c551fSCatalin Marinas depends on CPU_V7 112462e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1125855c551fSCatalin Marinas help 1126855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1127855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1128855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1129855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1130855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1131855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1132855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1133855c551fSCatalin Marinas register may not be available in non-secure mode. 1134855c551fSCatalin Marinas 11350516e464SCatalin Marinasconfig ARM_ERRATA_460075 11360516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 11370516e464SCatalin Marinas depends on CPU_V7 113862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11390516e464SCatalin Marinas help 11400516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 11410516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 11420516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 11430516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 11440516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 11450516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 11460516e464SCatalin Marinas may not be available in non-secure mode. 11470516e464SCatalin Marinas 11489f05027cSWill Deaconconfig ARM_ERRATA_742230 11499f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 11509f05027cSWill Deacon depends on CPU_V7 && SMP 115162e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11529f05027cSWill Deacon help 11539f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 11549f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 11559f05027cSWill Deacon between two write operations may not ensure the correct visibility 11569f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 11579f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 11589f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 11599f05027cSWill Deacon the two writes. 11609f05027cSWill Deacon 1161a672e99bSWill Deaconconfig ARM_ERRATA_742231 1162a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1163a672e99bSWill Deacon depends on CPU_V7 && SMP 116462e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1165a672e99bSWill Deacon help 1166a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1167a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1168a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1169a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1170a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1171a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1172a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1173a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1174a672e99bSWill Deacon capabilities of the processor. 1175a672e99bSWill Deacon 11769e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369 1177fa0ce403SWill Deacon bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines" 11782839e06cSSantosh Shilimkar depends on CACHE_L2X0 11799e65582aSSantosh Shilimkar help 11809e65582aSSantosh Shilimkar The PL310 L2 cache controller implements three types of Clean & 11819e65582aSSantosh Shilimkar Invalidate maintenance operations: by Physical Address 11829e65582aSSantosh Shilimkar (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC). 11839e65582aSSantosh Shilimkar They are architecturally defined to behave as the execution of a 11849e65582aSSantosh Shilimkar clean operation followed immediately by an invalidate operation, 11859e65582aSSantosh Shilimkar both performing to the same memory location. This functionality 11869e65582aSSantosh Shilimkar is not correctly implemented in PL310 as clean lines are not 11872839e06cSSantosh Shilimkar invalidated as a result of these operations. 1188cdf357f1SWill Deacon 1189cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1190cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1191e66dc745SDave Martin depends on CPU_V7 1192cdf357f1SWill Deacon help 1193cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1194cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1195cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1196cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1197cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1198cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1199cdf357f1SWill Deacon entries regardless of the ASID. 1200475d92fcSWill Deacon 12011f0090a1SRussell Kingconfig PL310_ERRATA_727915 1202fa0ce403SWill Deacon bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption" 12031f0090a1SRussell King depends on CACHE_L2X0 12041f0090a1SRussell King help 12051f0090a1SRussell King PL310 implements the Clean & Invalidate by Way L2 cache maintenance 12061f0090a1SRussell King operation (offset 0x7FC). This operation runs in background so that 12071f0090a1SRussell King PL310 can handle normal accesses while it is in progress. Under very 12081f0090a1SRussell King rare circumstances, due to this erratum, write data can be lost when 12091f0090a1SRussell King PL310 treats a cacheable write transaction during a Clean & 12101f0090a1SRussell King Invalidate by Way operation. 12111f0090a1SRussell King 1212475d92fcSWill Deaconconfig ARM_ERRATA_743622 1213475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1214475d92fcSWill Deacon depends on CPU_V7 121562e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1216475d92fcSWill Deacon help 1217475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1218efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1219475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1220475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1221475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1222475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1223475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1224475d92fcSWill Deacon processor. 1225475d92fcSWill Deacon 12269a27c27cSWill Deaconconfig ARM_ERRATA_751472 12279a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1228ba90c516SDave Martin depends on CPU_V7 122962e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 12309a27c27cSWill Deacon help 12319a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 12329a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 12339a27c27cSWill Deacon completion of a following broadcasted operation if the second 12349a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 12359a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 12369a27c27cSWill Deacon 1237fa0ce403SWill Deaconconfig PL310_ERRATA_753970 1238fa0ce403SWill Deacon bool "PL310 errata: cache sync operation may be faulty" 1239885028e4SSrinidhi Kasagar depends on CACHE_PL310 1240885028e4SSrinidhi Kasagar help 1241885028e4SSrinidhi Kasagar This option enables the workaround for the 753970 PL310 (r3p0) erratum. 1242885028e4SSrinidhi Kasagar 1243885028e4SSrinidhi Kasagar Under some condition the effect of cache sync operation on 1244885028e4SSrinidhi Kasagar the store buffer still remains when the operation completes. 1245885028e4SSrinidhi Kasagar This means that the store buffer is always asked to drain and 1246885028e4SSrinidhi Kasagar this prevents it from merging any further writes. The workaround 1247885028e4SSrinidhi Kasagar is to replace the normal offset of cache sync operation (0x730) 1248885028e4SSrinidhi Kasagar by another offset targeting an unmapped PL310 register 0x740. 1249885028e4SSrinidhi Kasagar This has the same effect as the cache sync operation: store buffer 1250885028e4SSrinidhi Kasagar drain and waiting for all buffers empty. 1251885028e4SSrinidhi Kasagar 1252fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1253fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1254fcbdc5feSWill Deacon depends on CPU_V7 1255fcbdc5feSWill Deacon help 1256fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1257fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1258fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1259fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1260fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1261fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1262fcbdc5feSWill Deacon 12635dab26afSWill Deaconconfig ARM_ERRATA_754327 12645dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 12655dab26afSWill Deacon depends on CPU_V7 && SMP 12665dab26afSWill Deacon help 12675dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 12685dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 12695dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 12705dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 12715dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 12725dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 12735dab26afSWill Deacon 1274145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1275145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1276145e10e1SCatalin Marinas depends on CPU_V6 && !SMP 1277145e10e1SCatalin Marinas help 1278145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1279145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1280145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1281145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1282145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1283145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1284145e10e1SCatalin Marinas is not affected. 1285145e10e1SCatalin Marinas 1286f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1287f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1288f630c1bdSWill Deacon depends on CPU_V7 && SMP 1289f630c1bdSWill Deacon help 1290f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1291f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1292f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1293f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1294f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1295f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1296f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1297f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1298f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1299f630c1bdSWill Deacon 130011ed0ba1SWill Deaconconfig PL310_ERRATA_769419 130111ed0ba1SWill Deacon bool "PL310 errata: no automatic Store Buffer drain" 130211ed0ba1SWill Deacon depends on CACHE_L2X0 130311ed0ba1SWill Deacon help 130411ed0ba1SWill Deacon On revisions of the PL310 prior to r3p2, the Store Buffer does 130511ed0ba1SWill Deacon not automatically drain. This can cause normal, non-cacheable 130611ed0ba1SWill Deacon writes to be retained when the memory system is idle, leading 130711ed0ba1SWill Deacon to suboptimal I/O performance for drivers using coherent DMA. 130811ed0ba1SWill Deacon This option adds a write barrier to the cpu_idle loop so that, 130911ed0ba1SWill Deacon on systems with an outer cache, the store buffer is drained 131011ed0ba1SWill Deacon explicitly. 131111ed0ba1SWill Deacon 13127253b85cSSimon Hormanconfig ARM_ERRATA_775420 13137253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 13147253b85cSSimon Horman depends on CPU_V7 13157253b85cSSimon Horman help 13167253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 13177253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 13187253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 13197253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 13207253b85cSSimon Horman an abort may occur on cache maintenance. 13217253b85cSSimon Horman 13221da177e4SLinus Torvaldsendmenu 13231da177e4SLinus Torvalds 13241da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 13251da177e4SLinus Torvalds 13261da177e4SLinus Torvaldsmenu "Bus support" 13271da177e4SLinus Torvalds 13281da177e4SLinus Torvaldsconfig ARM_AMBA 13291da177e4SLinus Torvalds bool 13301da177e4SLinus Torvalds 13311da177e4SLinus Torvaldsconfig ISA 13321da177e4SLinus Torvalds bool 13331da177e4SLinus Torvalds help 13341da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 13351da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 13361da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 13371da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 13381da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 13391da177e4SLinus Torvalds 1340065909b9SRussell King# Select ISA DMA controller support 13411da177e4SLinus Torvaldsconfig ISA_DMA 13421da177e4SLinus Torvalds bool 1343065909b9SRussell King select ISA_DMA_API 13441da177e4SLinus Torvalds 1345065909b9SRussell King# Select ISA DMA interface 13465cae841bSAl Viroconfig ISA_DMA_API 13475cae841bSAl Viro bool 13485cae841bSAl Viro 13491da177e4SLinus Torvaldsconfig PCI 13500b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 13511da177e4SLinus Torvalds help 13521da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 13531da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 13541da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 13551da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 13561da177e4SLinus Torvalds 135752882173SAnton Vorontsovconfig PCI_DOMAINS 135852882173SAnton Vorontsov bool 135952882173SAnton Vorontsov depends on PCI 136052882173SAnton Vorontsov 1361b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1362b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1363b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1364b080ac8aSMarcelo Roberto Jimenez help 1365b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1366b080ac8aSMarcelo Roberto Jimenez 136736e23590SMatthew Wilcoxconfig PCI_SYSCALL 136836e23590SMatthew Wilcox def_bool PCI 136936e23590SMatthew Wilcox 13701da177e4SLinus Torvalds# Select the host bridge type 13711da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505 13721da177e4SLinus Torvalds bool 13731da177e4SLinus Torvalds depends on PCI && ARCH_SHARK 13741da177e4SLinus Torvalds default y 13751da177e4SLinus Torvalds 1376a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1377a0113a99SMike Rapoport bool 1378a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1379a0113a99SMike Rapoport default y 1380a0113a99SMike Rapoport select DMABOUNCE 1381a0113a99SMike Rapoport 13821da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 13831da177e4SLinus Torvalds 13841da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 13851da177e4SLinus Torvalds 13861da177e4SLinus Torvaldsendmenu 13871da177e4SLinus Torvalds 13881da177e4SLinus Torvaldsmenu "Kernel Features" 13891da177e4SLinus Torvalds 13903b55658aSDave Martinconfig HAVE_SMP 13913b55658aSDave Martin bool 13923b55658aSDave Martin help 13933b55658aSDave Martin This option should be selected by machines which have an SMP- 13943b55658aSDave Martin capable CPU. 13953b55658aSDave Martin 13963b55658aSDave Martin The only effect of this option is to make the SMP-related 13973b55658aSDave Martin options available to the user for configuration. 13983b55658aSDave Martin 13991da177e4SLinus Torvaldsconfig SMP 1400bb2d8130SRussell King bool "Symmetric Multi-Processing" 1401fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1402bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 14033b55658aSDave Martin depends on HAVE_SMP 14049934ebb8SArnd Bergmann depends on MMU 1405b1b3f49cSRussell King select USE_GENERIC_SMP_HELPERS 14061da177e4SLinus Torvalds help 14071da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 14081da177e4SLinus Torvalds a system with only one CPU, like most personal computers, say N. If 14091da177e4SLinus Torvalds you have a system with more than one CPU, say Y. 14101da177e4SLinus Torvalds 14111da177e4SLinus Torvalds If you say N here, the kernel will run on single and multiprocessor 14121da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 14131da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, single 14141da177e4SLinus Torvalds processor machines. On a single processor machine, the kernel will 14151da177e4SLinus Torvalds run faster if you say N here. 14161da177e4SLinus Torvalds 1417395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 14181da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 141950a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 14201da177e4SLinus Torvalds 14211da177e4SLinus Torvalds If you don't know what to do here, say N. 14221da177e4SLinus Torvalds 1423f00ec48fSRussell Kingconfig SMP_ON_UP 1424f00ec48fSRussell King bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)" 14254d2692a7SNicolas Pitre depends on SMP && !XIP_KERNEL 1426f00ec48fSRussell King default y 1427f00ec48fSRussell King help 1428f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1429f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1430f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1431f00ec48fSRussell King savings. 1432f00ec48fSRussell King 1433f00ec48fSRussell King If you don't know what to do here, say Y. 1434f00ec48fSRussell King 1435c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1436c9018aabSVincent Guittot bool "Support cpu topology definition" 1437c9018aabSVincent Guittot depends on SMP && CPU_V7 1438c9018aabSVincent Guittot default y 1439c9018aabSVincent Guittot help 1440c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1441c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1442c9018aabSVincent Guittot topology of an ARM System. 1443c9018aabSVincent Guittot 1444c9018aabSVincent Guittotconfig SCHED_MC 1445c9018aabSVincent Guittot bool "Multi-core scheduler support" 1446c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1447c9018aabSVincent Guittot help 1448c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1449c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1450c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1451c9018aabSVincent Guittot 1452c9018aabSVincent Guittotconfig SCHED_SMT 1453c9018aabSVincent Guittot bool "SMT scheduler support" 1454c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1455c9018aabSVincent Guittot help 1456c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1457c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1458c9018aabSVincent Guittot places. If unsure say N here. 1459c9018aabSVincent Guittot 1460a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1461a8cbcd92SRussell King bool 1462a8cbcd92SRussell King help 1463a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1464a8cbcd92SRussell King 14658a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1466022c03a2SMarc Zyngier bool "Architected timer support" 1467022c03a2SMarc Zyngier depends on CPU_V7 14688a4da6e3SMark Rutland select ARM_ARCH_TIMER 1469022c03a2SMarc Zyngier help 1470022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1471022c03a2SMarc Zyngier 1472f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1473f32f4ce2SRussell King bool 1474f32f4ce2SRussell King depends on SMP 1475da4a686aSRob Herring select CLKSRC_OF if OF 1476f32f4ce2SRussell King help 1477f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1478f32f4ce2SRussell King 14798d5796d2SLennert Buytenhekchoice 14808d5796d2SLennert Buytenhek prompt "Memory split" 14818d5796d2SLennert Buytenhek default VMSPLIT_3G 14828d5796d2SLennert Buytenhek help 14838d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 14848d5796d2SLennert Buytenhek 14858d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 14868d5796d2SLennert Buytenhek option alone! 14878d5796d2SLennert Buytenhek 14888d5796d2SLennert Buytenhek config VMSPLIT_3G 14898d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 14908d5796d2SLennert Buytenhek config VMSPLIT_2G 14918d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 14928d5796d2SLennert Buytenhek config VMSPLIT_1G 14938d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 14948d5796d2SLennert Buytenhekendchoice 14958d5796d2SLennert Buytenhek 14968d5796d2SLennert Buytenhekconfig PAGE_OFFSET 14978d5796d2SLennert Buytenhek hex 14988d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 14998d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 15008d5796d2SLennert Buytenhek default 0xC0000000 15018d5796d2SLennert Buytenhek 15021da177e4SLinus Torvaldsconfig NR_CPUS 15031da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 15041da177e4SLinus Torvalds range 2 32 15051da177e4SLinus Torvalds depends on SMP 15061da177e4SLinus Torvalds default "4" 15071da177e4SLinus Torvalds 1508a054a811SRussell Kingconfig HOTPLUG_CPU 150900b7dedeSRussell King bool "Support for hot-pluggable CPUs" 151000b7dedeSRussell King depends on SMP && HOTPLUG 1511a054a811SRussell King help 1512a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1513a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1514a054a811SRussell King 15152bdd424fSWill Deaconconfig ARM_PSCI 15162bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 15172bdd424fSWill Deacon depends on CPU_V7 15182bdd424fSWill Deacon help 15192bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 15202bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 15212bdd424fSWill Deacon management operations described in ARM document number ARM DEN 15222bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 15232bdd424fSWill Deacon ARM processors"). 15242bdd424fSWill Deacon 152537ee16aeSRussell Kingconfig LOCAL_TIMERS 152637ee16aeSRussell King bool "Use local timer interrupts" 1527971acb9bSRussell King depends on SMP 152837ee16aeSRussell King default y 152937ee16aeSRussell King help 153037ee16aeSRussell King Enable support for local timers on SMP platforms, rather then the 153137ee16aeSRussell King legacy IPI broadcast method. Local timers allows the system 153237ee16aeSRussell King accounting to be spread across the timer interval, preventing a 153337ee16aeSRussell King "thundering herd" at every timer tick. 153437ee16aeSRussell King 15352a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 15362a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 15372a6ad871SMaxime Ripard# selected platforms. 153844986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 153944986ab0SPeter De Schrijver (NVIDIA) int 15403dea19e8SPeter De Schrijver (NVIDIA) default 1024 if ARCH_SHMOBILE || ARCH_TEGRA 154139f47d9fSTarun Kanti DebBarma default 512 if SOC_OMAP5 15422a6ad871SMaxime Ripard default 355 if ARCH_U8500 1543e590b91eSMaxime Ripard default 288 if ARCH_VT8500 || ARCH_SUNXI 15442a6ad871SMaxime Ripard default 264 if MACH_H4700 154544986ab0SPeter De Schrijver (NVIDIA) default 0 154644986ab0SPeter De Schrijver (NVIDIA) help 154744986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 154844986ab0SPeter De Schrijver (NVIDIA) 154944986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 155044986ab0SPeter De Schrijver (NVIDIA) 1551d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 15521da177e4SLinus Torvalds 1553f8065813SRussell Kingconfig HZ 1554f8065813SRussell King int 1555b130d5c2SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \ 1556a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 15575248c657SDavid Brownell default AT91_TIMER_HZ if ARCH_AT91 15585da3e714SMagnus Damm default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE 1559f8065813SRussell King default 100 1560f8065813SRussell King 1561b28748fbSRussell Kingconfig SCHED_HRTICK 1562b28748fbSRussell King def_bool HIGH_RES_TIMERS 1563b28748fbSRussell King 156416c79651SCatalin Marinasconfig THUMB2_KERNEL 156500b7dedeSRussell King bool "Compile the kernel in Thumb-2 mode" 156600b7dedeSRussell King depends on CPU_V7 && !CPU_V6 && !CPU_V6K 156716c79651SCatalin Marinas select AEABI 156816c79651SCatalin Marinas select ARM_ASM_UNIFIED 156989bace65SArnd Bergmann select ARM_UNWIND 157016c79651SCatalin Marinas help 157116c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 157216c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 157316c79651SCatalin Marinas ARM-Thumb syntax is needed. 157416c79651SCatalin Marinas 157516c79651SCatalin Marinas If unsure, say N. 157616c79651SCatalin Marinas 15776f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 15786f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 15796f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 15806f685c5cSDave Martin default y 15816f685c5cSDave Martin help 15826f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 15836f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 15846f685c5cSDave Martin branch instructions. 15856f685c5cSDave Martin 15866f685c5cSDave Martin This is a problem, because there's no guarantee the final 15876f685c5cSDave Martin destination of the symbol, or any candidate locations for a 15886f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 15896f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 15906f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 15916f685c5cSDave Martin support. 15926f685c5cSDave Martin 15936f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 15946f685c5cSDave Martin relocation" error when loading some modules. 15956f685c5cSDave Martin 15966f685c5cSDave Martin Until fixed tools are available, passing 15976f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 15986f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 15996f685c5cSDave Martin stack usage in some cases. 16006f685c5cSDave Martin 16016f685c5cSDave Martin The problem is described in more detail at: 16026f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 16036f685c5cSDave Martin 16046f685c5cSDave Martin Only Thumb-2 kernels are affected. 16056f685c5cSDave Martin 16066f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 16076f685c5cSDave Martin 16080becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 16090becb088SCatalin Marinas bool 16100becb088SCatalin Marinas 1611704bdda0SNicolas Pitreconfig AEABI 1612704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1613704bdda0SNicolas Pitre help 1614704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1615704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1616704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1617704bdda0SNicolas Pitre 1618704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1619704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1620704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1621704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1622704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1623704bdda0SNicolas Pitre 1624704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1625704bdda0SNicolas Pitre 16266c90c872SNicolas Pitreconfig OABI_COMPAT 1627a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1628d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 16296c90c872SNicolas Pitre default y 16306c90c872SNicolas Pitre help 16316c90c872SNicolas Pitre This option preserves the old syscall interface along with the 16326c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 16336c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 16346c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 16356c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 16366c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 16376c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 16386c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 16396c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 16406c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 16416c90c872SNicolas Pitre at all). If in doubt say Y. 16426c90c872SNicolas Pitre 1643eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1644e80d6a24SMel Gorman bool 1645e80d6a24SMel Gorman 164605944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 164705944d74SRussell King bool 164805944d74SRussell King 164907a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 165007a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 165107a2f737SRussell King 165205944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1653be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1654c80d79d7SYasunori Goto 16557b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 16567b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 16577b7bf499SWill Deacon 1658053a96caSNicolas Pitreconfig HIGHMEM 1659e8db89a2SRussell King bool "High Memory Support" 1660e8db89a2SRussell King depends on MMU 1661053a96caSNicolas Pitre help 1662053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1663053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1664053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1665053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1666053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1667053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1668053a96caSNicolas Pitre 1669053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1670053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1671053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1672053a96caSNicolas Pitre 1673053a96caSNicolas Pitre If unsure, say n. 1674053a96caSNicolas Pitre 167565cec8e3SRussell Kingconfig HIGHPTE 167665cec8e3SRussell King bool "Allocate 2nd-level pagetables from highmem" 167765cec8e3SRussell King depends on HIGHMEM 167865cec8e3SRussell King 16791b8873a0SJamie Ilesconfig HW_PERF_EVENTS 16801b8873a0SJamie Iles bool "Enable hardware performance counter support for perf events" 1681f0d1bc47SWill Deacon depends on PERF_EVENTS 16821b8873a0SJamie Iles default y 16831b8873a0SJamie Iles help 16841b8873a0SJamie Iles Enable hardware performance counter support for perf events. If 16851b8873a0SJamie Iles disabled, perf events will use software events only. 16861b8873a0SJamie Iles 16873f22ab27SDave Hansensource "mm/Kconfig" 16883f22ab27SDave Hansen 1689c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 1690c1b2d970SMagnus Damm int "Maximum zone order" if ARCH_SHMOBILE 1691c1b2d970SMagnus Damm range 11 64 if ARCH_SHMOBILE 1692898f08e1SYegor Yefremov default "12" if SOC_AM33XX 1693c1b2d970SMagnus Damm default "9" if SA1111 1694c1b2d970SMagnus Damm default "11" 1695c1b2d970SMagnus Damm help 1696c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1697c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1698c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1699c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1700c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1701c1b2d970SMagnus Damm increase this value. 1702c1b2d970SMagnus Damm 1703c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1704c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1705c1b2d970SMagnus Damm 17061da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 17071da177e4SLinus Torvalds bool 1708f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 17091da177e4SLinus Torvalds default y if !ARCH_EBSA110 1710e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 17111da177e4SLinus Torvalds help 17121da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 17131da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 17141da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 17151da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 17161da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 17171da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 17181da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 17191da177e4SLinus Torvalds 172039ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 172138ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 172238ef2ad5SLinus Walleij depends on MMU 172339ec58f3SLennert Buytenhek default y if CPU_FEROCEON 172439ec58f3SLennert Buytenhek help 172539ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 172639ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 172739ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 172839ec58f3SLennert Buytenhek 172939ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 173039ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 173139ec58f3SLennert Buytenhek such copy operations with large buffers. 173239ec58f3SLennert Buytenhek 173339ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 173439ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 173539ec58f3SLennert Buytenhek 173670c70d97SNicolas Pitreconfig SECCOMP 173770c70d97SNicolas Pitre bool 173870c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 173970c70d97SNicolas Pitre ---help--- 174070c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 174170c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 174270c70d97SNicolas Pitre execution. By using pipes or other transports made available to 174370c70d97SNicolas Pitre the process as file descriptors supporting the read/write 174470c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 174570c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 174670c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 174770c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 174870c70d97SNicolas Pitre defined by each seccomp mode. 174970c70d97SNicolas Pitre 1750c743f380SNicolas Pitreconfig CC_STACKPROTECTOR 1751c743f380SNicolas Pitre bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)" 1752c743f380SNicolas Pitre help 1753c743f380SNicolas Pitre This option turns on the -fstack-protector GCC feature. This 1754c743f380SNicolas Pitre feature puts, at the beginning of functions, a canary value on 1755c743f380SNicolas Pitre the stack just before the return address, and validates 1756c743f380SNicolas Pitre the value just before actually returning. Stack based buffer 1757c743f380SNicolas Pitre overflows (that need to overwrite this return address) now also 1758c743f380SNicolas Pitre overwrite the canary, which gets detected and the attack is then 1759c743f380SNicolas Pitre neutralized via a kernel panic. 1760c743f380SNicolas Pitre This feature requires gcc version 4.2 or above. 1761c743f380SNicolas Pitre 1762eff8d644SStefano Stabelliniconfig XEN_DOM0 1763eff8d644SStefano Stabellini def_bool y 1764eff8d644SStefano Stabellini depends on XEN 1765eff8d644SStefano Stabellini 1766eff8d644SStefano Stabelliniconfig XEN 1767eff8d644SStefano Stabellini bool "Xen guest support on ARM (EXPERIMENTAL)" 176885323a99SIan Campbell depends on ARM && AEABI && OF 1769f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 177085323a99SIan Campbell depends on !GENERIC_ATOMIC64 1771eff8d644SStefano Stabellini help 1772eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1773eff8d644SStefano Stabellini 17741da177e4SLinus Torvaldsendmenu 17751da177e4SLinus Torvalds 17761da177e4SLinus Torvaldsmenu "Boot options" 17771da177e4SLinus Torvalds 17789eb8f674SGrant Likelyconfig USE_OF 17799eb8f674SGrant Likely bool "Flattened Device Tree support" 1780b1b3f49cSRussell King select IRQ_DOMAIN 17819eb8f674SGrant Likely select OF 17829eb8f674SGrant Likely select OF_EARLY_FLATTREE 17839eb8f674SGrant Likely help 17849eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 17859eb8f674SGrant Likely 1786bd51e2f5SNicolas Pitreconfig ATAGS 1787bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1788bd51e2f5SNicolas Pitre default y 1789bd51e2f5SNicolas Pitre help 1790bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1791bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1792bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1793bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1794bd51e2f5SNicolas Pitre leave this to y. 1795bd51e2f5SNicolas Pitre 1796bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1797bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1798bd51e2f5SNicolas Pitre depends on ATAGS 1799bd51e2f5SNicolas Pitre help 1800bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1801bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1802bd51e2f5SNicolas Pitre 18031da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18041da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18051da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18061da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18071da177e4SLinus Torvalds default "0" 18081da177e4SLinus Torvalds help 18091da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18101da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18111da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18121da177e4SLinus Torvalds value in their defconfig file. 18131da177e4SLinus Torvalds 18141da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18151da177e4SLinus Torvalds 18161da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18171da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 18181da177e4SLinus Torvalds default "0" 18191da177e4SLinus Torvalds help 1820f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1821f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1822f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1823f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1824f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1825f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 18261da177e4SLinus Torvalds 18271da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18281da177e4SLinus Torvalds 18291da177e4SLinus Torvaldsconfig ZBOOT_ROM 18301da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 18311da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 18321da177e4SLinus Torvalds help 18331da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 18341da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 18351da177e4SLinus Torvalds 1836090ab3ffSSimon Hormanchoice 1837090ab3ffSSimon Horman prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)" 1838d6f94fa0SKees Cook depends on ZBOOT_ROM && ARCH_SH7372 1839090ab3ffSSimon Horman default ZBOOT_ROM_NONE 1840090ab3ffSSimon Horman help 1841090ab3ffSSimon Horman Include experimental SD/MMC loading code in the ROM-able zImage. 184259bf8964SMasanari Iida With this enabled it is possible to write the ROM-able zImage 1843090ab3ffSSimon Horman kernel image to an MMC or SD card and boot the kernel straight 1844090ab3ffSSimon Horman from the reset vector. At reset the processor Mask ROM will load 184559bf8964SMasanari Iida the first part of the ROM-able zImage which in turn loads the 1846090ab3ffSSimon Horman rest the kernel image to RAM. 1847090ab3ffSSimon Horman 1848090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE 1849090ab3ffSSimon Horman bool "No SD/MMC loader in zImage (EXPERIMENTAL)" 1850090ab3ffSSimon Horman help 1851090ab3ffSSimon Horman Do not load image from SD or MMC 1852090ab3ffSSimon Horman 1853f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF 1854f45b1149SSimon Horman bool "Include MMCIF loader in zImage (EXPERIMENTAL)" 1855f45b1149SSimon Horman help 1856090ab3ffSSimon Horman Load image from MMCIF hardware block. 1857090ab3ffSSimon Horman 1858090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI 1859090ab3ffSSimon Horman bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)" 1860090ab3ffSSimon Horman help 1861090ab3ffSSimon Horman Load image from SDHI hardware block 1862090ab3ffSSimon Horman 1863090ab3ffSSimon Hormanendchoice 1864f45b1149SSimon Horman 1865e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1866e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 1867d6f94fa0SKees Cook depends on OF && !ZBOOT_ROM 1868e2a6a3aaSJohn Bonesio help 1869e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1870e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1871e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1872e2a6a3aaSJohn Bonesio 1873e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1874e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1875e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1876e2a6a3aaSJohn Bonesio 1877e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1878e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1879e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1880e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1881e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1882e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1883e2a6a3aaSJohn Bonesio to this option. 1884e2a6a3aaSJohn Bonesio 1885b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1886b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1887b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1888b90b9a38SNicolas Pitre help 1889b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1890b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1891b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1892b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1893b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1894b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1895b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1896b90b9a38SNicolas Pitre 1897d0f34a11SGenoud Richardchoice 1898d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1899d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1900d0f34a11SGenoud Richard 1901d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1902d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1903d0f34a11SGenoud Richard help 1904d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1905d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1906d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1907d0f34a11SGenoud Richard 1908d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1909d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1910d0f34a11SGenoud Richard help 1911d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1912d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1913d0f34a11SGenoud Richard 1914d0f34a11SGenoud Richardendchoice 1915d0f34a11SGenoud Richard 19161da177e4SLinus Torvaldsconfig CMDLINE 19171da177e4SLinus Torvalds string "Default kernel command string" 19181da177e4SLinus Torvalds default "" 19191da177e4SLinus Torvalds help 19201da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 19211da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 19221da177e4SLinus Torvalds architectures, you should supply some command-line options at build 19231da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 19241da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 19251da177e4SLinus Torvalds 19264394c124SVictor Boiviechoice 19274394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 19284394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1929bd51e2f5SNicolas Pitre depends on ATAGS 19304394c124SVictor Boivie 19314394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 19324394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 19334394c124SVictor Boivie help 19344394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 19354394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 19364394c124SVictor Boivie string provided in CMDLINE will be used. 19374394c124SVictor Boivie 19384394c124SVictor Boivieconfig CMDLINE_EXTEND 19394394c124SVictor Boivie bool "Extend bootloader kernel arguments" 19404394c124SVictor Boivie help 19414394c124SVictor Boivie The command-line arguments provided by the boot loader will be 19424394c124SVictor Boivie appended to the default kernel command string. 19434394c124SVictor Boivie 194492d2040dSAlexander Hollerconfig CMDLINE_FORCE 194592d2040dSAlexander Holler bool "Always use the default kernel command string" 194692d2040dSAlexander Holler help 194792d2040dSAlexander Holler Always use the default kernel command string, even if the boot 194892d2040dSAlexander Holler loader passes other arguments to the kernel. 194992d2040dSAlexander Holler This is useful if you cannot or don't want to change the 195092d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 19514394c124SVictor Boivieendchoice 195292d2040dSAlexander Holler 19531da177e4SLinus Torvaldsconfig XIP_KERNEL 19541da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 1955387798b3SRob Herring depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM 19561da177e4SLinus Torvalds help 19571da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 19581da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 19591da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 19601da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 19611da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 19621da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 19631da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 19641da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 19651da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 19661da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 19671da177e4SLinus Torvalds 19681da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 19691da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 19701da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 19711da177e4SLinus Torvalds 19721da177e4SLinus Torvalds If unsure, say N. 19731da177e4SLinus Torvalds 19741da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 19751da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 19761da177e4SLinus Torvalds depends on XIP_KERNEL 19771da177e4SLinus Torvalds default "0x00080000" 19781da177e4SLinus Torvalds help 19791da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 19801da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 19811da177e4SLinus Torvalds own flash usage. 19821da177e4SLinus Torvalds 1983c587e4a6SRichard Purdieconfig KEXEC 1984c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 1985d6f94fa0SKees Cook depends on (!SMP || HOTPLUG_CPU) 1986c587e4a6SRichard Purdie help 1987c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 1988c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 198901dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 1990c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 1991c587e4a6SRichard Purdie 1992c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 1993c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 1994c587e4a6SRichard Purdie initially work for you. It may help to enable device hotplugging 1995c587e4a6SRichard Purdie support. 1996c587e4a6SRichard Purdie 19974cd9d6f7SRichard Purdieconfig ATAGS_PROC 19984cd9d6f7SRichard Purdie bool "Export atags in procfs" 1999bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 2000b98d7291SUli Luckas default y 20014cd9d6f7SRichard Purdie help 20024cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20034cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20044cd9d6f7SRichard Purdie 2005cb5d39b3SMika Westerbergconfig CRASH_DUMP 2006cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2007cb5d39b3SMika Westerberg help 2008cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2009cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2010cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2011cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2012cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2013cb5d39b3SMika Westerberg memory address not used by the main kernel 2014cb5d39b3SMika Westerberg 2015cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2016cb5d39b3SMika Westerberg 2017e69edc79SEric Miaoconfig AUTO_ZRELADDR 2018e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2019e69edc79SEric Miao depends on !ZBOOT_ROM && !ARCH_U300 2020e69edc79SEric Miao help 2021e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2022e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2023e69edc79SEric Miao will be determined at run-time by masking the current IP with 2024e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2025e69edc79SEric Miao from start of memory. 2026e69edc79SEric Miao 20271da177e4SLinus Torvaldsendmenu 20281da177e4SLinus Torvalds 2029ac9d7efcSRussell Kingmenu "CPU Power Management" 20301da177e4SLinus Torvalds 203189c52ed4SBen Dooksif ARCH_HAS_CPUFREQ 20321da177e4SLinus Torvalds 20331da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 20341da177e4SLinus Torvalds 203564f102b6SYong Shenconfig CPU_FREQ_IMX 203664f102b6SYong Shen tristate "CPUfreq driver for i.MX CPUs" 203764f102b6SYong Shen depends on ARCH_MXC && CPU_FREQ 2038f637c4c9SArnd Bergmann select CPU_FREQ_TABLE 203964f102b6SYong Shen help 204064f102b6SYong Shen This enables the CPUfreq driver for i.MX CPUs. 204164f102b6SYong Shen 20421da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100 20431da177e4SLinus Torvalds bool 20441da177e4SLinus Torvalds 20451da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110 20461da177e4SLinus Torvalds bool 20471da177e4SLinus Torvalds 20481da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR 20491da177e4SLinus Torvalds tristate "CPUfreq driver for ARM Integrator CPUs" 20501da177e4SLinus Torvalds depends on ARCH_INTEGRATOR && CPU_FREQ 20511da177e4SLinus Torvalds default y 20521da177e4SLinus Torvalds help 20531da177e4SLinus Torvalds This enables the CPUfreq driver for ARM Integrator CPUs. 20541da177e4SLinus Torvalds 20551da177e4SLinus Torvalds For details, take a look at <file:Documentation/cpu-freq>. 20561da177e4SLinus Torvalds 20571da177e4SLinus Torvalds If in doubt, say Y. 20581da177e4SLinus Torvalds 20599e2697ffSRussell Kingconfig CPU_FREQ_PXA 20609e2697ffSRussell King bool 20619e2697ffSRussell King depends on CPU_FREQ && ARCH_PXA && PXA25x 20629e2697ffSRussell King default y 20639e2697ffSRussell King select CPU_FREQ_DEFAULT_GOV_USERSPACE 2064b1b3f49cSRussell King select CPU_FREQ_TABLE 20659e2697ffSRussell King 20669d56c02aSBen Dooksconfig CPU_FREQ_S3C 20679d56c02aSBen Dooks bool 20689d56c02aSBen Dooks help 20699d56c02aSBen Dooks Internal configuration node for common cpufreq on Samsung SoC 20709d56c02aSBen Dooks 20719d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX 20724a50bfe3SRussell King bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)" 2073d6f94fa0SKees Cook depends on ARCH_S3C24XX && CPU_FREQ 20749d56c02aSBen Dooks select CPU_FREQ_S3C 20759d56c02aSBen Dooks help 20769d56c02aSBen Dooks This enables the CPUfreq driver for the Samsung S3C24XX family 20779d56c02aSBen Dooks of CPUs. 20789d56c02aSBen Dooks 20799d56c02aSBen Dooks For details, take a look at <file:Documentation/cpu-freq>. 20809d56c02aSBen Dooks 20819d56c02aSBen Dooks If in doubt, say N. 20829d56c02aSBen Dooks 20839d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL 20844a50bfe3SRussell King bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)" 2085d6f94fa0SKees Cook depends on CPU_FREQ_S3C24XX 20869d56c02aSBen Dooks help 20879d56c02aSBen Dooks Compile in support for changing the PLL frequency from the 20889d56c02aSBen Dooks S3C24XX series CPUfreq driver. The PLL takes time to settle 20899d56c02aSBen Dooks after a frequency change, so by default it is not enabled. 20909d56c02aSBen Dooks 20919d56c02aSBen Dooks This also means that the PLL tables for the selected CPU(s) will 20929d56c02aSBen Dooks be built which may increase the size of the kernel image. 20939d56c02aSBen Dooks 20949d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG 20959d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver core" 20969d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 20979d56c02aSBen Dooks help 20989d56c02aSBen Dooks Enable s3c_freq_dbg for the Samsung S3C CPUfreq core 20999d56c02aSBen Dooks 21009d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG 21019d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver IO timing" 21029d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 21039d56c02aSBen Dooks help 21049d56c02aSBen Dooks Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core 21059d56c02aSBen Dooks 2106e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS 2107e6d197a6SBen Dooks bool "Export debugfs for CPUFreq" 2108e6d197a6SBen Dooks depends on CPU_FREQ_S3C24XX && DEBUG_FS 2109e6d197a6SBen Dooks help 2110e6d197a6SBen Dooks Export status information via debugfs. 2111e6d197a6SBen Dooks 21121da177e4SLinus Torvaldsendif 21131da177e4SLinus Torvalds 2114ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2115ac9d7efcSRussell King 2116ac9d7efcSRussell Kingendmenu 2117ac9d7efcSRussell King 21181da177e4SLinus Torvaldsmenu "Floating point emulation" 21191da177e4SLinus Torvalds 21201da177e4SLinus Torvaldscomment "At least one emulation must be selected" 21211da177e4SLinus Torvalds 21221da177e4SLinus Torvaldsconfig FPE_NWFPE 21231da177e4SLinus Torvalds bool "NWFPE math emulation" 2124593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 21251da177e4SLinus Torvalds ---help--- 21261da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 21271da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 21281da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 21291da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 21301da177e4SLinus Torvalds 21311da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 21321da177e4SLinus Torvalds early in the bootup. 21331da177e4SLinus Torvalds 21341da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 21351da177e4SLinus Torvalds bool "Support extended precision" 2136bedf142bSLennert Buytenhek depends on FPE_NWFPE 21371da177e4SLinus Torvalds help 21381da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 21391da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 21401da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 21411da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 21421da177e4SLinus Torvalds floating point emulator without any good reason. 21431da177e4SLinus Torvalds 21441da177e4SLinus Torvalds You almost surely want to say N here. 21451da177e4SLinus Torvalds 21461da177e4SLinus Torvaldsconfig FPE_FASTFPE 21471da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2148d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 21491da177e4SLinus Torvalds ---help--- 21501da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 21511da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 21521da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 21531da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 21541da177e4SLinus Torvalds 21551da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 21561da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 21571da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 21581da177e4SLinus Torvalds choose NWFPE. 21591da177e4SLinus Torvalds 21601da177e4SLinus Torvaldsconfig VFP 21611da177e4SLinus Torvalds bool "VFP-format floating point maths" 2162e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 21631da177e4SLinus Torvalds help 21641da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 21651da177e4SLinus Torvalds if your hardware includes a VFP unit. 21661da177e4SLinus Torvalds 21671da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 21681da177e4SLinus Torvalds release notes and additional status information. 21691da177e4SLinus Torvalds 21701da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 21711da177e4SLinus Torvalds 217225ebee02SCatalin Marinasconfig VFPv3 217325ebee02SCatalin Marinas bool 217425ebee02SCatalin Marinas depends on VFP 217525ebee02SCatalin Marinas default y if CPU_V7 217625ebee02SCatalin Marinas 2177b5872db4SCatalin Marinasconfig NEON 2178b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2179b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2180b5872db4SCatalin Marinas help 2181b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2182b5872db4SCatalin Marinas Extension. 2183b5872db4SCatalin Marinas 21841da177e4SLinus Torvaldsendmenu 21851da177e4SLinus Torvalds 21861da177e4SLinus Torvaldsmenu "Userspace binary formats" 21871da177e4SLinus Torvalds 21881da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 21891da177e4SLinus Torvalds 21901da177e4SLinus Torvaldsconfig ARTHUR 21911da177e4SLinus Torvalds tristate "RISC OS personality" 2192704bdda0SNicolas Pitre depends on !AEABI 21931da177e4SLinus Torvalds help 21941da177e4SLinus Torvalds Say Y here to include the kernel code necessary if you want to run 21951da177e4SLinus Torvalds Acorn RISC OS/Arthur binaries under Linux. This code is still very 21961da177e4SLinus Torvalds experimental; if this sounds frightening, say N and sleep in peace. 21971da177e4SLinus Torvalds You can also say M here to compile this support as a module (which 21981da177e4SLinus Torvalds will be called arthur). 21991da177e4SLinus Torvalds 22001da177e4SLinus Torvaldsendmenu 22011da177e4SLinus Torvalds 22021da177e4SLinus Torvaldsmenu "Power management options" 22031da177e4SLinus Torvalds 2204eceab4acSRussell Kingsource "kernel/power/Kconfig" 22051da177e4SLinus Torvalds 2206f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 22074b1082caSStephen Warren depends on !ARCH_S5PC100 22086a786182SRussell King depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \ 22093f5d0819SChao Xie CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2210f4cb5700SJohannes Berg def_bool y 2211f4cb5700SJohannes Berg 221215e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 221315e0d9e3SArnd Bergmann def_bool PM_SLEEP 221415e0d9e3SArnd Bergmann 22151da177e4SLinus Torvaldsendmenu 22161da177e4SLinus Torvalds 2217d5950b43SSam Ravnborgsource "net/Kconfig" 2218d5950b43SSam Ravnborg 2219ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 22201da177e4SLinus Torvalds 22211da177e4SLinus Torvaldssource "fs/Kconfig" 22221da177e4SLinus Torvalds 22231da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 22241da177e4SLinus Torvalds 22251da177e4SLinus Torvaldssource "security/Kconfig" 22261da177e4SLinus Torvalds 22271da177e4SLinus Torvaldssource "crypto/Kconfig" 22281da177e4SLinus Torvalds 22291da177e4SLinus Torvaldssource "lib/Kconfig" 2230749cf76cSChristoffer Dall 2231749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2232