xref: /linux/arch/arm/Kconfig (revision 42f4754a0c5fa0d1caeca77e29ad4e09b0762e72)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
4b1b3f49cSRussell King	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
57463449bSCatalin Marinas	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
63d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
7171b3f0dSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
8d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
9017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
100cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
11b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
12ee951c63SStephen Boyd	select BUILDTIME_EXTABLE_SORT if MMU
13171b3f0dSRussell King	select CLONE_BACKWARDS
14b1b3f49cSRussell King	select CPU_PM if (SUSPEND || CPU_IDLE)
15dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
164477ca45SUwe Kleine-König	select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
17b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
18171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
19b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
20b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
21b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
2238ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
23b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
24b1b3f49cSRussell King	select GENERIC_STRNCPY_FROM_USER
25b1b3f49cSRussell King	select GENERIC_STRNLEN_USER
26b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
2709f05d85SRabin Vincent	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
285cbad0ebSJason Wessel	select HAVE_ARCH_KGDB
2991702175SKees Cook	select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
300693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
31b1b3f49cSRussell King	select HAVE_BPF_JIT
32171b3f0dSRussell King	select HAVE_CONTEXT_TRACKING
33b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
3419952a92SKees Cook	select HAVE_CC_STACKPROTECTOR
35b1b3f49cSRussell King	select HAVE_DEBUG_KMEMLEAK
36b1b3f49cSRussell King	select HAVE_DMA_API_DEBUG
37b1b3f49cSRussell King	select HAVE_DMA_ATTRS
38b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
39b1b3f49cSRussell King	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
40dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
41b1b3f49cSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
42b1b3f49cSRussell King	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
43b1b3f49cSRussell King	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
44b1b3f49cSRussell King	select HAVE_GENERIC_DMA_COHERENT
45b1b3f49cSRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
46b1b3f49cSRussell King	select HAVE_IDE if PCI || ISA || PCMCIA
4787c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
48b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
49f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
50b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
51b1b3f49cSRussell King	select HAVE_KERNEL_LZO
52b1b3f49cSRussell King	select HAVE_KERNEL_XZ
53856bc356SJon Medhurst	select HAVE_KPROBES if !XIP_KERNEL
549edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
55b1b3f49cSRussell King	select HAVE_MEMBLOCK
56171b3f0dSRussell King	select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
57b1b3f49cSRussell King	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
587ada189fSJamie Iles	select HAVE_PERF_EVENTS
5949863894SWill Deacon	select HAVE_PERF_REGS
6049863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
61e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
62b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
63af1839ebSCatalin Marinas	select HAVE_UID16
6431c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
65da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
663d92a71aSAnna-Maria Gleixner	select KTIME_SCALAR
67171b3f0dSRussell King	select MODULES_USE_ELF_REL
6884f452b1SSantosh Shilimkar	select NO_BOOTMEM
69171b3f0dSRussell King	select OLD_SIGACTION
70171b3f0dSRussell King	select OLD_SIGSUSPEND3
71b1b3f49cSRussell King	select PERF_USE_VMALLOC
72b1b3f49cSRussell King	select RTC_LIB
73b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
74171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
75171b3f0dSRussell King	# according to that.  Thanks.
761da177e4SLinus Torvalds	help
771da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
78f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
791da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
801da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
811da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
821da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
831da177e4SLinus Torvalds
8474facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
8574facffeSRussell King	bool
8674facffeSRussell King
874ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH
884ce63fcdSMarek Szyprowski	bool
894ce63fcdSMarek Szyprowski
904ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
914ce63fcdSMarek Szyprowski	bool
92b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
93b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
944ce63fcdSMarek Szyprowski
9560460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
9660460abfSSeung-Woo Kim
9760460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
9860460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
9960460abfSSeung-Woo Kim	range 4 9
10060460abfSSeung-Woo Kim	default 8
10160460abfSSeung-Woo Kim	help
10260460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
10360460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
10460460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
10560460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
10660460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
10760460abfSSeung-Woo Kim	  virtual space with just a few allocations.
10860460abfSSeung-Woo Kim
10960460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
11060460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
11160460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
11260460abfSSeung-Woo Kim	  by the PAGE_SIZE.
11360460abfSSeung-Woo Kim
11460460abfSSeung-Woo Kimendif
11560460abfSSeung-Woo Kim
1161a189b97SRussell Kingconfig HAVE_PWM
1171a189b97SRussell King	bool
1181a189b97SRussell King
1190b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
1200b05da72SHans Ulli Kroll	bool
1210b05da72SHans Ulli Kroll
12275e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
12375e7153aSRalf Baechle	bool
12475e7153aSRalf Baechle
125bc581770SLinus Walleijconfig HAVE_TCM
126bc581770SLinus Walleij	bool
127bc581770SLinus Walleij	select GENERIC_ALLOCATOR
128bc581770SLinus Walleij
129e119bfffSRussell Kingconfig HAVE_PROC_CPU
130e119bfffSRussell King	bool
131e119bfffSRussell King
1325ea81769SAl Viroconfig NO_IOPORT
1335ea81769SAl Viro	bool
1345ea81769SAl Viro
1351da177e4SLinus Torvaldsconfig EISA
1361da177e4SLinus Torvalds	bool
1371da177e4SLinus Torvalds	---help---
1381da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
1391da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
1401da177e4SLinus Torvalds
1411da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
1421da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
1431da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
1441da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
1451da177e4SLinus Torvalds
1461da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1471da177e4SLinus Torvalds
1481da177e4SLinus Torvalds	  Otherwise, say N.
1491da177e4SLinus Torvalds
1501da177e4SLinus Torvaldsconfig SBUS
1511da177e4SLinus Torvalds	bool
1521da177e4SLinus Torvalds
153f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
154f16fb1ecSRussell King	bool
155f16fb1ecSRussell King	default y
156f16fb1ecSRussell King
157f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
158f76e9154SNicolas Pitre	bool
159f76e9154SNicolas Pitre	depends on !SMP
160f76e9154SNicolas Pitre	default y
161f76e9154SNicolas Pitre
162f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
163f16fb1ecSRussell King	bool
164f16fb1ecSRussell King	default y
165f16fb1ecSRussell King
1667ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1677ad1bcb2SRussell King	bool
1687ad1bcb2SRussell King	default y
1697ad1bcb2SRussell King
1701da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK
1711da177e4SLinus Torvalds	bool
1721da177e4SLinus Torvalds	default y
1731da177e4SLinus Torvalds
1741da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1751da177e4SLinus Torvalds	bool
1761da177e4SLinus Torvalds
177f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
178f0d1b0b3SDavid Howells	bool
179f0d1b0b3SDavid Howells
180f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
181f0d1b0b3SDavid Howells	bool
182f0d1b0b3SDavid Howells
18389c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ
18489c52ed4SBen Dooks	bool
18589c52ed4SBen Dooks	help
18689c52ed4SBen Dooks	  Internal node to signify that the ARCH has CPUFREQ support
18789c52ed4SBen Dooks	  and that the relevant menu configurations are displayed for
18889c52ed4SBen Dooks	  it.
18989c52ed4SBen Dooks
1904a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
1914a1b5733SEduardo Valentin	bool
1924a1b5733SEduardo Valentin
193b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
194b89c3b16SAkinobu Mita	bool
195b89c3b16SAkinobu Mita	default y
196b89c3b16SAkinobu Mita
1971da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1981da177e4SLinus Torvalds	bool
1991da177e4SLinus Torvalds	default y
2001da177e4SLinus Torvalds
201a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
202a08b6b79Sviro@ZenIV.linux.org.uk	bool
203a08b6b79Sviro@ZenIV.linux.org.uk
2045ac6da66SChristoph Lameterconfig ZONE_DMA
2055ac6da66SChristoph Lameter	bool
2065ac6da66SChristoph Lameter
207ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
208ccd7ab7fSFUJITA Tomonori       def_bool y
209ccd7ab7fSFUJITA Tomonori
21058af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
21158af4a24SRob Herring	bool
21258af4a24SRob Herring
2131da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2141da177e4SLinus Torvalds	bool
2151da177e4SLinus Torvalds
2161da177e4SLinus Torvaldsconfig FIQ
2171da177e4SLinus Torvalds	bool
2181da177e4SLinus Torvalds
21913a5045dSRob Herringconfig NEED_RET_TO_USER
22013a5045dSRob Herring	bool
22113a5045dSRob Herring
222034d2f5aSAl Viroconfig ARCH_MTD_XIP
223034d2f5aSAl Viro	bool
224034d2f5aSAl Viro
225c760fc19SHyok S. Choiconfig VECTORS_BASE
226c760fc19SHyok S. Choi	hex
2276afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
228c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
229c760fc19SHyok S. Choi	default 0x00000000
230c760fc19SHyok S. Choi	help
23119accfd3SRussell King	  The base address of exception vectors.  This must be two pages
23219accfd3SRussell King	  in size.
233c760fc19SHyok S. Choi
234dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
235c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
236c1becedcSRussell King	default y
237b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
238dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
239dc21af99SRussell King	help
240111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
241111e9a5cSRussell King	  boot and module load time according to the position of the
242111e9a5cSRussell King	  kernel in system memory.
243dc21af99SRussell King
244111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
245daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
246dc21af99SRussell King
247c1becedcSRussell King	  Only disable this option if you know that you do not require
248c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
249c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
250c1becedcSRussell King
25101464226SRob Herringconfig NEED_MACH_GPIO_H
25201464226SRob Herring	bool
25301464226SRob Herring	help
25401464226SRob Herring	  Select this when mach/gpio.h is required to provide special
25501464226SRob Herring	  definitions for this platform. The need for mach/gpio.h should
25601464226SRob Herring	  be avoided when possible.
25701464226SRob Herring
258c334bc15SRob Herringconfig NEED_MACH_IO_H
259c334bc15SRob Herring	bool
260c334bc15SRob Herring	help
261c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
262c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
263c334bc15SRob Herring	  be avoided when possible.
264c334bc15SRob Herring
2650cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2661b9f95f8SNicolas Pitre	bool
267111e9a5cSRussell King	help
2680cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2690cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2700cdc8b92SNicolas Pitre	  be avoided when possible.
2711b9f95f8SNicolas Pitre
2721b9f95f8SNicolas Pitreconfig PHYS_OFFSET
273974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
2740cdc8b92SNicolas Pitre	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
275974c0724SNicolas Pitre	default DRAM_BASE if !MMU
2761b9f95f8SNicolas Pitre	help
2771b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2781b9f95f8SNicolas Pitre	  location of main memory in your system.
279cada3c08SRussell King
28087e040b6SSimon Glassconfig GENERIC_BUG
28187e040b6SSimon Glass	def_bool y
28287e040b6SSimon Glass	depends on BUG
28387e040b6SSimon Glass
2841da177e4SLinus Torvaldssource "init/Kconfig"
2851da177e4SLinus Torvalds
286dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
287dc52ddc0SMatt Helsley
2881da177e4SLinus Torvaldsmenu "System Type"
2891da177e4SLinus Torvalds
2903c427975SHyok S. Choiconfig MMU
2913c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2923c427975SHyok S. Choi	default y
2933c427975SHyok S. Choi	help
2943c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2953c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2963c427975SHyok S. Choi
297ccf50e23SRussell King#
298ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
299ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
300ccf50e23SRussell King#
3011da177e4SLinus Torvaldschoice
3021da177e4SLinus Torvalds	prompt "ARM system type"
3031420b22bSArnd Bergmann	default ARCH_VERSATILE if !MMU
3041420b22bSArnd Bergmann	default ARCH_MULTIPLATFORM if MMU
3051da177e4SLinus Torvalds
306387798b3SRob Herringconfig ARCH_MULTIPLATFORM
307387798b3SRob Herring	bool "Allow multiple platforms to be selected"
308b1b3f49cSRussell King	depends on MMU
309ddb902ccSRob Herring	select ARCH_WANT_OPTIONAL_GPIOLIB
310387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
311387798b3SRob Herring	select AUTO_ZRELADDR
31266314223SDinh Nguyen	select COMMON_CLK
313ddb902ccSRob Herring	select GENERIC_CLOCKEVENTS
314387798b3SRob Herring	select MULTI_IRQ_HANDLER
31566314223SDinh Nguyen	select SPARSE_IRQ
31666314223SDinh Nguyen	select USE_OF
31766314223SDinh Nguyen
3184af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR
3194af6fee1SDeepak Saxena	bool "ARM Ltd. Integrator family"
32089c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
321b1b3f49cSRussell King	select ARM_AMBA
322fe989145Spanchaxari	select ARM_PATCH_PHYS_VIRT
323fe989145Spanchaxari	select AUTO_ZRELADDR
324a613163dSLinus Walleij	select COMMON_CLK
325f9a6aa43SLinus Walleij	select COMMON_CLK_VERSATILE
326b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
3279904f793SLinus Walleij	select HAVE_TCM
328c5a0adb5SRussell King	select ICST
329b1b3f49cSRussell King	select MULTI_IRQ_HANDLER
330b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
331f4b8b319SRussell King	select PLAT_VERSATILE
332695436e3SLinus Walleij	select SPARSE_IRQ
333d7057e1dSLinus Walleij	select USE_OF
3342389d501SLinus Walleij	select VERSATILE_FPGA_IRQ
3354af6fee1SDeepak Saxena	help
3364af6fee1SDeepak Saxena	  Support for ARM's Integrator platform.
3374af6fee1SDeepak Saxena
3384af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
3394af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
340b1b3f49cSRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3414af6fee1SDeepak Saxena	select ARM_AMBA
342b1b3f49cSRussell King	select ARM_TIMER_SP804
343f9a6aa43SLinus Walleij	select COMMON_CLK
344f9a6aa43SLinus Walleij	select COMMON_CLK_VERSATILE
345ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
346b1b3f49cSRussell King	select GPIO_PL061 if GPIOLIB
347b1b3f49cSRussell King	select ICST
348b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
349f4b8b319SRussell King	select PLAT_VERSATILE
3503cb5ee49SRussell King	select PLAT_VERSATILE_CLCD
3514af6fee1SDeepak Saxena	help
3524af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
3534af6fee1SDeepak Saxena
3544af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
3554af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
356b1b3f49cSRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3574af6fee1SDeepak Saxena	select ARM_AMBA
358b1b3f49cSRussell King	select ARM_TIMER_SP804
3594af6fee1SDeepak Saxena	select ARM_VIC
3606d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
361b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
362aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
363c5a0adb5SRussell King	select ICST
364f4b8b319SRussell King	select PLAT_VERSATILE
3653414ba8cSRussell King	select PLAT_VERSATILE_CLCD
366b1b3f49cSRussell King	select PLAT_VERSATILE_CLOCK
3672389d501SLinus Walleij	select VERSATILE_FPGA_IRQ
3684af6fee1SDeepak Saxena	help
3694af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
3704af6fee1SDeepak Saxena
3718fc5ffa0SAndrew Victorconfig ARCH_AT91
3728fc5ffa0SAndrew Victor	bool "Atmel AT91"
373f373e8c0SRyan Mallon	select ARCH_REQUIRE_GPIOLIB
374bd602995SJean-Christophe PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
375e261501dSNicolas Ferre	select IRQ_DOMAIN
37601464226SRob Herring	select NEED_MACH_GPIO_H
3771ac02d79SRob Herring	select NEED_MACH_IO_H if PCCARD
3786732ae5cSJean-Christophe PLAGNIOL-VILLARD	select PINCTRL
3796732ae5cSJean-Christophe PLAGNIOL-VILLARD	select PINCTRL_AT91 if USE_OF
3804af6fee1SDeepak Saxena	help
381929e994fSNicolas Ferre	  This enables support for systems based on Atmel
382929e994fSNicolas Ferre	  AT91RM9200 and AT91SAM9* processors.
3834af6fee1SDeepak Saxena
38493e22567SRussell Kingconfig ARCH_CLPS711X
38593e22567SRussell King	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
386a3b8d4a5SAlexander Shiyan	select ARCH_REQUIRE_GPIOLIB
387ea7d1bc9SAlexander Shiyan	select AUTO_ZRELADDR
388c99f72adSAlexander Shiyan	select CLKSRC_MMIO
38993e22567SRussell King	select COMMON_CLK
39093e22567SRussell King	select CPU_ARM720T
3914a8355c4SAlexander Shiyan	select GENERIC_CLOCKEVENTS
3926597619fSAlexander Shiyan	select MFD_SYSCON
39399f04c8fSAlexander Shiyan	select MULTI_IRQ_HANDLER
3940d8be81cSAlexander Shiyan	select SPARSE_IRQ
39593e22567SRussell King	help
39693e22567SRussell King	  Support for Cirrus Logic 711x/721x/731x based boards.
39793e22567SRussell King
398788c9700SRussell Kingconfig ARCH_GEMINI
399788c9700SRussell King	bool "Cortina Systems Gemini"
400788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
401f3372c01SLinus Walleij	select CLKSRC_MMIO
402b1b3f49cSRussell King	select CPU_FA526
403f3372c01SLinus Walleij	select GENERIC_CLOCKEVENTS
404788c9700SRussell King	help
405788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
406788c9700SRussell King
4071da177e4SLinus Torvaldsconfig ARCH_EBSA110
4081da177e4SLinus Torvalds	bool "EBSA-110"
409b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
410c750815eSRussell King	select CPU_SA110
411f7e68bbfSRussell King	select ISA
412c334bc15SRob Herring	select NEED_MACH_IO_H
4130cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
414b1b3f49cSRussell King	select NO_IOPORT
4151da177e4SLinus Torvalds	help
4161da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
417f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
4181da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
4191da177e4SLinus Torvalds	  parallel port.
4201da177e4SLinus Torvalds
4216d85e2b0SUwe Kleine-Königconfig ARCH_EFM32
4226d85e2b0SUwe Kleine-König	bool "Energy Micro efm32"
4236d85e2b0SUwe Kleine-König	depends on !MMU
4246d85e2b0SUwe Kleine-König	select ARCH_REQUIRE_GPIOLIB
4256d85e2b0SUwe Kleine-König	select ARM_NVIC
4266d85e2b0SUwe Kleine-König	# CLKSRC_MMIO is wrong here, but needed until a proper fix is merged,
4276d85e2b0SUwe Kleine-König	# i.e. CLKSRC_EFM32 selecting CLKSRC_MMIO
4286d85e2b0SUwe Kleine-König	select CLKSRC_MMIO
4296d85e2b0SUwe Kleine-König	select CLKSRC_OF
4306d85e2b0SUwe Kleine-König	select COMMON_CLK
4316d85e2b0SUwe Kleine-König	select CPU_V7M
4326d85e2b0SUwe Kleine-König	select GENERIC_CLOCKEVENTS
4336d85e2b0SUwe Kleine-König	select NO_DMA
4346d85e2b0SUwe Kleine-König	select NO_IOPORT
4356d85e2b0SUwe Kleine-König	select SPARSE_IRQ
4366d85e2b0SUwe Kleine-König	select USE_OF
4376d85e2b0SUwe Kleine-König	help
4386d85e2b0SUwe Kleine-König	  Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
4396d85e2b0SUwe Kleine-König	  processors.
4406d85e2b0SUwe Kleine-König
441e7736d47SLennert Buytenhekconfig ARCH_EP93XX
442e7736d47SLennert Buytenhek	bool "EP93xx-based"
443b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
444b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
445b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
446e7736d47SLennert Buytenhek	select ARM_AMBA
447e7736d47SLennert Buytenhek	select ARM_VIC
4486d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
449b1b3f49cSRussell King	select CPU_ARM920T
4505725aeaeSArnd Bergmann	select NEED_MACH_MEMORY_H
451e7736d47SLennert Buytenhek	help
452e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
453e7736d47SLennert Buytenhek
4541da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4551da177e4SLinus Torvalds	bool "FootBridge"
456c750815eSRussell King	select CPU_SA110
4571da177e4SLinus Torvalds	select FOOTBRIDGE
4584e8d7637SRussell King	select GENERIC_CLOCKEVENTS
459d0ee9f40SArnd Bergmann	select HAVE_IDE
4608ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
4610cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
462f999b8bdSMartin Michlmayr	help
463f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
464f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4651da177e4SLinus Torvalds
4664af6fee1SDeepak Saxenaconfig ARCH_NETX
4674af6fee1SDeepak Saxena	bool "Hilscher NetX based"
468b1b3f49cSRussell King	select ARM_VIC
469234b6cedSRussell King	select CLKSRC_MMIO
470c750815eSRussell King	select CPU_ARM926T
4712fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
472f999b8bdSMartin Michlmayr	help
4734af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4744af6fee1SDeepak Saxena
4753b938be6SRussell Kingconfig ARCH_IOP13XX
4763b938be6SRussell King	bool "IOP13xx-based"
4773b938be6SRussell King	depends on MMU
478b1b3f49cSRussell King	select CPU_XSC3
4790cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
48013a5045dSRob Herring	select NEED_RET_TO_USER
481b1b3f49cSRussell King	select PCI
482b1b3f49cSRussell King	select PLAT_IOP
483b1b3f49cSRussell King	select VMSPLIT_1G
4843b938be6SRussell King	help
4853b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4863b938be6SRussell King
4873f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4883f7e5815SLennert Buytenhek	bool "IOP32x-based"
489a4f7e763SRussell King	depends on MMU
490b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
491c750815eSRussell King	select CPU_XSCALE
492e9004f50SLinus Walleij	select GPIO_IOP
49313a5045dSRob Herring	select NEED_RET_TO_USER
494f7e68bbfSRussell King	select PCI
495b1b3f49cSRussell King	select PLAT_IOP
496f999b8bdSMartin Michlmayr	help
4973f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
4983f7e5815SLennert Buytenhek	  processors.
4993f7e5815SLennert Buytenhek
5003f7e5815SLennert Buytenhekconfig ARCH_IOP33X
5013f7e5815SLennert Buytenhek	bool "IOP33x-based"
5023f7e5815SLennert Buytenhek	depends on MMU
503b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
504c750815eSRussell King	select CPU_XSCALE
505e9004f50SLinus Walleij	select GPIO_IOP
50613a5045dSRob Herring	select NEED_RET_TO_USER
5073f7e5815SLennert Buytenhek	select PCI
508b1b3f49cSRussell King	select PLAT_IOP
5093f7e5815SLennert Buytenhek	help
5103f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
5111da177e4SLinus Torvalds
5123b938be6SRussell Kingconfig ARCH_IXP4XX
5133b938be6SRussell King	bool "IXP4xx-based"
514a4f7e763SRussell King	depends on MMU
51558af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
516d10d2d48SBen Dooks	select ARCH_SUPPORTS_BIG_ENDIAN
517b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
518234b6cedSRussell King	select CLKSRC_MMIO
519c750815eSRussell King	select CPU_XSCALE
520b1b3f49cSRussell King	select DMABOUNCE if PCI
5213b938be6SRussell King	select GENERIC_CLOCKEVENTS
5220b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
523c334bc15SRob Herring	select NEED_MACH_IO_H
5249296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
525171b3f0dSRussell King	select USB_EHCI_BIG_ENDIAN_MMIO
526c4713074SLennert Buytenhek	help
5273b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
528c4713074SLennert Buytenhek
529edabd38eSSaeed Bisharaconfig ARCH_DOVE
530edabd38eSSaeed Bishara	bool "Marvell Dove"
531edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
532756b2531SSebastian Hesselbarth	select CPU_PJ4
533edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
5340f81bd43SRussell King	select MIGHT_HAVE_PCI
535171b3f0dSRussell King	select MVEBU_MBUS
5369139acd1SSebastian Hesselbarth	select PINCTRL
5379139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
538abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
5390f81bd43SRussell King	select USB_ARCH_HAS_EHCI
540edabd38eSSaeed Bishara	help
541edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
542edabd38eSSaeed Bishara
543651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD
544651c74c7SSaeed Bishara	bool "Marvell Kirkwood"
5450e2ee0c0SAndrew Lunn	select ARCH_HAS_CPUFREQ
546a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
547b1b3f49cSRussell King	select CPU_FEROCEON
548651c74c7SSaeed Bishara	select GENERIC_CLOCKEVENTS
549171b3f0dSRussell King	select MVEBU_MBUS
550b1b3f49cSRussell King	select PCI
5511dc831bfSJason Gunthorpe	select PCI_QUIRKS
552f9e75922SAndrew Lunn	select PINCTRL
553f9e75922SAndrew Lunn	select PINCTRL_KIRKWOOD
554abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
555651c74c7SSaeed Bishara	help
556651c74c7SSaeed Bishara	  Support for the following Marvell Kirkwood series SoCs:
557651c74c7SSaeed Bishara	  88F6180, 88F6192 and 88F6281.
558651c74c7SSaeed Bishara
559788c9700SRussell Kingconfig ARCH_MV78XX0
560788c9700SRussell King	bool "Marvell MV78xx0"
561a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
562b1b3f49cSRussell King	select CPU_FEROCEON
563788c9700SRussell King	select GENERIC_CLOCKEVENTS
564171b3f0dSRussell King	select MVEBU_MBUS
565b1b3f49cSRussell King	select PCI
566abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
567788c9700SRussell King	help
568788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
569788c9700SRussell King	  MV781x0, MV782x0.
570788c9700SRussell King
571788c9700SRussell Kingconfig ARCH_ORION5X
572788c9700SRussell King	bool "Marvell Orion"
573788c9700SRussell King	depends on MMU
574a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
575b1b3f49cSRussell King	select CPU_FEROCEON
576788c9700SRussell King	select GENERIC_CLOCKEVENTS
577171b3f0dSRussell King	select MVEBU_MBUS
578b1b3f49cSRussell King	select PCI
579abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
580788c9700SRussell King	help
581788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
582788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
583788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
584788c9700SRussell King
585788c9700SRussell Kingconfig ARCH_MMP
5862f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
587788c9700SRussell King	depends on MMU
588788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
5896d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
590b1b3f49cSRussell King	select GENERIC_ALLOCATOR
591788c9700SRussell King	select GENERIC_CLOCKEVENTS
592157d2644SHaojian Zhuang	select GPIO_PXA
593c24b3114SHaojian Zhuang	select IRQ_DOMAIN
5940f374561SHaojian Zhuang	select MULTI_IRQ_HANDLER
5957c8f86a4SAxel Lin	select PINCTRL
596788c9700SRussell King	select PLAT_PXA
5970bd86961SHaojian Zhuang	select SPARSE_IRQ
598788c9700SRussell King	help
5992f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
600788c9700SRussell King
601c53c9cf6SAndrew Victorconfig ARCH_KS8695
602c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
60372880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
604c7e783d6SLinus Walleij	select CLKSRC_MMIO
605b1b3f49cSRussell King	select CPU_ARM922T
606c7e783d6SLinus Walleij	select GENERIC_CLOCKEVENTS
607b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
608c53c9cf6SAndrew Victor	help
609c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
610c53c9cf6SAndrew Victor	  System-on-Chip devices.
611c53c9cf6SAndrew Victor
612788c9700SRussell Kingconfig ARCH_W90X900
613788c9700SRussell King	bool "Nuvoton W90X900 CPU"
614c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
6156d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
6166fa5d5f7SRussell King	select CLKSRC_MMIO
617b1b3f49cSRussell King	select CPU_ARM926T
61858b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
619777f9bebSLennert Buytenhek	help
620a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
621a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
622a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
623a8bc4eadSwanzongshun	  link address to know more.
624a8bc4eadSwanzongshun
625a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
626a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
627585cf175STzachi Perelstein
62893e22567SRussell Kingconfig ARCH_LPC32XX
62993e22567SRussell King	bool "NXP LPC32XX"
63093e22567SRussell King	select ARCH_REQUIRE_GPIOLIB
63193e22567SRussell King	select ARM_AMBA
6324073723aSRussell King	select CLKDEV_LOOKUP
633234b6cedSRussell King	select CLKSRC_MMIO
63493e22567SRussell King	select CPU_ARM926T
63593e22567SRussell King	select GENERIC_CLOCKEVENTS
63693e22567SRussell King	select HAVE_IDE
63793e22567SRussell King	select HAVE_PWM
63893e22567SRussell King	select USB_ARCH_HAS_OHCI
63993e22567SRussell King	select USE_OF
64093e22567SRussell King	help
64193e22567SRussell King	  Support for the NXP LPC32XX family of processors
64293e22567SRussell King
6431da177e4SLinus Torvaldsconfig ARCH_PXA
6442c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
645a4f7e763SRussell King	depends on MMU
64689c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
647b1b3f49cSRussell King	select ARCH_MTD_XIP
648b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
649b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
650b1b3f49cSRussell King	select AUTO_ZRELADDR
6516d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
652234b6cedSRussell King	select CLKSRC_MMIO
653981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
654157d2644SHaojian Zhuang	select GPIO_PXA
655b1b3f49cSRussell King	select HAVE_IDE
656b1b3f49cSRussell King	select MULTI_IRQ_HANDLER
657bd5ce433SEric Miao	select PLAT_PXA
6586ac6b817SHaojian Zhuang	select SPARSE_IRQ
659f999b8bdSMartin Michlmayr	help
6602c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
6611da177e4SLinus Torvalds
6624f204117SStephen Boydconfig ARCH_MSM_NODT
663788c9700SRussell King	bool "Qualcomm MSM"
6644f204117SStephen Boyd	select ARCH_MSM
665923a081cSPavel Machek	select ARCH_REQUIRE_GPIOLIB
6668cc7f533SStephen Boyd	select COMMON_CLK
667b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
66849cbe786SEric Miao	help
6694b53eb4fSDaniel Walker	  Support for Qualcomm MSM/QSD based systems.  This runs on the
6704b53eb4fSDaniel Walker	  apps processor of the MSM/QSD and depends on a shared memory
6714b53eb4fSDaniel Walker	  interface to the modem processor which runs the baseband
6724b53eb4fSDaniel Walker	  stack and controls some vital subsystems
6734b53eb4fSDaniel Walker	  (clock and power control, etc).
67449cbe786SEric Miao
675bf98c1eaSLaurent Pinchartconfig ARCH_SHMOBILE_LEGACY
6760d9fd616SLaurent Pinchart	bool "Renesas ARM SoCs (non-multiplatform)"
677bf98c1eaSLaurent Pinchart	select ARCH_SHMOBILE
67869469995SMagnus Damm	select ARM_PATCH_PHYS_VIRT
6795e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
680b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
6814c3ffffdSStephen Boyd	select HAVE_ARM_SCU if SMP
682a894fcc2SStephen Boyd	select HAVE_ARM_TWD if SMP
683aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
6843b55658aSDave Martin	select HAVE_SMP
685ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
68660f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
687b1b3f49cSRussell King	select NO_IOPORT
6882cd3c927SLaurent Pinchart	select PINCTRL
689b1b3f49cSRussell King	select PM_GENERIC_DOMAINS if PM
690b1b3f49cSRussell King	select SPARSE_IRQ
691c793c1b0SMagnus Damm	help
6920d9fd616SLaurent Pinchart	  Support for Renesas ARM SoC platforms using a non-multiplatform
6930d9fd616SLaurent Pinchart	  kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
6940d9fd616SLaurent Pinchart	  and RZ families.
695c793c1b0SMagnus Damm
6961da177e4SLinus Torvaldsconfig ARCH_RPC
6971da177e4SLinus Torvalds	bool "RiscPC"
6981da177e4SLinus Torvalds	select ARCH_ACORN
699a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
70007f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
7015cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
702b1b3f49cSRussell King	select FIQ
703d0ee9f40SArnd Bergmann	select HAVE_IDE
704b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
705b1b3f49cSRussell King	select ISA_DMA_API
706c334bc15SRob Herring	select NEED_MACH_IO_H
7070cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
708b1b3f49cSRussell King	select NO_IOPORT
709b4811bacSArnd Bergmann	select VIRT_TO_BUS
7101da177e4SLinus Torvalds	help
7111da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
7121da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
7131da177e4SLinus Torvalds
7141da177e4SLinus Torvaldsconfig ARCH_SA1100
7151da177e4SLinus Torvalds	bool "SA1100-based"
71689c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
717b1b3f49cSRussell King	select ARCH_MTD_XIP
7187444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
719b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
720b1b3f49cSRussell King	select CLKDEV_LOOKUP
721b1b3f49cSRussell King	select CLKSRC_MMIO
722b1b3f49cSRussell King	select CPU_FREQ
723b1b3f49cSRussell King	select CPU_SA1100
724b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
725d0ee9f40SArnd Bergmann	select HAVE_IDE
726b1b3f49cSRussell King	select ISA
7270cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
728375dec92SRussell King	select SPARSE_IRQ
729f999b8bdSMartin Michlmayr	help
730f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
7311da177e4SLinus Torvalds
732b130d5c2SKukjin Kimconfig ARCH_S3C24XX
733b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
7349d56c02aSBen Dooks	select ARCH_HAS_CPUFREQ
73553650430SKukjin Kim	select ARCH_REQUIRE_GPIOLIB
736b1b3f49cSRussell King	select CLKDEV_LOOKUP
7374280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
7387f78b6ebSRomain Naour	select GENERIC_CLOCKEVENTS
739880cf071STomasz Figa	select GPIO_SAMSUNG
74020676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
741b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
742b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
74317453dd2SHeiko Stuebner	select MULTI_IRQ_HANDLER
744c334bc15SRob Herring	select NEED_MACH_IO_H
745cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
7461da177e4SLinus Torvalds	help
747b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
748b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
749b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
750b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
75163b1f51bSBen Dooks
752a08ab637SBen Dooksconfig ARCH_S3C64XX
753a08ab637SBen Dooks	bool "Samsung S3C64XX"
75489c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
75589f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
7561db0287aSTomasz Figa	select ARM_AMBA
757b1b3f49cSRussell King	select ARM_VIC
758b1b3f49cSRussell King	select CLKDEV_LOOKUP
7594280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
760b69f460dSTomasz Figa	select COMMON_CLK
76170bacadbSTomasz Figa	select CPU_V6K
76204a49b71SRomain Naour	select GENERIC_CLOCKEVENTS
763880cf071STomasz Figa	select GPIO_SAMSUNG
76420676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
765c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
766b1b3f49cSRussell King	select HAVE_TCM
767b1b3f49cSRussell King	select NO_IOPORT
768b1b3f49cSRussell King	select PLAT_SAMSUNG
7696e2d9e93STomasz Figa	select PM_GENERIC_DOMAINS
770b1b3f49cSRussell King	select S3C_DEV_NAND
771b1b3f49cSRussell King	select S3C_GPIO_TRACK
772cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
7736e2d9e93STomasz Figa	select SAMSUNG_WAKEMASK
77488f59738STomasz Figa	select SAMSUNG_WDT_RESET
775b1b3f49cSRussell King	select USB_ARCH_HAS_OHCI
776a08ab637SBen Dooks	help
777a08ab637SBen Dooks	  Samsung S3C64XX series based systems
778a08ab637SBen Dooks
77949b7a491SKukjin Kimconfig ARCH_S5P64X0
78049b7a491SKukjin Kim	bool "Samsung S5P6440 S5P6450"
781d8b22d25SThomas Abraham	select CLKDEV_LOOKUP
7824280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
783b1b3f49cSRussell King	select CPU_V6
7849e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
785880cf071STomasz Figa	select GPIO_SAMSUNG
78620676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
787b1b3f49cSRussell King	select HAVE_S3C2410_WATCHDOG if WATCHDOG
788754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
78901464226SRob Herring	select NEED_MACH_GPIO_H
790cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
791171b3f0dSRussell King	select SAMSUNG_WDT_RESET
792c4ffccddSKukjin Kim	help
79349b7a491SKukjin Kim	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
79449b7a491SKukjin Kim	  SMDK6450.
795c4ffccddSKukjin Kim
796acc84707SMarek Szyprowskiconfig ARCH_S5PC100
797acc84707SMarek Szyprowski	bool "Samsung S5PC100"
79853650430SKukjin Kim	select ARCH_REQUIRE_GPIOLIB
79929e8eb0fSThomas Abraham	select CLKDEV_LOOKUP
8004280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
8015a7652f2SByungho Min	select CPU_V7
8026a5a2e3bSRomain Naour	select GENERIC_CLOCKEVENTS
803880cf071STomasz Figa	select GPIO_SAMSUNG
80420676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
805c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
806b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
80701464226SRob Herring	select NEED_MACH_GPIO_H
808cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
809171b3f0dSRussell King	select SAMSUNG_WDT_RESET
8105a7652f2SByungho Min	help
811acc84707SMarek Szyprowski	  Samsung S5PC100 series based systems
8125a7652f2SByungho Min
813170f4e42SKukjin Kimconfig ARCH_S5PV210
814170f4e42SKukjin Kim	bool "Samsung S5PV210/S5PC110"
815b1b3f49cSRussell King	select ARCH_HAS_CPUFREQ
8160f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
817b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
818b2a9dd46SThomas Abraham	select CLKDEV_LOOKUP
8194280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
820b1b3f49cSRussell King	select CPU_V7
8219e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
822880cf071STomasz Figa	select GPIO_SAMSUNG
82320676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
824c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
825b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
82601464226SRob Herring	select NEED_MACH_GPIO_H
8270cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
828cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
829170f4e42SKukjin Kim	help
830170f4e42SKukjin Kim	  Samsung S5PV210/S5PC110 series based systems
831170f4e42SKukjin Kim
83283014579SKukjin Kimconfig ARCH_EXYNOS
83393e22567SRussell King	bool "Samsung EXYNOS"
834b1b3f49cSRussell King	select ARCH_HAS_CPUFREQ
8350f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
836e245f969STomasz Figa	select ARCH_REQUIRE_GPIOLIB
837b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
838e245f969STomasz Figa	select ARM_GIC
839340fcb5cSOlof Johansson	select COMMON_CLK
840b1b3f49cSRussell King	select CPU_V7
841b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
84220676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
843c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
844b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
8450cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
8466e726ea4STomasz Figa	select SPARSE_IRQ
847f8b1ac01STomasz Figa	select USE_OF
848cc0e72b8SChanghwan Youn	help
84983014579SKukjin Kim	  Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
850cc0e72b8SChanghwan Youn
8517c6337e2SKevin Hilmanconfig ARCH_DAVINCI
8527c6337e2SKevin Hilman	bool "TI DaVinci"
853b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
854dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
8556d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
85620e9969bSDavid Brownell	select GENERIC_ALLOCATOR
857b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
858dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
859b1b3f49cSRussell King	select HAVE_IDE
8603ad7a42dSMatt Porter	select TI_PRIV_EDMA
861689e331fSSekhar Nori	select USE_OF
862b1b3f49cSRussell King	select ZONE_DMA
8637c6337e2SKevin Hilman	help
8647c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
8657c6337e2SKevin Hilman
866a0694861STony Lindgrenconfig ARCH_OMAP1
867a0694861STony Lindgren	bool "TI OMAP1"
86800a36698SArnd Bergmann	depends on MMU
86989c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
870b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
871a0694861STony Lindgren	select ARCH_OMAP
87221f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
873e9a91de7STony Prisk	select CLKDEV_LOOKUP
874cee37e50Sviresh kumar	select CLKSRC_MMIO
875b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
876a0694861STony Lindgren	select GENERIC_IRQ_CHIP
877a0694861STony Lindgren	select HAVE_IDE
878a0694861STony Lindgren	select IRQ_DOMAIN
879a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
880a0694861STony Lindgren	select NEED_MACH_MEMORY_H
88121f47fbcSAlexey Charkov	help
882a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
88302c981c0SBinghua Duan
8841da177e4SLinus Torvaldsendchoice
8851da177e4SLinus Torvalds
886387798b3SRob Herringmenu "Multiple platform selection"
887387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
888387798b3SRob Herring
889387798b3SRob Herringcomment "CPU Core family selection"
890387798b3SRob Herring
891387798b3SRob Herringconfig ARCH_MULTI_V4T
892387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
893387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
894b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
89524e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
89624e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
89724e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
898387798b3SRob Herring
899387798b3SRob Herringconfig ARCH_MULTI_V5
900387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
901387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
902b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
90324e860fbSArnd Bergmann	select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \
90424e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
90524e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
906387798b3SRob Herring
907387798b3SRob Herringconfig ARCH_MULTI_V4_V5
908387798b3SRob Herring	bool
909387798b3SRob Herring
910387798b3SRob Herringconfig ARCH_MULTI_V6
9118dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
912387798b3SRob Herring	select ARCH_MULTI_V6_V7
913*42f4754aSRob Herring	select CPU_V6K
914387798b3SRob Herring
915387798b3SRob Herringconfig ARCH_MULTI_V7
9168dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
917387798b3SRob Herring	default y
918387798b3SRob Herring	select ARCH_MULTI_V6_V7
919b1b3f49cSRussell King	select CPU_V7
92090bc8ac7SRob Herring	select HAVE_SMP
921387798b3SRob Herring
922387798b3SRob Herringconfig ARCH_MULTI_V6_V7
923387798b3SRob Herring	bool
9249352b05bSRob Herring	select MIGHT_HAVE_CACHE_L2X0
925387798b3SRob Herring
926387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
927387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
928387798b3SRob Herring	select ARCH_MULTI_V5
929387798b3SRob Herring
930387798b3SRob Herringendmenu
931387798b3SRob Herring
932ccf50e23SRussell King#
933ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
934ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
935ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
936ccf50e23SRussell King#
9373e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig"
9383e93a22bSGregory CLEMENT
93995b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
94095b8f20fSRussell King
9418ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
9428ac49e04SChristian Daudt
943f1ac922dSStephen Warrensource "arch/arm/mach-bcm2835/Kconfig"
944f1ac922dSStephen Warren
9451c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
9461c37fa10SSebastian Hesselbarth
9471da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
9481da177e4SLinus Torvalds
949d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
950d94f944eSAnton Vorontsov
95195b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
95295b8f20fSRussell King
95395b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
95495b8f20fSRussell King
955e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
956e7736d47SLennert Buytenhek
9571da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
9581da177e4SLinus Torvalds
95959d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
96059d3a193SPaulius Zaleckas
961387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
962387798b3SRob Herring
963389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
964389ee0c2SHaojian Zhuang
9651da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
9661da177e4SLinus Torvalds
9673f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
9683f7e5815SLennert Buytenhek
9693f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
9701da177e4SLinus Torvalds
971285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
972285f5fa7SDan Williams
9731da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
9741da177e4SLinus Torvalds
975828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
976828989adSSantosh Shilimkar
97795b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig"
97895b8f20fSRussell King
97995b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
98095b8f20fSRussell King
98195b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig"
98295b8f20fSRussell King
98317723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig"
98417723fd3SJonas Jensen
985794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
986794d15b2SStanislav Samsonov
9873995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig"
9881da177e4SLinus Torvalds
9891d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
9901d3f33d5SShawn Guo
99195b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
99249cbe786SEric Miao
99395b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
99495b8f20fSRussell King
9959851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
9969851ca57SDaniel Tang
997d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
998d48af15eSTony Lindgren
999d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
10001da177e4SLinus Torvalds
10011dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
10021dbae815STony Lindgren
10039dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
1004585cf175STzachi Perelstein
1005387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig"
1006387798b3SRob Herring
100795b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
100895b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
10091da177e4SLinus Torvalds
101095b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
101195b8f20fSRussell King
101295b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
101395b8f20fSRussell King
1014d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
1015d63dc051SHeiko Stuebner
101695b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
1017edabd38eSSaeed Bishara
1018cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig"
1019a21765a7SBen Dooks
1020387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
1021387798b3SRob Herring
1022a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
1023a21765a7SBen Dooks
102465ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
102565ebcc11SSrinivas Kandagatla
102685fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
10271da177e4SLinus Torvalds
1028431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
1029a08ab637SBen Dooks
103049b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig"
1031c4ffccddSKukjin Kim
10325a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig"
10335a7652f2SByungho Min
1034170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
1035170f4e42SKukjin Kim
103683014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
1037cc0e72b8SChanghwan Youn
1038882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
10391da177e4SLinus Torvalds
10403b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
10413b52634fSMaxime Ripard
1042156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig"
1043156a0997SBarry Song
1044c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
1045c5f80065SErik Gilling
104695b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
10471da177e4SLinus Torvalds
104895b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
10491da177e4SLinus Torvalds
10501da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
10511da177e4SLinus Torvalds
1052ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
1053420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
1054ceade897SRussell King
10552a0ba738SMarc Zyngiersource "arch/arm/mach-virt/Kconfig"
10562a0ba738SMarc Zyngier
10576f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
10586f35f9a9STony Prisk
10597ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
10607ec80ddfSwanzongshun
10619a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
10629a45eb69SJosh Cartwright
10631da177e4SLinus Torvalds# Definitions to make life easier
10641da177e4SLinus Torvaldsconfig ARCH_ACORN
10651da177e4SLinus Torvalds	bool
10661da177e4SLinus Torvalds
10677ae1f7ecSLennert Buytenhekconfig PLAT_IOP
10687ae1f7ecSLennert Buytenhek	bool
1069469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
10707ae1f7ecSLennert Buytenhek
107169b02f6aSLennert Buytenhekconfig PLAT_ORION
107269b02f6aSLennert Buytenhek	bool
1073bfe45e0bSRussell King	select CLKSRC_MMIO
1074b1b3f49cSRussell King	select COMMON_CLK
1075dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
1076278b45b0SAndrew Lunn	select IRQ_DOMAIN
107769b02f6aSLennert Buytenhek
1078abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
1079abcda1dcSThomas Petazzoni	bool
1080abcda1dcSThomas Petazzoni	select PLAT_ORION
1081abcda1dcSThomas Petazzoni
1082bd5ce433SEric Miaoconfig PLAT_PXA
1083bd5ce433SEric Miao	bool
1084bd5ce433SEric Miao
1085f4b8b319SRussell Kingconfig PLAT_VERSATILE
1086f4b8b319SRussell King	bool
1087f4b8b319SRussell King
1088e3887714SRussell Kingconfig ARM_TIMER_SP804
1089e3887714SRussell King	bool
1090bfe45e0bSRussell King	select CLKSRC_MMIO
10917a0eca71SRob Herring	select CLKSRC_OF if OF
1092e3887714SRussell King
1093d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig"
1094d9a1beaaSAlexandre Courbot
10951da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
10961da177e4SLinus Torvalds
1097958cab0fSRussell Kingconfig ARM_NR_BANKS
1098958cab0fSRussell King	int
1099958cab0fSRussell King	default 16 if ARCH_EP93XX
1100958cab0fSRussell King	default 8
1101958cab0fSRussell King
1102afe4b25eSLennert Buytenhekconfig IWMMXT
1103698613b6SRussell King	bool "Enable iWMMXt support" if !CPU_PJ4
1104ef6c8445SHaojian Zhuang	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1105698613b6SRussell King	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
1106afe4b25eSLennert Buytenhek	help
1107afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1108afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1109afe4b25eSLennert Buytenhek
111052108641Seric miaoconfig MULTI_IRQ_HANDLER
111152108641Seric miao	bool
111252108641Seric miao	help
111352108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
111452108641Seric miao
11153b93e7b0SHyok S. Choiif !MMU
11163b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
11173b93e7b0SHyok S. Choiendif
11183b93e7b0SHyok S. Choi
11193e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
11203e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
11213e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
11223e0a07f8SGregory CLEMENT	default y
11233e0a07f8SGregory CLEMENT	help
11243e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
11253e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
11263e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
11273e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
11283e0a07f8SGregory CLEMENT	  Workaround:
11293e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
11303e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
11313e0a07f8SGregory CLEMENT	  instruction
11323e0a07f8SGregory CLEMENT
1133f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
1134f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1135f0c4b8d6SWill Deacon	depends on CPU_V6
1136f0c4b8d6SWill Deacon	help
1137f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
1138f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1139f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
1140f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
1141f0c4b8d6SWill Deacon
11429cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
11439cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1144e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
11459cba3cccSCatalin Marinas	help
11469cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
11479cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
11489cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
11499cba3cccSCatalin Marinas	  recommended workaround.
11509cba3cccSCatalin Marinas
11517ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
11527ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
11537ce236fcSCatalin Marinas	depends on CPU_V7
11547ce236fcSCatalin Marinas	help
11557ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
11567ce236fcSCatalin Marinas	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
11577ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
11587ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
11597ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
11607ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
11617ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
11627ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
11637ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
11647ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
11657ce236fcSCatalin Marinas	  available in non-secure mode.
11667ce236fcSCatalin Marinas
1167855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1168855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1169855c551fSCatalin Marinas	depends on CPU_V7
117062e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1171855c551fSCatalin Marinas	help
1172855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1173855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1174855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1175855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1176855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1177855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1178855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1179855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1180855c551fSCatalin Marinas
11810516e464SCatalin Marinasconfig ARM_ERRATA_460075
11820516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
11830516e464SCatalin Marinas	depends on CPU_V7
118462e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
11850516e464SCatalin Marinas	help
11860516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
11870516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
11880516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
11890516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
11900516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
11910516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
11920516e464SCatalin Marinas	  may not be available in non-secure mode.
11930516e464SCatalin Marinas
11949f05027cSWill Deaconconfig ARM_ERRATA_742230
11959f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
11969f05027cSWill Deacon	depends on CPU_V7 && SMP
119762e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
11989f05027cSWill Deacon	help
11999f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
12009f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
12019f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
12029f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
12039f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
12049f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
12059f05027cSWill Deacon	  the two writes.
12069f05027cSWill Deacon
1207a672e99bSWill Deaconconfig ARM_ERRATA_742231
1208a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1209a672e99bSWill Deacon	depends on CPU_V7 && SMP
121062e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1211a672e99bSWill Deacon	help
1212a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1213a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1214a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1215a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1216a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1217a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1218a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1219a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1220a672e99bSWill Deacon	  capabilities of the processor.
1221a672e99bSWill Deacon
12229e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369
1223fa0ce403SWill Deacon	bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
12242839e06cSSantosh Shilimkar	depends on CACHE_L2X0
12259e65582aSSantosh Shilimkar	help
12269e65582aSSantosh Shilimkar	   The PL310 L2 cache controller implements three types of Clean &
12279e65582aSSantosh Shilimkar	   Invalidate maintenance operations: by Physical Address
12289e65582aSSantosh Shilimkar	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
12299e65582aSSantosh Shilimkar	   They are architecturally defined to behave as the execution of a
12309e65582aSSantosh Shilimkar	   clean operation followed immediately by an invalidate operation,
12319e65582aSSantosh Shilimkar	   both performing to the same memory location. This functionality
12329e65582aSSantosh Shilimkar	   is not correctly implemented in PL310 as clean lines are not
12332839e06cSSantosh Shilimkar	   invalidated as a result of these operations.
1234cdf357f1SWill Deacon
123569155794SJon Medhurstconfig ARM_ERRATA_643719
123669155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
123769155794SJon Medhurst	depends on CPU_V7 && SMP
123869155794SJon Medhurst	help
123969155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
124069155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
124169155794SJon Medhurst	  register returns zero when it should return one. The workaround
124269155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
124369155794SJon Medhurst	  it behave as intended and avoiding data corruption.
124469155794SJon Medhurst
1245cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1246cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1247e66dc745SDave Martin	depends on CPU_V7
1248cdf357f1SWill Deacon	help
1249cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1250cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1251cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1252cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1253cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1254cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1255cdf357f1SWill Deacon	  entries regardless of the ASID.
1256475d92fcSWill Deacon
12571f0090a1SRussell Kingconfig PL310_ERRATA_727915
1258fa0ce403SWill Deacon	bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
12591f0090a1SRussell King	depends on CACHE_L2X0
12601f0090a1SRussell King	help
12611f0090a1SRussell King	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
12621f0090a1SRussell King	  operation (offset 0x7FC). This operation runs in background so that
12631f0090a1SRussell King	  PL310 can handle normal accesses while it is in progress. Under very
12641f0090a1SRussell King	  rare circumstances, due to this erratum, write data can be lost when
12651f0090a1SRussell King	  PL310 treats a cacheable write transaction during a Clean &
12661f0090a1SRussell King	  Invalidate by Way operation.
12671f0090a1SRussell King
1268475d92fcSWill Deaconconfig ARM_ERRATA_743622
1269475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1270475d92fcSWill Deacon	depends on CPU_V7
127162e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1272475d92fcSWill Deacon	help
1273475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1274efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1275475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1276475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1277475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1278475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1279475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1280475d92fcSWill Deacon	  processor.
1281475d92fcSWill Deacon
12829a27c27cSWill Deaconconfig ARM_ERRATA_751472
12839a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1284ba90c516SDave Martin	depends on CPU_V7
128562e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
12869a27c27cSWill Deacon	help
12879a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
12889a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
12899a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
12909a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
12919a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
12929a27c27cSWill Deacon
1293fa0ce403SWill Deaconconfig PL310_ERRATA_753970
1294fa0ce403SWill Deacon	bool "PL310 errata: cache sync operation may be faulty"
1295885028e4SSrinidhi Kasagar	depends on CACHE_PL310
1296885028e4SSrinidhi Kasagar	help
1297885028e4SSrinidhi Kasagar	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1298885028e4SSrinidhi Kasagar
1299885028e4SSrinidhi Kasagar	  Under some condition the effect of cache sync operation on
1300885028e4SSrinidhi Kasagar	  the store buffer still remains when the operation completes.
1301885028e4SSrinidhi Kasagar	  This means that the store buffer is always asked to drain and
1302885028e4SSrinidhi Kasagar	  this prevents it from merging any further writes. The workaround
1303885028e4SSrinidhi Kasagar	  is to replace the normal offset of cache sync operation (0x730)
1304885028e4SSrinidhi Kasagar	  by another offset targeting an unmapped PL310 register 0x740.
1305885028e4SSrinidhi Kasagar	  This has the same effect as the cache sync operation: store buffer
1306885028e4SSrinidhi Kasagar	  drain and waiting for all buffers empty.
1307885028e4SSrinidhi Kasagar
1308fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1309fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1310fcbdc5feSWill Deacon	depends on CPU_V7
1311fcbdc5feSWill Deacon	help
1312fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1313fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1314fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1315fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1316fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1317fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1318fcbdc5feSWill Deacon
13195dab26afSWill Deaconconfig ARM_ERRATA_754327
13205dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
13215dab26afSWill Deacon	depends on CPU_V7 && SMP
13225dab26afSWill Deacon	help
13235dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
13245dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
13255dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
13265dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
13275dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
13285dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
13295dab26afSWill Deacon
1330145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1331145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1332fd832478SFabio Estevam	depends on CPU_V6
1333145e10e1SCatalin Marinas	help
1334145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1335145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1336145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1337145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1338145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1339145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1340145e10e1SCatalin Marinas	  is not affected.
1341145e10e1SCatalin Marinas
1342f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1343f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1344f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1345f630c1bdSWill Deacon	help
1346f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1347f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1348f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1349f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1350f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1351f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1352f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1353f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1354f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1355f630c1bdSWill Deacon
135611ed0ba1SWill Deaconconfig PL310_ERRATA_769419
135711ed0ba1SWill Deacon	bool "PL310 errata: no automatic Store Buffer drain"
135811ed0ba1SWill Deacon	depends on CACHE_L2X0
135911ed0ba1SWill Deacon	help
136011ed0ba1SWill Deacon	  On revisions of the PL310 prior to r3p2, the Store Buffer does
136111ed0ba1SWill Deacon	  not automatically drain. This can cause normal, non-cacheable
136211ed0ba1SWill Deacon	  writes to be retained when the memory system is idle, leading
136311ed0ba1SWill Deacon	  to suboptimal I/O performance for drivers using coherent DMA.
136411ed0ba1SWill Deacon	  This option adds a write barrier to the cpu_idle loop so that,
136511ed0ba1SWill Deacon	  on systems with an outer cache, the store buffer is drained
136611ed0ba1SWill Deacon	  explicitly.
136711ed0ba1SWill Deacon
13687253b85cSSimon Hormanconfig ARM_ERRATA_775420
13697253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
13707253b85cSSimon Horman       depends on CPU_V7
13717253b85cSSimon Horman       help
13727253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
13737253b85cSSimon Horman	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
13747253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
13757253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
13767253b85cSSimon Horman	 an abort may occur on cache maintenance.
13777253b85cSSimon Horman
137893dc6887SCatalin Marinasconfig ARM_ERRATA_798181
137993dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
138093dc6887SCatalin Marinas	depends on CPU_V7 && SMP
138193dc6887SCatalin Marinas	help
138293dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
138393dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
138493dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
138593dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
138693dc6887SCatalin Marinas	  as the one being invalidated.
138793dc6887SCatalin Marinas
138884b6504fSWill Deaconconfig ARM_ERRATA_773022
138984b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
139084b6504fSWill Deacon	depends on CPU_V7
139184b6504fSWill Deacon	help
139284b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
139384b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
139484b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
139584b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
139684b6504fSWill Deacon
13971da177e4SLinus Torvaldsendmenu
13981da177e4SLinus Torvalds
13991da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
14001da177e4SLinus Torvalds
14011da177e4SLinus Torvaldsmenu "Bus support"
14021da177e4SLinus Torvalds
14031da177e4SLinus Torvaldsconfig ARM_AMBA
14041da177e4SLinus Torvalds	bool
14051da177e4SLinus Torvalds
14061da177e4SLinus Torvaldsconfig ISA
14071da177e4SLinus Torvalds	bool
14081da177e4SLinus Torvalds	help
14091da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
14101da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
14111da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
14121da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
14131da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
14141da177e4SLinus Torvalds
1415065909b9SRussell King# Select ISA DMA controller support
14161da177e4SLinus Torvaldsconfig ISA_DMA
14171da177e4SLinus Torvalds	bool
1418065909b9SRussell King	select ISA_DMA_API
14191da177e4SLinus Torvalds
1420065909b9SRussell King# Select ISA DMA interface
14215cae841bSAl Viroconfig ISA_DMA_API
14225cae841bSAl Viro	bool
14235cae841bSAl Viro
14241da177e4SLinus Torvaldsconfig PCI
14250b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
14261da177e4SLinus Torvalds	help
14271da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
14281da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
14291da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
14301da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
14311da177e4SLinus Torvalds
143252882173SAnton Vorontsovconfig PCI_DOMAINS
143352882173SAnton Vorontsov	bool
143452882173SAnton Vorontsov	depends on PCI
143552882173SAnton Vorontsov
1436b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1437b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1438b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1439b080ac8aSMarcelo Roberto Jimenez	help
1440b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1441b080ac8aSMarcelo Roberto Jimenez
144236e23590SMatthew Wilcoxconfig PCI_SYSCALL
144336e23590SMatthew Wilcox	def_bool PCI
144436e23590SMatthew Wilcox
1445a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1446a0113a99SMike Rapoport	bool
1447a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1448a0113a99SMike Rapoport	default y
1449a0113a99SMike Rapoport	select DMABOUNCE
1450a0113a99SMike Rapoport
14511da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
14523f06d157SJingoo Hansource "drivers/pci/pcie/Kconfig"
14531da177e4SLinus Torvalds
14541da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
14551da177e4SLinus Torvalds
14561da177e4SLinus Torvaldsendmenu
14571da177e4SLinus Torvalds
14581da177e4SLinus Torvaldsmenu "Kernel Features"
14591da177e4SLinus Torvalds
14603b55658aSDave Martinconfig HAVE_SMP
14613b55658aSDave Martin	bool
14623b55658aSDave Martin	help
14633b55658aSDave Martin	  This option should be selected by machines which have an SMP-
14643b55658aSDave Martin	  capable CPU.
14653b55658aSDave Martin
14663b55658aSDave Martin	  The only effect of this option is to make the SMP-related
14673b55658aSDave Martin	  options available to the user for configuration.
14683b55658aSDave Martin
14691da177e4SLinus Torvaldsconfig SMP
1470bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1471fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1472bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
14733b55658aSDave Martin	depends on HAVE_SMP
1474801bb21cSJonathan Austin	depends on MMU || ARM_MPU
14751da177e4SLinus Torvalds	help
14761da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
14774a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
14784a474157SRobert Graffham	  than one CPU, say Y.
14791da177e4SLinus Torvalds
14804a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
14811da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
14824a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
14834a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
14844a474157SRobert Graffham	  will run faster if you say N here.
14851da177e4SLinus Torvalds
1486395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
14871da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
148850a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
14891da177e4SLinus Torvalds
14901da177e4SLinus Torvalds	  If you don't know what to do here, say N.
14911da177e4SLinus Torvalds
1492f00ec48fSRussell Kingconfig SMP_ON_UP
1493f00ec48fSRussell King	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1494801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1495f00ec48fSRussell King	default y
1496f00ec48fSRussell King	help
1497f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1498f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1499f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1500f00ec48fSRussell King	  savings.
1501f00ec48fSRussell King
1502f00ec48fSRussell King	  If you don't know what to do here, say Y.
1503f00ec48fSRussell King
1504c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1505c9018aabSVincent Guittot	bool "Support cpu topology definition"
1506c9018aabSVincent Guittot	depends on SMP && CPU_V7
1507c9018aabSVincent Guittot	default y
1508c9018aabSVincent Guittot	help
1509c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1510c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1511c9018aabSVincent Guittot	  topology of an ARM System.
1512c9018aabSVincent Guittot
1513c9018aabSVincent Guittotconfig SCHED_MC
1514c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1515c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1516c9018aabSVincent Guittot	help
1517c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1518c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1519c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1520c9018aabSVincent Guittot
1521c9018aabSVincent Guittotconfig SCHED_SMT
1522c9018aabSVincent Guittot	bool "SMT scheduler support"
1523c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1524c9018aabSVincent Guittot	help
1525c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1526c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1527c9018aabSVincent Guittot	  places. If unsure say N here.
1528c9018aabSVincent Guittot
1529a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1530a8cbcd92SRussell King	bool
1531a8cbcd92SRussell King	help
1532a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1533a8cbcd92SRussell King
15348a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1535022c03a2SMarc Zyngier	bool "Architected timer support"
1536022c03a2SMarc Zyngier	depends on CPU_V7
15378a4da6e3SMark Rutland	select ARM_ARCH_TIMER
15380c403462SWill Deacon	select GENERIC_CLOCKEVENTS
1539022c03a2SMarc Zyngier	help
1540022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1541022c03a2SMarc Zyngier
1542f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1543f32f4ce2SRussell King	bool
1544f32f4ce2SRussell King	depends on SMP
1545da4a686aSRob Herring	select CLKSRC_OF if OF
1546f32f4ce2SRussell King	help
1547f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1548f32f4ce2SRussell King
1549e8db288eSNicolas Pitreconfig MCPM
1550e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1551e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1552e8db288eSNicolas Pitre	help
1553e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1554e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1555e8db288eSNicolas Pitre	  systems.
1556e8db288eSNicolas Pitre
15571c33be57SNicolas Pitreconfig BIG_LITTLE
15581c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
15591c33be57SNicolas Pitre	depends on CPU_V7 && SMP
15601c33be57SNicolas Pitre	select MCPM
15611c33be57SNicolas Pitre	help
15621c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
15631c33be57SNicolas Pitre	  system architecture.
15641c33be57SNicolas Pitre
15651c33be57SNicolas Pitreconfig BL_SWITCHER
15661c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
15671c33be57SNicolas Pitre	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
15681c33be57SNicolas Pitre	select CPU_PM
15691c33be57SNicolas Pitre	select ARM_CPU_SUSPEND
15701c33be57SNicolas Pitre	help
15711c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
15721c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
15731c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
15741c33be57SNicolas Pitre
1575b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1576b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1577b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1578b22537c6SNicolas Pitre	help
1579b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1580b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1581b22537c6SNicolas Pitre	  debugging purposes only.
1582b22537c6SNicolas Pitre
15838d5796d2SLennert Buytenhekchoice
15848d5796d2SLennert Buytenhek	prompt "Memory split"
15858d5796d2SLennert Buytenhek	default VMSPLIT_3G
15868d5796d2SLennert Buytenhek	help
15878d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
15888d5796d2SLennert Buytenhek
15898d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
15908d5796d2SLennert Buytenhek	  option alone!
15918d5796d2SLennert Buytenhek
15928d5796d2SLennert Buytenhek	config VMSPLIT_3G
15938d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
15948d5796d2SLennert Buytenhek	config VMSPLIT_2G
15958d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
15968d5796d2SLennert Buytenhek	config VMSPLIT_1G
15978d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
15988d5796d2SLennert Buytenhekendchoice
15998d5796d2SLennert Buytenhek
16008d5796d2SLennert Buytenhekconfig PAGE_OFFSET
16018d5796d2SLennert Buytenhek	hex
16028d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
16038d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
16048d5796d2SLennert Buytenhek	default 0xC0000000
16058d5796d2SLennert Buytenhek
16061da177e4SLinus Torvaldsconfig NR_CPUS
16071da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
16081da177e4SLinus Torvalds	range 2 32
16091da177e4SLinus Torvalds	depends on SMP
16101da177e4SLinus Torvalds	default "4"
16111da177e4SLinus Torvalds
1612a054a811SRussell Kingconfig HOTPLUG_CPU
161300b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
161440b31360SStephen Rothwell	depends on SMP
1615a054a811SRussell King	help
1616a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1617a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1618a054a811SRussell King
16192bdd424fSWill Deaconconfig ARM_PSCI
16202bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
16212bdd424fSWill Deacon	depends on CPU_V7
16222bdd424fSWill Deacon	help
16232bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
16242bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
16252bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
16262bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
16272bdd424fSWill Deacon	  ARM processors").
16282bdd424fSWill Deacon
16292a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
16302a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
16312a6ad871SMaxime Ripard# selected platforms.
163244986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
163344986ab0SPeter De Schrijver (NVIDIA)	int
16343dea19e8SPeter De Schrijver (NVIDIA)	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
163541c3548eSLinus Walleij	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX
163606b851e5SOlof Johansson	default 392 if ARCH_U8500
163701bb914cSTony Prisk	default 352 if ARCH_VT8500
163801bb914cSTony Prisk	default 288 if ARCH_SUNXI
16392a6ad871SMaxime Ripard	default 264 if MACH_H4700
164044986ab0SPeter De Schrijver (NVIDIA)	default 0
164144986ab0SPeter De Schrijver (NVIDIA)	help
164244986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
164344986ab0SPeter De Schrijver (NVIDIA)
164444986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
164544986ab0SPeter De Schrijver (NVIDIA)
1646d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
16471da177e4SLinus Torvalds
1648c9218b16SRussell Kingconfig HZ_FIXED
1649f8065813SRussell King	int
1650b130d5c2SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1651a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
16525248c657SDavid Brownell	default AT91_TIMER_HZ if ARCH_AT91
1653bf98c1eaSLaurent Pinchart	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
165447d84682SRussell King	default 0
1655c9218b16SRussell King
1656c9218b16SRussell Kingchoice
165747d84682SRussell King	depends on HZ_FIXED = 0
1658c9218b16SRussell King	prompt "Timer frequency"
1659c9218b16SRussell King
1660c9218b16SRussell Kingconfig HZ_100
1661c9218b16SRussell King	bool "100 Hz"
1662c9218b16SRussell King
1663c9218b16SRussell Kingconfig HZ_200
1664c9218b16SRussell King	bool "200 Hz"
1665c9218b16SRussell King
1666c9218b16SRussell Kingconfig HZ_250
1667c9218b16SRussell King	bool "250 Hz"
1668c9218b16SRussell King
1669c9218b16SRussell Kingconfig HZ_300
1670c9218b16SRussell King	bool "300 Hz"
1671c9218b16SRussell King
1672c9218b16SRussell Kingconfig HZ_500
1673c9218b16SRussell King	bool "500 Hz"
1674c9218b16SRussell King
1675c9218b16SRussell Kingconfig HZ_1000
1676c9218b16SRussell King	bool "1000 Hz"
1677c9218b16SRussell King
1678c9218b16SRussell Kingendchoice
1679c9218b16SRussell King
1680c9218b16SRussell Kingconfig HZ
1681c9218b16SRussell King	int
168247d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1683c9218b16SRussell King	default 100 if HZ_100
1684c9218b16SRussell King	default 200 if HZ_200
1685c9218b16SRussell King	default 250 if HZ_250
1686c9218b16SRussell King	default 300 if HZ_300
1687c9218b16SRussell King	default 500 if HZ_500
1688c9218b16SRussell King	default 1000
1689c9218b16SRussell King
1690c9218b16SRussell Kingconfig SCHED_HRTICK
1691c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1692f8065813SRussell King
169316c79651SCatalin Marinasconfig THUMB2_KERNEL
1694bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
16954477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1696bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
169716c79651SCatalin Marinas	select AEABI
169816c79651SCatalin Marinas	select ARM_ASM_UNIFIED
169989bace65SArnd Bergmann	select ARM_UNWIND
170016c79651SCatalin Marinas	help
170116c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
170216c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
170316c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
170416c79651SCatalin Marinas
170516c79651SCatalin Marinas	  If unsure, say N.
170616c79651SCatalin Marinas
17076f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
17086f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
17096f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
17106f685c5cSDave Martin	default y
17116f685c5cSDave Martin	help
17126f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
17136f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
17146f685c5cSDave Martin	  branch instructions.
17156f685c5cSDave Martin
17166f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
17176f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
17186f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
17196f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
17206f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
17216f685c5cSDave Martin	  support.
17226f685c5cSDave Martin
17236f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
17246f685c5cSDave Martin	  relocation" error when loading some modules.
17256f685c5cSDave Martin
17266f685c5cSDave Martin	  Until fixed tools are available, passing
17276f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
17286f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
17296f685c5cSDave Martin	  stack usage in some cases.
17306f685c5cSDave Martin
17316f685c5cSDave Martin	  The problem is described in more detail at:
17326f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
17336f685c5cSDave Martin
17346f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
17356f685c5cSDave Martin
17366f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
17376f685c5cSDave Martin
17380becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
17390becb088SCatalin Marinas	bool
17400becb088SCatalin Marinas
1741704bdda0SNicolas Pitreconfig AEABI
1742704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1743704bdda0SNicolas Pitre	help
1744704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1745704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1746704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1747704bdda0SNicolas Pitre
1748704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1749704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1750704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1751704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1752704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1753704bdda0SNicolas Pitre
1754704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1755704bdda0SNicolas Pitre
17566c90c872SNicolas Pitreconfig OABI_COMPAT
1757a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1758d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
17596c90c872SNicolas Pitre	help
17606c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
17616c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
17626c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
17636c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
17646c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
17656c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
176691702175SKees Cook
176791702175SKees Cook	  The seccomp filter system will not be available when this is
176891702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
176991702175SKees Cook	  between calling conventions during filtering.
177091702175SKees Cook
17716c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
17726c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
17736c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
17746c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1775b02f8467SKees Cook	  at all). If in doubt say N.
17766c90c872SNicolas Pitre
1777eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1778e80d6a24SMel Gorman	bool
1779e80d6a24SMel Gorman
178005944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
178105944d74SRussell King	bool
178205944d74SRussell King
178307a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
178407a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
178507a2f737SRussell King
178605944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1787be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1788c80d79d7SYasunori Goto
17897b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
17907b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
17917b7bf499SWill Deacon
1792053a96caSNicolas Pitreconfig HIGHMEM
1793e8db89a2SRussell King	bool "High Memory Support"
1794e8db89a2SRussell King	depends on MMU
1795053a96caSNicolas Pitre	help
1796053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1797053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1798053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1799053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1800053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1801053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1802053a96caSNicolas Pitre
1803053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1804053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1805053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1806053a96caSNicolas Pitre
1807053a96caSNicolas Pitre	  If unsure, say n.
1808053a96caSNicolas Pitre
180965cec8e3SRussell Kingconfig HIGHPTE
181065cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
181165cec8e3SRussell King	depends on HIGHMEM
181265cec8e3SRussell King
18131b8873a0SJamie Ilesconfig HW_PERF_EVENTS
18141b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1815f0d1bc47SWill Deacon	depends on PERF_EVENTS
18161b8873a0SJamie Iles	default y
18171b8873a0SJamie Iles	help
18181b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
18191b8873a0SJamie Iles	  disabled, perf events will use software events only.
18201b8873a0SJamie Iles
18211355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS
18221355e2a6SCatalin Marinas       def_bool y
18231355e2a6SCatalin Marinas       depends on ARM_LPAE
18241355e2a6SCatalin Marinas
18258d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE
18268d962507SCatalin Marinas       def_bool y
18278d962507SCatalin Marinas       depends on ARM_LPAE
18288d962507SCatalin Marinas
18294bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB
18304bfab203SSteven Capper	def_bool y
18314bfab203SSteven Capper
18323f22ab27SDave Hansensource "mm/Kconfig"
18333f22ab27SDave Hansen
1834c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1835bf98c1eaSLaurent Pinchart	int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1836bf98c1eaSLaurent Pinchart	range 11 64 if ARCH_SHMOBILE_LEGACY
1837898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
18386d85e2b0SUwe Kleine-König	default "9" if SA1111 || ARCH_EFM32
1839c1b2d970SMagnus Damm	default "11"
1840c1b2d970SMagnus Damm	help
1841c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1842c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1843c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1844c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1845c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1846c1b2d970SMagnus Damm	  increase this value.
1847c1b2d970SMagnus Damm
1848c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1849c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1850c1b2d970SMagnus Damm
18511da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
18521da177e4SLinus Torvalds	bool
1853f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
18541da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1855e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
18561da177e4SLinus Torvalds	help
18571da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
18581da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
18591da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
18601da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
18611da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
18621da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
18631da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
18641da177e4SLinus Torvalds
186539ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
186638ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
186738ef2ad5SLinus Walleij	depends on MMU
186839ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
186939ec58f3SLennert Buytenhek	help
187039ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
187139ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
187239ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
187339ec58f3SLennert Buytenhek
187439ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
187539ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
187639ec58f3SLennert Buytenhek	  such copy operations with large buffers.
187739ec58f3SLennert Buytenhek
187839ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
187939ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
188039ec58f3SLennert Buytenhek
188170c70d97SNicolas Pitreconfig SECCOMP
188270c70d97SNicolas Pitre	bool
188370c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
188470c70d97SNicolas Pitre	---help---
188570c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
188670c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
188770c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
188870c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
188970c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
189070c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
189170c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
189270c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
189370c70d97SNicolas Pitre	  defined by each seccomp mode.
189470c70d97SNicolas Pitre
189506e6295bSStefano Stabelliniconfig SWIOTLB
189606e6295bSStefano Stabellini	def_bool y
189706e6295bSStefano Stabellini
189806e6295bSStefano Stabelliniconfig IOMMU_HELPER
189906e6295bSStefano Stabellini	def_bool SWIOTLB
190006e6295bSStefano Stabellini
1901eff8d644SStefano Stabelliniconfig XEN_DOM0
1902eff8d644SStefano Stabellini	def_bool y
1903eff8d644SStefano Stabellini	depends on XEN
1904eff8d644SStefano Stabellini
1905eff8d644SStefano Stabelliniconfig XEN
1906eff8d644SStefano Stabellini	bool "Xen guest support on ARM (EXPERIMENTAL)"
190785323a99SIan Campbell	depends on ARM && AEABI && OF
1908f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
190985323a99SIan Campbell	depends on !GENERIC_ATOMIC64
191017b7ab80SStefano Stabellini	select ARM_PSCI
191183862ccfSStefano Stabellini	select SWIOTLB_XEN
1912e17b2f11SIan Campbell	select ARCH_DMA_ADDR_T_64BIT
1913eff8d644SStefano Stabellini	help
1914eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1915eff8d644SStefano Stabellini
19161da177e4SLinus Torvaldsendmenu
19171da177e4SLinus Torvalds
19181da177e4SLinus Torvaldsmenu "Boot options"
19191da177e4SLinus Torvalds
19209eb8f674SGrant Likelyconfig USE_OF
19219eb8f674SGrant Likely	bool "Flattened Device Tree support"
1922b1b3f49cSRussell King	select IRQ_DOMAIN
19239eb8f674SGrant Likely	select OF
19249eb8f674SGrant Likely	select OF_EARLY_FLATTREE
19259eb8f674SGrant Likely	help
19269eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
19279eb8f674SGrant Likely
1928bd51e2f5SNicolas Pitreconfig ATAGS
1929bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1930bd51e2f5SNicolas Pitre	default y
1931bd51e2f5SNicolas Pitre	help
1932bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1933bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1934bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1935bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1936bd51e2f5SNicolas Pitre	  leave this to y.
1937bd51e2f5SNicolas Pitre
1938bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1939bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1940bd51e2f5SNicolas Pitre	depends on ATAGS
1941bd51e2f5SNicolas Pitre	help
1942bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1943bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1944bd51e2f5SNicolas Pitre
19451da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
19461da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
19471da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
19481da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
19491da177e4SLinus Torvalds	default "0"
19501da177e4SLinus Torvalds	help
19511da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
19521da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
19531da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
19541da177e4SLinus Torvalds	  value in their defconfig file.
19551da177e4SLinus Torvalds
19561da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
19571da177e4SLinus Torvalds
19581da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
19591da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
19601da177e4SLinus Torvalds	default "0"
19611da177e4SLinus Torvalds	help
1962f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1963f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1964f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1965f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1966f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1967f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
19681da177e4SLinus Torvalds
19691da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
19701da177e4SLinus Torvalds
19711da177e4SLinus Torvaldsconfig ZBOOT_ROM
19721da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
19731da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
197410968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
19751da177e4SLinus Torvalds	help
19761da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
19771da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
19781da177e4SLinus Torvalds
1979090ab3ffSSimon Hormanchoice
1980090ab3ffSSimon Horman	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1981d6f94fa0SKees Cook	depends on ZBOOT_ROM && ARCH_SH7372
1982090ab3ffSSimon Horman	default ZBOOT_ROM_NONE
1983090ab3ffSSimon Horman	help
1984090ab3ffSSimon Horman	  Include experimental SD/MMC loading code in the ROM-able zImage.
198559bf8964SMasanari Iida	  With this enabled it is possible to write the ROM-able zImage
1986090ab3ffSSimon Horman	  kernel image to an MMC or SD card and boot the kernel straight
1987090ab3ffSSimon Horman	  from the reset vector. At reset the processor Mask ROM will load
198859bf8964SMasanari Iida	  the first part of the ROM-able zImage which in turn loads the
1989090ab3ffSSimon Horman	  rest the kernel image to RAM.
1990090ab3ffSSimon Horman
1991090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE
1992090ab3ffSSimon Horman	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1993090ab3ffSSimon Horman	help
1994090ab3ffSSimon Horman	  Do not load image from SD or MMC
1995090ab3ffSSimon Horman
1996f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF
1997f45b1149SSimon Horman	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1998f45b1149SSimon Horman	help
1999090ab3ffSSimon Horman	  Load image from MMCIF hardware block.
2000090ab3ffSSimon Horman
2001090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI
2002090ab3ffSSimon Horman	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
2003090ab3ffSSimon Horman	help
2004090ab3ffSSimon Horman	  Load image from SDHI hardware block
2005090ab3ffSSimon Horman
2006090ab3ffSSimon Hormanendchoice
2007f45b1149SSimon Horman
2008e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
2009e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
201010968131SRussell King	depends on OF
2011e2a6a3aaSJohn Bonesio	help
2012e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
2013e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
2014e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
2015e2a6a3aaSJohn Bonesio
2016e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
2017e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
2018e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
2019e2a6a3aaSJohn Bonesio
2020e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
2021e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
2022e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
2023e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
2024e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
2025e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
2026e2a6a3aaSJohn Bonesio	  to this option.
2027e2a6a3aaSJohn Bonesio
2028b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
2029b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
2030b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
2031b90b9a38SNicolas Pitre	help
2032b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
2033b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
2034b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
2035b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
2036b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
2037b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
2038b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
2039b90b9a38SNicolas Pitre
2040d0f34a11SGenoud Richardchoice
2041d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2042d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2043d0f34a11SGenoud Richard
2044d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2045d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
2046d0f34a11SGenoud Richard	help
2047d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
2048d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
2049d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
2050d0f34a11SGenoud Richard
2051d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2052d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
2053d0f34a11SGenoud Richard	help
2054d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
2055d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
2056d0f34a11SGenoud Richard
2057d0f34a11SGenoud Richardendchoice
2058d0f34a11SGenoud Richard
20591da177e4SLinus Torvaldsconfig CMDLINE
20601da177e4SLinus Torvalds	string "Default kernel command string"
20611da177e4SLinus Torvalds	default ""
20621da177e4SLinus Torvalds	help
20631da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
20641da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
20651da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
20661da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
20671da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
20681da177e4SLinus Torvalds
20694394c124SVictor Boiviechoice
20704394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
20714394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
2072bd51e2f5SNicolas Pitre	depends on ATAGS
20734394c124SVictor Boivie
20744394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
20754394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
20764394c124SVictor Boivie	help
20774394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
20784394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
20794394c124SVictor Boivie	  string provided in CMDLINE will be used.
20804394c124SVictor Boivie
20814394c124SVictor Boivieconfig CMDLINE_EXTEND
20824394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
20834394c124SVictor Boivie	help
20844394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
20854394c124SVictor Boivie	  appended to the default kernel command string.
20864394c124SVictor Boivie
208792d2040dSAlexander Hollerconfig CMDLINE_FORCE
208892d2040dSAlexander Holler	bool "Always use the default kernel command string"
208992d2040dSAlexander Holler	help
209092d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
209192d2040dSAlexander Holler	  loader passes other arguments to the kernel.
209292d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
209392d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
20944394c124SVictor Boivieendchoice
209592d2040dSAlexander Holler
20961da177e4SLinus Torvaldsconfig XIP_KERNEL
20971da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
209810968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
20991da177e4SLinus Torvalds	help
21001da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
21011da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
21021da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
21031da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
21041da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
21051da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
21061da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
21071da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
21081da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
21091da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
21101da177e4SLinus Torvalds
21111da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
21121da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
21131da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
21141da177e4SLinus Torvalds
21151da177e4SLinus Torvalds	  If unsure, say N.
21161da177e4SLinus Torvalds
21171da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
21181da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
21191da177e4SLinus Torvalds	depends on XIP_KERNEL
21201da177e4SLinus Torvalds	default "0x00080000"
21211da177e4SLinus Torvalds	help
21221da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
21231da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
21241da177e4SLinus Torvalds	  own flash usage.
21251da177e4SLinus Torvalds
2126c587e4a6SRichard Purdieconfig KEXEC
2127c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
212819ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
2129c587e4a6SRichard Purdie	help
2130c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2131c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
213201dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2133c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2134c587e4a6SRichard Purdie
2135c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2136c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2137bf220695SGeert Uytterhoeven	  initially work for you.
2138c587e4a6SRichard Purdie
21394cd9d6f7SRichard Purdieconfig ATAGS_PROC
21404cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2141bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
2142b98d7291SUli Luckas	default y
21434cd9d6f7SRichard Purdie	help
21444cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
21454cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
21464cd9d6f7SRichard Purdie
2147cb5d39b3SMika Westerbergconfig CRASH_DUMP
2148cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2149cb5d39b3SMika Westerberg	help
2150cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2151cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2152cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2153cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2154cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2155cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2156cb5d39b3SMika Westerberg
2157cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2158cb5d39b3SMika Westerberg
2159e69edc79SEric Miaoconfig AUTO_ZRELADDR
2160e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2161e69edc79SEric Miao	help
2162e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2163e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2164e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2165e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2166e69edc79SEric Miao	  from start of memory.
2167e69edc79SEric Miao
21681da177e4SLinus Torvaldsendmenu
21691da177e4SLinus Torvalds
2170ac9d7efcSRussell Kingmenu "CPU Power Management"
21711da177e4SLinus Torvalds
217289c52ed4SBen Dooksif ARCH_HAS_CPUFREQ
21731da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
21741da177e4SLinus Torvaldsendif
21751da177e4SLinus Torvalds
2176ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2177ac9d7efcSRussell King
2178ac9d7efcSRussell Kingendmenu
2179ac9d7efcSRussell King
21801da177e4SLinus Torvaldsmenu "Floating point emulation"
21811da177e4SLinus Torvalds
21821da177e4SLinus Torvaldscomment "At least one emulation must be selected"
21831da177e4SLinus Torvalds
21841da177e4SLinus Torvaldsconfig FPE_NWFPE
21851da177e4SLinus Torvalds	bool "NWFPE math emulation"
2186593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
21871da177e4SLinus Torvalds	---help---
21881da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
21891da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
21901da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
21911da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
21921da177e4SLinus Torvalds
21931da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
21941da177e4SLinus Torvalds	  early in the bootup.
21951da177e4SLinus Torvalds
21961da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
21971da177e4SLinus Torvalds	bool "Support extended precision"
2198bedf142bSLennert Buytenhek	depends on FPE_NWFPE
21991da177e4SLinus Torvalds	help
22001da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
22011da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
22021da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
22031da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
22041da177e4SLinus Torvalds	  floating point emulator without any good reason.
22051da177e4SLinus Torvalds
22061da177e4SLinus Torvalds	  You almost surely want to say N here.
22071da177e4SLinus Torvalds
22081da177e4SLinus Torvaldsconfig FPE_FASTFPE
22091da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
2210d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
22111da177e4SLinus Torvalds	---help---
22121da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
22131da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
22141da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
22151da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
22161da177e4SLinus Torvalds
22171da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
22181da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
22191da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
22201da177e4SLinus Torvalds	  choose NWFPE.
22211da177e4SLinus Torvalds
22221da177e4SLinus Torvaldsconfig VFP
22231da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2224e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
22251da177e4SLinus Torvalds	help
22261da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
22271da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
22281da177e4SLinus Torvalds
22291da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
22301da177e4SLinus Torvalds	  release notes and additional status information.
22311da177e4SLinus Torvalds
22321da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
22331da177e4SLinus Torvalds
223425ebee02SCatalin Marinasconfig VFPv3
223525ebee02SCatalin Marinas	bool
223625ebee02SCatalin Marinas	depends on VFP
223725ebee02SCatalin Marinas	default y if CPU_V7
223825ebee02SCatalin Marinas
2239b5872db4SCatalin Marinasconfig NEON
2240b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2241b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2242b5872db4SCatalin Marinas	help
2243b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2244b5872db4SCatalin Marinas	  Extension.
2245b5872db4SCatalin Marinas
224673c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
224773c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
2248c4a30c3bSRussell King	depends on NEON && AEABI
224973c132c1SArd Biesheuvel	help
225073c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
225173c132c1SArd Biesheuvel
22521da177e4SLinus Torvaldsendmenu
22531da177e4SLinus Torvalds
22541da177e4SLinus Torvaldsmenu "Userspace binary formats"
22551da177e4SLinus Torvalds
22561da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
22571da177e4SLinus Torvalds
22581da177e4SLinus Torvaldsconfig ARTHUR
22591da177e4SLinus Torvalds	tristate "RISC OS personality"
2260704bdda0SNicolas Pitre	depends on !AEABI
22611da177e4SLinus Torvalds	help
22621da177e4SLinus Torvalds	  Say Y here to include the kernel code necessary if you want to run
22631da177e4SLinus Torvalds	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
22641da177e4SLinus Torvalds	  experimental; if this sounds frightening, say N and sleep in peace.
22651da177e4SLinus Torvalds	  You can also say M here to compile this support as a module (which
22661da177e4SLinus Torvalds	  will be called arthur).
22671da177e4SLinus Torvalds
22681da177e4SLinus Torvaldsendmenu
22691da177e4SLinus Torvalds
22701da177e4SLinus Torvaldsmenu "Power management options"
22711da177e4SLinus Torvalds
2272eceab4acSRussell Kingsource "kernel/power/Kconfig"
22731da177e4SLinus Torvalds
2274f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
22754b1082caSStephen Warren	depends on !ARCH_S5PC100
227619a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
22773f5d0819SChao Xie		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2278f4cb5700SJohannes Berg	def_bool y
2279f4cb5700SJohannes Berg
228015e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
228115e0d9e3SArnd Bergmann	def_bool PM_SLEEP
228215e0d9e3SArnd Bergmann
22831da177e4SLinus Torvaldsendmenu
22841da177e4SLinus Torvalds
2285d5950b43SSam Ravnborgsource "net/Kconfig"
2286d5950b43SSam Ravnborg
2287ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
22881da177e4SLinus Torvalds
22891da177e4SLinus Torvaldssource "fs/Kconfig"
22901da177e4SLinus Torvalds
22911da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
22921da177e4SLinus Torvalds
22931da177e4SLinus Torvaldssource "security/Kconfig"
22941da177e4SLinus Torvalds
22951da177e4SLinus Torvaldssource "crypto/Kconfig"
22961da177e4SLinus Torvalds
22971da177e4SLinus Torvaldssource "lib/Kconfig"
2298749cf76cSChristoffer Dall
2299749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig"
2300