1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvaldsconfig ARM 31da177e4SLinus Torvalds bool 41da177e4SLinus Torvalds default y 5942fa985SYury Norov select ARCH_32BIT_OFF_T 6fed240d9SMasami Hiramatsu select ARCH_CORRECT_STACKTRACE_ON_KRETPROBE if HAVE_KRETPROBES && FRAME_POINTER && !ARM_UNWIND 7aef0f78eSChristoph Hellwig select ARCH_HAS_BINFMT_FLAT 8c7780ab5SVladimir Murzin select ARCH_HAS_DEBUG_VIRTUAL if MMU 9419e2f18SChristoph Hellwig select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE 102b68f6caSKees Cook select ARCH_HAS_ELF_RANDOMIZE 11ee333554SJinbum Park select ARCH_HAS_FORTIFY_SOURCE 12d8ae8a37SChristoph Hellwig select ARCH_HAS_KEEPINITRD 1375851720SDmitry Vyukov select ARCH_HAS_KCOV 14e69244d2SWill Deacon select ARCH_HAS_MEMBARRIER_SYNC_CORE 150ebeea8cSDaniel Borkmann select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE 163010a5eaSLaurent Dufour select ARCH_HAS_PTE_SPECIAL if ARM_LPAE 17ea8c64acSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 18347cb6afSChristoph Hellwig select ARCH_HAS_SETUP_DMA_OPS 1975851720SDmitry Vyukov select ARCH_HAS_SET_MEMORY 20ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL 21ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_MODULE_RWX if MMU 2231b089bbSChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_DEVICE if SWIOTLB || !MMU 2331b089bbSChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_CPU if SWIOTLB || !MMU 24dc2acdedSChristoph Hellwig select ARCH_HAS_TEARDOWN_DMA_OPS if MMU 253d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 26171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 279aaf9bb7SDaniel Thompson select ARCH_HAVE_NMI_SAFE_CMPXCHG if CPU_V7 || CPU_V7M || CPU_V6K 28957e3facSRiku Voipio select ARCH_HAS_GCOV_PROFILE_ALL 295e545df3SMike Rapoport select ARCH_KEEP_MEMBLOCK 30d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 317c703e54SChristoph Hellwig select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN 32ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX 33ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7 344badad35SPeter Zijlstra select ARCH_SUPPORTS_ATOMIC_RMW 35855f9a8eSAnshuman Khandual select ARCH_SUPPORTS_HUGETLBFS if ARM_LPAE 36017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 370cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 38dce44566SAnshuman Khandual select ARCH_USE_MEMTEST 39dba79c3dSAlexandre Ghiti select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU 40b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 4159612b24SNathan Chancellor select ARCH_WANT_LD_ORPHAN_WARN 42bdd15a28SChristoph Hellwig select BINFMT_FLAT_ARGVP_ENVP_ON_STACK 4310916706SShile Zhang select BUILDTIME_TABLE_SORT if MMU 44171b3f0dSRussell King select CLONE_BACKWARDS 45f00790aaSRussell King select CPU_PM if SUSPEND || CPU_IDLE 46dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 47ff4c25f2SChristoph Hellwig select DMA_DECLARE_COHERENT 4831b089bbSChristoph Hellwig select DMA_GLOBAL_POOL if !MMU 492f9237d4SChristoph Hellwig select DMA_OPS 50f0edfea8SChristoph Hellwig select DMA_REMAP if MMU 51b01aec9bSBorislav Petkov select EDAC_SUPPORT 52b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 5336d0fd21SLaura Abbott select GENERIC_ALLOCATOR 542ef7a295SJuri Lelli select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY 55f00790aaSRussell King select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI 56b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 5756afcd3dSMarc Zyngier select GENERIC_IRQ_IPI if SMP 58ea2d9a96SArd Biesheuvel select GENERIC_CPU_AUTOPROBE 592937367bSArd Biesheuvel select GENERIC_EARLY_IOREMAP 60171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 6154f481a2SArnd Bergmann select GENERIC_IRQ_MULTI_HANDLER if MMU 62b1b3f49cSRussell King select GENERIC_IRQ_PROBE 63b1b3f49cSRussell King select GENERIC_IRQ_SHOW 647c07005eSGeert Uytterhoeven select GENERIC_IRQ_SHOW_LEVEL 65914ee966SPalmer Dabbelt select GENERIC_LIB_DEVMEM_IS_ALLOWED 66b1b3f49cSRussell King select GENERIC_PCI_IOMAP 6738ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 68b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 69b1b3f49cSRussell King select HARDIRQS_SW_RESEND 70f00790aaSRussell King select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT 710b7857dbSYalin Wang select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 72437682eeSArnd Bergmann select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 73437682eeSArnd Bergmann select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU 7442101571SLinus Walleij select HAVE_ARCH_KASAN if MMU && !XIP_KERNEL 75e0c25d95SDaniel Cashman select HAVE_ARCH_MMAP_RND_BITS if MMU 764f5b0c17SMike Rapoport select HAVE_ARCH_PFN_VALID 77282a181bSYiFei Zhu select HAVE_ARCH_SECCOMP 78f00790aaSRussell King select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT 7908626a60SKees Cook select HAVE_ARCH_THREAD_STRUCT_WHITELIST 800693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 81e8003bf6SAnshuman Khandual select HAVE_ARCH_TRANSPARENT_HUGEPAGE if ARM_LPAE 82b329f95dSJens Wiklander select HAVE_ARM_SMCCC if CPU_V7 8339c13c20SShubham Bansal select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32 84171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 85b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 86bc420c6cSVincenzo Frascino select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL 87b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 88f00790aaSRussell King select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 89620176f3SAbel Vesa select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE 90dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 915f56a5dfSJiri Slaby select HAVE_EXIT_THREAD 9267a929e0SChristoph Hellwig select HAVE_FAST_GUP if ARM_LPAE 93f00790aaSRussell King select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL 94*41918ec8SArd Biesheuvel select HAVE_FUNCTION_GRAPH_TRACER 95ecb108e3SArnd Bergmann select HAVE_FUNCTION_TRACER if !XIP_KERNEL && !(THUMB2_KERNEL && CC_IS_CLANG) 969d417cbeSNick Desaulniers select HAVE_FUTEX_CMPXCHG if FUTEX 976b90bd4bSEmese Revfy select HAVE_GCC_PLUGINS 98f00790aaSRussell King select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7) 9987c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 100b1b3f49cSRussell King select HAVE_KERNEL_GZIP 101f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 102b1b3f49cSRussell King select HAVE_KERNEL_LZMA 103b1b3f49cSRussell King select HAVE_KERNEL_LZO 104b1b3f49cSRussell King select HAVE_KERNEL_XZ 105cb1293e2SArnd Bergmann select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M 106f00790aaSRussell King select HAVE_KRETPROBES if HAVE_KPROBES 1077d485f64SArd Biesheuvel select HAVE_MOD_ARCH_SPECIFIC 10842a0bb3fSPetr Mladek select HAVE_NMI 1090dc016dbSWang Nan select HAVE_OPTPROBES if !THUMB2_KERNEL 1107ada189fSJamie Iles select HAVE_PERF_EVENTS 11149863894SWill Deacon select HAVE_PERF_REGS 11249863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 113ff2e6d72SPeter Zijlstra select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE 114e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 1159800b9dcSMathieu Desnoyers select HAVE_RSEQ 116d148eac0SMasahiro Yamada select HAVE_STACKPROTECTOR 117b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 118af1839ebSCatalin Marinas select HAVE_UID16 11931c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 120da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 121171b3f0dSRussell King select MODULES_USE_ELF_REL 122f616ab59SChristoph Hellwig select NEED_DMA_MAP_STATE 123aa7d5f18SArnd Bergmann select OF_EARLY_FLATTREE if OF 124171b3f0dSRussell King select OLD_SIGACTION 125171b3f0dSRussell King select OLD_SIGSUSPEND3 12620f1b79dSChristoph Hellwig select PCI_SYSCALL if PCI 127b1b3f49cSRussell King select PERF_USE_VMALLOC 128b1b3f49cSRussell King select RTC_LIB 129b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 1309c46929eSArd Biesheuvel select THREAD_INFO_IN_TASK 131d6905849SArd Biesheuvel select HAVE_ARCH_VMAP_STACK if MMU && ARM_HAS_GROUP_RELOCS 1324aae683fSMasahiro Yamada select TRACE_IRQFLAGS_SUPPORT if !CPU_V7M 133171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 134171b3f0dSRussell King # according to that. Thanks. 1351da177e4SLinus Torvalds help 1361da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 137f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 1381da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 1391da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 1401da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 1411da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 1421da177e4SLinus Torvalds 143d6905849SArd Biesheuvelconfig ARM_HAS_GROUP_RELOCS 144d6905849SArd Biesheuvel def_bool y 145d6905849SArd Biesheuvel depends on !LD_IS_LLD || LLD_VERSION >= 140000 146d6905849SArd Biesheuvel depends on !COMPILE_TEST 147d6905849SArd Biesheuvel help 148d6905849SArd Biesheuvel Whether or not to use R_ARM_ALU_PC_Gn or R_ARM_LDR_PC_Gn group 149d6905849SArd Biesheuvel relocations, which have been around for a long time, but were not 150d6905849SArd Biesheuvel supported in LLD until version 14. The combined range is -/+ 256 MiB, 151d6905849SArd Biesheuvel which is usually sufficient, but not for allyesconfig, so we disable 152d6905849SArd Biesheuvel this feature when doing compile testing. 153d6905849SArd Biesheuvel 15474facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 15574facffeSRussell King bool 15674facffeSRussell King 1574ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 1584ce63fcdSMarek Szyprowski bool 159b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 160b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 1614ce63fcdSMarek Szyprowski 16260460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 16360460abfSSeung-Woo Kim 16460460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 16560460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 16660460abfSSeung-Woo Kim range 4 9 16760460abfSSeung-Woo Kim default 8 16860460abfSSeung-Woo Kim help 16960460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 17060460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 17160460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 17260460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 17360460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 17460460abfSSeung-Woo Kim virtual space with just a few allocations. 17560460abfSSeung-Woo Kim 17660460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 17760460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 17860460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 17960460abfSSeung-Woo Kim by the PAGE_SIZE. 18060460abfSSeung-Woo Kim 18160460abfSSeung-Woo Kimendif 18260460abfSSeung-Woo Kim 18375e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 18475e7153aSRalf Baechle bool 18575e7153aSRalf Baechle 186bc581770SLinus Walleijconfig HAVE_TCM 187bc581770SLinus Walleij bool 188bc581770SLinus Walleij select GENERIC_ALLOCATOR 189bc581770SLinus Walleij 190e119bfffSRussell Kingconfig HAVE_PROC_CPU 191e119bfffSRussell King bool 192e119bfffSRussell King 193ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1945ea81769SAl Viro bool 1955ea81769SAl Viro 1961da177e4SLinus Torvaldsconfig SBUS 1971da177e4SLinus Torvalds bool 1981da177e4SLinus Torvalds 199f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 200f16fb1ecSRussell King bool 201f16fb1ecSRussell King default y 202f16fb1ecSRussell King 203f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 204f16fb1ecSRussell King bool 205f16fb1ecSRussell King default y 206f16fb1ecSRussell King 207f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 208f0d1b0b3SDavid Howells bool 209f0d1b0b3SDavid Howells 210f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 211f0d1b0b3SDavid Howells bool 212f0d1b0b3SDavid Howells 2134a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 2144a1b5733SEduardo Valentin bool 2154a1b5733SEduardo Valentin 216a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM 217a5f4c561SStefan Agner def_bool y if MMU 218a5f4c561SStefan Agner 219b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 220b89c3b16SAkinobu Mita bool 221b89c3b16SAkinobu Mita default y 222b89c3b16SAkinobu Mita 2231da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 2241da177e4SLinus Torvalds bool 2251da177e4SLinus Torvalds default y 2261da177e4SLinus Torvalds 227a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 228a08b6b79Sviro@ZenIV.linux.org.uk bool 229a08b6b79Sviro@ZenIV.linux.org.uk 230c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 231c7edc9e3SDavid A. Long def_bool y 232c7edc9e3SDavid A. Long 23358af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 23458af4a24SRob Herring bool 23558af4a24SRob Herring 2361da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2371da177e4SLinus Torvalds bool 2381da177e4SLinus Torvalds 2391da177e4SLinus Torvaldsconfig FIQ 2401da177e4SLinus Torvalds bool 2411da177e4SLinus Torvalds 242034d2f5aSAl Viroconfig ARCH_MTD_XIP 243034d2f5aSAl Viro bool 244034d2f5aSAl Viro 245dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 246c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 247c1becedcSRussell King default y 248b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 249dc21af99SRussell King help 250111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 251111e9a5cSRussell King boot and module load time according to the position of the 252111e9a5cSRussell King kernel in system memory. 253dc21af99SRussell King 254111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 2559443076eSArd Biesheuvel of physical memory is at a 2 MiB boundary. 256dc21af99SRussell King 257c1becedcSRussell King Only disable this option if you know that you do not require 258c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 259c1becedcSRussell King you need to shrink the kernel to the minimal size. 260c1becedcSRussell King 261c334bc15SRob Herringconfig NEED_MACH_IO_H 262c334bc15SRob Herring bool 263c334bc15SRob Herring help 264c334bc15SRob Herring Select this when mach/io.h is required to provide special 265c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 266c334bc15SRob Herring be avoided when possible. 267c334bc15SRob Herring 2680cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2691b9f95f8SNicolas Pitre bool 270111e9a5cSRussell King help 2710cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2720cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2730cdc8b92SNicolas Pitre be avoided when possible. 2741b9f95f8SNicolas Pitre 2751b9f95f8SNicolas Pitreconfig PHYS_OFFSET 276974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 277c6f54a9bSUwe Kleine-König depends on !ARM_PATCH_PHYS_VIRT 278974c0724SNicolas Pitre default DRAM_BASE if !MMU 279c6e77bb6SArnd Bergmann default 0x00000000 if ARCH_FOOTBRIDGE || ARCH_IXP4XX 280c6f54a9bSUwe Kleine-König default 0x10000000 if ARCH_OMAP1 || ARCH_RPC 281c6e77bb6SArnd Bergmann default 0x30000000 if ARCH_S3C24XX 282c6e77bb6SArnd Bergmann default 0xa0000000 if ARCH_IOP32X || ARCH_PXA 283c6e77bb6SArnd Bergmann default 0xc0000000 if ARCH_EP93XX || ARCH_SA1100 284c6e77bb6SArnd Bergmann default 0 2851b9f95f8SNicolas Pitre help 2861b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2871b9f95f8SNicolas Pitre location of main memory in your system. 288cada3c08SRussell King 28987e040b6SSimon Glassconfig GENERIC_BUG 29087e040b6SSimon Glass def_bool y 29187e040b6SSimon Glass depends on BUG 29287e040b6SSimon Glass 2931bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS 2941bcad26eSKirill A. Shutemov int 2951bcad26eSKirill A. Shutemov default 3 if ARM_LPAE 2961bcad26eSKirill A. Shutemov default 2 2971bcad26eSKirill A. Shutemov 2981da177e4SLinus Torvaldsmenu "System Type" 2991da177e4SLinus Torvalds 3003c427975SHyok S. Choiconfig MMU 3013c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 3023c427975SHyok S. Choi default y 3033c427975SHyok S. Choi help 3043c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 3053c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 3063c427975SHyok S. Choi 307e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN 308e0c25d95SDaniel Cashman default 8 309e0c25d95SDaniel Cashman 310e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX 311e0c25d95SDaniel Cashman default 14 if PAGE_OFFSET=0x40000000 312e0c25d95SDaniel Cashman default 15 if PAGE_OFFSET=0x80000000 313e0c25d95SDaniel Cashman default 16 314e0c25d95SDaniel Cashman 315ccf50e23SRussell King# 316ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 317ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 318ccf50e23SRussell King# 3191da177e4SLinus Torvaldschoice 3201da177e4SLinus Torvalds prompt "ARM system type" 32170722803SArnd Bergmann default ARM_SINGLE_ARMV7M if !MMU 3221420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3231da177e4SLinus Torvalds 324387798b3SRob Herringconfig ARCH_MULTIPLATFORM 325387798b3SRob Herring bool "Allow multiple platforms to be selected" 326b1b3f49cSRussell King depends on MMU 327fb597f2aSGregory Fong select ARCH_FLATMEM_ENABLE 328fb597f2aSGregory Fong select ARCH_SPARSEMEM_ENABLE 329fb597f2aSGregory Fong select ARCH_SELECT_MEMORY_MODEL 33042dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 331387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 332387798b3SRob Herring select AUTO_ZRELADDR 333bb0eb050SDaniel Lezcano select TIMER_OF 33466314223SDinh Nguyen select COMMON_CLK 335eb01d42aSChristoph Hellwig select HAVE_PCI 3362eac9c2dSChristoph Hellwig select PCI_DOMAINS_GENERIC if PCI 33766314223SDinh Nguyen select SPARSE_IRQ 33866314223SDinh Nguyen select USE_OF 33966314223SDinh Nguyen 3409c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M 3419c77bc43SStefan Agner bool "ARMv7-M based platforms (Cortex-M0/M3/M4)" 3429c77bc43SStefan Agner depends on !MMU 3439c77bc43SStefan Agner select ARM_NVIC 344499f1640SStefan Agner select AUTO_ZRELADDR 345bb0eb050SDaniel Lezcano select TIMER_OF 3469c77bc43SStefan Agner select COMMON_CLK 3479c77bc43SStefan Agner select CPU_V7M 3489c77bc43SStefan Agner select NO_IOPORT_MAP 3499c77bc43SStefan Agner select SPARSE_IRQ 3509c77bc43SStefan Agner select USE_OF 3519c77bc43SStefan Agner 352e7736d47SLennert Buytenhekconfig ARCH_EP93XX 353e7736d47SLennert Buytenhek bool "EP93xx-based" 35480320927SH Hartley Sweeten select ARCH_SPARSEMEM_ENABLE 355e7736d47SLennert Buytenhek select ARM_AMBA 356cd5bad41SArnd Bergmann imply ARM_PATCH_PHYS_VIRT 357e7736d47SLennert Buytenhek select ARM_VIC 358b8824c9aSH Hartley Sweeten select AUTO_ZRELADDR 359000bc178SLinus Walleij select CLKSRC_MMIO 360b1b3f49cSRussell King select CPU_ARM920T 3615c34a4e8SLinus Walleij select GPIOLIB 3629645ccc7SNikita Shubin select COMMON_CLK 363e7736d47SLennert Buytenhek help 364e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 365e7736d47SLennert Buytenhek 3661da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 3671da177e4SLinus Torvalds bool "FootBridge" 368c750815eSRussell King select CPU_SA110 3691da177e4SLinus Torvalds select FOOTBRIDGE 3708ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 3710cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 372f999b8bdSMartin Michlmayr help 373f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 374f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 3751da177e4SLinus Torvalds 3763f7e5815SLennert Buytenhekconfig ARCH_IOP32X 3773f7e5815SLennert Buytenhek bool "IOP32x-based" 378a4f7e763SRussell King depends on MMU 379c750815eSRussell King select CPU_XSCALE 380e9004f50SLinus Walleij select GPIO_IOP 3815c34a4e8SLinus Walleij select GPIOLIB 382eb01d42aSChristoph Hellwig select FORCE_PCI 383b1b3f49cSRussell King select PLAT_IOP 384f999b8bdSMartin Michlmayr help 3853f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 3863f7e5815SLennert Buytenhek processors. 3873f7e5815SLennert Buytenhek 3883b938be6SRussell Kingconfig ARCH_IXP4XX 3893b938be6SRussell King bool "IXP4xx-based" 390a4f7e763SRussell King depends on MMU 39158af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 39251aaf81fSRussell King select ARCH_SUPPORTS_BIG_ENDIAN 393c750815eSRussell King select CPU_XSCALE 394b1b3f49cSRussell King select DMABOUNCE if PCI 39555ec465eSLinus Walleij select GPIO_IXP4XX 3965c34a4e8SLinus Walleij select GPIOLIB 397eb01d42aSChristoph Hellwig select HAVE_PCI 39855ec465eSLinus Walleij select IXP4XX_IRQ 39965af6667SLinus Walleij select IXP4XX_TIMER 400d5d9f7acSLinus Walleij # With the new PCI driver this is not needed 4015f291bfdSGeert Uytterhoeven select NEED_MACH_IO_H if IXP4XX_PCI_LEGACY 4029296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 403171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 404c4713074SLennert Buytenhek help 4053b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 406c4713074SLennert Buytenhek 407edabd38eSSaeed Bisharaconfig ARCH_DOVE 408edabd38eSSaeed Bishara bool "Marvell Dove" 409756b2531SSebastian Hesselbarth select CPU_PJ4 4105c34a4e8SLinus Walleij select GPIOLIB 411eb01d42aSChristoph Hellwig select HAVE_PCI 412171b3f0dSRussell King select MVEBU_MBUS 4139139acd1SSebastian Hesselbarth select PINCTRL 4149139acd1SSebastian Hesselbarth select PINCTRL_DOVE 415abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 4165cdbe5d2SArnd Bergmann select SPARSE_IRQ 417c5d431e8SRussell King select PM_GENERIC_DOMAINS if PM 418edabd38eSSaeed Bishara help 419edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 420edabd38eSSaeed Bishara 4211da177e4SLinus Torvaldsconfig ARCH_PXA 4222c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 423a4f7e763SRussell King depends on MMU 424b1b3f49cSRussell King select ARCH_MTD_XIP 425b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 426b1b3f49cSRussell King select AUTO_ZRELADDR 427a1c0a6adSRobert Jarzmik select COMMON_CLK 428389d9b58SDaniel Lezcano select CLKSRC_PXA 429234b6cedSRussell King select CLKSRC_MMIO 430bb0eb050SDaniel Lezcano select TIMER_OF 4312f202861SArnd Bergmann select CPU_XSCALE if !CPU_XSC3 432157d2644SHaojian Zhuang select GPIO_PXA 4335c34a4e8SLinus Walleij select GPIOLIB 434d6cf30caSRobert Jarzmik select IRQ_DOMAIN 435bd5ce433SEric Miao select PLAT_PXA 4366ac6b817SHaojian Zhuang select SPARSE_IRQ 437f999b8bdSMartin Michlmayr help 4382c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 4391da177e4SLinus Torvalds 4401da177e4SLinus Torvaldsconfig ARCH_RPC 4411da177e4SLinus Torvalds bool "RiscPC" 442868e87ccSRussell King depends on MMU 4432abd6e34SArnd Bergmann depends on !CC_IS_CLANG && GCC_VERSION < 90100 && GCC_VERSION >= 60000 4441da177e4SLinus Torvalds select ARCH_ACORN 445a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 44607f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 4470b40deeeSRussell King select ARM_HAS_SG_CHAIN 448fa04e209SArnd Bergmann select CPU_SA110 449b1b3f49cSRussell King select FIQ 450b1b3f49cSRussell King select HAVE_PATA_PLATFORM 451b1b3f49cSRussell King select ISA_DMA_API 4526239da29SArnd Bergmann select LEGACY_TIMER_TICK 453c334bc15SRob Herring select NEED_MACH_IO_H 4540cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 455ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 4561da177e4SLinus Torvalds help 4571da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 4581da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 4591da177e4SLinus Torvalds 4601da177e4SLinus Torvaldsconfig ARCH_SA1100 4611da177e4SLinus Torvalds bool "SA1100-based" 462b1b3f49cSRussell King select ARCH_MTD_XIP 463b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 464b1b3f49cSRussell King select CLKSRC_MMIO 465389d9b58SDaniel Lezcano select CLKSRC_PXA 466bb0eb050SDaniel Lezcano select TIMER_OF if OF 467d6c82046SRussell King select COMMON_CLK 468b1b3f49cSRussell King select CPU_FREQ 469b1b3f49cSRussell King select CPU_SA1100 4705c34a4e8SLinus Walleij select GPIOLIB 4711eca42b4SDmitry Eremin-Solenikov select IRQ_DOMAIN 472b1b3f49cSRussell King select ISA 4730cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 474375dec92SRussell King select SPARSE_IRQ 475f999b8bdSMartin Michlmayr help 476f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 4771da177e4SLinus Torvalds 478b130d5c2SKukjin Kimconfig ARCH_S3C24XX 479b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 480335cce74SArnd Bergmann select ATAGS 4814280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 482880cf071STomasz Figa select GPIO_SAMSUNG 4835c34a4e8SLinus Walleij select GPIOLIB 48420676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 485c334bc15SRob Herring select NEED_MACH_IO_H 486f6d7cde8SKrzysztof Kozlowski select S3C2410_WATCHDOG 487cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 488ea04d6b4SMasahiro Yamada select USE_OF 489f6d7cde8SKrzysztof Kozlowski select WATCHDOG 4901da177e4SLinus Torvalds help 491b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 492b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 493b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 494b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 49563b1f51bSBen Dooks 496a0694861STony Lindgrenconfig ARCH_OMAP1 497a0694861STony Lindgren bool "TI OMAP1" 49800a36698SArnd Bergmann depends on MMU 499a0694861STony Lindgren select ARCH_OMAP 500354a183fSRussell King - ARM Linux select CLKSRC_MMIO 501a0694861STony Lindgren select GENERIC_IRQ_CHIP 5025c34a4e8SLinus Walleij select GPIOLIB 503bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 504a0694861STony Lindgren select IRQ_DOMAIN 505a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 506a0694861STony Lindgren select NEED_MACH_MEMORY_H 507685e2d08STony Lindgren select SPARSE_IRQ 50821f47fbcSAlexey Charkov help 509a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 51002c981c0SBinghua Duan 5111da177e4SLinus Torvaldsendchoice 5121da177e4SLinus Torvalds 513387798b3SRob Herringmenu "Multiple platform selection" 514387798b3SRob Herring depends on ARCH_MULTIPLATFORM 515387798b3SRob Herring 516387798b3SRob Herringcomment "CPU Core family selection" 517387798b3SRob Herring 518f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 519f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 520f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 521f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 522f8afae40SArnd Bergmann select CPU_FA526 523f8afae40SArnd Bergmann 524387798b3SRob Herringconfig ARCH_MULTI_V4T 525387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 526387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 527b1b3f49cSRussell King select ARCH_MULTI_V4_V5 52824e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 52924e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 53024e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 531387798b3SRob Herring 532387798b3SRob Herringconfig ARCH_MULTI_V5 533387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 534387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 535b1b3f49cSRussell King select ARCH_MULTI_V4_V5 53612567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 53724e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 53824e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 539387798b3SRob Herring 540387798b3SRob Herringconfig ARCH_MULTI_V4_V5 541387798b3SRob Herring bool 542387798b3SRob Herring 543387798b3SRob Herringconfig ARCH_MULTI_V6 5448dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 545387798b3SRob Herring select ARCH_MULTI_V6_V7 54642f4754aSRob Herring select CPU_V6K 547387798b3SRob Herring 548387798b3SRob Herringconfig ARCH_MULTI_V7 5498dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 550387798b3SRob Herring default y 551387798b3SRob Herring select ARCH_MULTI_V6_V7 552b1b3f49cSRussell King select CPU_V7 55390bc8ac7SRob Herring select HAVE_SMP 554387798b3SRob Herring 555387798b3SRob Herringconfig ARCH_MULTI_V6_V7 556387798b3SRob Herring bool 5579352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 558387798b3SRob Herring 559387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 560387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 561387798b3SRob Herring select ARCH_MULTI_V5 562387798b3SRob Herring 563387798b3SRob Herringendmenu 564387798b3SRob Herring 56505e2a3deSRob Herringconfig ARCH_VIRT 566e3246542SMasahiro Yamada bool "Dummy Virtual Machine" 567e3246542SMasahiro Yamada depends on ARCH_MULTI_V7 5684b8b5f25SRob Herring select ARM_AMBA 56905e2a3deSRob Herring select ARM_GIC 5703ee80364SArnd Bergmann select ARM_GIC_V2M if PCI 5710b28f1dbSJean-Philippe Brucker select ARM_GIC_V3 572bb29cecbSVladimir Murzin select ARM_GIC_V3_ITS if PCI 57305e2a3deSRob Herring select ARM_PSCI 5744b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 5758e2649d0SJason A. Donenfeld select ARCH_SUPPORTS_BIG_ENDIAN 57605e2a3deSRob Herring 577ccf50e23SRussell King# 578ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 579ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 580ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 581ccf50e23SRussell King# 5826bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig" 5836bb8536cSAndreas Färber 584445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig" 585445d9b30STsahee Zidenberg 586590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig" 587590b460cSLars Persson 588d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig" 589d9bfc86dSOleksij Rempel 590a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig" 591a66c51f9SAlexandre Belloni 59295b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 59395b8f20fSRussell King 5941d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig" 5951d22924eSAnders Berg 5968ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 5978ac49e04SChristian Daudt 5981c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 5991c37fa10SSebastian Hesselbarth 6001da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 6011da177e4SLinus Torvalds 602d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 603d94f944eSAnton Vorontsov 60495b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 60595b8f20fSRussell King 606df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig" 607df8d742eSBaruch Siach 60895b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 60995b8f20fSRussell King 610e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 611e7736d47SLennert Buytenhek 612a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig" 613a66c51f9SAlexandre Belloni 6141da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 6151da177e4SLinus Torvalds 61659d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 61759d3a193SPaulius Zaleckas 618387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 619387798b3SRob Herring 620389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 621389ee0c2SHaojian Zhuang 622a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig" 623a66c51f9SAlexandre Belloni 6241da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 6251da177e4SLinus Torvalds 6263f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 6273f7e5815SLennert Buytenhek 6281da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 6291da177e4SLinus Torvalds 630828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 631828989adSSantosh Shilimkar 63275bf1bd7SArnd Bergmannsource "arch/arm/mach-lpc32xx/Kconfig" 63395b8f20fSRussell King 634a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig" 635a66c51f9SAlexandre Belloni 6363b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig" 6373b8f5030SCarlo Caione 6389fb29c73SSugaya Taichisource "arch/arm/mach-milbeaut/Kconfig" 6399fb29c73SSugaya Taichi 640a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig" 641a66c51f9SAlexandre Belloni 64217723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 64317723fd3SJonas Jensen 644312b62b6SDaniel Palmersource "arch/arm/mach-mstar/Kconfig" 645312b62b6SDaniel Palmer 646794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 647794d15b2SStanislav Samsonov 648a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig" 649f682a218SMatthias Brugger 6501d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 6511d3f33d5SShawn Guo 65295b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 65395b8f20fSRussell King 6547bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig" 6557bffa14cSBrendan Higgins 6569851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 6579851ca57SDaniel Tang 658d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 659d48af15eSTony Lindgren 660d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 6611da177e4SLinus Torvalds 6621dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 6631dbae815STony Lindgren 6649dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 665585cf175STzachi Perelstein 666a66c51f9SAlexandre Bellonisource "arch/arm/mach-oxnas/Kconfig" 667a66c51f9SAlexandre Belloni 66895b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 66995b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 6701da177e4SLinus Torvalds 6718fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 6728fc1b0f8SKumar Gala 67378e3dbc1SAndreas Färbersource "arch/arm/mach-rda/Kconfig" 67478e3dbc1SAndreas Färber 67586aeee4dSAndreas Färbersource "arch/arm/mach-realtek/Kconfig" 67686aeee4dSAndreas Färber 67795b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 67895b8f20fSRussell King 679d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 680d63dc051SHeiko Stuebner 68171b9114dSArnd Bergmannsource "arch/arm/mach-s3c/Kconfig" 682a66c51f9SAlexandre Belloni 683a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig" 684a66c51f9SAlexandre Belloni 68595b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 686edabd38eSSaeed Bishara 687a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig" 688a66c51f9SAlexandre Belloni 689387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 690387798b3SRob Herring 691a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 692a21765a7SBen Dooks 69365ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 69465ebcc11SSrinivas Kandagatla 695bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig" 696bcb84fb4SAlexandre TORGUE 6973b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 6983b52634fSMaxime Ripard 699c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 700c5f80065SErik Gilling 701ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig" 702ba56a987SMasahiro Yamada 70395b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 7041da177e4SLinus Torvalds 7051da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 7061da177e4SLinus Torvalds 707ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 708ceade897SRussell King 7096f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 7106f35f9a9STony Prisk 7119a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 7129a45eb69SJosh Cartwright 713499f1640SStefan Agner# ARMv7-M architecture 714499f1640SStefan Agnerconfig ARCH_LPC18XX 715499f1640SStefan Agner bool "NXP LPC18xx/LPC43xx" 716499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 717499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 718499f1640SStefan Agner select ARM_AMBA 719499f1640SStefan Agner select CLKSRC_LPC32XX 720499f1640SStefan Agner select PINCTRL 721499f1640SStefan Agner help 722499f1640SStefan Agner Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4 723499f1640SStefan Agner high performance microcontrollers. 724499f1640SStefan Agner 7251847119dSVladimir Murzinconfig ARCH_MPS2 72617bd274eSBaruch Siach bool "ARM MPS2 platform" 7271847119dSVladimir Murzin depends on ARM_SINGLE_ARMV7M 7281847119dSVladimir Murzin select ARM_AMBA 7291847119dSVladimir Murzin select CLKSRC_MPS2 7301847119dSVladimir Murzin help 7311847119dSVladimir Murzin Support for Cortex-M Prototyping System (or V2M-MPS2) which comes 7321847119dSVladimir Murzin with a range of available cores like Cortex-M3/M4/M7. 7331847119dSVladimir Murzin 7341847119dSVladimir Murzin Please, note that depends which Application Note is used memory map 7351847119dSVladimir Murzin for the platform may vary, so adjustment of RAM base might be needed. 7361847119dSVladimir Murzin 7371da177e4SLinus Torvalds# Definitions to make life easier 7381da177e4SLinus Torvaldsconfig ARCH_ACORN 7391da177e4SLinus Torvalds bool 7401da177e4SLinus Torvalds 7417ae1f7ecSLennert Buytenhekconfig PLAT_IOP 7427ae1f7ecSLennert Buytenhek bool 7437ae1f7ecSLennert Buytenhek 74469b02f6aSLennert Buytenhekconfig PLAT_ORION 74569b02f6aSLennert Buytenhek bool 746bfe45e0bSRussell King select CLKSRC_MMIO 747b1b3f49cSRussell King select COMMON_CLK 748dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 749278b45b0SAndrew Lunn select IRQ_DOMAIN 75069b02f6aSLennert Buytenhek 751abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 752abcda1dcSThomas Petazzoni bool 753abcda1dcSThomas Petazzoni select PLAT_ORION 754abcda1dcSThomas Petazzoni 755bd5ce433SEric Miaoconfig PLAT_PXA 756bd5ce433SEric Miao bool 757bd5ce433SEric Miao 758f4b8b319SRussell Kingconfig PLAT_VERSATILE 759f4b8b319SRussell King bool 760f4b8b319SRussell King 7618636a1f9SMasahiro Yamadasource "arch/arm/mm/Kconfig" 7621da177e4SLinus Torvalds 763afe4b25eSLennert Buytenhekconfig IWMMXT 764d93003e8SSebastian Hesselbarth bool "Enable iWMMXt support" 765d93003e8SSebastian Hesselbarth depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B 766d93003e8SSebastian Hesselbarth default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B 767afe4b25eSLennert Buytenhek help 768afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 769afe4b25eSLennert Buytenhek running on a CPU that supports it. 770afe4b25eSLennert Buytenhek 7713b93e7b0SHyok S. Choiif !MMU 7723b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 7733b93e7b0SHyok S. Choiendif 7743b93e7b0SHyok S. Choi 7753e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 7763e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 7773e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 7783e0a07f8SGregory CLEMENT default y 7793e0a07f8SGregory CLEMENT help 7803e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 7813e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 7823e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 7833e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 7843e0a07f8SGregory CLEMENT Workaround: 7853e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 7863e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 7873e0a07f8SGregory CLEMENT instruction 7883e0a07f8SGregory CLEMENT 789f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 790f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 791f0c4b8d6SWill Deacon depends on CPU_V6 792f0c4b8d6SWill Deacon help 793f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 794f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 795f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 796f0c4b8d6SWill Deacon causing the faulting task to livelock. 797f0c4b8d6SWill Deacon 7989cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 7999cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 800e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 8019cba3cccSCatalin Marinas help 8029cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 8039cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 8049cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 8059cba3cccSCatalin Marinas recommended workaround. 8069cba3cccSCatalin Marinas 8077ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 8087ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 8097ce236fcSCatalin Marinas depends on CPU_V7 8107ce236fcSCatalin Marinas help 8117ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 81279403cdaSRussell King r1p* erratum. If a code sequence containing an ARM/Thumb 8137ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 8147ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 8157ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 8167ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 8177ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 8187ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 8197ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 8207ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 8217ce236fcSCatalin Marinas available in non-secure mode. 8227ce236fcSCatalin Marinas 823855c551fSCatalin Marinasconfig ARM_ERRATA_458693 824855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 825855c551fSCatalin Marinas depends on CPU_V7 82662e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 827855c551fSCatalin Marinas help 828855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 829855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 830855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 831855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 832855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 833855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 834855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 835855c551fSCatalin Marinas register may not be available in non-secure mode. 836855c551fSCatalin Marinas 8370516e464SCatalin Marinasconfig ARM_ERRATA_460075 8380516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 8390516e464SCatalin Marinas depends on CPU_V7 84062e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 8410516e464SCatalin Marinas help 8420516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 8430516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 8440516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 8450516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 8460516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 8470516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 8480516e464SCatalin Marinas may not be available in non-secure mode. 8490516e464SCatalin Marinas 8509f05027cSWill Deaconconfig ARM_ERRATA_742230 8519f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 8529f05027cSWill Deacon depends on CPU_V7 && SMP 85362e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 8549f05027cSWill Deacon help 8559f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 8569f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 8579f05027cSWill Deacon between two write operations may not ensure the correct visibility 8589f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 8599f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 8609f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 8619f05027cSWill Deacon the two writes. 8629f05027cSWill Deacon 863a672e99bSWill Deaconconfig ARM_ERRATA_742231 864a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 865a672e99bSWill Deacon depends on CPU_V7 && SMP 86662e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 867a672e99bSWill Deacon help 868a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 869a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 870a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 871a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 872a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 873a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 874a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 875a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 876a672e99bSWill Deacon capabilities of the processor. 877a672e99bSWill Deacon 87869155794SJon Medhurstconfig ARM_ERRATA_643719 87969155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 88069155794SJon Medhurst depends on CPU_V7 && SMP 881e5a5de44SRussell King default y 88269155794SJon Medhurst help 88369155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 88469155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 88569155794SJon Medhurst register returns zero when it should return one. The workaround 88669155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 88769155794SJon Medhurst it behave as intended and avoiding data corruption. 88869155794SJon Medhurst 889cdf357f1SWill Deaconconfig ARM_ERRATA_720789 890cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 891e66dc745SDave Martin depends on CPU_V7 892cdf357f1SWill Deacon help 893cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 894cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 895cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 896cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 897cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 898cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 899cdf357f1SWill Deacon entries regardless of the ASID. 900475d92fcSWill Deacon 901475d92fcSWill Deaconconfig ARM_ERRATA_743622 902475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 903475d92fcSWill Deacon depends on CPU_V7 90462e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 905475d92fcSWill Deacon help 906475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 907efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 908475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 909475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 910475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 911475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 912475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 913475d92fcSWill Deacon processor. 914475d92fcSWill Deacon 9159a27c27cSWill Deaconconfig ARM_ERRATA_751472 9169a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 917ba90c516SDave Martin depends on CPU_V7 91862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 9199a27c27cSWill Deacon help 9209a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 9219a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 9229a27c27cSWill Deacon completion of a following broadcasted operation if the second 9239a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 9249a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 9259a27c27cSWill Deacon 926fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 927fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 928fcbdc5feSWill Deacon depends on CPU_V7 929fcbdc5feSWill Deacon help 930fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 931fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 932fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 933fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 934fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 935fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 936fcbdc5feSWill Deacon 9375dab26afSWill Deaconconfig ARM_ERRATA_754327 9385dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 9395dab26afSWill Deacon depends on CPU_V7 && SMP 9405dab26afSWill Deacon help 9415dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 9425dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 9435dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 9445dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 9455dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 9465dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 9475dab26afSWill Deacon 948145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 949145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 950fd832478SFabio Estevam depends on CPU_V6 951145e10e1SCatalin Marinas help 952145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 953145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 954145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 955145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 956145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 957145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 958145e10e1SCatalin Marinas is not affected. 959145e10e1SCatalin Marinas 960f630c1bdSWill Deaconconfig ARM_ERRATA_764369 961f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 962f630c1bdSWill Deacon depends on CPU_V7 && SMP 963f630c1bdSWill Deacon help 964f630c1bdSWill Deacon This option enables the workaround for erratum 764369 965f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 966f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 967f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 968f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 969f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 970f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 971f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 972f630c1bdSWill Deacon in the diagnostic control register of the SCU. 973f630c1bdSWill Deacon 9747253b85cSSimon Hormanconfig ARM_ERRATA_775420 9757253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 9767253b85cSSimon Horman depends on CPU_V7 9777253b85cSSimon Horman help 9787253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 979cb73737eSGeert Uytterhoeven r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance 9807253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 9817253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 9827253b85cSSimon Horman an abort may occur on cache maintenance. 9837253b85cSSimon Horman 98493dc6887SCatalin Marinasconfig ARM_ERRATA_798181 98593dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 98693dc6887SCatalin Marinas depends on CPU_V7 && SMP 98793dc6887SCatalin Marinas help 98893dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 98993dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 99093dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 99193dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 99293dc6887SCatalin Marinas as the one being invalidated. 99393dc6887SCatalin Marinas 99484b6504fSWill Deaconconfig ARM_ERRATA_773022 99584b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 99684b6504fSWill Deacon depends on CPU_V7 99784b6504fSWill Deacon help 99884b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 99984b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 100084b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 100184b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 100284b6504fSWill Deacon 100362c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422 100462c0f4a5SDoug Anderson bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption" 100562c0f4a5SDoug Anderson depends on CPU_V7 100662c0f4a5SDoug Anderson help 100762c0f4a5SDoug Anderson This option enables the workaround for: 100862c0f4a5SDoug Anderson - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM 100962c0f4a5SDoug Anderson instruction might deadlock. Fixed in r0p1. 101062c0f4a5SDoug Anderson - Cortex-A12 852422: Execution of a sequence of instructions might 101162c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 101262c0f4a5SDoug Anderson any Cortex-A12 cores yet. 101362c0f4a5SDoug Anderson This workaround for all both errata involves setting bit[12] of the 101462c0f4a5SDoug Anderson Feature Register. This bit disables an optimisation applied to a 101562c0f4a5SDoug Anderson sequence of 2 instructions that use opposing condition codes. 101662c0f4a5SDoug Anderson 1017416bcf21SDoug Andersonconfig ARM_ERRATA_821420 1018416bcf21SDoug Anderson bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock" 1019416bcf21SDoug Anderson depends on CPU_V7 1020416bcf21SDoug Anderson help 1021416bcf21SDoug Anderson This option enables the workaround for the 821420 Cortex-A12 1022416bcf21SDoug Anderson (all revs) erratum. In very rare timing conditions, a sequence 1023416bcf21SDoug Anderson of VMOV to Core registers instructions, for which the second 1024416bcf21SDoug Anderson one is in the shadow of a branch or abort, can lead to a 1025416bcf21SDoug Anderson deadlock when the VMOV instructions are issued out-of-order. 1026416bcf21SDoug Anderson 10279f6f9354SDoug Andersonconfig ARM_ERRATA_825619 10289f6f9354SDoug Anderson bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock" 10299f6f9354SDoug Anderson depends on CPU_V7 10309f6f9354SDoug Anderson help 10319f6f9354SDoug Anderson This option enables the workaround for the 825619 Cortex-A12 10329f6f9354SDoug Anderson (all revs) erratum. Within rare timing constraints, executing a 10339f6f9354SDoug Anderson DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable 10349f6f9354SDoug Anderson and Device/Strongly-Ordered loads and stores might cause deadlock 10359f6f9354SDoug Anderson 1036304009a1SDoug Andersonconfig ARM_ERRATA_857271 1037304009a1SDoug Anderson bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions" 1038304009a1SDoug Anderson depends on CPU_V7 1039304009a1SDoug Anderson help 1040304009a1SDoug Anderson This option enables the workaround for the 857271 Cortex-A12 1041304009a1SDoug Anderson (all revs) erratum. Under very rare timing conditions, the CPU might 1042304009a1SDoug Anderson hang. The workaround is expected to have a < 1% performance impact. 1043304009a1SDoug Anderson 10449f6f9354SDoug Andersonconfig ARM_ERRATA_852421 10459f6f9354SDoug Anderson bool "ARM errata: A17: DMB ST might fail to create order between stores" 10469f6f9354SDoug Anderson depends on CPU_V7 10479f6f9354SDoug Anderson help 10489f6f9354SDoug Anderson This option enables the workaround for the 852421 Cortex-A17 10499f6f9354SDoug Anderson (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions, 10509f6f9354SDoug Anderson execution of a DMB ST instruction might fail to properly order 10519f6f9354SDoug Anderson stores from GroupA and stores from GroupB. 10529f6f9354SDoug Anderson 105362c0f4a5SDoug Andersonconfig ARM_ERRATA_852423 105462c0f4a5SDoug Anderson bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption" 105562c0f4a5SDoug Anderson depends on CPU_V7 105662c0f4a5SDoug Anderson help 105762c0f4a5SDoug Anderson This option enables the workaround for: 105862c0f4a5SDoug Anderson - Cortex-A17 852423: Execution of a sequence of instructions might 105962c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 106062c0f4a5SDoug Anderson any Cortex-A17 cores yet. 106162c0f4a5SDoug Anderson This is identical to Cortex-A12 erratum 852422. It is a separate 106262c0f4a5SDoug Anderson config option from the A12 erratum due to the way errata are checked 106362c0f4a5SDoug Anderson for and handled. 106462c0f4a5SDoug Anderson 1065304009a1SDoug Andersonconfig ARM_ERRATA_857272 1066304009a1SDoug Anderson bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions" 1067304009a1SDoug Anderson depends on CPU_V7 1068304009a1SDoug Anderson help 1069304009a1SDoug Anderson This option enables the workaround for the 857272 Cortex-A17 erratum. 1070304009a1SDoug Anderson This erratum is not known to be fixed in any A17 revision. 1071304009a1SDoug Anderson This is identical to Cortex-A12 erratum 857271. It is a separate 1072304009a1SDoug Anderson config option from the A12 erratum due to the way errata are checked 1073304009a1SDoug Anderson for and handled. 1074304009a1SDoug Anderson 10751da177e4SLinus Torvaldsendmenu 10761da177e4SLinus Torvalds 10771da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 10781da177e4SLinus Torvalds 10791da177e4SLinus Torvaldsmenu "Bus support" 10801da177e4SLinus Torvalds 10811da177e4SLinus Torvaldsconfig ISA 10821da177e4SLinus Torvalds bool 10831da177e4SLinus Torvalds help 10841da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 10851da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 10861da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 10871da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 10881da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 10891da177e4SLinus Torvalds 1090065909b9SRussell King# Select ISA DMA controller support 10911da177e4SLinus Torvaldsconfig ISA_DMA 10921da177e4SLinus Torvalds bool 1093065909b9SRussell King select ISA_DMA_API 10941da177e4SLinus Torvalds 1095065909b9SRussell King# Select ISA DMA interface 10965cae841bSAl Viroconfig ISA_DMA_API 10975cae841bSAl Viro bool 10985cae841bSAl Viro 1099b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1100b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1101b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1102b080ac8aSMarcelo Roberto Jimenez help 1103b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1104b080ac8aSMarcelo Roberto Jimenez 1105779eb41cSBenjamin Gaignardconfig ARM_ERRATA_814220 1106779eb41cSBenjamin Gaignard bool "ARM errata: Cache maintenance by set/way operations can execute out of order" 1107779eb41cSBenjamin Gaignard depends on CPU_V7 1108779eb41cSBenjamin Gaignard help 1109779eb41cSBenjamin Gaignard The v7 ARM states that all cache and branch predictor maintenance 1110779eb41cSBenjamin Gaignard operations that do not specify an address execute, relative to 1111779eb41cSBenjamin Gaignard each other, in program order. 1112779eb41cSBenjamin Gaignard However, because of this erratum, an L2 set/way cache maintenance 1113779eb41cSBenjamin Gaignard operation can overtake an L1 set/way cache maintenance operation. 1114779eb41cSBenjamin Gaignard This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3, 1115779eb41cSBenjamin Gaignard r0p4, r0p5. 1116779eb41cSBenjamin Gaignard 11171da177e4SLinus Torvaldsendmenu 11181da177e4SLinus Torvalds 11191da177e4SLinus Torvaldsmenu "Kernel Features" 11201da177e4SLinus Torvalds 11213b55658aSDave Martinconfig HAVE_SMP 11223b55658aSDave Martin bool 11233b55658aSDave Martin help 11243b55658aSDave Martin This option should be selected by machines which have an SMP- 11253b55658aSDave Martin capable CPU. 11263b55658aSDave Martin 11273b55658aSDave Martin The only effect of this option is to make the SMP-related 11283b55658aSDave Martin options available to the user for configuration. 11293b55658aSDave Martin 11301da177e4SLinus Torvaldsconfig SMP 1131bb2d8130SRussell King bool "Symmetric Multi-Processing" 1132fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 11333b55658aSDave Martin depends on HAVE_SMP 1134801bb21cSJonathan Austin depends on MMU || ARM_MPU 11350361748fSArnd Bergmann select IRQ_WORK 11361da177e4SLinus Torvalds help 11371da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 11384a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 11394a474157SRobert Graffham than one CPU, say Y. 11401da177e4SLinus Torvalds 11414a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 11421da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 11434a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 11444a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 11454a474157SRobert Graffham will run faster if you say N here. 11461da177e4SLinus Torvalds 1147cb1aaebeSMauro Carvalho Chehab See also <file:Documentation/x86/i386/IO-APIC.rst>, 11484f4cfa6cSMauro Carvalho Chehab <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at 114950a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 11501da177e4SLinus Torvalds 11511da177e4SLinus Torvalds If you don't know what to do here, say N. 11521da177e4SLinus Torvalds 1153f00ec48fSRussell Kingconfig SMP_ON_UP 11545744ff43SRussell King bool "Allow booting SMP kernel on uniprocessor systems" 1155801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1156f00ec48fSRussell King default y 1157f00ec48fSRussell King help 1158f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1159f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1160f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1161f00ec48fSRussell King savings. 1162f00ec48fSRussell King 1163f00ec48fSRussell King If you don't know what to do here, say Y. 1164f00ec48fSRussell King 116550596b75SArd Biesheuvel 116650596b75SArd Biesheuvelconfig CURRENT_POINTER_IN_TPIDRURO 116750596b75SArd Biesheuvel def_bool y 1168b87cf911SArd Biesheuvel depends on CPU_32v6K && !CPU_V6 116950596b75SArd Biesheuvel 1170d4664b6cSArd Biesheuvelconfig IRQSTACKS 1171d4664b6cSArd Biesheuvel def_bool y 11729974f857SArd Biesheuvel select HAVE_IRQ_EXIT_ON_IRQ_STACK 11739974f857SArd Biesheuvel select HAVE_SOFTIRQ_ON_OWN_STACK 1174d4664b6cSArd Biesheuvel 1175c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1176c9018aabSVincent Guittot bool "Support cpu topology definition" 1177c9018aabSVincent Guittot depends on SMP && CPU_V7 1178c9018aabSVincent Guittot default y 1179c9018aabSVincent Guittot help 1180c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1181c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1182c9018aabSVincent Guittot topology of an ARM System. 1183c9018aabSVincent Guittot 1184c9018aabSVincent Guittotconfig SCHED_MC 1185c9018aabSVincent Guittot bool "Multi-core scheduler support" 1186c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1187c9018aabSVincent Guittot help 1188c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1189c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1190c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1191c9018aabSVincent Guittot 1192c9018aabSVincent Guittotconfig SCHED_SMT 1193c9018aabSVincent Guittot bool "SMT scheduler support" 1194c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1195c9018aabSVincent Guittot help 1196c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1197c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1198c9018aabSVincent Guittot places. If unsure say N here. 1199c9018aabSVincent Guittot 1200a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1201a8cbcd92SRussell King bool 1202a8cbcd92SRussell King help 12038f433ec4SGeert Uytterhoeven This option enables support for the ARM snoop control unit 1204a8cbcd92SRussell King 12058a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1206022c03a2SMarc Zyngier bool "Architected timer support" 1207022c03a2SMarc Zyngier depends on CPU_V7 12088a4da6e3SMark Rutland select ARM_ARCH_TIMER 1209022c03a2SMarc Zyngier help 1210022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1211022c03a2SMarc Zyngier 1212f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1213f32f4ce2SRussell King bool 1214f32f4ce2SRussell King help 1215f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1216f32f4ce2SRussell King 1217e8db288eSNicolas Pitreconfig MCPM 1218e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1219e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1220e8db288eSNicolas Pitre help 1221e8db288eSNicolas Pitre This option provides the common power management infrastructure 1222e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1223e8db288eSNicolas Pitre systems. 1224e8db288eSNicolas Pitre 1225ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER 1226ebf4a5c5SHaojian Zhuang bool 1227ebf4a5c5SHaojian Zhuang depends on MCPM 1228ebf4a5c5SHaojian Zhuang help 1229ebf4a5c5SHaojian Zhuang To avoid wasting resources unnecessarily, MCPM only supports up 1230ebf4a5c5SHaojian Zhuang to 2 clusters by default. 1231ebf4a5c5SHaojian Zhuang Platforms with 3 or 4 clusters that use MCPM must select this 1232ebf4a5c5SHaojian Zhuang option to allow the additional clusters to be managed. 1233ebf4a5c5SHaojian Zhuang 12341c33be57SNicolas Pitreconfig BIG_LITTLE 12351c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 12361c33be57SNicolas Pitre depends on CPU_V7 && SMP 12371c33be57SNicolas Pitre select MCPM 12381c33be57SNicolas Pitre help 12391c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 12401c33be57SNicolas Pitre system architecture. 12411c33be57SNicolas Pitre 12421c33be57SNicolas Pitreconfig BL_SWITCHER 12431c33be57SNicolas Pitre bool "big.LITTLE switcher support" 12446c044fecSArnd Bergmann depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC 124551aaf81fSRussell King select CPU_PM 12461c33be57SNicolas Pitre help 12471c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 12481c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 12491c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 12501c33be57SNicolas Pitre 1251b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1252b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1253b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1254b22537c6SNicolas Pitre help 1255b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1256b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1257b22537c6SNicolas Pitre debugging purposes only. 1258b22537c6SNicolas Pitre 12598d5796d2SLennert Buytenhekchoice 12608d5796d2SLennert Buytenhek prompt "Memory split" 1261006fa259SRussell King depends on MMU 12628d5796d2SLennert Buytenhek default VMSPLIT_3G 12638d5796d2SLennert Buytenhek help 12648d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 12658d5796d2SLennert Buytenhek 12668d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 12678d5796d2SLennert Buytenhek option alone! 12688d5796d2SLennert Buytenhek 12698d5796d2SLennert Buytenhek config VMSPLIT_3G 12708d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 127163ce446cSNicolas Pitre config VMSPLIT_3G_OPT 1272bbeedfdaSYisheng Xie depends on !ARM_LPAE 127363ce446cSNicolas Pitre bool "3G/1G user/kernel split (for full 1G low memory)" 12748d5796d2SLennert Buytenhek config VMSPLIT_2G 12758d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 12768d5796d2SLennert Buytenhek config VMSPLIT_1G 12778d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 12788d5796d2SLennert Buytenhekendchoice 12798d5796d2SLennert Buytenhek 12808d5796d2SLennert Buytenhekconfig PAGE_OFFSET 12818d5796d2SLennert Buytenhek hex 1282006fa259SRussell King default PHYS_OFFSET if !MMU 12838d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 12848d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 128563ce446cSNicolas Pitre default 0xB0000000 if VMSPLIT_3G_OPT 12868d5796d2SLennert Buytenhek default 0xC0000000 12878d5796d2SLennert Buytenhek 1288c12366baSLinus Walleijconfig KASAN_SHADOW_OFFSET 1289c12366baSLinus Walleij hex 1290c12366baSLinus Walleij depends on KASAN 1291c12366baSLinus Walleij default 0x1f000000 if PAGE_OFFSET=0x40000000 1292c12366baSLinus Walleij default 0x5f000000 if PAGE_OFFSET=0x80000000 1293c12366baSLinus Walleij default 0x9f000000 if PAGE_OFFSET=0xC0000000 1294c12366baSLinus Walleij default 0x8f000000 if PAGE_OFFSET=0xB0000000 1295c12366baSLinus Walleij default 0xffffffff 1296c12366baSLinus Walleij 12971da177e4SLinus Torvaldsconfig NR_CPUS 12981da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 1299d624833fSArd Biesheuvel range 2 16 if DEBUG_KMAP_LOCAL 1300d624833fSArd Biesheuvel range 2 32 if !DEBUG_KMAP_LOCAL 13011da177e4SLinus Torvalds depends on SMP 13021da177e4SLinus Torvalds default "4" 1303d624833fSArd Biesheuvel help 1304d624833fSArd Biesheuvel The maximum number of CPUs that the kernel can support. 1305d624833fSArd Biesheuvel Up to 32 CPUs can be supported, or up to 16 if kmap_local() 1306d624833fSArd Biesheuvel debugging is enabled, which uses half of the per-CPU fixmap 1307d624833fSArd Biesheuvel slots as guard regions. 13081da177e4SLinus Torvalds 1309a054a811SRussell Kingconfig HOTPLUG_CPU 131000b7dedeSRussell King bool "Support for hot-pluggable CPUs" 131140b31360SStephen Rothwell depends on SMP 13121b5ba350SDietmar Eggemann select GENERIC_IRQ_MIGRATION 1313a054a811SRussell King help 1314a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1315a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1316a054a811SRussell King 13172bdd424fSWill Deaconconfig ARM_PSCI 13182bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 1319e679660dSJens Wiklander depends on HAVE_ARM_SMCCC 1320be120397SMark Rutland select ARM_PSCI_FW 13212bdd424fSWill Deacon help 13222bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 13232bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 13242bdd424fSWill Deacon management operations described in ARM document number ARM DEN 13252bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 13262bdd424fSWill Deacon ARM processors"). 13272bdd424fSWill Deacon 13282a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 13292a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 13302a6ad871SMaxime Ripard# selected platforms. 133144986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 133244986ab0SPeter De Schrijver (NVIDIA) int 1333910499e1SKrzysztof Kozlowski default 2048 if ARCH_INTEL_SOCFPGA 1334d9be9cebSGeert Uytterhoeven default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \ 1335a3ee4feaSTao Ren ARCH_ZYNQ || ARCH_ASPEED 1336aa42587aSTomasz Figa default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ 1337aa42587aSTomasz Figa SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 1338eb171a99SBoris BREZILLON default 416 if ARCH_SUNXI 133906b851e5SOlof Johansson default 392 if ARCH_U8500 134001bb914cSTony Prisk default 352 if ARCH_VT8500 13417b5da4c3SHeiko Stuebner default 288 if ARCH_ROCKCHIP 13422a6ad871SMaxime Ripard default 264 if MACH_H4700 134344986ab0SPeter De Schrijver (NVIDIA) default 0 134444986ab0SPeter De Schrijver (NVIDIA) help 134544986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 134644986ab0SPeter De Schrijver (NVIDIA) 134744986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 134844986ab0SPeter De Schrijver (NVIDIA) 1349c9218b16SRussell Kingconfig HZ_FIXED 1350f8065813SRussell King int 13511164f672SAlexandre Belloni default 128 if SOC_AT91RM9200 135247d84682SRussell King default 0 1353c9218b16SRussell King 1354c9218b16SRussell Kingchoice 135547d84682SRussell King depends on HZ_FIXED = 0 1356c9218b16SRussell King prompt "Timer frequency" 1357c9218b16SRussell King 1358c9218b16SRussell Kingconfig HZ_100 1359c9218b16SRussell King bool "100 Hz" 1360c9218b16SRussell King 1361c9218b16SRussell Kingconfig HZ_200 1362c9218b16SRussell King bool "200 Hz" 1363c9218b16SRussell King 1364c9218b16SRussell Kingconfig HZ_250 1365c9218b16SRussell King bool "250 Hz" 1366c9218b16SRussell King 1367c9218b16SRussell Kingconfig HZ_300 1368c9218b16SRussell King bool "300 Hz" 1369c9218b16SRussell King 1370c9218b16SRussell Kingconfig HZ_500 1371c9218b16SRussell King bool "500 Hz" 1372c9218b16SRussell King 1373c9218b16SRussell Kingconfig HZ_1000 1374c9218b16SRussell King bool "1000 Hz" 1375c9218b16SRussell King 1376c9218b16SRussell Kingendchoice 1377c9218b16SRussell King 1378c9218b16SRussell Kingconfig HZ 1379c9218b16SRussell King int 138047d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1381c9218b16SRussell King default 100 if HZ_100 1382c9218b16SRussell King default 200 if HZ_200 1383c9218b16SRussell King default 250 if HZ_250 1384c9218b16SRussell King default 300 if HZ_300 1385c9218b16SRussell King default 500 if HZ_500 1386c9218b16SRussell King default 1000 1387c9218b16SRussell King 1388c9218b16SRussell Kingconfig SCHED_HRTICK 1389c9218b16SRussell King def_bool HIGH_RES_TIMERS 1390f8065813SRussell King 139116c79651SCatalin Marinasconfig THUMB2_KERNEL 1392bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 13934477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1394bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 139589bace65SArnd Bergmann select ARM_UNWIND 139616c79651SCatalin Marinas help 139716c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 139875fea300SNicolas Pitre Thumb-2 mode. 139916c79651SCatalin Marinas 140016c79651SCatalin Marinas If unsure, say N. 140116c79651SCatalin Marinas 140242f25bddSNicolas Pitreconfig ARM_PATCH_IDIV 140342f25bddSNicolas Pitre bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()" 140442f25bddSNicolas Pitre depends on CPU_32v7 && !XIP_KERNEL 140542f25bddSNicolas Pitre default y 140642f25bddSNicolas Pitre help 140742f25bddSNicolas Pitre The ARM compiler inserts calls to __aeabi_idiv() and 140842f25bddSNicolas Pitre __aeabi_uidiv() when it needs to perform division on signed 140942f25bddSNicolas Pitre and unsigned integers. Some v7 CPUs have support for the sdiv 141042f25bddSNicolas Pitre and udiv instructions that can be used to implement those 141142f25bddSNicolas Pitre functions. 141242f25bddSNicolas Pitre 141342f25bddSNicolas Pitre Enabling this option allows the kernel to modify itself to 141442f25bddSNicolas Pitre replace the first two instructions of these library functions 141542f25bddSNicolas Pitre with the sdiv or udiv plus "bx lr" instructions when the CPU 141642f25bddSNicolas Pitre it is running on supports them. Typically this will be faster 141742f25bddSNicolas Pitre and less power intensive than running the original library 141842f25bddSNicolas Pitre code to do integer division. 141942f25bddSNicolas Pitre 1420704bdda0SNicolas Pitreconfig AEABI 1421a05b9608SNick Desaulniers bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \ 1422a05b9608SNick Desaulniers !CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG 1423a05b9608SNick Desaulniers default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG 1424704bdda0SNicolas Pitre help 1425704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1426704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1427704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1428704bdda0SNicolas Pitre 1429704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1430704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1431704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1432704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1433704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1434704bdda0SNicolas Pitre 1435704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1436704bdda0SNicolas Pitre 14376c90c872SNicolas Pitreconfig OABI_COMPAT 1438a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1439d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 14406c90c872SNicolas Pitre help 14416c90c872SNicolas Pitre This option preserves the old syscall interface along with the 14426c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 14436c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 14446c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 14456c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 14466c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 144791702175SKees Cook 144891702175SKees Cook The seccomp filter system will not be available when this is 144991702175SKees Cook selected, since there is no way yet to sensibly distinguish 145091702175SKees Cook between calling conventions during filtering. 145191702175SKees Cook 14526c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 14536c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 14546c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 14556c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1456b02f8467SKees Cook at all). If in doubt say N. 14576c90c872SNicolas Pitre 1458fb597f2aSGregory Fongconfig ARCH_SELECT_MEMORY_MODEL 145905944d74SRussell King bool 146005944d74SRussell King 1461fb597f2aSGregory Fongconfig ARCH_FLATMEM_ENABLE 1462fb597f2aSGregory Fong bool 1463fb597f2aSGregory Fong 146405944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 146505944d74SRussell King bool 1466fb597f2aSGregory Fong select SPARSEMEM_STATIC if SPARSEMEM 146707a2f737SRussell King 1468053a96caSNicolas Pitreconfig HIGHMEM 1469e8db89a2SRussell King bool "High Memory Support" 1470e8db89a2SRussell King depends on MMU 14712a15ba82SThomas Gleixner select KMAP_LOCAL 1472053a96caSNicolas Pitre help 1473053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1474053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1475053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1476053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1477053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1478053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1479053a96caSNicolas Pitre 1480053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1481053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1482053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1483053a96caSNicolas Pitre 1484053a96caSNicolas Pitre If unsure, say n. 1485053a96caSNicolas Pitre 148665cec8e3SRussell Kingconfig HIGHPTE 14879a431bd5SRussell King bool "Allocate 2nd-level pagetables from highmem" if EXPERT 148865cec8e3SRussell King depends on HIGHMEM 14899a431bd5SRussell King default y 1490b4d103d1SRussell King help 1491b4d103d1SRussell King The VM uses one page of physical memory for each page table. 1492b4d103d1SRussell King For systems with a lot of processes, this can use a lot of 1493b4d103d1SRussell King precious low memory, eventually leading to low memory being 1494b4d103d1SRussell King consumed by page tables. Setting this option will allow 1495b4d103d1SRussell King user-space 2nd level page tables to reside in high memory. 149665cec8e3SRussell King 1497a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN 1498a5e090acSRussell King bool "Enable use of CPU domains to implement privileged no-access" 1499a5e090acSRussell King depends on MMU && !ARM_LPAE 15001b8873a0SJamie Iles default y 15011b8873a0SJamie Iles help 1502a5e090acSRussell King Increase kernel security by ensuring that normal kernel accesses 1503a5e090acSRussell King are unable to access userspace addresses. This can help prevent 1504a5e090acSRussell King use-after-free bugs becoming an exploitable privilege escalation 1505a5e090acSRussell King by ensuring that magic values (such as LIST_POISON) will always 1506a5e090acSRussell King fault when dereferenced. 1507a5e090acSRussell King 1508a5e090acSRussell King CPUs with low-vector mappings use a best-efforts implementation. 1509a5e090acSRussell King Their lower 1MB needs to remain accessible for the vectors, but 1510a5e090acSRussell King the remainder of userspace will become appropriately inaccessible. 1511c80d79d7SYasunori Goto 1512c80d79d7SYasunori Gotoconfig HW_PERF_EVENTS 1513fa8ad788SMark Rutland def_bool y 1514fa8ad788SMark Rutland depends on ARM_PMU 15151b8873a0SJamie Iles 15164bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 15174bfab203SSteven Capper def_bool y 15184bfab203SSteven Capper 15197d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS 15207d485f64SArd Biesheuvel bool "Use PLTs to allow module memory to spill over into vmalloc area" 15217d485f64SArd Biesheuvel depends on MODULES 1522e7229f7dSAnders Roxell default y 15237d485f64SArd Biesheuvel help 15247d485f64SArd Biesheuvel Allocate PLTs when loading modules so that jumps and calls whose 15257d485f64SArd Biesheuvel targets are too far away for their relative offsets to be encoded 15267d485f64SArd Biesheuvel in the instructions themselves can be bounced via veneers in the 15277d485f64SArd Biesheuvel module's PLT. This allows modules to be allocated in the generic 15287d485f64SArd Biesheuvel vmalloc area after the dedicated module memory area has been 15297d485f64SArd Biesheuvel exhausted. The modules will use slightly more memory, but after 15307d485f64SArd Biesheuvel rounding up to page size, the actual memory footprint is usually 15317d485f64SArd Biesheuvel the same. 15327d485f64SArd Biesheuvel 1533e7229f7dSAnders Roxell Disabling this is usually safe for small single-platform 1534e7229f7dSAnders Roxell configurations. If unsure, say y. 15357d485f64SArd Biesheuvel 1536c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 153736d6c928SUlrich Hecht int "Maximum zone order" 1538898f08e1SYegor Yefremov default "12" if SOC_AM33XX 1539cc611137SUwe Kleine-König default "9" if SA1111 1540c1b2d970SMagnus Damm default "11" 1541c1b2d970SMagnus Damm help 1542c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1543c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1544c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1545c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1546c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1547c1b2d970SMagnus Damm increase this value. 1548c1b2d970SMagnus Damm 1549c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1550c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1551c1b2d970SMagnus Damm 15521da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 15533e3f354bSArnd Bergmann def_bool CPU_CP15_MMU 1554e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 15551da177e4SLinus Torvalds help 15561da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 15571da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 15581da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 15591da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 15601da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 15611da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 15621da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 15631da177e4SLinus Torvalds 156439ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 156538ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 156638ef2ad5SLinus Walleij depends on MMU 156739ec58f3SLennert Buytenhek default y if CPU_FEROCEON 156839ec58f3SLennert Buytenhek help 156939ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 157039ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 157139ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 157239ec58f3SLennert Buytenhek 157339ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 157439ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 157539ec58f3SLennert Buytenhek such copy operations with large buffers. 157639ec58f3SLennert Buytenhek 157739ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 157839ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 157939ec58f3SLennert Buytenhek 158002c2433bSStefano Stabelliniconfig PARAVIRT 158102c2433bSStefano Stabellini bool "Enable paravirtualization code" 158202c2433bSStefano Stabellini help 158302c2433bSStefano Stabellini This changes the kernel so it can modify itself when it is run 158402c2433bSStefano Stabellini under a hypervisor, potentially improving performance significantly 158502c2433bSStefano Stabellini over full virtualization. 158602c2433bSStefano Stabellini 158702c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING 158802c2433bSStefano Stabellini bool "Paravirtual steal time accounting" 158902c2433bSStefano Stabellini select PARAVIRT 159002c2433bSStefano Stabellini help 159102c2433bSStefano Stabellini Select this option to enable fine granularity task steal time 159202c2433bSStefano Stabellini accounting. Time spent executing other tasks in parallel with 159302c2433bSStefano Stabellini the current vCPU is discounted from the vCPU power. To account for 159402c2433bSStefano Stabellini that, there can be a small performance impact. 159502c2433bSStefano Stabellini 159602c2433bSStefano Stabellini If in doubt, say N here. 159702c2433bSStefano Stabellini 1598eff8d644SStefano Stabelliniconfig XEN_DOM0 1599eff8d644SStefano Stabellini def_bool y 1600eff8d644SStefano Stabellini depends on XEN 1601eff8d644SStefano Stabellini 1602eff8d644SStefano Stabelliniconfig XEN 1603c2ba1f7dSJulien Grall bool "Xen guest support on ARM" 160485323a99SIan Campbell depends on ARM && AEABI && OF 1605f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 160685323a99SIan Campbell depends on !GENERIC_ATOMIC64 16077693deccSUwe Kleine-König depends on MMU 160851aaf81fSRussell King select ARCH_DMA_ADDR_T_64BIT 160917b7ab80SStefano Stabellini select ARM_PSCI 1610f21254cdSChristoph Hellwig select SWIOTLB 161183862ccfSStefano Stabellini select SWIOTLB_XEN 161202c2433bSStefano Stabellini select PARAVIRT 1613eff8d644SStefano Stabellini help 1614eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1615eff8d644SStefano Stabellini 1616f05eb1d2SArd Biesheuvelconfig CC_HAVE_STACKPROTECTOR_TLS 1617f05eb1d2SArd Biesheuvel def_bool $(cc-option,-mtp=cp15 -mstack-protector-guard=tls -mstack-protector-guard-offset=0) 1618f05eb1d2SArd Biesheuvel 1619189af465SArd Biesheuvelconfig STACKPROTECTOR_PER_TASK 1620189af465SArd Biesheuvel bool "Use a unique stack canary value for each task" 16219c46929eSArd Biesheuvel depends on STACKPROTECTOR && CURRENT_POINTER_IN_TPIDRURO && !XIP_DEFLATED_DATA 1622f05eb1d2SArd Biesheuvel depends on GCC_PLUGINS || CC_HAVE_STACKPROTECTOR_TLS 1623f05eb1d2SArd Biesheuvel select GCC_PLUGIN_ARM_SSP_PER_TASK if !CC_HAVE_STACKPROTECTOR_TLS 1624189af465SArd Biesheuvel default y 1625189af465SArd Biesheuvel help 1626189af465SArd Biesheuvel Due to the fact that GCC uses an ordinary symbol reference from 1627189af465SArd Biesheuvel which to load the value of the stack canary, this value can only 1628189af465SArd Biesheuvel change at reboot time on SMP systems, and all tasks running in the 1629189af465SArd Biesheuvel kernel's address space are forced to use the same canary value for 1630189af465SArd Biesheuvel the entire duration that the system is up. 1631189af465SArd Biesheuvel 1632189af465SArd Biesheuvel Enable this option to switch to a different method that uses a 1633189af465SArd Biesheuvel different canary value for each task. 1634189af465SArd Biesheuvel 16351da177e4SLinus Torvaldsendmenu 16361da177e4SLinus Torvalds 16371da177e4SLinus Torvaldsmenu "Boot options" 16381da177e4SLinus Torvalds 16399eb8f674SGrant Likelyconfig USE_OF 16409eb8f674SGrant Likely bool "Flattened Device Tree support" 1641b1b3f49cSRussell King select IRQ_DOMAIN 16429eb8f674SGrant Likely select OF 16439eb8f674SGrant Likely help 16449eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 16459eb8f674SGrant Likely 1646bd51e2f5SNicolas Pitreconfig ATAGS 1647bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1648bd51e2f5SNicolas Pitre default y 1649bd51e2f5SNicolas Pitre help 1650bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1651bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1652bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1653bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1654bd51e2f5SNicolas Pitre leave this to y. 1655bd51e2f5SNicolas Pitre 1656bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1657bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1658bd51e2f5SNicolas Pitre depends on ATAGS 1659bd51e2f5SNicolas Pitre help 1660bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1661bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1662bd51e2f5SNicolas Pitre 16631da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 16641da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 16651da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 16661da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 166739c3e304SChris Packham default 0x0 16681da177e4SLinus Torvalds help 16691da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 16701da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 16711da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 16721da177e4SLinus Torvalds value in their defconfig file. 16731da177e4SLinus Torvalds 16741da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 16751da177e4SLinus Torvalds 16761da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 16771da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 167839c3e304SChris Packham default 0x0 16791da177e4SLinus Torvalds help 1680f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1681f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1682f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1683f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1684f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1685f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 16861da177e4SLinus Torvalds 16871da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 16881da177e4SLinus Torvalds 16891da177e4SLinus Torvaldsconfig ZBOOT_ROM 16901da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 16911da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 169210968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 16931da177e4SLinus Torvalds help 16941da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 16951da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 16961da177e4SLinus Torvalds 1697e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1698e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 169910968131SRussell King depends on OF 1700e2a6a3aaSJohn Bonesio help 1701e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1702e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1703e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1704e2a6a3aaSJohn Bonesio 1705e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1706e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1707e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1708e2a6a3aaSJohn Bonesio 1709e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1710e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1711e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1712e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1713e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1714e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1715e2a6a3aaSJohn Bonesio to this option. 1716e2a6a3aaSJohn Bonesio 1717b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1718b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1719b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1720b90b9a38SNicolas Pitre help 1721b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1722b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1723b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1724b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1725b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1726b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1727b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1728b90b9a38SNicolas Pitre 1729d0f34a11SGenoud Richardchoice 1730d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1731d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1732d0f34a11SGenoud Richard 1733d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1734d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1735d0f34a11SGenoud Richard help 1736d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1737d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1738d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1739d0f34a11SGenoud Richard 1740d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1741d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1742d0f34a11SGenoud Richard help 1743d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1744d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1745d0f34a11SGenoud Richard 1746d0f34a11SGenoud Richardendchoice 1747d0f34a11SGenoud Richard 17481da177e4SLinus Torvaldsconfig CMDLINE 17491da177e4SLinus Torvalds string "Default kernel command string" 17501da177e4SLinus Torvalds default "" 17511da177e4SLinus Torvalds help 17523e3f354bSArnd Bergmann On some architectures (e.g. CATS), there is currently no way 17531da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 17541da177e4SLinus Torvalds architectures, you should supply some command-line options at build 17551da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 17561da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 17571da177e4SLinus Torvalds 17584394c124SVictor Boiviechoice 17594394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 17604394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1761bd51e2f5SNicolas Pitre depends on ATAGS 17624394c124SVictor Boivie 17634394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 17644394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 17654394c124SVictor Boivie help 17664394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 17674394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 17684394c124SVictor Boivie string provided in CMDLINE will be used. 17694394c124SVictor Boivie 17704394c124SVictor Boivieconfig CMDLINE_EXTEND 17714394c124SVictor Boivie bool "Extend bootloader kernel arguments" 17724394c124SVictor Boivie help 17734394c124SVictor Boivie The command-line arguments provided by the boot loader will be 17744394c124SVictor Boivie appended to the default kernel command string. 17754394c124SVictor Boivie 177692d2040dSAlexander Hollerconfig CMDLINE_FORCE 177792d2040dSAlexander Holler bool "Always use the default kernel command string" 177892d2040dSAlexander Holler help 177992d2040dSAlexander Holler Always use the default kernel command string, even if the boot 178092d2040dSAlexander Holler loader passes other arguments to the kernel. 178192d2040dSAlexander Holler This is useful if you cannot or don't want to change the 178292d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 17834394c124SVictor Boivieendchoice 178492d2040dSAlexander Holler 17851da177e4SLinus Torvaldsconfig XIP_KERNEL 17861da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 178710968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 17881da177e4SLinus Torvalds help 17891da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 17901da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 17911da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 17921da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 17931da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 17941da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 17951da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 17961da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 17971da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 17981da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 17991da177e4SLinus Torvalds 18001da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 18011da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 18021da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 18031da177e4SLinus Torvalds 18041da177e4SLinus Torvalds If unsure, say N. 18051da177e4SLinus Torvalds 18061da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 18071da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 18081da177e4SLinus Torvalds depends on XIP_KERNEL 18091da177e4SLinus Torvalds default "0x00080000" 18101da177e4SLinus Torvalds help 18111da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 18121da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 18131da177e4SLinus Torvalds own flash usage. 18141da177e4SLinus Torvalds 1815ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA 1816ca8b5d97SNicolas Pitre bool "Store kernel .data section compressed in ROM" 1817ca8b5d97SNicolas Pitre depends on XIP_KERNEL 1818ca8b5d97SNicolas Pitre select ZLIB_INFLATE 1819ca8b5d97SNicolas Pitre help 1820ca8b5d97SNicolas Pitre Before the kernel is actually executed, its .data section has to be 1821ca8b5d97SNicolas Pitre copied to RAM from ROM. This option allows for storing that data 1822ca8b5d97SNicolas Pitre in compressed form and decompressed to RAM rather than merely being 1823ca8b5d97SNicolas Pitre copied, saving some precious ROM space. A possible drawback is a 1824ca8b5d97SNicolas Pitre slightly longer boot delay. 1825ca8b5d97SNicolas Pitre 1826c587e4a6SRichard Purdieconfig KEXEC 1827c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 182819ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 182976950f71SVincenzo Frascino depends on MMU 18302965faa5SDave Young select KEXEC_CORE 1831c587e4a6SRichard Purdie help 1832c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 1833c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 183401dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 1835c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 1836c587e4a6SRichard Purdie 1837c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 1838c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 1839bf220695SGeert Uytterhoeven initially work for you. 1840c587e4a6SRichard Purdie 18414cd9d6f7SRichard Purdieconfig ATAGS_PROC 18424cd9d6f7SRichard Purdie bool "Export atags in procfs" 1843bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 1844b98d7291SUli Luckas default y 18454cd9d6f7SRichard Purdie help 18464cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 18474cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 18484cd9d6f7SRichard Purdie 1849cb5d39b3SMika Westerbergconfig CRASH_DUMP 1850cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 1851cb5d39b3SMika Westerberg help 1852cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 1853cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 1854cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 1855cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 1856cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 1857cb5d39b3SMika Westerberg memory address not used by the main kernel 1858cb5d39b3SMika Westerberg 1859330d4810SMauro Carvalho Chehab For more details see Documentation/admin-guide/kdump/kdump.rst 1860cb5d39b3SMika Westerberg 1861e69edc79SEric Miaoconfig AUTO_ZRELADDR 1862e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 1863e69edc79SEric Miao help 1864e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 1865e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 18660673cb38SGeert Uytterhoeven will be determined at run-time, either by masking the current IP 18670673cb38SGeert Uytterhoeven with 0xf8000000, or, if invalid, from the DTB passed in r2. 18680673cb38SGeert Uytterhoeven This assumes the zImage being placed in the first 128MB from 18690673cb38SGeert Uytterhoeven start of memory. 1870e69edc79SEric Miao 187181a0bc39SRoy Franzconfig EFI_STUB 187281a0bc39SRoy Franz bool 187381a0bc39SRoy Franz 187481a0bc39SRoy Franzconfig EFI 187581a0bc39SRoy Franz bool "UEFI runtime support" 187681a0bc39SRoy Franz depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL 187781a0bc39SRoy Franz select UCS2_STRING 187881a0bc39SRoy Franz select EFI_PARAMS_FROM_FDT 187981a0bc39SRoy Franz select EFI_STUB 18802e0eb483SAtish Patra select EFI_GENERIC_STUB 188181a0bc39SRoy Franz select EFI_RUNTIME_WRAPPERS 1882a7f7f624SMasahiro Yamada help 188381a0bc39SRoy Franz This option provides support for runtime services provided 188481a0bc39SRoy Franz by UEFI firmware (such as non-volatile variables, realtime 188581a0bc39SRoy Franz clock, and platform reset). A UEFI stub is also provided to 188681a0bc39SRoy Franz allow the kernel to be booted as an EFI application. This 188781a0bc39SRoy Franz is only useful for kernels that may run on systems that have 188881a0bc39SRoy Franz UEFI firmware. 188981a0bc39SRoy Franz 1890bb817befSArd Biesheuvelconfig DMI 1891bb817befSArd Biesheuvel bool "Enable support for SMBIOS (DMI) tables" 1892bb817befSArd Biesheuvel depends on EFI 1893bb817befSArd Biesheuvel default y 1894bb817befSArd Biesheuvel help 1895bb817befSArd Biesheuvel This enables SMBIOS/DMI feature for systems. 1896bb817befSArd Biesheuvel 1897bb817befSArd Biesheuvel This option is only useful on systems that have UEFI firmware. 1898bb817befSArd Biesheuvel However, even with this option, the resultant kernel should 1899bb817befSArd Biesheuvel continue to boot on existing non-UEFI platforms. 1900bb817befSArd Biesheuvel 1901bb817befSArd Biesheuvel NOTE: This does *NOT* enable or encourage the use of DMI quirks, 1902bb817befSArd Biesheuvel i.e., the the practice of identifying the platform via DMI to 1903bb817befSArd Biesheuvel decide whether certain workarounds for buggy hardware and/or 1904bb817befSArd Biesheuvel firmware need to be enabled. This would require the DMI subsystem 1905bb817befSArd Biesheuvel to be enabled much earlier than we do on ARM, which is non-trivial. 1906bb817befSArd Biesheuvel 19071da177e4SLinus Torvaldsendmenu 19081da177e4SLinus Torvalds 1909ac9d7efcSRussell Kingmenu "CPU Power Management" 19101da177e4SLinus Torvalds 19111da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 19121da177e4SLinus Torvalds 1913ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 1914ac9d7efcSRussell King 1915ac9d7efcSRussell Kingendmenu 1916ac9d7efcSRussell King 19171da177e4SLinus Torvaldsmenu "Floating point emulation" 19181da177e4SLinus Torvalds 19191da177e4SLinus Torvaldscomment "At least one emulation must be selected" 19201da177e4SLinus Torvalds 19211da177e4SLinus Torvaldsconfig FPE_NWFPE 19221da177e4SLinus Torvalds bool "NWFPE math emulation" 1923593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 1924a7f7f624SMasahiro Yamada help 19251da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 19261da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 19271da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 19281da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 19291da177e4SLinus Torvalds 19301da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 19311da177e4SLinus Torvalds early in the bootup. 19321da177e4SLinus Torvalds 19331da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 19341da177e4SLinus Torvalds bool "Support extended precision" 1935bedf142bSLennert Buytenhek depends on FPE_NWFPE 19361da177e4SLinus Torvalds help 19371da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 19381da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 19391da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 19401da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 19411da177e4SLinus Torvalds floating point emulator without any good reason. 19421da177e4SLinus Torvalds 19431da177e4SLinus Torvalds You almost surely want to say N here. 19441da177e4SLinus Torvalds 19451da177e4SLinus Torvaldsconfig FPE_FASTFPE 19461da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 1947d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 1948a7f7f624SMasahiro Yamada help 19491da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 19501da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 19511da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 19521da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 19531da177e4SLinus Torvalds 19541da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 19551da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 19561da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 19571da177e4SLinus Torvalds choose NWFPE. 19581da177e4SLinus Torvalds 19591da177e4SLinus Torvaldsconfig VFP 19601da177e4SLinus Torvalds bool "VFP-format floating point maths" 1961e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 19621da177e4SLinus Torvalds help 19631da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 19641da177e4SLinus Torvalds if your hardware includes a VFP unit. 19651da177e4SLinus Torvalds 1966dc7a12bdSMauro Carvalho Chehab Please see <file:Documentation/arm/vfp/release-notes.rst> for 19671da177e4SLinus Torvalds release notes and additional status information. 19681da177e4SLinus Torvalds 19691da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 19701da177e4SLinus Torvalds 197125ebee02SCatalin Marinasconfig VFPv3 197225ebee02SCatalin Marinas bool 197325ebee02SCatalin Marinas depends on VFP 197425ebee02SCatalin Marinas default y if CPU_V7 197525ebee02SCatalin Marinas 1976b5872db4SCatalin Marinasconfig NEON 1977b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 1978b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 1979b5872db4SCatalin Marinas help 1980b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 1981b5872db4SCatalin Marinas Extension. 1982b5872db4SCatalin Marinas 198373c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 198473c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 1985c4a30c3bSRussell King depends on NEON && AEABI 198673c132c1SArd Biesheuvel help 198773c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 198873c132c1SArd Biesheuvel 19891da177e4SLinus Torvaldsendmenu 19901da177e4SLinus Torvalds 19911da177e4SLinus Torvaldsmenu "Power management options" 19921da177e4SLinus Torvalds 1993eceab4acSRussell Kingsource "kernel/power/Kconfig" 19941da177e4SLinus Torvalds 1995f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 199619a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 1997f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 1998f4cb5700SJohannes Berg def_bool y 1999f4cb5700SJohannes Berg 200015e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 20018b6f2499SLorenzo Pieralisi def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW 20021b9bdf5cSLorenzo Pieralisi depends on ARCH_SUSPEND_POSSIBLE 200315e0d9e3SArnd Bergmann 2004603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE 2005603fb42aSSebastian Capella bool 2006603fb42aSSebastian Capella depends on MMU 2007603fb42aSSebastian Capella default y if ARCH_SUSPEND_POSSIBLE 2008603fb42aSSebastian Capella 20091da177e4SLinus Torvaldsendmenu 20101da177e4SLinus Torvalds 2011652ccae5SArd Biesheuvelif CRYPTO 2012652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig" 2013652ccae5SArd Biesheuvelendif 20142cbd1cc3SStefan Agner 20152cbd1cc3SStefan Agnersource "arch/arm/Kconfig.assembler" 2016