11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 47463449bSCatalin Marinas select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE 52b68f6caSKees Cook select ARCH_HAS_ELF_RANDOMIZE 63d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 7171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 8957e3facSRiku Voipio select ARCH_HAS_GCOV_PROFILE_ALL 9d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 104badad35SPeter Zijlstra select ARCH_SUPPORTS_ATOMIC_RMW 11017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 120cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 13b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 14ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 15171b3f0dSRussell King select CLONE_BACKWARDS 16b1b3f49cSRussell King select CPU_PM if (SUSPEND || CPU_IDLE) 17dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 18b01aec9bSBorislav Petkov select EDAC_SUPPORT 19b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 2036d0fd21SLaura Abbott select GENERIC_ALLOCATOR 214477ca45SUwe Kleine-König select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI) 22b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 23171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 24b1b3f49cSRussell King select GENERIC_IRQ_PROBE 25b1b3f49cSRussell King select GENERIC_IRQ_SHOW 267c07005eSGeert Uytterhoeven select GENERIC_IRQ_SHOW_LEVEL 27b1b3f49cSRussell King select GENERIC_PCI_IOMAP 2838ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 29b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 30b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 31b1b3f49cSRussell King select GENERIC_STRNLEN_USER 32a71b092aSMarc Zyngier select HANDLE_DOMAIN_IRQ 33b1b3f49cSRussell King select HARDIRQS_SW_RESEND 347a017721SAKASHI Takahiro select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT) 350b7857dbSYalin Wang select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 36cfeec79eSArnd Bergmann select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 37cfeec79eSArnd Bergmann select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 3891702175SKees Cook select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT) 390693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 40b1b3f49cSRussell King select HAVE_BPF_JIT 4151aaf81fSRussell King select HAVE_CC_STACKPROTECTOR 42171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 43b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 44b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 45b1b3f49cSRussell King select HAVE_DMA_API_DEBUG 46b1b3f49cSRussell King select HAVE_DMA_ATTRS 47b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 48cfeec79eSArnd Bergmann select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 49dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 50b1b3f49cSRussell King select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 51b1b3f49cSRussell King select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 52b1b3f49cSRussell King select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 53b1b3f49cSRussell King select HAVE_GENERIC_DMA_COHERENT 54b1b3f49cSRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 55b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 5687c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 57b1b3f49cSRussell King select HAVE_KERNEL_GZIP 58f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 59b1b3f49cSRussell King select HAVE_KERNEL_LZMA 60b1b3f49cSRussell King select HAVE_KERNEL_LZO 61b1b3f49cSRussell King select HAVE_KERNEL_XZ 62cb1293e2SArnd Bergmann select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M 639edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 64b1b3f49cSRussell King select HAVE_MEMBLOCK 657d485f64SArd Biesheuvel select HAVE_MOD_ARCH_SPECIFIC 66b1b3f49cSRussell King select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 670dc016dbSWang Nan select HAVE_OPTPROBES if !THUMB2_KERNEL 687ada189fSJamie Iles select HAVE_PERF_EVENTS 6949863894SWill Deacon select HAVE_PERF_REGS 7049863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 71a0ad5496SSteve Capper select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE) 72e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 73b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 74af1839ebSCatalin Marinas select HAVE_UID16 7531c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 76da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 77171b3f0dSRussell King select MODULES_USE_ELF_REL 7884f452b1SSantosh Shilimkar select NO_BOOTMEM 79171b3f0dSRussell King select OLD_SIGACTION 80171b3f0dSRussell King select OLD_SIGSUSPEND3 81b1b3f49cSRussell King select PERF_USE_VMALLOC 82b1b3f49cSRussell King select RTC_LIB 83b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 84171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 85171b3f0dSRussell King # according to that. Thanks. 861da177e4SLinus Torvalds help 871da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 88f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 891da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 901da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 911da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 921da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 931da177e4SLinus Torvalds 9474facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 95308c09f1SLaura Abbott select ARCH_HAS_SG_CHAIN 9674facffeSRussell King bool 9774facffeSRussell King 984ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH 994ce63fcdSMarek Szyprowski bool 1004ce63fcdSMarek Szyprowski 1014ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 1024ce63fcdSMarek Szyprowski bool 103b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 104b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 1054ce63fcdSMarek Szyprowski 10660460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 10760460abfSSeung-Woo Kim 10860460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 10960460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 11060460abfSSeung-Woo Kim range 4 9 11160460abfSSeung-Woo Kim default 8 11260460abfSSeung-Woo Kim help 11360460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 11460460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 11560460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 11660460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 11760460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 11860460abfSSeung-Woo Kim virtual space with just a few allocations. 11960460abfSSeung-Woo Kim 12060460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 12160460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 12260460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 12360460abfSSeung-Woo Kim by the PAGE_SIZE. 12460460abfSSeung-Woo Kim 12560460abfSSeung-Woo Kimendif 12660460abfSSeung-Woo Kim 1270b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 1280b05da72SHans Ulli Kroll bool 1290b05da72SHans Ulli Kroll 13075e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 13175e7153aSRalf Baechle bool 13275e7153aSRalf Baechle 133bc581770SLinus Walleijconfig HAVE_TCM 134bc581770SLinus Walleij bool 135bc581770SLinus Walleij select GENERIC_ALLOCATOR 136bc581770SLinus Walleij 137e119bfffSRussell Kingconfig HAVE_PROC_CPU 138e119bfffSRussell King bool 139e119bfffSRussell King 140ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1415ea81769SAl Viro bool 1425ea81769SAl Viro 1431da177e4SLinus Torvaldsconfig EISA 1441da177e4SLinus Torvalds bool 1451da177e4SLinus Torvalds ---help--- 1461da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 1471da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 1481da177e4SLinus Torvalds 1491da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 1501da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 1511da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 1521da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1531da177e4SLinus Torvalds 1541da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1551da177e4SLinus Torvalds 1561da177e4SLinus Torvalds Otherwise, say N. 1571da177e4SLinus Torvalds 1581da177e4SLinus Torvaldsconfig SBUS 1591da177e4SLinus Torvalds bool 1601da177e4SLinus Torvalds 161f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 162f16fb1ecSRussell King bool 163f16fb1ecSRussell King default y 164f16fb1ecSRussell King 165f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 166f76e9154SNicolas Pitre bool 167f76e9154SNicolas Pitre depends on !SMP 168f76e9154SNicolas Pitre default y 169f76e9154SNicolas Pitre 170f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 171f16fb1ecSRussell King bool 172f16fb1ecSRussell King default y 173f16fb1ecSRussell King 1747ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1757ad1bcb2SRussell King bool 176cb1293e2SArnd Bergmann default !CPU_V7M 1777ad1bcb2SRussell King 1781da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1791da177e4SLinus Torvalds bool 1808a87411bSWill Deacon default y 1811da177e4SLinus Torvalds 182f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 183f0d1b0b3SDavid Howells bool 184f0d1b0b3SDavid Howells 185f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 186f0d1b0b3SDavid Howells bool 187f0d1b0b3SDavid Howells 1884a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 1894a1b5733SEduardo Valentin bool 1904a1b5733SEduardo Valentin 191a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM 192a5f4c561SStefan Agner def_bool y if MMU 193a5f4c561SStefan Agner 194b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 195b89c3b16SAkinobu Mita bool 196b89c3b16SAkinobu Mita default y 197b89c3b16SAkinobu Mita 1981da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1991da177e4SLinus Torvalds bool 2001da177e4SLinus Torvalds default y 2011da177e4SLinus Torvalds 202a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 203a08b6b79Sviro@ZenIV.linux.org.uk bool 204a08b6b79Sviro@ZenIV.linux.org.uk 2055ac6da66SChristoph Lameterconfig ZONE_DMA 2065ac6da66SChristoph Lameter bool 2075ac6da66SChristoph Lameter 208ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 209ccd7ab7fSFUJITA Tomonori def_bool y 210ccd7ab7fSFUJITA Tomonori 211c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 212c7edc9e3SDavid A. Long def_bool y 213c7edc9e3SDavid A. Long 21458af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 21558af4a24SRob Herring bool 21658af4a24SRob Herring 2171da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2181da177e4SLinus Torvalds bool 2191da177e4SLinus Torvalds 2201da177e4SLinus Torvaldsconfig FIQ 2211da177e4SLinus Torvalds bool 2221da177e4SLinus Torvalds 22313a5045dSRob Herringconfig NEED_RET_TO_USER 22413a5045dSRob Herring bool 22513a5045dSRob Herring 226034d2f5aSAl Viroconfig ARCH_MTD_XIP 227034d2f5aSAl Viro bool 228034d2f5aSAl Viro 229c760fc19SHyok S. Choiconfig VECTORS_BASE 230c760fc19SHyok S. Choi hex 2316afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 232c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 233c760fc19SHyok S. Choi default 0x00000000 234c760fc19SHyok S. Choi help 23519accfd3SRussell King The base address of exception vectors. This must be two pages 23619accfd3SRussell King in size. 237c760fc19SHyok S. Choi 238dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 239c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 240c1becedcSRussell King default y 241b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 242dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 243dc21af99SRussell King help 244111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 245111e9a5cSRussell King boot and module load time according to the position of the 246111e9a5cSRussell King kernel in system memory. 247dc21af99SRussell King 248111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 249daece596SNicolas Pitre of physical memory is at a 16MB boundary. 250dc21af99SRussell King 251c1becedcSRussell King Only disable this option if you know that you do not require 252c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 253c1becedcSRussell King you need to shrink the kernel to the minimal size. 254c1becedcSRussell King 255c334bc15SRob Herringconfig NEED_MACH_IO_H 256c334bc15SRob Herring bool 257c334bc15SRob Herring help 258c334bc15SRob Herring Select this when mach/io.h is required to provide special 259c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 260c334bc15SRob Herring be avoided when possible. 261c334bc15SRob Herring 2620cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2631b9f95f8SNicolas Pitre bool 264111e9a5cSRussell King help 2650cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2660cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2670cdc8b92SNicolas Pitre be avoided when possible. 2681b9f95f8SNicolas Pitre 2691b9f95f8SNicolas Pitreconfig PHYS_OFFSET 270974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 271c6f54a9bSUwe Kleine-König depends on !ARM_PATCH_PHYS_VIRT 272974c0724SNicolas Pitre default DRAM_BASE if !MMU 273c6f54a9bSUwe Kleine-König default 0x00000000 if ARCH_EBSA110 || \ 274c6f54a9bSUwe Kleine-König ARCH_FOOTBRIDGE || \ 275c6f54a9bSUwe Kleine-König ARCH_INTEGRATOR || \ 276c6f54a9bSUwe Kleine-König ARCH_IOP13XX || \ 277c6f54a9bSUwe Kleine-König ARCH_KS8695 || \ 278c6f54a9bSUwe Kleine-König (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET) 279c6f54a9bSUwe Kleine-König default 0x10000000 if ARCH_OMAP1 || ARCH_RPC 280c6f54a9bSUwe Kleine-König default 0x20000000 if ARCH_S5PV210 281c6f54a9bSUwe Kleine-König default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET 282b8824c9aSH Hartley Sweeten default 0xc0000000 if ARCH_SA1100 2831b9f95f8SNicolas Pitre help 2841b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2851b9f95f8SNicolas Pitre location of main memory in your system. 286cada3c08SRussell King 28787e040b6SSimon Glassconfig GENERIC_BUG 28887e040b6SSimon Glass def_bool y 28987e040b6SSimon Glass depends on BUG 29087e040b6SSimon Glass 2911bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS 2921bcad26eSKirill A. Shutemov int 2931bcad26eSKirill A. Shutemov default 3 if ARM_LPAE 2941bcad26eSKirill A. Shutemov default 2 2951bcad26eSKirill A. Shutemov 2961da177e4SLinus Torvaldssource "init/Kconfig" 2971da177e4SLinus Torvalds 298dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 299dc52ddc0SMatt Helsley 3001da177e4SLinus Torvaldsmenu "System Type" 3011da177e4SLinus Torvalds 3023c427975SHyok S. Choiconfig MMU 3033c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 3043c427975SHyok S. Choi default y 3053c427975SHyok S. Choi help 3063c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 3073c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 3083c427975SHyok S. Choi 309ccf50e23SRussell King# 310ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 311ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 312ccf50e23SRussell King# 3131da177e4SLinus Torvaldschoice 3141da177e4SLinus Torvalds prompt "ARM system type" 3151420b22bSArnd Bergmann default ARCH_VERSATILE if !MMU 3161420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3171da177e4SLinus Torvalds 318387798b3SRob Herringconfig ARCH_MULTIPLATFORM 319387798b3SRob Herring bool "Allow multiple platforms to be selected" 320b1b3f49cSRussell King depends on MMU 321ddb902ccSRob Herring select ARCH_WANT_OPTIONAL_GPIOLIB 32242dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 323387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 324387798b3SRob Herring select AUTO_ZRELADDR 3256d0add40SRob Herring select CLKSRC_OF 32666314223SDinh Nguyen select COMMON_CLK 327ddb902ccSRob Herring select GENERIC_CLOCKEVENTS 32808d38bebSWill Deacon select MIGHT_HAVE_PCI 329387798b3SRob Herring select MULTI_IRQ_HANDLER 33066314223SDinh Nguyen select SPARSE_IRQ 33166314223SDinh Nguyen select USE_OF 33266314223SDinh Nguyen 3339c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M 3349c77bc43SStefan Agner bool "ARMv7-M based platforms (Cortex-M0/M3/M4)" 3359c77bc43SStefan Agner depends on !MMU 3369c77bc43SStefan Agner select ARCH_WANT_OPTIONAL_GPIOLIB 3379c77bc43SStefan Agner select ARM_NVIC 338499f1640SStefan Agner select AUTO_ZRELADDR 3399c77bc43SStefan Agner select CLKSRC_OF 3409c77bc43SStefan Agner select COMMON_CLK 3419c77bc43SStefan Agner select CPU_V7M 3429c77bc43SStefan Agner select GENERIC_CLOCKEVENTS 3439c77bc43SStefan Agner select NO_IOPORT_MAP 3449c77bc43SStefan Agner select SPARSE_IRQ 3459c77bc43SStefan Agner select USE_OF 3469c77bc43SStefan Agner 3474af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 3484af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 349b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3504af6fee1SDeepak Saxena select ARM_AMBA 351b1b3f49cSRussell King select ARM_TIMER_SP804 352f9a6aa43SLinus Walleij select COMMON_CLK 353f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 354ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 355b1b3f49cSRussell King select GPIO_PL061 if GPIOLIB 356b1b3f49cSRussell King select ICST 357b1b3f49cSRussell King select NEED_MACH_MEMORY_H 358f4b8b319SRussell King select PLAT_VERSATILE 35981cc3f86SPawel Moll select PLAT_VERSATILE_SCHED_CLOCK 3604af6fee1SDeepak Saxena help 3614af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 3624af6fee1SDeepak Saxena 3634af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 3644af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 365b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3664af6fee1SDeepak Saxena select ARM_AMBA 367b1b3f49cSRussell King select ARM_TIMER_SP804 3684af6fee1SDeepak Saxena select ARM_VIC 3696d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 370b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 371aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 372c5a0adb5SRussell King select ICST 373f4b8b319SRussell King select PLAT_VERSATILE 374b1b3f49cSRussell King select PLAT_VERSATILE_CLOCK 37581cc3f86SPawel Moll select PLAT_VERSATILE_SCHED_CLOCK 3762389d501SLinus Walleij select VERSATILE_FPGA_IRQ 3774af6fee1SDeepak Saxena help 3784af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 3794af6fee1SDeepak Saxena 38093e22567SRussell Kingconfig ARCH_CLPS711X 38193e22567SRussell King bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 382a3b8d4a5SAlexander Shiyan select ARCH_REQUIRE_GPIOLIB 383ea7d1bc9SAlexander Shiyan select AUTO_ZRELADDR 384c99f72adSAlexander Shiyan select CLKSRC_MMIO 38593e22567SRussell King select COMMON_CLK 38693e22567SRussell King select CPU_ARM720T 3874a8355c4SAlexander Shiyan select GENERIC_CLOCKEVENTS 3886597619fSAlexander Shiyan select MFD_SYSCON 389e4e3a37dSAlexander Shiyan select SOC_BUS 39093e22567SRussell King help 39193e22567SRussell King Support for Cirrus Logic 711x/721x/731x based boards. 39293e22567SRussell King 393788c9700SRussell Kingconfig ARCH_GEMINI 394788c9700SRussell King bool "Cortina Systems Gemini" 395788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 396f3372c01SLinus Walleij select CLKSRC_MMIO 397b1b3f49cSRussell King select CPU_FA526 398f3372c01SLinus Walleij select GENERIC_CLOCKEVENTS 399788c9700SRussell King help 400788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 401788c9700SRussell King 4021da177e4SLinus Torvaldsconfig ARCH_EBSA110 4031da177e4SLinus Torvalds bool "EBSA-110" 404b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 405c750815eSRussell King select CPU_SA110 406f7e68bbfSRussell King select ISA 407c334bc15SRob Herring select NEED_MACH_IO_H 4080cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 409ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 4101da177e4SLinus Torvalds help 4111da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 412f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 4131da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 4141da177e4SLinus Torvalds parallel port. 4151da177e4SLinus Torvalds 416e7736d47SLennert Buytenhekconfig ARCH_EP93XX 417e7736d47SLennert Buytenhek bool "EP93xx-based" 418b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 419b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 420e7736d47SLennert Buytenhek select ARM_AMBA 421b8824c9aSH Hartley Sweeten select ARM_PATCH_PHYS_VIRT 422e7736d47SLennert Buytenhek select ARM_VIC 423b8824c9aSH Hartley Sweeten select AUTO_ZRELADDR 4246d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 425000bc178SLinus Walleij select CLKSRC_MMIO 426b1b3f49cSRussell King select CPU_ARM920T 427000bc178SLinus Walleij select GENERIC_CLOCKEVENTS 428e7736d47SLennert Buytenhek help 429e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 430e7736d47SLennert Buytenhek 4311da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4321da177e4SLinus Torvalds bool "FootBridge" 433c750815eSRussell King select CPU_SA110 4341da177e4SLinus Torvalds select FOOTBRIDGE 4354e8d7637SRussell King select GENERIC_CLOCKEVENTS 436d0ee9f40SArnd Bergmann select HAVE_IDE 4378ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 4380cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 439f999b8bdSMartin Michlmayr help 440f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 441f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4421da177e4SLinus Torvalds 4434af6fee1SDeepak Saxenaconfig ARCH_NETX 4444af6fee1SDeepak Saxena bool "Hilscher NetX based" 445b1b3f49cSRussell King select ARM_VIC 446234b6cedSRussell King select CLKSRC_MMIO 447c750815eSRussell King select CPU_ARM926T 4482fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 449f999b8bdSMartin Michlmayr help 4504af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4514af6fee1SDeepak Saxena 4523b938be6SRussell Kingconfig ARCH_IOP13XX 4533b938be6SRussell King bool "IOP13xx-based" 4543b938be6SRussell King depends on MMU 455b1b3f49cSRussell King select CPU_XSC3 4560cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 45713a5045dSRob Herring select NEED_RET_TO_USER 458b1b3f49cSRussell King select PCI 459b1b3f49cSRussell King select PLAT_IOP 460b1b3f49cSRussell King select VMSPLIT_1G 46137ebbcffSThomas Gleixner select SPARSE_IRQ 4623b938be6SRussell King help 4633b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4643b938be6SRussell King 4653f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4663f7e5815SLennert Buytenhek bool "IOP32x-based" 467a4f7e763SRussell King depends on MMU 468b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 469c750815eSRussell King select CPU_XSCALE 470e9004f50SLinus Walleij select GPIO_IOP 47113a5045dSRob Herring select NEED_RET_TO_USER 472f7e68bbfSRussell King select PCI 473b1b3f49cSRussell King select PLAT_IOP 474f999b8bdSMartin Michlmayr help 4753f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4763f7e5815SLennert Buytenhek processors. 4773f7e5815SLennert Buytenhek 4783f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4793f7e5815SLennert Buytenhek bool "IOP33x-based" 4803f7e5815SLennert Buytenhek depends on MMU 481b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 482c750815eSRussell King select CPU_XSCALE 483e9004f50SLinus Walleij select GPIO_IOP 48413a5045dSRob Herring select NEED_RET_TO_USER 4853f7e5815SLennert Buytenhek select PCI 486b1b3f49cSRussell King select PLAT_IOP 4873f7e5815SLennert Buytenhek help 4883f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 4891da177e4SLinus Torvalds 4903b938be6SRussell Kingconfig ARCH_IXP4XX 4913b938be6SRussell King bool "IXP4xx-based" 492a4f7e763SRussell King depends on MMU 49358af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 494b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 49551aaf81fSRussell King select ARCH_SUPPORTS_BIG_ENDIAN 496234b6cedSRussell King select CLKSRC_MMIO 497c750815eSRussell King select CPU_XSCALE 498b1b3f49cSRussell King select DMABOUNCE if PCI 4993b938be6SRussell King select GENERIC_CLOCKEVENTS 5000b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 501c334bc15SRob Herring select NEED_MACH_IO_H 5029296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 503171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 504c4713074SLennert Buytenhek help 5053b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 506c4713074SLennert Buytenhek 507edabd38eSSaeed Bisharaconfig ARCH_DOVE 508edabd38eSSaeed Bishara bool "Marvell Dove" 509edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 510756b2531SSebastian Hesselbarth select CPU_PJ4 511edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 5120f81bd43SRussell King select MIGHT_HAVE_PCI 513171b3f0dSRussell King select MVEBU_MBUS 5149139acd1SSebastian Hesselbarth select PINCTRL 5159139acd1SSebastian Hesselbarth select PINCTRL_DOVE 516abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 517edabd38eSSaeed Bishara help 518edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 519edabd38eSSaeed Bishara 520788c9700SRussell Kingconfig ARCH_MV78XX0 521788c9700SRussell King bool "Marvell MV78xx0" 522a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 523b1b3f49cSRussell King select CPU_FEROCEON 524788c9700SRussell King select GENERIC_CLOCKEVENTS 525171b3f0dSRussell King select MVEBU_MBUS 526b1b3f49cSRussell King select PCI 527abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 528788c9700SRussell King help 529788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 530788c9700SRussell King MV781x0, MV782x0. 531788c9700SRussell King 532788c9700SRussell Kingconfig ARCH_ORION5X 533788c9700SRussell King bool "Marvell Orion" 534788c9700SRussell King depends on MMU 535a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 536b1b3f49cSRussell King select CPU_FEROCEON 537788c9700SRussell King select GENERIC_CLOCKEVENTS 538171b3f0dSRussell King select MVEBU_MBUS 539b1b3f49cSRussell King select PCI 540abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 5415be9fc23SBenjamin Cama select MULTI_IRQ_HANDLER 542788c9700SRussell King help 543788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 544788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 545788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 546788c9700SRussell King 547788c9700SRussell Kingconfig ARCH_MMP 5482f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 549788c9700SRussell King depends on MMU 550788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 5516d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 552b1b3f49cSRussell King select GENERIC_ALLOCATOR 553788c9700SRussell King select GENERIC_CLOCKEVENTS 554157d2644SHaojian Zhuang select GPIO_PXA 555c24b3114SHaojian Zhuang select IRQ_DOMAIN 5560f374561SHaojian Zhuang select MULTI_IRQ_HANDLER 5577c8f86a4SAxel Lin select PINCTRL 558788c9700SRussell King select PLAT_PXA 5590bd86961SHaojian Zhuang select SPARSE_IRQ 560788c9700SRussell King help 5612f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 562788c9700SRussell King 563c53c9cf6SAndrew Victorconfig ARCH_KS8695 564c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 56572880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 566c7e783d6SLinus Walleij select CLKSRC_MMIO 567b1b3f49cSRussell King select CPU_ARM922T 568c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 569b1b3f49cSRussell King select NEED_MACH_MEMORY_H 570c53c9cf6SAndrew Victor help 571c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 572c53c9cf6SAndrew Victor System-on-Chip devices. 573c53c9cf6SAndrew Victor 574788c9700SRussell Kingconfig ARCH_W90X900 575788c9700SRussell King bool "Nuvoton W90X900 CPU" 576c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 5776d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 5786fa5d5f7SRussell King select CLKSRC_MMIO 579b1b3f49cSRussell King select CPU_ARM926T 58058b5369eSwanzongshun select GENERIC_CLOCKEVENTS 581777f9bebSLennert Buytenhek help 582a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 583a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 584a8bc4eadSwanzongshun the ARM series product line, you can login the following 585a8bc4eadSwanzongshun link address to know more. 586a8bc4eadSwanzongshun 587a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 588a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 589585cf175STzachi Perelstein 59093e22567SRussell Kingconfig ARCH_LPC32XX 59193e22567SRussell King bool "NXP LPC32XX" 59293e22567SRussell King select ARCH_REQUIRE_GPIOLIB 59393e22567SRussell King select ARM_AMBA 5944073723aSRussell King select CLKDEV_LOOKUP 595234b6cedSRussell King select CLKSRC_MMIO 59693e22567SRussell King select CPU_ARM926T 59793e22567SRussell King select GENERIC_CLOCKEVENTS 59893e22567SRussell King select HAVE_IDE 59993e22567SRussell King select USE_OF 60093e22567SRussell King help 60193e22567SRussell King Support for the NXP LPC32XX family of processors 60293e22567SRussell King 6031da177e4SLinus Torvaldsconfig ARCH_PXA 6042c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 605a4f7e763SRussell King depends on MMU 606b1b3f49cSRussell King select ARCH_MTD_XIP 607b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 608b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 609b1b3f49cSRussell King select AUTO_ZRELADDR 610a1c0a6adSRobert Jarzmik select COMMON_CLK 6116d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 612*389d9b58SDaniel Lezcano select CLKSRC_PXA 613234b6cedSRussell King select CLKSRC_MMIO 6146f6caeaaSRobert Jarzmik select CLKSRC_OF 615981d0f39SEric Miao select GENERIC_CLOCKEVENTS 616157d2644SHaojian Zhuang select GPIO_PXA 617b1b3f49cSRussell King select HAVE_IDE 618d6cf30caSRobert Jarzmik select IRQ_DOMAIN 619b1b3f49cSRussell King select MULTI_IRQ_HANDLER 620bd5ce433SEric Miao select PLAT_PXA 6216ac6b817SHaojian Zhuang select SPARSE_IRQ 622f999b8bdSMartin Michlmayr help 6232c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 6241da177e4SLinus Torvalds 6251da177e4SLinus Torvaldsconfig ARCH_RPC 6261da177e4SLinus Torvalds bool "RiscPC" 627868e87ccSRussell King depends on MMU 6281da177e4SLinus Torvalds select ARCH_ACORN 629a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 63007f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 6315cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 632fa04e209SArnd Bergmann select CPU_SA110 633b1b3f49cSRussell King select FIQ 634d0ee9f40SArnd Bergmann select HAVE_IDE 635b1b3f49cSRussell King select HAVE_PATA_PLATFORM 636b1b3f49cSRussell King select ISA_DMA_API 637c334bc15SRob Herring select NEED_MACH_IO_H 6380cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 639ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 640b4811bacSArnd Bergmann select VIRT_TO_BUS 6411da177e4SLinus Torvalds help 6421da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 6431da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 6441da177e4SLinus Torvalds 6451da177e4SLinus Torvaldsconfig ARCH_SA1100 6461da177e4SLinus Torvalds bool "SA1100-based" 647b1b3f49cSRussell King select ARCH_MTD_XIP 6487444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 649b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 650b1b3f49cSRussell King select CLKDEV_LOOKUP 651b1b3f49cSRussell King select CLKSRC_MMIO 652*389d9b58SDaniel Lezcano select CLKSRC_PXA 653*389d9b58SDaniel Lezcano select CLKSRC_OF if OF 654b1b3f49cSRussell King select CPU_FREQ 655b1b3f49cSRussell King select CPU_SA1100 656b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 657d0ee9f40SArnd Bergmann select HAVE_IDE 6581eca42b4SDmitry Eremin-Solenikov select IRQ_DOMAIN 659b1b3f49cSRussell King select ISA 660affcab32SDmitry Eremin-Solenikov select MULTI_IRQ_HANDLER 6610cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 662375dec92SRussell King select SPARSE_IRQ 663f999b8bdSMartin Michlmayr help 664f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 6651da177e4SLinus Torvalds 666b130d5c2SKukjin Kimconfig ARCH_S3C24XX 667b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 66853650430SKukjin Kim select ARCH_REQUIRE_GPIOLIB 669335cce74SArnd Bergmann select ATAGS 670b1b3f49cSRussell King select CLKDEV_LOOKUP 6714280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 6727f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 673880cf071STomasz Figa select GPIO_SAMSUNG 67420676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 675b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 676b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 67717453dd2SHeiko Stuebner select MULTI_IRQ_HANDLER 678c334bc15SRob Herring select NEED_MACH_IO_H 679cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 6801da177e4SLinus Torvalds help 681b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 682b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 683b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 684b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 68563b1f51bSBen Dooks 686a08ab637SBen Dooksconfig ARCH_S3C64XX 687a08ab637SBen Dooks bool "Samsung S3C64XX" 68889f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 6891db0287aSTomasz Figa select ARM_AMBA 690b1b3f49cSRussell King select ARM_VIC 691335cce74SArnd Bergmann select ATAGS 692b1b3f49cSRussell King select CLKDEV_LOOKUP 6934280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 694ccecba3cSPankaj Dubey select COMMON_CLK_SAMSUNG 69570bacadbSTomasz Figa select CPU_V6K 69604a49b71SRomain Naour select GENERIC_CLOCKEVENTS 697880cf071STomasz Figa select GPIO_SAMSUNG 69820676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 699c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 700b1b3f49cSRussell King select HAVE_TCM 701ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 702b1b3f49cSRussell King select PLAT_SAMSUNG 7034ab75a3fSArnd Bergmann select PM_GENERIC_DOMAINS if PM 704b1b3f49cSRussell King select S3C_DEV_NAND 705b1b3f49cSRussell King select S3C_GPIO_TRACK 706cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 7076e2d9e93STomasz Figa select SAMSUNG_WAKEMASK 70888f59738STomasz Figa select SAMSUNG_WDT_RESET 709a08ab637SBen Dooks help 710a08ab637SBen Dooks Samsung S3C64XX series based systems 711a08ab637SBen Dooks 7127c6337e2SKevin Hilmanconfig ARCH_DAVINCI 7137c6337e2SKevin Hilman bool "TI DaVinci" 714b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 715dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 7166d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 71720e9969bSDavid Brownell select GENERIC_ALLOCATOR 718b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 719dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 720b1b3f49cSRussell King select HAVE_IDE 721689e331fSSekhar Nori select USE_OF 722b1b3f49cSRussell King select ZONE_DMA 7237c6337e2SKevin Hilman help 7247c6337e2SKevin Hilman Support for TI's DaVinci platform. 7257c6337e2SKevin Hilman 726a0694861STony Lindgrenconfig ARCH_OMAP1 727a0694861STony Lindgren bool "TI OMAP1" 72800a36698SArnd Bergmann depends on MMU 729b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 730a0694861STony Lindgren select ARCH_OMAP 73121f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 732e9a91de7STony Prisk select CLKDEV_LOOKUP 733cee37e50Sviresh kumar select CLKSRC_MMIO 734b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 735a0694861STony Lindgren select GENERIC_IRQ_CHIP 736a0694861STony Lindgren select HAVE_IDE 737a0694861STony Lindgren select IRQ_DOMAIN 738b694331cSTony Lindgren select MULTI_IRQ_HANDLER 739a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 740a0694861STony Lindgren select NEED_MACH_MEMORY_H 741685e2d08STony Lindgren select SPARSE_IRQ 74221f47fbcSAlexey Charkov help 743a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 74402c981c0SBinghua Duan 7451da177e4SLinus Torvaldsendchoice 7461da177e4SLinus Torvalds 747387798b3SRob Herringmenu "Multiple platform selection" 748387798b3SRob Herring depends on ARCH_MULTIPLATFORM 749387798b3SRob Herring 750387798b3SRob Herringcomment "CPU Core family selection" 751387798b3SRob Herring 752f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 753f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 754f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 755f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 756f8afae40SArnd Bergmann select CPU_FA526 757f8afae40SArnd Bergmann 758387798b3SRob Herringconfig ARCH_MULTI_V4T 759387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 760387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 761b1b3f49cSRussell King select ARCH_MULTI_V4_V5 76224e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 76324e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 76424e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 765387798b3SRob Herring 766387798b3SRob Herringconfig ARCH_MULTI_V5 767387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 768387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 769b1b3f49cSRussell King select ARCH_MULTI_V4_V5 77012567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 77124e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 77224e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 773387798b3SRob Herring 774387798b3SRob Herringconfig ARCH_MULTI_V4_V5 775387798b3SRob Herring bool 776387798b3SRob Herring 777387798b3SRob Herringconfig ARCH_MULTI_V6 7788dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 779387798b3SRob Herring select ARCH_MULTI_V6_V7 78042f4754aSRob Herring select CPU_V6K 781387798b3SRob Herring 782387798b3SRob Herringconfig ARCH_MULTI_V7 7838dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 784387798b3SRob Herring default y 785387798b3SRob Herring select ARCH_MULTI_V6_V7 786b1b3f49cSRussell King select CPU_V7 78790bc8ac7SRob Herring select HAVE_SMP 788387798b3SRob Herring 789387798b3SRob Herringconfig ARCH_MULTI_V6_V7 790387798b3SRob Herring bool 7919352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 792387798b3SRob Herring 793387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 794387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 795387798b3SRob Herring select ARCH_MULTI_V5 796387798b3SRob Herring 797387798b3SRob Herringendmenu 798387798b3SRob Herring 79905e2a3deSRob Herringconfig ARCH_VIRT 80005e2a3deSRob Herring bool "Dummy Virtual Machine" if ARCH_MULTI_V7 8014b8b5f25SRob Herring select ARM_AMBA 80205e2a3deSRob Herring select ARM_GIC 8030b28f1dbSJean-Philippe Brucker select ARM_GIC_V3 80405e2a3deSRob Herring select ARM_PSCI 8054b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 80605e2a3deSRob Herring 807ccf50e23SRussell King# 808ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 809ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 810ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 811ccf50e23SRussell King# 8123e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig" 8133e93a22bSGregory CLEMENT 814445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig" 815445d9b30STsahee Zidenberg 816d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig" 817d9bfc86dSOleksij Rempel 81895b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 81995b8f20fSRussell King 8201d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig" 8211d22924eSAnders Berg 8228ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 8238ac49e04SChristian Daudt 8241c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 8251c37fa10SSebastian Hesselbarth 8261da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 8271da177e4SLinus Torvalds 828d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 829d94f944eSAnton Vorontsov 83095b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 83195b8f20fSRussell King 832df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig" 833df8d742eSBaruch Siach 83495b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 83595b8f20fSRussell King 836e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 837e7736d47SLennert Buytenhek 8381da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 8391da177e4SLinus Torvalds 84059d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 84159d3a193SPaulius Zaleckas 842387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 843387798b3SRob Herring 844389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 845389ee0c2SHaojian Zhuang 8461da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 8471da177e4SLinus Torvalds 8483f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 8493f7e5815SLennert Buytenhek 8503f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 8511da177e4SLinus Torvalds 852285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 853285f5fa7SDan Williams 8541da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 8551da177e4SLinus Torvalds 856828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 857828989adSSantosh Shilimkar 85895b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 85995b8f20fSRussell King 8603b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig" 8613b8f5030SCarlo Caione 86217723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 86317723fd3SJonas Jensen 864794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 865794d15b2SStanislav Samsonov 8663995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig" 8671da177e4SLinus Torvalds 868f682a218SMatthias Bruggersource "arch/arm/mach-mediatek/Kconfig" 869f682a218SMatthias Brugger 8701d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 8711d3f33d5SShawn Guo 87295b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 87349cbe786SEric Miao 87495b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 87595b8f20fSRussell King 8769851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 8779851ca57SDaniel Tang 878d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 879d48af15eSTony Lindgren 880d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 8811da177e4SLinus Torvalds 8821dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 8831dbae815STony Lindgren 8849dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 885585cf175STzachi Perelstein 886387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 887387798b3SRob Herring 88895b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 88995b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 8901da177e4SLinus Torvalds 89195b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 89295b8f20fSRussell King 8938fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 8948fc1b0f8SKumar Gala 89595b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 89695b8f20fSRussell King 897d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 898d63dc051SHeiko Stuebner 89995b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 900edabd38eSSaeed Bishara 901387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 902387798b3SRob Herring 903a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 904a21765a7SBen Dooks 90565ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 90665ebcc11SSrinivas Kandagatla 90785fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 9081da177e4SLinus Torvalds 909431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 910a08ab637SBen Dooks 911170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 912170f4e42SKukjin Kim 91383014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 914e509b289SRob Herringsource "arch/arm/plat-samsung/Kconfig" 915cc0e72b8SChanghwan Youn 916882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 9171da177e4SLinus Torvalds 9183b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 9193b52634fSMaxime Ripard 920156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig" 921156a0997SBarry Song 922c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 923c5f80065SErik Gilling 92495b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 9251da177e4SLinus Torvalds 926ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig" 927ba56a987SMasahiro Yamada 92895b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 9291da177e4SLinus Torvalds 9301da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 9311da177e4SLinus Torvalds 932ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 933420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 934ceade897SRussell King 9356f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 9366f35f9a9STony Prisk 9377ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 9387ec80ddfSwanzongshun 939acede515SJun Niesource "arch/arm/mach-zx/Kconfig" 940acede515SJun Nie 9419a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 9429a45eb69SJosh Cartwright 943499f1640SStefan Agner# ARMv7-M architecture 944499f1640SStefan Agnerconfig ARCH_EFM32 945499f1640SStefan Agner bool "Energy Micro efm32" 946499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 947499f1640SStefan Agner select ARCH_REQUIRE_GPIOLIB 948499f1640SStefan Agner help 949499f1640SStefan Agner Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko 950499f1640SStefan Agner processors. 951499f1640SStefan Agner 952499f1640SStefan Agnerconfig ARCH_LPC18XX 953499f1640SStefan Agner bool "NXP LPC18xx/LPC43xx" 954499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 955499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 956499f1640SStefan Agner select ARM_AMBA 957499f1640SStefan Agner select CLKSRC_LPC32XX 958499f1640SStefan Agner select PINCTRL 959499f1640SStefan Agner help 960499f1640SStefan Agner Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4 961499f1640SStefan Agner high performance microcontrollers. 962499f1640SStefan Agner 963499f1640SStefan Agnerconfig ARCH_STM32 964499f1640SStefan Agner bool "STMicrolectronics STM32" 965499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 966499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 967499f1640SStefan Agner select ARMV7M_SYSTICK 96825263186SMaxime Coquelin select CLKSRC_STM32 969499f1640SStefan Agner select RESET_CONTROLLER 970499f1640SStefan Agner help 971499f1640SStefan Agner Support for STMicroelectronics STM32 processors. 972499f1640SStefan Agner 9731da177e4SLinus Torvalds# Definitions to make life easier 9741da177e4SLinus Torvaldsconfig ARCH_ACORN 9751da177e4SLinus Torvalds bool 9761da177e4SLinus Torvalds 9777ae1f7ecSLennert Buytenhekconfig PLAT_IOP 9787ae1f7ecSLennert Buytenhek bool 979469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 9807ae1f7ecSLennert Buytenhek 98169b02f6aSLennert Buytenhekconfig PLAT_ORION 98269b02f6aSLennert Buytenhek bool 983bfe45e0bSRussell King select CLKSRC_MMIO 984b1b3f49cSRussell King select COMMON_CLK 985dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 986278b45b0SAndrew Lunn select IRQ_DOMAIN 98769b02f6aSLennert Buytenhek 988abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 989abcda1dcSThomas Petazzoni bool 990abcda1dcSThomas Petazzoni select PLAT_ORION 991abcda1dcSThomas Petazzoni 992bd5ce433SEric Miaoconfig PLAT_PXA 993bd5ce433SEric Miao bool 994bd5ce433SEric Miao 995f4b8b319SRussell Kingconfig PLAT_VERSATILE 996f4b8b319SRussell King bool 997f4b8b319SRussell King 998d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig" 999d9a1beaaSAlexandre Courbot 10001da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 10011da177e4SLinus Torvalds 1002afe4b25eSLennert Buytenhekconfig IWMMXT 1003d93003e8SSebastian Hesselbarth bool "Enable iWMMXt support" 1004d93003e8SSebastian Hesselbarth depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B 1005d93003e8SSebastian Hesselbarth default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B 1006afe4b25eSLennert Buytenhek help 1007afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1008afe4b25eSLennert Buytenhek running on a CPU that supports it. 1009afe4b25eSLennert Buytenhek 101052108641Seric miaoconfig MULTI_IRQ_HANDLER 101152108641Seric miao bool 101252108641Seric miao help 101352108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 101452108641Seric miao 10153b93e7b0SHyok S. Choiif !MMU 10163b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 10173b93e7b0SHyok S. Choiendif 10183b93e7b0SHyok S. Choi 10193e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 10203e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 10213e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 10223e0a07f8SGregory CLEMENT default y 10233e0a07f8SGregory CLEMENT help 10243e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 10253e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 10263e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 10273e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 10283e0a07f8SGregory CLEMENT Workaround: 10293e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 10303e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 10313e0a07f8SGregory CLEMENT instruction 10323e0a07f8SGregory CLEMENT 1033f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 1034f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1035f0c4b8d6SWill Deacon depends on CPU_V6 1036f0c4b8d6SWill Deacon help 1037f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 1038f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1039f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 1040f0c4b8d6SWill Deacon causing the faulting task to livelock. 1041f0c4b8d6SWill Deacon 10429cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 10439cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1044e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 10459cba3cccSCatalin Marinas help 10469cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 10479cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 10489cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 10499cba3cccSCatalin Marinas recommended workaround. 10509cba3cccSCatalin Marinas 10517ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 10527ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 10537ce236fcSCatalin Marinas depends on CPU_V7 10547ce236fcSCatalin Marinas help 10557ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 105679403cdaSRussell King r1p* erratum. If a code sequence containing an ARM/Thumb 10577ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 10587ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 10597ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 10607ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 10617ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 10627ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 10637ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 10647ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 10657ce236fcSCatalin Marinas available in non-secure mode. 10667ce236fcSCatalin Marinas 1067855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1068855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1069855c551fSCatalin Marinas depends on CPU_V7 107062e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1071855c551fSCatalin Marinas help 1072855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1073855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1074855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1075855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1076855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1077855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1078855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1079855c551fSCatalin Marinas register may not be available in non-secure mode. 1080855c551fSCatalin Marinas 10810516e464SCatalin Marinasconfig ARM_ERRATA_460075 10820516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 10830516e464SCatalin Marinas depends on CPU_V7 108462e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10850516e464SCatalin Marinas help 10860516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 10870516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 10880516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 10890516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 10900516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 10910516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 10920516e464SCatalin Marinas may not be available in non-secure mode. 10930516e464SCatalin Marinas 10949f05027cSWill Deaconconfig ARM_ERRATA_742230 10959f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 10969f05027cSWill Deacon depends on CPU_V7 && SMP 109762e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10989f05027cSWill Deacon help 10999f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 11009f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 11019f05027cSWill Deacon between two write operations may not ensure the correct visibility 11029f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 11039f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 11049f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 11059f05027cSWill Deacon the two writes. 11069f05027cSWill Deacon 1107a672e99bSWill Deaconconfig ARM_ERRATA_742231 1108a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1109a672e99bSWill Deacon depends on CPU_V7 && SMP 111062e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1111a672e99bSWill Deacon help 1112a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1113a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1114a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1115a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1116a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1117a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1118a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1119a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1120a672e99bSWill Deacon capabilities of the processor. 1121a672e99bSWill Deacon 112269155794SJon Medhurstconfig ARM_ERRATA_643719 112369155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 112469155794SJon Medhurst depends on CPU_V7 && SMP 1125e5a5de44SRussell King default y 112669155794SJon Medhurst help 112769155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 112869155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 112969155794SJon Medhurst register returns zero when it should return one. The workaround 113069155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 113169155794SJon Medhurst it behave as intended and avoiding data corruption. 113269155794SJon Medhurst 1133cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1134cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1135e66dc745SDave Martin depends on CPU_V7 1136cdf357f1SWill Deacon help 1137cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1138cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1139cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1140cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1141cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1142cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1143cdf357f1SWill Deacon entries regardless of the ASID. 1144475d92fcSWill Deacon 1145475d92fcSWill Deaconconfig ARM_ERRATA_743622 1146475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1147475d92fcSWill Deacon depends on CPU_V7 114862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1149475d92fcSWill Deacon help 1150475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1151efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1152475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1153475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1154475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1155475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1156475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1157475d92fcSWill Deacon processor. 1158475d92fcSWill Deacon 11599a27c27cSWill Deaconconfig ARM_ERRATA_751472 11609a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1161ba90c516SDave Martin depends on CPU_V7 116262e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11639a27c27cSWill Deacon help 11649a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 11659a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 11669a27c27cSWill Deacon completion of a following broadcasted operation if the second 11679a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 11689a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 11699a27c27cSWill Deacon 1170fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1171fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1172fcbdc5feSWill Deacon depends on CPU_V7 1173fcbdc5feSWill Deacon help 1174fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1175fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1176fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1177fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1178fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1179fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1180fcbdc5feSWill Deacon 11815dab26afSWill Deaconconfig ARM_ERRATA_754327 11825dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 11835dab26afSWill Deacon depends on CPU_V7 && SMP 11845dab26afSWill Deacon help 11855dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 11865dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 11875dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 11885dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 11895dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 11905dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 11915dab26afSWill Deacon 1192145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1193145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1194fd832478SFabio Estevam depends on CPU_V6 1195145e10e1SCatalin Marinas help 1196145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1197145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1198145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1199145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1200145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1201145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1202145e10e1SCatalin Marinas is not affected. 1203145e10e1SCatalin Marinas 1204f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1205f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1206f630c1bdSWill Deacon depends on CPU_V7 && SMP 1207f630c1bdSWill Deacon help 1208f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1209f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1210f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1211f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1212f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1213f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1214f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1215f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1216f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1217f630c1bdSWill Deacon 12187253b85cSSimon Hormanconfig ARM_ERRATA_775420 12197253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 12207253b85cSSimon Horman depends on CPU_V7 12217253b85cSSimon Horman help 12227253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 12237253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 12247253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 12257253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 12267253b85cSSimon Horman an abort may occur on cache maintenance. 12277253b85cSSimon Horman 122893dc6887SCatalin Marinasconfig ARM_ERRATA_798181 122993dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 123093dc6887SCatalin Marinas depends on CPU_V7 && SMP 123193dc6887SCatalin Marinas help 123293dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 123393dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 123493dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 123593dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 123693dc6887SCatalin Marinas as the one being invalidated. 123793dc6887SCatalin Marinas 123884b6504fSWill Deaconconfig ARM_ERRATA_773022 123984b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 124084b6504fSWill Deacon depends on CPU_V7 124184b6504fSWill Deacon help 124284b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 124384b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 124484b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 124584b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 124684b6504fSWill Deacon 12471da177e4SLinus Torvaldsendmenu 12481da177e4SLinus Torvalds 12491da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 12501da177e4SLinus Torvalds 12511da177e4SLinus Torvaldsmenu "Bus support" 12521da177e4SLinus Torvalds 12531da177e4SLinus Torvaldsconfig ISA 12541da177e4SLinus Torvalds bool 12551da177e4SLinus Torvalds help 12561da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 12571da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 12581da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 12591da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 12601da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 12611da177e4SLinus Torvalds 1262065909b9SRussell King# Select ISA DMA controller support 12631da177e4SLinus Torvaldsconfig ISA_DMA 12641da177e4SLinus Torvalds bool 1265065909b9SRussell King select ISA_DMA_API 12661da177e4SLinus Torvalds 1267065909b9SRussell King# Select ISA DMA interface 12685cae841bSAl Viroconfig ISA_DMA_API 12695cae841bSAl Viro bool 12705cae841bSAl Viro 12711da177e4SLinus Torvaldsconfig PCI 12720b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 12731da177e4SLinus Torvalds help 12741da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 12751da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 12761da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 12771da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 12781da177e4SLinus Torvalds 127952882173SAnton Vorontsovconfig PCI_DOMAINS 128052882173SAnton Vorontsov bool 128152882173SAnton Vorontsov depends on PCI 128252882173SAnton Vorontsov 12838c7d1474SLorenzo Pieralisiconfig PCI_DOMAINS_GENERIC 12848c7d1474SLorenzo Pieralisi def_bool PCI_DOMAINS 12858c7d1474SLorenzo Pieralisi 1286b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1287b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1288b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1289b080ac8aSMarcelo Roberto Jimenez help 1290b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1291b080ac8aSMarcelo Roberto Jimenez 129236e23590SMatthew Wilcoxconfig PCI_SYSCALL 129336e23590SMatthew Wilcox def_bool PCI 129436e23590SMatthew Wilcox 1295a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1296a0113a99SMike Rapoport bool 1297a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1298a0113a99SMike Rapoport default y 1299a0113a99SMike Rapoport select DMABOUNCE 1300a0113a99SMike Rapoport 13011da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 13023f06d157SJingoo Hansource "drivers/pci/pcie/Kconfig" 13031da177e4SLinus Torvalds 13041da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 13051da177e4SLinus Torvalds 13061da177e4SLinus Torvaldsendmenu 13071da177e4SLinus Torvalds 13081da177e4SLinus Torvaldsmenu "Kernel Features" 13091da177e4SLinus Torvalds 13103b55658aSDave Martinconfig HAVE_SMP 13113b55658aSDave Martin bool 13123b55658aSDave Martin help 13133b55658aSDave Martin This option should be selected by machines which have an SMP- 13143b55658aSDave Martin capable CPU. 13153b55658aSDave Martin 13163b55658aSDave Martin The only effect of this option is to make the SMP-related 13173b55658aSDave Martin options available to the user for configuration. 13183b55658aSDave Martin 13191da177e4SLinus Torvaldsconfig SMP 1320bb2d8130SRussell King bool "Symmetric Multi-Processing" 1321fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1322bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 13233b55658aSDave Martin depends on HAVE_SMP 1324801bb21cSJonathan Austin depends on MMU || ARM_MPU 13250361748fSArnd Bergmann select IRQ_WORK 13261da177e4SLinus Torvalds help 13271da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 13284a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 13294a474157SRobert Graffham than one CPU, say Y. 13301da177e4SLinus Torvalds 13314a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 13321da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 13334a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 13344a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 13354a474157SRobert Graffham will run faster if you say N here. 13361da177e4SLinus Torvalds 1337395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 13381da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 133950a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 13401da177e4SLinus Torvalds 13411da177e4SLinus Torvalds If you don't know what to do here, say N. 13421da177e4SLinus Torvalds 1343f00ec48fSRussell Kingconfig SMP_ON_UP 13445744ff43SRussell King bool "Allow booting SMP kernel on uniprocessor systems" 1345801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1346f00ec48fSRussell King default y 1347f00ec48fSRussell King help 1348f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1349f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1350f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1351f00ec48fSRussell King savings. 1352f00ec48fSRussell King 1353f00ec48fSRussell King If you don't know what to do here, say Y. 1354f00ec48fSRussell King 1355c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1356c9018aabSVincent Guittot bool "Support cpu topology definition" 1357c9018aabSVincent Guittot depends on SMP && CPU_V7 1358c9018aabSVincent Guittot default y 1359c9018aabSVincent Guittot help 1360c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1361c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1362c9018aabSVincent Guittot topology of an ARM System. 1363c9018aabSVincent Guittot 1364c9018aabSVincent Guittotconfig SCHED_MC 1365c9018aabSVincent Guittot bool "Multi-core scheduler support" 1366c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1367c9018aabSVincent Guittot help 1368c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1369c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1370c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1371c9018aabSVincent Guittot 1372c9018aabSVincent Guittotconfig SCHED_SMT 1373c9018aabSVincent Guittot bool "SMT scheduler support" 1374c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1375c9018aabSVincent Guittot help 1376c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1377c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1378c9018aabSVincent Guittot places. If unsure say N here. 1379c9018aabSVincent Guittot 1380a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1381a8cbcd92SRussell King bool 1382a8cbcd92SRussell King help 1383a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1384a8cbcd92SRussell King 13858a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1386022c03a2SMarc Zyngier bool "Architected timer support" 1387022c03a2SMarc Zyngier depends on CPU_V7 13888a4da6e3SMark Rutland select ARM_ARCH_TIMER 13890c403462SWill Deacon select GENERIC_CLOCKEVENTS 1390022c03a2SMarc Zyngier help 1391022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1392022c03a2SMarc Zyngier 1393f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1394f32f4ce2SRussell King bool 1395da4a686aSRob Herring select CLKSRC_OF if OF 1396f32f4ce2SRussell King help 1397f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1398f32f4ce2SRussell King 1399e8db288eSNicolas Pitreconfig MCPM 1400e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1401e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1402e8db288eSNicolas Pitre help 1403e8db288eSNicolas Pitre This option provides the common power management infrastructure 1404e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1405e8db288eSNicolas Pitre systems. 1406e8db288eSNicolas Pitre 1407ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER 1408ebf4a5c5SHaojian Zhuang bool 1409ebf4a5c5SHaojian Zhuang depends on MCPM 1410ebf4a5c5SHaojian Zhuang help 1411ebf4a5c5SHaojian Zhuang To avoid wasting resources unnecessarily, MCPM only supports up 1412ebf4a5c5SHaojian Zhuang to 2 clusters by default. 1413ebf4a5c5SHaojian Zhuang Platforms with 3 or 4 clusters that use MCPM must select this 1414ebf4a5c5SHaojian Zhuang option to allow the additional clusters to be managed. 1415ebf4a5c5SHaojian Zhuang 14161c33be57SNicolas Pitreconfig BIG_LITTLE 14171c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 14181c33be57SNicolas Pitre depends on CPU_V7 && SMP 14191c33be57SNicolas Pitre select MCPM 14201c33be57SNicolas Pitre help 14211c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 14221c33be57SNicolas Pitre system architecture. 14231c33be57SNicolas Pitre 14241c33be57SNicolas Pitreconfig BL_SWITCHER 14251c33be57SNicolas Pitre bool "big.LITTLE switcher support" 14261c33be57SNicolas Pitre depends on BIG_LITTLE && MCPM && HOTPLUG_CPU 14271c33be57SNicolas Pitre select ARM_CPU_SUSPEND 142851aaf81fSRussell King select CPU_PM 14291c33be57SNicolas Pitre help 14301c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 14311c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 14321c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 14331c33be57SNicolas Pitre 1434b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1435b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1436b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1437b22537c6SNicolas Pitre help 1438b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1439b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1440b22537c6SNicolas Pitre debugging purposes only. 1441b22537c6SNicolas Pitre 14428d5796d2SLennert Buytenhekchoice 14438d5796d2SLennert Buytenhek prompt "Memory split" 1444006fa259SRussell King depends on MMU 14458d5796d2SLennert Buytenhek default VMSPLIT_3G 14468d5796d2SLennert Buytenhek help 14478d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 14488d5796d2SLennert Buytenhek 14498d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 14508d5796d2SLennert Buytenhek option alone! 14518d5796d2SLennert Buytenhek 14528d5796d2SLennert Buytenhek config VMSPLIT_3G 14538d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 145463ce446cSNicolas Pitre config VMSPLIT_3G_OPT 145563ce446cSNicolas Pitre bool "3G/1G user/kernel split (for full 1G low memory)" 14568d5796d2SLennert Buytenhek config VMSPLIT_2G 14578d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 14588d5796d2SLennert Buytenhek config VMSPLIT_1G 14598d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 14608d5796d2SLennert Buytenhekendchoice 14618d5796d2SLennert Buytenhek 14628d5796d2SLennert Buytenhekconfig PAGE_OFFSET 14638d5796d2SLennert Buytenhek hex 1464006fa259SRussell King default PHYS_OFFSET if !MMU 14658d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 14668d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 146763ce446cSNicolas Pitre default 0xB0000000 if VMSPLIT_3G_OPT 14688d5796d2SLennert Buytenhek default 0xC0000000 14698d5796d2SLennert Buytenhek 14701da177e4SLinus Torvaldsconfig NR_CPUS 14711da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 14721da177e4SLinus Torvalds range 2 32 14731da177e4SLinus Torvalds depends on SMP 14741da177e4SLinus Torvalds default "4" 14751da177e4SLinus Torvalds 1476a054a811SRussell Kingconfig HOTPLUG_CPU 147700b7dedeSRussell King bool "Support for hot-pluggable CPUs" 147840b31360SStephen Rothwell depends on SMP 1479a054a811SRussell King help 1480a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1481a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1482a054a811SRussell King 14832bdd424fSWill Deaconconfig ARM_PSCI 14842bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 14852bdd424fSWill Deacon depends on CPU_V7 1486be120397SMark Rutland select ARM_PSCI_FW 14872bdd424fSWill Deacon help 14882bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 14892bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 14902bdd424fSWill Deacon management operations described in ARM document number ARM DEN 14912bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 14922bdd424fSWill Deacon ARM processors"). 14932bdd424fSWill Deacon 14942a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 14952a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 14962a6ad871SMaxime Ripard# selected platforms. 149744986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 149844986ab0SPeter De Schrijver (NVIDIA) int 1499b35d2e56SGregory Fong default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \ 1500b35d2e56SGregory Fong ARCH_ZYNQ 1501aa42587aSTomasz Figa default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ 1502aa42587aSTomasz Figa SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 1503eb171a99SBoris BREZILLON default 416 if ARCH_SUNXI 150406b851e5SOlof Johansson default 392 if ARCH_U8500 150501bb914cSTony Prisk default 352 if ARCH_VT8500 15067b5da4c3SHeiko Stuebner default 288 if ARCH_ROCKCHIP 15072a6ad871SMaxime Ripard default 264 if MACH_H4700 150844986ab0SPeter De Schrijver (NVIDIA) default 0 150944986ab0SPeter De Schrijver (NVIDIA) help 151044986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 151144986ab0SPeter De Schrijver (NVIDIA) 151244986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 151344986ab0SPeter De Schrijver (NVIDIA) 1514d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 15151da177e4SLinus Torvalds 1516c9218b16SRussell Kingconfig HZ_FIXED 1517f8065813SRussell King int 1518070b8b43SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \ 1519a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 15201164f672SAlexandre Belloni default 128 if SOC_AT91RM9200 152147d84682SRussell King default 0 1522c9218b16SRussell King 1523c9218b16SRussell Kingchoice 152447d84682SRussell King depends on HZ_FIXED = 0 1525c9218b16SRussell King prompt "Timer frequency" 1526c9218b16SRussell King 1527c9218b16SRussell Kingconfig HZ_100 1528c9218b16SRussell King bool "100 Hz" 1529c9218b16SRussell King 1530c9218b16SRussell Kingconfig HZ_200 1531c9218b16SRussell King bool "200 Hz" 1532c9218b16SRussell King 1533c9218b16SRussell Kingconfig HZ_250 1534c9218b16SRussell King bool "250 Hz" 1535c9218b16SRussell King 1536c9218b16SRussell Kingconfig HZ_300 1537c9218b16SRussell King bool "300 Hz" 1538c9218b16SRussell King 1539c9218b16SRussell Kingconfig HZ_500 1540c9218b16SRussell King bool "500 Hz" 1541c9218b16SRussell King 1542c9218b16SRussell Kingconfig HZ_1000 1543c9218b16SRussell King bool "1000 Hz" 1544c9218b16SRussell King 1545c9218b16SRussell Kingendchoice 1546c9218b16SRussell King 1547c9218b16SRussell Kingconfig HZ 1548c9218b16SRussell King int 154947d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1550c9218b16SRussell King default 100 if HZ_100 1551c9218b16SRussell King default 200 if HZ_200 1552c9218b16SRussell King default 250 if HZ_250 1553c9218b16SRussell King default 300 if HZ_300 1554c9218b16SRussell King default 500 if HZ_500 1555c9218b16SRussell King default 1000 1556c9218b16SRussell King 1557c9218b16SRussell Kingconfig SCHED_HRTICK 1558c9218b16SRussell King def_bool HIGH_RES_TIMERS 1559f8065813SRussell King 156016c79651SCatalin Marinasconfig THUMB2_KERNEL 1561bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 15624477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1563bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 156416c79651SCatalin Marinas select AEABI 156516c79651SCatalin Marinas select ARM_ASM_UNIFIED 156689bace65SArnd Bergmann select ARM_UNWIND 156716c79651SCatalin Marinas help 156816c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 156916c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 157016c79651SCatalin Marinas ARM-Thumb syntax is needed. 157116c79651SCatalin Marinas 157216c79651SCatalin Marinas If unsure, say N. 157316c79651SCatalin Marinas 15746f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 15756f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 15766f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 15776f685c5cSDave Martin default y 15786f685c5cSDave Martin help 15796f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 15806f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 15816f685c5cSDave Martin branch instructions. 15826f685c5cSDave Martin 15836f685c5cSDave Martin This is a problem, because there's no guarantee the final 15846f685c5cSDave Martin destination of the symbol, or any candidate locations for a 15856f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 15866f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 15876f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 15886f685c5cSDave Martin support. 15896f685c5cSDave Martin 15906f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 15916f685c5cSDave Martin relocation" error when loading some modules. 15926f685c5cSDave Martin 15936f685c5cSDave Martin Until fixed tools are available, passing 15946f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 15956f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 15966f685c5cSDave Martin stack usage in some cases. 15976f685c5cSDave Martin 15986f685c5cSDave Martin The problem is described in more detail at: 15996f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 16006f685c5cSDave Martin 16016f685c5cSDave Martin Only Thumb-2 kernels are affected. 16026f685c5cSDave Martin 16036f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 16046f685c5cSDave Martin 16050becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 16060becb088SCatalin Marinas bool 16070becb088SCatalin Marinas 1608704bdda0SNicolas Pitreconfig AEABI 1609704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1610704bdda0SNicolas Pitre help 1611704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1612704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1613704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1614704bdda0SNicolas Pitre 1615704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1616704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1617704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1618704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1619704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1620704bdda0SNicolas Pitre 1621704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1622704bdda0SNicolas Pitre 16236c90c872SNicolas Pitreconfig OABI_COMPAT 1624a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1625d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 16266c90c872SNicolas Pitre help 16276c90c872SNicolas Pitre This option preserves the old syscall interface along with the 16286c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 16296c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 16306c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 16316c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 16326c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 163391702175SKees Cook 163491702175SKees Cook The seccomp filter system will not be available when this is 163591702175SKees Cook selected, since there is no way yet to sensibly distinguish 163691702175SKees Cook between calling conventions during filtering. 163791702175SKees Cook 16386c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 16396c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 16406c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 16416c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1642b02f8467SKees Cook at all). If in doubt say N. 16436c90c872SNicolas Pitre 1644eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1645e80d6a24SMel Gorman bool 1646e80d6a24SMel Gorman 164705944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 164805944d74SRussell King bool 164905944d74SRussell King 165007a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 165107a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 165207a2f737SRussell King 165305944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1654be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1655c80d79d7SYasunori Goto 16567b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 16577b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 16587b7bf499SWill Deacon 1659b8cd51afSSteve Capperconfig HAVE_GENERIC_RCU_GUP 1660b8cd51afSSteve Capper def_bool y 1661b8cd51afSSteve Capper depends on ARM_LPAE 1662b8cd51afSSteve Capper 1663053a96caSNicolas Pitreconfig HIGHMEM 1664e8db89a2SRussell King bool "High Memory Support" 1665e8db89a2SRussell King depends on MMU 1666053a96caSNicolas Pitre help 1667053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1668053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1669053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1670053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1671053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1672053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1673053a96caSNicolas Pitre 1674053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1675053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1676053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1677053a96caSNicolas Pitre 1678053a96caSNicolas Pitre If unsure, say n. 1679053a96caSNicolas Pitre 168065cec8e3SRussell Kingconfig HIGHPTE 16819a431bd5SRussell King bool "Allocate 2nd-level pagetables from highmem" if EXPERT 168265cec8e3SRussell King depends on HIGHMEM 16839a431bd5SRussell King default y 1684b4d103d1SRussell King help 1685b4d103d1SRussell King The VM uses one page of physical memory for each page table. 1686b4d103d1SRussell King For systems with a lot of processes, this can use a lot of 1687b4d103d1SRussell King precious low memory, eventually leading to low memory being 1688b4d103d1SRussell King consumed by page tables. Setting this option will allow 1689b4d103d1SRussell King user-space 2nd level page tables to reside in high memory. 169065cec8e3SRussell King 1691a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN 1692a5e090acSRussell King bool "Enable use of CPU domains to implement privileged no-access" 1693a5e090acSRussell King depends on MMU && !ARM_LPAE 16941b8873a0SJamie Iles default y 16951b8873a0SJamie Iles help 1696a5e090acSRussell King Increase kernel security by ensuring that normal kernel accesses 1697a5e090acSRussell King are unable to access userspace addresses. This can help prevent 1698a5e090acSRussell King use-after-free bugs becoming an exploitable privilege escalation 1699a5e090acSRussell King by ensuring that magic values (such as LIST_POISON) will always 1700a5e090acSRussell King fault when dereferenced. 1701a5e090acSRussell King 1702a5e090acSRussell King CPUs with low-vector mappings use a best-efforts implementation. 1703a5e090acSRussell King Their lower 1MB needs to remain accessible for the vectors, but 1704a5e090acSRussell King the remainder of userspace will become appropriately inaccessible. 17051da177e4SLinus Torvalds 17061da177e4SLinus Torvaldsconfig HW_PERF_EVENTS 1707fa8ad788SMark Rutland def_bool y 1708fa8ad788SMark Rutland depends on ARM_PMU 17091b8873a0SJamie Iles 17101355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 17111355e2a6SCatalin Marinas def_bool y 17121355e2a6SCatalin Marinas depends on ARM_LPAE 17131355e2a6SCatalin Marinas 17148d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 17158d962507SCatalin Marinas def_bool y 17168d962507SCatalin Marinas depends on ARM_LPAE 17178d962507SCatalin Marinas 17184bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 17194bfab203SSteven Capper def_bool y 17204bfab203SSteven Capper 17217d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS 17227d485f64SArd Biesheuvel bool "Use PLTs to allow module memory to spill over into vmalloc area" 17237d485f64SArd Biesheuvel depends on MODULES 17247d485f64SArd Biesheuvel help 17257d485f64SArd Biesheuvel Allocate PLTs when loading modules so that jumps and calls whose 17267d485f64SArd Biesheuvel targets are too far away for their relative offsets to be encoded 17277d485f64SArd Biesheuvel in the instructions themselves can be bounced via veneers in the 17287d485f64SArd Biesheuvel module's PLT. This allows modules to be allocated in the generic 17297d485f64SArd Biesheuvel vmalloc area after the dedicated module memory area has been 17307d485f64SArd Biesheuvel exhausted. The modules will use slightly more memory, but after 17317d485f64SArd Biesheuvel rounding up to page size, the actual memory footprint is usually 17327d485f64SArd Biesheuvel the same. 17337d485f64SArd Biesheuvel 17347d485f64SArd Biesheuvel Say y if you are getting out of memory errors while loading modules 17357d485f64SArd Biesheuvel 17361da177e4SLinus Torvaldssource "mm/Kconfig" 17371da177e4SLinus Torvalds 1738c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 173936d6c928SUlrich Hecht int "Maximum zone order" 1740898f08e1SYegor Yefremov default "12" if SOC_AM33XX 17416d85e2b0SUwe Kleine-König default "9" if SA1111 || ARCH_EFM32 1742c1b2d970SMagnus Damm default "11" 1743c1b2d970SMagnus Damm help 1744c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1745c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1746c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1747c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1748c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1749c1b2d970SMagnus Damm increase this value. 1750c1b2d970SMagnus Damm 1751c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1752c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1753c1b2d970SMagnus Damm 17541da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 17551da177e4SLinus Torvalds bool 1756f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 17571da177e4SLinus Torvalds default y if !ARCH_EBSA110 1758e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 17591da177e4SLinus Torvalds help 17601da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 17611da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 17621da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 17631da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 17641da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 17651da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 17661da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 17671da177e4SLinus Torvalds 176839ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 176938ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 177038ef2ad5SLinus Walleij depends on MMU 177139ec58f3SLennert Buytenhek default y if CPU_FEROCEON 177239ec58f3SLennert Buytenhek help 177339ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 177439ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 177539ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 177639ec58f3SLennert Buytenhek 177739ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 177839ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 177939ec58f3SLennert Buytenhek such copy operations with large buffers. 178039ec58f3SLennert Buytenhek 178139ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 178239ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 178339ec58f3SLennert Buytenhek 178470c70d97SNicolas Pitreconfig SECCOMP 178570c70d97SNicolas Pitre bool 178670c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 178770c70d97SNicolas Pitre ---help--- 178870c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 178970c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 179070c70d97SNicolas Pitre execution. By using pipes or other transports made available to 179170c70d97SNicolas Pitre the process as file descriptors supporting the read/write 179270c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 179370c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 179470c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 179570c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 179670c70d97SNicolas Pitre defined by each seccomp mode. 179770c70d97SNicolas Pitre 179806e6295bSStefano Stabelliniconfig SWIOTLB 179906e6295bSStefano Stabellini def_bool y 180006e6295bSStefano Stabellini 180106e6295bSStefano Stabelliniconfig IOMMU_HELPER 180206e6295bSStefano Stabellini def_bool SWIOTLB 180306e6295bSStefano Stabellini 1804eff8d644SStefano Stabelliniconfig XEN_DOM0 1805eff8d644SStefano Stabellini def_bool y 1806eff8d644SStefano Stabellini depends on XEN 1807eff8d644SStefano Stabellini 1808eff8d644SStefano Stabelliniconfig XEN 1809c2ba1f7dSJulien Grall bool "Xen guest support on ARM" 181085323a99SIan Campbell depends on ARM && AEABI && OF 1811f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 181285323a99SIan Campbell depends on !GENERIC_ATOMIC64 18137693deccSUwe Kleine-König depends on MMU 181451aaf81fSRussell King select ARCH_DMA_ADDR_T_64BIT 181517b7ab80SStefano Stabellini select ARM_PSCI 181683862ccfSStefano Stabellini select SWIOTLB_XEN 1817eff8d644SStefano Stabellini help 1818eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1819eff8d644SStefano Stabellini 18201da177e4SLinus Torvaldsendmenu 18211da177e4SLinus Torvalds 18221da177e4SLinus Torvaldsmenu "Boot options" 18231da177e4SLinus Torvalds 18249eb8f674SGrant Likelyconfig USE_OF 18259eb8f674SGrant Likely bool "Flattened Device Tree support" 1826b1b3f49cSRussell King select IRQ_DOMAIN 18279eb8f674SGrant Likely select OF 18289eb8f674SGrant Likely select OF_EARLY_FLATTREE 1829bcedb5f9SMarek Szyprowski select OF_RESERVED_MEM 18309eb8f674SGrant Likely help 18319eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 18329eb8f674SGrant Likely 1833bd51e2f5SNicolas Pitreconfig ATAGS 1834bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1835bd51e2f5SNicolas Pitre default y 1836bd51e2f5SNicolas Pitre help 1837bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1838bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1839bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1840bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1841bd51e2f5SNicolas Pitre leave this to y. 1842bd51e2f5SNicolas Pitre 1843bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1844bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1845bd51e2f5SNicolas Pitre depends on ATAGS 1846bd51e2f5SNicolas Pitre help 1847bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1848bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1849bd51e2f5SNicolas Pitre 18501da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18511da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18521da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18531da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18541da177e4SLinus Torvalds default "0" 18551da177e4SLinus Torvalds help 18561da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18571da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18581da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18591da177e4SLinus Torvalds value in their defconfig file. 18601da177e4SLinus Torvalds 18611da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18621da177e4SLinus Torvalds 18631da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18641da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 18651da177e4SLinus Torvalds default "0" 18661da177e4SLinus Torvalds help 1867f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1868f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1869f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1870f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1871f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1872f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 18731da177e4SLinus Torvalds 18741da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18751da177e4SLinus Torvalds 18761da177e4SLinus Torvaldsconfig ZBOOT_ROM 18771da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 18781da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 187910968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 18801da177e4SLinus Torvalds help 18811da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 18821da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 18831da177e4SLinus Torvalds 1884e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1885e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 188610968131SRussell King depends on OF 1887e2a6a3aaSJohn Bonesio help 1888e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1889e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1890e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1891e2a6a3aaSJohn Bonesio 1892e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1893e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1894e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1895e2a6a3aaSJohn Bonesio 1896e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1897e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1898e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1899e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1900e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1901e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1902e2a6a3aaSJohn Bonesio to this option. 1903e2a6a3aaSJohn Bonesio 1904b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1905b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1906b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1907b90b9a38SNicolas Pitre help 1908b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1909b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1910b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1911b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1912b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1913b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1914b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1915b90b9a38SNicolas Pitre 1916d0f34a11SGenoud Richardchoice 1917d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1918d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1919d0f34a11SGenoud Richard 1920d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1921d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1922d0f34a11SGenoud Richard help 1923d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1924d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1925d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1926d0f34a11SGenoud Richard 1927d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1928d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1929d0f34a11SGenoud Richard help 1930d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1931d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1932d0f34a11SGenoud Richard 1933d0f34a11SGenoud Richardendchoice 1934d0f34a11SGenoud Richard 19351da177e4SLinus Torvaldsconfig CMDLINE 19361da177e4SLinus Torvalds string "Default kernel command string" 19371da177e4SLinus Torvalds default "" 19381da177e4SLinus Torvalds help 19391da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 19401da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 19411da177e4SLinus Torvalds architectures, you should supply some command-line options at build 19421da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 19431da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 19441da177e4SLinus Torvalds 19454394c124SVictor Boiviechoice 19464394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 19474394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1948bd51e2f5SNicolas Pitre depends on ATAGS 19494394c124SVictor Boivie 19504394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 19514394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 19524394c124SVictor Boivie help 19534394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 19544394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 19554394c124SVictor Boivie string provided in CMDLINE will be used. 19564394c124SVictor Boivie 19574394c124SVictor Boivieconfig CMDLINE_EXTEND 19584394c124SVictor Boivie bool "Extend bootloader kernel arguments" 19594394c124SVictor Boivie help 19604394c124SVictor Boivie The command-line arguments provided by the boot loader will be 19614394c124SVictor Boivie appended to the default kernel command string. 19624394c124SVictor Boivie 196392d2040dSAlexander Hollerconfig CMDLINE_FORCE 196492d2040dSAlexander Holler bool "Always use the default kernel command string" 196592d2040dSAlexander Holler help 196692d2040dSAlexander Holler Always use the default kernel command string, even if the boot 196792d2040dSAlexander Holler loader passes other arguments to the kernel. 196892d2040dSAlexander Holler This is useful if you cannot or don't want to change the 196992d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 19704394c124SVictor Boivieendchoice 197192d2040dSAlexander Holler 19721da177e4SLinus Torvaldsconfig XIP_KERNEL 19731da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 197410968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 19751da177e4SLinus Torvalds help 19761da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 19771da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 19781da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 19791da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 19801da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 19811da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 19821da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 19831da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 19841da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 19851da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 19861da177e4SLinus Torvalds 19871da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 19881da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 19891da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 19901da177e4SLinus Torvalds 19911da177e4SLinus Torvalds If unsure, say N. 19921da177e4SLinus Torvalds 19931da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 19941da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 19951da177e4SLinus Torvalds depends on XIP_KERNEL 19961da177e4SLinus Torvalds default "0x00080000" 19971da177e4SLinus Torvalds help 19981da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 19991da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 20001da177e4SLinus Torvalds own flash usage. 20011da177e4SLinus Torvalds 2002c587e4a6SRichard Purdieconfig KEXEC 2003c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 200419ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 2005cb1293e2SArnd Bergmann depends on !CPU_V7M 20062965faa5SDave Young select KEXEC_CORE 2007c587e4a6SRichard Purdie help 2008c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 2009c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 201001dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2011c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2012c587e4a6SRichard Purdie 2013c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2014c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2015bf220695SGeert Uytterhoeven initially work for you. 2016c587e4a6SRichard Purdie 20174cd9d6f7SRichard Purdieconfig ATAGS_PROC 20184cd9d6f7SRichard Purdie bool "Export atags in procfs" 2019bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 2020b98d7291SUli Luckas default y 20214cd9d6f7SRichard Purdie help 20224cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20234cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20244cd9d6f7SRichard Purdie 2025cb5d39b3SMika Westerbergconfig CRASH_DUMP 2026cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2027cb5d39b3SMika Westerberg help 2028cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2029cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2030cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2031cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2032cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2033cb5d39b3SMika Westerberg memory address not used by the main kernel 2034cb5d39b3SMika Westerberg 2035cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2036cb5d39b3SMika Westerberg 2037e69edc79SEric Miaoconfig AUTO_ZRELADDR 2038e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2039e69edc79SEric Miao help 2040e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2041e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2042e69edc79SEric Miao will be determined at run-time by masking the current IP with 2043e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2044e69edc79SEric Miao from start of memory. 2045e69edc79SEric Miao 20461da177e4SLinus Torvaldsendmenu 20471da177e4SLinus Torvalds 2048ac9d7efcSRussell Kingmenu "CPU Power Management" 20491da177e4SLinus Torvalds 20501da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 20511da177e4SLinus Torvalds 2052ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2053ac9d7efcSRussell King 2054ac9d7efcSRussell Kingendmenu 2055ac9d7efcSRussell King 20561da177e4SLinus Torvaldsmenu "Floating point emulation" 20571da177e4SLinus Torvalds 20581da177e4SLinus Torvaldscomment "At least one emulation must be selected" 20591da177e4SLinus Torvalds 20601da177e4SLinus Torvaldsconfig FPE_NWFPE 20611da177e4SLinus Torvalds bool "NWFPE math emulation" 2062593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 20631da177e4SLinus Torvalds ---help--- 20641da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 20651da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 20661da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 20671da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 20681da177e4SLinus Torvalds 20691da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 20701da177e4SLinus Torvalds early in the bootup. 20711da177e4SLinus Torvalds 20721da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 20731da177e4SLinus Torvalds bool "Support extended precision" 2074bedf142bSLennert Buytenhek depends on FPE_NWFPE 20751da177e4SLinus Torvalds help 20761da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 20771da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 20781da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 20791da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 20801da177e4SLinus Torvalds floating point emulator without any good reason. 20811da177e4SLinus Torvalds 20821da177e4SLinus Torvalds You almost surely want to say N here. 20831da177e4SLinus Torvalds 20841da177e4SLinus Torvaldsconfig FPE_FASTFPE 20851da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2086d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 20871da177e4SLinus Torvalds ---help--- 20881da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 20891da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 20901da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 20911da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 20921da177e4SLinus Torvalds 20931da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 20941da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 20951da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 20961da177e4SLinus Torvalds choose NWFPE. 20971da177e4SLinus Torvalds 20981da177e4SLinus Torvaldsconfig VFP 20991da177e4SLinus Torvalds bool "VFP-format floating point maths" 2100e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 21011da177e4SLinus Torvalds help 21021da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 21031da177e4SLinus Torvalds if your hardware includes a VFP unit. 21041da177e4SLinus Torvalds 21051da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 21061da177e4SLinus Torvalds release notes and additional status information. 21071da177e4SLinus Torvalds 21081da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 21091da177e4SLinus Torvalds 211025ebee02SCatalin Marinasconfig VFPv3 211125ebee02SCatalin Marinas bool 211225ebee02SCatalin Marinas depends on VFP 211325ebee02SCatalin Marinas default y if CPU_V7 211425ebee02SCatalin Marinas 2115b5872db4SCatalin Marinasconfig NEON 2116b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2117b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2118b5872db4SCatalin Marinas help 2119b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2120b5872db4SCatalin Marinas Extension. 2121b5872db4SCatalin Marinas 212273c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 212373c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 2124c4a30c3bSRussell King depends on NEON && AEABI 212573c132c1SArd Biesheuvel help 212673c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 212773c132c1SArd Biesheuvel 21281da177e4SLinus Torvaldsendmenu 21291da177e4SLinus Torvalds 21301da177e4SLinus Torvaldsmenu "Userspace binary formats" 21311da177e4SLinus Torvalds 21321da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 21331da177e4SLinus Torvalds 21341da177e4SLinus Torvaldsendmenu 21351da177e4SLinus Torvalds 21361da177e4SLinus Torvaldsmenu "Power management options" 21371da177e4SLinus Torvalds 2138eceab4acSRussell Kingsource "kernel/power/Kconfig" 21391da177e4SLinus Torvalds 2140f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 214119a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2142f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2143f4cb5700SJohannes Berg def_bool y 2144f4cb5700SJohannes Berg 214515e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 214615e0d9e3SArnd Bergmann def_bool PM_SLEEP 214715e0d9e3SArnd Bergmann 2148603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE 2149603fb42aSSebastian Capella bool 2150603fb42aSSebastian Capella depends on MMU 2151603fb42aSSebastian Capella default y if ARCH_SUSPEND_POSSIBLE 2152603fb42aSSebastian Capella 21531da177e4SLinus Torvaldsendmenu 21541da177e4SLinus Torvalds 2155d5950b43SSam Ravnborgsource "net/Kconfig" 2156d5950b43SSam Ravnborg 2157ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 21581da177e4SLinus Torvalds 2159916f743dSKumar Galasource "drivers/firmware/Kconfig" 2160916f743dSKumar Gala 21611da177e4SLinus Torvaldssource "fs/Kconfig" 21621da177e4SLinus Torvalds 21631da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 21641da177e4SLinus Torvalds 21651da177e4SLinus Torvaldssource "security/Kconfig" 21661da177e4SLinus Torvalds 21671da177e4SLinus Torvaldssource "crypto/Kconfig" 2168652ccae5SArd Biesheuvelif CRYPTO 2169652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig" 2170652ccae5SArd Biesheuvelendif 21711da177e4SLinus Torvalds 21721da177e4SLinus Torvaldssource "lib/Kconfig" 2173749cf76cSChristoffer Dall 2174749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2175