xref: /linux/arch/arm/Kconfig (revision 2cf1c348d0f5d43b601974cbde3e6db5ad491a40)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig ARM
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T
6fed240d9SMasami Hiramatsu	select ARCH_CORRECT_STACKTRACE_ON_KRETPROBE if HAVE_KRETPROBES && FRAME_POINTER && !ARM_UNWIND
7aef0f78eSChristoph Hellwig	select ARCH_HAS_BINFMT_FLAT
8c7780ab5SVladimir Murzin	select ARCH_HAS_DEBUG_VIRTUAL if MMU
9419e2f18SChristoph Hellwig	select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE
102b68f6caSKees Cook	select ARCH_HAS_ELF_RANDOMIZE
11ee333554SJinbum Park	select ARCH_HAS_FORTIFY_SOURCE
12d8ae8a37SChristoph Hellwig	select ARCH_HAS_KEEPINITRD
1375851720SDmitry Vyukov	select ARCH_HAS_KCOV
14e69244d2SWill Deacon	select ARCH_HAS_MEMBARRIER_SYNC_CORE
150ebeea8cSDaniel Borkmann	select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
163010a5eaSLaurent Dufour	select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
17ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
18347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
1975851720SDmitry Vyukov	select ARCH_HAS_SET_MEMORY
20ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
21ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_MODULE_RWX if MMU
2231b089bbSChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE if SWIOTLB || !MMU
2331b089bbSChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU if SWIOTLB || !MMU
24dc2acdedSChristoph Hellwig	select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
253d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
26171b3f0dSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
279aaf9bb7SDaniel Thompson	select ARCH_HAVE_NMI_SAFE_CMPXCHG if CPU_V7 || CPU_V7M || CPU_V6K
28957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
295e545df3SMike Rapoport	select ARCH_KEEP_MEMBLOCK
30d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
317c703e54SChristoph Hellwig	select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN
32ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
33ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
344badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
35855f9a8eSAnshuman Khandual	select ARCH_SUPPORTS_HUGETLBFS if ARM_LPAE
36017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
370cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
38dce44566SAnshuman Khandual	select ARCH_USE_MEMTEST
39dba79c3dSAlexandre Ghiti	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
40b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
4159612b24SNathan Chancellor	select ARCH_WANT_LD_ORPHAN_WARN
42bdd15a28SChristoph Hellwig	select BINFMT_FLAT_ARGVP_ENVP_ON_STACK
4310916706SShile Zhang	select BUILDTIME_TABLE_SORT if MMU
44171b3f0dSRussell King	select CLONE_BACKWARDS
45f00790aaSRussell King	select CPU_PM if SUSPEND || CPU_IDLE
46dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
47ff4c25f2SChristoph Hellwig	select DMA_DECLARE_COHERENT
4831b089bbSChristoph Hellwig	select DMA_GLOBAL_POOL if !MMU
492f9237d4SChristoph Hellwig	select DMA_OPS
50f0edfea8SChristoph Hellwig	select DMA_REMAP if MMU
51b01aec9bSBorislav Petkov	select EDAC_SUPPORT
52b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
5336d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
542ef7a295SJuri Lelli	select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
55f00790aaSRussell King	select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
56b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
5756afcd3dSMarc Zyngier	select GENERIC_IRQ_IPI if SMP
58ea2d9a96SArd Biesheuvel	select GENERIC_CPU_AUTOPROBE
592937367bSArd Biesheuvel	select GENERIC_EARLY_IOREMAP
60171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
61b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
62b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
637c07005eSGeert Uytterhoeven	select GENERIC_IRQ_SHOW_LEVEL
64914ee966SPalmer Dabbelt	select GENERIC_LIB_DEVMEM_IS_ALLOWED
65b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
6638ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
67b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
68b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
69f00790aaSRussell King	select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
700b7857dbSYalin Wang	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
71437682eeSArnd Bergmann	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
7275969686SWang Kefeng	select HAVE_ARCH_KFENCE if MMU && !XIP_KERNEL
73437682eeSArnd Bergmann	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
7442101571SLinus Walleij	select HAVE_ARCH_KASAN if MMU && !XIP_KERNEL
75e0c25d95SDaniel Cashman	select HAVE_ARCH_MMAP_RND_BITS if MMU
764f5b0c17SMike Rapoport	select HAVE_ARCH_PFN_VALID
77282a181bSYiFei Zhu	select HAVE_ARCH_SECCOMP
78f00790aaSRussell King	select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
7908626a60SKees Cook	select HAVE_ARCH_THREAD_STRUCT_WHITELIST
800693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
81e8003bf6SAnshuman Khandual	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if ARM_LPAE
82b329f95dSJens Wiklander	select HAVE_ARM_SMCCC if CPU_V7
8339c13c20SShubham Bansal	select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
84171b3f0dSRussell King	select HAVE_CONTEXT_TRACKING
85b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
86bc420c6cSVincenzo Frascino	select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL
87b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
88f00790aaSRussell King	select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
89620176f3SAbel Vesa	select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
90dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
915f56a5dfSJiri Slaby	select HAVE_EXIT_THREAD
9267a929e0SChristoph Hellwig	select HAVE_FAST_GUP if ARM_LPAE
93f00790aaSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
9450362162SRussell King	select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG
95ecb108e3SArnd Bergmann	select HAVE_FUNCTION_TRACER if !XIP_KERNEL && !(THUMB2_KERNEL && CC_IS_CLANG)
966b90bd4bSEmese Revfy	select HAVE_GCC_PLUGINS
97f00790aaSRussell King	select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
9887c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
99b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
100f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
101b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
102b1b3f49cSRussell King	select HAVE_KERNEL_LZO
103b1b3f49cSRussell King	select HAVE_KERNEL_XZ
104cb1293e2SArnd Bergmann	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
105f00790aaSRussell King	select HAVE_KRETPROBES if HAVE_KPROBES
1067d485f64SArd Biesheuvel	select HAVE_MOD_ARCH_SPECIFIC
10742a0bb3fSPetr Mladek	select HAVE_NMI
1080dc016dbSWang Nan	select HAVE_OPTPROBES if !THUMB2_KERNEL
1097ada189fSJamie Iles	select HAVE_PERF_EVENTS
11049863894SWill Deacon	select HAVE_PERF_REGS
11149863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
112ff2e6d72SPeter Zijlstra	select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE
113e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
1149800b9dcSMathieu Desnoyers	select HAVE_RSEQ
115d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
116b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
117af1839ebSCatalin Marinas	select HAVE_UID16
11831c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
119da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
120171b3f0dSRussell King	select MODULES_USE_ELF_REL
121f616ab59SChristoph Hellwig	select NEED_DMA_MAP_STATE
122aa7d5f18SArnd Bergmann	select OF_EARLY_FLATTREE if OF
123171b3f0dSRussell King	select OLD_SIGACTION
124171b3f0dSRussell King	select OLD_SIGSUSPEND3
12520f1b79dSChristoph Hellwig	select PCI_SYSCALL if PCI
126b1b3f49cSRussell King	select PERF_USE_VMALLOC
127b1b3f49cSRussell King	select RTC_LIB
128b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
12918ed1c01SArd Biesheuvel	select THREAD_INFO_IN_TASK if CURRENT_POINTER_IN_TPIDRURO
1304aae683fSMasahiro Yamada	select TRACE_IRQFLAGS_SUPPORT if !CPU_V7M
131171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
132171b3f0dSRussell King	# according to that.  Thanks.
1331da177e4SLinus Torvalds	help
1341da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
135f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
1361da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
1371da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
1381da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
1391da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
1401da177e4SLinus Torvalds
14174facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
14274facffeSRussell King	bool
14374facffeSRussell King
1444ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
1454ce63fcdSMarek Szyprowski	bool
146b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
147b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1484ce63fcdSMarek Szyprowski
14960460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
15060460abfSSeung-Woo Kim
15160460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
15260460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
15360460abfSSeung-Woo Kim	range 4 9
15460460abfSSeung-Woo Kim	default 8
15560460abfSSeung-Woo Kim	help
15660460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
15760460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
15860460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
15960460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
16060460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
16160460abfSSeung-Woo Kim	  virtual space with just a few allocations.
16260460abfSSeung-Woo Kim
16360460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
16460460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
16560460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
16660460abfSSeung-Woo Kim	  by the PAGE_SIZE.
16760460abfSSeung-Woo Kim
16860460abfSSeung-Woo Kimendif
16960460abfSSeung-Woo Kim
17075e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
17175e7153aSRalf Baechle	bool
17275e7153aSRalf Baechle
173bc581770SLinus Walleijconfig HAVE_TCM
174bc581770SLinus Walleij	bool
175bc581770SLinus Walleij	select GENERIC_ALLOCATOR
176bc581770SLinus Walleij
177e119bfffSRussell Kingconfig HAVE_PROC_CPU
178e119bfffSRussell King	bool
179e119bfffSRussell King
180ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1815ea81769SAl Viro	bool
1825ea81769SAl Viro
1831da177e4SLinus Torvaldsconfig SBUS
1841da177e4SLinus Torvalds	bool
1851da177e4SLinus Torvalds
186f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
187f16fb1ecSRussell King	bool
188f16fb1ecSRussell King	default y
189f16fb1ecSRussell King
190f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
191f16fb1ecSRussell King	bool
192f16fb1ecSRussell King	default y
193f16fb1ecSRussell King
194f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
195f0d1b0b3SDavid Howells	bool
196f0d1b0b3SDavid Howells
197f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
198f0d1b0b3SDavid Howells	bool
199f0d1b0b3SDavid Howells
2004a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
2014a1b5733SEduardo Valentin	bool
2024a1b5733SEduardo Valentin
203a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM
204a5f4c561SStefan Agner	def_bool y if MMU
205a5f4c561SStefan Agner
206b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
207b89c3b16SAkinobu Mita	bool
208b89c3b16SAkinobu Mita	default y
209b89c3b16SAkinobu Mita
2101da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
2111da177e4SLinus Torvalds	bool
2121da177e4SLinus Torvalds	default y
2131da177e4SLinus Torvalds
214a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
215a08b6b79Sviro@ZenIV.linux.org.uk	bool
216a08b6b79Sviro@ZenIV.linux.org.uk
217c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
218c7edc9e3SDavid A. Long	def_bool y
219c7edc9e3SDavid A. Long
22058af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
22158af4a24SRob Herring	bool
22258af4a24SRob Herring
2231da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2241da177e4SLinus Torvalds	bool
2251da177e4SLinus Torvalds
2261da177e4SLinus Torvaldsconfig FIQ
2271da177e4SLinus Torvalds	bool
2281da177e4SLinus Torvalds
22913a5045dSRob Herringconfig NEED_RET_TO_USER
23013a5045dSRob Herring	bool
23113a5045dSRob Herring
232034d2f5aSAl Viroconfig ARCH_MTD_XIP
233034d2f5aSAl Viro	bool
234034d2f5aSAl Viro
235dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
236c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
237c1becedcSRussell King	default y
238b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
239dc21af99SRussell King	help
240111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
241111e9a5cSRussell King	  boot and module load time according to the position of the
242111e9a5cSRussell King	  kernel in system memory.
243dc21af99SRussell King
244111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
2459443076eSArd Biesheuvel	  of physical memory is at a 2 MiB boundary.
246dc21af99SRussell King
247c1becedcSRussell King	  Only disable this option if you know that you do not require
248c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
249c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
250c1becedcSRussell King
251c334bc15SRob Herringconfig NEED_MACH_IO_H
252c334bc15SRob Herring	bool
253c334bc15SRob Herring	help
254c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
255c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
256c334bc15SRob Herring	  be avoided when possible.
257c334bc15SRob Herring
2580cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2591b9f95f8SNicolas Pitre	bool
260111e9a5cSRussell King	help
2610cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2620cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2630cdc8b92SNicolas Pitre	  be avoided when possible.
2641b9f95f8SNicolas Pitre
2651b9f95f8SNicolas Pitreconfig PHYS_OFFSET
266974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
267c6f54a9bSUwe Kleine-König	depends on !ARM_PATCH_PHYS_VIRT
268974c0724SNicolas Pitre	default DRAM_BASE if !MMU
269c6e77bb6SArnd Bergmann	default 0x00000000 if ARCH_FOOTBRIDGE || ARCH_IXP4XX
270c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
271c6e77bb6SArnd Bergmann	default 0x30000000 if ARCH_S3C24XX
272c6e77bb6SArnd Bergmann	default 0xa0000000 if ARCH_IOP32X || ARCH_PXA
273c6e77bb6SArnd Bergmann	default 0xc0000000 if ARCH_EP93XX || ARCH_SA1100
274c6e77bb6SArnd Bergmann	default 0
2751b9f95f8SNicolas Pitre	help
2761b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2771b9f95f8SNicolas Pitre	  location of main memory in your system.
278cada3c08SRussell King
27987e040b6SSimon Glassconfig GENERIC_BUG
28087e040b6SSimon Glass	def_bool y
28187e040b6SSimon Glass	depends on BUG
28287e040b6SSimon Glass
2831bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS
2841bcad26eSKirill A. Shutemov	int
2851bcad26eSKirill A. Shutemov	default 3 if ARM_LPAE
2861bcad26eSKirill A. Shutemov	default 2
2871bcad26eSKirill A. Shutemov
2881da177e4SLinus Torvaldsmenu "System Type"
2891da177e4SLinus Torvalds
2903c427975SHyok S. Choiconfig MMU
2913c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2923c427975SHyok S. Choi	default y
2933c427975SHyok S. Choi	help
2943c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2953c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2963c427975SHyok S. Choi
297e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN
298e0c25d95SDaniel Cashman	default 8
299e0c25d95SDaniel Cashman
300e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX
301e0c25d95SDaniel Cashman	default 14 if PAGE_OFFSET=0x40000000
302e0c25d95SDaniel Cashman	default 15 if PAGE_OFFSET=0x80000000
303e0c25d95SDaniel Cashman	default 16
304e0c25d95SDaniel Cashman
305ccf50e23SRussell King#
306ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
307ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
308ccf50e23SRussell King#
3091da177e4SLinus Torvaldschoice
3101da177e4SLinus Torvalds	prompt "ARM system type"
31170722803SArnd Bergmann	default ARM_SINGLE_ARMV7M if !MMU
3121420b22bSArnd Bergmann	default ARCH_MULTIPLATFORM if MMU
3131da177e4SLinus Torvalds
314387798b3SRob Herringconfig ARCH_MULTIPLATFORM
315387798b3SRob Herring	bool "Allow multiple platforms to be selected"
316b1b3f49cSRussell King	depends on MMU
317fb597f2aSGregory Fong	select ARCH_FLATMEM_ENABLE
318fb597f2aSGregory Fong	select ARCH_SPARSEMEM_ENABLE
319fb597f2aSGregory Fong	select ARCH_SELECT_MEMORY_MODEL
32042dc836dSOlof Johansson	select ARM_HAS_SG_CHAIN
321387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
322387798b3SRob Herring	select AUTO_ZRELADDR
323bb0eb050SDaniel Lezcano	select TIMER_OF
32466314223SDinh Nguyen	select COMMON_CLK
3254c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
326eb01d42aSChristoph Hellwig	select HAVE_PCI
3272eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
32866314223SDinh Nguyen	select SPARSE_IRQ
32966314223SDinh Nguyen	select USE_OF
33066314223SDinh Nguyen
3319c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M
3329c77bc43SStefan Agner	bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
3339c77bc43SStefan Agner	depends on !MMU
3349c77bc43SStefan Agner	select ARM_NVIC
335499f1640SStefan Agner	select AUTO_ZRELADDR
336bb0eb050SDaniel Lezcano	select TIMER_OF
3379c77bc43SStefan Agner	select COMMON_CLK
3389c77bc43SStefan Agner	select CPU_V7M
3399c77bc43SStefan Agner	select NO_IOPORT_MAP
3409c77bc43SStefan Agner	select SPARSE_IRQ
3419c77bc43SStefan Agner	select USE_OF
3429c77bc43SStefan Agner
343e7736d47SLennert Buytenhekconfig ARCH_EP93XX
344e7736d47SLennert Buytenhek	bool "EP93xx-based"
34580320927SH Hartley Sweeten	select ARCH_SPARSEMEM_ENABLE
346e7736d47SLennert Buytenhek	select ARM_AMBA
347cd5bad41SArnd Bergmann	imply ARM_PATCH_PHYS_VIRT
348e7736d47SLennert Buytenhek	select ARM_VIC
3493e895f4cSMarc Zyngier	select GENERIC_IRQ_MULTI_HANDLER
350b8824c9aSH Hartley Sweeten	select AUTO_ZRELADDR
351000bc178SLinus Walleij	select CLKSRC_MMIO
352b1b3f49cSRussell King	select CPU_ARM920T
3535c34a4e8SLinus Walleij	select GPIOLIB
3549645ccc7SNikita Shubin	select COMMON_CLK
355e7736d47SLennert Buytenhek	help
356e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
357e7736d47SLennert Buytenhek
3581da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
3591da177e4SLinus Torvalds	bool "FootBridge"
360c750815eSRussell King	select CPU_SA110
3611da177e4SLinus Torvalds	select FOOTBRIDGE
3628ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
3630cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
364f999b8bdSMartin Michlmayr	help
365f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
366f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
3671da177e4SLinus Torvalds
3683f7e5815SLennert Buytenhekconfig ARCH_IOP32X
3693f7e5815SLennert Buytenhek	bool "IOP32x-based"
370a4f7e763SRussell King	depends on MMU
371c750815eSRussell King	select CPU_XSCALE
372e9004f50SLinus Walleij	select GPIO_IOP
3735c34a4e8SLinus Walleij	select GPIOLIB
37413a5045dSRob Herring	select NEED_RET_TO_USER
375eb01d42aSChristoph Hellwig	select FORCE_PCI
376b1b3f49cSRussell King	select PLAT_IOP
377f999b8bdSMartin Michlmayr	help
3783f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
3793f7e5815SLennert Buytenhek	  processors.
3803f7e5815SLennert Buytenhek
3813b938be6SRussell Kingconfig ARCH_IXP4XX
3823b938be6SRussell King	bool "IXP4xx-based"
383a4f7e763SRussell King	depends on MMU
38458af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
38551aaf81fSRussell King	select ARCH_SUPPORTS_BIG_ENDIAN
386c750815eSRussell King	select CPU_XSCALE
387b1b3f49cSRussell King	select DMABOUNCE if PCI
38898ac0cc2SLinus Walleij	select GENERIC_IRQ_MULTI_HANDLER
38955ec465eSLinus Walleij	select GPIO_IXP4XX
3905c34a4e8SLinus Walleij	select GPIOLIB
391eb01d42aSChristoph Hellwig	select HAVE_PCI
39255ec465eSLinus Walleij	select IXP4XX_IRQ
39365af6667SLinus Walleij	select IXP4XX_TIMER
394d5d9f7acSLinus Walleij	# With the new PCI driver this is not needed
3955f291bfdSGeert Uytterhoeven	select NEED_MACH_IO_H if IXP4XX_PCI_LEGACY
3969296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
397171b3f0dSRussell King	select USB_EHCI_BIG_ENDIAN_MMIO
398c4713074SLennert Buytenhek	help
3993b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
400c4713074SLennert Buytenhek
401edabd38eSSaeed Bisharaconfig ARCH_DOVE
402edabd38eSSaeed Bishara	bool "Marvell Dove"
403756b2531SSebastian Hesselbarth	select CPU_PJ4
4044c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
4055c34a4e8SLinus Walleij	select GPIOLIB
406eb01d42aSChristoph Hellwig	select HAVE_PCI
407171b3f0dSRussell King	select MVEBU_MBUS
4089139acd1SSebastian Hesselbarth	select PINCTRL
4099139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
410abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
4115cdbe5d2SArnd Bergmann	select SPARSE_IRQ
412c5d431e8SRussell King	select PM_GENERIC_DOMAINS if PM
413edabd38eSSaeed Bishara	help
414edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
415edabd38eSSaeed Bishara
4161da177e4SLinus Torvaldsconfig ARCH_PXA
4172c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
418a4f7e763SRussell King	depends on MMU
419b1b3f49cSRussell King	select ARCH_MTD_XIP
420b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
421b1b3f49cSRussell King	select AUTO_ZRELADDR
422a1c0a6adSRobert Jarzmik	select COMMON_CLK
423389d9b58SDaniel Lezcano	select CLKSRC_PXA
424234b6cedSRussell King	select CLKSRC_MMIO
425bb0eb050SDaniel Lezcano	select TIMER_OF
4262f202861SArnd Bergmann	select CPU_XSCALE if !CPU_XSC3
4274c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
428157d2644SHaojian Zhuang	select GPIO_PXA
4295c34a4e8SLinus Walleij	select GPIOLIB
430d6cf30caSRobert Jarzmik	select IRQ_DOMAIN
431bd5ce433SEric Miao	select PLAT_PXA
4326ac6b817SHaojian Zhuang	select SPARSE_IRQ
433f999b8bdSMartin Michlmayr	help
4342c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
4351da177e4SLinus Torvalds
4361da177e4SLinus Torvaldsconfig ARCH_RPC
4371da177e4SLinus Torvalds	bool "RiscPC"
438868e87ccSRussell King	depends on MMU
4392abd6e34SArnd Bergmann	depends on !CC_IS_CLANG && GCC_VERSION < 90100 && GCC_VERSION >= 60000
4401da177e4SLinus Torvalds	select ARCH_ACORN
441a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
44207f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
4430b40deeeSRussell King	select ARM_HAS_SG_CHAIN
444fa04e209SArnd Bergmann	select CPU_SA110
445b1b3f49cSRussell King	select FIQ
446b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
447b1b3f49cSRussell King	select ISA_DMA_API
4486239da29SArnd Bergmann	select LEGACY_TIMER_TICK
449c334bc15SRob Herring	select NEED_MACH_IO_H
4500cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
451ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
4521da177e4SLinus Torvalds	help
4531da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
4541da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
4551da177e4SLinus Torvalds
4561da177e4SLinus Torvaldsconfig ARCH_SA1100
4571da177e4SLinus Torvalds	bool "SA1100-based"
458b1b3f49cSRussell King	select ARCH_MTD_XIP
459b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
460b1b3f49cSRussell King	select CLKSRC_MMIO
461389d9b58SDaniel Lezcano	select CLKSRC_PXA
462bb0eb050SDaniel Lezcano	select TIMER_OF if OF
463d6c82046SRussell King	select COMMON_CLK
464b1b3f49cSRussell King	select CPU_FREQ
465b1b3f49cSRussell King	select CPU_SA1100
4664c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
4675c34a4e8SLinus Walleij	select GPIOLIB
4681eca42b4SDmitry Eremin-Solenikov	select IRQ_DOMAIN
469b1b3f49cSRussell King	select ISA
4700cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
471375dec92SRussell King	select SPARSE_IRQ
472f999b8bdSMartin Michlmayr	help
473f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
4741da177e4SLinus Torvalds
475b130d5c2SKukjin Kimconfig ARCH_S3C24XX
476b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
477335cce74SArnd Bergmann	select ATAGS
4784280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
479880cf071STomasz Figa	select GPIO_SAMSUNG
4805c34a4e8SLinus Walleij	select GPIOLIB
4814c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
482c334bc15SRob Herring	select NEED_MACH_IO_H
483f6d7cde8SKrzysztof Kozlowski	select S3C2410_WATCHDOG
484cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
485ea04d6b4SMasahiro Yamada	select USE_OF
486f6d7cde8SKrzysztof Kozlowski	select WATCHDOG
4871da177e4SLinus Torvalds	help
488b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
489b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
490b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
491b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
49263b1f51bSBen Dooks
493a0694861STony Lindgrenconfig ARCH_OMAP1
494a0694861STony Lindgren	bool "TI OMAP1"
49500a36698SArnd Bergmann	depends on MMU
496a0694861STony Lindgren	select ARCH_OMAP
497354a183fSRussell King - ARM Linux	select CLKSRC_MMIO
498a0694861STony Lindgren	select GENERIC_IRQ_CHIP
4994c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
5005c34a4e8SLinus Walleij	select GPIOLIB
501bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
502a0694861STony Lindgren	select IRQ_DOMAIN
503a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
504a0694861STony Lindgren	select NEED_MACH_MEMORY_H
505685e2d08STony Lindgren	select SPARSE_IRQ
50621f47fbcSAlexey Charkov	help
507a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
50802c981c0SBinghua Duan
5091da177e4SLinus Torvaldsendchoice
5101da177e4SLinus Torvalds
511387798b3SRob Herringmenu "Multiple platform selection"
512387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
513387798b3SRob Herring
514387798b3SRob Herringcomment "CPU Core family selection"
515387798b3SRob Herring
516f8afae40SArnd Bergmannconfig ARCH_MULTI_V4
517f8afae40SArnd Bergmann	bool "ARMv4 based platforms (FA526)"
518f8afae40SArnd Bergmann	depends on !ARCH_MULTI_V6_V7
519f8afae40SArnd Bergmann	select ARCH_MULTI_V4_V5
520f8afae40SArnd Bergmann	select CPU_FA526
521f8afae40SArnd Bergmann
522387798b3SRob Herringconfig ARCH_MULTI_V4T
523387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
524387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
525b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
52624e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
52724e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
52824e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
529387798b3SRob Herring
530387798b3SRob Herringconfig ARCH_MULTI_V5
531387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
532387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
533b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
53412567bbdSAndrew Lunn	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
53524e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
53624e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
537387798b3SRob Herring
538387798b3SRob Herringconfig ARCH_MULTI_V4_V5
539387798b3SRob Herring	bool
540387798b3SRob Herring
541387798b3SRob Herringconfig ARCH_MULTI_V6
5428dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
543387798b3SRob Herring	select ARCH_MULTI_V6_V7
54442f4754aSRob Herring	select CPU_V6K
545387798b3SRob Herring
546387798b3SRob Herringconfig ARCH_MULTI_V7
5478dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
548387798b3SRob Herring	default y
549387798b3SRob Herring	select ARCH_MULTI_V6_V7
550b1b3f49cSRussell King	select CPU_V7
55190bc8ac7SRob Herring	select HAVE_SMP
552387798b3SRob Herring
553387798b3SRob Herringconfig ARCH_MULTI_V6_V7
554387798b3SRob Herring	bool
5559352b05bSRob Herring	select MIGHT_HAVE_CACHE_L2X0
556387798b3SRob Herring
557387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
558387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
559387798b3SRob Herring	select ARCH_MULTI_V5
560387798b3SRob Herring
561387798b3SRob Herringendmenu
562387798b3SRob Herring
56305e2a3deSRob Herringconfig ARCH_VIRT
564e3246542SMasahiro Yamada	bool "Dummy Virtual Machine"
565e3246542SMasahiro Yamada	depends on ARCH_MULTI_V7
5664b8b5f25SRob Herring	select ARM_AMBA
56705e2a3deSRob Herring	select ARM_GIC
5683ee80364SArnd Bergmann	select ARM_GIC_V2M if PCI
5690b28f1dbSJean-Philippe Brucker	select ARM_GIC_V3
570bb29cecbSVladimir Murzin	select ARM_GIC_V3_ITS if PCI
57105e2a3deSRob Herring	select ARM_PSCI
5724b8b5f25SRob Herring	select HAVE_ARM_ARCH_TIMER
5738e2649d0SJason A. Donenfeld	select ARCH_SUPPORTS_BIG_ENDIAN
57405e2a3deSRob Herring
575*2cf1c348SJohn Crispinconfig ARCH_AIROHA
576*2cf1c348SJohn Crispin	bool "Airoha SoC Support"
577*2cf1c348SJohn Crispin	depends on ARCH_MULTI_V7
578*2cf1c348SJohn Crispin	select ARM_AMBA
579*2cf1c348SJohn Crispin	select ARM_GIC
580*2cf1c348SJohn Crispin	select ARM_GIC_V3
581*2cf1c348SJohn Crispin	select ARM_PSCI
582*2cf1c348SJohn Crispin	select HAVE_ARM_ARCH_TIMER
583*2cf1c348SJohn Crispin	select COMMON_CLK
584*2cf1c348SJohn Crispin	help
585*2cf1c348SJohn Crispin	  Support for Airoha EN7523 SoCs
586*2cf1c348SJohn Crispin
587ccf50e23SRussell King#
588ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
589ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
590ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
591ccf50e23SRussell King#
5926bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig"
5936bb8536cSAndreas Färber
594445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig"
595445d9b30STsahee Zidenberg
596590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig"
597590b460cSLars Persson
598d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig"
599d9bfc86dSOleksij Rempel
600a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig"
601a66c51f9SAlexandre Belloni
60295b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
60395b8f20fSRussell King
6041d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
6051d22924eSAnders Berg
6068ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
6078ac49e04SChristian Daudt
6081c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
6091c37fa10SSebastian Hesselbarth
6101da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
6111da177e4SLinus Torvalds
612d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
613d94f944eSAnton Vorontsov
61495b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
61595b8f20fSRussell King
616df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig"
617df8d742eSBaruch Siach
61895b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
61995b8f20fSRussell King
620e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
621e7736d47SLennert Buytenhek
622a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig"
623a66c51f9SAlexandre Belloni
6241da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
6251da177e4SLinus Torvalds
62659d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
62759d3a193SPaulius Zaleckas
628387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
629387798b3SRob Herring
630389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
631389ee0c2SHaojian Zhuang
632a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig"
633a66c51f9SAlexandre Belloni
6341da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
6351da177e4SLinus Torvalds
6363f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
6373f7e5815SLennert Buytenhek
6381da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
6391da177e4SLinus Torvalds
640828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
641828989adSSantosh Shilimkar
64275bf1bd7SArnd Bergmannsource "arch/arm/mach-lpc32xx/Kconfig"
64395b8f20fSRussell King
644a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig"
645a66c51f9SAlexandre Belloni
6463b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
6473b8f5030SCarlo Caione
6489fb29c73SSugaya Taichisource "arch/arm/mach-milbeaut/Kconfig"
6499fb29c73SSugaya Taichi
650a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig"
651a66c51f9SAlexandre Belloni
65217723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig"
65317723fd3SJonas Jensen
654312b62b6SDaniel Palmersource "arch/arm/mach-mstar/Kconfig"
655312b62b6SDaniel Palmer
656794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
657794d15b2SStanislav Samsonov
658a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig"
659f682a218SMatthias Brugger
6601d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
6611d3f33d5SShawn Guo
66295b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
66395b8f20fSRussell King
6647bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig"
6657bffa14cSBrendan Higgins
6669851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
6679851ca57SDaniel Tang
668d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
669d48af15eSTony Lindgren
670d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
6711da177e4SLinus Torvalds
6721dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
6731dbae815STony Lindgren
6749dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
675585cf175STzachi Perelstein
676a66c51f9SAlexandre Bellonisource "arch/arm/mach-oxnas/Kconfig"
677a66c51f9SAlexandre Belloni
67895b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
67995b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
6801da177e4SLinus Torvalds
6818fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
6828fc1b0f8SKumar Gala
68378e3dbc1SAndreas Färbersource "arch/arm/mach-rda/Kconfig"
68478e3dbc1SAndreas Färber
68586aeee4dSAndreas Färbersource "arch/arm/mach-realtek/Kconfig"
68686aeee4dSAndreas Färber
68795b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
68895b8f20fSRussell King
689d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
690d63dc051SHeiko Stuebner
69171b9114dSArnd Bergmannsource "arch/arm/mach-s3c/Kconfig"
692a66c51f9SAlexandre Belloni
693a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig"
694a66c51f9SAlexandre Belloni
69595b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
696edabd38eSSaeed Bishara
697a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig"
698a66c51f9SAlexandre Belloni
699387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
700387798b3SRob Herring
701a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
702a21765a7SBen Dooks
70365ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
70465ebcc11SSrinivas Kandagatla
705bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig"
706bcb84fb4SAlexandre TORGUE
7073b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
7083b52634fSMaxime Ripard
709c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
710c5f80065SErik Gilling
711ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig"
712ba56a987SMasahiro Yamada
71395b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
7141da177e4SLinus Torvalds
7151da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
7161da177e4SLinus Torvalds
717ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
718ceade897SRussell King
7196f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
7206f35f9a9STony Prisk
7219a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
7229a45eb69SJosh Cartwright
723499f1640SStefan Agner# ARMv7-M architecture
724499f1640SStefan Agnerconfig ARCH_LPC18XX
725499f1640SStefan Agner	bool "NXP LPC18xx/LPC43xx"
726499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
727499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
728499f1640SStefan Agner	select ARM_AMBA
729499f1640SStefan Agner	select CLKSRC_LPC32XX
730499f1640SStefan Agner	select PINCTRL
731499f1640SStefan Agner	help
732499f1640SStefan Agner	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
733499f1640SStefan Agner	  high performance microcontrollers.
734499f1640SStefan Agner
7351847119dSVladimir Murzinconfig ARCH_MPS2
73617bd274eSBaruch Siach	bool "ARM MPS2 platform"
7371847119dSVladimir Murzin	depends on ARM_SINGLE_ARMV7M
7381847119dSVladimir Murzin	select ARM_AMBA
7391847119dSVladimir Murzin	select CLKSRC_MPS2
7401847119dSVladimir Murzin	help
7411847119dSVladimir Murzin	  Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
7421847119dSVladimir Murzin	  with a range of available cores like Cortex-M3/M4/M7.
7431847119dSVladimir Murzin
7441847119dSVladimir Murzin	  Please, note that depends which Application Note is used memory map
7451847119dSVladimir Murzin	  for the platform may vary, so adjustment of RAM base might be needed.
7461847119dSVladimir Murzin
7471da177e4SLinus Torvalds# Definitions to make life easier
7481da177e4SLinus Torvaldsconfig ARCH_ACORN
7491da177e4SLinus Torvalds	bool
7501da177e4SLinus Torvalds
7517ae1f7ecSLennert Buytenhekconfig PLAT_IOP
7527ae1f7ecSLennert Buytenhek	bool
7537ae1f7ecSLennert Buytenhek
75469b02f6aSLennert Buytenhekconfig PLAT_ORION
75569b02f6aSLennert Buytenhek	bool
756bfe45e0bSRussell King	select CLKSRC_MMIO
757b1b3f49cSRussell King	select COMMON_CLK
758dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
759278b45b0SAndrew Lunn	select IRQ_DOMAIN
76069b02f6aSLennert Buytenhek
761abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
762abcda1dcSThomas Petazzoni	bool
763abcda1dcSThomas Petazzoni	select PLAT_ORION
764abcda1dcSThomas Petazzoni
765bd5ce433SEric Miaoconfig PLAT_PXA
766bd5ce433SEric Miao	bool
767bd5ce433SEric Miao
768f4b8b319SRussell Kingconfig PLAT_VERSATILE
769f4b8b319SRussell King	bool
770f4b8b319SRussell King
7718636a1f9SMasahiro Yamadasource "arch/arm/mm/Kconfig"
7721da177e4SLinus Torvalds
773afe4b25eSLennert Buytenhekconfig IWMMXT
774d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
775d93003e8SSebastian Hesselbarth	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
776d93003e8SSebastian Hesselbarth	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
777afe4b25eSLennert Buytenhek	help
778afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
779afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
780afe4b25eSLennert Buytenhek
7813b93e7b0SHyok S. Choiif !MMU
7823b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
7833b93e7b0SHyok S. Choiendif
7843b93e7b0SHyok S. Choi
7853e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
7863e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
7873e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
7883e0a07f8SGregory CLEMENT	default y
7893e0a07f8SGregory CLEMENT	help
7903e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
7913e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
7923e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
7933e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
7943e0a07f8SGregory CLEMENT	  Workaround:
7953e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
7963e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
7973e0a07f8SGregory CLEMENT	  instruction
7983e0a07f8SGregory CLEMENT
799f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
800f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
801f0c4b8d6SWill Deacon	depends on CPU_V6
802f0c4b8d6SWill Deacon	help
803f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
804f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
805f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
806f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
807f0c4b8d6SWill Deacon
8089cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
8099cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
810e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
8119cba3cccSCatalin Marinas	help
8129cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
8139cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
8149cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
8159cba3cccSCatalin Marinas	  recommended workaround.
8169cba3cccSCatalin Marinas
8177ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
8187ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
8197ce236fcSCatalin Marinas	depends on CPU_V7
8207ce236fcSCatalin Marinas	help
8217ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
82279403cdaSRussell King	  r1p* erratum. If a code sequence containing an ARM/Thumb
8237ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
8247ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
8257ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
8267ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
8277ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
8287ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
8297ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
8307ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
8317ce236fcSCatalin Marinas	  available in non-secure mode.
8327ce236fcSCatalin Marinas
833855c551fSCatalin Marinasconfig ARM_ERRATA_458693
834855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
835855c551fSCatalin Marinas	depends on CPU_V7
83662e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
837855c551fSCatalin Marinas	help
838855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
839855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
840855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
841855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
842855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
843855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
844855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
845855c551fSCatalin Marinas	  register may not be available in non-secure mode.
846855c551fSCatalin Marinas
8470516e464SCatalin Marinasconfig ARM_ERRATA_460075
8480516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
8490516e464SCatalin Marinas	depends on CPU_V7
85062e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
8510516e464SCatalin Marinas	help
8520516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
8530516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
8540516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
8550516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
8560516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
8570516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
8580516e464SCatalin Marinas	  may not be available in non-secure mode.
8590516e464SCatalin Marinas
8609f05027cSWill Deaconconfig ARM_ERRATA_742230
8619f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
8629f05027cSWill Deacon	depends on CPU_V7 && SMP
86362e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
8649f05027cSWill Deacon	help
8659f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
8669f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
8679f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
8689f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
8699f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
8709f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
8719f05027cSWill Deacon	  the two writes.
8729f05027cSWill Deacon
873a672e99bSWill Deaconconfig ARM_ERRATA_742231
874a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
875a672e99bSWill Deacon	depends on CPU_V7 && SMP
87662e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
877a672e99bSWill Deacon	help
878a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
879a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
880a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
881a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
882a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
883a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
884a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
885a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
886a672e99bSWill Deacon	  capabilities of the processor.
887a672e99bSWill Deacon
88869155794SJon Medhurstconfig ARM_ERRATA_643719
88969155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
89069155794SJon Medhurst	depends on CPU_V7 && SMP
891e5a5de44SRussell King	default y
89269155794SJon Medhurst	help
89369155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
89469155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
89569155794SJon Medhurst	  register returns zero when it should return one. The workaround
89669155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
89769155794SJon Medhurst	  it behave as intended and avoiding data corruption.
89869155794SJon Medhurst
899cdf357f1SWill Deaconconfig ARM_ERRATA_720789
900cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
901e66dc745SDave Martin	depends on CPU_V7
902cdf357f1SWill Deacon	help
903cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
904cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
905cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
906cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
907cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
908cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
909cdf357f1SWill Deacon	  entries regardless of the ASID.
910475d92fcSWill Deacon
911475d92fcSWill Deaconconfig ARM_ERRATA_743622
912475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
913475d92fcSWill Deacon	depends on CPU_V7
91462e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
915475d92fcSWill Deacon	help
916475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
917efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
918475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
919475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
920475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
921475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
922475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
923475d92fcSWill Deacon	  processor.
924475d92fcSWill Deacon
9259a27c27cSWill Deaconconfig ARM_ERRATA_751472
9269a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
927ba90c516SDave Martin	depends on CPU_V7
92862e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
9299a27c27cSWill Deacon	help
9309a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
9319a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
9329a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
9339a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
9349a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
9359a27c27cSWill Deacon
936fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
937fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
938fcbdc5feSWill Deacon	depends on CPU_V7
939fcbdc5feSWill Deacon	help
940fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
941fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
942fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
943fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
944fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
945fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
946fcbdc5feSWill Deacon
9475dab26afSWill Deaconconfig ARM_ERRATA_754327
9485dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
9495dab26afSWill Deacon	depends on CPU_V7 && SMP
9505dab26afSWill Deacon	help
9515dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
9525dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
9535dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
9545dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
9555dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
9565dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
9575dab26afSWill Deacon
958145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
959145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
960fd832478SFabio Estevam	depends on CPU_V6
961145e10e1SCatalin Marinas	help
962145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
963145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
964145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
965145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
966145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
967145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
968145e10e1SCatalin Marinas	  is not affected.
969145e10e1SCatalin Marinas
970f630c1bdSWill Deaconconfig ARM_ERRATA_764369
971f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
972f630c1bdSWill Deacon	depends on CPU_V7 && SMP
973f630c1bdSWill Deacon	help
974f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
975f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
976f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
977f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
978f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
979f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
980f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
981f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
982f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
983f630c1bdSWill Deacon
9847253b85cSSimon Hormanconfig ARM_ERRATA_775420
9857253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
9867253b85cSSimon Horman       depends on CPU_V7
9877253b85cSSimon Horman       help
9887253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
989cb73737eSGeert Uytterhoeven	 r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance
9907253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
9917253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
9927253b85cSSimon Horman	 an abort may occur on cache maintenance.
9937253b85cSSimon Horman
99493dc6887SCatalin Marinasconfig ARM_ERRATA_798181
99593dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
99693dc6887SCatalin Marinas	depends on CPU_V7 && SMP
99793dc6887SCatalin Marinas	help
99893dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
99993dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
100093dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
100193dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
100293dc6887SCatalin Marinas	  as the one being invalidated.
100393dc6887SCatalin Marinas
100484b6504fSWill Deaconconfig ARM_ERRATA_773022
100584b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
100684b6504fSWill Deacon	depends on CPU_V7
100784b6504fSWill Deacon	help
100884b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
100984b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
101084b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
101184b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
101284b6504fSWill Deacon
101362c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422
101462c0f4a5SDoug Anderson	bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
101562c0f4a5SDoug Anderson	depends on CPU_V7
101662c0f4a5SDoug Anderson	help
101762c0f4a5SDoug Anderson	  This option enables the workaround for:
101862c0f4a5SDoug Anderson	  - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
101962c0f4a5SDoug Anderson	    instruction might deadlock.  Fixed in r0p1.
102062c0f4a5SDoug Anderson	  - Cortex-A12 852422: Execution of a sequence of instructions might
102162c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
102262c0f4a5SDoug Anderson	    any Cortex-A12 cores yet.
102362c0f4a5SDoug Anderson	  This workaround for all both errata involves setting bit[12] of the
102462c0f4a5SDoug Anderson	  Feature Register. This bit disables an optimisation applied to a
102562c0f4a5SDoug Anderson	  sequence of 2 instructions that use opposing condition codes.
102662c0f4a5SDoug Anderson
1027416bcf21SDoug Andersonconfig ARM_ERRATA_821420
1028416bcf21SDoug Anderson	bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1029416bcf21SDoug Anderson	depends on CPU_V7
1030416bcf21SDoug Anderson	help
1031416bcf21SDoug Anderson	  This option enables the workaround for the 821420 Cortex-A12
1032416bcf21SDoug Anderson	  (all revs) erratum. In very rare timing conditions, a sequence
1033416bcf21SDoug Anderson	  of VMOV to Core registers instructions, for which the second
1034416bcf21SDoug Anderson	  one is in the shadow of a branch or abort, can lead to a
1035416bcf21SDoug Anderson	  deadlock when the VMOV instructions are issued out-of-order.
1036416bcf21SDoug Anderson
10379f6f9354SDoug Andersonconfig ARM_ERRATA_825619
10389f6f9354SDoug Anderson	bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
10399f6f9354SDoug Anderson	depends on CPU_V7
10409f6f9354SDoug Anderson	help
10419f6f9354SDoug Anderson	  This option enables the workaround for the 825619 Cortex-A12
10429f6f9354SDoug Anderson	  (all revs) erratum. Within rare timing constraints, executing a
10439f6f9354SDoug Anderson	  DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
10449f6f9354SDoug Anderson	  and Device/Strongly-Ordered loads and stores might cause deadlock
10459f6f9354SDoug Anderson
1046304009a1SDoug Andersonconfig ARM_ERRATA_857271
1047304009a1SDoug Anderson	bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
1048304009a1SDoug Anderson	depends on CPU_V7
1049304009a1SDoug Anderson	help
1050304009a1SDoug Anderson	  This option enables the workaround for the 857271 Cortex-A12
1051304009a1SDoug Anderson	  (all revs) erratum. Under very rare timing conditions, the CPU might
1052304009a1SDoug Anderson	  hang. The workaround is expected to have a < 1% performance impact.
1053304009a1SDoug Anderson
10549f6f9354SDoug Andersonconfig ARM_ERRATA_852421
10559f6f9354SDoug Anderson	bool "ARM errata: A17: DMB ST might fail to create order between stores"
10569f6f9354SDoug Anderson	depends on CPU_V7
10579f6f9354SDoug Anderson	help
10589f6f9354SDoug Anderson	  This option enables the workaround for the 852421 Cortex-A17
10599f6f9354SDoug Anderson	  (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
10609f6f9354SDoug Anderson	  execution of a DMB ST instruction might fail to properly order
10619f6f9354SDoug Anderson	  stores from GroupA and stores from GroupB.
10629f6f9354SDoug Anderson
106362c0f4a5SDoug Andersonconfig ARM_ERRATA_852423
106462c0f4a5SDoug Anderson	bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
106562c0f4a5SDoug Anderson	depends on CPU_V7
106662c0f4a5SDoug Anderson	help
106762c0f4a5SDoug Anderson	  This option enables the workaround for:
106862c0f4a5SDoug Anderson	  - Cortex-A17 852423: Execution of a sequence of instructions might
106962c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
107062c0f4a5SDoug Anderson	    any Cortex-A17 cores yet.
107162c0f4a5SDoug Anderson	  This is identical to Cortex-A12 erratum 852422.  It is a separate
107262c0f4a5SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
107362c0f4a5SDoug Anderson	  for and handled.
107462c0f4a5SDoug Anderson
1075304009a1SDoug Andersonconfig ARM_ERRATA_857272
1076304009a1SDoug Anderson	bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
1077304009a1SDoug Anderson	depends on CPU_V7
1078304009a1SDoug Anderson	help
1079304009a1SDoug Anderson	  This option enables the workaround for the 857272 Cortex-A17 erratum.
1080304009a1SDoug Anderson	  This erratum is not known to be fixed in any A17 revision.
1081304009a1SDoug Anderson	  This is identical to Cortex-A12 erratum 857271.  It is a separate
1082304009a1SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
1083304009a1SDoug Anderson	  for and handled.
1084304009a1SDoug Anderson
10851da177e4SLinus Torvaldsendmenu
10861da177e4SLinus Torvalds
10871da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
10881da177e4SLinus Torvalds
10891da177e4SLinus Torvaldsmenu "Bus support"
10901da177e4SLinus Torvalds
10911da177e4SLinus Torvaldsconfig ISA
10921da177e4SLinus Torvalds	bool
10931da177e4SLinus Torvalds	help
10941da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
10951da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
10961da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
10971da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
10981da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
10991da177e4SLinus Torvalds
1100065909b9SRussell King# Select ISA DMA controller support
11011da177e4SLinus Torvaldsconfig ISA_DMA
11021da177e4SLinus Torvalds	bool
1103065909b9SRussell King	select ISA_DMA_API
11041da177e4SLinus Torvalds
1105065909b9SRussell King# Select ISA DMA interface
11065cae841bSAl Viroconfig ISA_DMA_API
11075cae841bSAl Viro	bool
11085cae841bSAl Viro
1109b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1110b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1111b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1112b080ac8aSMarcelo Roberto Jimenez	help
1113b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1114b080ac8aSMarcelo Roberto Jimenez
1115779eb41cSBenjamin Gaignardconfig ARM_ERRATA_814220
1116779eb41cSBenjamin Gaignard	bool "ARM errata: Cache maintenance by set/way operations can execute out of order"
1117779eb41cSBenjamin Gaignard	depends on CPU_V7
1118779eb41cSBenjamin Gaignard	help
1119779eb41cSBenjamin Gaignard	  The v7 ARM states that all cache and branch predictor maintenance
1120779eb41cSBenjamin Gaignard	  operations that do not specify an address execute, relative to
1121779eb41cSBenjamin Gaignard	  each other, in program order.
1122779eb41cSBenjamin Gaignard	  However, because of this erratum, an L2 set/way cache maintenance
1123779eb41cSBenjamin Gaignard	  operation can overtake an L1 set/way cache maintenance operation.
1124779eb41cSBenjamin Gaignard	  This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3,
1125779eb41cSBenjamin Gaignard	  r0p4, r0p5.
1126779eb41cSBenjamin Gaignard
11271da177e4SLinus Torvaldsendmenu
11281da177e4SLinus Torvalds
11291da177e4SLinus Torvaldsmenu "Kernel Features"
11301da177e4SLinus Torvalds
11313b55658aSDave Martinconfig HAVE_SMP
11323b55658aSDave Martin	bool
11333b55658aSDave Martin	help
11343b55658aSDave Martin	  This option should be selected by machines which have an SMP-
11353b55658aSDave Martin	  capable CPU.
11363b55658aSDave Martin
11373b55658aSDave Martin	  The only effect of this option is to make the SMP-related
11383b55658aSDave Martin	  options available to the user for configuration.
11393b55658aSDave Martin
11401da177e4SLinus Torvaldsconfig SMP
1141bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1142fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
11433b55658aSDave Martin	depends on HAVE_SMP
1144801bb21cSJonathan Austin	depends on MMU || ARM_MPU
11450361748fSArnd Bergmann	select IRQ_WORK
11461da177e4SLinus Torvalds	help
11471da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
11484a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
11494a474157SRobert Graffham	  than one CPU, say Y.
11501da177e4SLinus Torvalds
11514a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
11521da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
11534a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
11544a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
11554a474157SRobert Graffham	  will run faster if you say N here.
11561da177e4SLinus Torvalds
1157cb1aaebeSMauro Carvalho Chehab	  See also <file:Documentation/x86/i386/IO-APIC.rst>,
11584f4cfa6cSMauro Carvalho Chehab	  <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at
115950a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
11601da177e4SLinus Torvalds
11611da177e4SLinus Torvalds	  If you don't know what to do here, say N.
11621da177e4SLinus Torvalds
1163f00ec48fSRussell Kingconfig SMP_ON_UP
11645744ff43SRussell King	bool "Allow booting SMP kernel on uniprocessor systems"
1165801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1166f00ec48fSRussell King	default y
1167f00ec48fSRussell King	help
1168f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1169f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1170f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1171f00ec48fSRussell King	  savings.
1172f00ec48fSRussell King
1173f00ec48fSRussell King	  If you don't know what to do here, say Y.
1174f00ec48fSRussell King
117550596b75SArd Biesheuvel
117650596b75SArd Biesheuvelconfig CURRENT_POINTER_IN_TPIDRURO
117750596b75SArd Biesheuvel	def_bool y
117850596b75SArd Biesheuvel	depends on SMP && CPU_32v6K && !CPU_V6
117950596b75SArd Biesheuvel
1180c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1181c9018aabSVincent Guittot	bool "Support cpu topology definition"
1182c9018aabSVincent Guittot	depends on SMP && CPU_V7
1183c9018aabSVincent Guittot	default y
1184c9018aabSVincent Guittot	help
1185c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1186c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1187c9018aabSVincent Guittot	  topology of an ARM System.
1188c9018aabSVincent Guittot
1189c9018aabSVincent Guittotconfig SCHED_MC
1190c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1191c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1192c9018aabSVincent Guittot	help
1193c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1194c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1195c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1196c9018aabSVincent Guittot
1197c9018aabSVincent Guittotconfig SCHED_SMT
1198c9018aabSVincent Guittot	bool "SMT scheduler support"
1199c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1200c9018aabSVincent Guittot	help
1201c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1202c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1203c9018aabSVincent Guittot	  places. If unsure say N here.
1204c9018aabSVincent Guittot
1205a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1206a8cbcd92SRussell King	bool
1207a8cbcd92SRussell King	help
12088f433ec4SGeert Uytterhoeven	  This option enables support for the ARM snoop control unit
1209a8cbcd92SRussell King
12108a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1211022c03a2SMarc Zyngier	bool "Architected timer support"
1212022c03a2SMarc Zyngier	depends on CPU_V7
12138a4da6e3SMark Rutland	select ARM_ARCH_TIMER
1214022c03a2SMarc Zyngier	help
1215022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1216022c03a2SMarc Zyngier
1217f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1218f32f4ce2SRussell King	bool
1219f32f4ce2SRussell King	help
1220f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1221f32f4ce2SRussell King
1222e8db288eSNicolas Pitreconfig MCPM
1223e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1224e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1225e8db288eSNicolas Pitre	help
1226e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1227e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1228e8db288eSNicolas Pitre	  systems.
1229e8db288eSNicolas Pitre
1230ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
1231ebf4a5c5SHaojian Zhuang	bool
1232ebf4a5c5SHaojian Zhuang	depends on MCPM
1233ebf4a5c5SHaojian Zhuang	help
1234ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
1235ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
1236ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
1237ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
1238ebf4a5c5SHaojian Zhuang
12391c33be57SNicolas Pitreconfig BIG_LITTLE
12401c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
12411c33be57SNicolas Pitre	depends on CPU_V7 && SMP
12421c33be57SNicolas Pitre	select MCPM
12431c33be57SNicolas Pitre	help
12441c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
12451c33be57SNicolas Pitre	  system architecture.
12461c33be57SNicolas Pitre
12471c33be57SNicolas Pitreconfig BL_SWITCHER
12481c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
12496c044fecSArnd Bergmann	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
125051aaf81fSRussell King	select CPU_PM
12511c33be57SNicolas Pitre	help
12521c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
12531c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
12541c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
12551c33be57SNicolas Pitre
1256b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1257b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1258b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1259b22537c6SNicolas Pitre	help
1260b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1261b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1262b22537c6SNicolas Pitre	  debugging purposes only.
1263b22537c6SNicolas Pitre
12648d5796d2SLennert Buytenhekchoice
12658d5796d2SLennert Buytenhek	prompt "Memory split"
1266006fa259SRussell King	depends on MMU
12678d5796d2SLennert Buytenhek	default VMSPLIT_3G
12688d5796d2SLennert Buytenhek	help
12698d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
12708d5796d2SLennert Buytenhek
12718d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
12728d5796d2SLennert Buytenhek	  option alone!
12738d5796d2SLennert Buytenhek
12748d5796d2SLennert Buytenhek	config VMSPLIT_3G
12758d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
127663ce446cSNicolas Pitre	config VMSPLIT_3G_OPT
1277bbeedfdaSYisheng Xie		depends on !ARM_LPAE
127863ce446cSNicolas Pitre		bool "3G/1G user/kernel split (for full 1G low memory)"
12798d5796d2SLennert Buytenhek	config VMSPLIT_2G
12808d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
12818d5796d2SLennert Buytenhek	config VMSPLIT_1G
12828d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
12838d5796d2SLennert Buytenhekendchoice
12848d5796d2SLennert Buytenhek
12858d5796d2SLennert Buytenhekconfig PAGE_OFFSET
12868d5796d2SLennert Buytenhek	hex
1287006fa259SRussell King	default PHYS_OFFSET if !MMU
12888d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
12898d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
129063ce446cSNicolas Pitre	default 0xB0000000 if VMSPLIT_3G_OPT
12918d5796d2SLennert Buytenhek	default 0xC0000000
12928d5796d2SLennert Buytenhek
1293c12366baSLinus Walleijconfig KASAN_SHADOW_OFFSET
1294c12366baSLinus Walleij	hex
1295c12366baSLinus Walleij	depends on KASAN
1296c12366baSLinus Walleij	default 0x1f000000 if PAGE_OFFSET=0x40000000
1297c12366baSLinus Walleij	default 0x5f000000 if PAGE_OFFSET=0x80000000
1298c12366baSLinus Walleij	default 0x9f000000 if PAGE_OFFSET=0xC0000000
1299c12366baSLinus Walleij	default 0x8f000000 if PAGE_OFFSET=0xB0000000
1300c12366baSLinus Walleij	default 0xffffffff
1301c12366baSLinus Walleij
13021da177e4SLinus Torvaldsconfig NR_CPUS
13031da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
1304d624833fSArd Biesheuvel	range 2 16 if DEBUG_KMAP_LOCAL
1305d624833fSArd Biesheuvel	range 2 32 if !DEBUG_KMAP_LOCAL
13061da177e4SLinus Torvalds	depends on SMP
13071da177e4SLinus Torvalds	default "4"
1308d624833fSArd Biesheuvel	help
1309d624833fSArd Biesheuvel	  The maximum number of CPUs that the kernel can support.
1310d624833fSArd Biesheuvel	  Up to 32 CPUs can be supported, or up to 16 if kmap_local()
1311d624833fSArd Biesheuvel	  debugging is enabled, which uses half of the per-CPU fixmap
1312d624833fSArd Biesheuvel	  slots as guard regions.
13131da177e4SLinus Torvalds
1314a054a811SRussell Kingconfig HOTPLUG_CPU
131500b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
131640b31360SStephen Rothwell	depends on SMP
13171b5ba350SDietmar Eggemann	select GENERIC_IRQ_MIGRATION
1318a054a811SRussell King	help
1319a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1320a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1321a054a811SRussell King
13222bdd424fSWill Deaconconfig ARM_PSCI
13232bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1324e679660dSJens Wiklander	depends on HAVE_ARM_SMCCC
1325be120397SMark Rutland	select ARM_PSCI_FW
13262bdd424fSWill Deacon	help
13272bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
13282bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
13292bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
13302bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
13312bdd424fSWill Deacon	  ARM processors").
13322bdd424fSWill Deacon
13332a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
13342a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
13352a6ad871SMaxime Ripard# selected platforms.
133644986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
133744986ab0SPeter De Schrijver (NVIDIA)	int
1338910499e1SKrzysztof Kozlowski	default 2048 if ARCH_INTEL_SOCFPGA
1339d9be9cebSGeert Uytterhoeven	default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
1340a3ee4feaSTao Ren		ARCH_ZYNQ || ARCH_ASPEED
1341aa42587aSTomasz Figa	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1342aa42587aSTomasz Figa		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1343eb171a99SBoris BREZILLON	default 416 if ARCH_SUNXI
134406b851e5SOlof Johansson	default 392 if ARCH_U8500
134501bb914cSTony Prisk	default 352 if ARCH_VT8500
13467b5da4c3SHeiko Stuebner	default 288 if ARCH_ROCKCHIP
13472a6ad871SMaxime Ripard	default 264 if MACH_H4700
134844986ab0SPeter De Schrijver (NVIDIA)	default 0
134944986ab0SPeter De Schrijver (NVIDIA)	help
135044986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
135144986ab0SPeter De Schrijver (NVIDIA)
135244986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
135344986ab0SPeter De Schrijver (NVIDIA)
1354c9218b16SRussell Kingconfig HZ_FIXED
1355f8065813SRussell King	int
13561164f672SAlexandre Belloni	default 128 if SOC_AT91RM9200
135747d84682SRussell King	default 0
1358c9218b16SRussell King
1359c9218b16SRussell Kingchoice
136047d84682SRussell King	depends on HZ_FIXED = 0
1361c9218b16SRussell King	prompt "Timer frequency"
1362c9218b16SRussell King
1363c9218b16SRussell Kingconfig HZ_100
1364c9218b16SRussell King	bool "100 Hz"
1365c9218b16SRussell King
1366c9218b16SRussell Kingconfig HZ_200
1367c9218b16SRussell King	bool "200 Hz"
1368c9218b16SRussell King
1369c9218b16SRussell Kingconfig HZ_250
1370c9218b16SRussell King	bool "250 Hz"
1371c9218b16SRussell King
1372c9218b16SRussell Kingconfig HZ_300
1373c9218b16SRussell King	bool "300 Hz"
1374c9218b16SRussell King
1375c9218b16SRussell Kingconfig HZ_500
1376c9218b16SRussell King	bool "500 Hz"
1377c9218b16SRussell King
1378c9218b16SRussell Kingconfig HZ_1000
1379c9218b16SRussell King	bool "1000 Hz"
1380c9218b16SRussell King
1381c9218b16SRussell Kingendchoice
1382c9218b16SRussell King
1383c9218b16SRussell Kingconfig HZ
1384c9218b16SRussell King	int
138547d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1386c9218b16SRussell King	default 100 if HZ_100
1387c9218b16SRussell King	default 200 if HZ_200
1388c9218b16SRussell King	default 250 if HZ_250
1389c9218b16SRussell King	default 300 if HZ_300
1390c9218b16SRussell King	default 500 if HZ_500
1391c9218b16SRussell King	default 1000
1392c9218b16SRussell King
1393c9218b16SRussell Kingconfig SCHED_HRTICK
1394c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1395f8065813SRussell King
139616c79651SCatalin Marinasconfig THUMB2_KERNEL
1397bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
13984477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1399bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
140089bace65SArnd Bergmann	select ARM_UNWIND
140116c79651SCatalin Marinas	help
140216c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
140375fea300SNicolas Pitre	  Thumb-2 mode.
140416c79651SCatalin Marinas
140516c79651SCatalin Marinas	  If unsure, say N.
140616c79651SCatalin Marinas
140742f25bddSNicolas Pitreconfig ARM_PATCH_IDIV
140842f25bddSNicolas Pitre	bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
140942f25bddSNicolas Pitre	depends on CPU_32v7 && !XIP_KERNEL
141042f25bddSNicolas Pitre	default y
141142f25bddSNicolas Pitre	help
141242f25bddSNicolas Pitre	  The ARM compiler inserts calls to __aeabi_idiv() and
141342f25bddSNicolas Pitre	  __aeabi_uidiv() when it needs to perform division on signed
141442f25bddSNicolas Pitre	  and unsigned integers. Some v7 CPUs have support for the sdiv
141542f25bddSNicolas Pitre	  and udiv instructions that can be used to implement those
141642f25bddSNicolas Pitre	  functions.
141742f25bddSNicolas Pitre
141842f25bddSNicolas Pitre	  Enabling this option allows the kernel to modify itself to
141942f25bddSNicolas Pitre	  replace the first two instructions of these library functions
142042f25bddSNicolas Pitre	  with the sdiv or udiv plus "bx lr" instructions when the CPU
142142f25bddSNicolas Pitre	  it is running on supports them. Typically this will be faster
142242f25bddSNicolas Pitre	  and less power intensive than running the original library
142342f25bddSNicolas Pitre	  code to do integer division.
142442f25bddSNicolas Pitre
1425704bdda0SNicolas Pitreconfig AEABI
1426a05b9608SNick Desaulniers	bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \
1427a05b9608SNick Desaulniers		!CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG
1428a05b9608SNick Desaulniers	default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG
1429704bdda0SNicolas Pitre	help
1430704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1431704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1432704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1433704bdda0SNicolas Pitre
1434704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1435704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1436704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1437704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1438704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1439704bdda0SNicolas Pitre
1440704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1441704bdda0SNicolas Pitre
14426c90c872SNicolas Pitreconfig OABI_COMPAT
1443a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1444d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
14456c90c872SNicolas Pitre	help
14466c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
14476c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
14486c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
14496c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
14506c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
14516c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
145291702175SKees Cook
145391702175SKees Cook	  The seccomp filter system will not be available when this is
145491702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
145591702175SKees Cook	  between calling conventions during filtering.
145691702175SKees Cook
14576c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
14586c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
14596c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
14606c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1461b02f8467SKees Cook	  at all). If in doubt say N.
14626c90c872SNicolas Pitre
1463fb597f2aSGregory Fongconfig ARCH_SELECT_MEMORY_MODEL
146405944d74SRussell King	bool
146505944d74SRussell King
1466fb597f2aSGregory Fongconfig ARCH_FLATMEM_ENABLE
1467fb597f2aSGregory Fong	bool
1468fb597f2aSGregory Fong
146905944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
147005944d74SRussell King	bool
1471fb597f2aSGregory Fong	select SPARSEMEM_STATIC if SPARSEMEM
147207a2f737SRussell King
1473053a96caSNicolas Pitreconfig HIGHMEM
1474e8db89a2SRussell King	bool "High Memory Support"
1475e8db89a2SRussell King	depends on MMU
14762a15ba82SThomas Gleixner	select KMAP_LOCAL
1477825c43f5SArd Biesheuvel	select KMAP_LOCAL_NON_LINEAR_PTE_ARRAY
1478053a96caSNicolas Pitre	help
1479053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1480053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1481053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1482053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1483053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1484053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1485053a96caSNicolas Pitre
1486053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1487053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1488053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1489053a96caSNicolas Pitre
1490053a96caSNicolas Pitre	  If unsure, say n.
1491053a96caSNicolas Pitre
149265cec8e3SRussell Kingconfig HIGHPTE
14939a431bd5SRussell King	bool "Allocate 2nd-level pagetables from highmem" if EXPERT
149465cec8e3SRussell King	depends on HIGHMEM
14959a431bd5SRussell King	default y
1496b4d103d1SRussell King	help
1497b4d103d1SRussell King	  The VM uses one page of physical memory for each page table.
1498b4d103d1SRussell King	  For systems with a lot of processes, this can use a lot of
1499b4d103d1SRussell King	  precious low memory, eventually leading to low memory being
1500b4d103d1SRussell King	  consumed by page tables.  Setting this option will allow
1501b4d103d1SRussell King	  user-space 2nd level page tables to reside in high memory.
150265cec8e3SRussell King
1503a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN
1504a5e090acSRussell King	bool "Enable use of CPU domains to implement privileged no-access"
1505a5e090acSRussell King	depends on MMU && !ARM_LPAE
15061b8873a0SJamie Iles	default y
15071b8873a0SJamie Iles	help
1508a5e090acSRussell King	  Increase kernel security by ensuring that normal kernel accesses
1509a5e090acSRussell King	  are unable to access userspace addresses.  This can help prevent
1510a5e090acSRussell King	  use-after-free bugs becoming an exploitable privilege escalation
1511a5e090acSRussell King	  by ensuring that magic values (such as LIST_POISON) will always
1512a5e090acSRussell King	  fault when dereferenced.
1513a5e090acSRussell King
1514a5e090acSRussell King	  CPUs with low-vector mappings use a best-efforts implementation.
1515a5e090acSRussell King	  Their lower 1MB needs to remain accessible for the vectors, but
1516a5e090acSRussell King	  the remainder of userspace will become appropriately inaccessible.
1517c80d79d7SYasunori Goto
1518c80d79d7SYasunori Gotoconfig HW_PERF_EVENTS
1519fa8ad788SMark Rutland	def_bool y
1520fa8ad788SMark Rutland	depends on ARM_PMU
15211b8873a0SJamie Iles
15224bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB
15234bfab203SSteven Capper	def_bool y
15244bfab203SSteven Capper
15257d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS
15267d485f64SArd Biesheuvel	bool "Use PLTs to allow module memory to spill over into vmalloc area"
15277d485f64SArd Biesheuvel	depends on MODULES
1528e7229f7dSAnders Roxell	default y
15297d485f64SArd Biesheuvel	help
15307d485f64SArd Biesheuvel	  Allocate PLTs when loading modules so that jumps and calls whose
15317d485f64SArd Biesheuvel	  targets are too far away for their relative offsets to be encoded
15327d485f64SArd Biesheuvel	  in the instructions themselves can be bounced via veneers in the
15337d485f64SArd Biesheuvel	  module's PLT. This allows modules to be allocated in the generic
15347d485f64SArd Biesheuvel	  vmalloc area after the dedicated module memory area has been
15357d485f64SArd Biesheuvel	  exhausted. The modules will use slightly more memory, but after
15367d485f64SArd Biesheuvel	  rounding up to page size, the actual memory footprint is usually
15377d485f64SArd Biesheuvel	  the same.
15387d485f64SArd Biesheuvel
1539e7229f7dSAnders Roxell	  Disabling this is usually safe for small single-platform
1540e7229f7dSAnders Roxell	  configurations. If unsure, say y.
15417d485f64SArd Biesheuvel
1542c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
154336d6c928SUlrich Hecht	int "Maximum zone order"
1544898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
1545cc611137SUwe Kleine-König	default "9" if SA1111
1546c1b2d970SMagnus Damm	default "11"
1547c1b2d970SMagnus Damm	help
1548c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1549c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1550c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1551c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1552c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1553c1b2d970SMagnus Damm	  increase this value.
1554c1b2d970SMagnus Damm
1555c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1556c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1557c1b2d970SMagnus Damm
15581da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
15593e3f354bSArnd Bergmann	def_bool CPU_CP15_MMU
1560e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
15611da177e4SLinus Torvalds	help
15621da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
15631da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
15641da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
15651da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
15661da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
15671da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
15681da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
15691da177e4SLinus Torvalds
157039ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
157138ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
157238ef2ad5SLinus Walleij	depends on MMU
157339ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
157439ec58f3SLennert Buytenhek	help
157539ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
157639ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
157739ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
157839ec58f3SLennert Buytenhek
157939ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
158039ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
158139ec58f3SLennert Buytenhek	  such copy operations with large buffers.
158239ec58f3SLennert Buytenhek
158339ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
158439ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
158539ec58f3SLennert Buytenhek
158602c2433bSStefano Stabelliniconfig PARAVIRT
158702c2433bSStefano Stabellini	bool "Enable paravirtualization code"
158802c2433bSStefano Stabellini	help
158902c2433bSStefano Stabellini	  This changes the kernel so it can modify itself when it is run
159002c2433bSStefano Stabellini	  under a hypervisor, potentially improving performance significantly
159102c2433bSStefano Stabellini	  over full virtualization.
159202c2433bSStefano Stabellini
159302c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING
159402c2433bSStefano Stabellini	bool "Paravirtual steal time accounting"
159502c2433bSStefano Stabellini	select PARAVIRT
159602c2433bSStefano Stabellini	help
159702c2433bSStefano Stabellini	  Select this option to enable fine granularity task steal time
159802c2433bSStefano Stabellini	  accounting. Time spent executing other tasks in parallel with
159902c2433bSStefano Stabellini	  the current vCPU is discounted from the vCPU power. To account for
160002c2433bSStefano Stabellini	  that, there can be a small performance impact.
160102c2433bSStefano Stabellini
160202c2433bSStefano Stabellini	  If in doubt, say N here.
160302c2433bSStefano Stabellini
1604eff8d644SStefano Stabelliniconfig XEN_DOM0
1605eff8d644SStefano Stabellini	def_bool y
1606eff8d644SStefano Stabellini	depends on XEN
1607eff8d644SStefano Stabellini
1608eff8d644SStefano Stabelliniconfig XEN
1609c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
161085323a99SIan Campbell	depends on ARM && AEABI && OF
1611f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
161285323a99SIan Campbell	depends on !GENERIC_ATOMIC64
16137693deccSUwe Kleine-König	depends on MMU
161451aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
161517b7ab80SStefano Stabellini	select ARM_PSCI
1616f21254cdSChristoph Hellwig	select SWIOTLB
161783862ccfSStefano Stabellini	select SWIOTLB_XEN
161802c2433bSStefano Stabellini	select PARAVIRT
1619eff8d644SStefano Stabellini	help
1620eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1621eff8d644SStefano Stabellini
1622189af465SArd Biesheuvelconfig STACKPROTECTOR_PER_TASK
1623189af465SArd Biesheuvel	bool "Use a unique stack canary value for each task"
1624dfbdcda2SArd Biesheuvel	depends on GCC_PLUGINS && STACKPROTECTOR && THREAD_INFO_IN_TASK && !XIP_DEFLATED_DATA
1625189af465SArd Biesheuvel	select GCC_PLUGIN_ARM_SSP_PER_TASK
1626189af465SArd Biesheuvel	default y
1627189af465SArd Biesheuvel	help
1628189af465SArd Biesheuvel	  Due to the fact that GCC uses an ordinary symbol reference from
1629189af465SArd Biesheuvel	  which to load the value of the stack canary, this value can only
1630189af465SArd Biesheuvel	  change at reboot time on SMP systems, and all tasks running in the
1631189af465SArd Biesheuvel	  kernel's address space are forced to use the same canary value for
1632189af465SArd Biesheuvel	  the entire duration that the system is up.
1633189af465SArd Biesheuvel
1634189af465SArd Biesheuvel	  Enable this option to switch to a different method that uses a
1635189af465SArd Biesheuvel	  different canary value for each task.
1636189af465SArd Biesheuvel
16371da177e4SLinus Torvaldsendmenu
16381da177e4SLinus Torvalds
16391da177e4SLinus Torvaldsmenu "Boot options"
16401da177e4SLinus Torvalds
16419eb8f674SGrant Likelyconfig USE_OF
16429eb8f674SGrant Likely	bool "Flattened Device Tree support"
1643b1b3f49cSRussell King	select IRQ_DOMAIN
16449eb8f674SGrant Likely	select OF
16459eb8f674SGrant Likely	help
16469eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
16479eb8f674SGrant Likely
1648bd51e2f5SNicolas Pitreconfig ATAGS
1649bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1650bd51e2f5SNicolas Pitre	default y
1651bd51e2f5SNicolas Pitre	help
1652bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1653bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1654bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1655bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1656bd51e2f5SNicolas Pitre	  leave this to y.
1657bd51e2f5SNicolas Pitre
1658bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1659bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1660bd51e2f5SNicolas Pitre	depends on ATAGS
1661bd51e2f5SNicolas Pitre	help
1662bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1663bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1664bd51e2f5SNicolas Pitre
16651da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
16661da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
16671da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
16681da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
166939c3e304SChris Packham	default 0x0
16701da177e4SLinus Torvalds	help
16711da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
16721da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
16731da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
16741da177e4SLinus Torvalds	  value in their defconfig file.
16751da177e4SLinus Torvalds
16761da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
16771da177e4SLinus Torvalds
16781da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
16791da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
168039c3e304SChris Packham	default 0x0
16811da177e4SLinus Torvalds	help
1682f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1683f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1684f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1685f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1686f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1687f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
16881da177e4SLinus Torvalds
16891da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
16901da177e4SLinus Torvalds
16911da177e4SLinus Torvaldsconfig ZBOOT_ROM
16921da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
16931da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
169410968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
16951da177e4SLinus Torvalds	help
16961da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
16971da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
16981da177e4SLinus Torvalds
1699e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1700e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
170110968131SRussell King	depends on OF
1702e2a6a3aaSJohn Bonesio	help
1703e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1704e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1705e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1706e2a6a3aaSJohn Bonesio
1707e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1708e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1709e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1710e2a6a3aaSJohn Bonesio
1711e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1712e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1713e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1714e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1715e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1716e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1717e2a6a3aaSJohn Bonesio	  to this option.
1718e2a6a3aaSJohn Bonesio
1719b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1720b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1721b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1722b90b9a38SNicolas Pitre	help
1723b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1724b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1725b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1726b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1727b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1728b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1729b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1730b90b9a38SNicolas Pitre
1731d0f34a11SGenoud Richardchoice
1732d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1733d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1734d0f34a11SGenoud Richard
1735d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1736d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1737d0f34a11SGenoud Richard	help
1738d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1739d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1740d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1741d0f34a11SGenoud Richard
1742d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1743d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1744d0f34a11SGenoud Richard	help
1745d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1746d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1747d0f34a11SGenoud Richard
1748d0f34a11SGenoud Richardendchoice
1749d0f34a11SGenoud Richard
17501da177e4SLinus Torvaldsconfig CMDLINE
17511da177e4SLinus Torvalds	string "Default kernel command string"
17521da177e4SLinus Torvalds	default ""
17531da177e4SLinus Torvalds	help
17543e3f354bSArnd Bergmann	  On some architectures (e.g. CATS), there is currently no way
17551da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
17561da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
17571da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
17581da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
17591da177e4SLinus Torvalds
17604394c124SVictor Boiviechoice
17614394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
17624394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
1763bd51e2f5SNicolas Pitre	depends on ATAGS
17644394c124SVictor Boivie
17654394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
17664394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
17674394c124SVictor Boivie	help
17684394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
17694394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
17704394c124SVictor Boivie	  string provided in CMDLINE will be used.
17714394c124SVictor Boivie
17724394c124SVictor Boivieconfig CMDLINE_EXTEND
17734394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
17744394c124SVictor Boivie	help
17754394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
17764394c124SVictor Boivie	  appended to the default kernel command string.
17774394c124SVictor Boivie
177892d2040dSAlexander Hollerconfig CMDLINE_FORCE
177992d2040dSAlexander Holler	bool "Always use the default kernel command string"
178092d2040dSAlexander Holler	help
178192d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
178292d2040dSAlexander Holler	  loader passes other arguments to the kernel.
178392d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
178492d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
17854394c124SVictor Boivieendchoice
178692d2040dSAlexander Holler
17871da177e4SLinus Torvaldsconfig XIP_KERNEL
17881da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
178910968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
17901da177e4SLinus Torvalds	help
17911da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
17921da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
17931da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
17941da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
17951da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
17961da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
17971da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
17981da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
17991da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
18001da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
18011da177e4SLinus Torvalds
18021da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
18031da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
18041da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
18051da177e4SLinus Torvalds
18061da177e4SLinus Torvalds	  If unsure, say N.
18071da177e4SLinus Torvalds
18081da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
18091da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
18101da177e4SLinus Torvalds	depends on XIP_KERNEL
18111da177e4SLinus Torvalds	default "0x00080000"
18121da177e4SLinus Torvalds	help
18131da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
18141da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
18151da177e4SLinus Torvalds	  own flash usage.
18161da177e4SLinus Torvalds
1817ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA
1818ca8b5d97SNicolas Pitre	bool "Store kernel .data section compressed in ROM"
1819ca8b5d97SNicolas Pitre	depends on XIP_KERNEL
1820ca8b5d97SNicolas Pitre	select ZLIB_INFLATE
1821ca8b5d97SNicolas Pitre	help
1822ca8b5d97SNicolas Pitre	  Before the kernel is actually executed, its .data section has to be
1823ca8b5d97SNicolas Pitre	  copied to RAM from ROM. This option allows for storing that data
1824ca8b5d97SNicolas Pitre	  in compressed form and decompressed to RAM rather than merely being
1825ca8b5d97SNicolas Pitre	  copied, saving some precious ROM space. A possible drawback is a
1826ca8b5d97SNicolas Pitre	  slightly longer boot delay.
1827ca8b5d97SNicolas Pitre
1828c587e4a6SRichard Purdieconfig KEXEC
1829c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
183019ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
183176950f71SVincenzo Frascino	depends on MMU
18322965faa5SDave Young	select KEXEC_CORE
1833c587e4a6SRichard Purdie	help
1834c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
1835c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
183601dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
1837c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
1838c587e4a6SRichard Purdie
1839c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
1840c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
1841bf220695SGeert Uytterhoeven	  initially work for you.
1842c587e4a6SRichard Purdie
18434cd9d6f7SRichard Purdieconfig ATAGS_PROC
18444cd9d6f7SRichard Purdie	bool "Export atags in procfs"
1845bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
1846b98d7291SUli Luckas	default y
18474cd9d6f7SRichard Purdie	help
18484cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
18494cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
18504cd9d6f7SRichard Purdie
1851cb5d39b3SMika Westerbergconfig CRASH_DUMP
1852cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
1853cb5d39b3SMika Westerberg	help
1854cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
1855cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
1856cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
1857cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
1858cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
1859cb5d39b3SMika Westerberg	  memory address not used by the main kernel
1860cb5d39b3SMika Westerberg
1861330d4810SMauro Carvalho Chehab	  For more details see Documentation/admin-guide/kdump/kdump.rst
1862cb5d39b3SMika Westerberg
1863e69edc79SEric Miaoconfig AUTO_ZRELADDR
1864e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
1865e69edc79SEric Miao	help
1866e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
1867e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
18680673cb38SGeert Uytterhoeven	  will be determined at run-time, either by masking the current IP
18690673cb38SGeert Uytterhoeven	  with 0xf8000000, or, if invalid, from the DTB passed in r2.
18700673cb38SGeert Uytterhoeven	  This assumes the zImage being placed in the first 128MB from
18710673cb38SGeert Uytterhoeven	  start of memory.
1872e69edc79SEric Miao
187381a0bc39SRoy Franzconfig EFI_STUB
187481a0bc39SRoy Franz	bool
187581a0bc39SRoy Franz
187681a0bc39SRoy Franzconfig EFI
187781a0bc39SRoy Franz	bool "UEFI runtime support"
187881a0bc39SRoy Franz	depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
187981a0bc39SRoy Franz	select UCS2_STRING
188081a0bc39SRoy Franz	select EFI_PARAMS_FROM_FDT
188181a0bc39SRoy Franz	select EFI_STUB
18822e0eb483SAtish Patra	select EFI_GENERIC_STUB
188381a0bc39SRoy Franz	select EFI_RUNTIME_WRAPPERS
1884a7f7f624SMasahiro Yamada	help
188581a0bc39SRoy Franz	  This option provides support for runtime services provided
188681a0bc39SRoy Franz	  by UEFI firmware (such as non-volatile variables, realtime
188781a0bc39SRoy Franz	  clock, and platform reset). A UEFI stub is also provided to
188881a0bc39SRoy Franz	  allow the kernel to be booted as an EFI application. This
188981a0bc39SRoy Franz	  is only useful for kernels that may run on systems that have
189081a0bc39SRoy Franz	  UEFI firmware.
189181a0bc39SRoy Franz
1892bb817befSArd Biesheuvelconfig DMI
1893bb817befSArd Biesheuvel	bool "Enable support for SMBIOS (DMI) tables"
1894bb817befSArd Biesheuvel	depends on EFI
1895bb817befSArd Biesheuvel	default y
1896bb817befSArd Biesheuvel	help
1897bb817befSArd Biesheuvel	  This enables SMBIOS/DMI feature for systems.
1898bb817befSArd Biesheuvel
1899bb817befSArd Biesheuvel	  This option is only useful on systems that have UEFI firmware.
1900bb817befSArd Biesheuvel	  However, even with this option, the resultant kernel should
1901bb817befSArd Biesheuvel	  continue to boot on existing non-UEFI platforms.
1902bb817befSArd Biesheuvel
1903bb817befSArd Biesheuvel	  NOTE: This does *NOT* enable or encourage the use of DMI quirks,
1904bb817befSArd Biesheuvel	  i.e., the the practice of identifying the platform via DMI to
1905bb817befSArd Biesheuvel	  decide whether certain workarounds for buggy hardware and/or
1906bb817befSArd Biesheuvel	  firmware need to be enabled. This would require the DMI subsystem
1907bb817befSArd Biesheuvel	  to be enabled much earlier than we do on ARM, which is non-trivial.
1908bb817befSArd Biesheuvel
19091da177e4SLinus Torvaldsendmenu
19101da177e4SLinus Torvalds
1911ac9d7efcSRussell Kingmenu "CPU Power Management"
19121da177e4SLinus Torvalds
19131da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
19141da177e4SLinus Torvalds
1915ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
1916ac9d7efcSRussell King
1917ac9d7efcSRussell Kingendmenu
1918ac9d7efcSRussell King
19191da177e4SLinus Torvaldsmenu "Floating point emulation"
19201da177e4SLinus Torvalds
19211da177e4SLinus Torvaldscomment "At least one emulation must be selected"
19221da177e4SLinus Torvalds
19231da177e4SLinus Torvaldsconfig FPE_NWFPE
19241da177e4SLinus Torvalds	bool "NWFPE math emulation"
1925593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1926a7f7f624SMasahiro Yamada	help
19271da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
19281da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
19291da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
19301da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
19311da177e4SLinus Torvalds
19321da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
19331da177e4SLinus Torvalds	  early in the bootup.
19341da177e4SLinus Torvalds
19351da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
19361da177e4SLinus Torvalds	bool "Support extended precision"
1937bedf142bSLennert Buytenhek	depends on FPE_NWFPE
19381da177e4SLinus Torvalds	help
19391da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
19401da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
19411da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
19421da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
19431da177e4SLinus Torvalds	  floating point emulator without any good reason.
19441da177e4SLinus Torvalds
19451da177e4SLinus Torvalds	  You almost surely want to say N here.
19461da177e4SLinus Torvalds
19471da177e4SLinus Torvaldsconfig FPE_FASTFPE
19481da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
1949d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1950a7f7f624SMasahiro Yamada	help
19511da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
19521da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
19531da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
19541da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
19551da177e4SLinus Torvalds
19561da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
19571da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
19581da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
19591da177e4SLinus Torvalds	  choose NWFPE.
19601da177e4SLinus Torvalds
19611da177e4SLinus Torvaldsconfig VFP
19621da177e4SLinus Torvalds	bool "VFP-format floating point maths"
1963e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
19641da177e4SLinus Torvalds	help
19651da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
19661da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
19671da177e4SLinus Torvalds
1968dc7a12bdSMauro Carvalho Chehab	  Please see <file:Documentation/arm/vfp/release-notes.rst> for
19691da177e4SLinus Torvalds	  release notes and additional status information.
19701da177e4SLinus Torvalds
19711da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
19721da177e4SLinus Torvalds
197325ebee02SCatalin Marinasconfig VFPv3
197425ebee02SCatalin Marinas	bool
197525ebee02SCatalin Marinas	depends on VFP
197625ebee02SCatalin Marinas	default y if CPU_V7
197725ebee02SCatalin Marinas
1978b5872db4SCatalin Marinasconfig NEON
1979b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
1980b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
1981b5872db4SCatalin Marinas	help
1982b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
1983b5872db4SCatalin Marinas	  Extension.
1984b5872db4SCatalin Marinas
198573c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
198673c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
1987c4a30c3bSRussell King	depends on NEON && AEABI
198873c132c1SArd Biesheuvel	help
198973c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
199073c132c1SArd Biesheuvel
19911da177e4SLinus Torvaldsendmenu
19921da177e4SLinus Torvalds
19931da177e4SLinus Torvaldsmenu "Power management options"
19941da177e4SLinus Torvalds
1995eceab4acSRussell Kingsource "kernel/power/Kconfig"
19961da177e4SLinus Torvalds
1997f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
199819a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
1999f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2000f4cb5700SJohannes Berg	def_bool y
2001f4cb5700SJohannes Berg
200215e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
20038b6f2499SLorenzo Pieralisi	def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
20041b9bdf5cSLorenzo Pieralisi	depends on ARCH_SUSPEND_POSSIBLE
200515e0d9e3SArnd Bergmann
2006603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
2007603fb42aSSebastian Capella	bool
2008603fb42aSSebastian Capella	depends on MMU
2009603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
2010603fb42aSSebastian Capella
20111da177e4SLinus Torvaldsendmenu
20121da177e4SLinus Torvalds
2013652ccae5SArd Biesheuvelif CRYPTO
2014652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig"
2015652ccae5SArd Biesheuvelendif
20162cbd1cc3SStefan Agner
20172cbd1cc3SStefan Agnersource "arch/arm/Kconfig.assembler"
2018