xref: /linux/arch/arm/Kconfig (revision 1eca42b49df0fdaa4ebc0d1f5b17ea71b159858d)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
4b1b3f49cSRussell King	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
57463449bSCatalin Marinas	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
63d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
7171b3f0dSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
8d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
94badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
10017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
110cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
12b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
13ee951c63SStephen Boyd	select BUILDTIME_EXTABLE_SORT if MMU
14171b3f0dSRussell King	select CLONE_BACKWARDS
15b1b3f49cSRussell King	select CPU_PM if (SUSPEND || CPU_IDLE)
16dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
1736d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
184477ca45SUwe Kleine-König	select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
19b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
20171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
21b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
22b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
23b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
2438ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
25b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
26b1b3f49cSRussell King	select GENERIC_STRNCPY_FROM_USER
27b1b3f49cSRussell King	select GENERIC_STRNLEN_USER
28a71b092aSMarc Zyngier	select HANDLE_DOMAIN_IRQ
29b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
307a017721SAKASHI Takahiro	select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
3109f05d85SRabin Vincent	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
325cbad0ebSJason Wessel	select HAVE_ARCH_KGDB
3391702175SKees Cook	select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
340693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
35b1b3f49cSRussell King	select HAVE_BPF_JIT
3651aaf81fSRussell King	select HAVE_CC_STACKPROTECTOR
37171b3f0dSRussell King	select HAVE_CONTEXT_TRACKING
38b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
39b1b3f49cSRussell King	select HAVE_DEBUG_KMEMLEAK
40b1b3f49cSRussell King	select HAVE_DMA_API_DEBUG
41b1b3f49cSRussell King	select HAVE_DMA_ATTRS
42b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
43b1b3f49cSRussell King	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
44dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
45b1b3f49cSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
46b1b3f49cSRussell King	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
47b1b3f49cSRussell King	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
48b1b3f49cSRussell King	select HAVE_GENERIC_DMA_COHERENT
49b1b3f49cSRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
50b1b3f49cSRussell King	select HAVE_IDE if PCI || ISA || PCMCIA
5187c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
52b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
53f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
54b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
55b1b3f49cSRussell King	select HAVE_KERNEL_LZO
56b1b3f49cSRussell King	select HAVE_KERNEL_XZ
57856bc356SJon Medhurst	select HAVE_KPROBES if !XIP_KERNEL
589edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
59b1b3f49cSRussell King	select HAVE_MEMBLOCK
60171b3f0dSRussell King	select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
61b1b3f49cSRussell King	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
627ada189fSJamie Iles	select HAVE_PERF_EVENTS
6349863894SWill Deacon	select HAVE_PERF_REGS
6449863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
65a0ad5496SSteve Capper	select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
66e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
67b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
68af1839ebSCatalin Marinas	select HAVE_UID16
6931c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
70da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
71171b3f0dSRussell King	select MODULES_USE_ELF_REL
7284f452b1SSantosh Shilimkar	select NO_BOOTMEM
73171b3f0dSRussell King	select OLD_SIGACTION
74171b3f0dSRussell King	select OLD_SIGSUSPEND3
75b1b3f49cSRussell King	select PERF_USE_VMALLOC
76b1b3f49cSRussell King	select RTC_LIB
77b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
78171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
79171b3f0dSRussell King	# according to that.  Thanks.
801da177e4SLinus Torvalds	help
811da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
82f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
831da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
841da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
851da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
861da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
871da177e4SLinus Torvalds
8874facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
89308c09f1SLaura Abbott	select ARCH_HAS_SG_CHAIN
9074facffeSRussell King	bool
9174facffeSRussell King
924ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH
934ce63fcdSMarek Szyprowski	bool
944ce63fcdSMarek Szyprowski
954ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
964ce63fcdSMarek Szyprowski	bool
97b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
98b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
994ce63fcdSMarek Szyprowski
10060460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
10160460abfSSeung-Woo Kim
10260460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
10360460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
10460460abfSSeung-Woo Kim	range 4 9
10560460abfSSeung-Woo Kim	default 8
10660460abfSSeung-Woo Kim	help
10760460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
10860460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
10960460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
11060460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
11160460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
11260460abfSSeung-Woo Kim	  virtual space with just a few allocations.
11360460abfSSeung-Woo Kim
11460460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
11560460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
11660460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
11760460abfSSeung-Woo Kim	  by the PAGE_SIZE.
11860460abfSSeung-Woo Kim
11960460abfSSeung-Woo Kimendif
12060460abfSSeung-Woo Kim
1210b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
1220b05da72SHans Ulli Kroll	bool
1230b05da72SHans Ulli Kroll
12475e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
12575e7153aSRalf Baechle	bool
12675e7153aSRalf Baechle
127bc581770SLinus Walleijconfig HAVE_TCM
128bc581770SLinus Walleij	bool
129bc581770SLinus Walleij	select GENERIC_ALLOCATOR
130bc581770SLinus Walleij
131e119bfffSRussell Kingconfig HAVE_PROC_CPU
132e119bfffSRussell King	bool
133e119bfffSRussell King
134ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1355ea81769SAl Viro	bool
1365ea81769SAl Viro
1371da177e4SLinus Torvaldsconfig EISA
1381da177e4SLinus Torvalds	bool
1391da177e4SLinus Torvalds	---help---
1401da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
1411da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
1421da177e4SLinus Torvalds
1431da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
1441da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
1451da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
1461da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
1471da177e4SLinus Torvalds
1481da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1491da177e4SLinus Torvalds
1501da177e4SLinus Torvalds	  Otherwise, say N.
1511da177e4SLinus Torvalds
1521da177e4SLinus Torvaldsconfig SBUS
1531da177e4SLinus Torvalds	bool
1541da177e4SLinus Torvalds
155f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
156f16fb1ecSRussell King	bool
157f16fb1ecSRussell King	default y
158f16fb1ecSRussell King
159f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
160f76e9154SNicolas Pitre	bool
161f76e9154SNicolas Pitre	depends on !SMP
162f76e9154SNicolas Pitre	default y
163f76e9154SNicolas Pitre
164f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
165f16fb1ecSRussell King	bool
166f16fb1ecSRussell King	default y
167f16fb1ecSRussell King
1687ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1697ad1bcb2SRussell King	bool
1707ad1bcb2SRussell King	default y
1717ad1bcb2SRussell King
1721da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1731da177e4SLinus Torvalds	bool
1748a87411bSWill Deacon	default y
1751da177e4SLinus Torvalds
176f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
177f0d1b0b3SDavid Howells	bool
178f0d1b0b3SDavid Howells
179f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
180f0d1b0b3SDavid Howells	bool
181f0d1b0b3SDavid Howells
1824a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
1834a1b5733SEduardo Valentin	bool
1844a1b5733SEduardo Valentin
185b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
186b89c3b16SAkinobu Mita	bool
187b89c3b16SAkinobu Mita	default y
188b89c3b16SAkinobu Mita
1891da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1901da177e4SLinus Torvalds	bool
1911da177e4SLinus Torvalds	default y
1921da177e4SLinus Torvalds
193a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
194a08b6b79Sviro@ZenIV.linux.org.uk	bool
195a08b6b79Sviro@ZenIV.linux.org.uk
1965ac6da66SChristoph Lameterconfig ZONE_DMA
1975ac6da66SChristoph Lameter	bool
1985ac6da66SChristoph Lameter
199ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
200ccd7ab7fSFUJITA Tomonori       def_bool y
201ccd7ab7fSFUJITA Tomonori
202c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
203c7edc9e3SDavid A. Long	def_bool y
204c7edc9e3SDavid A. Long
20558af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
20658af4a24SRob Herring	bool
20758af4a24SRob Herring
2081da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2091da177e4SLinus Torvalds	bool
2101da177e4SLinus Torvalds
2111da177e4SLinus Torvaldsconfig FIQ
2121da177e4SLinus Torvalds	bool
2131da177e4SLinus Torvalds
21413a5045dSRob Herringconfig NEED_RET_TO_USER
21513a5045dSRob Herring	bool
21613a5045dSRob Herring
217034d2f5aSAl Viroconfig ARCH_MTD_XIP
218034d2f5aSAl Viro	bool
219034d2f5aSAl Viro
220c760fc19SHyok S. Choiconfig VECTORS_BASE
221c760fc19SHyok S. Choi	hex
2226afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
223c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
224c760fc19SHyok S. Choi	default 0x00000000
225c760fc19SHyok S. Choi	help
22619accfd3SRussell King	  The base address of exception vectors.  This must be two pages
22719accfd3SRussell King	  in size.
228c760fc19SHyok S. Choi
229dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
230c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
231c1becedcSRussell King	default y
232b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
233dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
234dc21af99SRussell King	help
235111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
236111e9a5cSRussell King	  boot and module load time according to the position of the
237111e9a5cSRussell King	  kernel in system memory.
238dc21af99SRussell King
239111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
240daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
241dc21af99SRussell King
242c1becedcSRussell King	  Only disable this option if you know that you do not require
243c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
244c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
245c1becedcSRussell King
246c334bc15SRob Herringconfig NEED_MACH_IO_H
247c334bc15SRob Herring	bool
248c334bc15SRob Herring	help
249c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
250c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
251c334bc15SRob Herring	  be avoided when possible.
252c334bc15SRob Herring
2530cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2541b9f95f8SNicolas Pitre	bool
255111e9a5cSRussell King	help
2560cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2570cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2580cdc8b92SNicolas Pitre	  be avoided when possible.
2591b9f95f8SNicolas Pitre
2601b9f95f8SNicolas Pitreconfig PHYS_OFFSET
261974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
262c6f54a9bSUwe Kleine-König	depends on !ARM_PATCH_PHYS_VIRT
263974c0724SNicolas Pitre	default DRAM_BASE if !MMU
264c6f54a9bSUwe Kleine-König	default 0x00000000 if ARCH_EBSA110 || \
265c6f54a9bSUwe Kleine-König			EP93XX_SDCE3_SYNC_PHYS_OFFSET || \
266c6f54a9bSUwe Kleine-König			ARCH_FOOTBRIDGE || \
267c6f54a9bSUwe Kleine-König			ARCH_INTEGRATOR || \
268c6f54a9bSUwe Kleine-König			ARCH_IOP13XX || \
269c6f54a9bSUwe Kleine-König			ARCH_KS8695 || \
270c6f54a9bSUwe Kleine-König			(ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
271c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
272c6f54a9bSUwe Kleine-König	default 0x20000000 if ARCH_S5PV210
273c6f54a9bSUwe Kleine-König	default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
274c6f54a9bSUwe Kleine-König	default 0xc0000000 if EP93XX_SDCE0_PHYS_OFFSET || ARCH_SA1100
275c6f54a9bSUwe Kleine-König	default 0xd0000000 if EP93XX_SDCE1_PHYS_OFFSET
276c6f54a9bSUwe Kleine-König	default 0xe0000000 if EP93XX_SDCE2_PHYS_OFFSET
277c6f54a9bSUwe Kleine-König	default 0xf0000000 if EP93XX_SDCE3_ASYNC_PHYS_OFFSET
2781b9f95f8SNicolas Pitre	help
2791b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2801b9f95f8SNicolas Pitre	  location of main memory in your system.
281cada3c08SRussell King
28287e040b6SSimon Glassconfig GENERIC_BUG
28387e040b6SSimon Glass	def_bool y
28487e040b6SSimon Glass	depends on BUG
28587e040b6SSimon Glass
2861da177e4SLinus Torvaldssource "init/Kconfig"
2871da177e4SLinus Torvalds
288dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
289dc52ddc0SMatt Helsley
2901da177e4SLinus Torvaldsmenu "System Type"
2911da177e4SLinus Torvalds
2923c427975SHyok S. Choiconfig MMU
2933c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2943c427975SHyok S. Choi	default y
2953c427975SHyok S. Choi	help
2963c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2973c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2983c427975SHyok S. Choi
299ccf50e23SRussell King#
300ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
301ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
302ccf50e23SRussell King#
3031da177e4SLinus Torvaldschoice
3041da177e4SLinus Torvalds	prompt "ARM system type"
3051420b22bSArnd Bergmann	default ARCH_VERSATILE if !MMU
3061420b22bSArnd Bergmann	default ARCH_MULTIPLATFORM if MMU
3071da177e4SLinus Torvalds
308387798b3SRob Herringconfig ARCH_MULTIPLATFORM
309387798b3SRob Herring	bool "Allow multiple platforms to be selected"
310b1b3f49cSRussell King	depends on MMU
311ddb902ccSRob Herring	select ARCH_WANT_OPTIONAL_GPIOLIB
31242dc836dSOlof Johansson	select ARM_HAS_SG_CHAIN
313387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
314387798b3SRob Herring	select AUTO_ZRELADDR
3156d0add40SRob Herring	select CLKSRC_OF
31666314223SDinh Nguyen	select COMMON_CLK
317ddb902ccSRob Herring	select GENERIC_CLOCKEVENTS
31808d38bebSWill Deacon	select MIGHT_HAVE_PCI
319387798b3SRob Herring	select MULTI_IRQ_HANDLER
32066314223SDinh Nguyen	select SPARSE_IRQ
32166314223SDinh Nguyen	select USE_OF
32266314223SDinh Nguyen
3234af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR
3244af6fee1SDeepak Saxena	bool "ARM Ltd. Integrator family"
325b1b3f49cSRussell King	select ARM_AMBA
32691942d17SUwe Kleine-König	select ARM_PATCH_PHYS_VIRT if MMU
327fe989145Spanchaxari	select AUTO_ZRELADDR
328a613163dSLinus Walleij	select COMMON_CLK
329f9a6aa43SLinus Walleij	select COMMON_CLK_VERSATILE
330b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
3319904f793SLinus Walleij	select HAVE_TCM
332c5a0adb5SRussell King	select ICST
333b1b3f49cSRussell King	select MULTI_IRQ_HANDLER
334f4b8b319SRussell King	select PLAT_VERSATILE
335695436e3SLinus Walleij	select SPARSE_IRQ
336d7057e1dSLinus Walleij	select USE_OF
3372389d501SLinus Walleij	select VERSATILE_FPGA_IRQ
3384af6fee1SDeepak Saxena	help
3394af6fee1SDeepak Saxena	  Support for ARM's Integrator platform.
3404af6fee1SDeepak Saxena
3414af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
3424af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
343b1b3f49cSRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3444af6fee1SDeepak Saxena	select ARM_AMBA
345b1b3f49cSRussell King	select ARM_TIMER_SP804
346f9a6aa43SLinus Walleij	select COMMON_CLK
347f9a6aa43SLinus Walleij	select COMMON_CLK_VERSATILE
348ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
349b1b3f49cSRussell King	select GPIO_PL061 if GPIOLIB
350b1b3f49cSRussell King	select ICST
351b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
352f4b8b319SRussell King	select PLAT_VERSATILE
3534af6fee1SDeepak Saxena	help
3544af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
3554af6fee1SDeepak Saxena
3564af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
3574af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
358b1b3f49cSRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3594af6fee1SDeepak Saxena	select ARM_AMBA
360b1b3f49cSRussell King	select ARM_TIMER_SP804
3614af6fee1SDeepak Saxena	select ARM_VIC
3626d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
363b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
364aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
365c5a0adb5SRussell King	select ICST
366f4b8b319SRussell King	select PLAT_VERSATILE
367b1b3f49cSRussell King	select PLAT_VERSATILE_CLOCK
3682389d501SLinus Walleij	select VERSATILE_FPGA_IRQ
3694af6fee1SDeepak Saxena	help
3704af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
3714af6fee1SDeepak Saxena
3728fc5ffa0SAndrew Victorconfig ARCH_AT91
3738fc5ffa0SAndrew Victor	bool "Atmel AT91"
374f373e8c0SRyan Mallon	select ARCH_REQUIRE_GPIOLIB
375bd602995SJean-Christophe PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
376e261501dSNicolas Ferre	select IRQ_DOMAIN
3771ac02d79SRob Herring	select NEED_MACH_IO_H if PCCARD
3786732ae5cSJean-Christophe PLAGNIOL-VILLARD	select PINCTRL
3796732ae5cSJean-Christophe PLAGNIOL-VILLARD	select PINCTRL_AT91 if USE_OF
3804af6fee1SDeepak Saxena	help
381929e994fSNicolas Ferre	  This enables support for systems based on Atmel
382929e994fSNicolas Ferre	  AT91RM9200 and AT91SAM9* processors.
3834af6fee1SDeepak Saxena
38493e22567SRussell Kingconfig ARCH_CLPS711X
38593e22567SRussell King	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
386a3b8d4a5SAlexander Shiyan	select ARCH_REQUIRE_GPIOLIB
387ea7d1bc9SAlexander Shiyan	select AUTO_ZRELADDR
388c99f72adSAlexander Shiyan	select CLKSRC_MMIO
38993e22567SRussell King	select COMMON_CLK
39093e22567SRussell King	select CPU_ARM720T
3914a8355c4SAlexander Shiyan	select GENERIC_CLOCKEVENTS
3926597619fSAlexander Shiyan	select MFD_SYSCON
393e4e3a37dSAlexander Shiyan	select SOC_BUS
39493e22567SRussell King	help
39593e22567SRussell King	  Support for Cirrus Logic 711x/721x/731x based boards.
39693e22567SRussell King
397788c9700SRussell Kingconfig ARCH_GEMINI
398788c9700SRussell King	bool "Cortina Systems Gemini"
399788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
400f3372c01SLinus Walleij	select CLKSRC_MMIO
401b1b3f49cSRussell King	select CPU_FA526
402f3372c01SLinus Walleij	select GENERIC_CLOCKEVENTS
403788c9700SRussell King	help
404788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
405788c9700SRussell King
4061da177e4SLinus Torvaldsconfig ARCH_EBSA110
4071da177e4SLinus Torvalds	bool "EBSA-110"
408b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
409c750815eSRussell King	select CPU_SA110
410f7e68bbfSRussell King	select ISA
411c334bc15SRob Herring	select NEED_MACH_IO_H
4120cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
413ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
4141da177e4SLinus Torvalds	help
4151da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
416f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
4171da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
4181da177e4SLinus Torvalds	  parallel port.
4191da177e4SLinus Torvalds
4206d85e2b0SUwe Kleine-Königconfig ARCH_EFM32
4216d85e2b0SUwe Kleine-König	bool "Energy Micro efm32"
4226d85e2b0SUwe Kleine-König	depends on !MMU
4236d85e2b0SUwe Kleine-König	select ARCH_REQUIRE_GPIOLIB
4246d85e2b0SUwe Kleine-König	select ARM_NVIC
42551aaf81fSRussell King	select AUTO_ZRELADDR
4266d85e2b0SUwe Kleine-König	select CLKSRC_OF
4276d85e2b0SUwe Kleine-König	select COMMON_CLK
4286d85e2b0SUwe Kleine-König	select CPU_V7M
4296d85e2b0SUwe Kleine-König	select GENERIC_CLOCKEVENTS
4306d85e2b0SUwe Kleine-König	select NO_DMA
431ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
4326d85e2b0SUwe Kleine-König	select SPARSE_IRQ
4336d85e2b0SUwe Kleine-König	select USE_OF
4346d85e2b0SUwe Kleine-König	help
4356d85e2b0SUwe Kleine-König	  Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
4366d85e2b0SUwe Kleine-König	  processors.
4376d85e2b0SUwe Kleine-König
438e7736d47SLennert Buytenhekconfig ARCH_EP93XX
439e7736d47SLennert Buytenhek	bool "EP93xx-based"
440b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
441b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
442b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
443e7736d47SLennert Buytenhek	select ARM_AMBA
444e7736d47SLennert Buytenhek	select ARM_VIC
4456d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
446b1b3f49cSRussell King	select CPU_ARM920T
447e7736d47SLennert Buytenhek	help
448e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
449e7736d47SLennert Buytenhek
4501da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4511da177e4SLinus Torvalds	bool "FootBridge"
452c750815eSRussell King	select CPU_SA110
4531da177e4SLinus Torvalds	select FOOTBRIDGE
4544e8d7637SRussell King	select GENERIC_CLOCKEVENTS
455d0ee9f40SArnd Bergmann	select HAVE_IDE
4568ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
4570cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
458f999b8bdSMartin Michlmayr	help
459f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
460f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4611da177e4SLinus Torvalds
4624af6fee1SDeepak Saxenaconfig ARCH_NETX
4634af6fee1SDeepak Saxena	bool "Hilscher NetX based"
464b1b3f49cSRussell King	select ARM_VIC
465234b6cedSRussell King	select CLKSRC_MMIO
466c750815eSRussell King	select CPU_ARM926T
4672fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
468f999b8bdSMartin Michlmayr	help
4694af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4704af6fee1SDeepak Saxena
4713b938be6SRussell Kingconfig ARCH_IOP13XX
4723b938be6SRussell King	bool "IOP13xx-based"
4733b938be6SRussell King	depends on MMU
474b1b3f49cSRussell King	select CPU_XSC3
4750cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
47613a5045dSRob Herring	select NEED_RET_TO_USER
477b1b3f49cSRussell King	select PCI
478b1b3f49cSRussell King	select PLAT_IOP
479b1b3f49cSRussell King	select VMSPLIT_1G
48037ebbcffSThomas Gleixner	select SPARSE_IRQ
4813b938be6SRussell King	help
4823b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4833b938be6SRussell King
4843f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4853f7e5815SLennert Buytenhek	bool "IOP32x-based"
486a4f7e763SRussell King	depends on MMU
487b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
488c750815eSRussell King	select CPU_XSCALE
489e9004f50SLinus Walleij	select GPIO_IOP
49013a5045dSRob Herring	select NEED_RET_TO_USER
491f7e68bbfSRussell King	select PCI
492b1b3f49cSRussell King	select PLAT_IOP
493f999b8bdSMartin Michlmayr	help
4943f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
4953f7e5815SLennert Buytenhek	  processors.
4963f7e5815SLennert Buytenhek
4973f7e5815SLennert Buytenhekconfig ARCH_IOP33X
4983f7e5815SLennert Buytenhek	bool "IOP33x-based"
4993f7e5815SLennert Buytenhek	depends on MMU
500b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
501c750815eSRussell King	select CPU_XSCALE
502e9004f50SLinus Walleij	select GPIO_IOP
50313a5045dSRob Herring	select NEED_RET_TO_USER
5043f7e5815SLennert Buytenhek	select PCI
505b1b3f49cSRussell King	select PLAT_IOP
5063f7e5815SLennert Buytenhek	help
5073f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
5081da177e4SLinus Torvalds
5093b938be6SRussell Kingconfig ARCH_IXP4XX
5103b938be6SRussell King	bool "IXP4xx-based"
511a4f7e763SRussell King	depends on MMU
51258af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
513b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
51451aaf81fSRussell King	select ARCH_SUPPORTS_BIG_ENDIAN
515234b6cedSRussell King	select CLKSRC_MMIO
516c750815eSRussell King	select CPU_XSCALE
517b1b3f49cSRussell King	select DMABOUNCE if PCI
5183b938be6SRussell King	select GENERIC_CLOCKEVENTS
5190b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
520c334bc15SRob Herring	select NEED_MACH_IO_H
5219296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
522171b3f0dSRussell King	select USB_EHCI_BIG_ENDIAN_MMIO
523c4713074SLennert Buytenhek	help
5243b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
525c4713074SLennert Buytenhek
526edabd38eSSaeed Bisharaconfig ARCH_DOVE
527edabd38eSSaeed Bishara	bool "Marvell Dove"
528edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
529756b2531SSebastian Hesselbarth	select CPU_PJ4
530edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
5310f81bd43SRussell King	select MIGHT_HAVE_PCI
532171b3f0dSRussell King	select MVEBU_MBUS
5339139acd1SSebastian Hesselbarth	select PINCTRL
5349139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
535abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
536edabd38eSSaeed Bishara	help
537edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
538edabd38eSSaeed Bishara
539788c9700SRussell Kingconfig ARCH_MV78XX0
540788c9700SRussell King	bool "Marvell MV78xx0"
541a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
542b1b3f49cSRussell King	select CPU_FEROCEON
543788c9700SRussell King	select GENERIC_CLOCKEVENTS
544171b3f0dSRussell King	select MVEBU_MBUS
545b1b3f49cSRussell King	select PCI
546abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
547788c9700SRussell King	help
548788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
549788c9700SRussell King	  MV781x0, MV782x0.
550788c9700SRussell King
551788c9700SRussell Kingconfig ARCH_ORION5X
552788c9700SRussell King	bool "Marvell Orion"
553788c9700SRussell King	depends on MMU
554a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
555b1b3f49cSRussell King	select CPU_FEROCEON
556788c9700SRussell King	select GENERIC_CLOCKEVENTS
557171b3f0dSRussell King	select MVEBU_MBUS
558b1b3f49cSRussell King	select PCI
559abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
560788c9700SRussell King	help
561788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
562788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
563788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
564788c9700SRussell King
565788c9700SRussell Kingconfig ARCH_MMP
5662f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
567788c9700SRussell King	depends on MMU
568788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
5696d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
570b1b3f49cSRussell King	select GENERIC_ALLOCATOR
571788c9700SRussell King	select GENERIC_CLOCKEVENTS
572157d2644SHaojian Zhuang	select GPIO_PXA
573c24b3114SHaojian Zhuang	select IRQ_DOMAIN
5740f374561SHaojian Zhuang	select MULTI_IRQ_HANDLER
5757c8f86a4SAxel Lin	select PINCTRL
576788c9700SRussell King	select PLAT_PXA
5770bd86961SHaojian Zhuang	select SPARSE_IRQ
578788c9700SRussell King	help
5792f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
580788c9700SRussell King
581c53c9cf6SAndrew Victorconfig ARCH_KS8695
582c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
58372880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
584c7e783d6SLinus Walleij	select CLKSRC_MMIO
585b1b3f49cSRussell King	select CPU_ARM922T
586c7e783d6SLinus Walleij	select GENERIC_CLOCKEVENTS
587b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
588c53c9cf6SAndrew Victor	help
589c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
590c53c9cf6SAndrew Victor	  System-on-Chip devices.
591c53c9cf6SAndrew Victor
592788c9700SRussell Kingconfig ARCH_W90X900
593788c9700SRussell King	bool "Nuvoton W90X900 CPU"
594c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
5956d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
5966fa5d5f7SRussell King	select CLKSRC_MMIO
597b1b3f49cSRussell King	select CPU_ARM926T
59858b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
599777f9bebSLennert Buytenhek	help
600a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
601a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
602a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
603a8bc4eadSwanzongshun	  link address to know more.
604a8bc4eadSwanzongshun
605a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
606a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
607585cf175STzachi Perelstein
60893e22567SRussell Kingconfig ARCH_LPC32XX
60993e22567SRussell King	bool "NXP LPC32XX"
61093e22567SRussell King	select ARCH_REQUIRE_GPIOLIB
61193e22567SRussell King	select ARM_AMBA
6124073723aSRussell King	select CLKDEV_LOOKUP
613234b6cedSRussell King	select CLKSRC_MMIO
61493e22567SRussell King	select CPU_ARM926T
61593e22567SRussell King	select GENERIC_CLOCKEVENTS
61693e22567SRussell King	select HAVE_IDE
61793e22567SRussell King	select USE_OF
61893e22567SRussell King	help
61993e22567SRussell King	  Support for the NXP LPC32XX family of processors
62093e22567SRussell King
6211da177e4SLinus Torvaldsconfig ARCH_PXA
6222c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
623a4f7e763SRussell King	depends on MMU
624b1b3f49cSRussell King	select ARCH_MTD_XIP
625b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
626b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
627b1b3f49cSRussell King	select AUTO_ZRELADDR
6286d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
629234b6cedSRussell King	select CLKSRC_MMIO
6306f6caeaaSRobert Jarzmik	select CLKSRC_OF
631981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
632157d2644SHaojian Zhuang	select GPIO_PXA
633b1b3f49cSRussell King	select HAVE_IDE
634b1b3f49cSRussell King	select MULTI_IRQ_HANDLER
635bd5ce433SEric Miao	select PLAT_PXA
6366ac6b817SHaojian Zhuang	select SPARSE_IRQ
637f999b8bdSMartin Michlmayr	help
6382c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
6391da177e4SLinus Torvalds
6408fc1b0f8SKumar Galaconfig ARCH_MSM
6418fc1b0f8SKumar Gala	bool "Qualcomm MSM (non-multiplatform)"
642923a081cSPavel Machek	select ARCH_REQUIRE_GPIOLIB
6438cc7f533SStephen Boyd	select COMMON_CLK
644b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
64549cbe786SEric Miao	help
6464b53eb4fSDaniel Walker	  Support for Qualcomm MSM/QSD based systems.  This runs on the
6474b53eb4fSDaniel Walker	  apps processor of the MSM/QSD and depends on a shared memory
6484b53eb4fSDaniel Walker	  interface to the modem processor which runs the baseband
6494b53eb4fSDaniel Walker	  stack and controls some vital subsystems
6504b53eb4fSDaniel Walker	  (clock and power control, etc).
65149cbe786SEric Miao
652bf98c1eaSLaurent Pinchartconfig ARCH_SHMOBILE_LEGACY
6530d9fd616SLaurent Pinchart	bool "Renesas ARM SoCs (non-multiplatform)"
654bf98c1eaSLaurent Pinchart	select ARCH_SHMOBILE
65591942d17SUwe Kleine-König	select ARM_PATCH_PHYS_VIRT if MMU
6565e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
6570ed82bc9SMagnus Damm	select CPU_V7
658b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
6594c3ffffdSStephen Boyd	select HAVE_ARM_SCU if SMP
660a894fcc2SStephen Boyd	select HAVE_ARM_TWD if SMP
661aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
6623b55658aSDave Martin	select HAVE_SMP
663ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
66460f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
665ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
6662cd3c927SLaurent Pinchart	select PINCTRL
667b1b3f49cSRussell King	select PM_GENERIC_DOMAINS if PM
6680cdc23dfSMagnus Damm	select SH_CLK_CPG
669b1b3f49cSRussell King	select SPARSE_IRQ
670c793c1b0SMagnus Damm	help
6710d9fd616SLaurent Pinchart	  Support for Renesas ARM SoC platforms using a non-multiplatform
6720d9fd616SLaurent Pinchart	  kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
6730d9fd616SLaurent Pinchart	  and RZ families.
674c793c1b0SMagnus Damm
6751da177e4SLinus Torvaldsconfig ARCH_RPC
6761da177e4SLinus Torvalds	bool "RiscPC"
6771da177e4SLinus Torvalds	select ARCH_ACORN
678a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
67907f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
6805cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
681fa04e209SArnd Bergmann	select CPU_SA110
682b1b3f49cSRussell King	select FIQ
683d0ee9f40SArnd Bergmann	select HAVE_IDE
684b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
685b1b3f49cSRussell King	select ISA_DMA_API
686c334bc15SRob Herring	select NEED_MACH_IO_H
6870cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
688ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
689b4811bacSArnd Bergmann	select VIRT_TO_BUS
6901da177e4SLinus Torvalds	help
6911da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
6921da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
6931da177e4SLinus Torvalds
6941da177e4SLinus Torvaldsconfig ARCH_SA1100
6951da177e4SLinus Torvalds	bool "SA1100-based"
696b1b3f49cSRussell King	select ARCH_MTD_XIP
6977444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
698b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
699b1b3f49cSRussell King	select CLKDEV_LOOKUP
700b1b3f49cSRussell King	select CLKSRC_MMIO
701b1b3f49cSRussell King	select CPU_FREQ
702b1b3f49cSRussell King	select CPU_SA1100
703b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
704d0ee9f40SArnd Bergmann	select HAVE_IDE
705*1eca42b4SDmitry Eremin-Solenikov	select IRQ_DOMAIN
706b1b3f49cSRussell King	select ISA
707affcab32SDmitry Eremin-Solenikov	select MULTI_IRQ_HANDLER
7080cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
709375dec92SRussell King	select SPARSE_IRQ
710f999b8bdSMartin Michlmayr	help
711f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
7121da177e4SLinus Torvalds
713b130d5c2SKukjin Kimconfig ARCH_S3C24XX
714b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
71553650430SKukjin Kim	select ARCH_REQUIRE_GPIOLIB
716335cce74SArnd Bergmann	select ATAGS
717b1b3f49cSRussell King	select CLKDEV_LOOKUP
7184280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
7197f78b6ebSRomain Naour	select GENERIC_CLOCKEVENTS
720880cf071STomasz Figa	select GPIO_SAMSUNG
72120676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
722b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
723b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
72417453dd2SHeiko Stuebner	select MULTI_IRQ_HANDLER
725c334bc15SRob Herring	select NEED_MACH_IO_H
726cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
7271da177e4SLinus Torvalds	help
728b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
729b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
730b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
731b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
73263b1f51bSBen Dooks
733a08ab637SBen Dooksconfig ARCH_S3C64XX
734a08ab637SBen Dooks	bool "Samsung S3C64XX"
73589f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
7361db0287aSTomasz Figa	select ARM_AMBA
737b1b3f49cSRussell King	select ARM_VIC
738335cce74SArnd Bergmann	select ATAGS
739b1b3f49cSRussell King	select CLKDEV_LOOKUP
7404280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
741ccecba3cSPankaj Dubey	select COMMON_CLK_SAMSUNG
74270bacadbSTomasz Figa	select CPU_V6K
74304a49b71SRomain Naour	select GENERIC_CLOCKEVENTS
744880cf071STomasz Figa	select GPIO_SAMSUNG
74520676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
746c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
747b1b3f49cSRussell King	select HAVE_TCM
748ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
749b1b3f49cSRussell King	select PLAT_SAMSUNG
7504ab75a3fSArnd Bergmann	select PM_GENERIC_DOMAINS if PM
751b1b3f49cSRussell King	select S3C_DEV_NAND
752b1b3f49cSRussell King	select S3C_GPIO_TRACK
753cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
7546e2d9e93STomasz Figa	select SAMSUNG_WAKEMASK
75588f59738STomasz Figa	select SAMSUNG_WDT_RESET
756a08ab637SBen Dooks	help
757a08ab637SBen Dooks	  Samsung S3C64XX series based systems
758a08ab637SBen Dooks
7597c6337e2SKevin Hilmanconfig ARCH_DAVINCI
7607c6337e2SKevin Hilman	bool "TI DaVinci"
761b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
762dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
7636d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
76420e9969bSDavid Brownell	select GENERIC_ALLOCATOR
765b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
766dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
767b1b3f49cSRussell King	select HAVE_IDE
7683ad7a42dSMatt Porter	select TI_PRIV_EDMA
769689e331fSSekhar Nori	select USE_OF
770b1b3f49cSRussell King	select ZONE_DMA
7717c6337e2SKevin Hilman	help
7727c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
7737c6337e2SKevin Hilman
774a0694861STony Lindgrenconfig ARCH_OMAP1
775a0694861STony Lindgren	bool "TI OMAP1"
77600a36698SArnd Bergmann	depends on MMU
777b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
778a0694861STony Lindgren	select ARCH_OMAP
77921f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
780e9a91de7STony Prisk	select CLKDEV_LOOKUP
781cee37e50Sviresh kumar	select CLKSRC_MMIO
782b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
783a0694861STony Lindgren	select GENERIC_IRQ_CHIP
784a0694861STony Lindgren	select HAVE_IDE
785a0694861STony Lindgren	select IRQ_DOMAIN
786a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
787a0694861STony Lindgren	select NEED_MACH_MEMORY_H
78821f47fbcSAlexey Charkov	help
789a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
79002c981c0SBinghua Duan
7911da177e4SLinus Torvaldsendchoice
7921da177e4SLinus Torvalds
793387798b3SRob Herringmenu "Multiple platform selection"
794387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
795387798b3SRob Herring
796387798b3SRob Herringcomment "CPU Core family selection"
797387798b3SRob Herring
798f8afae40SArnd Bergmannconfig ARCH_MULTI_V4
799f8afae40SArnd Bergmann	bool "ARMv4 based platforms (FA526)"
800f8afae40SArnd Bergmann	depends on !ARCH_MULTI_V6_V7
801f8afae40SArnd Bergmann	select ARCH_MULTI_V4_V5
802f8afae40SArnd Bergmann	select CPU_FA526
803f8afae40SArnd Bergmann
804387798b3SRob Herringconfig ARCH_MULTI_V4T
805387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
806387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
807b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
80824e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
80924e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
81024e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
811387798b3SRob Herring
812387798b3SRob Herringconfig ARCH_MULTI_V5
813387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
814387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
815b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
81612567bbdSAndrew Lunn	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
81724e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
81824e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
819387798b3SRob Herring
820387798b3SRob Herringconfig ARCH_MULTI_V4_V5
821387798b3SRob Herring	bool
822387798b3SRob Herring
823387798b3SRob Herringconfig ARCH_MULTI_V6
8248dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
825387798b3SRob Herring	select ARCH_MULTI_V6_V7
82642f4754aSRob Herring	select CPU_V6K
827387798b3SRob Herring
828387798b3SRob Herringconfig ARCH_MULTI_V7
8298dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
830387798b3SRob Herring	default y
831387798b3SRob Herring	select ARCH_MULTI_V6_V7
832b1b3f49cSRussell King	select CPU_V7
83390bc8ac7SRob Herring	select HAVE_SMP
834387798b3SRob Herring
835387798b3SRob Herringconfig ARCH_MULTI_V6_V7
836387798b3SRob Herring	bool
8379352b05bSRob Herring	select MIGHT_HAVE_CACHE_L2X0
838387798b3SRob Herring
839387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
840387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
841387798b3SRob Herring	select ARCH_MULTI_V5
842387798b3SRob Herring
843387798b3SRob Herringendmenu
844387798b3SRob Herring
84505e2a3deSRob Herringconfig ARCH_VIRT
84605e2a3deSRob Herring	bool "Dummy Virtual Machine" if ARCH_MULTI_V7
8474b8b5f25SRob Herring	select ARM_AMBA
84805e2a3deSRob Herring	select ARM_GIC
84905e2a3deSRob Herring	select ARM_PSCI
8504b8b5f25SRob Herring	select HAVE_ARM_ARCH_TIMER
85105e2a3deSRob Herring
852ccf50e23SRussell King#
853ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
854ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
855ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
856ccf50e23SRussell King#
8573e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig"
8583e93a22bSGregory CLEMENT
85995b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
86095b8f20fSRussell King
8611d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
8621d22924eSAnders Berg
8638ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
8648ac49e04SChristian Daudt
8651c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
8661c37fa10SSebastian Hesselbarth
8671da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
8681da177e4SLinus Torvalds
869d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
870d94f944eSAnton Vorontsov
87195b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
87295b8f20fSRussell King
87395b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
87495b8f20fSRussell King
875e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
876e7736d47SLennert Buytenhek
8771da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
8781da177e4SLinus Torvalds
87959d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
88059d3a193SPaulius Zaleckas
881387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
882387798b3SRob Herring
883389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
884389ee0c2SHaojian Zhuang
8851da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
8861da177e4SLinus Torvalds
8873f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
8883f7e5815SLennert Buytenhek
8893f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
8901da177e4SLinus Torvalds
891285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
892285f5fa7SDan Williams
8931da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
8941da177e4SLinus Torvalds
895828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
896828989adSSantosh Shilimkar
89795b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
89895b8f20fSRussell King
8993b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
9003b8f5030SCarlo Caione
90195b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig"
90295b8f20fSRussell King
90317723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig"
90417723fd3SJonas Jensen
905794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
906794d15b2SStanislav Samsonov
9073995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig"
9081da177e4SLinus Torvalds
909f682a218SMatthias Bruggersource "arch/arm/mach-mediatek/Kconfig"
910f682a218SMatthias Brugger
9111d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
9121d3f33d5SShawn Guo
91395b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
91449cbe786SEric Miao
91595b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
91695b8f20fSRussell King
9179851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
9189851ca57SDaniel Tang
919d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
920d48af15eSTony Lindgren
921d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
9221da177e4SLinus Torvalds
9231dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
9241dbae815STony Lindgren
9259dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
926585cf175STzachi Perelstein
927387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig"
928387798b3SRob Herring
92995b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
93095b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
9311da177e4SLinus Torvalds
93295b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
93395b8f20fSRussell King
9348fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
9358fc1b0f8SKumar Gala
93695b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
93795b8f20fSRussell King
938d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
939d63dc051SHeiko Stuebner
94095b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
941edabd38eSSaeed Bishara
942387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
943387798b3SRob Herring
944a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
945a21765a7SBen Dooks
94665ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
94765ebcc11SSrinivas Kandagatla
94885fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
9491da177e4SLinus Torvalds
950431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
951a08ab637SBen Dooks
952170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
953170f4e42SKukjin Kim
95483014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
955e509b289SRob Herringsource "arch/arm/plat-samsung/Kconfig"
956cc0e72b8SChanghwan Youn
957882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
9581da177e4SLinus Torvalds
9593b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
9603b52634fSMaxime Ripard
961156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig"
962156a0997SBarry Song
963c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
964c5f80065SErik Gilling
96595b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
9661da177e4SLinus Torvalds
96795b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
9681da177e4SLinus Torvalds
9691da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
9701da177e4SLinus Torvalds
971ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
972420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
973ceade897SRussell King
9746f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
9756f35f9a9STony Prisk
9767ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
9777ec80ddfSwanzongshun
9789a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
9799a45eb69SJosh Cartwright
9801da177e4SLinus Torvalds# Definitions to make life easier
9811da177e4SLinus Torvaldsconfig ARCH_ACORN
9821da177e4SLinus Torvalds	bool
9831da177e4SLinus Torvalds
9847ae1f7ecSLennert Buytenhekconfig PLAT_IOP
9857ae1f7ecSLennert Buytenhek	bool
986469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
9877ae1f7ecSLennert Buytenhek
98869b02f6aSLennert Buytenhekconfig PLAT_ORION
98969b02f6aSLennert Buytenhek	bool
990bfe45e0bSRussell King	select CLKSRC_MMIO
991b1b3f49cSRussell King	select COMMON_CLK
992dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
993278b45b0SAndrew Lunn	select IRQ_DOMAIN
99469b02f6aSLennert Buytenhek
995abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
996abcda1dcSThomas Petazzoni	bool
997abcda1dcSThomas Petazzoni	select PLAT_ORION
998abcda1dcSThomas Petazzoni
999bd5ce433SEric Miaoconfig PLAT_PXA
1000bd5ce433SEric Miao	bool
1001bd5ce433SEric Miao
1002f4b8b319SRussell Kingconfig PLAT_VERSATILE
1003f4b8b319SRussell King	bool
1004f4b8b319SRussell King
1005e3887714SRussell Kingconfig ARM_TIMER_SP804
1006e3887714SRussell King	bool
1007bfe45e0bSRussell King	select CLKSRC_MMIO
10087a0eca71SRob Herring	select CLKSRC_OF if OF
1009e3887714SRussell King
1010d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig"
1011d9a1beaaSAlexandre Courbot
10121da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
10131da177e4SLinus Torvalds
1014afe4b25eSLennert Buytenhekconfig IWMMXT
1015d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
1016d93003e8SSebastian Hesselbarth	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1017d93003e8SSebastian Hesselbarth	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
1018afe4b25eSLennert Buytenhek	help
1019afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1020afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1021afe4b25eSLennert Buytenhek
102252108641Seric miaoconfig MULTI_IRQ_HANDLER
102352108641Seric miao	bool
102452108641Seric miao	help
102552108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
102652108641Seric miao
10273b93e7b0SHyok S. Choiif !MMU
10283b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
10293b93e7b0SHyok S. Choiendif
10303b93e7b0SHyok S. Choi
10313e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
10323e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
10333e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
10343e0a07f8SGregory CLEMENT	default y
10353e0a07f8SGregory CLEMENT	help
10363e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
10373e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
10383e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
10393e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
10403e0a07f8SGregory CLEMENT	  Workaround:
10413e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
10423e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
10433e0a07f8SGregory CLEMENT	  instruction
10443e0a07f8SGregory CLEMENT
1045f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
1046f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1047f0c4b8d6SWill Deacon	depends on CPU_V6
1048f0c4b8d6SWill Deacon	help
1049f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
1050f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1051f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
1052f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
1053f0c4b8d6SWill Deacon
10549cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
10559cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1056e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
10579cba3cccSCatalin Marinas	help
10589cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
10599cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
10609cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
10619cba3cccSCatalin Marinas	  recommended workaround.
10629cba3cccSCatalin Marinas
10637ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
10647ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
10657ce236fcSCatalin Marinas	depends on CPU_V7
10667ce236fcSCatalin Marinas	help
10677ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
10687ce236fcSCatalin Marinas	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
10697ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
10707ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
10717ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
10727ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
10737ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
10747ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
10757ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
10767ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
10777ce236fcSCatalin Marinas	  available in non-secure mode.
10787ce236fcSCatalin Marinas
1079855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1080855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1081855c551fSCatalin Marinas	depends on CPU_V7
108262e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1083855c551fSCatalin Marinas	help
1084855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1085855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1086855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1087855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1088855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1089855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1090855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1091855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1092855c551fSCatalin Marinas
10930516e464SCatalin Marinasconfig ARM_ERRATA_460075
10940516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
10950516e464SCatalin Marinas	depends on CPU_V7
109662e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
10970516e464SCatalin Marinas	help
10980516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
10990516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
11000516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
11010516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
11020516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
11030516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
11040516e464SCatalin Marinas	  may not be available in non-secure mode.
11050516e464SCatalin Marinas
11069f05027cSWill Deaconconfig ARM_ERRATA_742230
11079f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
11089f05027cSWill Deacon	depends on CPU_V7 && SMP
110962e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
11109f05027cSWill Deacon	help
11119f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
11129f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
11139f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
11149f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
11159f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
11169f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
11179f05027cSWill Deacon	  the two writes.
11189f05027cSWill Deacon
1119a672e99bSWill Deaconconfig ARM_ERRATA_742231
1120a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1121a672e99bSWill Deacon	depends on CPU_V7 && SMP
112262e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1123a672e99bSWill Deacon	help
1124a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1125a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1126a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1127a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1128a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1129a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1130a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1131a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1132a672e99bSWill Deacon	  capabilities of the processor.
1133a672e99bSWill Deacon
113469155794SJon Medhurstconfig ARM_ERRATA_643719
113569155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
113669155794SJon Medhurst	depends on CPU_V7 && SMP
113769155794SJon Medhurst	help
113869155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
113969155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
114069155794SJon Medhurst	  register returns zero when it should return one. The workaround
114169155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
114269155794SJon Medhurst	  it behave as intended and avoiding data corruption.
114369155794SJon Medhurst
1144cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1145cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1146e66dc745SDave Martin	depends on CPU_V7
1147cdf357f1SWill Deacon	help
1148cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1149cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1150cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1151cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1152cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1153cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1154cdf357f1SWill Deacon	  entries regardless of the ASID.
1155475d92fcSWill Deacon
1156475d92fcSWill Deaconconfig ARM_ERRATA_743622
1157475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1158475d92fcSWill Deacon	depends on CPU_V7
115962e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1160475d92fcSWill Deacon	help
1161475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1162efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1163475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1164475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1165475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1166475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1167475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1168475d92fcSWill Deacon	  processor.
1169475d92fcSWill Deacon
11709a27c27cSWill Deaconconfig ARM_ERRATA_751472
11719a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1172ba90c516SDave Martin	depends on CPU_V7
117362e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
11749a27c27cSWill Deacon	help
11759a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
11769a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
11779a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
11789a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
11799a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
11809a27c27cSWill Deacon
1181fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1182fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1183fcbdc5feSWill Deacon	depends on CPU_V7
1184fcbdc5feSWill Deacon	help
1185fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1186fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1187fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1188fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1189fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1190fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1191fcbdc5feSWill Deacon
11925dab26afSWill Deaconconfig ARM_ERRATA_754327
11935dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
11945dab26afSWill Deacon	depends on CPU_V7 && SMP
11955dab26afSWill Deacon	help
11965dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
11975dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
11985dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
11995dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
12005dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
12015dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
12025dab26afSWill Deacon
1203145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1204145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1205fd832478SFabio Estevam	depends on CPU_V6
1206145e10e1SCatalin Marinas	help
1207145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1208145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1209145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1210145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1211145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1212145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1213145e10e1SCatalin Marinas	  is not affected.
1214145e10e1SCatalin Marinas
1215f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1216f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1217f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1218f630c1bdSWill Deacon	help
1219f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1220f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1221f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1222f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1223f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1224f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1225f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1226f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1227f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1228f630c1bdSWill Deacon
12297253b85cSSimon Hormanconfig ARM_ERRATA_775420
12307253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
12317253b85cSSimon Horman       depends on CPU_V7
12327253b85cSSimon Horman       help
12337253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
12347253b85cSSimon Horman	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
12357253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
12367253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
12377253b85cSSimon Horman	 an abort may occur on cache maintenance.
12387253b85cSSimon Horman
123993dc6887SCatalin Marinasconfig ARM_ERRATA_798181
124093dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
124193dc6887SCatalin Marinas	depends on CPU_V7 && SMP
124293dc6887SCatalin Marinas	help
124393dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
124493dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
124593dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
124693dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
124793dc6887SCatalin Marinas	  as the one being invalidated.
124893dc6887SCatalin Marinas
124984b6504fSWill Deaconconfig ARM_ERRATA_773022
125084b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
125184b6504fSWill Deacon	depends on CPU_V7
125284b6504fSWill Deacon	help
125384b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
125484b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
125584b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
125684b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
125784b6504fSWill Deacon
12581da177e4SLinus Torvaldsendmenu
12591da177e4SLinus Torvalds
12601da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
12611da177e4SLinus Torvalds
12621da177e4SLinus Torvaldsmenu "Bus support"
12631da177e4SLinus Torvalds
12641da177e4SLinus Torvaldsconfig ARM_AMBA
12651da177e4SLinus Torvalds	bool
12661da177e4SLinus Torvalds
12671da177e4SLinus Torvaldsconfig ISA
12681da177e4SLinus Torvalds	bool
12691da177e4SLinus Torvalds	help
12701da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
12711da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
12721da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
12731da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
12741da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
12751da177e4SLinus Torvalds
1276065909b9SRussell King# Select ISA DMA controller support
12771da177e4SLinus Torvaldsconfig ISA_DMA
12781da177e4SLinus Torvalds	bool
1279065909b9SRussell King	select ISA_DMA_API
12801da177e4SLinus Torvalds
1281065909b9SRussell King# Select ISA DMA interface
12825cae841bSAl Viroconfig ISA_DMA_API
12835cae841bSAl Viro	bool
12845cae841bSAl Viro
12851da177e4SLinus Torvaldsconfig PCI
12860b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
12871da177e4SLinus Torvalds	help
12881da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
12891da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
12901da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
12911da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
12921da177e4SLinus Torvalds
129352882173SAnton Vorontsovconfig PCI_DOMAINS
129452882173SAnton Vorontsov	bool
129552882173SAnton Vorontsov	depends on PCI
129652882173SAnton Vorontsov
1297b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1298b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1299b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1300b080ac8aSMarcelo Roberto Jimenez	help
1301b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1302b080ac8aSMarcelo Roberto Jimenez
130336e23590SMatthew Wilcoxconfig PCI_SYSCALL
130436e23590SMatthew Wilcox	def_bool PCI
130536e23590SMatthew Wilcox
1306a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1307a0113a99SMike Rapoport	bool
1308a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1309a0113a99SMike Rapoport	default y
1310a0113a99SMike Rapoport	select DMABOUNCE
1311a0113a99SMike Rapoport
13121da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
13133f06d157SJingoo Hansource "drivers/pci/pcie/Kconfig"
13141da177e4SLinus Torvalds
13151da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
13161da177e4SLinus Torvalds
13171da177e4SLinus Torvaldsendmenu
13181da177e4SLinus Torvalds
13191da177e4SLinus Torvaldsmenu "Kernel Features"
13201da177e4SLinus Torvalds
13213b55658aSDave Martinconfig HAVE_SMP
13223b55658aSDave Martin	bool
13233b55658aSDave Martin	help
13243b55658aSDave Martin	  This option should be selected by machines which have an SMP-
13253b55658aSDave Martin	  capable CPU.
13263b55658aSDave Martin
13273b55658aSDave Martin	  The only effect of this option is to make the SMP-related
13283b55658aSDave Martin	  options available to the user for configuration.
13293b55658aSDave Martin
13301da177e4SLinus Torvaldsconfig SMP
1331bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1332fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1333bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
13343b55658aSDave Martin	depends on HAVE_SMP
1335801bb21cSJonathan Austin	depends on MMU || ARM_MPU
13361da177e4SLinus Torvalds	help
13371da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
13384a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
13394a474157SRobert Graffham	  than one CPU, say Y.
13401da177e4SLinus Torvalds
13414a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
13421da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
13434a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
13444a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
13454a474157SRobert Graffham	  will run faster if you say N here.
13461da177e4SLinus Torvalds
1347395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
13481da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
134950a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
13501da177e4SLinus Torvalds
13511da177e4SLinus Torvalds	  If you don't know what to do here, say N.
13521da177e4SLinus Torvalds
1353f00ec48fSRussell Kingconfig SMP_ON_UP
1354f00ec48fSRussell King	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1355801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1356f00ec48fSRussell King	default y
1357f00ec48fSRussell King	help
1358f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1359f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1360f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1361f00ec48fSRussell King	  savings.
1362f00ec48fSRussell King
1363f00ec48fSRussell King	  If you don't know what to do here, say Y.
1364f00ec48fSRussell King
1365c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1366c9018aabSVincent Guittot	bool "Support cpu topology definition"
1367c9018aabSVincent Guittot	depends on SMP && CPU_V7
1368c9018aabSVincent Guittot	default y
1369c9018aabSVincent Guittot	help
1370c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1371c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1372c9018aabSVincent Guittot	  topology of an ARM System.
1373c9018aabSVincent Guittot
1374c9018aabSVincent Guittotconfig SCHED_MC
1375c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1376c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1377c9018aabSVincent Guittot	help
1378c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1379c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1380c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1381c9018aabSVincent Guittot
1382c9018aabSVincent Guittotconfig SCHED_SMT
1383c9018aabSVincent Guittot	bool "SMT scheduler support"
1384c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1385c9018aabSVincent Guittot	help
1386c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1387c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1388c9018aabSVincent Guittot	  places. If unsure say N here.
1389c9018aabSVincent Guittot
1390a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1391a8cbcd92SRussell King	bool
1392a8cbcd92SRussell King	help
1393a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1394a8cbcd92SRussell King
13958a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1396022c03a2SMarc Zyngier	bool "Architected timer support"
1397022c03a2SMarc Zyngier	depends on CPU_V7
13988a4da6e3SMark Rutland	select ARM_ARCH_TIMER
13990c403462SWill Deacon	select GENERIC_CLOCKEVENTS
1400022c03a2SMarc Zyngier	help
1401022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1402022c03a2SMarc Zyngier
1403f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1404f32f4ce2SRussell King	bool
1405f32f4ce2SRussell King	depends on SMP
1406da4a686aSRob Herring	select CLKSRC_OF if OF
1407f32f4ce2SRussell King	help
1408f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1409f32f4ce2SRussell King
1410e8db288eSNicolas Pitreconfig MCPM
1411e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1412e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1413e8db288eSNicolas Pitre	help
1414e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1415e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1416e8db288eSNicolas Pitre	  systems.
1417e8db288eSNicolas Pitre
1418ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
1419ebf4a5c5SHaojian Zhuang	bool
1420ebf4a5c5SHaojian Zhuang	depends on MCPM
1421ebf4a5c5SHaojian Zhuang	help
1422ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
1423ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
1424ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
1425ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
1426ebf4a5c5SHaojian Zhuang
14271c33be57SNicolas Pitreconfig BIG_LITTLE
14281c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
14291c33be57SNicolas Pitre	depends on CPU_V7 && SMP
14301c33be57SNicolas Pitre	select MCPM
14311c33be57SNicolas Pitre	help
14321c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
14331c33be57SNicolas Pitre	  system architecture.
14341c33be57SNicolas Pitre
14351c33be57SNicolas Pitreconfig BL_SWITCHER
14361c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
14371c33be57SNicolas Pitre	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
14381c33be57SNicolas Pitre	select ARM_CPU_SUSPEND
143951aaf81fSRussell King	select CPU_PM
14401c33be57SNicolas Pitre	help
14411c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
14421c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
14431c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
14441c33be57SNicolas Pitre
1445b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1446b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1447b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1448b22537c6SNicolas Pitre	help
1449b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1450b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1451b22537c6SNicolas Pitre	  debugging purposes only.
1452b22537c6SNicolas Pitre
14538d5796d2SLennert Buytenhekchoice
14548d5796d2SLennert Buytenhek	prompt "Memory split"
1455006fa259SRussell King	depends on MMU
14568d5796d2SLennert Buytenhek	default VMSPLIT_3G
14578d5796d2SLennert Buytenhek	help
14588d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
14598d5796d2SLennert Buytenhek
14608d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
14618d5796d2SLennert Buytenhek	  option alone!
14628d5796d2SLennert Buytenhek
14638d5796d2SLennert Buytenhek	config VMSPLIT_3G
14648d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
14658d5796d2SLennert Buytenhek	config VMSPLIT_2G
14668d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
14678d5796d2SLennert Buytenhek	config VMSPLIT_1G
14688d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
14698d5796d2SLennert Buytenhekendchoice
14708d5796d2SLennert Buytenhek
14718d5796d2SLennert Buytenhekconfig PAGE_OFFSET
14728d5796d2SLennert Buytenhek	hex
1473006fa259SRussell King	default PHYS_OFFSET if !MMU
14748d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
14758d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
14768d5796d2SLennert Buytenhek	default 0xC0000000
14778d5796d2SLennert Buytenhek
14781da177e4SLinus Torvaldsconfig NR_CPUS
14791da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
14801da177e4SLinus Torvalds	range 2 32
14811da177e4SLinus Torvalds	depends on SMP
14821da177e4SLinus Torvalds	default "4"
14831da177e4SLinus Torvalds
1484a054a811SRussell Kingconfig HOTPLUG_CPU
148500b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
148640b31360SStephen Rothwell	depends on SMP
1487a054a811SRussell King	help
1488a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1489a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1490a054a811SRussell King
14912bdd424fSWill Deaconconfig ARM_PSCI
14922bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
14932bdd424fSWill Deacon	depends on CPU_V7
14942bdd424fSWill Deacon	help
14952bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
14962bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
14972bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
14982bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
14992bdd424fSWill Deacon	  ARM processors").
15002bdd424fSWill Deacon
15012a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
15022a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
15032a6ad871SMaxime Ripard# selected platforms.
150444986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
150544986ab0SPeter De Schrijver (NVIDIA)	int
15063dea19e8SPeter De Schrijver (NVIDIA)	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1507aa42587aSTomasz Figa	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1508aa42587aSTomasz Figa		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1509eb171a99SBoris BREZILLON	default 416 if ARCH_SUNXI
151006b851e5SOlof Johansson	default 392 if ARCH_U8500
151101bb914cSTony Prisk	default 352 if ARCH_VT8500
15127b5da4c3SHeiko Stuebner	default 288 if ARCH_ROCKCHIP
15132a6ad871SMaxime Ripard	default 264 if MACH_H4700
151444986ab0SPeter De Schrijver (NVIDIA)	default 0
151544986ab0SPeter De Schrijver (NVIDIA)	help
151644986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
151744986ab0SPeter De Schrijver (NVIDIA)
151844986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
151944986ab0SPeter De Schrijver (NVIDIA)
1520d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
15211da177e4SLinus Torvalds
1522c9218b16SRussell Kingconfig HZ_FIXED
1523f8065813SRussell King	int
1524070b8b43SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
1525a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
15265248c657SDavid Brownell	default AT91_TIMER_HZ if ARCH_AT91
1527bf98c1eaSLaurent Pinchart	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
152847d84682SRussell King	default 0
1529c9218b16SRussell King
1530c9218b16SRussell Kingchoice
153147d84682SRussell King	depends on HZ_FIXED = 0
1532c9218b16SRussell King	prompt "Timer frequency"
1533c9218b16SRussell King
1534c9218b16SRussell Kingconfig HZ_100
1535c9218b16SRussell King	bool "100 Hz"
1536c9218b16SRussell King
1537c9218b16SRussell Kingconfig HZ_200
1538c9218b16SRussell King	bool "200 Hz"
1539c9218b16SRussell King
1540c9218b16SRussell Kingconfig HZ_250
1541c9218b16SRussell King	bool "250 Hz"
1542c9218b16SRussell King
1543c9218b16SRussell Kingconfig HZ_300
1544c9218b16SRussell King	bool "300 Hz"
1545c9218b16SRussell King
1546c9218b16SRussell Kingconfig HZ_500
1547c9218b16SRussell King	bool "500 Hz"
1548c9218b16SRussell King
1549c9218b16SRussell Kingconfig HZ_1000
1550c9218b16SRussell King	bool "1000 Hz"
1551c9218b16SRussell King
1552c9218b16SRussell Kingendchoice
1553c9218b16SRussell King
1554c9218b16SRussell Kingconfig HZ
1555c9218b16SRussell King	int
155647d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1557c9218b16SRussell King	default 100 if HZ_100
1558c9218b16SRussell King	default 200 if HZ_200
1559c9218b16SRussell King	default 250 if HZ_250
1560c9218b16SRussell King	default 300 if HZ_300
1561c9218b16SRussell King	default 500 if HZ_500
1562c9218b16SRussell King	default 1000
1563c9218b16SRussell King
1564c9218b16SRussell Kingconfig SCHED_HRTICK
1565c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1566f8065813SRussell King
156716c79651SCatalin Marinasconfig THUMB2_KERNEL
1568bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
15694477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1570bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
157116c79651SCatalin Marinas	select AEABI
157216c79651SCatalin Marinas	select ARM_ASM_UNIFIED
157389bace65SArnd Bergmann	select ARM_UNWIND
157416c79651SCatalin Marinas	help
157516c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
157616c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
157716c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
157816c79651SCatalin Marinas
157916c79651SCatalin Marinas	  If unsure, say N.
158016c79651SCatalin Marinas
15816f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
15826f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
15836f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
15846f685c5cSDave Martin	default y
15856f685c5cSDave Martin	help
15866f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
15876f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
15886f685c5cSDave Martin	  branch instructions.
15896f685c5cSDave Martin
15906f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
15916f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
15926f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
15936f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
15946f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
15956f685c5cSDave Martin	  support.
15966f685c5cSDave Martin
15976f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
15986f685c5cSDave Martin	  relocation" error when loading some modules.
15996f685c5cSDave Martin
16006f685c5cSDave Martin	  Until fixed tools are available, passing
16016f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
16026f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
16036f685c5cSDave Martin	  stack usage in some cases.
16046f685c5cSDave Martin
16056f685c5cSDave Martin	  The problem is described in more detail at:
16066f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
16076f685c5cSDave Martin
16086f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
16096f685c5cSDave Martin
16106f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
16116f685c5cSDave Martin
16120becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
16130becb088SCatalin Marinas	bool
16140becb088SCatalin Marinas
1615704bdda0SNicolas Pitreconfig AEABI
1616704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1617704bdda0SNicolas Pitre	help
1618704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1619704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1620704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1621704bdda0SNicolas Pitre
1622704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1623704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1624704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1625704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1626704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1627704bdda0SNicolas Pitre
1628704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1629704bdda0SNicolas Pitre
16306c90c872SNicolas Pitreconfig OABI_COMPAT
1631a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1632d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
16336c90c872SNicolas Pitre	help
16346c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
16356c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
16366c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
16376c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
16386c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
16396c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
164091702175SKees Cook
164191702175SKees Cook	  The seccomp filter system will not be available when this is
164291702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
164391702175SKees Cook	  between calling conventions during filtering.
164491702175SKees Cook
16456c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
16466c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
16476c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
16486c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1649b02f8467SKees Cook	  at all). If in doubt say N.
16506c90c872SNicolas Pitre
1651eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1652e80d6a24SMel Gorman	bool
1653e80d6a24SMel Gorman
165405944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
165505944d74SRussell King	bool
165605944d74SRussell King
165707a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
165807a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
165907a2f737SRussell King
166005944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1661be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1662c80d79d7SYasunori Goto
16637b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
16647b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
16657b7bf499SWill Deacon
1666b8cd51afSSteve Capperconfig HAVE_GENERIC_RCU_GUP
1667b8cd51afSSteve Capper	def_bool y
1668b8cd51afSSteve Capper	depends on ARM_LPAE
1669b8cd51afSSteve Capper
1670053a96caSNicolas Pitreconfig HIGHMEM
1671e8db89a2SRussell King	bool "High Memory Support"
1672e8db89a2SRussell King	depends on MMU
1673053a96caSNicolas Pitre	help
1674053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1675053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1676053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1677053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1678053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1679053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1680053a96caSNicolas Pitre
1681053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1682053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1683053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1684053a96caSNicolas Pitre
1685053a96caSNicolas Pitre	  If unsure, say n.
1686053a96caSNicolas Pitre
168765cec8e3SRussell Kingconfig HIGHPTE
168865cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
168965cec8e3SRussell King	depends on HIGHMEM
169065cec8e3SRussell King
16911b8873a0SJamie Ilesconfig HW_PERF_EVENTS
16921b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1693f0d1bc47SWill Deacon	depends on PERF_EVENTS
16941b8873a0SJamie Iles	default y
16951b8873a0SJamie Iles	help
16961b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
16971b8873a0SJamie Iles	  disabled, perf events will use software events only.
16981b8873a0SJamie Iles
16991355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS
17001355e2a6SCatalin Marinas       def_bool y
17011355e2a6SCatalin Marinas       depends on ARM_LPAE
17021355e2a6SCatalin Marinas
17038d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE
17048d962507SCatalin Marinas       def_bool y
17058d962507SCatalin Marinas       depends on ARM_LPAE
17068d962507SCatalin Marinas
17074bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB
17084bfab203SSteven Capper	def_bool y
17094bfab203SSteven Capper
17103f22ab27SDave Hansensource "mm/Kconfig"
17113f22ab27SDave Hansen
1712c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1713bf98c1eaSLaurent Pinchart	int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1714bf98c1eaSLaurent Pinchart	range 11 64 if ARCH_SHMOBILE_LEGACY
1715898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
17166d85e2b0SUwe Kleine-König	default "9" if SA1111 || ARCH_EFM32
1717c1b2d970SMagnus Damm	default "11"
1718c1b2d970SMagnus Damm	help
1719c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1720c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1721c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1722c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1723c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1724c1b2d970SMagnus Damm	  increase this value.
1725c1b2d970SMagnus Damm
1726c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1727c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1728c1b2d970SMagnus Damm
17291da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
17301da177e4SLinus Torvalds	bool
1731f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
17321da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1733e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
17341da177e4SLinus Torvalds	help
17351da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
17361da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
17371da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
17381da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
17391da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
17401da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
17411da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
17421da177e4SLinus Torvalds
174339ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
174438ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
174538ef2ad5SLinus Walleij	depends on MMU
174639ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
174739ec58f3SLennert Buytenhek	help
174839ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
174939ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
175039ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
175139ec58f3SLennert Buytenhek
175239ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
175339ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
175439ec58f3SLennert Buytenhek	  such copy operations with large buffers.
175539ec58f3SLennert Buytenhek
175639ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
175739ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
175839ec58f3SLennert Buytenhek
175970c70d97SNicolas Pitreconfig SECCOMP
176070c70d97SNicolas Pitre	bool
176170c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
176270c70d97SNicolas Pitre	---help---
176370c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
176470c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
176570c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
176670c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
176770c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
176870c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
176970c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
177070c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
177170c70d97SNicolas Pitre	  defined by each seccomp mode.
177270c70d97SNicolas Pitre
177306e6295bSStefano Stabelliniconfig SWIOTLB
177406e6295bSStefano Stabellini	def_bool y
177506e6295bSStefano Stabellini
177606e6295bSStefano Stabelliniconfig IOMMU_HELPER
177706e6295bSStefano Stabellini	def_bool SWIOTLB
177806e6295bSStefano Stabellini
1779eff8d644SStefano Stabelliniconfig XEN_DOM0
1780eff8d644SStefano Stabellini	def_bool y
1781eff8d644SStefano Stabellini	depends on XEN
1782eff8d644SStefano Stabellini
1783eff8d644SStefano Stabelliniconfig XEN
1784c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
178585323a99SIan Campbell	depends on ARM && AEABI && OF
1786f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
178785323a99SIan Campbell	depends on !GENERIC_ATOMIC64
17887693deccSUwe Kleine-König	depends on MMU
178951aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
179017b7ab80SStefano Stabellini	select ARM_PSCI
179183862ccfSStefano Stabellini	select SWIOTLB_XEN
1792eff8d644SStefano Stabellini	help
1793eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1794eff8d644SStefano Stabellini
17951da177e4SLinus Torvaldsendmenu
17961da177e4SLinus Torvalds
17971da177e4SLinus Torvaldsmenu "Boot options"
17981da177e4SLinus Torvalds
17999eb8f674SGrant Likelyconfig USE_OF
18009eb8f674SGrant Likely	bool "Flattened Device Tree support"
1801b1b3f49cSRussell King	select IRQ_DOMAIN
18029eb8f674SGrant Likely	select OF
18039eb8f674SGrant Likely	select OF_EARLY_FLATTREE
1804bcedb5f9SMarek Szyprowski	select OF_RESERVED_MEM
18059eb8f674SGrant Likely	help
18069eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
18079eb8f674SGrant Likely
1808bd51e2f5SNicolas Pitreconfig ATAGS
1809bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1810bd51e2f5SNicolas Pitre	default y
1811bd51e2f5SNicolas Pitre	help
1812bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1813bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1814bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1815bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1816bd51e2f5SNicolas Pitre	  leave this to y.
1817bd51e2f5SNicolas Pitre
1818bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1819bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1820bd51e2f5SNicolas Pitre	depends on ATAGS
1821bd51e2f5SNicolas Pitre	help
1822bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1823bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1824bd51e2f5SNicolas Pitre
18251da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
18261da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
18271da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
18281da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
18291da177e4SLinus Torvalds	default "0"
18301da177e4SLinus Torvalds	help
18311da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
18321da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
18331da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
18341da177e4SLinus Torvalds	  value in their defconfig file.
18351da177e4SLinus Torvalds
18361da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18371da177e4SLinus Torvalds
18381da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
18391da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
18401da177e4SLinus Torvalds	default "0"
18411da177e4SLinus Torvalds	help
1842f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1843f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1844f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1845f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1846f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1847f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
18481da177e4SLinus Torvalds
18491da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18501da177e4SLinus Torvalds
18511da177e4SLinus Torvaldsconfig ZBOOT_ROM
18521da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
18531da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
185410968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
18551da177e4SLinus Torvalds	help
18561da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
18571da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
18581da177e4SLinus Torvalds
1859090ab3ffSSimon Hormanchoice
1860090ab3ffSSimon Horman	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1861d6f94fa0SKees Cook	depends on ZBOOT_ROM && ARCH_SH7372
1862090ab3ffSSimon Horman	default ZBOOT_ROM_NONE
1863090ab3ffSSimon Horman	help
1864090ab3ffSSimon Horman	  Include experimental SD/MMC loading code in the ROM-able zImage.
186559bf8964SMasanari Iida	  With this enabled it is possible to write the ROM-able zImage
1866090ab3ffSSimon Horman	  kernel image to an MMC or SD card and boot the kernel straight
1867090ab3ffSSimon Horman	  from the reset vector. At reset the processor Mask ROM will load
186859bf8964SMasanari Iida	  the first part of the ROM-able zImage which in turn loads the
1869090ab3ffSSimon Horman	  rest the kernel image to RAM.
1870090ab3ffSSimon Horman
1871090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE
1872090ab3ffSSimon Horman	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1873090ab3ffSSimon Horman	help
1874090ab3ffSSimon Horman	  Do not load image from SD or MMC
1875090ab3ffSSimon Horman
1876f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF
1877f45b1149SSimon Horman	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1878f45b1149SSimon Horman	help
1879090ab3ffSSimon Horman	  Load image from MMCIF hardware block.
1880090ab3ffSSimon Horman
1881090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI
1882090ab3ffSSimon Horman	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1883090ab3ffSSimon Horman	help
1884090ab3ffSSimon Horman	  Load image from SDHI hardware block
1885090ab3ffSSimon Horman
1886090ab3ffSSimon Hormanendchoice
1887f45b1149SSimon Horman
1888e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1889e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
189010968131SRussell King	depends on OF
1891e2a6a3aaSJohn Bonesio	help
1892e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1893e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1894e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1895e2a6a3aaSJohn Bonesio
1896e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1897e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1898e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1899e2a6a3aaSJohn Bonesio
1900e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1901e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1902e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1903e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1904e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1905e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1906e2a6a3aaSJohn Bonesio	  to this option.
1907e2a6a3aaSJohn Bonesio
1908b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1909b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1910b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1911b90b9a38SNicolas Pitre	help
1912b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1913b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1914b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1915b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1916b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1917b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1918b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1919b90b9a38SNicolas Pitre
1920d0f34a11SGenoud Richardchoice
1921d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1922d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1923d0f34a11SGenoud Richard
1924d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1925d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1926d0f34a11SGenoud Richard	help
1927d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1928d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1929d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1930d0f34a11SGenoud Richard
1931d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1932d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1933d0f34a11SGenoud Richard	help
1934d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1935d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1936d0f34a11SGenoud Richard
1937d0f34a11SGenoud Richardendchoice
1938d0f34a11SGenoud Richard
19391da177e4SLinus Torvaldsconfig CMDLINE
19401da177e4SLinus Torvalds	string "Default kernel command string"
19411da177e4SLinus Torvalds	default ""
19421da177e4SLinus Torvalds	help
19431da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
19441da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
19451da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
19461da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
19471da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
19481da177e4SLinus Torvalds
19494394c124SVictor Boiviechoice
19504394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
19514394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
1952bd51e2f5SNicolas Pitre	depends on ATAGS
19534394c124SVictor Boivie
19544394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
19554394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
19564394c124SVictor Boivie	help
19574394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
19584394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
19594394c124SVictor Boivie	  string provided in CMDLINE will be used.
19604394c124SVictor Boivie
19614394c124SVictor Boivieconfig CMDLINE_EXTEND
19624394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
19634394c124SVictor Boivie	help
19644394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
19654394c124SVictor Boivie	  appended to the default kernel command string.
19664394c124SVictor Boivie
196792d2040dSAlexander Hollerconfig CMDLINE_FORCE
196892d2040dSAlexander Holler	bool "Always use the default kernel command string"
196992d2040dSAlexander Holler	help
197092d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
197192d2040dSAlexander Holler	  loader passes other arguments to the kernel.
197292d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
197392d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
19744394c124SVictor Boivieendchoice
197592d2040dSAlexander Holler
19761da177e4SLinus Torvaldsconfig XIP_KERNEL
19771da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
197810968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
19791da177e4SLinus Torvalds	help
19801da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
19811da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
19821da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
19831da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
19841da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
19851da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
19861da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
19871da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
19881da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
19891da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
19901da177e4SLinus Torvalds
19911da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
19921da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
19931da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
19941da177e4SLinus Torvalds
19951da177e4SLinus Torvalds	  If unsure, say N.
19961da177e4SLinus Torvalds
19971da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
19981da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
19991da177e4SLinus Torvalds	depends on XIP_KERNEL
20001da177e4SLinus Torvalds	default "0x00080000"
20011da177e4SLinus Torvalds	help
20021da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
20031da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
20041da177e4SLinus Torvalds	  own flash usage.
20051da177e4SLinus Torvalds
2006c587e4a6SRichard Purdieconfig KEXEC
2007c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
200819ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
2009c587e4a6SRichard Purdie	help
2010c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2011c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
201201dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2013c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2014c587e4a6SRichard Purdie
2015c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2016c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2017bf220695SGeert Uytterhoeven	  initially work for you.
2018c587e4a6SRichard Purdie
20194cd9d6f7SRichard Purdieconfig ATAGS_PROC
20204cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2021bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
2022b98d7291SUli Luckas	default y
20234cd9d6f7SRichard Purdie	help
20244cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
20254cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
20264cd9d6f7SRichard Purdie
2027cb5d39b3SMika Westerbergconfig CRASH_DUMP
2028cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2029cb5d39b3SMika Westerberg	help
2030cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2031cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2032cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2033cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2034cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2035cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2036cb5d39b3SMika Westerberg
2037cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2038cb5d39b3SMika Westerberg
2039e69edc79SEric Miaoconfig AUTO_ZRELADDR
2040e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2041e69edc79SEric Miao	help
2042e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2043e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2044e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2045e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2046e69edc79SEric Miao	  from start of memory.
2047e69edc79SEric Miao
20481da177e4SLinus Torvaldsendmenu
20491da177e4SLinus Torvalds
2050ac9d7efcSRussell Kingmenu "CPU Power Management"
20511da177e4SLinus Torvalds
20521da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
20531da177e4SLinus Torvalds
2054ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2055ac9d7efcSRussell King
2056ac9d7efcSRussell Kingendmenu
2057ac9d7efcSRussell King
20581da177e4SLinus Torvaldsmenu "Floating point emulation"
20591da177e4SLinus Torvalds
20601da177e4SLinus Torvaldscomment "At least one emulation must be selected"
20611da177e4SLinus Torvalds
20621da177e4SLinus Torvaldsconfig FPE_NWFPE
20631da177e4SLinus Torvalds	bool "NWFPE math emulation"
2064593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
20651da177e4SLinus Torvalds	---help---
20661da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
20671da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
20681da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
20691da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
20701da177e4SLinus Torvalds
20711da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
20721da177e4SLinus Torvalds	  early in the bootup.
20731da177e4SLinus Torvalds
20741da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
20751da177e4SLinus Torvalds	bool "Support extended precision"
2076bedf142bSLennert Buytenhek	depends on FPE_NWFPE
20771da177e4SLinus Torvalds	help
20781da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
20791da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
20801da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
20811da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
20821da177e4SLinus Torvalds	  floating point emulator without any good reason.
20831da177e4SLinus Torvalds
20841da177e4SLinus Torvalds	  You almost surely want to say N here.
20851da177e4SLinus Torvalds
20861da177e4SLinus Torvaldsconfig FPE_FASTFPE
20871da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
2088d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
20891da177e4SLinus Torvalds	---help---
20901da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
20911da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
20921da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
20931da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
20941da177e4SLinus Torvalds
20951da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
20961da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
20971da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
20981da177e4SLinus Torvalds	  choose NWFPE.
20991da177e4SLinus Torvalds
21001da177e4SLinus Torvaldsconfig VFP
21011da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2102e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
21031da177e4SLinus Torvalds	help
21041da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
21051da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
21061da177e4SLinus Torvalds
21071da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
21081da177e4SLinus Torvalds	  release notes and additional status information.
21091da177e4SLinus Torvalds
21101da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
21111da177e4SLinus Torvalds
211225ebee02SCatalin Marinasconfig VFPv3
211325ebee02SCatalin Marinas	bool
211425ebee02SCatalin Marinas	depends on VFP
211525ebee02SCatalin Marinas	default y if CPU_V7
211625ebee02SCatalin Marinas
2117b5872db4SCatalin Marinasconfig NEON
2118b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2119b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2120b5872db4SCatalin Marinas	help
2121b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2122b5872db4SCatalin Marinas	  Extension.
2123b5872db4SCatalin Marinas
212473c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
212573c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
2126c4a30c3bSRussell King	depends on NEON && AEABI
212773c132c1SArd Biesheuvel	help
212873c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
212973c132c1SArd Biesheuvel
21301da177e4SLinus Torvaldsendmenu
21311da177e4SLinus Torvalds
21321da177e4SLinus Torvaldsmenu "Userspace binary formats"
21331da177e4SLinus Torvalds
21341da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
21351da177e4SLinus Torvalds
21361da177e4SLinus Torvaldsconfig ARTHUR
21371da177e4SLinus Torvalds	tristate "RISC OS personality"
2138704bdda0SNicolas Pitre	depends on !AEABI
21391da177e4SLinus Torvalds	help
21401da177e4SLinus Torvalds	  Say Y here to include the kernel code necessary if you want to run
21411da177e4SLinus Torvalds	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
21421da177e4SLinus Torvalds	  experimental; if this sounds frightening, say N and sleep in peace.
21431da177e4SLinus Torvalds	  You can also say M here to compile this support as a module (which
21441da177e4SLinus Torvalds	  will be called arthur).
21451da177e4SLinus Torvalds
21461da177e4SLinus Torvaldsendmenu
21471da177e4SLinus Torvalds
21481da177e4SLinus Torvaldsmenu "Power management options"
21491da177e4SLinus Torvalds
2150eceab4acSRussell Kingsource "kernel/power/Kconfig"
21511da177e4SLinus Torvalds
2152f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
215319a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2154f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2155f4cb5700SJohannes Berg	def_bool y
2156f4cb5700SJohannes Berg
215715e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
215815e0d9e3SArnd Bergmann	def_bool PM_SLEEP
215915e0d9e3SArnd Bergmann
2160603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
2161603fb42aSSebastian Capella	bool
2162603fb42aSSebastian Capella	depends on MMU
2163603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
2164603fb42aSSebastian Capella
21651da177e4SLinus Torvaldsendmenu
21661da177e4SLinus Torvalds
2167d5950b43SSam Ravnborgsource "net/Kconfig"
2168d5950b43SSam Ravnborg
2169ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
21701da177e4SLinus Torvalds
21711da177e4SLinus Torvaldssource "fs/Kconfig"
21721da177e4SLinus Torvalds
21731da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
21741da177e4SLinus Torvalds
21751da177e4SLinus Torvaldssource "security/Kconfig"
21761da177e4SLinus Torvalds
21771da177e4SLinus Torvaldssource "crypto/Kconfig"
21781da177e4SLinus Torvalds
21791da177e4SLinus Torvaldssource "lib/Kconfig"
2180749cf76cSChristoffer Dall
2181749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig"
2182