xref: /linux/arch/arm/Kconfig (revision 1c37fa10b275d3e5b6285066b5b27c8feae688c8)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
4b1b3f49cSRussell King	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
57463449bSCatalin Marinas	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
63d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
7171b3f0dSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
8d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
90cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
10b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
11ee951c63SStephen Boyd	select BUILDTIME_EXTABLE_SORT if MMU
12171b3f0dSRussell King	select CLONE_BACKWARDS
13b1b3f49cSRussell King	select CPU_PM if (SUSPEND || CPU_IDLE)
1439b175a0SWill Deacon	select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
154477ca45SUwe Kleine-König	select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
16b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
17171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
18b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
19b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
20b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
2138ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
22b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
23b1b3f49cSRussell King	select GENERIC_STRNCPY_FROM_USER
24b1b3f49cSRussell King	select GENERIC_STRNLEN_USER
25b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
2609f05d85SRabin Vincent	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
275cbad0ebSJason Wessel	select HAVE_ARCH_KGDB
2891702175SKees Cook	select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
290693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
30b1b3f49cSRussell King	select HAVE_BPF_JIT
31171b3f0dSRussell King	select HAVE_CONTEXT_TRACKING
32b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
33b1b3f49cSRussell King	select HAVE_DEBUG_KMEMLEAK
34b1b3f49cSRussell King	select HAVE_DMA_API_DEBUG
35b1b3f49cSRussell King	select HAVE_DMA_ATTRS
36b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
37b1b3f49cSRussell King	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
38b1b3f49cSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
39b1b3f49cSRussell King	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
40b1b3f49cSRussell King	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
41b1b3f49cSRussell King	select HAVE_GENERIC_DMA_COHERENT
42b1b3f49cSRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
43b1b3f49cSRussell King	select HAVE_IDE if PCI || ISA || PCMCIA
4487c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
45b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
46f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
47b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
48b1b3f49cSRussell King	select HAVE_KERNEL_LZO
49b1b3f49cSRussell King	select HAVE_KERNEL_XZ
50856bc356SJon Medhurst	select HAVE_KPROBES if !XIP_KERNEL
519edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
52b1b3f49cSRussell King	select HAVE_MEMBLOCK
53171b3f0dSRussell King	select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
54b1b3f49cSRussell King	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
557ada189fSJamie Iles	select HAVE_PERF_EVENTS
5649863894SWill Deacon	select HAVE_PERF_REGS
5749863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
58e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
59b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
60af1839ebSCatalin Marinas	select HAVE_UID16
6131c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
62da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
633d92a71aSAnna-Maria Gleixner	select KTIME_SCALAR
64171b3f0dSRussell King	select MODULES_USE_ELF_REL
65171b3f0dSRussell King	select OLD_SIGACTION
66171b3f0dSRussell King	select OLD_SIGSUSPEND3
67b1b3f49cSRussell King	select PERF_USE_VMALLOC
68b1b3f49cSRussell King	select RTC_LIB
69b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
70171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
71171b3f0dSRussell King	# according to that.  Thanks.
721da177e4SLinus Torvalds	help
731da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
74f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
751da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
761da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
771da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
781da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
791da177e4SLinus Torvalds
8074facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
8174facffeSRussell King	bool
8274facffeSRussell King
834ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH
844ce63fcdSMarek Szyprowski	bool
854ce63fcdSMarek Szyprowski
864ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
874ce63fcdSMarek Szyprowski	bool
88b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
89b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
904ce63fcdSMarek Szyprowski
9160460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
9260460abfSSeung-Woo Kim
9360460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
9460460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
9560460abfSSeung-Woo Kim	range 4 9
9660460abfSSeung-Woo Kim	default 8
9760460abfSSeung-Woo Kim	help
9860460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
9960460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
10060460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
10160460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
10260460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
10360460abfSSeung-Woo Kim	  virtual space with just a few allocations.
10460460abfSSeung-Woo Kim
10560460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
10660460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
10760460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
10860460abfSSeung-Woo Kim	  by the PAGE_SIZE.
10960460abfSSeung-Woo Kim
11060460abfSSeung-Woo Kimendif
11160460abfSSeung-Woo Kim
1121a189b97SRussell Kingconfig HAVE_PWM
1131a189b97SRussell King	bool
1141a189b97SRussell King
1150b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
1160b05da72SHans Ulli Kroll	bool
1170b05da72SHans Ulli Kroll
11875e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
11975e7153aSRalf Baechle	bool
12075e7153aSRalf Baechle
121bc581770SLinus Walleijconfig HAVE_TCM
122bc581770SLinus Walleij	bool
123bc581770SLinus Walleij	select GENERIC_ALLOCATOR
124bc581770SLinus Walleij
125e119bfffSRussell Kingconfig HAVE_PROC_CPU
126e119bfffSRussell King	bool
127e119bfffSRussell King
1285ea81769SAl Viroconfig NO_IOPORT
1295ea81769SAl Viro	bool
1305ea81769SAl Viro
1311da177e4SLinus Torvaldsconfig EISA
1321da177e4SLinus Torvalds	bool
1331da177e4SLinus Torvalds	---help---
1341da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
1351da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
1361da177e4SLinus Torvalds
1371da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
1381da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
1391da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
1401da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
1411da177e4SLinus Torvalds
1421da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1431da177e4SLinus Torvalds
1441da177e4SLinus Torvalds	  Otherwise, say N.
1451da177e4SLinus Torvalds
1461da177e4SLinus Torvaldsconfig SBUS
1471da177e4SLinus Torvalds	bool
1481da177e4SLinus Torvalds
149f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
150f16fb1ecSRussell King	bool
151f16fb1ecSRussell King	default y
152f16fb1ecSRussell King
153f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
154f76e9154SNicolas Pitre	bool
155f76e9154SNicolas Pitre	depends on !SMP
156f76e9154SNicolas Pitre	default y
157f76e9154SNicolas Pitre
158f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
159f16fb1ecSRussell King	bool
160f16fb1ecSRussell King	default y
161f16fb1ecSRussell King
1627ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1637ad1bcb2SRussell King	bool
1647ad1bcb2SRussell King	default y
1657ad1bcb2SRussell King
1661da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK
1671da177e4SLinus Torvalds	bool
1681da177e4SLinus Torvalds	default y
1691da177e4SLinus Torvalds
1701da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1711da177e4SLinus Torvalds	bool
1721da177e4SLinus Torvalds
173f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
174f0d1b0b3SDavid Howells	bool
175f0d1b0b3SDavid Howells
176f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
177f0d1b0b3SDavid Howells	bool
178f0d1b0b3SDavid Howells
17989c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ
18089c52ed4SBen Dooks	bool
18189c52ed4SBen Dooks	help
18289c52ed4SBen Dooks	  Internal node to signify that the ARCH has CPUFREQ support
18389c52ed4SBen Dooks	  and that the relevant menu configurations are displayed for
18489c52ed4SBen Dooks	  it.
18589c52ed4SBen Dooks
1864a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
1874a1b5733SEduardo Valentin	bool
1884a1b5733SEduardo Valentin
189b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
190b89c3b16SAkinobu Mita	bool
191b89c3b16SAkinobu Mita	default y
192b89c3b16SAkinobu Mita
1931da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1941da177e4SLinus Torvalds	bool
1951da177e4SLinus Torvalds	default y
1961da177e4SLinus Torvalds
197a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
198a08b6b79Sviro@ZenIV.linux.org.uk	bool
199a08b6b79Sviro@ZenIV.linux.org.uk
2005ac6da66SChristoph Lameterconfig ZONE_DMA
2015ac6da66SChristoph Lameter	bool
2025ac6da66SChristoph Lameter
203ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
204ccd7ab7fSFUJITA Tomonori       def_bool y
205ccd7ab7fSFUJITA Tomonori
20658af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
20758af4a24SRob Herring	bool
20858af4a24SRob Herring
2091da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2101da177e4SLinus Torvalds	bool
2111da177e4SLinus Torvalds
2121da177e4SLinus Torvaldsconfig FIQ
2131da177e4SLinus Torvalds	bool
2141da177e4SLinus Torvalds
21513a5045dSRob Herringconfig NEED_RET_TO_USER
21613a5045dSRob Herring	bool
21713a5045dSRob Herring
218034d2f5aSAl Viroconfig ARCH_MTD_XIP
219034d2f5aSAl Viro	bool
220034d2f5aSAl Viro
221c760fc19SHyok S. Choiconfig VECTORS_BASE
222c760fc19SHyok S. Choi	hex
2236afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
224c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
225c760fc19SHyok S. Choi	default 0x00000000
226c760fc19SHyok S. Choi	help
22719accfd3SRussell King	  The base address of exception vectors.  This must be two pages
22819accfd3SRussell King	  in size.
229c760fc19SHyok S. Choi
230dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
231c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
232c1becedcSRussell King	default y
233b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
234dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
235dc21af99SRussell King	help
236111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
237111e9a5cSRussell King	  boot and module load time according to the position of the
238111e9a5cSRussell King	  kernel in system memory.
239dc21af99SRussell King
240111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
241daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
242dc21af99SRussell King
243c1becedcSRussell King	  Only disable this option if you know that you do not require
244c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
245c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
246c1becedcSRussell King
24701464226SRob Herringconfig NEED_MACH_GPIO_H
24801464226SRob Herring	bool
24901464226SRob Herring	help
25001464226SRob Herring	  Select this when mach/gpio.h is required to provide special
25101464226SRob Herring	  definitions for this platform. The need for mach/gpio.h should
25201464226SRob Herring	  be avoided when possible.
25301464226SRob Herring
254c334bc15SRob Herringconfig NEED_MACH_IO_H
255c334bc15SRob Herring	bool
256c334bc15SRob Herring	help
257c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
258c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
259c334bc15SRob Herring	  be avoided when possible.
260c334bc15SRob Herring
2610cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2621b9f95f8SNicolas Pitre	bool
263111e9a5cSRussell King	help
2640cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2650cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2660cdc8b92SNicolas Pitre	  be avoided when possible.
2671b9f95f8SNicolas Pitre
2681b9f95f8SNicolas Pitreconfig PHYS_OFFSET
269974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
2700cdc8b92SNicolas Pitre	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
271974c0724SNicolas Pitre	default DRAM_BASE if !MMU
2721b9f95f8SNicolas Pitre	help
2731b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2741b9f95f8SNicolas Pitre	  location of main memory in your system.
275cada3c08SRussell King
27687e040b6SSimon Glassconfig GENERIC_BUG
27787e040b6SSimon Glass	def_bool y
27887e040b6SSimon Glass	depends on BUG
27987e040b6SSimon Glass
2801da177e4SLinus Torvaldssource "init/Kconfig"
2811da177e4SLinus Torvalds
282dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
283dc52ddc0SMatt Helsley
2841da177e4SLinus Torvaldsmenu "System Type"
2851da177e4SLinus Torvalds
2863c427975SHyok S. Choiconfig MMU
2873c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2883c427975SHyok S. Choi	default y
2893c427975SHyok S. Choi	help
2903c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2913c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2923c427975SHyok S. Choi
293ccf50e23SRussell King#
294ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
295ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
296ccf50e23SRussell King#
2971da177e4SLinus Torvaldschoice
2981da177e4SLinus Torvalds	prompt "ARM system type"
2991420b22bSArnd Bergmann	default ARCH_VERSATILE if !MMU
3001420b22bSArnd Bergmann	default ARCH_MULTIPLATFORM if MMU
3011da177e4SLinus Torvalds
302387798b3SRob Herringconfig ARCH_MULTIPLATFORM
303387798b3SRob Herring	bool "Allow multiple platforms to be selected"
304b1b3f49cSRussell King	depends on MMU
305387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
306387798b3SRob Herring	select AUTO_ZRELADDR
30766314223SDinh Nguyen	select COMMON_CLK
308387798b3SRob Herring	select MULTI_IRQ_HANDLER
30966314223SDinh Nguyen	select SPARSE_IRQ
31066314223SDinh Nguyen	select USE_OF
31166314223SDinh Nguyen
3124af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR
3134af6fee1SDeepak Saxena	bool "ARM Ltd. Integrator family"
31489c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
315b1b3f49cSRussell King	select ARM_AMBA
316a613163dSLinus Walleij	select COMMON_CLK
317f9a6aa43SLinus Walleij	select COMMON_CLK_VERSATILE
318b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
3199904f793SLinus Walleij	select HAVE_TCM
320c5a0adb5SRussell King	select ICST
321b1b3f49cSRussell King	select MULTI_IRQ_HANDLER
322b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
323f4b8b319SRussell King	select PLAT_VERSATILE
324695436e3SLinus Walleij	select SPARSE_IRQ
325d7057e1dSLinus Walleij	select USE_OF
3262389d501SLinus Walleij	select VERSATILE_FPGA_IRQ
3274af6fee1SDeepak Saxena	help
3284af6fee1SDeepak Saxena	  Support for ARM's Integrator platform.
3294af6fee1SDeepak Saxena
3304af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
3314af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
332b1b3f49cSRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3334af6fee1SDeepak Saxena	select ARM_AMBA
334b1b3f49cSRussell King	select ARM_TIMER_SP804
335f9a6aa43SLinus Walleij	select COMMON_CLK
336f9a6aa43SLinus Walleij	select COMMON_CLK_VERSATILE
337ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
338b1b3f49cSRussell King	select GPIO_PL061 if GPIOLIB
339b1b3f49cSRussell King	select ICST
340b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
341f4b8b319SRussell King	select PLAT_VERSATILE
3423cb5ee49SRussell King	select PLAT_VERSATILE_CLCD
3434af6fee1SDeepak Saxena	help
3444af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
3454af6fee1SDeepak Saxena
3464af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
3474af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
348b1b3f49cSRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3494af6fee1SDeepak Saxena	select ARM_AMBA
350b1b3f49cSRussell King	select ARM_TIMER_SP804
3514af6fee1SDeepak Saxena	select ARM_VIC
3526d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
353b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
354aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
355c5a0adb5SRussell King	select ICST
356f4b8b319SRussell King	select PLAT_VERSATILE
3573414ba8cSRussell King	select PLAT_VERSATILE_CLCD
358b1b3f49cSRussell King	select PLAT_VERSATILE_CLOCK
3592389d501SLinus Walleij	select VERSATILE_FPGA_IRQ
3604af6fee1SDeepak Saxena	help
3614af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
3624af6fee1SDeepak Saxena
3638fc5ffa0SAndrew Victorconfig ARCH_AT91
3648fc5ffa0SAndrew Victor	bool "Atmel AT91"
365f373e8c0SRyan Mallon	select ARCH_REQUIRE_GPIOLIB
366bd602995SJean-Christophe PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
367e261501dSNicolas Ferre	select IRQ_DOMAIN
36801464226SRob Herring	select NEED_MACH_GPIO_H
3691ac02d79SRob Herring	select NEED_MACH_IO_H if PCCARD
3706732ae5cSJean-Christophe PLAGNIOL-VILLARD	select PINCTRL
3716732ae5cSJean-Christophe PLAGNIOL-VILLARD	select PINCTRL_AT91 if USE_OF
3724af6fee1SDeepak Saxena	help
373929e994fSNicolas Ferre	  This enables support for systems based on Atmel
374929e994fSNicolas Ferre	  AT91RM9200 and AT91SAM9* processors.
3754af6fee1SDeepak Saxena
37693e22567SRussell Kingconfig ARCH_CLPS711X
37793e22567SRussell King	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
378a3b8d4a5SAlexander Shiyan	select ARCH_REQUIRE_GPIOLIB
379ea7d1bc9SAlexander Shiyan	select AUTO_ZRELADDR
380c99f72adSAlexander Shiyan	select CLKSRC_MMIO
38193e22567SRussell King	select COMMON_CLK
38293e22567SRussell King	select CPU_ARM720T
3834a8355c4SAlexander Shiyan	select GENERIC_CLOCKEVENTS
3846597619fSAlexander Shiyan	select MFD_SYSCON
38599f04c8fSAlexander Shiyan	select MULTI_IRQ_HANDLER
3860d8be81cSAlexander Shiyan	select SPARSE_IRQ
38793e22567SRussell King	help
38893e22567SRussell King	  Support for Cirrus Logic 711x/721x/731x based boards.
38993e22567SRussell King
390788c9700SRussell Kingconfig ARCH_GEMINI
391788c9700SRussell King	bool "Cortina Systems Gemini"
392788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
393f3372c01SLinus Walleij	select CLKSRC_MMIO
394b1b3f49cSRussell King	select CPU_FA526
395f3372c01SLinus Walleij	select GENERIC_CLOCKEVENTS
396788c9700SRussell King	help
397788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
398788c9700SRussell King
3991da177e4SLinus Torvaldsconfig ARCH_EBSA110
4001da177e4SLinus Torvalds	bool "EBSA-110"
401b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
402c750815eSRussell King	select CPU_SA110
403f7e68bbfSRussell King	select ISA
404c334bc15SRob Herring	select NEED_MACH_IO_H
4050cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
406b1b3f49cSRussell King	select NO_IOPORT
4071da177e4SLinus Torvalds	help
4081da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
409f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
4101da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
4111da177e4SLinus Torvalds	  parallel port.
4121da177e4SLinus Torvalds
413e7736d47SLennert Buytenhekconfig ARCH_EP93XX
414e7736d47SLennert Buytenhek	bool "EP93xx-based"
415b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
416b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
417b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
418e7736d47SLennert Buytenhek	select ARM_AMBA
419e7736d47SLennert Buytenhek	select ARM_VIC
4206d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
421b1b3f49cSRussell King	select CPU_ARM920T
4225725aeaeSArnd Bergmann	select NEED_MACH_MEMORY_H
423e7736d47SLennert Buytenhek	help
424e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
425e7736d47SLennert Buytenhek
4261da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4271da177e4SLinus Torvalds	bool "FootBridge"
428c750815eSRussell King	select CPU_SA110
4291da177e4SLinus Torvalds	select FOOTBRIDGE
4304e8d7637SRussell King	select GENERIC_CLOCKEVENTS
431d0ee9f40SArnd Bergmann	select HAVE_IDE
4328ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
4330cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
434f999b8bdSMartin Michlmayr	help
435f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
436f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4371da177e4SLinus Torvalds
4384af6fee1SDeepak Saxenaconfig ARCH_NETX
4394af6fee1SDeepak Saxena	bool "Hilscher NetX based"
440b1b3f49cSRussell King	select ARM_VIC
441234b6cedSRussell King	select CLKSRC_MMIO
442c750815eSRussell King	select CPU_ARM926T
4432fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
444f999b8bdSMartin Michlmayr	help
4454af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4464af6fee1SDeepak Saxena
4473b938be6SRussell Kingconfig ARCH_IOP13XX
4483b938be6SRussell King	bool "IOP13xx-based"
4493b938be6SRussell King	depends on MMU
450b1b3f49cSRussell King	select CPU_XSC3
4510cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
45213a5045dSRob Herring	select NEED_RET_TO_USER
453b1b3f49cSRussell King	select PCI
454b1b3f49cSRussell King	select PLAT_IOP
455b1b3f49cSRussell King	select VMSPLIT_1G
4563b938be6SRussell King	help
4573b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4583b938be6SRussell King
4593f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4603f7e5815SLennert Buytenhek	bool "IOP32x-based"
461a4f7e763SRussell King	depends on MMU
462b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
463c750815eSRussell King	select CPU_XSCALE
464e9004f50SLinus Walleij	select GPIO_IOP
46513a5045dSRob Herring	select NEED_RET_TO_USER
466f7e68bbfSRussell King	select PCI
467b1b3f49cSRussell King	select PLAT_IOP
468f999b8bdSMartin Michlmayr	help
4693f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
4703f7e5815SLennert Buytenhek	  processors.
4713f7e5815SLennert Buytenhek
4723f7e5815SLennert Buytenhekconfig ARCH_IOP33X
4733f7e5815SLennert Buytenhek	bool "IOP33x-based"
4743f7e5815SLennert Buytenhek	depends on MMU
475b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
476c750815eSRussell King	select CPU_XSCALE
477e9004f50SLinus Walleij	select GPIO_IOP
47813a5045dSRob Herring	select NEED_RET_TO_USER
4793f7e5815SLennert Buytenhek	select PCI
480b1b3f49cSRussell King	select PLAT_IOP
4813f7e5815SLennert Buytenhek	help
4823f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
4831da177e4SLinus Torvalds
4843b938be6SRussell Kingconfig ARCH_IXP4XX
4853b938be6SRussell King	bool "IXP4xx-based"
486a4f7e763SRussell King	depends on MMU
48758af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
488d10d2d48SBen Dooks	select ARCH_SUPPORTS_BIG_ENDIAN
489b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
490234b6cedSRussell King	select CLKSRC_MMIO
491c750815eSRussell King	select CPU_XSCALE
492b1b3f49cSRussell King	select DMABOUNCE if PCI
4933b938be6SRussell King	select GENERIC_CLOCKEVENTS
4940b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
495c334bc15SRob Herring	select NEED_MACH_IO_H
4969296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
497171b3f0dSRussell King	select USB_EHCI_BIG_ENDIAN_MMIO
498c4713074SLennert Buytenhek	help
4993b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
500c4713074SLennert Buytenhek
501edabd38eSSaeed Bisharaconfig ARCH_DOVE
502edabd38eSSaeed Bishara	bool "Marvell Dove"
503edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
504756b2531SSebastian Hesselbarth	select CPU_PJ4
505edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
5060f81bd43SRussell King	select MIGHT_HAVE_PCI
507171b3f0dSRussell King	select MVEBU_MBUS
5089139acd1SSebastian Hesselbarth	select PINCTRL
5099139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
510abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
5110f81bd43SRussell King	select USB_ARCH_HAS_EHCI
512edabd38eSSaeed Bishara	help
513edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
514edabd38eSSaeed Bishara
515651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD
516651c74c7SSaeed Bishara	bool "Marvell Kirkwood"
5170e2ee0c0SAndrew Lunn	select ARCH_HAS_CPUFREQ
518a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
519b1b3f49cSRussell King	select CPU_FEROCEON
520651c74c7SSaeed Bishara	select GENERIC_CLOCKEVENTS
521171b3f0dSRussell King	select MVEBU_MBUS
522b1b3f49cSRussell King	select PCI
5231dc831bfSJason Gunthorpe	select PCI_QUIRKS
524f9e75922SAndrew Lunn	select PINCTRL
525f9e75922SAndrew Lunn	select PINCTRL_KIRKWOOD
526abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
527651c74c7SSaeed Bishara	help
528651c74c7SSaeed Bishara	  Support for the following Marvell Kirkwood series SoCs:
529651c74c7SSaeed Bishara	  88F6180, 88F6192 and 88F6281.
530651c74c7SSaeed Bishara
531788c9700SRussell Kingconfig ARCH_MV78XX0
532788c9700SRussell King	bool "Marvell MV78xx0"
533a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
534b1b3f49cSRussell King	select CPU_FEROCEON
535788c9700SRussell King	select GENERIC_CLOCKEVENTS
536171b3f0dSRussell King	select MVEBU_MBUS
537b1b3f49cSRussell King	select PCI
538abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
539788c9700SRussell King	help
540788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
541788c9700SRussell King	  MV781x0, MV782x0.
542788c9700SRussell King
543788c9700SRussell Kingconfig ARCH_ORION5X
544788c9700SRussell King	bool "Marvell Orion"
545788c9700SRussell King	depends on MMU
546a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
547b1b3f49cSRussell King	select CPU_FEROCEON
548788c9700SRussell King	select GENERIC_CLOCKEVENTS
549171b3f0dSRussell King	select MVEBU_MBUS
550b1b3f49cSRussell King	select PCI
551abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
552788c9700SRussell King	help
553788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
554788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
555788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
556788c9700SRussell King
557788c9700SRussell Kingconfig ARCH_MMP
5582f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
559788c9700SRussell King	depends on MMU
560788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
5616d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
562b1b3f49cSRussell King	select GENERIC_ALLOCATOR
563788c9700SRussell King	select GENERIC_CLOCKEVENTS
564157d2644SHaojian Zhuang	select GPIO_PXA
565c24b3114SHaojian Zhuang	select IRQ_DOMAIN
5660f374561SHaojian Zhuang	select MULTI_IRQ_HANDLER
5677c8f86a4SAxel Lin	select PINCTRL
568788c9700SRussell King	select PLAT_PXA
5690bd86961SHaojian Zhuang	select SPARSE_IRQ
570788c9700SRussell King	help
5712f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
572788c9700SRussell King
573c53c9cf6SAndrew Victorconfig ARCH_KS8695
574c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
57572880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
576c7e783d6SLinus Walleij	select CLKSRC_MMIO
577b1b3f49cSRussell King	select CPU_ARM922T
578c7e783d6SLinus Walleij	select GENERIC_CLOCKEVENTS
579b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
580c53c9cf6SAndrew Victor	help
581c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
582c53c9cf6SAndrew Victor	  System-on-Chip devices.
583c53c9cf6SAndrew Victor
584788c9700SRussell Kingconfig ARCH_W90X900
585788c9700SRussell King	bool "Nuvoton W90X900 CPU"
586c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
5876d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
5886fa5d5f7SRussell King	select CLKSRC_MMIO
589b1b3f49cSRussell King	select CPU_ARM926T
59058b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
591777f9bebSLennert Buytenhek	help
592a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
593a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
594a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
595a8bc4eadSwanzongshun	  link address to know more.
596a8bc4eadSwanzongshun
597a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
598a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
599585cf175STzachi Perelstein
60093e22567SRussell Kingconfig ARCH_LPC32XX
60193e22567SRussell King	bool "NXP LPC32XX"
60293e22567SRussell King	select ARCH_REQUIRE_GPIOLIB
60393e22567SRussell King	select ARM_AMBA
6044073723aSRussell King	select CLKDEV_LOOKUP
605234b6cedSRussell King	select CLKSRC_MMIO
60693e22567SRussell King	select CPU_ARM926T
60793e22567SRussell King	select GENERIC_CLOCKEVENTS
60893e22567SRussell King	select HAVE_IDE
60993e22567SRussell King	select HAVE_PWM
61093e22567SRussell King	select USB_ARCH_HAS_OHCI
61193e22567SRussell King	select USE_OF
61293e22567SRussell King	help
61393e22567SRussell King	  Support for the NXP LPC32XX family of processors
61493e22567SRussell King
6151da177e4SLinus Torvaldsconfig ARCH_PXA
6162c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
617a4f7e763SRussell King	depends on MMU
61889c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
619b1b3f49cSRussell King	select ARCH_MTD_XIP
620b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
621b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
622b1b3f49cSRussell King	select AUTO_ZRELADDR
6236d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
624234b6cedSRussell King	select CLKSRC_MMIO
625981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
626157d2644SHaojian Zhuang	select GPIO_PXA
627b1b3f49cSRussell King	select HAVE_IDE
628b1b3f49cSRussell King	select MULTI_IRQ_HANDLER
629bd5ce433SEric Miao	select PLAT_PXA
6306ac6b817SHaojian Zhuang	select SPARSE_IRQ
631f999b8bdSMartin Michlmayr	help
6322c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
6331da177e4SLinus Torvalds
634788c9700SRussell Kingconfig ARCH_MSM
635788c9700SRussell King	bool "Qualcomm MSM"
636923a081cSPavel Machek	select ARCH_REQUIRE_GPIOLIB
637c602520fSStephen Boyd	select CLKSRC_OF if OF
6388cc7f533SStephen Boyd	select COMMON_CLK
639b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
64049cbe786SEric Miao	help
6414b53eb4fSDaniel Walker	  Support for Qualcomm MSM/QSD based systems.  This runs on the
6424b53eb4fSDaniel Walker	  apps processor of the MSM/QSD and depends on a shared memory
6434b53eb4fSDaniel Walker	  interface to the modem processor which runs the baseband
6444b53eb4fSDaniel Walker	  stack and controls some vital subsystems
6454b53eb4fSDaniel Walker	  (clock and power control, etc).
64649cbe786SEric Miao
647c793c1b0SMagnus Dammconfig ARCH_SHMOBILE
6486d72ad35SPaul Mundt	bool "Renesas SH-Mobile / R-Mobile"
64969469995SMagnus Damm	select ARM_PATCH_PHYS_VIRT
6505e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
651b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
6524c3ffffdSStephen Boyd	select HAVE_ARM_SCU if SMP
653a894fcc2SStephen Boyd	select HAVE_ARM_TWD if SMP
654aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
6553b55658aSDave Martin	select HAVE_SMP
656ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
65760f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
658b1b3f49cSRussell King	select NO_IOPORT
6592cd3c927SLaurent Pinchart	select PINCTRL
660b1b3f49cSRussell King	select PM_GENERIC_DOMAINS if PM
661b1b3f49cSRussell King	select SPARSE_IRQ
662c793c1b0SMagnus Damm	help
6636d72ad35SPaul Mundt	  Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
664c793c1b0SMagnus Damm
6651da177e4SLinus Torvaldsconfig ARCH_RPC
6661da177e4SLinus Torvalds	bool "RiscPC"
6671da177e4SLinus Torvalds	select ARCH_ACORN
668a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
66907f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
6705cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
671b1b3f49cSRussell King	select FIQ
672d0ee9f40SArnd Bergmann	select HAVE_IDE
673b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
674b1b3f49cSRussell King	select ISA_DMA_API
675c334bc15SRob Herring	select NEED_MACH_IO_H
6760cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
677b1b3f49cSRussell King	select NO_IOPORT
678b4811bacSArnd Bergmann	select VIRT_TO_BUS
6791da177e4SLinus Torvalds	help
6801da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
6811da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
6821da177e4SLinus Torvalds
6831da177e4SLinus Torvaldsconfig ARCH_SA1100
6841da177e4SLinus Torvalds	bool "SA1100-based"
68589c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
686b1b3f49cSRussell King	select ARCH_MTD_XIP
6877444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
688b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
689b1b3f49cSRussell King	select CLKDEV_LOOKUP
690b1b3f49cSRussell King	select CLKSRC_MMIO
691b1b3f49cSRussell King	select CPU_FREQ
692b1b3f49cSRussell King	select CPU_SA1100
693b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
694d0ee9f40SArnd Bergmann	select HAVE_IDE
695b1b3f49cSRussell King	select ISA
6960cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
697375dec92SRussell King	select SPARSE_IRQ
698f999b8bdSMartin Michlmayr	help
699f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
7001da177e4SLinus Torvalds
701b130d5c2SKukjin Kimconfig ARCH_S3C24XX
702b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
7039d56c02aSBen Dooks	select ARCH_HAS_CPUFREQ
70453650430SKukjin Kim	select ARCH_REQUIRE_GPIOLIB
705b1b3f49cSRussell King	select CLKDEV_LOOKUP
7064280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
7077f78b6ebSRomain Naour	select GENERIC_CLOCKEVENTS
708880cf071STomasz Figa	select GPIO_SAMSUNG
70920676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
710b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
711b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
71217453dd2SHeiko Stuebner	select MULTI_IRQ_HANDLER
71301464226SRob Herring	select NEED_MACH_GPIO_H
714c334bc15SRob Herring	select NEED_MACH_IO_H
715cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
7161da177e4SLinus Torvalds	help
717b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
718b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
719b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
720b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
72163b1f51bSBen Dooks
722a08ab637SBen Dooksconfig ARCH_S3C64XX
723a08ab637SBen Dooks	bool "Samsung S3C64XX"
72489c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
72589f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
726b1b3f49cSRussell King	select ARM_VIC
727b1b3f49cSRussell King	select CLKDEV_LOOKUP
7284280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
729b69f460dSTomasz Figa	select COMMON_CLK
730b1b3f49cSRussell King	select CPU_V6
73104a49b71SRomain Naour	select GENERIC_CLOCKEVENTS
732880cf071STomasz Figa	select GPIO_SAMSUNG
73320676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
734c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
735b1b3f49cSRussell King	select HAVE_TCM
73601464226SRob Herring	select NEED_MACH_GPIO_H
737b1b3f49cSRussell King	select NO_IOPORT
738b1b3f49cSRussell King	select PLAT_SAMSUNG
7396e2d9e93STomasz Figa	select PM_GENERIC_DOMAINS
740b1b3f49cSRussell King	select S3C_DEV_NAND
741b1b3f49cSRussell King	select S3C_GPIO_TRACK
742cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
743b1b3f49cSRussell King	select SAMSUNG_GPIOLIB_4BIT
7446e2d9e93STomasz Figa	select SAMSUNG_WAKEMASK
74588f59738STomasz Figa	select SAMSUNG_WDT_RESET
746b1b3f49cSRussell King	select USB_ARCH_HAS_OHCI
747a08ab637SBen Dooks	help
748a08ab637SBen Dooks	  Samsung S3C64XX series based systems
749a08ab637SBen Dooks
75049b7a491SKukjin Kimconfig ARCH_S5P64X0
75149b7a491SKukjin Kim	bool "Samsung S5P6440 S5P6450"
752d8b22d25SThomas Abraham	select CLKDEV_LOOKUP
7534280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
754b1b3f49cSRussell King	select CPU_V6
7559e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
756880cf071STomasz Figa	select GPIO_SAMSUNG
75720676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
758b1b3f49cSRussell King	select HAVE_S3C2410_WATCHDOG if WATCHDOG
759754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
76001464226SRob Herring	select NEED_MACH_GPIO_H
761cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
762171b3f0dSRussell King	select SAMSUNG_WDT_RESET
763c4ffccddSKukjin Kim	help
76449b7a491SKukjin Kim	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
76549b7a491SKukjin Kim	  SMDK6450.
766c4ffccddSKukjin Kim
767acc84707SMarek Szyprowskiconfig ARCH_S5PC100
768acc84707SMarek Szyprowski	bool "Samsung S5PC100"
76953650430SKukjin Kim	select ARCH_REQUIRE_GPIOLIB
77029e8eb0fSThomas Abraham	select CLKDEV_LOOKUP
7714280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
7725a7652f2SByungho Min	select CPU_V7
7736a5a2e3bSRomain Naour	select GENERIC_CLOCKEVENTS
774880cf071STomasz Figa	select GPIO_SAMSUNG
77520676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
776c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
777b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
77801464226SRob Herring	select NEED_MACH_GPIO_H
779cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
780171b3f0dSRussell King	select SAMSUNG_WDT_RESET
7815a7652f2SByungho Min	help
782acc84707SMarek Szyprowski	  Samsung S5PC100 series based systems
7835a7652f2SByungho Min
784170f4e42SKukjin Kimconfig ARCH_S5PV210
785170f4e42SKukjin Kim	bool "Samsung S5PV210/S5PC110"
786b1b3f49cSRussell King	select ARCH_HAS_CPUFREQ
7870f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
788b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
789b2a9dd46SThomas Abraham	select CLKDEV_LOOKUP
7904280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
791b1b3f49cSRussell King	select CPU_V7
7929e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
793880cf071STomasz Figa	select GPIO_SAMSUNG
79420676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
795c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
796b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
79701464226SRob Herring	select NEED_MACH_GPIO_H
7980cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
799cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
800170f4e42SKukjin Kim	help
801170f4e42SKukjin Kim	  Samsung S5PV210/S5PC110 series based systems
802170f4e42SKukjin Kim
80383014579SKukjin Kimconfig ARCH_EXYNOS
80493e22567SRussell King	bool "Samsung EXYNOS"
805b1b3f49cSRussell King	select ARCH_HAS_CPUFREQ
8060f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
807e245f969STomasz Figa	select ARCH_REQUIRE_GPIOLIB
808b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
809e245f969STomasz Figa	select ARM_GIC
810340fcb5cSOlof Johansson	select COMMON_CLK
811b1b3f49cSRussell King	select CPU_V7
812b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
81320676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
814c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
815b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
8160cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
8176e726ea4STomasz Figa	select SPARSE_IRQ
818f8b1ac01STomasz Figa	select USE_OF
819cc0e72b8SChanghwan Youn	help
82083014579SKukjin Kim	  Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
821cc0e72b8SChanghwan Youn
8227c6337e2SKevin Hilmanconfig ARCH_DAVINCI
8237c6337e2SKevin Hilman	bool "TI DaVinci"
824b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
825dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
8266d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
82720e9969bSDavid Brownell	select GENERIC_ALLOCATOR
828b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
829dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
830b1b3f49cSRussell King	select HAVE_IDE
8313ad7a42dSMatt Porter	select TI_PRIV_EDMA
832689e331fSSekhar Nori	select USE_OF
833b1b3f49cSRussell King	select ZONE_DMA
8347c6337e2SKevin Hilman	help
8357c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
8367c6337e2SKevin Hilman
837a0694861STony Lindgrenconfig ARCH_OMAP1
838a0694861STony Lindgren	bool "TI OMAP1"
83900a36698SArnd Bergmann	depends on MMU
84089c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
841b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
842a0694861STony Lindgren	select ARCH_OMAP
84321f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
844e9a91de7STony Prisk	select CLKDEV_LOOKUP
845cee37e50Sviresh kumar	select CLKSRC_MMIO
846b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
847a0694861STony Lindgren	select GENERIC_IRQ_CHIP
848a0694861STony Lindgren	select HAVE_IDE
849a0694861STony Lindgren	select IRQ_DOMAIN
850a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
851a0694861STony Lindgren	select NEED_MACH_MEMORY_H
85221f47fbcSAlexey Charkov	help
853a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
85402c981c0SBinghua Duan
8551da177e4SLinus Torvaldsendchoice
8561da177e4SLinus Torvalds
857387798b3SRob Herringmenu "Multiple platform selection"
858387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
859387798b3SRob Herring
860387798b3SRob Herringcomment "CPU Core family selection"
861387798b3SRob Herring
862387798b3SRob Herringconfig ARCH_MULTI_V4T
863387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
864387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
865b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
86624e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
86724e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
86824e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
869387798b3SRob Herring
870387798b3SRob Herringconfig ARCH_MULTI_V5
871387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
872387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
873b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
87424e860fbSArnd Bergmann	select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \
87524e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
87624e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
877387798b3SRob Herring
878387798b3SRob Herringconfig ARCH_MULTI_V4_V5
879387798b3SRob Herring	bool
880387798b3SRob Herring
881387798b3SRob Herringconfig ARCH_MULTI_V6
8828dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
883387798b3SRob Herring	select ARCH_MULTI_V6_V7
884b1b3f49cSRussell King	select CPU_V6
885387798b3SRob Herring
886387798b3SRob Herringconfig ARCH_MULTI_V7
8878dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
888387798b3SRob Herring	default y
889387798b3SRob Herring	select ARCH_MULTI_V6_V7
890b1b3f49cSRussell King	select CPU_V7
891387798b3SRob Herring
892387798b3SRob Herringconfig ARCH_MULTI_V6_V7
893387798b3SRob Herring	bool
894387798b3SRob Herring
895387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
896387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
897387798b3SRob Herring	select ARCH_MULTI_V5
898387798b3SRob Herring
899387798b3SRob Herringendmenu
900387798b3SRob Herring
901ccf50e23SRussell King#
902ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
903ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
904ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
905ccf50e23SRussell King#
9063e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig"
9073e93a22bSGregory CLEMENT
90895b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
90995b8f20fSRussell King
9108ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
9118ac49e04SChristian Daudt
912f1ac922dSStephen Warrensource "arch/arm/mach-bcm2835/Kconfig"
913f1ac922dSStephen Warren
914*1c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
915*1c37fa10SSebastian Hesselbarth
9161da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
9171da177e4SLinus Torvalds
918d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
919d94f944eSAnton Vorontsov
92095b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
92195b8f20fSRussell King
92295b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
92395b8f20fSRussell King
924e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
925e7736d47SLennert Buytenhek
9261da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
9271da177e4SLinus Torvalds
92859d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
92959d3a193SPaulius Zaleckas
930387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
931387798b3SRob Herring
9321da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
9331da177e4SLinus Torvalds
9343f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
9353f7e5815SLennert Buytenhek
9363f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
9371da177e4SLinus Torvalds
938285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
939285f5fa7SDan Williams
9401da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
9411da177e4SLinus Torvalds
942828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
943828989adSSantosh Shilimkar
94495b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig"
94595b8f20fSRussell King
94695b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
94795b8f20fSRussell King
94895b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig"
94995b8f20fSRussell King
950794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
951794d15b2SStanislav Samsonov
9523995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig"
9531da177e4SLinus Torvalds
9541d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
9551d3f33d5SShawn Guo
95695b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
95749cbe786SEric Miao
95895b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
95995b8f20fSRussell King
9609851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
9619851ca57SDaniel Tang
962d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
963d48af15eSTony Lindgren
964d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
9651da177e4SLinus Torvalds
9661dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
9671dbae815STony Lindgren
9689dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
969585cf175STzachi Perelstein
970387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig"
971387798b3SRob Herring
97295b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
97395b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
9741da177e4SLinus Torvalds
97595b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
97695b8f20fSRussell King
97795b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
97895b8f20fSRussell King
979d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
980d63dc051SHeiko Stuebner
98195b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
982edabd38eSSaeed Bishara
983cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig"
984a21765a7SBen Dooks
985387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
986387798b3SRob Herring
987a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
988a21765a7SBen Dooks
98965ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
99065ebcc11SSrinivas Kandagatla
99185fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
9921da177e4SLinus Torvalds
993431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
994a08ab637SBen Dooks
99549b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig"
996c4ffccddSKukjin Kim
9975a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig"
9985a7652f2SByungho Min
999170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
1000170f4e42SKukjin Kim
100183014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
1002cc0e72b8SChanghwan Youn
1003882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
10041da177e4SLinus Torvalds
10053b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
10063b52634fSMaxime Ripard
1007156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig"
1008156a0997SBarry Song
1009c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
1010c5f80065SErik Gilling
101195b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
10121da177e4SLinus Torvalds
101395b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
10141da177e4SLinus Torvalds
10151da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
10161da177e4SLinus Torvalds
1017ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
1018420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
1019ceade897SRussell King
10202a0ba738SMarc Zyngiersource "arch/arm/mach-virt/Kconfig"
10212a0ba738SMarc Zyngier
10226f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
10236f35f9a9STony Prisk
10247ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
10257ec80ddfSwanzongshun
10269a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
10279a45eb69SJosh Cartwright
10281da177e4SLinus Torvalds# Definitions to make life easier
10291da177e4SLinus Torvaldsconfig ARCH_ACORN
10301da177e4SLinus Torvalds	bool
10311da177e4SLinus Torvalds
10327ae1f7ecSLennert Buytenhekconfig PLAT_IOP
10337ae1f7ecSLennert Buytenhek	bool
1034469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
10357ae1f7ecSLennert Buytenhek
103669b02f6aSLennert Buytenhekconfig PLAT_ORION
103769b02f6aSLennert Buytenhek	bool
1038bfe45e0bSRussell King	select CLKSRC_MMIO
1039b1b3f49cSRussell King	select COMMON_CLK
1040dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
1041278b45b0SAndrew Lunn	select IRQ_DOMAIN
104269b02f6aSLennert Buytenhek
1043abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
1044abcda1dcSThomas Petazzoni	bool
1045abcda1dcSThomas Petazzoni	select PLAT_ORION
1046abcda1dcSThomas Petazzoni
1047bd5ce433SEric Miaoconfig PLAT_PXA
1048bd5ce433SEric Miao	bool
1049bd5ce433SEric Miao
1050f4b8b319SRussell Kingconfig PLAT_VERSATILE
1051f4b8b319SRussell King	bool
1052f4b8b319SRussell King
1053e3887714SRussell Kingconfig ARM_TIMER_SP804
1054e3887714SRussell King	bool
1055bfe45e0bSRussell King	select CLKSRC_MMIO
10567a0eca71SRob Herring	select CLKSRC_OF if OF
1057e3887714SRussell King
10581da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
10591da177e4SLinus Torvalds
1060958cab0fSRussell Kingconfig ARM_NR_BANKS
1061958cab0fSRussell King	int
1062958cab0fSRussell King	default 16 if ARCH_EP93XX
1063958cab0fSRussell King	default 8
1064958cab0fSRussell King
1065afe4b25eSLennert Buytenhekconfig IWMMXT
1066698613b6SRussell King	bool "Enable iWMMXt support" if !CPU_PJ4
1067ef6c8445SHaojian Zhuang	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1068698613b6SRussell King	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
1069afe4b25eSLennert Buytenhek	help
1070afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1071afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1072afe4b25eSLennert Buytenhek
107352108641Seric miaoconfig MULTI_IRQ_HANDLER
107452108641Seric miao	bool
107552108641Seric miao	help
107652108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
107752108641Seric miao
10783b93e7b0SHyok S. Choiif !MMU
10793b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
10803b93e7b0SHyok S. Choiendif
10813b93e7b0SHyok S. Choi
10823e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
10833e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
10843e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
10853e0a07f8SGregory CLEMENT	default y
10863e0a07f8SGregory CLEMENT	help
10873e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
10883e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
10893e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
10903e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
10913e0a07f8SGregory CLEMENT	  Workaround:
10923e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
10933e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
10943e0a07f8SGregory CLEMENT	  instruction
10953e0a07f8SGregory CLEMENT
1096f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
1097f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1098f0c4b8d6SWill Deacon	depends on CPU_V6
1099f0c4b8d6SWill Deacon	help
1100f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
1101f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1102f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
1103f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
1104f0c4b8d6SWill Deacon
11059cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
11069cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1107e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
11089cba3cccSCatalin Marinas	help
11099cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
11109cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
11119cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
11129cba3cccSCatalin Marinas	  recommended workaround.
11139cba3cccSCatalin Marinas
11147ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
11157ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
11167ce236fcSCatalin Marinas	depends on CPU_V7
11177ce236fcSCatalin Marinas	help
11187ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
11197ce236fcSCatalin Marinas	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
11207ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
11217ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
11227ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
11237ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
11247ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
11257ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
11267ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
11277ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
11287ce236fcSCatalin Marinas	  available in non-secure mode.
11297ce236fcSCatalin Marinas
1130855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1131855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1132855c551fSCatalin Marinas	depends on CPU_V7
113362e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1134855c551fSCatalin Marinas	help
1135855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1136855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1137855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1138855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1139855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1140855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1141855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1142855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1143855c551fSCatalin Marinas
11440516e464SCatalin Marinasconfig ARM_ERRATA_460075
11450516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
11460516e464SCatalin Marinas	depends on CPU_V7
114762e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
11480516e464SCatalin Marinas	help
11490516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
11500516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
11510516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
11520516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
11530516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
11540516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
11550516e464SCatalin Marinas	  may not be available in non-secure mode.
11560516e464SCatalin Marinas
11579f05027cSWill Deaconconfig ARM_ERRATA_742230
11589f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
11599f05027cSWill Deacon	depends on CPU_V7 && SMP
116062e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
11619f05027cSWill Deacon	help
11629f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
11639f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
11649f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
11659f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
11669f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
11679f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
11689f05027cSWill Deacon	  the two writes.
11699f05027cSWill Deacon
1170a672e99bSWill Deaconconfig ARM_ERRATA_742231
1171a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1172a672e99bSWill Deacon	depends on CPU_V7 && SMP
117362e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1174a672e99bSWill Deacon	help
1175a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1176a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1177a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1178a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1179a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1180a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1181a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1182a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1183a672e99bSWill Deacon	  capabilities of the processor.
1184a672e99bSWill Deacon
11859e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369
1186fa0ce403SWill Deacon	bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
11872839e06cSSantosh Shilimkar	depends on CACHE_L2X0
11889e65582aSSantosh Shilimkar	help
11899e65582aSSantosh Shilimkar	   The PL310 L2 cache controller implements three types of Clean &
11909e65582aSSantosh Shilimkar	   Invalidate maintenance operations: by Physical Address
11919e65582aSSantosh Shilimkar	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
11929e65582aSSantosh Shilimkar	   They are architecturally defined to behave as the execution of a
11939e65582aSSantosh Shilimkar	   clean operation followed immediately by an invalidate operation,
11949e65582aSSantosh Shilimkar	   both performing to the same memory location. This functionality
11959e65582aSSantosh Shilimkar	   is not correctly implemented in PL310 as clean lines are not
11962839e06cSSantosh Shilimkar	   invalidated as a result of these operations.
1197cdf357f1SWill Deacon
119869155794SJon Medhurstconfig ARM_ERRATA_643719
119969155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
120069155794SJon Medhurst	depends on CPU_V7 && SMP
120169155794SJon Medhurst	help
120269155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
120369155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
120469155794SJon Medhurst	  register returns zero when it should return one. The workaround
120569155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
120669155794SJon Medhurst	  it behave as intended and avoiding data corruption.
120769155794SJon Medhurst
1208cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1209cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1210e66dc745SDave Martin	depends on CPU_V7
1211cdf357f1SWill Deacon	help
1212cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1213cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1214cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1215cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1216cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1217cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1218cdf357f1SWill Deacon	  entries regardless of the ASID.
1219475d92fcSWill Deacon
12201f0090a1SRussell Kingconfig PL310_ERRATA_727915
1221fa0ce403SWill Deacon	bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
12221f0090a1SRussell King	depends on CACHE_L2X0
12231f0090a1SRussell King	help
12241f0090a1SRussell King	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
12251f0090a1SRussell King	  operation (offset 0x7FC). This operation runs in background so that
12261f0090a1SRussell King	  PL310 can handle normal accesses while it is in progress. Under very
12271f0090a1SRussell King	  rare circumstances, due to this erratum, write data can be lost when
12281f0090a1SRussell King	  PL310 treats a cacheable write transaction during a Clean &
12291f0090a1SRussell King	  Invalidate by Way operation.
12301f0090a1SRussell King
1231475d92fcSWill Deaconconfig ARM_ERRATA_743622
1232475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1233475d92fcSWill Deacon	depends on CPU_V7
123462e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1235475d92fcSWill Deacon	help
1236475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1237efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1238475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1239475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1240475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1241475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1242475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1243475d92fcSWill Deacon	  processor.
1244475d92fcSWill Deacon
12459a27c27cSWill Deaconconfig ARM_ERRATA_751472
12469a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1247ba90c516SDave Martin	depends on CPU_V7
124862e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
12499a27c27cSWill Deacon	help
12509a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
12519a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
12529a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
12539a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
12549a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
12559a27c27cSWill Deacon
1256fa0ce403SWill Deaconconfig PL310_ERRATA_753970
1257fa0ce403SWill Deacon	bool "PL310 errata: cache sync operation may be faulty"
1258885028e4SSrinidhi Kasagar	depends on CACHE_PL310
1259885028e4SSrinidhi Kasagar	help
1260885028e4SSrinidhi Kasagar	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1261885028e4SSrinidhi Kasagar
1262885028e4SSrinidhi Kasagar	  Under some condition the effect of cache sync operation on
1263885028e4SSrinidhi Kasagar	  the store buffer still remains when the operation completes.
1264885028e4SSrinidhi Kasagar	  This means that the store buffer is always asked to drain and
1265885028e4SSrinidhi Kasagar	  this prevents it from merging any further writes. The workaround
1266885028e4SSrinidhi Kasagar	  is to replace the normal offset of cache sync operation (0x730)
1267885028e4SSrinidhi Kasagar	  by another offset targeting an unmapped PL310 register 0x740.
1268885028e4SSrinidhi Kasagar	  This has the same effect as the cache sync operation: store buffer
1269885028e4SSrinidhi Kasagar	  drain and waiting for all buffers empty.
1270885028e4SSrinidhi Kasagar
1271fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1272fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1273fcbdc5feSWill Deacon	depends on CPU_V7
1274fcbdc5feSWill Deacon	help
1275fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1276fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1277fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1278fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1279fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1280fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1281fcbdc5feSWill Deacon
12825dab26afSWill Deaconconfig ARM_ERRATA_754327
12835dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
12845dab26afSWill Deacon	depends on CPU_V7 && SMP
12855dab26afSWill Deacon	help
12865dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
12875dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
12885dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
12895dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
12905dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
12915dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
12925dab26afSWill Deacon
1293145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1294145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1295fd832478SFabio Estevam	depends on CPU_V6
1296145e10e1SCatalin Marinas	help
1297145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1298145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1299145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1300145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1301145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1302145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1303145e10e1SCatalin Marinas	  is not affected.
1304145e10e1SCatalin Marinas
1305f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1306f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1307f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1308f630c1bdSWill Deacon	help
1309f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1310f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1311f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1312f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1313f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1314f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1315f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1316f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1317f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1318f630c1bdSWill Deacon
131911ed0ba1SWill Deaconconfig PL310_ERRATA_769419
132011ed0ba1SWill Deacon	bool "PL310 errata: no automatic Store Buffer drain"
132111ed0ba1SWill Deacon	depends on CACHE_L2X0
132211ed0ba1SWill Deacon	help
132311ed0ba1SWill Deacon	  On revisions of the PL310 prior to r3p2, the Store Buffer does
132411ed0ba1SWill Deacon	  not automatically drain. This can cause normal, non-cacheable
132511ed0ba1SWill Deacon	  writes to be retained when the memory system is idle, leading
132611ed0ba1SWill Deacon	  to suboptimal I/O performance for drivers using coherent DMA.
132711ed0ba1SWill Deacon	  This option adds a write barrier to the cpu_idle loop so that,
132811ed0ba1SWill Deacon	  on systems with an outer cache, the store buffer is drained
132911ed0ba1SWill Deacon	  explicitly.
133011ed0ba1SWill Deacon
13317253b85cSSimon Hormanconfig ARM_ERRATA_775420
13327253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
13337253b85cSSimon Horman       depends on CPU_V7
13347253b85cSSimon Horman       help
13357253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
13367253b85cSSimon Horman	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
13377253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
13387253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
13397253b85cSSimon Horman	 an abort may occur on cache maintenance.
13407253b85cSSimon Horman
134193dc6887SCatalin Marinasconfig ARM_ERRATA_798181
134293dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
134393dc6887SCatalin Marinas	depends on CPU_V7 && SMP
134493dc6887SCatalin Marinas	help
134593dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
134693dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
134793dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
134893dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
134993dc6887SCatalin Marinas	  as the one being invalidated.
135093dc6887SCatalin Marinas
135184b6504fSWill Deaconconfig ARM_ERRATA_773022
135284b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
135384b6504fSWill Deacon	depends on CPU_V7
135484b6504fSWill Deacon	help
135584b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
135684b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
135784b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
135884b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
135984b6504fSWill Deacon
13601da177e4SLinus Torvaldsendmenu
13611da177e4SLinus Torvalds
13621da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
13631da177e4SLinus Torvalds
13641da177e4SLinus Torvaldsmenu "Bus support"
13651da177e4SLinus Torvalds
13661da177e4SLinus Torvaldsconfig ARM_AMBA
13671da177e4SLinus Torvalds	bool
13681da177e4SLinus Torvalds
13691da177e4SLinus Torvaldsconfig ISA
13701da177e4SLinus Torvalds	bool
13711da177e4SLinus Torvalds	help
13721da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
13731da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
13741da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
13751da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
13761da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
13771da177e4SLinus Torvalds
1378065909b9SRussell King# Select ISA DMA controller support
13791da177e4SLinus Torvaldsconfig ISA_DMA
13801da177e4SLinus Torvalds	bool
1381065909b9SRussell King	select ISA_DMA_API
13821da177e4SLinus Torvalds
1383065909b9SRussell King# Select ISA DMA interface
13845cae841bSAl Viroconfig ISA_DMA_API
13855cae841bSAl Viro	bool
13865cae841bSAl Viro
13871da177e4SLinus Torvaldsconfig PCI
13880b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
13891da177e4SLinus Torvalds	help
13901da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
13911da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
13921da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
13931da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
13941da177e4SLinus Torvalds
139552882173SAnton Vorontsovconfig PCI_DOMAINS
139652882173SAnton Vorontsov	bool
139752882173SAnton Vorontsov	depends on PCI
139852882173SAnton Vorontsov
1399b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1400b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1401b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1402b080ac8aSMarcelo Roberto Jimenez	help
1403b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1404b080ac8aSMarcelo Roberto Jimenez
140536e23590SMatthew Wilcoxconfig PCI_SYSCALL
140636e23590SMatthew Wilcox	def_bool PCI
140736e23590SMatthew Wilcox
1408a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1409a0113a99SMike Rapoport	bool
1410a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1411a0113a99SMike Rapoport	default y
1412a0113a99SMike Rapoport	select DMABOUNCE
1413a0113a99SMike Rapoport
14141da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
14153f06d157SJingoo Hansource "drivers/pci/pcie/Kconfig"
14161da177e4SLinus Torvalds
14171da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
14181da177e4SLinus Torvalds
14191da177e4SLinus Torvaldsendmenu
14201da177e4SLinus Torvalds
14211da177e4SLinus Torvaldsmenu "Kernel Features"
14221da177e4SLinus Torvalds
14233b55658aSDave Martinconfig HAVE_SMP
14243b55658aSDave Martin	bool
14253b55658aSDave Martin	help
14263b55658aSDave Martin	  This option should be selected by machines which have an SMP-
14273b55658aSDave Martin	  capable CPU.
14283b55658aSDave Martin
14293b55658aSDave Martin	  The only effect of this option is to make the SMP-related
14303b55658aSDave Martin	  options available to the user for configuration.
14313b55658aSDave Martin
14321da177e4SLinus Torvaldsconfig SMP
1433bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1434fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1435bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
14363b55658aSDave Martin	depends on HAVE_SMP
1437801bb21cSJonathan Austin	depends on MMU || ARM_MPU
14381da177e4SLinus Torvalds	help
14391da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
14401da177e4SLinus Torvalds	  a system with only one CPU, like most personal computers, say N. If
14411da177e4SLinus Torvalds	  you have a system with more than one CPU, say Y.
14421da177e4SLinus Torvalds
14431da177e4SLinus Torvalds	  If you say N here, the kernel will run on single and multiprocessor
14441da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
14451da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all, single
14461da177e4SLinus Torvalds	  processor machines. On a single processor machine, the kernel will
14471da177e4SLinus Torvalds	  run faster if you say N here.
14481da177e4SLinus Torvalds
1449395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
14501da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
145150a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
14521da177e4SLinus Torvalds
14531da177e4SLinus Torvalds	  If you don't know what to do here, say N.
14541da177e4SLinus Torvalds
1455f00ec48fSRussell Kingconfig SMP_ON_UP
1456f00ec48fSRussell King	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1457801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1458f00ec48fSRussell King	default y
1459f00ec48fSRussell King	help
1460f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1461f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1462f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1463f00ec48fSRussell King	  savings.
1464f00ec48fSRussell King
1465f00ec48fSRussell King	  If you don't know what to do here, say Y.
1466f00ec48fSRussell King
1467c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1468c9018aabSVincent Guittot	bool "Support cpu topology definition"
1469c9018aabSVincent Guittot	depends on SMP && CPU_V7
1470c9018aabSVincent Guittot	default y
1471c9018aabSVincent Guittot	help
1472c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1473c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1474c9018aabSVincent Guittot	  topology of an ARM System.
1475c9018aabSVincent Guittot
1476c9018aabSVincent Guittotconfig SCHED_MC
1477c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1478c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1479c9018aabSVincent Guittot	help
1480c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1481c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1482c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1483c9018aabSVincent Guittot
1484c9018aabSVincent Guittotconfig SCHED_SMT
1485c9018aabSVincent Guittot	bool "SMT scheduler support"
1486c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1487c9018aabSVincent Guittot	help
1488c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1489c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1490c9018aabSVincent Guittot	  places. If unsure say N here.
1491c9018aabSVincent Guittot
1492a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1493a8cbcd92SRussell King	bool
1494a8cbcd92SRussell King	help
1495a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1496a8cbcd92SRussell King
14978a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1498022c03a2SMarc Zyngier	bool "Architected timer support"
1499022c03a2SMarc Zyngier	depends on CPU_V7
15008a4da6e3SMark Rutland	select ARM_ARCH_TIMER
15010c403462SWill Deacon	select GENERIC_CLOCKEVENTS
1502022c03a2SMarc Zyngier	help
1503022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1504022c03a2SMarc Zyngier
1505f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1506f32f4ce2SRussell King	bool
1507f32f4ce2SRussell King	depends on SMP
1508da4a686aSRob Herring	select CLKSRC_OF if OF
1509f32f4ce2SRussell King	help
1510f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1511f32f4ce2SRussell King
1512e8db288eSNicolas Pitreconfig MCPM
1513e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1514e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1515e8db288eSNicolas Pitre	help
1516e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1517e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1518e8db288eSNicolas Pitre	  systems.
1519e8db288eSNicolas Pitre
15201c33be57SNicolas Pitreconfig BIG_LITTLE
15211c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
15221c33be57SNicolas Pitre	depends on CPU_V7 && SMP
15231c33be57SNicolas Pitre	select MCPM
15241c33be57SNicolas Pitre	help
15251c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
15261c33be57SNicolas Pitre	  system architecture.
15271c33be57SNicolas Pitre
15281c33be57SNicolas Pitreconfig BL_SWITCHER
15291c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
15301c33be57SNicolas Pitre	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
15311c33be57SNicolas Pitre	select CPU_PM
15321c33be57SNicolas Pitre	select ARM_CPU_SUSPEND
15331c33be57SNicolas Pitre	help
15341c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
15351c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
15361c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
15371c33be57SNicolas Pitre
1538b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1539b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1540b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1541b22537c6SNicolas Pitre	help
1542b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1543b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1544b22537c6SNicolas Pitre	  debugging purposes only.
1545b22537c6SNicolas Pitre
15468d5796d2SLennert Buytenhekchoice
15478d5796d2SLennert Buytenhek	prompt "Memory split"
15488d5796d2SLennert Buytenhek	default VMSPLIT_3G
15498d5796d2SLennert Buytenhek	help
15508d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
15518d5796d2SLennert Buytenhek
15528d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
15538d5796d2SLennert Buytenhek	  option alone!
15548d5796d2SLennert Buytenhek
15558d5796d2SLennert Buytenhek	config VMSPLIT_3G
15568d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
15578d5796d2SLennert Buytenhek	config VMSPLIT_2G
15588d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
15598d5796d2SLennert Buytenhek	config VMSPLIT_1G
15608d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
15618d5796d2SLennert Buytenhekendchoice
15628d5796d2SLennert Buytenhek
15638d5796d2SLennert Buytenhekconfig PAGE_OFFSET
15648d5796d2SLennert Buytenhek	hex
15658d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
15668d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
15678d5796d2SLennert Buytenhek	default 0xC0000000
15688d5796d2SLennert Buytenhek
15691da177e4SLinus Torvaldsconfig NR_CPUS
15701da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
15711da177e4SLinus Torvalds	range 2 32
15721da177e4SLinus Torvalds	depends on SMP
15731da177e4SLinus Torvalds	default "4"
15741da177e4SLinus Torvalds
1575a054a811SRussell Kingconfig HOTPLUG_CPU
157600b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
157740b31360SStephen Rothwell	depends on SMP
1578a054a811SRussell King	help
1579a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1580a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1581a054a811SRussell King
15822bdd424fSWill Deaconconfig ARM_PSCI
15832bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
15842bdd424fSWill Deacon	depends on CPU_V7
15852bdd424fSWill Deacon	help
15862bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
15872bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
15882bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
15892bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
15902bdd424fSWill Deacon	  ARM processors").
15912bdd424fSWill Deacon
15922a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
15932a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
15942a6ad871SMaxime Ripard# selected platforms.
159544986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
159644986ab0SPeter De Schrijver (NVIDIA)	int
15973dea19e8SPeter De Schrijver (NVIDIA)	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
15986d0fc190SR Sricharan	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX
159906b851e5SOlof Johansson	default 392 if ARCH_U8500
160001bb914cSTony Prisk	default 352 if ARCH_VT8500
160101bb914cSTony Prisk	default 288 if ARCH_SUNXI
16022a6ad871SMaxime Ripard	default 264 if MACH_H4700
160344986ab0SPeter De Schrijver (NVIDIA)	default 0
160444986ab0SPeter De Schrijver (NVIDIA)	help
160544986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
160644986ab0SPeter De Schrijver (NVIDIA)
160744986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
160844986ab0SPeter De Schrijver (NVIDIA)
1609d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
16101da177e4SLinus Torvalds
1611c9218b16SRussell Kingconfig HZ_FIXED
1612f8065813SRussell King	int
1613b130d5c2SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1614a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
16155248c657SDavid Brownell	default AT91_TIMER_HZ if ARCH_AT91
16165da3e714SMagnus Damm	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
161747d84682SRussell King	default 0
1618c9218b16SRussell King
1619c9218b16SRussell Kingchoice
162047d84682SRussell King	depends on HZ_FIXED = 0
1621c9218b16SRussell King	prompt "Timer frequency"
1622c9218b16SRussell King
1623c9218b16SRussell Kingconfig HZ_100
1624c9218b16SRussell King	bool "100 Hz"
1625c9218b16SRussell King
1626c9218b16SRussell Kingconfig HZ_200
1627c9218b16SRussell King	bool "200 Hz"
1628c9218b16SRussell King
1629c9218b16SRussell Kingconfig HZ_250
1630c9218b16SRussell King	bool "250 Hz"
1631c9218b16SRussell King
1632c9218b16SRussell Kingconfig HZ_300
1633c9218b16SRussell King	bool "300 Hz"
1634c9218b16SRussell King
1635c9218b16SRussell Kingconfig HZ_500
1636c9218b16SRussell King	bool "500 Hz"
1637c9218b16SRussell King
1638c9218b16SRussell Kingconfig HZ_1000
1639c9218b16SRussell King	bool "1000 Hz"
1640c9218b16SRussell King
1641c9218b16SRussell Kingendchoice
1642c9218b16SRussell King
1643c9218b16SRussell Kingconfig HZ
1644c9218b16SRussell King	int
164547d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1646c9218b16SRussell King	default 100 if HZ_100
1647c9218b16SRussell King	default 200 if HZ_200
1648c9218b16SRussell King	default 250 if HZ_250
1649c9218b16SRussell King	default 300 if HZ_300
1650c9218b16SRussell King	default 500 if HZ_500
1651c9218b16SRussell King	default 1000
1652c9218b16SRussell King
1653c9218b16SRussell Kingconfig SCHED_HRTICK
1654c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1655f8065813SRussell King
1656b28748fbSRussell Kingconfig SCHED_HRTICK
1657b28748fbSRussell King	def_bool HIGH_RES_TIMERS
1658b28748fbSRussell King
165916c79651SCatalin Marinasconfig THUMB2_KERNEL
1660bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
16614477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1662bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
166316c79651SCatalin Marinas	select AEABI
166416c79651SCatalin Marinas	select ARM_ASM_UNIFIED
166589bace65SArnd Bergmann	select ARM_UNWIND
166616c79651SCatalin Marinas	help
166716c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
166816c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
166916c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
167016c79651SCatalin Marinas
167116c79651SCatalin Marinas	  If unsure, say N.
167216c79651SCatalin Marinas
16736f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
16746f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
16756f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
16766f685c5cSDave Martin	default y
16776f685c5cSDave Martin	help
16786f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
16796f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
16806f685c5cSDave Martin	  branch instructions.
16816f685c5cSDave Martin
16826f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
16836f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
16846f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
16856f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
16866f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
16876f685c5cSDave Martin	  support.
16886f685c5cSDave Martin
16896f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
16906f685c5cSDave Martin	  relocation" error when loading some modules.
16916f685c5cSDave Martin
16926f685c5cSDave Martin	  Until fixed tools are available, passing
16936f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
16946f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
16956f685c5cSDave Martin	  stack usage in some cases.
16966f685c5cSDave Martin
16976f685c5cSDave Martin	  The problem is described in more detail at:
16986f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
16996f685c5cSDave Martin
17006f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
17016f685c5cSDave Martin
17026f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
17036f685c5cSDave Martin
17040becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
17050becb088SCatalin Marinas	bool
17060becb088SCatalin Marinas
1707704bdda0SNicolas Pitreconfig AEABI
1708704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1709704bdda0SNicolas Pitre	help
1710704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1711704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1712704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1713704bdda0SNicolas Pitre
1714704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1715704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1716704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1717704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1718704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1719704bdda0SNicolas Pitre
1720704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1721704bdda0SNicolas Pitre
17226c90c872SNicolas Pitreconfig OABI_COMPAT
1723a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1724d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
17256c90c872SNicolas Pitre	help
17266c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
17276c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
17286c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
17296c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
17306c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
17316c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
173291702175SKees Cook
173391702175SKees Cook	  The seccomp filter system will not be available when this is
173491702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
173591702175SKees Cook	  between calling conventions during filtering.
173691702175SKees Cook
17376c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
17386c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
17396c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
17406c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1741b02f8467SKees Cook	  at all). If in doubt say N.
17426c90c872SNicolas Pitre
1743eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1744e80d6a24SMel Gorman	bool
1745e80d6a24SMel Gorman
174605944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
174705944d74SRussell King	bool
174805944d74SRussell King
174907a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
175007a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
175107a2f737SRussell King
175205944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1753be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1754c80d79d7SYasunori Goto
17557b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
17567b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
17577b7bf499SWill Deacon
1758053a96caSNicolas Pitreconfig HIGHMEM
1759e8db89a2SRussell King	bool "High Memory Support"
1760e8db89a2SRussell King	depends on MMU
1761053a96caSNicolas Pitre	help
1762053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1763053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1764053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1765053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1766053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1767053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1768053a96caSNicolas Pitre
1769053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1770053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1771053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1772053a96caSNicolas Pitre
1773053a96caSNicolas Pitre	  If unsure, say n.
1774053a96caSNicolas Pitre
177565cec8e3SRussell Kingconfig HIGHPTE
177665cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
177765cec8e3SRussell King	depends on HIGHMEM
177865cec8e3SRussell King
17791b8873a0SJamie Ilesconfig HW_PERF_EVENTS
17801b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1781f0d1bc47SWill Deacon	depends on PERF_EVENTS
17821b8873a0SJamie Iles	default y
17831b8873a0SJamie Iles	help
17841b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
17851b8873a0SJamie Iles	  disabled, perf events will use software events only.
17861b8873a0SJamie Iles
17871355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS
17881355e2a6SCatalin Marinas       def_bool y
17891355e2a6SCatalin Marinas       depends on ARM_LPAE
17901355e2a6SCatalin Marinas
17918d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE
17928d962507SCatalin Marinas       def_bool y
17938d962507SCatalin Marinas       depends on ARM_LPAE
17948d962507SCatalin Marinas
17954bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB
17964bfab203SSteven Capper	def_bool y
17974bfab203SSteven Capper
17983f22ab27SDave Hansensource "mm/Kconfig"
17993f22ab27SDave Hansen
1800c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1801c1b2d970SMagnus Damm	int "Maximum zone order" if ARCH_SHMOBILE
1802c1b2d970SMagnus Damm	range 11 64 if ARCH_SHMOBILE
1803898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
1804c1b2d970SMagnus Damm	default "9" if SA1111
1805c1b2d970SMagnus Damm	default "11"
1806c1b2d970SMagnus Damm	help
1807c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1808c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1809c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1810c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1811c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1812c1b2d970SMagnus Damm	  increase this value.
1813c1b2d970SMagnus Damm
1814c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1815c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1816c1b2d970SMagnus Damm
18171da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
18181da177e4SLinus Torvalds	bool
1819f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
18201da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1821e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
18221da177e4SLinus Torvalds	help
18231da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
18241da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
18251da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
18261da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
18271da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
18281da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
18291da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
18301da177e4SLinus Torvalds
183139ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
183238ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
183338ef2ad5SLinus Walleij	depends on MMU
183439ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
183539ec58f3SLennert Buytenhek	help
183639ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
183739ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
183839ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
183939ec58f3SLennert Buytenhek
184039ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
184139ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
184239ec58f3SLennert Buytenhek	  such copy operations with large buffers.
184339ec58f3SLennert Buytenhek
184439ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
184539ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
184639ec58f3SLennert Buytenhek
184770c70d97SNicolas Pitreconfig SECCOMP
184870c70d97SNicolas Pitre	bool
184970c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
185070c70d97SNicolas Pitre	---help---
185170c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
185270c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
185370c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
185470c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
185570c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
185670c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
185770c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
185870c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
185970c70d97SNicolas Pitre	  defined by each seccomp mode.
186070c70d97SNicolas Pitre
1861c743f380SNicolas Pitreconfig CC_STACKPROTECTOR
1862c743f380SNicolas Pitre	bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1863c743f380SNicolas Pitre	help
1864c743f380SNicolas Pitre	  This option turns on the -fstack-protector GCC feature. This
1865c743f380SNicolas Pitre	  feature puts, at the beginning of functions, a canary value on
1866c743f380SNicolas Pitre	  the stack just before the return address, and validates
1867c743f380SNicolas Pitre	  the value just before actually returning.  Stack based buffer
1868c743f380SNicolas Pitre	  overflows (that need to overwrite this return address) now also
1869c743f380SNicolas Pitre	  overwrite the canary, which gets detected and the attack is then
1870c743f380SNicolas Pitre	  neutralized via a kernel panic.
1871c743f380SNicolas Pitre	  This feature requires gcc version 4.2 or above.
1872c743f380SNicolas Pitre
187306e6295bSStefano Stabelliniconfig SWIOTLB
187406e6295bSStefano Stabellini	def_bool y
187506e6295bSStefano Stabellini
187606e6295bSStefano Stabelliniconfig IOMMU_HELPER
187706e6295bSStefano Stabellini	def_bool SWIOTLB
187806e6295bSStefano Stabellini
1879eff8d644SStefano Stabelliniconfig XEN_DOM0
1880eff8d644SStefano Stabellini	def_bool y
1881eff8d644SStefano Stabellini	depends on XEN
1882eff8d644SStefano Stabellini
1883eff8d644SStefano Stabelliniconfig XEN
1884eff8d644SStefano Stabellini	bool "Xen guest support on ARM (EXPERIMENTAL)"
188585323a99SIan Campbell	depends on ARM && AEABI && OF
1886f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
188785323a99SIan Campbell	depends on !GENERIC_ATOMIC64
188817b7ab80SStefano Stabellini	select ARM_PSCI
188983862ccfSStefano Stabellini	select SWIOTLB_XEN
1890eff8d644SStefano Stabellini	help
1891eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1892eff8d644SStefano Stabellini
18931da177e4SLinus Torvaldsendmenu
18941da177e4SLinus Torvalds
18951da177e4SLinus Torvaldsmenu "Boot options"
18961da177e4SLinus Torvalds
18979eb8f674SGrant Likelyconfig USE_OF
18989eb8f674SGrant Likely	bool "Flattened Device Tree support"
1899b1b3f49cSRussell King	select IRQ_DOMAIN
19009eb8f674SGrant Likely	select OF
19019eb8f674SGrant Likely	select OF_EARLY_FLATTREE
19029eb8f674SGrant Likely	help
19039eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
19049eb8f674SGrant Likely
1905bd51e2f5SNicolas Pitreconfig ATAGS
1906bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1907bd51e2f5SNicolas Pitre	default y
1908bd51e2f5SNicolas Pitre	help
1909bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1910bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1911bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1912bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1913bd51e2f5SNicolas Pitre	  leave this to y.
1914bd51e2f5SNicolas Pitre
1915bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1916bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1917bd51e2f5SNicolas Pitre	depends on ATAGS
1918bd51e2f5SNicolas Pitre	help
1919bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1920bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1921bd51e2f5SNicolas Pitre
19221da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
19231da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
19241da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
19251da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
19261da177e4SLinus Torvalds	default "0"
19271da177e4SLinus Torvalds	help
19281da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
19291da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
19301da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
19311da177e4SLinus Torvalds	  value in their defconfig file.
19321da177e4SLinus Torvalds
19331da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
19341da177e4SLinus Torvalds
19351da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
19361da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
19371da177e4SLinus Torvalds	default "0"
19381da177e4SLinus Torvalds	help
1939f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1940f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1941f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1942f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1943f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1944f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
19451da177e4SLinus Torvalds
19461da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
19471da177e4SLinus Torvalds
19481da177e4SLinus Torvaldsconfig ZBOOT_ROM
19491da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
19501da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
19511da177e4SLinus Torvalds	help
19521da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
19531da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
19541da177e4SLinus Torvalds
1955090ab3ffSSimon Hormanchoice
1956090ab3ffSSimon Horman	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1957d6f94fa0SKees Cook	depends on ZBOOT_ROM && ARCH_SH7372
1958090ab3ffSSimon Horman	default ZBOOT_ROM_NONE
1959090ab3ffSSimon Horman	help
1960090ab3ffSSimon Horman	  Include experimental SD/MMC loading code in the ROM-able zImage.
196159bf8964SMasanari Iida	  With this enabled it is possible to write the ROM-able zImage
1962090ab3ffSSimon Horman	  kernel image to an MMC or SD card and boot the kernel straight
1963090ab3ffSSimon Horman	  from the reset vector. At reset the processor Mask ROM will load
196459bf8964SMasanari Iida	  the first part of the ROM-able zImage which in turn loads the
1965090ab3ffSSimon Horman	  rest the kernel image to RAM.
1966090ab3ffSSimon Horman
1967090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE
1968090ab3ffSSimon Horman	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1969090ab3ffSSimon Horman	help
1970090ab3ffSSimon Horman	  Do not load image from SD or MMC
1971090ab3ffSSimon Horman
1972f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF
1973f45b1149SSimon Horman	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1974f45b1149SSimon Horman	help
1975090ab3ffSSimon Horman	  Load image from MMCIF hardware block.
1976090ab3ffSSimon Horman
1977090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI
1978090ab3ffSSimon Horman	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1979090ab3ffSSimon Horman	help
1980090ab3ffSSimon Horman	  Load image from SDHI hardware block
1981090ab3ffSSimon Horman
1982090ab3ffSSimon Hormanendchoice
1983f45b1149SSimon Horman
1984e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1985e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1986d6f94fa0SKees Cook	depends on OF && !ZBOOT_ROM
1987e2a6a3aaSJohn Bonesio	help
1988e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1989e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1990e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1991e2a6a3aaSJohn Bonesio
1992e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1993e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1994e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1995e2a6a3aaSJohn Bonesio
1996e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1997e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1998e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1999e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
2000e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
2001e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
2002e2a6a3aaSJohn Bonesio	  to this option.
2003e2a6a3aaSJohn Bonesio
2004b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
2005b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
2006b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
2007b90b9a38SNicolas Pitre	help
2008b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
2009b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
2010b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
2011b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
2012b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
2013b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
2014b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
2015b90b9a38SNicolas Pitre
2016d0f34a11SGenoud Richardchoice
2017d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2018d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2019d0f34a11SGenoud Richard
2020d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2021d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
2022d0f34a11SGenoud Richard	help
2023d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
2024d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
2025d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
2026d0f34a11SGenoud Richard
2027d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2028d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
2029d0f34a11SGenoud Richard	help
2030d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
2031d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
2032d0f34a11SGenoud Richard
2033d0f34a11SGenoud Richardendchoice
2034d0f34a11SGenoud Richard
20351da177e4SLinus Torvaldsconfig CMDLINE
20361da177e4SLinus Torvalds	string "Default kernel command string"
20371da177e4SLinus Torvalds	default ""
20381da177e4SLinus Torvalds	help
20391da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
20401da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
20411da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
20421da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
20431da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
20441da177e4SLinus Torvalds
20454394c124SVictor Boiviechoice
20464394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
20474394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
2048bd51e2f5SNicolas Pitre	depends on ATAGS
20494394c124SVictor Boivie
20504394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
20514394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
20524394c124SVictor Boivie	help
20534394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
20544394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
20554394c124SVictor Boivie	  string provided in CMDLINE will be used.
20564394c124SVictor Boivie
20574394c124SVictor Boivieconfig CMDLINE_EXTEND
20584394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
20594394c124SVictor Boivie	help
20604394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
20614394c124SVictor Boivie	  appended to the default kernel command string.
20624394c124SVictor Boivie
206392d2040dSAlexander Hollerconfig CMDLINE_FORCE
206492d2040dSAlexander Holler	bool "Always use the default kernel command string"
206592d2040dSAlexander Holler	help
206692d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
206792d2040dSAlexander Holler	  loader passes other arguments to the kernel.
206892d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
206992d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
20704394c124SVictor Boivieendchoice
207192d2040dSAlexander Holler
20721da177e4SLinus Torvaldsconfig XIP_KERNEL
20731da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
2074387798b3SRob Herring	depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
20751da177e4SLinus Torvalds	help
20761da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
20771da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
20781da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
20791da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
20801da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
20811da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
20821da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
20831da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
20841da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
20851da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
20861da177e4SLinus Torvalds
20871da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
20881da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
20891da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
20901da177e4SLinus Torvalds
20911da177e4SLinus Torvalds	  If unsure, say N.
20921da177e4SLinus Torvalds
20931da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
20941da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
20951da177e4SLinus Torvalds	depends on XIP_KERNEL
20961da177e4SLinus Torvalds	default "0x00080000"
20971da177e4SLinus Torvalds	help
20981da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
20991da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
21001da177e4SLinus Torvalds	  own flash usage.
21011da177e4SLinus Torvalds
2102c587e4a6SRichard Purdieconfig KEXEC
2103c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
210419ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
2105c587e4a6SRichard Purdie	help
2106c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2107c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
210801dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2109c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2110c587e4a6SRichard Purdie
2111c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2112c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2113bf220695SGeert Uytterhoeven	  initially work for you.
2114c587e4a6SRichard Purdie
21154cd9d6f7SRichard Purdieconfig ATAGS_PROC
21164cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2117bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
2118b98d7291SUli Luckas	default y
21194cd9d6f7SRichard Purdie	help
21204cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
21214cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
21224cd9d6f7SRichard Purdie
2123cb5d39b3SMika Westerbergconfig CRASH_DUMP
2124cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2125cb5d39b3SMika Westerberg	help
2126cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2127cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2128cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2129cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2130cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2131cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2132cb5d39b3SMika Westerberg
2133cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2134cb5d39b3SMika Westerberg
2135e69edc79SEric Miaoconfig AUTO_ZRELADDR
2136e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2137e1b31445SLinus Walleij	depends on !ZBOOT_ROM
2138e69edc79SEric Miao	help
2139e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2140e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2141e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2142e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2143e69edc79SEric Miao	  from start of memory.
2144e69edc79SEric Miao
21451da177e4SLinus Torvaldsendmenu
21461da177e4SLinus Torvalds
2147ac9d7efcSRussell Kingmenu "CPU Power Management"
21481da177e4SLinus Torvalds
214989c52ed4SBen Dooksif ARCH_HAS_CPUFREQ
21501da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
21511da177e4SLinus Torvaldsendif
21521da177e4SLinus Torvalds
2153ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2154ac9d7efcSRussell King
2155ac9d7efcSRussell Kingendmenu
2156ac9d7efcSRussell King
21571da177e4SLinus Torvaldsmenu "Floating point emulation"
21581da177e4SLinus Torvalds
21591da177e4SLinus Torvaldscomment "At least one emulation must be selected"
21601da177e4SLinus Torvalds
21611da177e4SLinus Torvaldsconfig FPE_NWFPE
21621da177e4SLinus Torvalds	bool "NWFPE math emulation"
2163593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
21641da177e4SLinus Torvalds	---help---
21651da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
21661da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
21671da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
21681da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
21691da177e4SLinus Torvalds
21701da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
21711da177e4SLinus Torvalds	  early in the bootup.
21721da177e4SLinus Torvalds
21731da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
21741da177e4SLinus Torvalds	bool "Support extended precision"
2175bedf142bSLennert Buytenhek	depends on FPE_NWFPE
21761da177e4SLinus Torvalds	help
21771da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
21781da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
21791da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
21801da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
21811da177e4SLinus Torvalds	  floating point emulator without any good reason.
21821da177e4SLinus Torvalds
21831da177e4SLinus Torvalds	  You almost surely want to say N here.
21841da177e4SLinus Torvalds
21851da177e4SLinus Torvaldsconfig FPE_FASTFPE
21861da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
2187d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
21881da177e4SLinus Torvalds	---help---
21891da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
21901da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
21911da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
21921da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
21931da177e4SLinus Torvalds
21941da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
21951da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
21961da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
21971da177e4SLinus Torvalds	  choose NWFPE.
21981da177e4SLinus Torvalds
21991da177e4SLinus Torvaldsconfig VFP
22001da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2201e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
22021da177e4SLinus Torvalds	help
22031da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
22041da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
22051da177e4SLinus Torvalds
22061da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
22071da177e4SLinus Torvalds	  release notes and additional status information.
22081da177e4SLinus Torvalds
22091da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
22101da177e4SLinus Torvalds
221125ebee02SCatalin Marinasconfig VFPv3
221225ebee02SCatalin Marinas	bool
221325ebee02SCatalin Marinas	depends on VFP
221425ebee02SCatalin Marinas	default y if CPU_V7
221525ebee02SCatalin Marinas
2216b5872db4SCatalin Marinasconfig NEON
2217b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2218b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2219b5872db4SCatalin Marinas	help
2220b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2221b5872db4SCatalin Marinas	  Extension.
2222b5872db4SCatalin Marinas
222373c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
222473c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
2225c4a30c3bSRussell King	depends on NEON && AEABI
222673c132c1SArd Biesheuvel	help
222773c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
222873c132c1SArd Biesheuvel
22291da177e4SLinus Torvaldsendmenu
22301da177e4SLinus Torvalds
22311da177e4SLinus Torvaldsmenu "Userspace binary formats"
22321da177e4SLinus Torvalds
22331da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
22341da177e4SLinus Torvalds
22351da177e4SLinus Torvaldsconfig ARTHUR
22361da177e4SLinus Torvalds	tristate "RISC OS personality"
2237704bdda0SNicolas Pitre	depends on !AEABI
22381da177e4SLinus Torvalds	help
22391da177e4SLinus Torvalds	  Say Y here to include the kernel code necessary if you want to run
22401da177e4SLinus Torvalds	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
22411da177e4SLinus Torvalds	  experimental; if this sounds frightening, say N and sleep in peace.
22421da177e4SLinus Torvalds	  You can also say M here to compile this support as a module (which
22431da177e4SLinus Torvalds	  will be called arthur).
22441da177e4SLinus Torvalds
22451da177e4SLinus Torvaldsendmenu
22461da177e4SLinus Torvalds
22471da177e4SLinus Torvaldsmenu "Power management options"
22481da177e4SLinus Torvalds
2249eceab4acSRussell Kingsource "kernel/power/Kconfig"
22501da177e4SLinus Torvalds
2251f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
22524b1082caSStephen Warren	depends on !ARCH_S5PC100
225319a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
22543f5d0819SChao Xie		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2255f4cb5700SJohannes Berg	def_bool y
2256f4cb5700SJohannes Berg
225715e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
225815e0d9e3SArnd Bergmann	def_bool PM_SLEEP
225915e0d9e3SArnd Bergmann
22601da177e4SLinus Torvaldsendmenu
22611da177e4SLinus Torvalds
2262d5950b43SSam Ravnborgsource "net/Kconfig"
2263d5950b43SSam Ravnborg
2264ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
22651da177e4SLinus Torvalds
22661da177e4SLinus Torvaldssource "fs/Kconfig"
22671da177e4SLinus Torvalds
22681da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
22691da177e4SLinus Torvalds
22701da177e4SLinus Torvaldssource "security/Kconfig"
22711da177e4SLinus Torvalds
22721da177e4SLinus Torvaldssource "crypto/Kconfig"
22731da177e4SLinus Torvalds
22741da177e4SLinus Torvaldssource "lib/Kconfig"
2275749cf76cSChristoffer Dall
2276749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig"
2277