12c7879eaSTijl Coosemans /*- 251369649SPedro F. Giffuni * SPDX-License-Identifier: BSD-3-Clause 351369649SPedro F. Giffuni * 42c7879eaSTijl Coosemans * Copyright (c) 1991 The Regents of the University of California. 52c7879eaSTijl Coosemans * All rights reserved. 62c7879eaSTijl Coosemans * 72c7879eaSTijl Coosemans * Redistribution and use in source and binary forms, with or without 82c7879eaSTijl Coosemans * modification, are permitted provided that the following conditions 92c7879eaSTijl Coosemans * are met: 102c7879eaSTijl Coosemans * 1. Redistributions of source code must retain the above copyright 112c7879eaSTijl Coosemans * notice, this list of conditions and the following disclaimer. 122c7879eaSTijl Coosemans * 2. Redistributions in binary form must reproduce the above copyright 132c7879eaSTijl Coosemans * notice, this list of conditions and the following disclaimer in the 142c7879eaSTijl Coosemans * documentation and/or other materials provided with the distribution. 15fbbd9655SWarner Losh * 3. Neither the name of the University nor the names of its contributors 162c7879eaSTijl Coosemans * may be used to endorse or promote products derived from this software 172c7879eaSTijl Coosemans * without specific prior written permission. 182c7879eaSTijl Coosemans * 192c7879eaSTijl Coosemans * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 202c7879eaSTijl Coosemans * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 212c7879eaSTijl Coosemans * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 222c7879eaSTijl Coosemans * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 232c7879eaSTijl Coosemans * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 242c7879eaSTijl Coosemans * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 252c7879eaSTijl Coosemans * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 262c7879eaSTijl Coosemans * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 272c7879eaSTijl Coosemans * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 282c7879eaSTijl Coosemans * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 292c7879eaSTijl Coosemans * SUCH DAMAGE. 302c7879eaSTijl Coosemans * 312c7879eaSTijl Coosemans * from: @(#)specialreg.h 7.1 (Berkeley) 5/9/91 322c7879eaSTijl Coosemans * $FreeBSD$ 332c7879eaSTijl Coosemans */ 342c7879eaSTijl Coosemans 352c7879eaSTijl Coosemans #ifndef _MACHINE_SPECIALREG_H_ 362c7879eaSTijl Coosemans #define _MACHINE_SPECIALREG_H_ 372c7879eaSTijl Coosemans 382c7879eaSTijl Coosemans /* 392c7879eaSTijl Coosemans * Bits in 386 special registers: 402c7879eaSTijl Coosemans */ 412c7879eaSTijl Coosemans #define CR0_PE 0x00000001 /* Protected mode Enable */ 422c7879eaSTijl Coosemans #define CR0_MP 0x00000002 /* "Math" (fpu) Present */ 432c7879eaSTijl Coosemans #define CR0_EM 0x00000004 /* EMulate FPU instructions. (trap ESC only) */ 442c7879eaSTijl Coosemans #define CR0_TS 0x00000008 /* Task Switched (if MP, trap ESC and WAIT) */ 452c7879eaSTijl Coosemans #define CR0_PG 0x80000000 /* PaGing enable */ 462c7879eaSTijl Coosemans 472c7879eaSTijl Coosemans /* 482c7879eaSTijl Coosemans * Bits in 486 special registers: 492c7879eaSTijl Coosemans */ 502c7879eaSTijl Coosemans #define CR0_NE 0x00000020 /* Numeric Error enable (EX16 vs IRQ13) */ 512c7879eaSTijl Coosemans #define CR0_WP 0x00010000 /* Write Protect (honor page protect in 522c7879eaSTijl Coosemans all modes) */ 532c7879eaSTijl Coosemans #define CR0_AM 0x00040000 /* Alignment Mask (set to enable AC flag) */ 542c7879eaSTijl Coosemans #define CR0_NW 0x20000000 /* Not Write-through */ 552c7879eaSTijl Coosemans #define CR0_CD 0x40000000 /* Cache Disable */ 562c7879eaSTijl Coosemans 572773649dSKonstantin Belousov #define CR3_PCID_SAVE 0x8000000000000000 58a546448bSKonstantin Belousov #define CR3_PCID_MASK 0xfff 592773649dSKonstantin Belousov 602c7879eaSTijl Coosemans /* 612c7879eaSTijl Coosemans * Bits in PPro special registers 622c7879eaSTijl Coosemans */ 632c7879eaSTijl Coosemans #define CR4_VME 0x00000001 /* Virtual 8086 mode extensions */ 642c7879eaSTijl Coosemans #define CR4_PVI 0x00000002 /* Protected-mode virtual interrupts */ 652c7879eaSTijl Coosemans #define CR4_TSD 0x00000004 /* Time stamp disable */ 662c7879eaSTijl Coosemans #define CR4_DE 0x00000008 /* Debugging extensions */ 672c7879eaSTijl Coosemans #define CR4_PSE 0x00000010 /* Page size extensions */ 682c7879eaSTijl Coosemans #define CR4_PAE 0x00000020 /* Physical address extension */ 692c7879eaSTijl Coosemans #define CR4_MCE 0x00000040 /* Machine check enable */ 702c7879eaSTijl Coosemans #define CR4_PGE 0x00000080 /* Page global enable */ 712c7879eaSTijl Coosemans #define CR4_PCE 0x00000100 /* Performance monitoring counter enable */ 722c7879eaSTijl Coosemans #define CR4_FXSR 0x00000200 /* Fast FPU save/restore used by OS */ 732c7879eaSTijl Coosemans #define CR4_XMM 0x00000400 /* enable SIMD/MMX2 to use except 16 */ 74706bc29bSConrad Meyer #define CR4_UMIP 0x00000800 /* User Mode Instruction Prevention */ 754ba405dcSKonstantin Belousov #define CR4_LA57 0x00001000 /* Enable 5-level paging */ 76bf70b875SNeel Natu #define CR4_VMXE 0x00002000 /* enable VMX operation (Intel-specific) */ 772773649dSKonstantin Belousov #define CR4_FSGSBASE 0x00010000 /* Enable FS/GS BASE accessing instructions */ 782773649dSKonstantin Belousov #define CR4_PCIDE 0x00020000 /* Enable Context ID */ 792c7879eaSTijl Coosemans #define CR4_XSAVE 0x00040000 /* XSETBV/XGETBV */ 802773649dSKonstantin Belousov #define CR4_SMEP 0x00100000 /* Supervisor-Mode Execution Prevention */ 81da457ed9SKonstantin Belousov #define CR4_SMAP 0x00200000 /* Supervisor-Mode Access Prevention */ 825671e0d6SKonstantin Belousov #define CR4_PKE 0x00400000 /* Protection Keys Enable */ 832c7879eaSTijl Coosemans 842c7879eaSTijl Coosemans /* 852c7879eaSTijl Coosemans * Bits in AMD64 special registers. EFER is 64 bits wide. 862c7879eaSTijl Coosemans */ 872c7879eaSTijl Coosemans #define EFER_SCE 0x000000001 /* System Call Extensions (R/W) */ 882c7879eaSTijl Coosemans #define EFER_LME 0x000000100 /* Long mode enable (R/W) */ 892c7879eaSTijl Coosemans #define EFER_LMA 0x000000400 /* Long mode active (R) */ 902c7879eaSTijl Coosemans #define EFER_NXE 0x000000800 /* PTE No-Execute bit enable (R/W) */ 91e011dc96SNeel Natu #define EFER_SVM 0x000001000 /* SVM enable bit for AMD, reserved for Intel */ 92712bd51aSNeel Natu #define EFER_LMSLE 0x000002000 /* Long Mode Segment Limit Enable */ 93712bd51aSNeel Natu #define EFER_FFXSR 0x000004000 /* Fast FXSAVE/FSRSTOR */ 94712bd51aSNeel Natu #define EFER_TCE 0x000008000 /* Translation Cache Extension */ 95706bc29bSConrad Meyer #define EFER_MCOMMIT 0x00020000 /* Enable MCOMMIT (AMD) */ 962c7879eaSTijl Coosemans 972c7879eaSTijl Coosemans /* 982c7879eaSTijl Coosemans * Intel Extended Features registers 992c7879eaSTijl Coosemans */ 1002c7879eaSTijl Coosemans #define XCR0 0 /* XFEATURE_ENABLED_MASK register */ 1012c7879eaSTijl Coosemans 1022c7879eaSTijl Coosemans #define XFEATURE_ENABLED_X87 0x00000001 1032c7879eaSTijl Coosemans #define XFEATURE_ENABLED_SSE 0x00000002 104355d8a2fSJohn Baldwin #define XFEATURE_ENABLED_YMM_HI128 0x00000004 105355d8a2fSJohn Baldwin #define XFEATURE_ENABLED_AVX XFEATURE_ENABLED_YMM_HI128 106355d8a2fSJohn Baldwin #define XFEATURE_ENABLED_BNDREGS 0x00000008 107355d8a2fSJohn Baldwin #define XFEATURE_ENABLED_BNDCSR 0x00000010 108355d8a2fSJohn Baldwin #define XFEATURE_ENABLED_OPMASK 0x00000020 109355d8a2fSJohn Baldwin #define XFEATURE_ENABLED_ZMM_HI256 0x00000040 110355d8a2fSJohn Baldwin #define XFEATURE_ENABLED_HI16_ZMM 0x00000080 1112c7879eaSTijl Coosemans 1122c7879eaSTijl Coosemans #define XFEATURE_AVX \ 1132c7879eaSTijl Coosemans (XFEATURE_ENABLED_X87 | XFEATURE_ENABLED_SSE | XFEATURE_ENABLED_AVX) 114355d8a2fSJohn Baldwin #define XFEATURE_AVX512 \ 115355d8a2fSJohn Baldwin (XFEATURE_ENABLED_OPMASK | XFEATURE_ENABLED_ZMM_HI256 | \ 116355d8a2fSJohn Baldwin XFEATURE_ENABLED_HI16_ZMM) 117355d8a2fSJohn Baldwin #define XFEATURE_MPX \ 118355d8a2fSJohn Baldwin (XFEATURE_ENABLED_BNDREGS | XFEATURE_ENABLED_BNDCSR) 1192c7879eaSTijl Coosemans 1202c7879eaSTijl Coosemans /* 1212c7879eaSTijl Coosemans * CPUID instruction features register 1222c7879eaSTijl Coosemans */ 1232c7879eaSTijl Coosemans #define CPUID_FPU 0x00000001 1242c7879eaSTijl Coosemans #define CPUID_VME 0x00000002 1252c7879eaSTijl Coosemans #define CPUID_DE 0x00000004 1262c7879eaSTijl Coosemans #define CPUID_PSE 0x00000008 1272c7879eaSTijl Coosemans #define CPUID_TSC 0x00000010 1282c7879eaSTijl Coosemans #define CPUID_MSR 0x00000020 1292c7879eaSTijl Coosemans #define CPUID_PAE 0x00000040 1302c7879eaSTijl Coosemans #define CPUID_MCE 0x00000080 1312c7879eaSTijl Coosemans #define CPUID_CX8 0x00000100 1322c7879eaSTijl Coosemans #define CPUID_APIC 0x00000200 1332c7879eaSTijl Coosemans #define CPUID_B10 0x00000400 1342c7879eaSTijl Coosemans #define CPUID_SEP 0x00000800 1352c7879eaSTijl Coosemans #define CPUID_MTRR 0x00001000 1362c7879eaSTijl Coosemans #define CPUID_PGE 0x00002000 1372c7879eaSTijl Coosemans #define CPUID_MCA 0x00004000 1382c7879eaSTijl Coosemans #define CPUID_CMOV 0x00008000 1392c7879eaSTijl Coosemans #define CPUID_PAT 0x00010000 1402c7879eaSTijl Coosemans #define CPUID_PSE36 0x00020000 1412c7879eaSTijl Coosemans #define CPUID_PSN 0x00040000 1422c7879eaSTijl Coosemans #define CPUID_CLFSH 0x00080000 1432c7879eaSTijl Coosemans #define CPUID_B20 0x00100000 1442c7879eaSTijl Coosemans #define CPUID_DS 0x00200000 1452c7879eaSTijl Coosemans #define CPUID_ACPI 0x00400000 1462c7879eaSTijl Coosemans #define CPUID_MMX 0x00800000 1472c7879eaSTijl Coosemans #define CPUID_FXSR 0x01000000 1482c7879eaSTijl Coosemans #define CPUID_SSE 0x02000000 1492c7879eaSTijl Coosemans #define CPUID_XMM 0x02000000 1502c7879eaSTijl Coosemans #define CPUID_SSE2 0x04000000 1512c7879eaSTijl Coosemans #define CPUID_SS 0x08000000 1522c7879eaSTijl Coosemans #define CPUID_HTT 0x10000000 1532c7879eaSTijl Coosemans #define CPUID_TM 0x20000000 1542c7879eaSTijl Coosemans #define CPUID_IA64 0x40000000 1552c7879eaSTijl Coosemans #define CPUID_PBE 0x80000000 1562c7879eaSTijl Coosemans 1572c7879eaSTijl Coosemans #define CPUID2_SSE3 0x00000001 1582c7879eaSTijl Coosemans #define CPUID2_PCLMULQDQ 0x00000002 1592c7879eaSTijl Coosemans #define CPUID2_DTES64 0x00000004 1602c7879eaSTijl Coosemans #define CPUID2_MON 0x00000008 1612c7879eaSTijl Coosemans #define CPUID2_DS_CPL 0x00000010 1622c7879eaSTijl Coosemans #define CPUID2_VMX 0x00000020 1632c7879eaSTijl Coosemans #define CPUID2_SMX 0x00000040 1642c7879eaSTijl Coosemans #define CPUID2_EST 0x00000080 1652c7879eaSTijl Coosemans #define CPUID2_TM2 0x00000100 1662c7879eaSTijl Coosemans #define CPUID2_SSSE3 0x00000200 1672c7879eaSTijl Coosemans #define CPUID2_CNXTID 0x00000400 168e31b1dc8SSean Bruno #define CPUID2_SDBG 0x00000800 1692c7879eaSTijl Coosemans #define CPUID2_FMA 0x00001000 1702c7879eaSTijl Coosemans #define CPUID2_CX16 0x00002000 1712c7879eaSTijl Coosemans #define CPUID2_XTPR 0x00004000 1722c7879eaSTijl Coosemans #define CPUID2_PDCM 0x00008000 1732c7879eaSTijl Coosemans #define CPUID2_PCID 0x00020000 1742c7879eaSTijl Coosemans #define CPUID2_DCA 0x00040000 1752c7879eaSTijl Coosemans #define CPUID2_SSE41 0x00080000 1762c7879eaSTijl Coosemans #define CPUID2_SSE42 0x00100000 1772c7879eaSTijl Coosemans #define CPUID2_X2APIC 0x00200000 1782c7879eaSTijl Coosemans #define CPUID2_MOVBE 0x00400000 1792c7879eaSTijl Coosemans #define CPUID2_POPCNT 0x00800000 1802c7879eaSTijl Coosemans #define CPUID2_TSCDLT 0x01000000 1812c7879eaSTijl Coosemans #define CPUID2_AESNI 0x02000000 1822c7879eaSTijl Coosemans #define CPUID2_XSAVE 0x04000000 1832c7879eaSTijl Coosemans #define CPUID2_OSXSAVE 0x08000000 1842c7879eaSTijl Coosemans #define CPUID2_AVX 0x10000000 1852c7879eaSTijl Coosemans #define CPUID2_F16C 0x20000000 186bcd60681SJohn Baldwin #define CPUID2_RDRAND 0x40000000 1872c7879eaSTijl Coosemans #define CPUID2_HV 0x80000000 1882c7879eaSTijl Coosemans 1893b418d1bSRuslan Bukin /* Intel Processor Trace CPUID. */ 1903b418d1bSRuslan Bukin 1913b418d1bSRuslan Bukin /* Leaf 0 ebx. */ 1923b418d1bSRuslan Bukin #define CPUPT_CR3 (1 << 0) /* CR3 Filtering Support */ 1933b418d1bSRuslan Bukin #define CPUPT_PSB (1 << 1) /* Configurable PSB and Cycle-Accurate Mode Supported */ 1943b418d1bSRuslan Bukin #define CPUPT_IPF (1 << 2) /* IP Filtering and TraceStop supported */ 1953b418d1bSRuslan Bukin #define CPUPT_MTC (1 << 3) /* MTC Supported */ 1963b418d1bSRuslan Bukin #define CPUPT_PRW (1 << 4) /* PTWRITE Supported */ 1973b418d1bSRuslan Bukin #define CPUPT_PWR (1 << 5) /* Power Event Trace Supported */ 1983b418d1bSRuslan Bukin 1993b418d1bSRuslan Bukin /* Leaf 0 ecx. */ 2003b418d1bSRuslan Bukin #define CPUPT_TOPA (1 << 0) /* ToPA Output Supported */ 2013b418d1bSRuslan Bukin #define CPUPT_TOPA_MULTI (1 << 1) /* ToPA Tables Allow Multiple Output Entries */ 2023b418d1bSRuslan Bukin #define CPUPT_SINGLE (1 << 2) /* Single-Range Output Supported */ 2033b418d1bSRuslan Bukin #define CPUPT_TT_OUT (1 << 3) /* Output to Trace Transport Subsystem Supported */ 2043b418d1bSRuslan Bukin #define CPUPT_LINEAR_IP (1 << 31) /* IP Payloads are Linear IP, otherwise IP is effective */ 2053b418d1bSRuslan Bukin 2063b418d1bSRuslan Bukin /* Leaf 1 eax. */ 2073b418d1bSRuslan Bukin #define CPUPT_NADDR_S 0 /* Number of Address Ranges */ 2083b418d1bSRuslan Bukin #define CPUPT_NADDR_M (0x7 << CPUPT_NADDR_S) 2093b418d1bSRuslan Bukin #define CPUPT_MTC_BITMAP_S 16 /* Bitmap of supported MTC Period Encodings */ 2103b418d1bSRuslan Bukin #define CPUPT_MTC_BITMAP_M (0xffff << CPUPT_MTC_BITMAP_S) 2113b418d1bSRuslan Bukin 2123b418d1bSRuslan Bukin /* Leaf 1 ebx. */ 2133b418d1bSRuslan Bukin #define CPUPT_CT_BITMAP_S 0 /* Bitmap of supported Cycle Threshold values */ 2143b418d1bSRuslan Bukin #define CPUPT_CT_BITMAP_M (0xffff << CPUPT_CT_BITMAP_S) 2153b418d1bSRuslan Bukin #define CPUPT_PFE_BITMAP_S 16 /* Bitmap of supported Configurable PSB Frequency encoding */ 2163b418d1bSRuslan Bukin #define CPUPT_PFE_BITMAP_M (0xffff << CPUPT_PFE_BITMAP_S) 2173b418d1bSRuslan Bukin 2182c7879eaSTijl Coosemans /* 2192c7879eaSTijl Coosemans * Important bits in the AMD extended cpuid flags 2202c7879eaSTijl Coosemans */ 2212c7879eaSTijl Coosemans #define AMDID_SYSCALL 0x00000800 2222c7879eaSTijl Coosemans #define AMDID_MP 0x00080000 2232c7879eaSTijl Coosemans #define AMDID_NX 0x00100000 2242c7879eaSTijl Coosemans #define AMDID_EXT_MMX 0x00400000 225712bd51aSNeel Natu #define AMDID_FFXSR 0x02000000 2262c7879eaSTijl Coosemans #define AMDID_PAGE1GB 0x04000000 2272c7879eaSTijl Coosemans #define AMDID_RDTSCP 0x08000000 2282c7879eaSTijl Coosemans #define AMDID_LM 0x20000000 2292c7879eaSTijl Coosemans #define AMDID_EXT_3DNOW 0x40000000 2302c7879eaSTijl Coosemans #define AMDID_3DNOW 0x80000000 2312c7879eaSTijl Coosemans 2322c7879eaSTijl Coosemans #define AMDID2_LAHF 0x00000001 2332c7879eaSTijl Coosemans #define AMDID2_CMP 0x00000002 2342c7879eaSTijl Coosemans #define AMDID2_SVM 0x00000004 2352c7879eaSTijl Coosemans #define AMDID2_EXT_APIC 0x00000008 2362c7879eaSTijl Coosemans #define AMDID2_CR8 0x00000010 2372c7879eaSTijl Coosemans #define AMDID2_ABM 0x00000020 2382c7879eaSTijl Coosemans #define AMDID2_SSE4A 0x00000040 2392c7879eaSTijl Coosemans #define AMDID2_MAS 0x00000080 2402c7879eaSTijl Coosemans #define AMDID2_PREFETCH 0x00000100 2412c7879eaSTijl Coosemans #define AMDID2_OSVW 0x00000200 2422c7879eaSTijl Coosemans #define AMDID2_IBS 0x00000400 2432c7879eaSTijl Coosemans #define AMDID2_XOP 0x00000800 2442c7879eaSTijl Coosemans #define AMDID2_SKINIT 0x00001000 2452c7879eaSTijl Coosemans #define AMDID2_WDT 0x00002000 2462c7879eaSTijl Coosemans #define AMDID2_LWP 0x00008000 2472c7879eaSTijl Coosemans #define AMDID2_FMA4 0x00010000 2486f8a44a5SKonstantin Belousov #define AMDID2_TCE 0x00020000 2492c7879eaSTijl Coosemans #define AMDID2_NODE_ID 0x00080000 2502c7879eaSTijl Coosemans #define AMDID2_TBM 0x00200000 2512c7879eaSTijl Coosemans #define AMDID2_TOPOLOGY 0x00400000 2526f8a44a5SKonstantin Belousov #define AMDID2_PCXC 0x00800000 2536f8a44a5SKonstantin Belousov #define AMDID2_PNXC 0x01000000 2546f8a44a5SKonstantin Belousov #define AMDID2_DBE 0x04000000 2556f8a44a5SKonstantin Belousov #define AMDID2_PTSC 0x08000000 2566f8a44a5SKonstantin Belousov #define AMDID2_PTSCEL2I 0x10000000 257264fae07SPeter Grehan #define AMDID2_MWAITX 0x20000000 2582c7879eaSTijl Coosemans 2592c7879eaSTijl Coosemans /* 2602c7879eaSTijl Coosemans * CPUID instruction 1 eax info 2612c7879eaSTijl Coosemans */ 2622c7879eaSTijl Coosemans #define CPUID_STEPPING 0x0000000f 2632c7879eaSTijl Coosemans #define CPUID_MODEL 0x000000f0 2642c7879eaSTijl Coosemans #define CPUID_FAMILY 0x00000f00 2652c7879eaSTijl Coosemans #define CPUID_EXT_MODEL 0x000f0000 2662c7879eaSTijl Coosemans #define CPUID_EXT_FAMILY 0x0ff00000 2672c7879eaSTijl Coosemans #ifdef __i386__ 2682c7879eaSTijl Coosemans #define CPUID_TO_MODEL(id) \ 2692c7879eaSTijl Coosemans ((((id) & CPUID_MODEL) >> 4) | \ 2702c7879eaSTijl Coosemans ((((id) & CPUID_FAMILY) >= 0x600) ? \ 2712c7879eaSTijl Coosemans (((id) & CPUID_EXT_MODEL) >> 12) : 0)) 2722c7879eaSTijl Coosemans #define CPUID_TO_FAMILY(id) \ 2732c7879eaSTijl Coosemans ((((id) & CPUID_FAMILY) >> 8) + \ 2742c7879eaSTijl Coosemans ((((id) & CPUID_FAMILY) == 0xf00) ? \ 2752c7879eaSTijl Coosemans (((id) & CPUID_EXT_FAMILY) >> 20) : 0)) 2762c7879eaSTijl Coosemans #else 2772c7879eaSTijl Coosemans #define CPUID_TO_MODEL(id) \ 2782c7879eaSTijl Coosemans ((((id) & CPUID_MODEL) >> 4) | \ 2792c7879eaSTijl Coosemans (((id) & CPUID_EXT_MODEL) >> 12)) 2802c7879eaSTijl Coosemans #define CPUID_TO_FAMILY(id) \ 2812c7879eaSTijl Coosemans ((((id) & CPUID_FAMILY) >> 8) + \ 2822c7879eaSTijl Coosemans (((id) & CPUID_EXT_FAMILY) >> 20)) 2832c7879eaSTijl Coosemans #endif 284ef013ceeSRyan Moeller #define CPUID_TO_STEPPING(id) ((id) & CPUID_STEPPING) 2852c7879eaSTijl Coosemans 2862c7879eaSTijl Coosemans /* 2872c7879eaSTijl Coosemans * CPUID instruction 1 ebx info 2882c7879eaSTijl Coosemans */ 2892c7879eaSTijl Coosemans #define CPUID_BRAND_INDEX 0x000000ff 2902c7879eaSTijl Coosemans #define CPUID_CLFUSH_SIZE 0x0000ff00 2912c7879eaSTijl Coosemans #define CPUID_HTT_CORES 0x00ff0000 2922c7879eaSTijl Coosemans #define CPUID_LOCAL_APIC_ID 0xff000000 2932c7879eaSTijl Coosemans 2942c7879eaSTijl Coosemans /* 295a69e8d60SAndriy Gapon * CPUID instruction 5 info 296a69e8d60SAndriy Gapon */ 297a69e8d60SAndriy Gapon #define CPUID5_MON_MIN_SIZE 0x0000ffff /* eax */ 298a69e8d60SAndriy Gapon #define CPUID5_MON_MAX_SIZE 0x0000ffff /* ebx */ 299a69e8d60SAndriy Gapon #define CPUID5_MON_MWAIT_EXT 0x00000001 /* ecx */ 300a69e8d60SAndriy Gapon #define CPUID5_MWAIT_INTRBREAK 0x00000002 /* ecx */ 301a69e8d60SAndriy Gapon 302a69e8d60SAndriy Gapon /* 303a69e8d60SAndriy Gapon * MWAIT cpu power states. Lower 4 bits are sub-states. 304a69e8d60SAndriy Gapon */ 305a69e8d60SAndriy Gapon #define MWAIT_C0 0xf0 306a69e8d60SAndriy Gapon #define MWAIT_C1 0x00 307a69e8d60SAndriy Gapon #define MWAIT_C2 0x10 308a69e8d60SAndriy Gapon #define MWAIT_C3 0x20 309a69e8d60SAndriy Gapon #define MWAIT_C4 0x30 310a69e8d60SAndriy Gapon 311a69e8d60SAndriy Gapon /* 312a69e8d60SAndriy Gapon * MWAIT extensions. 313a69e8d60SAndriy Gapon */ 314a69e8d60SAndriy Gapon /* Interrupt breaks MWAIT even when masked. */ 315a69e8d60SAndriy Gapon #define MWAIT_INTRBREAK 0x00000001 316a69e8d60SAndriy Gapon 317a69e8d60SAndriy Gapon /* 318bb044eafSConrad Meyer * CPUID leaf 6: Thermal and Power management. 3192c7879eaSTijl Coosemans */ 320bb044eafSConrad Meyer /* Eax. */ 321bb044eafSConrad Meyer #define CPUTPM1_SENSOR 0x00000001 322bb044eafSConrad Meyer #define CPUTPM1_TURBO 0x00000002 323bb044eafSConrad Meyer #define CPUTPM1_ARAT 0x00000004 324bb044eafSConrad Meyer #define CPUTPM1_PLN 0x00000010 325bb044eafSConrad Meyer #define CPUTPM1_ECMD 0x00000020 326bb044eafSConrad Meyer #define CPUTPM1_PTM 0x00000040 327bb044eafSConrad Meyer #define CPUTPM1_HWP 0x00000080 328bb044eafSConrad Meyer #define CPUTPM1_HWP_NOTIFICATION 0x00000100 329bb044eafSConrad Meyer #define CPUTPM1_HWP_ACTIVITY_WINDOW 0x00000200 330bb044eafSConrad Meyer #define CPUTPM1_HWP_PERF_PREF 0x00000400 331bb044eafSConrad Meyer #define CPUTPM1_HWP_PKG 0x00000800 332bb044eafSConrad Meyer #define CPUTPM1_HDC 0x00002000 333bb044eafSConrad Meyer #define CPUTPM1_TURBO30 0x00004000 334bb044eafSConrad Meyer #define CPUTPM1_HWP_CAPABILITIES 0x00008000 335bb044eafSConrad Meyer #define CPUTPM1_HWP_PECI_OVR 0x00010000 336bb044eafSConrad Meyer #define CPUTPM1_HWP_FLEXIBLE 0x00020000 337bb044eafSConrad Meyer #define CPUTPM1_HWP_FAST_MSR 0x00040000 338bb044eafSConrad Meyer #define CPUTPM1_HWP_IGN_IDLE 0x00100000 339bb044eafSConrad Meyer 340bb044eafSConrad Meyer /* Ebx. */ 341bb044eafSConrad Meyer #define CPUTPM_B_NSENSINTTHRESH 0x0000000f 342bb044eafSConrad Meyer 343bb044eafSConrad Meyer /* Ecx. */ 3442c7879eaSTijl Coosemans #define CPUID_PERF_STAT 0x00000001 3452c7879eaSTijl Coosemans #define CPUID_PERF_BIAS 0x00000008 3462c7879eaSTijl Coosemans 3472c7879eaSTijl Coosemans /* 3482c7879eaSTijl Coosemans * CPUID instruction 0xb ebx info. 3492c7879eaSTijl Coosemans */ 3502c7879eaSTijl Coosemans #define CPUID_TYPE_INVAL 0 3512c7879eaSTijl Coosemans #define CPUID_TYPE_SMT 1 3522c7879eaSTijl Coosemans #define CPUID_TYPE_CORE 2 3532c7879eaSTijl Coosemans 3542c7879eaSTijl Coosemans /* 355333d0c60SKonstantin Belousov * CPUID instruction 0xd Processor Extended State Enumeration Sub-leaf 1 356333d0c60SKonstantin Belousov */ 357333d0c60SKonstantin Belousov #define CPUID_EXTSTATE_XSAVEOPT 0x00000001 358dc7c2b07SKonstantin Belousov #define CPUID_EXTSTATE_XSAVEC 0x00000002 359dc7c2b07SKonstantin Belousov #define CPUID_EXTSTATE_XINUSE 0x00000004 360dc7c2b07SKonstantin Belousov #define CPUID_EXTSTATE_XSAVES 0x00000008 361333d0c60SKonstantin Belousov 362333d0c60SKonstantin Belousov /* 363cd8c2581SConrad Meyer * AMD extended function 8000_0007h ebx info 364cd8c2581SConrad Meyer */ 365cd8c2581SConrad Meyer #define AMDRAS_MCA_OF_RECOV 0x00000001 366cd8c2581SConrad Meyer #define AMDRAS_SUCCOR 0x00000002 367cd8c2581SConrad Meyer #define AMDRAS_HW_ASSERT 0x00000004 368cd8c2581SConrad Meyer #define AMDRAS_SCALABLE_MCA 0x00000008 369cd8c2581SConrad Meyer #define AMDRAS_PFEH_SUPPORT 0x00000010 370cd8c2581SConrad Meyer 371cd8c2581SConrad Meyer /* 3722c7879eaSTijl Coosemans * AMD extended function 8000_0007h edx info 3732c7879eaSTijl Coosemans */ 3742c7879eaSTijl Coosemans #define AMDPM_TS 0x00000001 3752c7879eaSTijl Coosemans #define AMDPM_FID 0x00000002 3762c7879eaSTijl Coosemans #define AMDPM_VID 0x00000004 3772c7879eaSTijl Coosemans #define AMDPM_TTP 0x00000008 3782c7879eaSTijl Coosemans #define AMDPM_TM 0x00000010 3792c7879eaSTijl Coosemans #define AMDPM_STC 0x00000020 3802c7879eaSTijl Coosemans #define AMDPM_100MHZ_STEPS 0x00000040 3812c7879eaSTijl Coosemans #define AMDPM_HW_PSTATE 0x00000080 3822c7879eaSTijl Coosemans #define AMDPM_TSC_INVARIANT 0x00000100 3832c7879eaSTijl Coosemans #define AMDPM_CPB 0x00000200 3842c7879eaSTijl Coosemans 3852c7879eaSTijl Coosemans /* 386194446f9SConrad Meyer * AMD extended function 8000_0008h ebx info (amd_extended_feature_extensions) 387194446f9SConrad Meyer */ 388194446f9SConrad Meyer #define AMDFEID_CLZERO 0x00000001 389194446f9SConrad Meyer #define AMDFEID_IRPERF 0x00000002 390194446f9SConrad Meyer #define AMDFEID_XSAVEERPTR 0x00000004 391ebcfcba8SConrad Meyer #define AMDFEID_RDPRU 0x00000010 392706bc29bSConrad Meyer #define AMDFEID_MCOMMIT 0x00000100 393706bc29bSConrad Meyer #define AMDFEID_WBNOINVD 0x00000200 39416068ae4SConrad Meyer #define AMDFEID_IBPB 0x00001000 39516068ae4SConrad Meyer #define AMDFEID_IBRS 0x00004000 39616068ae4SConrad Meyer #define AMDFEID_STIBP 0x00008000 39716068ae4SConrad Meyer /* The below are only defined if the corresponding base feature above exists. */ 39816068ae4SConrad Meyer #define AMDFEID_IBRS_ALWAYSON 0x00010000 39916068ae4SConrad Meyer #define AMDFEID_STIBP_ALWAYSON 0x00020000 40016068ae4SConrad Meyer #define AMDFEID_PREFER_IBRS 0x00040000 4019d3b7f62SConrad Meyer #define AMDFEID_PPIN 0x00800000 40216068ae4SConrad Meyer #define AMDFEID_SSBD 0x01000000 40316068ae4SConrad Meyer /* SSBD via MSRC001_011F instead of MSR 0x48: */ 40416068ae4SConrad Meyer #define AMDFEID_VIRT_SSBD 0x02000000 40516068ae4SConrad Meyer #define AMDFEID_SSB_NO 0x04000000 406194446f9SConrad Meyer 407194446f9SConrad Meyer /* 4082c7879eaSTijl Coosemans * AMD extended function 8000_0008h ecx info 4092c7879eaSTijl Coosemans */ 4102c7879eaSTijl Coosemans #define AMDID_CMP_CORES 0x000000ff 4112c7879eaSTijl Coosemans #define AMDID_COREID_SIZE 0x0000f000 4122c7879eaSTijl Coosemans #define AMDID_COREID_SIZE_SHIFT 12 4132c7879eaSTijl Coosemans 4145dfae122SRui Paulo /* 415355d8a2fSJohn Baldwin * CPUID instruction 7 Structured Extended Features, leaf 0 ebx info 4165dfae122SRui Paulo */ 4172773649dSKonstantin Belousov #define CPUID_STDEXT_FSGSBASE 0x00000001 4182773649dSKonstantin Belousov #define CPUID_STDEXT_TSC_ADJUST 0x00000002 419c5c20928SKonstantin Belousov #define CPUID_STDEXT_SGX 0x00000004 4205dfae122SRui Paulo #define CPUID_STDEXT_BMI1 0x00000008 4215dfae122SRui Paulo #define CPUID_STDEXT_HLE 0x00000010 4225dfae122SRui Paulo #define CPUID_STDEXT_AVX2 0x00000020 4236b247f85SKonstantin Belousov #define CPUID_STDEXT_FDP_EXC 0x00000040 4242773649dSKonstantin Belousov #define CPUID_STDEXT_SMEP 0x00000080 4255dfae122SRui Paulo #define CPUID_STDEXT_BMI2 0x00000100 426355d8a2fSJohn Baldwin #define CPUID_STDEXT_ERMS 0x00000200 4272773649dSKonstantin Belousov #define CPUID_STDEXT_INVPCID 0x00000400 428355d8a2fSJohn Baldwin #define CPUID_STDEXT_RTM 0x00000800 429c5c20928SKonstantin Belousov #define CPUID_STDEXT_PQM 0x00001000 430c5c20928SKonstantin Belousov #define CPUID_STDEXT_NFPUSG 0x00002000 431355d8a2fSJohn Baldwin #define CPUID_STDEXT_MPX 0x00004000 432c5c20928SKonstantin Belousov #define CPUID_STDEXT_PQE 0x00008000 433355d8a2fSJohn Baldwin #define CPUID_STDEXT_AVX512F 0x00010000 434986fd63bSConrad Meyer #define CPUID_STDEXT_AVX512DQ 0x00020000 4355dfae122SRui Paulo #define CPUID_STDEXT_RDSEED 0x00040000 4365dfae122SRui Paulo #define CPUID_STDEXT_ADX 0x00080000 4375dfae122SRui Paulo #define CPUID_STDEXT_SMAP 0x00100000 438986fd63bSConrad Meyer #define CPUID_STDEXT_AVX512IFMA 0x00200000 439bb044eafSConrad Meyer /* Formerly PCOMMIT */ 440355d8a2fSJohn Baldwin #define CPUID_STDEXT_CLFLUSHOPT 0x00800000 441986fd63bSConrad Meyer #define CPUID_STDEXT_CLWB 0x01000000 442355d8a2fSJohn Baldwin #define CPUID_STDEXT_PROCTRACE 0x02000000 443355d8a2fSJohn Baldwin #define CPUID_STDEXT_AVX512PF 0x04000000 444355d8a2fSJohn Baldwin #define CPUID_STDEXT_AVX512ER 0x08000000 445355d8a2fSJohn Baldwin #define CPUID_STDEXT_AVX512CD 0x10000000 446355d8a2fSJohn Baldwin #define CPUID_STDEXT_SHA 0x20000000 447986fd63bSConrad Meyer #define CPUID_STDEXT_AVX512BW 0x40000000 4486332b148SKonstantin Belousov #define CPUID_STDEXT_AVX512VL 0x80000000 4492773649dSKonstantin Belousov 4502c7879eaSTijl Coosemans /* 451c5c20928SKonstantin Belousov * CPUID instruction 7 Structured Extended Features, leaf 0 ecx info 452c5c20928SKonstantin Belousov */ 453c5c20928SKonstantin Belousov #define CPUID_STDEXT2_PREFETCHWT1 0x00000001 454c63f1e21SConrad Meyer #define CPUID_STDEXT2_AVX512VBMI 0x00000002 455c5c20928SKonstantin Belousov #define CPUID_STDEXT2_UMIP 0x00000004 456c5c20928SKonstantin Belousov #define CPUID_STDEXT2_PKU 0x00000008 457c5c20928SKonstantin Belousov #define CPUID_STDEXT2_OSPKE 0x00000010 458ccc2d07eSKonstantin Belousov #define CPUID_STDEXT2_WAITPKG 0x00000020 459c63f1e21SConrad Meyer #define CPUID_STDEXT2_AVX512VBMI2 0x00000040 460ccc2d07eSKonstantin Belousov #define CPUID_STDEXT2_GFNI 0x00000100 461c63f1e21SConrad Meyer #define CPUID_STDEXT2_VAES 0x00000200 462c63f1e21SConrad Meyer #define CPUID_STDEXT2_VPCLMULQDQ 0x00000400 463c63f1e21SConrad Meyer #define CPUID_STDEXT2_AVX512VNNI 0x00000800 464c63f1e21SConrad Meyer #define CPUID_STDEXT2_AVX512BITALG 0x00001000 4659d3b7f62SConrad Meyer #define CPUID_STDEXT2_TME 0x00002000 466c63f1e21SConrad Meyer #define CPUID_STDEXT2_AVX512VPOPCNTDQ 0x00004000 4679d3b7f62SConrad Meyer #define CPUID_STDEXT2_LA57 0x00010000 468c5c20928SKonstantin Belousov #define CPUID_STDEXT2_RDPID 0x00400000 469ccc2d07eSKonstantin Belousov #define CPUID_STDEXT2_CLDEMOTE 0x02000000 470ccc2d07eSKonstantin Belousov #define CPUID_STDEXT2_MOVDIRI 0x08000000 471d23e252dSConrad Meyer #define CPUID_STDEXT2_MOVDIR64B 0x10000000 472c63f1e21SConrad Meyer #define CPUID_STDEXT2_ENQCMD 0x20000000 473c5c20928SKonstantin Belousov #define CPUID_STDEXT2_SGXLC 0x40000000 474c5c20928SKonstantin Belousov 475c5c20928SKonstantin Belousov /* 476e8c770a6SKonstantin Belousov * CPUID instruction 7 Structured Extended Features, leaf 0 edx info 477e8c770a6SKonstantin Belousov */ 478c63f1e21SConrad Meyer #define CPUID_STDEXT3_AVX5124VNNIW 0x00000004 479c63f1e21SConrad Meyer #define CPUID_STDEXT3_AVX5124FMAPS 0x00000008 4809d3b7f62SConrad Meyer #define CPUID_STDEXT3_FSRM 0x00000010 481c63f1e21SConrad Meyer #define CPUID_STDEXT3_AVX512VP2INTERSECT 0x00000100 482958d257eSKonstantin Belousov #define CPUID_STDEXT3_MCUOPT 0x00000200 4837355a02bSKonstantin Belousov #define CPUID_STDEXT3_MD_CLEAR 0x00000400 4843dcf329eSKonstantin Belousov #define CPUID_STDEXT3_TSXFA 0x00002000 485c63f1e21SConrad Meyer #define CPUID_STDEXT3_PCONFIG 0x00040000 486e8c770a6SKonstantin Belousov #define CPUID_STDEXT3_IBPB 0x04000000 487e8c770a6SKonstantin Belousov #define CPUID_STDEXT3_STIBP 0x08000000 4888d32b463SKonstantin Belousov #define CPUID_STDEXT3_L1D_FLUSH 0x10000000 489e8c770a6SKonstantin Belousov #define CPUID_STDEXT3_ARCH_CAP 0x20000000 490ccc2d07eSKonstantin Belousov #define CPUID_STDEXT3_CORE_CAP 0x40000000 4919be4bbbbSKonstantin Belousov #define CPUID_STDEXT3_SSBD 0x80000000 492e8c770a6SKonstantin Belousov 493e8c770a6SKonstantin Belousov /* MSR IA32_ARCH_CAP(ABILITIES) bits */ 494e8c770a6SKonstantin Belousov #define IA32_ARCH_CAP_RDCL_NO 0x00000001 495e8c770a6SKonstantin Belousov #define IA32_ARCH_CAP_IBRS_ALL 0x00000002 49623437573SKonstantin Belousov #define IA32_ARCH_CAP_RSBA 0x00000004 49723437573SKonstantin Belousov #define IA32_ARCH_CAP_SKIP_L1DFL_VMENTRY 0x00000008 49823437573SKonstantin Belousov #define IA32_ARCH_CAP_SSB_NO 0x00000010 4997355a02bSKonstantin Belousov #define IA32_ARCH_CAP_MDS_NO 0x00000020 500c08973d0SKonstantin Belousov #define IA32_ARCH_CAP_IF_PSCHANGE_MC_NO 0x00000040 501837d7332SScott Long #define IA32_ARCH_CAP_TSX_CTRL 0x00000080 502837d7332SScott Long #define IA32_ARCH_CAP_TAA_NO 0x00000100 503837d7332SScott Long 504837d7332SScott Long /* MSR IA32_TSX_CTRL bits */ 505837d7332SScott Long #define IA32_TSX_CTRL_RTM_DISABLE 0x00000001 506837d7332SScott Long #define IA32_TSX_CTRL_TSX_CPUID_CLEAR 0x00000002 507e8c770a6SKonstantin Belousov 508e8c770a6SKonstantin Belousov /* 5092c7879eaSTijl Coosemans * CPUID manufacturers identifiers 5102c7879eaSTijl Coosemans */ 5112c7879eaSTijl Coosemans #define AMD_VENDOR_ID "AuthenticAMD" 5122c7879eaSTijl Coosemans #define CENTAUR_VENDOR_ID "CentaurHauls" 5132c7879eaSTijl Coosemans #define CYRIX_VENDOR_ID "CyrixInstead" 5142c7879eaSTijl Coosemans #define INTEL_VENDOR_ID "GenuineIntel" 5152c7879eaSTijl Coosemans #define NEXGEN_VENDOR_ID "NexGenDriven" 5162c7879eaSTijl Coosemans #define NSC_VENDOR_ID "Geode by NSC" 5172c7879eaSTijl Coosemans #define RISE_VENDOR_ID "RiseRiseRise" 5182c7879eaSTijl Coosemans #define SIS_VENDOR_ID "SiS SiS SiS " 5192c7879eaSTijl Coosemans #define TRANSMETA_VENDOR_ID "GenuineTMx86" 5202c7879eaSTijl Coosemans #define UMC_VENDOR_ID "UMC UMC UMC " 5212ee49facSKonstantin Belousov #define HYGON_VENDOR_ID "HygonGenuine" 5222c7879eaSTijl Coosemans 5232c7879eaSTijl Coosemans /* 5242c7879eaSTijl Coosemans * Model-specific registers for the i386 family 5252c7879eaSTijl Coosemans */ 5262c7879eaSTijl Coosemans #define MSR_P5_MC_ADDR 0x000 5272c7879eaSTijl Coosemans #define MSR_P5_MC_TYPE 0x001 5282c7879eaSTijl Coosemans #define MSR_TSC 0x010 5292c7879eaSTijl Coosemans #define MSR_P5_CESR 0x011 5302c7879eaSTijl Coosemans #define MSR_P5_CTR0 0x012 5312c7879eaSTijl Coosemans #define MSR_P5_CTR1 0x013 5322c7879eaSTijl Coosemans #define MSR_IA32_PLATFORM_ID 0x017 5332c7879eaSTijl Coosemans #define MSR_APICBASE 0x01b 5342c7879eaSTijl Coosemans #define MSR_EBL_CR_POWERON 0x02a 5352c7879eaSTijl Coosemans #define MSR_TEST_CTL 0x033 536bf70b875SNeel Natu #define MSR_IA32_FEATURE_CONTROL 0x03a 537e8c770a6SKonstantin Belousov #define MSR_IA32_SPEC_CTRL 0x048 538e8c770a6SKonstantin Belousov #define MSR_IA32_PRED_CMD 0x049 5392c7879eaSTijl Coosemans #define MSR_BIOS_UPDT_TRIG 0x079 5402c7879eaSTijl Coosemans #define MSR_BBL_CR_D0 0x088 5412c7879eaSTijl Coosemans #define MSR_BBL_CR_D1 0x089 5422c7879eaSTijl Coosemans #define MSR_BBL_CR_D2 0x08a 5432c7879eaSTijl Coosemans #define MSR_BIOS_SIGN 0x08b 5442c7879eaSTijl Coosemans #define MSR_PERFCTR0 0x0c1 5452c7879eaSTijl Coosemans #define MSR_PERFCTR1 0x0c2 5465295c3e6SNeel Natu #define MSR_PLATFORM_INFO 0x0ce 5472c7879eaSTijl Coosemans #define MSR_MPERF 0x0e7 5482c7879eaSTijl Coosemans #define MSR_APERF 0x0e8 5492c7879eaSTijl Coosemans #define MSR_IA32_EXT_CONFIG 0x0ee /* Undocumented. Core Solo/Duo only */ 5502c7879eaSTijl Coosemans #define MSR_MTRRcap 0x0fe 551e8c770a6SKonstantin Belousov #define MSR_IA32_ARCH_CAP 0x10a 5528d32b463SKonstantin Belousov #define MSR_IA32_FLUSH_CMD 0x10b 5533dcf329eSKonstantin Belousov #define MSR_TSX_FORCE_ABORT 0x10f 5542c7879eaSTijl Coosemans #define MSR_BBL_CR_ADDR 0x116 5552c7879eaSTijl Coosemans #define MSR_BBL_CR_DECC 0x118 5562c7879eaSTijl Coosemans #define MSR_BBL_CR_CTL 0x119 5572c7879eaSTijl Coosemans #define MSR_BBL_CR_TRIG 0x11a 5582c7879eaSTijl Coosemans #define MSR_BBL_CR_BUSY 0x11b 5592c7879eaSTijl Coosemans #define MSR_BBL_CR_CTL3 0x11e 560837d7332SScott Long #define MSR_IA32_TSX_CTRL 0x122 561958d257eSKonstantin Belousov #define MSR_IA32_MCU_OPT_CTRL 0x123 5622c7879eaSTijl Coosemans #define MSR_SYSENTER_CS_MSR 0x174 5632c7879eaSTijl Coosemans #define MSR_SYSENTER_ESP_MSR 0x175 5642c7879eaSTijl Coosemans #define MSR_SYSENTER_EIP_MSR 0x176 5652c7879eaSTijl Coosemans #define MSR_MCG_CAP 0x179 5662c7879eaSTijl Coosemans #define MSR_MCG_STATUS 0x17a 5672c7879eaSTijl Coosemans #define MSR_MCG_CTL 0x17b 5682c7879eaSTijl Coosemans #define MSR_EVNTSEL0 0x186 5692c7879eaSTijl Coosemans #define MSR_EVNTSEL1 0x187 5702c7879eaSTijl Coosemans #define MSR_THERM_CONTROL 0x19a 5712c7879eaSTijl Coosemans #define MSR_THERM_INTERRUPT 0x19b 5722c7879eaSTijl Coosemans #define MSR_THERM_STATUS 0x19c 5732c7879eaSTijl Coosemans #define MSR_IA32_MISC_ENABLE 0x1a0 5742c7879eaSTijl Coosemans #define MSR_IA32_TEMPERATURE_TARGET 0x1a2 5755295c3e6SNeel Natu #define MSR_TURBO_RATIO_LIMIT 0x1ad 5765295c3e6SNeel Natu #define MSR_TURBO_RATIO_LIMIT1 0x1ae 5775e3574c8SConrad Meyer #define MSR_IA32_ENERGY_PERF_BIAS 0x1b0 5782c7879eaSTijl Coosemans #define MSR_DEBUGCTLMSR 0x1d9 5792c7879eaSTijl Coosemans #define MSR_LASTBRANCHFROMIP 0x1db 5802c7879eaSTijl Coosemans #define MSR_LASTBRANCHTOIP 0x1dc 5812c7879eaSTijl Coosemans #define MSR_LASTINTFROMIP 0x1dd 5822c7879eaSTijl Coosemans #define MSR_LASTINTTOIP 0x1de 5832c7879eaSTijl Coosemans #define MSR_ROB_CR_BKUPTMPDR6 0x1e0 5842c7879eaSTijl Coosemans #define MSR_MTRRVarBase 0x200 5852c7879eaSTijl Coosemans #define MSR_MTRR64kBase 0x250 5862c7879eaSTijl Coosemans #define MSR_MTRR16kBase 0x258 5872c7879eaSTijl Coosemans #define MSR_MTRR4kBase 0x268 5882c7879eaSTijl Coosemans #define MSR_PAT 0x277 5892c7879eaSTijl Coosemans #define MSR_MC0_CTL2 0x280 5902c7879eaSTijl Coosemans #define MSR_MTRRdefType 0x2ff 5912c7879eaSTijl Coosemans #define MSR_MC0_CTL 0x400 5922c7879eaSTijl Coosemans #define MSR_MC0_STATUS 0x401 5932c7879eaSTijl Coosemans #define MSR_MC0_ADDR 0x402 5942c7879eaSTijl Coosemans #define MSR_MC0_MISC 0x403 5952c7879eaSTijl Coosemans #define MSR_MC1_CTL 0x404 5962c7879eaSTijl Coosemans #define MSR_MC1_STATUS 0x405 5972c7879eaSTijl Coosemans #define MSR_MC1_ADDR 0x406 5982c7879eaSTijl Coosemans #define MSR_MC1_MISC 0x407 5992c7879eaSTijl Coosemans #define MSR_MC2_CTL 0x408 6002c7879eaSTijl Coosemans #define MSR_MC2_STATUS 0x409 6012c7879eaSTijl Coosemans #define MSR_MC2_ADDR 0x40a 6022c7879eaSTijl Coosemans #define MSR_MC2_MISC 0x40b 6032c7879eaSTijl Coosemans #define MSR_MC3_CTL 0x40c 6042c7879eaSTijl Coosemans #define MSR_MC3_STATUS 0x40d 6052c7879eaSTijl Coosemans #define MSR_MC3_ADDR 0x40e 6062c7879eaSTijl Coosemans #define MSR_MC3_MISC 0x40f 6072c7879eaSTijl Coosemans #define MSR_MC4_CTL 0x410 6082c7879eaSTijl Coosemans #define MSR_MC4_STATUS 0x411 6092c7879eaSTijl Coosemans #define MSR_MC4_ADDR 0x412 6102c7879eaSTijl Coosemans #define MSR_MC4_MISC 0x413 6115295c3e6SNeel Natu #define MSR_RAPL_POWER_UNIT 0x606 612c3498942SNeel Natu #define MSR_PKG_ENERGY_STATUS 0x611 613c3498942SNeel Natu #define MSR_DRAM_ENERGY_STATUS 0x619 614c3498942SNeel Natu #define MSR_PP0_ENERGY_STATUS 0x639 615c3498942SNeel Natu #define MSR_PP1_ENERGY_STATUS 0x641 61691890b73SBen Widawsky #define MSR_PPERF 0x64e 6177c4e7693SKonstantin Belousov #define MSR_TSC_DEADLINE 0x6e0 /* Writes are not serializing */ 61891890b73SBen Widawsky #define MSR_IA32_PM_ENABLE 0x770 61991890b73SBen Widawsky #define MSR_IA32_HWP_CAPABILITIES 0x771 62091890b73SBen Widawsky #define MSR_IA32_HWP_REQUEST_PKG 0x772 62191890b73SBen Widawsky #define MSR_IA32_HWP_INTERRUPT 0x773 62291890b73SBen Widawsky #define MSR_IA32_HWP_REQUEST 0x774 62391890b73SBen Widawsky #define MSR_IA32_HWP_STATUS 0x777 6242c7879eaSTijl Coosemans 6252c7879eaSTijl Coosemans /* 62606fc6db9SJohn Baldwin * VMX MSRs 62706fc6db9SJohn Baldwin */ 62806fc6db9SJohn Baldwin #define MSR_VMX_BASIC 0x480 62906fc6db9SJohn Baldwin #define MSR_VMX_PINBASED_CTLS 0x481 63006fc6db9SJohn Baldwin #define MSR_VMX_PROCBASED_CTLS 0x482 63106fc6db9SJohn Baldwin #define MSR_VMX_EXIT_CTLS 0x483 63206fc6db9SJohn Baldwin #define MSR_VMX_ENTRY_CTLS 0x484 63306fc6db9SJohn Baldwin #define MSR_VMX_CR0_FIXED0 0x486 63406fc6db9SJohn Baldwin #define MSR_VMX_CR0_FIXED1 0x487 63506fc6db9SJohn Baldwin #define MSR_VMX_CR4_FIXED0 0x488 63606fc6db9SJohn Baldwin #define MSR_VMX_CR4_FIXED1 0x489 63706fc6db9SJohn Baldwin #define MSR_VMX_PROCBASED_CTLS2 0x48b 63806fc6db9SJohn Baldwin #define MSR_VMX_EPT_VPID_CAP 0x48c 63906fc6db9SJohn Baldwin #define MSR_VMX_TRUE_PINBASED_CTLS 0x48d 64006fc6db9SJohn Baldwin #define MSR_VMX_TRUE_PROCBASED_CTLS 0x48e 64106fc6db9SJohn Baldwin #define MSR_VMX_TRUE_EXIT_CTLS 0x48f 64206fc6db9SJohn Baldwin #define MSR_VMX_TRUE_ENTRY_CTLS 0x490 64306fc6db9SJohn Baldwin 64406fc6db9SJohn Baldwin /* 6457c4e7693SKonstantin Belousov * X2APIC MSRs. 6467c4e7693SKonstantin Belousov * Writes are not serializing. 64726b1d645SPeter Grehan */ 6484c918926SKonstantin Belousov #define MSR_APIC_000 0x800 64926b1d645SPeter Grehan #define MSR_APIC_ID 0x802 65026b1d645SPeter Grehan #define MSR_APIC_VERSION 0x803 65126b1d645SPeter Grehan #define MSR_APIC_TPR 0x808 65226b1d645SPeter Grehan #define MSR_APIC_EOI 0x80b 65326b1d645SPeter Grehan #define MSR_APIC_LDR 0x80d 65426b1d645SPeter Grehan #define MSR_APIC_SVR 0x80f 65526b1d645SPeter Grehan #define MSR_APIC_ISR0 0x810 65626b1d645SPeter Grehan #define MSR_APIC_ISR1 0x811 65726b1d645SPeter Grehan #define MSR_APIC_ISR2 0x812 65826b1d645SPeter Grehan #define MSR_APIC_ISR3 0x813 65926b1d645SPeter Grehan #define MSR_APIC_ISR4 0x814 66026b1d645SPeter Grehan #define MSR_APIC_ISR5 0x815 66126b1d645SPeter Grehan #define MSR_APIC_ISR6 0x816 66226b1d645SPeter Grehan #define MSR_APIC_ISR7 0x817 66326b1d645SPeter Grehan #define MSR_APIC_TMR0 0x818 66426b1d645SPeter Grehan #define MSR_APIC_IRR0 0x820 66526b1d645SPeter Grehan #define MSR_APIC_ESR 0x828 66626b1d645SPeter Grehan #define MSR_APIC_LVT_CMCI 0x82F 66726b1d645SPeter Grehan #define MSR_APIC_ICR 0x830 66826b1d645SPeter Grehan #define MSR_APIC_LVT_TIMER 0x832 66926b1d645SPeter Grehan #define MSR_APIC_LVT_THERMAL 0x833 67026b1d645SPeter Grehan #define MSR_APIC_LVT_PCINT 0x834 67126b1d645SPeter Grehan #define MSR_APIC_LVT_LINT0 0x835 67226b1d645SPeter Grehan #define MSR_APIC_LVT_LINT1 0x836 67326b1d645SPeter Grehan #define MSR_APIC_LVT_ERROR 0x837 67426b1d645SPeter Grehan #define MSR_APIC_ICR_TIMER 0x838 67526b1d645SPeter Grehan #define MSR_APIC_CCR_TIMER 0x839 67626b1d645SPeter Grehan #define MSR_APIC_DCR_TIMER 0x83e 67726b1d645SPeter Grehan #define MSR_APIC_SELF_IPI 0x83f 67826b1d645SPeter Grehan 67927d21b9eSKonstantin Belousov #define MSR_IA32_XSS 0xda0 68027d21b9eSKonstantin Belousov 68126b1d645SPeter Grehan /* 682b510dab3SRuslan Bukin * Intel Processor Trace (PT) MSRs. 683b510dab3SRuslan Bukin */ 684b510dab3SRuslan Bukin #define MSR_IA32_RTIT_OUTPUT_BASE 0x560 /* Trace Output Base Register (R/W) */ 685b510dab3SRuslan Bukin #define MSR_IA32_RTIT_OUTPUT_MASK_PTRS 0x561 /* Trace Output Mask Pointers Register (R/W) */ 686b510dab3SRuslan Bukin #define MSR_IA32_RTIT_CTL 0x570 /* Trace Control Register (R/W) */ 687b510dab3SRuslan Bukin #define RTIT_CTL_TRACEEN (1 << 0) 688b510dab3SRuslan Bukin #define RTIT_CTL_CYCEN (1 << 1) 689b510dab3SRuslan Bukin #define RTIT_CTL_OS (1 << 2) 690b510dab3SRuslan Bukin #define RTIT_CTL_USER (1 << 3) 691b510dab3SRuslan Bukin #define RTIT_CTL_PWREVTEN (1 << 4) 692b510dab3SRuslan Bukin #define RTIT_CTL_FUPONPTW (1 << 5) 693b510dab3SRuslan Bukin #define RTIT_CTL_FABRICEN (1 << 6) 694b510dab3SRuslan Bukin #define RTIT_CTL_CR3FILTER (1 << 7) 695b510dab3SRuslan Bukin #define RTIT_CTL_TOPA (1 << 8) 696b510dab3SRuslan Bukin #define RTIT_CTL_MTCEN (1 << 9) 697b510dab3SRuslan Bukin #define RTIT_CTL_TSCEN (1 << 10) 698b510dab3SRuslan Bukin #define RTIT_CTL_DISRETC (1 << 11) 699b510dab3SRuslan Bukin #define RTIT_CTL_PTWEN (1 << 12) 700b510dab3SRuslan Bukin #define RTIT_CTL_BRANCHEN (1 << 13) 701b510dab3SRuslan Bukin #define RTIT_CTL_MTC_FREQ_S 14 702b510dab3SRuslan Bukin #define RTIT_CTL_MTC_FREQ(n) ((n) << RTIT_CTL_MTC_FREQ_S) 703b510dab3SRuslan Bukin #define RTIT_CTL_MTC_FREQ_M (0xf << RTIT_CTL_MTC_FREQ_S) 704b510dab3SRuslan Bukin #define RTIT_CTL_CYC_THRESH_S 19 705b510dab3SRuslan Bukin #define RTIT_CTL_CYC_THRESH_M (0xf << RTIT_CTL_CYC_THRESH_S) 706b510dab3SRuslan Bukin #define RTIT_CTL_PSB_FREQ_S 24 707b510dab3SRuslan Bukin #define RTIT_CTL_PSB_FREQ_M (0xf << RTIT_CTL_PSB_FREQ_S) 708b510dab3SRuslan Bukin #define RTIT_CTL_ADDR_CFG_S(n) (32 + (n) * 4) 709b510dab3SRuslan Bukin #define RTIT_CTL_ADDR0_CFG_S 32 710b510dab3SRuslan Bukin #define RTIT_CTL_ADDR0_CFG_M (0xfULL << RTIT_CTL_ADDR0_CFG_S) 711b510dab3SRuslan Bukin #define RTIT_CTL_ADDR1_CFG_S 36 712b510dab3SRuslan Bukin #define RTIT_CTL_ADDR1_CFG_M (0xfULL << RTIT_CTL_ADDR1_CFG_S) 713b510dab3SRuslan Bukin #define RTIT_CTL_ADDR2_CFG_S 40 714b510dab3SRuslan Bukin #define RTIT_CTL_ADDR2_CFG_M (0xfULL << RTIT_CTL_ADDR2_CFG_S) 715b510dab3SRuslan Bukin #define RTIT_CTL_ADDR3_CFG_S 44 716b510dab3SRuslan Bukin #define RTIT_CTL_ADDR3_CFG_M (0xfULL << RTIT_CTL_ADDR3_CFG_S) 717b510dab3SRuslan Bukin #define MSR_IA32_RTIT_STATUS 0x571 /* Tracing Status Register (R/W) */ 718b510dab3SRuslan Bukin #define RTIT_STATUS_FILTEREN (1 << 0) 719b510dab3SRuslan Bukin #define RTIT_STATUS_CONTEXTEN (1 << 1) 720b510dab3SRuslan Bukin #define RTIT_STATUS_TRIGGEREN (1 << 2) 721b510dab3SRuslan Bukin #define RTIT_STATUS_ERROR (1 << 4) 722b510dab3SRuslan Bukin #define RTIT_STATUS_STOPPED (1 << 5) 723b510dab3SRuslan Bukin #define RTIT_STATUS_PACKETBYTECNT_S 32 724b510dab3SRuslan Bukin #define RTIT_STATUS_PACKETBYTECNT_M (0x1ffffULL << RTIT_STATUS_PACKETBYTECNT_S) 725b510dab3SRuslan Bukin #define MSR_IA32_RTIT_CR3_MATCH 0x572 /* Trace Filter CR3 Match Register (R/W) */ 726b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR_A(n) (0x580 + (n) * 2) 727b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR_B(n) (0x581 + (n) * 2) 728b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR0_A 0x580 /* Region 0 Start Address (R/W) */ 729b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR0_B 0x581 /* Region 0 End Address (R/W) */ 730b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR1_A 0x582 /* Region 1 Start Address (R/W) */ 731b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR1_B 0x583 /* Region 1 End Address (R/W) */ 732b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR2_A 0x584 /* Region 2 Start Address (R/W) */ 733b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR2_B 0x585 /* Region 2 End Address (R/W) */ 734b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR3_A 0x586 /* Region 3 Start Address (R/W) */ 735b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR3_B 0x587 /* Region 3 End Address (R/W) */ 736b510dab3SRuslan Bukin 7373b418d1bSRuslan Bukin /* Intel Processor Trace Table of Physical Addresses (ToPA). */ 7383b418d1bSRuslan Bukin #define TOPA_SIZE_S 6 7393b418d1bSRuslan Bukin #define TOPA_SIZE_M (0xf << TOPA_SIZE_S) 7403b418d1bSRuslan Bukin #define TOPA_SIZE_4K (0 << TOPA_SIZE_S) 7413b418d1bSRuslan Bukin #define TOPA_SIZE_8K (1 << TOPA_SIZE_S) 7423b418d1bSRuslan Bukin #define TOPA_SIZE_16K (2 << TOPA_SIZE_S) 7433b418d1bSRuslan Bukin #define TOPA_SIZE_32K (3 << TOPA_SIZE_S) 7443b418d1bSRuslan Bukin #define TOPA_SIZE_64K (4 << TOPA_SIZE_S) 7453b418d1bSRuslan Bukin #define TOPA_SIZE_128K (5 << TOPA_SIZE_S) 7463b418d1bSRuslan Bukin #define TOPA_SIZE_256K (6 << TOPA_SIZE_S) 7473b418d1bSRuslan Bukin #define TOPA_SIZE_512K (7 << TOPA_SIZE_S) 7483b418d1bSRuslan Bukin #define TOPA_SIZE_1M (8 << TOPA_SIZE_S) 7493b418d1bSRuslan Bukin #define TOPA_SIZE_2M (9 << TOPA_SIZE_S) 7503b418d1bSRuslan Bukin #define TOPA_SIZE_4M (10 << TOPA_SIZE_S) 7513b418d1bSRuslan Bukin #define TOPA_SIZE_8M (11 << TOPA_SIZE_S) 7523b418d1bSRuslan Bukin #define TOPA_SIZE_16M (12 << TOPA_SIZE_S) 7533b418d1bSRuslan Bukin #define TOPA_SIZE_32M (13 << TOPA_SIZE_S) 7543b418d1bSRuslan Bukin #define TOPA_SIZE_64M (14 << TOPA_SIZE_S) 7553b418d1bSRuslan Bukin #define TOPA_SIZE_128M (15 << TOPA_SIZE_S) 7563b418d1bSRuslan Bukin #define TOPA_STOP (1 << 4) 7573b418d1bSRuslan Bukin #define TOPA_INT (1 << 2) 7583b418d1bSRuslan Bukin #define TOPA_END (1 << 0) 7593b418d1bSRuslan Bukin 760b510dab3SRuslan Bukin /* 7612c7879eaSTijl Coosemans * Constants related to MSR's. 7622c7879eaSTijl Coosemans */ 76326b1d645SPeter Grehan #define APICBASE_RESERVED 0x000002ff 7642c7879eaSTijl Coosemans #define APICBASE_BSP 0x00000100 76526b1d645SPeter Grehan #define APICBASE_X2APIC 0x00000400 7662c7879eaSTijl Coosemans #define APICBASE_ENABLED 0x00000800 7672c7879eaSTijl Coosemans #define APICBASE_ADDRESS 0xfffff000 7682c7879eaSTijl Coosemans 769150369abSNeel Natu /* MSR_IA32_FEATURE_CONTROL related */ 770150369abSNeel Natu #define IA32_FEATURE_CONTROL_LOCK 0x01 /* lock bit */ 771150369abSNeel Natu #define IA32_FEATURE_CONTROL_SMX_EN 0x02 /* enable VMX inside SMX */ 772150369abSNeel Natu #define IA32_FEATURE_CONTROL_VMX_EN 0x04 /* enable VMX outside SMX */ 773150369abSNeel Natu 77490a2db45SKonstantin Belousov /* MSR IA32_MISC_ENABLE */ 77590a2db45SKonstantin Belousov #define IA32_MISC_EN_FASTSTR 0x0000000000000001ULL 77690a2db45SKonstantin Belousov #define IA32_MISC_EN_ATCCE 0x0000000000000008ULL 77790a2db45SKonstantin Belousov #define IA32_MISC_EN_PERFMON 0x0000000000000080ULL 77890a2db45SKonstantin Belousov #define IA32_MISC_EN_PEBSU 0x0000000000001000ULL 77990a2db45SKonstantin Belousov #define IA32_MISC_EN_ESSTE 0x0000000000010000ULL 78090a2db45SKonstantin Belousov #define IA32_MISC_EN_MONE 0x0000000000040000ULL 78190a2db45SKonstantin Belousov #define IA32_MISC_EN_LIMCPUID 0x0000000000400000ULL 78290a2db45SKonstantin Belousov #define IA32_MISC_EN_xTPRD 0x0000000000800000ULL 78390a2db45SKonstantin Belousov #define IA32_MISC_EN_XDD 0x0000000400000000ULL 78490a2db45SKonstantin Belousov 785319117fdSKonstantin Belousov /* 786319117fdSKonstantin Belousov * IA32_SPEC_CTRL and IA32_PRED_CMD MSRs are described in the Intel' 787319117fdSKonstantin Belousov * document 336996-001 Speculative Execution Side Channel Mitigations. 78816068ae4SConrad Meyer * 78916068ae4SConrad Meyer * AMD uses the same MSRs and bit definitions, as described in 111006-B 79016068ae4SConrad Meyer * "Indirect Branch Control Extension" and 124441 "Speculative Store Bypass 79116068ae4SConrad Meyer * Disable." 792319117fdSKonstantin Belousov */ 793e8c770a6SKonstantin Belousov /* MSR IA32_SPEC_CTRL */ 794c688c905SKonstantin Belousov #define IA32_SPEC_CTRL_IBRS 0x00000001 795c688c905SKonstantin Belousov #define IA32_SPEC_CTRL_STIBP 0x00000002 7969be4bbbbSKonstantin Belousov #define IA32_SPEC_CTRL_SSBD 0x00000004 797e8c770a6SKonstantin Belousov 798e8c770a6SKonstantin Belousov /* MSR IA32_PRED_CMD */ 799e8c770a6SKonstantin Belousov #define IA32_PRED_CMD_IBPB_BARRIER 0x0000000000000001ULL 800e8c770a6SKonstantin Belousov 8018d32b463SKonstantin Belousov /* MSR IA32_FLUSH_CMD */ 8028d32b463SKonstantin Belousov #define IA32_FLUSH_CMD_L1D 0x00000001 8038d32b463SKonstantin Belousov 804958d257eSKonstantin Belousov /* MSR IA32_MCU_OPT_CTRL */ 805958d257eSKonstantin Belousov #define IA32_RNGDS_MITG_DIS 0x00000001 806958d257eSKonstantin Belousov 80791890b73SBen Widawsky /* MSR IA32_HWP_CAPABILITIES */ 80891890b73SBen Widawsky #define IA32_HWP_CAPABILITIES_HIGHEST_PERFORMANCE(x) (((x) >> 0) & 0xff) 80991890b73SBen Widawsky #define IA32_HWP_CAPABILITIES_GUARANTEED_PERFORMANCE(x) (((x) >> 8) & 0xff) 81091890b73SBen Widawsky #define IA32_HWP_CAPABILITIES_EFFICIENT_PERFORMANCE(x) (((x) >> 16) & 0xff) 81191890b73SBen Widawsky #define IA32_HWP_CAPABILITIES_LOWEST_PERFORMANCE(x) (((x) >> 24) & 0xff) 81291890b73SBen Widawsky 81391890b73SBen Widawsky /* MSR IA32_HWP_REQUEST */ 81491890b73SBen Widawsky #define IA32_HWP_REQUEST_MINIMUM_VALID (1ULL << 63) 81591890b73SBen Widawsky #define IA32_HWP_REQUEST_MAXIMUM_VALID (1ULL << 62) 81691890b73SBen Widawsky #define IA32_HWP_REQUEST_DESIRED_VALID (1ULL << 61) 81791890b73SBen Widawsky #define IA32_HWP_REQUEST_EPP_VALID (1ULL << 60) 81891890b73SBen Widawsky #define IA32_HWP_REQUEST_ACTIVITY_WINDOW_VALID (1ULL << 59) 81991890b73SBen Widawsky #define IA32_HWP_REQUEST_PACKAGE_CONTROL (1ULL << 42) 82091890b73SBen Widawsky #define IA32_HWP_ACTIVITY_WINDOW (0x3ffULL << 32) 82191890b73SBen Widawsky #define IA32_HWP_REQUEST_ENERGY_PERFORMANCE_PREFERENCE (0xffULL << 24) 82291890b73SBen Widawsky #define IA32_HWP_DESIRED_PERFORMANCE (0xffULL << 16) 82391890b73SBen Widawsky #define IA32_HWP_REQUEST_MAXIMUM_PERFORMANCE (0xffULL << 8) 82491890b73SBen Widawsky #define IA32_HWP_MINIMUM_PERFORMANCE (0xffULL << 0) 82591890b73SBen Widawsky 826556a1a0bSConrad Meyer /* MSR IA32_ENERGY_PERF_BIAS */ 827556a1a0bSConrad Meyer #define IA32_ENERGY_PERF_BIAS_POLICY_HINT_MASK (0xfULL << 0) 828556a1a0bSConrad Meyer 8292c7879eaSTijl Coosemans /* 8302c7879eaSTijl Coosemans * PAT modes. 8312c7879eaSTijl Coosemans */ 8322c7879eaSTijl Coosemans #define PAT_UNCACHEABLE 0x00 8332c7879eaSTijl Coosemans #define PAT_WRITE_COMBINING 0x01 8342c7879eaSTijl Coosemans #define PAT_WRITE_THROUGH 0x04 8352c7879eaSTijl Coosemans #define PAT_WRITE_PROTECTED 0x05 8362c7879eaSTijl Coosemans #define PAT_WRITE_BACK 0x06 8372c7879eaSTijl Coosemans #define PAT_UNCACHED 0x07 8382c7879eaSTijl Coosemans #define PAT_VALUE(i, m) ((long long)(m) << (8 * (i))) 8392c7879eaSTijl Coosemans #define PAT_MASK(i) PAT_VALUE(i, 0xff) 8402c7879eaSTijl Coosemans 8412c7879eaSTijl Coosemans /* 8422c7879eaSTijl Coosemans * Constants related to MTRRs 8432c7879eaSTijl Coosemans */ 8442c7879eaSTijl Coosemans #define MTRR_UNCACHEABLE 0x00 8452c7879eaSTijl Coosemans #define MTRR_WRITE_COMBINING 0x01 8462c7879eaSTijl Coosemans #define MTRR_WRITE_THROUGH 0x04 8472c7879eaSTijl Coosemans #define MTRR_WRITE_PROTECTED 0x05 8482c7879eaSTijl Coosemans #define MTRR_WRITE_BACK 0x06 8492c7879eaSTijl Coosemans #define MTRR_N64K 8 /* numbers of fixed-size entries */ 8502c7879eaSTijl Coosemans #define MTRR_N16K 16 8512c7879eaSTijl Coosemans #define MTRR_N4K 64 8522c7879eaSTijl Coosemans #define MTRR_CAP_WC 0x0000000000000400 8532c7879eaSTijl Coosemans #define MTRR_CAP_FIXED 0x0000000000000100 8542c7879eaSTijl Coosemans #define MTRR_CAP_VCNT 0x00000000000000ff 8552c7879eaSTijl Coosemans #define MTRR_DEF_ENABLE 0x0000000000000800 8562c7879eaSTijl Coosemans #define MTRR_DEF_FIXED_ENABLE 0x0000000000000400 8572c7879eaSTijl Coosemans #define MTRR_DEF_TYPE 0x00000000000000ff 8582c7879eaSTijl Coosemans #define MTRR_PHYSBASE_PHYSBASE 0x000ffffffffff000 8592c7879eaSTijl Coosemans #define MTRR_PHYSBASE_TYPE 0x00000000000000ff 8602c7879eaSTijl Coosemans #define MTRR_PHYSMASK_PHYSMASK 0x000ffffffffff000 8612c7879eaSTijl Coosemans #define MTRR_PHYSMASK_VALID 0x0000000000000800 8622c7879eaSTijl Coosemans 8632c7879eaSTijl Coosemans /* 8642c7879eaSTijl Coosemans * Cyrix configuration registers, accessible as IO ports. 8652c7879eaSTijl Coosemans */ 8662c7879eaSTijl Coosemans #define CCR0 0xc0 /* Configuration control register 0 */ 8672c7879eaSTijl Coosemans #define CCR0_NC0 0x01 /* First 64K of each 1M memory region is 8682c7879eaSTijl Coosemans non-cacheable */ 8692c7879eaSTijl Coosemans #define CCR0_NC1 0x02 /* 640K-1M region is non-cacheable */ 8702c7879eaSTijl Coosemans #define CCR0_A20M 0x04 /* Enables A20M# input pin */ 8712c7879eaSTijl Coosemans #define CCR0_KEN 0x08 /* Enables KEN# input pin */ 8722c7879eaSTijl Coosemans #define CCR0_FLUSH 0x10 /* Enables FLUSH# input pin */ 8732c7879eaSTijl Coosemans #define CCR0_BARB 0x20 /* Flushes internal cache when entering hold 8742c7879eaSTijl Coosemans state */ 8752c7879eaSTijl Coosemans #define CCR0_CO 0x40 /* Cache org: 1=direct mapped, 0=2x set 8762c7879eaSTijl Coosemans assoc */ 8772c7879eaSTijl Coosemans #define CCR0_SUSPEND 0x80 /* Enables SUSP# and SUSPA# pins */ 8782c7879eaSTijl Coosemans 8792c7879eaSTijl Coosemans #define CCR1 0xc1 /* Configuration control register 1 */ 8802c7879eaSTijl Coosemans #define CCR1_RPL 0x01 /* Enables RPLSET and RPLVAL# pins */ 8812c7879eaSTijl Coosemans #define CCR1_SMI 0x02 /* Enables SMM pins */ 8822c7879eaSTijl Coosemans #define CCR1_SMAC 0x04 /* System management memory access */ 8832c7879eaSTijl Coosemans #define CCR1_MMAC 0x08 /* Main memory access */ 8842c7879eaSTijl Coosemans #define CCR1_NO_LOCK 0x10 /* Negate LOCK# */ 8852c7879eaSTijl Coosemans #define CCR1_SM3 0x80 /* SMM address space address region 3 */ 8862c7879eaSTijl Coosemans 8872c7879eaSTijl Coosemans #define CCR2 0xc2 8882c7879eaSTijl Coosemans #define CCR2_WB 0x02 /* Enables WB cache interface pins */ 8892c7879eaSTijl Coosemans #define CCR2_SADS 0x02 /* Slow ADS */ 8902c7879eaSTijl Coosemans #define CCR2_LOCK_NW 0x04 /* LOCK NW Bit */ 8912c7879eaSTijl Coosemans #define CCR2_SUSP_HLT 0x08 /* Suspend on HALT */ 8922c7879eaSTijl Coosemans #define CCR2_WT1 0x10 /* WT region 1 */ 8932c7879eaSTijl Coosemans #define CCR2_WPR1 0x10 /* Write-protect region 1 */ 8942c7879eaSTijl Coosemans #define CCR2_BARB 0x20 /* Flushes write-back cache when entering 8952c7879eaSTijl Coosemans hold state. */ 8962c7879eaSTijl Coosemans #define CCR2_BWRT 0x40 /* Enables burst write cycles */ 8972c7879eaSTijl Coosemans #define CCR2_USE_SUSP 0x80 /* Enables suspend pins */ 8982c7879eaSTijl Coosemans 8992c7879eaSTijl Coosemans #define CCR3 0xc3 9002c7879eaSTijl Coosemans #define CCR3_SMILOCK 0x01 /* SMM register lock */ 9012c7879eaSTijl Coosemans #define CCR3_NMI 0x02 /* Enables NMI during SMM */ 9022c7879eaSTijl Coosemans #define CCR3_LINBRST 0x04 /* Linear address burst cycles */ 9032c7879eaSTijl Coosemans #define CCR3_SMMMODE 0x08 /* SMM Mode */ 9042c7879eaSTijl Coosemans #define CCR3_MAPEN0 0x10 /* Enables Map0 */ 9052c7879eaSTijl Coosemans #define CCR3_MAPEN1 0x20 /* Enables Map1 */ 9062c7879eaSTijl Coosemans #define CCR3_MAPEN2 0x40 /* Enables Map2 */ 9072c7879eaSTijl Coosemans #define CCR3_MAPEN3 0x80 /* Enables Map3 */ 9082c7879eaSTijl Coosemans 9092c7879eaSTijl Coosemans #define CCR4 0xe8 9102c7879eaSTijl Coosemans #define CCR4_IOMASK 0x07 9112c7879eaSTijl Coosemans #define CCR4_MEM 0x08 /* Enables momory bypassing */ 9122c7879eaSTijl Coosemans #define CCR4_DTE 0x10 /* Enables directory table entry cache */ 9132c7879eaSTijl Coosemans #define CCR4_FASTFPE 0x20 /* Fast FPU exception */ 9142c7879eaSTijl Coosemans #define CCR4_CPUID 0x80 /* Enables CPUID instruction */ 9152c7879eaSTijl Coosemans 9162c7879eaSTijl Coosemans #define CCR5 0xe9 9172c7879eaSTijl Coosemans #define CCR5_WT_ALLOC 0x01 /* Write-through allocate */ 9182c7879eaSTijl Coosemans #define CCR5_SLOP 0x02 /* LOOP instruction slowed down */ 9192c7879eaSTijl Coosemans #define CCR5_LBR1 0x10 /* Local bus region 1 */ 9202c7879eaSTijl Coosemans #define CCR5_ARREN 0x20 /* Enables ARR region */ 9212c7879eaSTijl Coosemans 9222c7879eaSTijl Coosemans #define CCR6 0xea 9232c7879eaSTijl Coosemans 9242c7879eaSTijl Coosemans #define CCR7 0xeb 9252c7879eaSTijl Coosemans 9262c7879eaSTijl Coosemans /* Performance Control Register (5x86 only). */ 9272c7879eaSTijl Coosemans #define PCR0 0x20 9282c7879eaSTijl Coosemans #define PCR0_RSTK 0x01 /* Enables return stack */ 9292c7879eaSTijl Coosemans #define PCR0_BTB 0x02 /* Enables branch target buffer */ 9302c7879eaSTijl Coosemans #define PCR0_LOOP 0x04 /* Enables loop */ 9312c7879eaSTijl Coosemans #define PCR0_AIS 0x08 /* Enables all instrcutions stalled to 9322c7879eaSTijl Coosemans serialize pipe. */ 9332c7879eaSTijl Coosemans #define PCR0_MLR 0x10 /* Enables reordering of misaligned loads */ 9342c7879eaSTijl Coosemans #define PCR0_BTBRT 0x40 /* Enables BTB test register. */ 9352c7879eaSTijl Coosemans #define PCR0_LSSER 0x80 /* Disable reorder */ 9362c7879eaSTijl Coosemans 9372c7879eaSTijl Coosemans /* Device Identification Registers */ 9382c7879eaSTijl Coosemans #define DIR0 0xfe 9392c7879eaSTijl Coosemans #define DIR1 0xff 9402c7879eaSTijl Coosemans 9412c7879eaSTijl Coosemans /* 9422c7879eaSTijl Coosemans * Machine Check register constants. 9432c7879eaSTijl Coosemans */ 9442c7879eaSTijl Coosemans #define MCG_CAP_COUNT 0x000000ff 9452c7879eaSTijl Coosemans #define MCG_CAP_CTL_P 0x00000100 9462c7879eaSTijl Coosemans #define MCG_CAP_EXT_P 0x00000200 9472c7879eaSTijl Coosemans #define MCG_CAP_CMCI_P 0x00000400 9482c7879eaSTijl Coosemans #define MCG_CAP_TES_P 0x00000800 9492c7879eaSTijl Coosemans #define MCG_CAP_EXT_CNT 0x00ff0000 9502c7879eaSTijl Coosemans #define MCG_CAP_SER_P 0x01000000 9512c7879eaSTijl Coosemans #define MCG_STATUS_RIPV 0x00000001 9522c7879eaSTijl Coosemans #define MCG_STATUS_EIPV 0x00000002 9532c7879eaSTijl Coosemans #define MCG_STATUS_MCIP 0x00000004 9542c7879eaSTijl Coosemans #define MCG_CTL_ENABLE 0xffffffffffffffff 9552c7879eaSTijl Coosemans #define MCG_CTL_DISABLE 0x0000000000000000 9562c7879eaSTijl Coosemans #define MSR_MC_CTL(x) (MSR_MC0_CTL + (x) * 4) 9572c7879eaSTijl Coosemans #define MSR_MC_STATUS(x) (MSR_MC0_STATUS + (x) * 4) 9582c7879eaSTijl Coosemans #define MSR_MC_ADDR(x) (MSR_MC0_ADDR + (x) * 4) 9592c7879eaSTijl Coosemans #define MSR_MC_MISC(x) (MSR_MC0_MISC + (x) * 4) 9602c7879eaSTijl Coosemans #define MSR_MC_CTL2(x) (MSR_MC0_CTL2 + (x)) /* If MCG_CAP_CMCI_P */ 9612c7879eaSTijl Coosemans #define MC_STATUS_MCA_ERROR 0x000000000000ffff 9622c7879eaSTijl Coosemans #define MC_STATUS_MODEL_ERROR 0x00000000ffff0000 9632c7879eaSTijl Coosemans #define MC_STATUS_OTHER_INFO 0x01ffffff00000000 9642c7879eaSTijl Coosemans #define MC_STATUS_COR_COUNT 0x001fffc000000000 /* If MCG_CAP_CMCI_P */ 9652c7879eaSTijl Coosemans #define MC_STATUS_TES_STATUS 0x0060000000000000 /* If MCG_CAP_TES_P */ 9662c7879eaSTijl Coosemans #define MC_STATUS_AR 0x0080000000000000 /* If MCG_CAP_TES_P */ 9672c7879eaSTijl Coosemans #define MC_STATUS_S 0x0100000000000000 /* If MCG_CAP_TES_P */ 9682c7879eaSTijl Coosemans #define MC_STATUS_PCC 0x0200000000000000 9692c7879eaSTijl Coosemans #define MC_STATUS_ADDRV 0x0400000000000000 9702c7879eaSTijl Coosemans #define MC_STATUS_MISCV 0x0800000000000000 9712c7879eaSTijl Coosemans #define MC_STATUS_EN 0x1000000000000000 9722c7879eaSTijl Coosemans #define MC_STATUS_UC 0x2000000000000000 9732c7879eaSTijl Coosemans #define MC_STATUS_OVER 0x4000000000000000 9742c7879eaSTijl Coosemans #define MC_STATUS_VAL 0x8000000000000000 9752c7879eaSTijl Coosemans #define MC_MISC_RA_LSB 0x000000000000003f /* If MCG_CAP_SER_P */ 9762c7879eaSTijl Coosemans #define MC_MISC_ADDRESS_MODE 0x00000000000001c0 /* If MCG_CAP_SER_P */ 9772c7879eaSTijl Coosemans #define MC_CTL2_THRESHOLD 0x0000000000007fff 9782c7879eaSTijl Coosemans #define MC_CTL2_CMCI_EN 0x0000000040000000 9797abf4604SAndriy Gapon #define MC_AMDNB_BANK 4 980d63edb4dSConrad Meyer #define MC_MISC_AMD_VAL 0x8000000000000000 /* Counter presence valid */ 981d63edb4dSConrad Meyer #define MC_MISC_AMD_CNTP 0x4000000000000000 /* Counter present */ 982d63edb4dSConrad Meyer #define MC_MISC_AMD_LOCK 0x2000000000000000 /* Register locked */ 983d63edb4dSConrad Meyer #define MC_MISC_AMD_INTP 0x1000000000000000 /* Int. type can generate interrupts */ 984d63edb4dSConrad Meyer #define MC_MISC_AMD_LVT_MASK 0x00f0000000000000 /* Extended LVT offset */ 985d63edb4dSConrad Meyer #define MC_MISC_AMD_LVT_SHIFT 52 986d63edb4dSConrad Meyer #define MC_MISC_AMD_CNTEN 0x0008000000000000 /* Counter enabled */ 987d63edb4dSConrad Meyer #define MC_MISC_AMD_INT_MASK 0x0006000000000000 /* Interrupt type */ 988d63edb4dSConrad Meyer #define MC_MISC_AMD_INT_LVT 0x0002000000000000 /* Interrupt via Extended LVT */ 989d63edb4dSConrad Meyer #define MC_MISC_AMD_INT_SMI 0x0004000000000000 /* SMI */ 990d63edb4dSConrad Meyer #define MC_MISC_AMD_OVERFLOW 0x0001000000000000 /* Counter overflow */ 991d63edb4dSConrad Meyer #define MC_MISC_AMD_CNT_MASK 0x00000fff00000000 /* Counter value */ 992d63edb4dSConrad Meyer #define MC_MISC_AMD_CNT_SHIFT 32 993d63edb4dSConrad Meyer #define MC_MISC_AMD_CNT_MAX 0xfff 994d63edb4dSConrad Meyer #define MC_MISC_AMD_PTR_MASK 0x00000000ff000000 /* Pointer to additional registers */ 995d63edb4dSConrad Meyer #define MC_MISC_AMD_PTR_SHIFT 24 9962c7879eaSTijl Coosemans 99718f9bb6fSAndrew Gallatin /* AMD Scalable MCA */ 99818f9bb6fSAndrew Gallatin #define MSR_SMCA_MC0_CTL 0xc0002000 99918f9bb6fSAndrew Gallatin #define MSR_SMCA_MC0_STATUS 0xc0002001 100018f9bb6fSAndrew Gallatin #define MSR_SMCA_MC0_ADDR 0xc0002002 100118f9bb6fSAndrew Gallatin #define MSR_SMCA_MC0_MISC0 0xc0002003 100218f9bb6fSAndrew Gallatin #define MSR_SMCA_MC_CTL(x) (MSR_SMCA_MC0_CTL + 0x10 * (x)) 100318f9bb6fSAndrew Gallatin #define MSR_SMCA_MC_STATUS(x) (MSR_SMCA_MC0_STATUS + 0x10 * (x)) 100418f9bb6fSAndrew Gallatin #define MSR_SMCA_MC_ADDR(x) (MSR_SMCA_MC0_ADDR + 0x10 * (x)) 100518f9bb6fSAndrew Gallatin #define MSR_SMCA_MC_MISC(x) (MSR_SMCA_MC0_MISC0 + 0x10 * (x)) 100618f9bb6fSAndrew Gallatin 10072c7879eaSTijl Coosemans /* 10082c7879eaSTijl Coosemans * The following four 3-byte registers control the non-cacheable regions. 10092c7879eaSTijl Coosemans * These registers must be written as three separate bytes. 10102c7879eaSTijl Coosemans * 10112c7879eaSTijl Coosemans * NCRx+0: A31-A24 of starting address 10122c7879eaSTijl Coosemans * NCRx+1: A23-A16 of starting address 10132c7879eaSTijl Coosemans * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx. 10142c7879eaSTijl Coosemans * 10152c7879eaSTijl Coosemans * The non-cacheable region's starting address must be aligned to the 10162c7879eaSTijl Coosemans * size indicated by the NCR_SIZE_xx field. 10172c7879eaSTijl Coosemans */ 10182c7879eaSTijl Coosemans #define NCR1 0xc4 10192c7879eaSTijl Coosemans #define NCR2 0xc7 10202c7879eaSTijl Coosemans #define NCR3 0xca 10212c7879eaSTijl Coosemans #define NCR4 0xcd 10222c7879eaSTijl Coosemans 10232c7879eaSTijl Coosemans #define NCR_SIZE_0K 0 10242c7879eaSTijl Coosemans #define NCR_SIZE_4K 1 10252c7879eaSTijl Coosemans #define NCR_SIZE_8K 2 10262c7879eaSTijl Coosemans #define NCR_SIZE_16K 3 10272c7879eaSTijl Coosemans #define NCR_SIZE_32K 4 10282c7879eaSTijl Coosemans #define NCR_SIZE_64K 5 10292c7879eaSTijl Coosemans #define NCR_SIZE_128K 6 10302c7879eaSTijl Coosemans #define NCR_SIZE_256K 7 10312c7879eaSTijl Coosemans #define NCR_SIZE_512K 8 10322c7879eaSTijl Coosemans #define NCR_SIZE_1M 9 10332c7879eaSTijl Coosemans #define NCR_SIZE_2M 10 10342c7879eaSTijl Coosemans #define NCR_SIZE_4M 11 10352c7879eaSTijl Coosemans #define NCR_SIZE_8M 12 10362c7879eaSTijl Coosemans #define NCR_SIZE_16M 13 10372c7879eaSTijl Coosemans #define NCR_SIZE_32M 14 10382c7879eaSTijl Coosemans #define NCR_SIZE_4G 15 10392c7879eaSTijl Coosemans 10402c7879eaSTijl Coosemans /* 10412c7879eaSTijl Coosemans * The address region registers are used to specify the location and 10422c7879eaSTijl Coosemans * size for the eight address regions. 10432c7879eaSTijl Coosemans * 10442c7879eaSTijl Coosemans * ARRx + 0: A31-A24 of start address 10452c7879eaSTijl Coosemans * ARRx + 1: A23-A16 of start address 10462c7879eaSTijl Coosemans * ARRx + 2: A15-A12 of start address | ARR_SIZE_xx 10472c7879eaSTijl Coosemans */ 10482c7879eaSTijl Coosemans #define ARR0 0xc4 10492c7879eaSTijl Coosemans #define ARR1 0xc7 10502c7879eaSTijl Coosemans #define ARR2 0xca 10512c7879eaSTijl Coosemans #define ARR3 0xcd 10522c7879eaSTijl Coosemans #define ARR4 0xd0 10532c7879eaSTijl Coosemans #define ARR5 0xd3 10542c7879eaSTijl Coosemans #define ARR6 0xd6 10552c7879eaSTijl Coosemans #define ARR7 0xd9 10562c7879eaSTijl Coosemans 10572c7879eaSTijl Coosemans #define ARR_SIZE_0K 0 10582c7879eaSTijl Coosemans #define ARR_SIZE_4K 1 10592c7879eaSTijl Coosemans #define ARR_SIZE_8K 2 10602c7879eaSTijl Coosemans #define ARR_SIZE_16K 3 10612c7879eaSTijl Coosemans #define ARR_SIZE_32K 4 10622c7879eaSTijl Coosemans #define ARR_SIZE_64K 5 10632c7879eaSTijl Coosemans #define ARR_SIZE_128K 6 10642c7879eaSTijl Coosemans #define ARR_SIZE_256K 7 10652c7879eaSTijl Coosemans #define ARR_SIZE_512K 8 10662c7879eaSTijl Coosemans #define ARR_SIZE_1M 9 10672c7879eaSTijl Coosemans #define ARR_SIZE_2M 10 10682c7879eaSTijl Coosemans #define ARR_SIZE_4M 11 10692c7879eaSTijl Coosemans #define ARR_SIZE_8M 12 10702c7879eaSTijl Coosemans #define ARR_SIZE_16M 13 10712c7879eaSTijl Coosemans #define ARR_SIZE_32M 14 10722c7879eaSTijl Coosemans #define ARR_SIZE_4G 15 10732c7879eaSTijl Coosemans 10742c7879eaSTijl Coosemans /* 10752c7879eaSTijl Coosemans * The region control registers specify the attributes associated with 10762c7879eaSTijl Coosemans * the ARRx addres regions. 10772c7879eaSTijl Coosemans */ 10782c7879eaSTijl Coosemans #define RCR0 0xdc 10792c7879eaSTijl Coosemans #define RCR1 0xdd 10802c7879eaSTijl Coosemans #define RCR2 0xde 10812c7879eaSTijl Coosemans #define RCR3 0xdf 10822c7879eaSTijl Coosemans #define RCR4 0xe0 10832c7879eaSTijl Coosemans #define RCR5 0xe1 10842c7879eaSTijl Coosemans #define RCR6 0xe2 10852c7879eaSTijl Coosemans #define RCR7 0xe3 10862c7879eaSTijl Coosemans 10872c7879eaSTijl Coosemans #define RCR_RCD 0x01 /* Disables caching for ARRx (x = 0-6). */ 10882c7879eaSTijl Coosemans #define RCR_RCE 0x01 /* Enables caching for ARR7. */ 10892c7879eaSTijl Coosemans #define RCR_WWO 0x02 /* Weak write ordering. */ 10902c7879eaSTijl Coosemans #define RCR_WL 0x04 /* Weak locking. */ 10912c7879eaSTijl Coosemans #define RCR_WG 0x08 /* Write gathering. */ 10922c7879eaSTijl Coosemans #define RCR_WT 0x10 /* Write-through. */ 10932c7879eaSTijl Coosemans #define RCR_NLB 0x20 /* LBA# pin is not asserted. */ 10942c7879eaSTijl Coosemans 10952c7879eaSTijl Coosemans /* AMD Write Allocate Top-Of-Memory and Control Register */ 10962c7879eaSTijl Coosemans #define AMD_WT_ALLOC_TME 0x40000 /* top-of-memory enable */ 10972c7879eaSTijl Coosemans #define AMD_WT_ALLOC_PRE 0x20000 /* programmable range enable */ 10982c7879eaSTijl Coosemans #define AMD_WT_ALLOC_FRE 0x10000 /* fixed (A0000-FFFFF) range enable */ 10992c7879eaSTijl Coosemans 11002c7879eaSTijl Coosemans /* AMD64 MSR's */ 11012c7879eaSTijl Coosemans #define MSR_EFER 0xc0000080 /* extended features */ 11022c7879eaSTijl Coosemans #define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target/cs/ss */ 11032c7879eaSTijl Coosemans #define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target rip */ 11042c7879eaSTijl Coosemans #define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target rip */ 11052c7879eaSTijl Coosemans #define MSR_SF_MASK 0xc0000084 /* syscall flags mask */ 11062c7879eaSTijl Coosemans #define MSR_FSBASE 0xc0000100 /* base address of the %fs "segment" */ 11072c7879eaSTijl Coosemans #define MSR_GSBASE 0xc0000101 /* base address of the %gs "segment" */ 11082c7879eaSTijl Coosemans #define MSR_KGSBASE 0xc0000102 /* base address of the kernel %gs */ 11097e0a345bSKonstantin Belousov #define MSR_TSC_AUX 0xc0000103 11102c7879eaSTijl Coosemans #define MSR_PERFEVSEL0 0xc0010000 11112c7879eaSTijl Coosemans #define MSR_PERFEVSEL1 0xc0010001 11122c7879eaSTijl Coosemans #define MSR_PERFEVSEL2 0xc0010002 11132c7879eaSTijl Coosemans #define MSR_PERFEVSEL3 0xc0010003 1114b35ac068STijl Coosemans #define MSR_K7_PERFCTR0 0xc0010004 1115b35ac068STijl Coosemans #define MSR_K7_PERFCTR1 0xc0010005 1116b35ac068STijl Coosemans #define MSR_K7_PERFCTR2 0xc0010006 1117b35ac068STijl Coosemans #define MSR_K7_PERFCTR3 0xc0010007 11182c7879eaSTijl Coosemans #define MSR_SYSCFG 0xc0010010 11192c7879eaSTijl Coosemans #define MSR_HWCR 0xc0010015 11202c7879eaSTijl Coosemans #define MSR_IORRBASE0 0xc0010016 11212c7879eaSTijl Coosemans #define MSR_IORRMASK0 0xc0010017 11222c7879eaSTijl Coosemans #define MSR_IORRBASE1 0xc0010018 11232c7879eaSTijl Coosemans #define MSR_IORRMASK1 0xc0010019 11242c7879eaSTijl Coosemans #define MSR_TOP_MEM 0xc001001a /* boundary for ram below 4G */ 11252c7879eaSTijl Coosemans #define MSR_TOP_MEM2 0xc001001d /* boundary for ram above 4G */ 1126e011dc96SNeel Natu #define MSR_NB_CFG1 0xc001001f /* NB configuration 1 */ 1127fe15b854SKonstantin Belousov #define MSR_K8_UCODE_UPDATE 0xc0010020 /* update microcode */ 1128fe15b854SKonstantin Belousov #define MSR_MC0_CTL_MASK 0xc0010044 1129*d3ba71b2SKonstantin Belousov #define MSR_AMDK8_IPM 0xc0010055 1130e011dc96SNeel Natu #define MSR_P_STATE_LIMIT 0xc0010061 /* P-state Current Limit Register */ 1131e011dc96SNeel Natu #define MSR_P_STATE_CONTROL 0xc0010062 /* P-state Control Register */ 1132e011dc96SNeel Natu #define MSR_P_STATE_STATUS 0xc0010063 /* P-state Status Register */ 1133e011dc96SNeel Natu #define MSR_P_STATE_CONFIG(n) (0xc0010064 + (n)) /* P-state Config */ 1134e011dc96SNeel Natu #define MSR_SMM_ADDR 0xc0010112 /* SMM TSEG base address */ 1135e011dc96SNeel Natu #define MSR_SMM_MASK 0xc0010113 /* SMM TSEG address mask */ 1136e011dc96SNeel Natu #define MSR_VM_CR 0xc0010114 /* SVM: feature control */ 1137e011dc96SNeel Natu #define MSR_VM_HSAVE_PA 0xc0010117 /* SVM: host save area address */ 1138300c34e4SKonstantin Belousov #define MSR_AMD_CPUID07 0xc0011002 /* CPUID 07 %ebx override */ 1139fe15b854SKonstantin Belousov #define MSR_EXTFEATURES 0xc0011005 /* Extended CPUID Features override */ 1140bebcdc00SJohn Baldwin #define MSR_LS_CFG 0xc0011020 1141fe15b854SKonstantin Belousov #define MSR_IC_CFG 0xc0011021 /* Instruction Cache Configuration */ 1142d8dc46f6SJohn Baldwin #define MSR_DE_CFG 0xc0011029 /* Decode Configuration */ 1143e011dc96SNeel Natu 1144e011dc96SNeel Natu /* MSR_VM_CR related */ 1145e011dc96SNeel Natu #define VM_CR_SVMDIS 0x10 /* SVM: disabled by BIOS */ 11462c7879eaSTijl Coosemans 1147*d3ba71b2SKonstantin Belousov #define AMDK8_SMIONCMPHALT (1ULL << 27) 1148*d3ba71b2SKonstantin Belousov #define AMDK8_C1EONCMPHALT (1ULL << 28) 1149*d3ba71b2SKonstantin Belousov 11502c7879eaSTijl Coosemans /* VIA ACE crypto featureset: for via_feature_rng */ 11512c7879eaSTijl Coosemans #define VIA_HAS_RNG 1 /* cpu has RNG */ 11522c7879eaSTijl Coosemans 11532c7879eaSTijl Coosemans /* VIA ACE crypto featureset: for via_feature_xcrypt */ 11542c7879eaSTijl Coosemans #define VIA_HAS_AES 1 /* cpu has AES */ 11552c7879eaSTijl Coosemans #define VIA_HAS_SHA 2 /* cpu has SHA1 & SHA256 */ 11562c7879eaSTijl Coosemans #define VIA_HAS_MM 4 /* cpu has RSA instructions */ 11572c7879eaSTijl Coosemans #define VIA_HAS_AESCTR 8 /* cpu has AES-CTR instructions */ 11582c7879eaSTijl Coosemans 11592c7879eaSTijl Coosemans /* Centaur Extended Feature flags */ 11602c7879eaSTijl Coosemans #define VIA_CPUID_HAS_RNG 0x000004 11612c7879eaSTijl Coosemans #define VIA_CPUID_DO_RNG 0x000008 11622c7879eaSTijl Coosemans #define VIA_CPUID_HAS_ACE 0x000040 11632c7879eaSTijl Coosemans #define VIA_CPUID_DO_ACE 0x000080 11642c7879eaSTijl Coosemans #define VIA_CPUID_HAS_ACE2 0x000100 11652c7879eaSTijl Coosemans #define VIA_CPUID_DO_ACE2 0x000200 11662c7879eaSTijl Coosemans #define VIA_CPUID_HAS_PHE 0x000400 11672c7879eaSTijl Coosemans #define VIA_CPUID_DO_PHE 0x000800 11682c7879eaSTijl Coosemans #define VIA_CPUID_HAS_PMM 0x001000 11692c7879eaSTijl Coosemans #define VIA_CPUID_DO_PMM 0x002000 11702c7879eaSTijl Coosemans 11712c7879eaSTijl Coosemans /* VIA ACE xcrypt-* instruction context control options */ 11722c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_ROUND_M 0x0000000f 11732c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_ALG_M 0x00000070 11742c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_ALG_AES 0x00000000 11752c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_KEYGEN_M 0x00000080 11762c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_KEYGEN_HW 0x00000000 11772c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_KEYGEN_SW 0x00000080 11782c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_NORMAL 0x00000000 11792c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_INTERMEDIATE 0x00000100 11802c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_ENCRYPT 0x00000000 11812c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_DECRYPT 0x00000200 11822c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_KEY128 0x0000000a /* 128bit, 10 rds */ 11832c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_KEY192 0x0000040c /* 192bit, 12 rds */ 11842c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_KEY256 0x0000080e /* 256bit, 15 rds */ 11852c7879eaSTijl Coosemans 11862c7879eaSTijl Coosemans #endif /* !_MACHINE_SPECIALREG_H_ */ 1187