1 /*- 2 * SPDX-License-Identifier: BSD-2-Clause-FreeBSD 3 * 4 * Copyright (c) 2007-2016 Solarflare Communications Inc. 5 * All rights reserved. 6 * 7 * Redistribution and use in source and binary forms, with or without 8 * modification, are permitted provided that the following conditions are met: 9 * 10 * 1. Redistributions of source code must retain the above copyright notice, 11 * this list of conditions and the following disclaimer. 12 * 2. Redistributions in binary form must reproduce the above copyright notice, 13 * this list of conditions and the following disclaimer in the documentation 14 * and/or other materials provided with the distribution. 15 * 16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 17 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, 18 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 19 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR 20 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, 21 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 22 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; 23 * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, 24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR 25 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, 26 * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 27 * 28 * The views and conclusions contained in the software and documentation are 29 * those of the authors and should not be interpreted as representing official 30 * policies, either expressed or implied, of the FreeBSD Project. 31 * 32 * $FreeBSD$ 33 */ 34 35 #ifndef _SYS_EFX_REGS_H 36 #define _SYS_EFX_REGS_H 37 38 #ifdef __cplusplus 39 extern "C" { 40 #endif 41 42 /************************************************************************** 43 * 44 * Falcon/Siena registers and descriptors 45 * 46 ************************************************************************** 47 */ 48 49 /* 50 * FR_AB_EE_VPD_CFG0_REG_SF(128bit): 51 * SPI/VPD configuration register 0 52 */ 53 #define FR_AB_EE_VPD_CFG0_REG_SF_OFST 0x00000300 54 /* falcona0,falconb0=eeprom_flash */ 55 /* 56 * FR_AB_EE_VPD_CFG0_REG(128bit): 57 * SPI/VPD configuration register 0 58 */ 59 #define FR_AB_EE_VPD_CFG0_REG_OFST 0x00000140 60 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 61 62 #define FRF_AB_EE_SF_FASTRD_EN_LBN 127 63 #define FRF_AB_EE_SF_FASTRD_EN_WIDTH 1 64 #define FRF_AB_EE_SF_CLOCK_DIV_LBN 120 65 #define FRF_AB_EE_SF_CLOCK_DIV_WIDTH 7 66 #define FRF_AB_EE_VPD_WIP_POLL_LBN 119 67 #define FRF_AB_EE_VPD_WIP_POLL_WIDTH 1 68 #define FRF_AB_EE_EE_CLOCK_DIV_LBN 112 69 #define FRF_AB_EE_EE_CLOCK_DIV_WIDTH 7 70 #define FRF_AB_EE_EE_WR_TMR_VALUE_LBN 96 71 #define FRF_AB_EE_EE_WR_TMR_VALUE_WIDTH 16 72 #define FRF_AB_EE_VPDW_LENGTH_LBN 80 73 #define FRF_AB_EE_VPDW_LENGTH_WIDTH 15 74 #define FRF_AB_EE_VPDW_BASE_LBN 64 75 #define FRF_AB_EE_VPDW_BASE_WIDTH 15 76 #define FRF_AB_EE_VPD_WR_CMD_EN_LBN 56 77 #define FRF_AB_EE_VPD_WR_CMD_EN_WIDTH 8 78 #define FRF_AB_EE_VPD_BASE_LBN 32 79 #define FRF_AB_EE_VPD_BASE_WIDTH 24 80 #define FRF_AB_EE_VPD_LENGTH_LBN 16 81 #define FRF_AB_EE_VPD_LENGTH_WIDTH 15 82 #define FRF_AB_EE_VPD_AD_SIZE_LBN 8 83 #define FRF_AB_EE_VPD_AD_SIZE_WIDTH 5 84 #define FRF_AB_EE_VPD_ACCESS_ON_LBN 5 85 #define FRF_AB_EE_VPD_ACCESS_ON_WIDTH 1 86 #define FRF_AB_EE_VPD_ACCESS_BLOCK_LBN 4 87 #define FRF_AB_EE_VPD_ACCESS_BLOCK_WIDTH 1 88 #define FRF_AB_EE_VPD_DEV_SF_SEL_LBN 2 89 #define FRF_AB_EE_VPD_DEV_SF_SEL_WIDTH 1 90 #define FRF_AB_EE_VPD_EN_AD9_MODE_LBN 1 91 #define FRF_AB_EE_VPD_EN_AD9_MODE_WIDTH 1 92 #define FRF_AB_EE_VPD_EN_LBN 0 93 #define FRF_AB_EE_VPD_EN_WIDTH 1 94 95 /* 96 * FR_AB_PCIE_SD_CTL0123_REG_SF(128bit): 97 * PCIE SerDes control register 0 to 3 98 */ 99 #define FR_AB_PCIE_SD_CTL0123_REG_SF_OFST 0x00000320 100 /* falcona0,falconb0=eeprom_flash */ 101 /* 102 * FR_AB_PCIE_SD_CTL0123_REG(128bit): 103 * PCIE SerDes control register 0 to 3 104 */ 105 #define FR_AB_PCIE_SD_CTL0123_REG_OFST 0x00000320 106 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 107 108 #define FRF_AB_PCIE_TESTSIG_H_LBN 96 109 #define FRF_AB_PCIE_TESTSIG_H_WIDTH 19 110 #define FRF_AB_PCIE_TESTSIG_L_LBN 64 111 #define FRF_AB_PCIE_TESTSIG_L_WIDTH 19 112 #define FRF_AB_PCIE_OFFSET_LBN 56 113 #define FRF_AB_PCIE_OFFSET_WIDTH 8 114 #define FRF_AB_PCIE_OFFSETEN_H_LBN 55 115 #define FRF_AB_PCIE_OFFSETEN_H_WIDTH 1 116 #define FRF_AB_PCIE_OFFSETEN_L_LBN 54 117 #define FRF_AB_PCIE_OFFSETEN_L_WIDTH 1 118 #define FRF_AB_PCIE_HIVMODE_H_LBN 53 119 #define FRF_AB_PCIE_HIVMODE_H_WIDTH 1 120 #define FRF_AB_PCIE_HIVMODE_L_LBN 52 121 #define FRF_AB_PCIE_HIVMODE_L_WIDTH 1 122 #define FRF_AB_PCIE_PARRESET_H_LBN 51 123 #define FRF_AB_PCIE_PARRESET_H_WIDTH 1 124 #define FRF_AB_PCIE_PARRESET_L_LBN 50 125 #define FRF_AB_PCIE_PARRESET_L_WIDTH 1 126 #define FRF_AB_PCIE_LPBKWDRV_H_LBN 49 127 #define FRF_AB_PCIE_LPBKWDRV_H_WIDTH 1 128 #define FRF_AB_PCIE_LPBKWDRV_L_LBN 48 129 #define FRF_AB_PCIE_LPBKWDRV_L_WIDTH 1 130 #define FRF_AB_PCIE_LPBK_LBN 40 131 #define FRF_AB_PCIE_LPBK_WIDTH 8 132 #define FRF_AB_PCIE_PARLPBK_LBN 32 133 #define FRF_AB_PCIE_PARLPBK_WIDTH 8 134 #define FRF_AB_PCIE_RXTERMADJ_H_LBN 30 135 #define FRF_AB_PCIE_RXTERMADJ_H_WIDTH 2 136 #define FRF_AB_PCIE_RXTERMADJ_L_LBN 28 137 #define FRF_AB_PCIE_RXTERMADJ_L_WIDTH 2 138 #define FFE_AB_PCIE_RXTERMADJ_MIN15PCNT 3 139 #define FFE_AB_PCIE_RXTERMADJ_PL10PCNT 2 140 #define FFE_AB_PCIE_RXTERMADJ_MIN17PCNT 1 141 #define FFE_AB_PCIE_RXTERMADJ_NOMNL 0 142 #define FRF_AB_PCIE_TXTERMADJ_H_LBN 26 143 #define FRF_AB_PCIE_TXTERMADJ_H_WIDTH 2 144 #define FRF_AB_PCIE_TXTERMADJ_L_LBN 24 145 #define FRF_AB_PCIE_TXTERMADJ_L_WIDTH 2 146 #define FFE_AB_PCIE_TXTERMADJ_MIN15PCNT 3 147 #define FFE_AB_PCIE_TXTERMADJ_PL10PCNT 2 148 #define FFE_AB_PCIE_TXTERMADJ_MIN17PCNT 1 149 #define FFE_AB_PCIE_TXTERMADJ_NOMNL 0 150 #define FRF_AB_PCIE_RXEQCTL_H_LBN 18 151 #define FRF_AB_PCIE_RXEQCTL_H_WIDTH 2 152 #define FRF_AB_PCIE_RXEQCTL_L_LBN 16 153 #define FRF_AB_PCIE_RXEQCTL_L_WIDTH 2 154 #define FFE_AB_PCIE_RXEQCTL_OFF_ALT 3 155 #define FFE_AB_PCIE_RXEQCTL_OFF 2 156 #define FFE_AB_PCIE_RXEQCTL_MIN 1 157 #define FFE_AB_PCIE_RXEQCTL_MAX 0 158 #define FRF_AB_PCIE_HIDRV_LBN 8 159 #define FRF_AB_PCIE_HIDRV_WIDTH 8 160 #define FRF_AB_PCIE_LODRV_LBN 0 161 #define FRF_AB_PCIE_LODRV_WIDTH 8 162 163 /* 164 * FR_AB_PCIE_SD_CTL45_REG_SF(128bit): 165 * PCIE SerDes control register 4 and 5 166 */ 167 #define FR_AB_PCIE_SD_CTL45_REG_SF_OFST 0x00000330 168 /* falcona0,falconb0=eeprom_flash */ 169 /* 170 * FR_AB_PCIE_SD_CTL45_REG(128bit): 171 * PCIE SerDes control register 4 and 5 172 */ 173 #define FR_AB_PCIE_SD_CTL45_REG_OFST 0x00000330 174 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 175 176 #define FRF_AB_PCIE_DTX7_LBN 60 177 #define FRF_AB_PCIE_DTX7_WIDTH 4 178 #define FRF_AB_PCIE_DTX6_LBN 56 179 #define FRF_AB_PCIE_DTX6_WIDTH 4 180 #define FRF_AB_PCIE_DTX5_LBN 52 181 #define FRF_AB_PCIE_DTX5_WIDTH 4 182 #define FRF_AB_PCIE_DTX4_LBN 48 183 #define FRF_AB_PCIE_DTX4_WIDTH 4 184 #define FRF_AB_PCIE_DTX3_LBN 44 185 #define FRF_AB_PCIE_DTX3_WIDTH 4 186 #define FRF_AB_PCIE_DTX2_LBN 40 187 #define FRF_AB_PCIE_DTX2_WIDTH 4 188 #define FRF_AB_PCIE_DTX1_LBN 36 189 #define FRF_AB_PCIE_DTX1_WIDTH 4 190 #define FRF_AB_PCIE_DTX0_LBN 32 191 #define FRF_AB_PCIE_DTX0_WIDTH 4 192 #define FRF_AB_PCIE_DEQ7_LBN 28 193 #define FRF_AB_PCIE_DEQ7_WIDTH 4 194 #define FRF_AB_PCIE_DEQ6_LBN 24 195 #define FRF_AB_PCIE_DEQ6_WIDTH 4 196 #define FRF_AB_PCIE_DEQ5_LBN 20 197 #define FRF_AB_PCIE_DEQ5_WIDTH 4 198 #define FRF_AB_PCIE_DEQ4_LBN 16 199 #define FRF_AB_PCIE_DEQ4_WIDTH 4 200 #define FRF_AB_PCIE_DEQ3_LBN 12 201 #define FRF_AB_PCIE_DEQ3_WIDTH 4 202 #define FRF_AB_PCIE_DEQ2_LBN 8 203 #define FRF_AB_PCIE_DEQ2_WIDTH 4 204 #define FRF_AB_PCIE_DEQ1_LBN 4 205 #define FRF_AB_PCIE_DEQ1_WIDTH 4 206 #define FRF_AB_PCIE_DEQ0_LBN 0 207 #define FRF_AB_PCIE_DEQ0_WIDTH 4 208 209 /* 210 * FR_AB_PCIE_PCS_CTL_STAT_REG_SF(128bit): 211 * PCIE PCS control and status register 212 */ 213 #define FR_AB_PCIE_PCS_CTL_STAT_REG_SF_OFST 0x00000340 214 /* falcona0,falconb0=eeprom_flash */ 215 /* 216 * FR_AB_PCIE_PCS_CTL_STAT_REG(128bit): 217 * PCIE PCS control and status register 218 */ 219 #define FR_AB_PCIE_PCS_CTL_STAT_REG_OFST 0x00000340 220 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 221 222 #define FRF_AB_PCIE_PRBSERRCOUNT0_H_LBN 52 223 #define FRF_AB_PCIE_PRBSERRCOUNT0_H_WIDTH 4 224 #define FRF_AB_PCIE_PRBSERRCOUNT0_L_LBN 48 225 #define FRF_AB_PCIE_PRBSERRCOUNT0_L_WIDTH 4 226 #define FRF_AB_PCIE_PRBSERR_LBN 40 227 #define FRF_AB_PCIE_PRBSERR_WIDTH 8 228 #define FRF_AB_PCIE_PRBSERRH0_LBN 32 229 #define FRF_AB_PCIE_PRBSERRH0_WIDTH 8 230 #define FRF_AB_PCIE_FASTINIT_H_LBN 15 231 #define FRF_AB_PCIE_FASTINIT_H_WIDTH 1 232 #define FRF_AB_PCIE_FASTINIT_L_LBN 14 233 #define FRF_AB_PCIE_FASTINIT_L_WIDTH 1 234 #define FRF_AB_PCIE_CTCDISABLE_H_LBN 13 235 #define FRF_AB_PCIE_CTCDISABLE_H_WIDTH 1 236 #define FRF_AB_PCIE_CTCDISABLE_L_LBN 12 237 #define FRF_AB_PCIE_CTCDISABLE_L_WIDTH 1 238 #define FRF_AB_PCIE_PRBSSYNC_H_LBN 11 239 #define FRF_AB_PCIE_PRBSSYNC_H_WIDTH 1 240 #define FRF_AB_PCIE_PRBSSYNC_L_LBN 10 241 #define FRF_AB_PCIE_PRBSSYNC_L_WIDTH 1 242 #define FRF_AB_PCIE_PRBSERRACK_H_LBN 9 243 #define FRF_AB_PCIE_PRBSERRACK_H_WIDTH 1 244 #define FRF_AB_PCIE_PRBSERRACK_L_LBN 8 245 #define FRF_AB_PCIE_PRBSERRACK_L_WIDTH 1 246 #define FRF_AB_PCIE_PRBSSEL_LBN 0 247 #define FRF_AB_PCIE_PRBSSEL_WIDTH 8 248 249 /* 250 * FR_AB_HW_INIT_REG_SF(128bit): 251 * Hardware initialization register 252 */ 253 #define FR_AB_HW_INIT_REG_SF_OFST 0x00000350 254 /* falcona0,falconb0=eeprom_flash */ 255 /* 256 * FR_AZ_HW_INIT_REG(128bit): 257 * Hardware initialization register 258 */ 259 #define FR_AZ_HW_INIT_REG_OFST 0x000000c0 260 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 261 262 #define FRF_BB_BDMRD_CPLF_FULL_LBN 124 263 #define FRF_BB_BDMRD_CPLF_FULL_WIDTH 1 264 #define FRF_BB_PCIE_CPL_TIMEOUT_CTRL_LBN 121 265 #define FRF_BB_PCIE_CPL_TIMEOUT_CTRL_WIDTH 3 266 #define FRF_CZ_TX_MRG_TAGS_LBN 120 267 #define FRF_CZ_TX_MRG_TAGS_WIDTH 1 268 #define FRF_AZ_TRGT_MASK_ALL_LBN 100 269 #define FRF_AZ_TRGT_MASK_ALL_WIDTH 1 270 #define FRF_AZ_DOORBELL_DROP_LBN 92 271 #define FRF_AZ_DOORBELL_DROP_WIDTH 8 272 #define FRF_AB_TX_RREQ_MASK_EN_LBN 76 273 #define FRF_AB_TX_RREQ_MASK_EN_WIDTH 1 274 #define FRF_AB_PE_EIDLE_DIS_LBN 75 275 #define FRF_AB_PE_EIDLE_DIS_WIDTH 1 276 #define FRF_AZ_FC_BLOCKING_EN_LBN 45 277 #define FRF_AZ_FC_BLOCKING_EN_WIDTH 1 278 #define FRF_AZ_B2B_REQ_EN_LBN 44 279 #define FRF_AZ_B2B_REQ_EN_WIDTH 1 280 #define FRF_AZ_POST_WR_MASK_LBN 40 281 #define FRF_AZ_POST_WR_MASK_WIDTH 4 282 #define FRF_AZ_TLP_TC_LBN 34 283 #define FRF_AZ_TLP_TC_WIDTH 3 284 #define FRF_AZ_TLP_ATTR_LBN 32 285 #define FRF_AZ_TLP_ATTR_WIDTH 2 286 #define FRF_AB_INTB_VEC_LBN 24 287 #define FRF_AB_INTB_VEC_WIDTH 5 288 #define FRF_AB_INTA_VEC_LBN 16 289 #define FRF_AB_INTA_VEC_WIDTH 5 290 #define FRF_AZ_WD_TIMER_LBN 8 291 #define FRF_AZ_WD_TIMER_WIDTH 8 292 #define FRF_AZ_US_DISABLE_LBN 5 293 #define FRF_AZ_US_DISABLE_WIDTH 1 294 #define FRF_AZ_TLP_EP_LBN 4 295 #define FRF_AZ_TLP_EP_WIDTH 1 296 #define FRF_AZ_ATTR_SEL_LBN 3 297 #define FRF_AZ_ATTR_SEL_WIDTH 1 298 #define FRF_AZ_TD_SEL_LBN 1 299 #define FRF_AZ_TD_SEL_WIDTH 1 300 #define FRF_AZ_TLP_TD_LBN 0 301 #define FRF_AZ_TLP_TD_WIDTH 1 302 303 /* 304 * FR_AB_NIC_STAT_REG_SF(128bit): 305 * NIC status register 306 */ 307 #define FR_AB_NIC_STAT_REG_SF_OFST 0x00000360 308 /* falcona0,falconb0=eeprom_flash */ 309 /* 310 * FR_AB_NIC_STAT_REG(128bit): 311 * NIC status register 312 */ 313 #define FR_AB_NIC_STAT_REG_OFST 0x00000200 314 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 315 316 #define FRF_BB_AER_DIS_LBN 34 317 #define FRF_BB_AER_DIS_WIDTH 1 318 #define FRF_BB_EE_STRAP_EN_LBN 31 319 #define FRF_BB_EE_STRAP_EN_WIDTH 1 320 #define FRF_BB_EE_STRAP_LBN 24 321 #define FRF_BB_EE_STRAP_WIDTH 4 322 #define FRF_BB_REVISION_ID_LBN 17 323 #define FRF_BB_REVISION_ID_WIDTH 7 324 #define FRF_AB_ONCHIP_SRAM_LBN 16 325 #define FRF_AB_ONCHIP_SRAM_WIDTH 1 326 #define FRF_AB_SF_PRST_LBN 9 327 #define FRF_AB_SF_PRST_WIDTH 1 328 #define FRF_AB_EE_PRST_LBN 8 329 #define FRF_AB_EE_PRST_WIDTH 1 330 #define FRF_AB_ATE_MODE_LBN 3 331 #define FRF_AB_ATE_MODE_WIDTH 1 332 #define FRF_AB_STRAP_PINS_LBN 0 333 #define FRF_AB_STRAP_PINS_WIDTH 3 334 335 /* 336 * FR_AB_GLB_CTL_REG_SF(128bit): 337 * Global control register 338 */ 339 #define FR_AB_GLB_CTL_REG_SF_OFST 0x00000370 340 /* falcona0,falconb0=eeprom_flash */ 341 /* 342 * FR_AB_GLB_CTL_REG(128bit): 343 * Global control register 344 */ 345 #define FR_AB_GLB_CTL_REG_OFST 0x00000220 346 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 347 348 #define FRF_AB_EXT_PHY_RST_CTL_LBN 63 349 #define FRF_AB_EXT_PHY_RST_CTL_WIDTH 1 350 #define FRF_AB_XAUI_SD_RST_CTL_LBN 62 351 #define FRF_AB_XAUI_SD_RST_CTL_WIDTH 1 352 #define FRF_AB_PCIE_SD_RST_CTL_LBN 61 353 #define FRF_AB_PCIE_SD_RST_CTL_WIDTH 1 354 #define FRF_AA_PCIX_RST_CTL_LBN 60 355 #define FRF_AA_PCIX_RST_CTL_WIDTH 1 356 #define FRF_BB_BIU_RST_CTL_LBN 60 357 #define FRF_BB_BIU_RST_CTL_WIDTH 1 358 #define FRF_AB_PCIE_STKY_RST_CTL_LBN 59 359 #define FRF_AB_PCIE_STKY_RST_CTL_WIDTH 1 360 #define FRF_AB_PCIE_NSTKY_RST_CTL_LBN 58 361 #define FRF_AB_PCIE_NSTKY_RST_CTL_WIDTH 1 362 #define FRF_AB_PCIE_CORE_RST_CTL_LBN 57 363 #define FRF_AB_PCIE_CORE_RST_CTL_WIDTH 1 364 #define FRF_AB_XGRX_RST_CTL_LBN 56 365 #define FRF_AB_XGRX_RST_CTL_WIDTH 1 366 #define FRF_AB_XGTX_RST_CTL_LBN 55 367 #define FRF_AB_XGTX_RST_CTL_WIDTH 1 368 #define FRF_AB_EM_RST_CTL_LBN 54 369 #define FRF_AB_EM_RST_CTL_WIDTH 1 370 #define FRF_AB_EV_RST_CTL_LBN 53 371 #define FRF_AB_EV_RST_CTL_WIDTH 1 372 #define FRF_AB_SR_RST_CTL_LBN 52 373 #define FRF_AB_SR_RST_CTL_WIDTH 1 374 #define FRF_AB_RX_RST_CTL_LBN 51 375 #define FRF_AB_RX_RST_CTL_WIDTH 1 376 #define FRF_AB_TX_RST_CTL_LBN 50 377 #define FRF_AB_TX_RST_CTL_WIDTH 1 378 #define FRF_AB_EE_RST_CTL_LBN 49 379 #define FRF_AB_EE_RST_CTL_WIDTH 1 380 #define FRF_AB_CS_RST_CTL_LBN 48 381 #define FRF_AB_CS_RST_CTL_WIDTH 1 382 #define FRF_AB_HOT_RST_CTL_LBN 40 383 #define FRF_AB_HOT_RST_CTL_WIDTH 2 384 #define FRF_AB_RST_EXT_PHY_LBN 31 385 #define FRF_AB_RST_EXT_PHY_WIDTH 1 386 #define FRF_AB_RST_XAUI_SD_LBN 30 387 #define FRF_AB_RST_XAUI_SD_WIDTH 1 388 #define FRF_AB_RST_PCIE_SD_LBN 29 389 #define FRF_AB_RST_PCIE_SD_WIDTH 1 390 #define FRF_AA_RST_PCIX_LBN 28 391 #define FRF_AA_RST_PCIX_WIDTH 1 392 #define FRF_BB_RST_BIU_LBN 28 393 #define FRF_BB_RST_BIU_WIDTH 1 394 #define FRF_AB_RST_PCIE_STKY_LBN 27 395 #define FRF_AB_RST_PCIE_STKY_WIDTH 1 396 #define FRF_AB_RST_PCIE_NSTKY_LBN 26 397 #define FRF_AB_RST_PCIE_NSTKY_WIDTH 1 398 #define FRF_AB_RST_PCIE_CORE_LBN 25 399 #define FRF_AB_RST_PCIE_CORE_WIDTH 1 400 #define FRF_AB_RST_XGRX_LBN 24 401 #define FRF_AB_RST_XGRX_WIDTH 1 402 #define FRF_AB_RST_XGTX_LBN 23 403 #define FRF_AB_RST_XGTX_WIDTH 1 404 #define FRF_AB_RST_EM_LBN 22 405 #define FRF_AB_RST_EM_WIDTH 1 406 #define FRF_AB_RST_EV_LBN 21 407 #define FRF_AB_RST_EV_WIDTH 1 408 #define FRF_AB_RST_SR_LBN 20 409 #define FRF_AB_RST_SR_WIDTH 1 410 #define FRF_AB_RST_RX_LBN 19 411 #define FRF_AB_RST_RX_WIDTH 1 412 #define FRF_AB_RST_TX_LBN 18 413 #define FRF_AB_RST_TX_WIDTH 1 414 #define FRF_AB_RST_SF_LBN 17 415 #define FRF_AB_RST_SF_WIDTH 1 416 #define FRF_AB_RST_CS_LBN 16 417 #define FRF_AB_RST_CS_WIDTH 1 418 #define FRF_AB_INT_RST_DUR_LBN 4 419 #define FRF_AB_INT_RST_DUR_WIDTH 3 420 #define FRF_AB_EXT_PHY_RST_DUR_LBN 1 421 #define FRF_AB_EXT_PHY_RST_DUR_WIDTH 3 422 #define FFE_AB_EXT_PHY_RST_DUR_10240US 7 423 #define FFE_AB_EXT_PHY_RST_DUR_5120US 6 424 #define FFE_AB_EXT_PHY_RST_DUR_2560US 5 425 #define FFE_AB_EXT_PHY_RST_DUR_1280US 4 426 #define FFE_AB_EXT_PHY_RST_DUR_640US 3 427 #define FFE_AB_EXT_PHY_RST_DUR_320US 2 428 #define FFE_AB_EXT_PHY_RST_DUR_160US 1 429 #define FFE_AB_EXT_PHY_RST_DUR_80US 0 430 #define FRF_AB_SWRST_LBN 0 431 #define FRF_AB_SWRST_WIDTH 1 432 433 /* 434 * FR_AZ_IOM_IND_ADR_REG(32bit): 435 * IO-mapped indirect access address register 436 */ 437 #define FR_AZ_IOM_IND_ADR_REG_OFST 0x00000000 438 /* falcona0,falconb0,sienaa0=net_func_bar0 */ 439 440 #define FRF_AZ_IOM_AUTO_ADR_INC_EN_LBN 24 441 #define FRF_AZ_IOM_AUTO_ADR_INC_EN_WIDTH 1 442 #define FRF_AZ_IOM_IND_ADR_LBN 0 443 #define FRF_AZ_IOM_IND_ADR_WIDTH 24 444 445 /* 446 * FR_AZ_IOM_IND_DAT_REG(32bit): 447 * IO-mapped indirect access data register 448 */ 449 #define FR_AZ_IOM_IND_DAT_REG_OFST 0x00000004 450 /* falcona0,falconb0,sienaa0=net_func_bar0 */ 451 452 #define FRF_AZ_IOM_IND_DAT_LBN 0 453 #define FRF_AZ_IOM_IND_DAT_WIDTH 32 454 455 /* 456 * FR_AZ_ADR_REGION_REG(128bit): 457 * Address region register 458 */ 459 #define FR_AZ_ADR_REGION_REG_OFST 0x00000000 460 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 461 462 #define FRF_AZ_ADR_REGION3_LBN 96 463 #define FRF_AZ_ADR_REGION3_WIDTH 18 464 #define FRF_AZ_ADR_REGION2_LBN 64 465 #define FRF_AZ_ADR_REGION2_WIDTH 18 466 #define FRF_AZ_ADR_REGION1_LBN 32 467 #define FRF_AZ_ADR_REGION1_WIDTH 18 468 #define FRF_AZ_ADR_REGION0_LBN 0 469 #define FRF_AZ_ADR_REGION0_WIDTH 18 470 471 /* 472 * FR_AZ_INT_EN_REG_KER(128bit): 473 * Kernel driver Interrupt enable register 474 */ 475 #define FR_AZ_INT_EN_REG_KER_OFST 0x00000010 476 /* falcona0,falconb0,sienaa0=net_func_bar2 */ 477 478 #define FRF_AZ_KER_INT_LEVE_SEL_LBN 8 479 #define FRF_AZ_KER_INT_LEVE_SEL_WIDTH 6 480 #define FRF_AZ_KER_INT_CHAR_LBN 4 481 #define FRF_AZ_KER_INT_CHAR_WIDTH 1 482 #define FRF_AZ_KER_INT_KER_LBN 3 483 #define FRF_AZ_KER_INT_KER_WIDTH 1 484 #define FRF_AZ_DRV_INT_EN_KER_LBN 0 485 #define FRF_AZ_DRV_INT_EN_KER_WIDTH 1 486 487 /* 488 * FR_AZ_INT_EN_REG_CHAR(128bit): 489 * Char Driver interrupt enable register 490 */ 491 #define FR_AZ_INT_EN_REG_CHAR_OFST 0x00000020 492 /* falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 493 494 #define FRF_AZ_CHAR_INT_LEVE_SEL_LBN 8 495 #define FRF_AZ_CHAR_INT_LEVE_SEL_WIDTH 6 496 #define FRF_AZ_CHAR_INT_CHAR_LBN 4 497 #define FRF_AZ_CHAR_INT_CHAR_WIDTH 1 498 #define FRF_AZ_CHAR_INT_KER_LBN 3 499 #define FRF_AZ_CHAR_INT_KER_WIDTH 1 500 #define FRF_AZ_DRV_INT_EN_CHAR_LBN 0 501 #define FRF_AZ_DRV_INT_EN_CHAR_WIDTH 1 502 503 /* 504 * FR_AZ_INT_ADR_REG_KER(128bit): 505 * Interrupt host address for Kernel driver 506 */ 507 #define FR_AZ_INT_ADR_REG_KER_OFST 0x00000030 508 /* falcona0,falconb0,sienaa0=net_func_bar2 */ 509 510 #define FRF_AZ_NORM_INT_VEC_DIS_KER_LBN 64 511 #define FRF_AZ_NORM_INT_VEC_DIS_KER_WIDTH 1 512 #define FRF_AZ_INT_ADR_KER_LBN 0 513 #define FRF_AZ_INT_ADR_KER_WIDTH 64 514 #define FRF_AZ_INT_ADR_KER_DW0_LBN 0 515 #define FRF_AZ_INT_ADR_KER_DW0_WIDTH 32 516 #define FRF_AZ_INT_ADR_KER_DW1_LBN 32 517 #define FRF_AZ_INT_ADR_KER_DW1_WIDTH 32 518 519 /* 520 * FR_AZ_INT_ADR_REG_CHAR(128bit): 521 * Interrupt host address for Char driver 522 */ 523 #define FR_AZ_INT_ADR_REG_CHAR_OFST 0x00000040 524 /* falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 525 526 #define FRF_AZ_NORM_INT_VEC_DIS_CHAR_LBN 64 527 #define FRF_AZ_NORM_INT_VEC_DIS_CHAR_WIDTH 1 528 #define FRF_AZ_INT_ADR_CHAR_LBN 0 529 #define FRF_AZ_INT_ADR_CHAR_WIDTH 64 530 #define FRF_AZ_INT_ADR_CHAR_DW0_LBN 0 531 #define FRF_AZ_INT_ADR_CHAR_DW0_WIDTH 32 532 #define FRF_AZ_INT_ADR_CHAR_DW1_LBN 32 533 #define FRF_AZ_INT_ADR_CHAR_DW1_WIDTH 32 534 535 /* 536 * FR_AA_INT_ACK_KER(32bit): 537 * Kernel interrupt acknowledge register 538 */ 539 #define FR_AA_INT_ACK_KER_OFST 0x00000050 540 /* falcona0=net_func_bar2 */ 541 542 #define FRF_AA_INT_ACK_KER_FIELD_LBN 0 543 #define FRF_AA_INT_ACK_KER_FIELD_WIDTH 32 544 545 /* 546 * FR_BZ_INT_ISR0_REG(128bit): 547 * Function 0 Interrupt Acknowlege Status register 548 */ 549 #define FR_BZ_INT_ISR0_REG_OFST 0x00000090 550 /* falconb0,sienaa0=net_func_bar2 */ 551 552 #define FRF_BZ_INT_ISR_REG_LBN 0 553 #define FRF_BZ_INT_ISR_REG_WIDTH 64 554 #define FRF_BZ_INT_ISR_REG_DW0_LBN 0 555 #define FRF_BZ_INT_ISR_REG_DW0_WIDTH 32 556 #define FRF_BZ_INT_ISR_REG_DW1_LBN 32 557 #define FRF_BZ_INT_ISR_REG_DW1_WIDTH 32 558 559 /* 560 * FR_AB_EE_SPI_HCMD_REG(128bit): 561 * SPI host command register 562 */ 563 #define FR_AB_EE_SPI_HCMD_REG_OFST 0x00000100 564 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 565 566 #define FRF_AB_EE_SPI_HCMD_CMD_EN_LBN 31 567 #define FRF_AB_EE_SPI_HCMD_CMD_EN_WIDTH 1 568 #define FRF_AB_EE_WR_TIMER_ACTIVE_LBN 28 569 #define FRF_AB_EE_WR_TIMER_ACTIVE_WIDTH 1 570 #define FRF_AB_EE_SPI_HCMD_SF_SEL_LBN 24 571 #define FRF_AB_EE_SPI_HCMD_SF_SEL_WIDTH 1 572 #define FRF_AB_EE_SPI_HCMD_DABCNT_LBN 16 573 #define FRF_AB_EE_SPI_HCMD_DABCNT_WIDTH 5 574 #define FRF_AB_EE_SPI_HCMD_READ_LBN 15 575 #define FRF_AB_EE_SPI_HCMD_READ_WIDTH 1 576 #define FRF_AB_EE_SPI_HCMD_DUBCNT_LBN 12 577 #define FRF_AB_EE_SPI_HCMD_DUBCNT_WIDTH 2 578 #define FRF_AB_EE_SPI_HCMD_ADBCNT_LBN 8 579 #define FRF_AB_EE_SPI_HCMD_ADBCNT_WIDTH 2 580 #define FRF_AB_EE_SPI_HCMD_ENC_LBN 0 581 #define FRF_AB_EE_SPI_HCMD_ENC_WIDTH 8 582 583 /* 584 * FR_CZ_USR_EV_CFG(32bit): 585 * User Level Event Configuration register 586 */ 587 #define FR_CZ_USR_EV_CFG_OFST 0x00000100 588 /* sienaa0=net_func_bar2 */ 589 590 #define FRF_CZ_USREV_DIS_LBN 16 591 #define FRF_CZ_USREV_DIS_WIDTH 1 592 #define FRF_CZ_DFLT_EVQ_LBN 0 593 #define FRF_CZ_DFLT_EVQ_WIDTH 10 594 595 /* 596 * FR_AB_EE_SPI_HADR_REG(128bit): 597 * SPI host address register 598 */ 599 #define FR_AB_EE_SPI_HADR_REG_OFST 0x00000110 600 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 601 602 #define FRF_AB_EE_SPI_HADR_DUBYTE_LBN 24 603 #define FRF_AB_EE_SPI_HADR_DUBYTE_WIDTH 8 604 #define FRF_AB_EE_SPI_HADR_ADR_LBN 0 605 #define FRF_AB_EE_SPI_HADR_ADR_WIDTH 24 606 607 /* 608 * FR_AB_EE_SPI_HDATA_REG(128bit): 609 * SPI host data register 610 */ 611 #define FR_AB_EE_SPI_HDATA_REG_OFST 0x00000120 612 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 613 614 #define FRF_AB_EE_SPI_HDATA3_LBN 96 615 #define FRF_AB_EE_SPI_HDATA3_WIDTH 32 616 #define FRF_AB_EE_SPI_HDATA2_LBN 64 617 #define FRF_AB_EE_SPI_HDATA2_WIDTH 32 618 #define FRF_AB_EE_SPI_HDATA1_LBN 32 619 #define FRF_AB_EE_SPI_HDATA1_WIDTH 32 620 #define FRF_AB_EE_SPI_HDATA0_LBN 0 621 #define FRF_AB_EE_SPI_HDATA0_WIDTH 32 622 623 /* 624 * FR_AB_EE_BASE_PAGE_REG(128bit): 625 * Expansion ROM base mirror register 626 */ 627 #define FR_AB_EE_BASE_PAGE_REG_OFST 0x00000130 628 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 629 630 #define FRF_AB_EE_EXPROM_MASK_LBN 16 631 #define FRF_AB_EE_EXPROM_MASK_WIDTH 13 632 #define FRF_AB_EE_EXP_ROM_WINDOW_BASE_LBN 0 633 #define FRF_AB_EE_EXP_ROM_WINDOW_BASE_WIDTH 13 634 635 /* 636 * FR_AB_EE_VPD_SW_CNTL_REG(128bit): 637 * VPD access SW control register 638 */ 639 #define FR_AB_EE_VPD_SW_CNTL_REG_OFST 0x00000150 640 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 641 642 #define FRF_AB_EE_VPD_CYCLE_PENDING_LBN 31 643 #define FRF_AB_EE_VPD_CYCLE_PENDING_WIDTH 1 644 #define FRF_AB_EE_VPD_CYC_WRITE_LBN 28 645 #define FRF_AB_EE_VPD_CYC_WRITE_WIDTH 1 646 #define FRF_AB_EE_VPD_CYC_ADR_LBN 0 647 #define FRF_AB_EE_VPD_CYC_ADR_WIDTH 15 648 649 /* 650 * FR_AB_EE_VPD_SW_DATA_REG(128bit): 651 * VPD access SW data register 652 */ 653 #define FR_AB_EE_VPD_SW_DATA_REG_OFST 0x00000160 654 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 655 656 #define FRF_AB_EE_VPD_CYC_DAT_LBN 0 657 #define FRF_AB_EE_VPD_CYC_DAT_WIDTH 32 658 659 /* 660 * FR_BB_PCIE_CORE_INDIRECT_REG(64bit): 661 * Indirect Access to PCIE Core registers 662 */ 663 #define FR_BB_PCIE_CORE_INDIRECT_REG_OFST 0x000001f0 664 /* falconb0=net_func_bar2 */ 665 666 #define FRF_BB_PCIE_CORE_TARGET_DATA_LBN 32 667 #define FRF_BB_PCIE_CORE_TARGET_DATA_WIDTH 32 668 #define FRF_BB_PCIE_CORE_INDIRECT_ACCESS_DIR_LBN 15 669 #define FRF_BB_PCIE_CORE_INDIRECT_ACCESS_DIR_WIDTH 1 670 #define FRF_BB_PCIE_CORE_TARGET_REG_ADRS_LBN 0 671 #define FRF_BB_PCIE_CORE_TARGET_REG_ADRS_WIDTH 12 672 673 /* 674 * FR_AB_GPIO_CTL_REG(128bit): 675 * GPIO control register 676 */ 677 #define FR_AB_GPIO_CTL_REG_OFST 0x00000210 678 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 679 680 #define FRF_AB_GPIO15_OEN_LBN 63 681 #define FRF_AB_GPIO15_OEN_WIDTH 1 682 #define FRF_AB_GPIO14_OEN_LBN 62 683 #define FRF_AB_GPIO14_OEN_WIDTH 1 684 #define FRF_AB_GPIO13_OEN_LBN 61 685 #define FRF_AB_GPIO13_OEN_WIDTH 1 686 #define FRF_AB_GPIO12_OEN_LBN 60 687 #define FRF_AB_GPIO12_OEN_WIDTH 1 688 #define FRF_AB_GPIO11_OEN_LBN 59 689 #define FRF_AB_GPIO11_OEN_WIDTH 1 690 #define FRF_AB_GPIO10_OEN_LBN 58 691 #define FRF_AB_GPIO10_OEN_WIDTH 1 692 #define FRF_AB_GPIO9_OEN_LBN 57 693 #define FRF_AB_GPIO9_OEN_WIDTH 1 694 #define FRF_AB_GPIO8_OEN_LBN 56 695 #define FRF_AB_GPIO8_OEN_WIDTH 1 696 #define FRF_AB_GPIO15_OUT_LBN 55 697 #define FRF_AB_GPIO15_OUT_WIDTH 1 698 #define FRF_AB_GPIO14_OUT_LBN 54 699 #define FRF_AB_GPIO14_OUT_WIDTH 1 700 #define FRF_AB_GPIO13_OUT_LBN 53 701 #define FRF_AB_GPIO13_OUT_WIDTH 1 702 #define FRF_AB_GPIO12_OUT_LBN 52 703 #define FRF_AB_GPIO12_OUT_WIDTH 1 704 #define FRF_AB_GPIO11_OUT_LBN 51 705 #define FRF_AB_GPIO11_OUT_WIDTH 1 706 #define FRF_AB_GPIO10_OUT_LBN 50 707 #define FRF_AB_GPIO10_OUT_WIDTH 1 708 #define FRF_AB_GPIO9_OUT_LBN 49 709 #define FRF_AB_GPIO9_OUT_WIDTH 1 710 #define FRF_AB_GPIO8_OUT_LBN 48 711 #define FRF_AB_GPIO8_OUT_WIDTH 1 712 #define FRF_AB_GPIO15_IN_LBN 47 713 #define FRF_AB_GPIO15_IN_WIDTH 1 714 #define FRF_AB_GPIO14_IN_LBN 46 715 #define FRF_AB_GPIO14_IN_WIDTH 1 716 #define FRF_AB_GPIO13_IN_LBN 45 717 #define FRF_AB_GPIO13_IN_WIDTH 1 718 #define FRF_AB_GPIO12_IN_LBN 44 719 #define FRF_AB_GPIO12_IN_WIDTH 1 720 #define FRF_AB_GPIO11_IN_LBN 43 721 #define FRF_AB_GPIO11_IN_WIDTH 1 722 #define FRF_AB_GPIO10_IN_LBN 42 723 #define FRF_AB_GPIO10_IN_WIDTH 1 724 #define FRF_AB_GPIO9_IN_LBN 41 725 #define FRF_AB_GPIO9_IN_WIDTH 1 726 #define FRF_AB_GPIO8_IN_LBN 40 727 #define FRF_AB_GPIO8_IN_WIDTH 1 728 #define FRF_AB_GPIO15_PWRUP_VALUE_LBN 39 729 #define FRF_AB_GPIO15_PWRUP_VALUE_WIDTH 1 730 #define FRF_AB_GPIO14_PWRUP_VALUE_LBN 38 731 #define FRF_AB_GPIO14_PWRUP_VALUE_WIDTH 1 732 #define FRF_AB_GPIO13_PWRUP_VALUE_LBN 37 733 #define FRF_AB_GPIO13_PWRUP_VALUE_WIDTH 1 734 #define FRF_AB_GPIO12_PWRUP_VALUE_LBN 36 735 #define FRF_AB_GPIO12_PWRUP_VALUE_WIDTH 1 736 #define FRF_AB_GPIO11_PWRUP_VALUE_LBN 35 737 #define FRF_AB_GPIO11_PWRUP_VALUE_WIDTH 1 738 #define FRF_AB_GPIO10_PWRUP_VALUE_LBN 34 739 #define FRF_AB_GPIO10_PWRUP_VALUE_WIDTH 1 740 #define FRF_AB_GPIO9_PWRUP_VALUE_LBN 33 741 #define FRF_AB_GPIO9_PWRUP_VALUE_WIDTH 1 742 #define FRF_AB_GPIO8_PWRUP_VALUE_LBN 32 743 #define FRF_AB_GPIO8_PWRUP_VALUE_WIDTH 1 744 #define FRF_BB_CLK156_OUT_EN_LBN 31 745 #define FRF_BB_CLK156_OUT_EN_WIDTH 1 746 #define FRF_BB_USE_NIC_CLK_LBN 30 747 #define FRF_BB_USE_NIC_CLK_WIDTH 1 748 #define FRF_AB_GPIO5_OEN_LBN 29 749 #define FRF_AB_GPIO5_OEN_WIDTH 1 750 #define FRF_AB_GPIO4_OEN_LBN 28 751 #define FRF_AB_GPIO4_OEN_WIDTH 1 752 #define FRF_AB_GPIO3_OEN_LBN 27 753 #define FRF_AB_GPIO3_OEN_WIDTH 1 754 #define FRF_AB_GPIO2_OEN_LBN 26 755 #define FRF_AB_GPIO2_OEN_WIDTH 1 756 #define FRF_AB_GPIO1_OEN_LBN 25 757 #define FRF_AB_GPIO1_OEN_WIDTH 1 758 #define FRF_AB_GPIO0_OEN_LBN 24 759 #define FRF_AB_GPIO0_OEN_WIDTH 1 760 #define FRF_AB_GPIO5_OUT_LBN 21 761 #define FRF_AB_GPIO5_OUT_WIDTH 1 762 #define FRF_AB_GPIO4_OUT_LBN 20 763 #define FRF_AB_GPIO4_OUT_WIDTH 1 764 #define FRF_AB_GPIO3_OUT_LBN 19 765 #define FRF_AB_GPIO3_OUT_WIDTH 1 766 #define FRF_AB_GPIO2_OUT_LBN 18 767 #define FRF_AB_GPIO2_OUT_WIDTH 1 768 #define FRF_AB_GPIO1_OUT_LBN 17 769 #define FRF_AB_GPIO1_OUT_WIDTH 1 770 #define FRF_AB_GPIO0_OUT_LBN 16 771 #define FRF_AB_GPIO0_OUT_WIDTH 1 772 #define FRF_AB_GPIO5_IN_LBN 13 773 #define FRF_AB_GPIO5_IN_WIDTH 1 774 #define FRF_AB_GPIO4_IN_LBN 12 775 #define FRF_AB_GPIO4_IN_WIDTH 1 776 #define FRF_AB_GPIO3_IN_LBN 11 777 #define FRF_AB_GPIO3_IN_WIDTH 1 778 #define FRF_AB_GPIO2_IN_LBN 10 779 #define FRF_AB_GPIO2_IN_WIDTH 1 780 #define FRF_AB_GPIO1_IN_LBN 9 781 #define FRF_AB_GPIO1_IN_WIDTH 1 782 #define FRF_AB_GPIO0_IN_LBN 8 783 #define FRF_AB_GPIO0_IN_WIDTH 1 784 #define FRF_AB_GPIO5_PWRUP_VALUE_LBN 5 785 #define FRF_AB_GPIO5_PWRUP_VALUE_WIDTH 1 786 #define FRF_AB_GPIO4_PWRUP_VALUE_LBN 4 787 #define FRF_AB_GPIO4_PWRUP_VALUE_WIDTH 1 788 #define FRF_AB_GPIO3_PWRUP_VALUE_LBN 3 789 #define FRF_AB_GPIO3_PWRUP_VALUE_WIDTH 1 790 #define FRF_AB_GPIO2_PWRUP_VALUE_LBN 2 791 #define FRF_AB_GPIO2_PWRUP_VALUE_WIDTH 1 792 #define FRF_AB_GPIO1_PWRUP_VALUE_LBN 1 793 #define FRF_AB_GPIO1_PWRUP_VALUE_WIDTH 1 794 #define FRF_AB_GPIO0_PWRUP_VALUE_LBN 0 795 #define FRF_AB_GPIO0_PWRUP_VALUE_WIDTH 1 796 797 /* 798 * FR_AZ_FATAL_INTR_REG_KER(128bit): 799 * Fatal interrupt register for Kernel 800 */ 801 #define FR_AZ_FATAL_INTR_REG_KER_OFST 0x00000230 802 /* falcona0,falconb0,sienaa0=net_func_bar2 */ 803 804 #define FRF_CZ_SRAM_PERR_INT_P_KER_EN_LBN 44 805 #define FRF_CZ_SRAM_PERR_INT_P_KER_EN_WIDTH 1 806 #define FRF_AB_PCI_BUSERR_INT_KER_EN_LBN 43 807 #define FRF_AB_PCI_BUSERR_INT_KER_EN_WIDTH 1 808 #define FRF_CZ_MBU_PERR_INT_KER_EN_LBN 43 809 #define FRF_CZ_MBU_PERR_INT_KER_EN_WIDTH 1 810 #define FRF_AZ_SRAM_OOB_INT_KER_EN_LBN 42 811 #define FRF_AZ_SRAM_OOB_INT_KER_EN_WIDTH 1 812 #define FRF_AZ_BUFID_OOB_INT_KER_EN_LBN 41 813 #define FRF_AZ_BUFID_OOB_INT_KER_EN_WIDTH 1 814 #define FRF_AZ_MEM_PERR_INT_KER_EN_LBN 40 815 #define FRF_AZ_MEM_PERR_INT_KER_EN_WIDTH 1 816 #define FRF_AZ_RBUF_OWN_INT_KER_EN_LBN 39 817 #define FRF_AZ_RBUF_OWN_INT_KER_EN_WIDTH 1 818 #define FRF_AZ_TBUF_OWN_INT_KER_EN_LBN 38 819 #define FRF_AZ_TBUF_OWN_INT_KER_EN_WIDTH 1 820 #define FRF_AZ_RDESCQ_OWN_INT_KER_EN_LBN 37 821 #define FRF_AZ_RDESCQ_OWN_INT_KER_EN_WIDTH 1 822 #define FRF_AZ_TDESCQ_OWN_INT_KER_EN_LBN 36 823 #define FRF_AZ_TDESCQ_OWN_INT_KER_EN_WIDTH 1 824 #define FRF_AZ_EVQ_OWN_INT_KER_EN_LBN 35 825 #define FRF_AZ_EVQ_OWN_INT_KER_EN_WIDTH 1 826 #define FRF_AZ_EVF_OFLO_INT_KER_EN_LBN 34 827 #define FRF_AZ_EVF_OFLO_INT_KER_EN_WIDTH 1 828 #define FRF_AZ_ILL_ADR_INT_KER_EN_LBN 33 829 #define FRF_AZ_ILL_ADR_INT_KER_EN_WIDTH 1 830 #define FRF_AZ_SRM_PERR_INT_KER_EN_LBN 32 831 #define FRF_AZ_SRM_PERR_INT_KER_EN_WIDTH 1 832 #define FRF_CZ_SRAM_PERR_INT_P_KER_LBN 12 833 #define FRF_CZ_SRAM_PERR_INT_P_KER_WIDTH 1 834 #define FRF_AB_PCI_BUSERR_INT_KER_LBN 11 835 #define FRF_AB_PCI_BUSERR_INT_KER_WIDTH 1 836 #define FRF_CZ_MBU_PERR_INT_KER_LBN 11 837 #define FRF_CZ_MBU_PERR_INT_KER_WIDTH 1 838 #define FRF_AZ_SRAM_OOB_INT_KER_LBN 10 839 #define FRF_AZ_SRAM_OOB_INT_KER_WIDTH 1 840 #define FRF_AZ_BUFID_DC_OOB_INT_KER_LBN 9 841 #define FRF_AZ_BUFID_DC_OOB_INT_KER_WIDTH 1 842 #define FRF_AZ_MEM_PERR_INT_KER_LBN 8 843 #define FRF_AZ_MEM_PERR_INT_KER_WIDTH 1 844 #define FRF_AZ_RBUF_OWN_INT_KER_LBN 7 845 #define FRF_AZ_RBUF_OWN_INT_KER_WIDTH 1 846 #define FRF_AZ_TBUF_OWN_INT_KER_LBN 6 847 #define FRF_AZ_TBUF_OWN_INT_KER_WIDTH 1 848 #define FRF_AZ_RDESCQ_OWN_INT_KER_LBN 5 849 #define FRF_AZ_RDESCQ_OWN_INT_KER_WIDTH 1 850 #define FRF_AZ_TDESCQ_OWN_INT_KER_LBN 4 851 #define FRF_AZ_TDESCQ_OWN_INT_KER_WIDTH 1 852 #define FRF_AZ_EVQ_OWN_INT_KER_LBN 3 853 #define FRF_AZ_EVQ_OWN_INT_KER_WIDTH 1 854 #define FRF_AZ_EVF_OFLO_INT_KER_LBN 2 855 #define FRF_AZ_EVF_OFLO_INT_KER_WIDTH 1 856 #define FRF_AZ_ILL_ADR_INT_KER_LBN 1 857 #define FRF_AZ_ILL_ADR_INT_KER_WIDTH 1 858 #define FRF_AZ_SRM_PERR_INT_KER_LBN 0 859 #define FRF_AZ_SRM_PERR_INT_KER_WIDTH 1 860 861 /* 862 * FR_AZ_FATAL_INTR_REG_CHAR(128bit): 863 * Fatal interrupt register for Char 864 */ 865 #define FR_AZ_FATAL_INTR_REG_CHAR_OFST 0x00000240 866 /* falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 867 868 #define FRF_CZ_SRAM_PERR_INT_P_CHAR_EN_LBN 44 869 #define FRF_CZ_SRAM_PERR_INT_P_CHAR_EN_WIDTH 1 870 #define FRF_AB_PCI_BUSERR_INT_CHAR_EN_LBN 43 871 #define FRF_AB_PCI_BUSERR_INT_CHAR_EN_WIDTH 1 872 #define FRF_CZ_MBU_PERR_INT_CHAR_EN_LBN 43 873 #define FRF_CZ_MBU_PERR_INT_CHAR_EN_WIDTH 1 874 #define FRF_AZ_SRAM_OOB_INT_CHAR_EN_LBN 42 875 #define FRF_AZ_SRAM_OOB_INT_CHAR_EN_WIDTH 1 876 #define FRF_AZ_BUFID_OOB_INT_CHAR_EN_LBN 41 877 #define FRF_AZ_BUFID_OOB_INT_CHAR_EN_WIDTH 1 878 #define FRF_AZ_MEM_PERR_INT_CHAR_EN_LBN 40 879 #define FRF_AZ_MEM_PERR_INT_CHAR_EN_WIDTH 1 880 #define FRF_AZ_RBUF_OWN_INT_CHAR_EN_LBN 39 881 #define FRF_AZ_RBUF_OWN_INT_CHAR_EN_WIDTH 1 882 #define FRF_AZ_TBUF_OWN_INT_CHAR_EN_LBN 38 883 #define FRF_AZ_TBUF_OWN_INT_CHAR_EN_WIDTH 1 884 #define FRF_AZ_RDESCQ_OWN_INT_CHAR_EN_LBN 37 885 #define FRF_AZ_RDESCQ_OWN_INT_CHAR_EN_WIDTH 1 886 #define FRF_AZ_TDESCQ_OWN_INT_CHAR_EN_LBN 36 887 #define FRF_AZ_TDESCQ_OWN_INT_CHAR_EN_WIDTH 1 888 #define FRF_AZ_EVQ_OWN_INT_CHAR_EN_LBN 35 889 #define FRF_AZ_EVQ_OWN_INT_CHAR_EN_WIDTH 1 890 #define FRF_AZ_EVF_OFLO_INT_CHAR_EN_LBN 34 891 #define FRF_AZ_EVF_OFLO_INT_CHAR_EN_WIDTH 1 892 #define FRF_AZ_ILL_ADR_INT_CHAR_EN_LBN 33 893 #define FRF_AZ_ILL_ADR_INT_CHAR_EN_WIDTH 1 894 #define FRF_AZ_SRM_PERR_INT_CHAR_EN_LBN 32 895 #define FRF_AZ_SRM_PERR_INT_CHAR_EN_WIDTH 1 896 #define FRF_CZ_SRAM_PERR_INT_P_CHAR_LBN 12 897 #define FRF_CZ_SRAM_PERR_INT_P_CHAR_WIDTH 1 898 #define FRF_AB_PCI_BUSERR_INT_CHAR_LBN 11 899 #define FRF_AB_PCI_BUSERR_INT_CHAR_WIDTH 1 900 #define FRF_CZ_MBU_PERR_INT_CHAR_LBN 11 901 #define FRF_CZ_MBU_PERR_INT_CHAR_WIDTH 1 902 #define FRF_AZ_SRAM_OOB_INT_CHAR_LBN 10 903 #define FRF_AZ_SRAM_OOB_INT_CHAR_WIDTH 1 904 #define FRF_AZ_BUFID_DC_OOB_INT_CHAR_LBN 9 905 #define FRF_AZ_BUFID_DC_OOB_INT_CHAR_WIDTH 1 906 #define FRF_AZ_MEM_PERR_INT_CHAR_LBN 8 907 #define FRF_AZ_MEM_PERR_INT_CHAR_WIDTH 1 908 #define FRF_AZ_RBUF_OWN_INT_CHAR_LBN 7 909 #define FRF_AZ_RBUF_OWN_INT_CHAR_WIDTH 1 910 #define FRF_AZ_TBUF_OWN_INT_CHAR_LBN 6 911 #define FRF_AZ_TBUF_OWN_INT_CHAR_WIDTH 1 912 #define FRF_AZ_RDESCQ_OWN_INT_CHAR_LBN 5 913 #define FRF_AZ_RDESCQ_OWN_INT_CHAR_WIDTH 1 914 #define FRF_AZ_TDESCQ_OWN_INT_CHAR_LBN 4 915 #define FRF_AZ_TDESCQ_OWN_INT_CHAR_WIDTH 1 916 #define FRF_AZ_EVQ_OWN_INT_CHAR_LBN 3 917 #define FRF_AZ_EVQ_OWN_INT_CHAR_WIDTH 1 918 #define FRF_AZ_EVF_OFLO_INT_CHAR_LBN 2 919 #define FRF_AZ_EVF_OFLO_INT_CHAR_WIDTH 1 920 #define FRF_AZ_ILL_ADR_INT_CHAR_LBN 1 921 #define FRF_AZ_ILL_ADR_INT_CHAR_WIDTH 1 922 #define FRF_AZ_SRM_PERR_INT_CHAR_LBN 0 923 #define FRF_AZ_SRM_PERR_INT_CHAR_WIDTH 1 924 925 /* 926 * FR_AZ_DP_CTRL_REG(128bit): 927 * Datapath control register 928 */ 929 #define FR_AZ_DP_CTRL_REG_OFST 0x00000250 930 /* falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 931 932 #define FRF_AZ_FLS_EVQ_ID_LBN 0 933 #define FRF_AZ_FLS_EVQ_ID_WIDTH 12 934 935 /* 936 * FR_AZ_MEM_STAT_REG(128bit): 937 * Memory status register 938 */ 939 #define FR_AZ_MEM_STAT_REG_OFST 0x00000260 940 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 941 942 #define FRF_AB_MEM_PERR_VEC_LBN 53 943 #define FRF_AB_MEM_PERR_VEC_WIDTH 40 944 #define FRF_AB_MEM_PERR_VEC_DW0_LBN 53 945 #define FRF_AB_MEM_PERR_VEC_DW0_WIDTH 32 946 #define FRF_AB_MEM_PERR_VEC_DW1_LBN 85 947 #define FRF_AB_MEM_PERR_VEC_DW1_WIDTH 6 948 #define FRF_AB_MBIST_CORR_LBN 38 949 #define FRF_AB_MBIST_CORR_WIDTH 15 950 #define FRF_AB_MBIST_ERR_LBN 0 951 #define FRF_AB_MBIST_ERR_WIDTH 40 952 #define FRF_AB_MBIST_ERR_DW0_LBN 0 953 #define FRF_AB_MBIST_ERR_DW0_WIDTH 32 954 #define FRF_AB_MBIST_ERR_DW1_LBN 32 955 #define FRF_AB_MBIST_ERR_DW1_WIDTH 6 956 #define FRF_CZ_MEM_PERR_VEC_LBN 0 957 #define FRF_CZ_MEM_PERR_VEC_WIDTH 35 958 #define FRF_CZ_MEM_PERR_VEC_DW0_LBN 0 959 #define FRF_CZ_MEM_PERR_VEC_DW0_WIDTH 32 960 #define FRF_CZ_MEM_PERR_VEC_DW1_LBN 32 961 #define FRF_CZ_MEM_PERR_VEC_DW1_WIDTH 3 962 963 /* 964 * FR_PORT0_CS_DEBUG_REG(128bit): 965 * Debug register 966 */ 967 968 #define FR_AZ_CS_DEBUG_REG_OFST 0x00000270 969 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 970 971 #define FRF_AB_GLB_DEBUG2_SEL_LBN 50 972 #define FRF_AB_GLB_DEBUG2_SEL_WIDTH 3 973 #define FRF_AB_DEBUG_BLK_SEL2_LBN 47 974 #define FRF_AB_DEBUG_BLK_SEL2_WIDTH 3 975 #define FRF_AB_DEBUG_BLK_SEL1_LBN 44 976 #define FRF_AB_DEBUG_BLK_SEL1_WIDTH 3 977 #define FRF_AB_DEBUG_BLK_SEL0_LBN 41 978 #define FRF_AB_DEBUG_BLK_SEL0_WIDTH 3 979 #define FRF_CZ_CS_PORT_NUM_LBN 40 980 #define FRF_CZ_CS_PORT_NUM_WIDTH 2 981 #define FRF_AB_MISC_DEBUG_ADDR_LBN 36 982 #define FRF_AB_MISC_DEBUG_ADDR_WIDTH 5 983 #define FRF_CZ_CS_RESERVED_LBN 36 984 #define FRF_CZ_CS_RESERVED_WIDTH 4 985 #define FRF_AB_SERDES_DEBUG_ADDR_LBN 31 986 #define FRF_AB_SERDES_DEBUG_ADDR_WIDTH 5 987 #define FRF_CZ_CS_PORT_FPE_DW0_LBN 1 988 #define FRF_CZ_CS_PORT_FPE_DW0_WIDTH 32 989 #define FRF_CZ_CS_PORT_FPE_DW1_LBN 33 990 #define FRF_CZ_CS_PORT_FPE_DW1_WIDTH 3 991 #define FRF_CZ_CS_PORT_FPE_LBN 1 992 #define FRF_CZ_CS_PORT_FPE_WIDTH 35 993 #define FRF_AB_EM_DEBUG_ADDR_LBN 26 994 #define FRF_AB_EM_DEBUG_ADDR_WIDTH 5 995 #define FRF_AB_SR_DEBUG_ADDR_LBN 21 996 #define FRF_AB_SR_DEBUG_ADDR_WIDTH 5 997 #define FRF_AB_EV_DEBUG_ADDR_LBN 16 998 #define FRF_AB_EV_DEBUG_ADDR_WIDTH 5 999 #define FRF_AB_RX_DEBUG_ADDR_LBN 11 1000 #define FRF_AB_RX_DEBUG_ADDR_WIDTH 5 1001 #define FRF_AB_TX_DEBUG_ADDR_LBN 6 1002 #define FRF_AB_TX_DEBUG_ADDR_WIDTH 5 1003 #define FRF_AB_CS_BIU_DEBUG_ADDR_LBN 1 1004 #define FRF_AB_CS_BIU_DEBUG_ADDR_WIDTH 5 1005 #define FRF_AZ_CS_DEBUG_EN_LBN 0 1006 #define FRF_AZ_CS_DEBUG_EN_WIDTH 1 1007 1008 /* 1009 * FR_AZ_DRIVER_REG(128bit): 1010 * Driver scratch register [0-7] 1011 */ 1012 #define FR_AZ_DRIVER_REG_OFST 0x00000280 1013 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1014 #define FR_AZ_DRIVER_REG_STEP 16 1015 #define FR_AZ_DRIVER_REG_ROWS 8 1016 1017 #define FRF_AZ_DRIVER_DW0_LBN 0 1018 #define FRF_AZ_DRIVER_DW0_WIDTH 32 1019 1020 /* 1021 * FR_AZ_ALTERA_BUILD_REG(128bit): 1022 * Altera build register 1023 */ 1024 #define FR_AZ_ALTERA_BUILD_REG_OFST 0x00000300 1025 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1026 1027 #define FRF_AZ_ALTERA_BUILD_VER_LBN 0 1028 #define FRF_AZ_ALTERA_BUILD_VER_WIDTH 32 1029 1030 /* 1031 * FR_AZ_CSR_SPARE_REG(128bit): 1032 * Spare register 1033 */ 1034 #define FR_AZ_CSR_SPARE_REG_OFST 0x00000310 1035 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1036 1037 #define FRF_AZ_MEM_PERR_EN_TX_DATA_LBN 72 1038 #define FRF_AZ_MEM_PERR_EN_TX_DATA_WIDTH 2 1039 #define FRF_AZ_MEM_PERR_EN_LBN 64 1040 #define FRF_AZ_MEM_PERR_EN_WIDTH 38 1041 #define FRF_AZ_MEM_PERR_EN_DW0_LBN 64 1042 #define FRF_AZ_MEM_PERR_EN_DW0_WIDTH 32 1043 #define FRF_AZ_MEM_PERR_EN_DW1_LBN 96 1044 #define FRF_AZ_MEM_PERR_EN_DW1_WIDTH 6 1045 #define FRF_AZ_CSR_SPARE_BITS_LBN 0 1046 #define FRF_AZ_CSR_SPARE_BITS_WIDTH 32 1047 1048 /* 1049 * FR_BZ_DEBUG_DATA_OUT_REG(128bit): 1050 * Live Debug and Debug 2 out ports 1051 */ 1052 #define FR_BZ_DEBUG_DATA_OUT_REG_OFST 0x00000350 1053 /* falconb0,sienaa0=net_func_bar2 */ 1054 1055 #define FRF_BZ_DEBUG2_PORT_LBN 25 1056 #define FRF_BZ_DEBUG2_PORT_WIDTH 15 1057 #define FRF_BZ_DEBUG1_PORT_LBN 0 1058 #define FRF_BZ_DEBUG1_PORT_WIDTH 25 1059 1060 /* 1061 * FR_BZ_EVQ_RPTR_REGP0(32bit): 1062 * Event queue read pointer register 1063 */ 1064 #define FR_BZ_EVQ_RPTR_REGP0_OFST 0x00000400 1065 /* falconb0,sienaa0=net_func_bar2 */ 1066 #define FR_BZ_EVQ_RPTR_REGP0_STEP 8192 1067 #define FR_BZ_EVQ_RPTR_REGP0_ROWS 1024 1068 /* 1069 * FR_AA_EVQ_RPTR_REG_KER(32bit): 1070 * Event queue read pointer register 1071 */ 1072 #define FR_AA_EVQ_RPTR_REG_KER_OFST 0x00011b00 1073 /* falcona0=net_func_bar2 */ 1074 #define FR_AA_EVQ_RPTR_REG_KER_STEP 4 1075 #define FR_AA_EVQ_RPTR_REG_KER_ROWS 4 1076 /* 1077 * FR_AZ_EVQ_RPTR_REG(32bit): 1078 * Event queue read pointer register 1079 */ 1080 #define FR_AZ_EVQ_RPTR_REG_OFST 0x00fa0000 1081 /* falconb0=net_func_bar2,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1082 #define FR_AZ_EVQ_RPTR_REG_STEP 16 1083 #define FR_AB_EVQ_RPTR_REG_ROWS 4096 1084 #define FR_CZ_EVQ_RPTR_REG_ROWS 1024 1085 /* 1086 * FR_BB_EVQ_RPTR_REGP123(32bit): 1087 * Event queue read pointer register 1088 */ 1089 #define FR_BB_EVQ_RPTR_REGP123_OFST 0x01000400 1090 /* falconb0=net_func_bar2 */ 1091 #define FR_BB_EVQ_RPTR_REGP123_STEP 8192 1092 #define FR_BB_EVQ_RPTR_REGP123_ROWS 3072 1093 1094 #define FRF_AZ_EVQ_RPTR_VLD_LBN 15 1095 #define FRF_AZ_EVQ_RPTR_VLD_WIDTH 1 1096 #define FRF_AZ_EVQ_RPTR_LBN 0 1097 #define FRF_AZ_EVQ_RPTR_WIDTH 15 1098 1099 /* 1100 * FR_BZ_TIMER_COMMAND_REGP0(128bit): 1101 * Timer Command Registers 1102 */ 1103 #define FR_BZ_TIMER_COMMAND_REGP0_OFST 0x00000420 1104 /* falconb0,sienaa0=net_func_bar2 */ 1105 #define FR_BZ_TIMER_COMMAND_REGP0_STEP 8192 1106 #define FR_BZ_TIMER_COMMAND_REGP0_ROWS 1024 1107 /* 1108 * FR_AA_TIMER_COMMAND_REG_KER(128bit): 1109 * Timer Command Registers 1110 */ 1111 #define FR_AA_TIMER_COMMAND_REG_KER_OFST 0x00000420 1112 /* falcona0=net_func_bar2 */ 1113 #define FR_AA_TIMER_COMMAND_REG_KER_STEP 8192 1114 #define FR_AA_TIMER_COMMAND_REG_KER_ROWS 4 1115 /* 1116 * FR_AB_TIMER_COMMAND_REGP123(128bit): 1117 * Timer Command Registers 1118 */ 1119 #define FR_AB_TIMER_COMMAND_REGP123_OFST 0x01000420 1120 /* falconb0=net_func_bar2,falcona0=char_func_bar0 */ 1121 #define FR_AB_TIMER_COMMAND_REGP123_STEP 8192 1122 #define FR_AB_TIMER_COMMAND_REGP123_ROWS 3072 1123 /* 1124 * FR_AA_TIMER_COMMAND_REGP0(128bit): 1125 * Timer Command Registers 1126 */ 1127 #define FR_AA_TIMER_COMMAND_REGP0_OFST 0x00008420 1128 /* falcona0=char_func_bar0 */ 1129 #define FR_AA_TIMER_COMMAND_REGP0_STEP 8192 1130 #define FR_AA_TIMER_COMMAND_REGP0_ROWS 1020 1131 1132 #define FRF_CZ_TC_TIMER_MODE_LBN 14 1133 #define FRF_CZ_TC_TIMER_MODE_WIDTH 2 1134 #define FRF_AB_TC_TIMER_MODE_LBN 12 1135 #define FRF_AB_TC_TIMER_MODE_WIDTH 2 1136 #define FRF_CZ_TC_TIMER_VAL_LBN 0 1137 #define FRF_CZ_TC_TIMER_VAL_WIDTH 14 1138 #define FRF_AB_TC_TIMER_VAL_LBN 0 1139 #define FRF_AB_TC_TIMER_VAL_WIDTH 12 1140 1141 /* 1142 * FR_AZ_DRV_EV_REG(128bit): 1143 * Driver generated event register 1144 */ 1145 #define FR_AZ_DRV_EV_REG_OFST 0x00000440 1146 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1147 1148 #define FRF_AZ_DRV_EV_QID_LBN 64 1149 #define FRF_AZ_DRV_EV_QID_WIDTH 12 1150 #define FRF_AZ_DRV_EV_DATA_LBN 0 1151 #define FRF_AZ_DRV_EV_DATA_WIDTH 64 1152 #define FRF_AZ_DRV_EV_DATA_DW0_LBN 0 1153 #define FRF_AZ_DRV_EV_DATA_DW0_WIDTH 32 1154 #define FRF_AZ_DRV_EV_DATA_DW1_LBN 32 1155 #define FRF_AZ_DRV_EV_DATA_DW1_WIDTH 32 1156 1157 /* 1158 * FR_AZ_EVQ_CTL_REG(128bit): 1159 * Event queue control register 1160 */ 1161 #define FR_AZ_EVQ_CTL_REG_OFST 0x00000450 1162 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1163 1164 #define FRF_CZ_RX_EVQ_WAKEUP_MASK_LBN 15 1165 #define FRF_CZ_RX_EVQ_WAKEUP_MASK_WIDTH 10 1166 #define FRF_BB_RX_EVQ_WAKEUP_MASK_LBN 15 1167 #define FRF_BB_RX_EVQ_WAKEUP_MASK_WIDTH 6 1168 #define FRF_AZ_EVQ_OWNERR_CTL_LBN 14 1169 #define FRF_AZ_EVQ_OWNERR_CTL_WIDTH 1 1170 #define FRF_AZ_EVQ_FIFO_AF_TH_LBN 7 1171 #define FRF_AZ_EVQ_FIFO_AF_TH_WIDTH 7 1172 #define FRF_AZ_EVQ_FIFO_NOTAF_TH_LBN 0 1173 #define FRF_AZ_EVQ_FIFO_NOTAF_TH_WIDTH 7 1174 1175 /* 1176 * FR_AZ_EVQ_CNT1_REG(128bit): 1177 * Event counter 1 register 1178 */ 1179 #define FR_AZ_EVQ_CNT1_REG_OFST 0x00000460 1180 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1181 1182 #define FRF_AZ_EVQ_CNT_PRE_FIFO_LBN 120 1183 #define FRF_AZ_EVQ_CNT_PRE_FIFO_WIDTH 7 1184 #define FRF_AZ_EVQ_CNT_TOBIU_LBN 100 1185 #define FRF_AZ_EVQ_CNT_TOBIU_WIDTH 20 1186 #define FRF_AZ_EVQ_TX_REQ_CNT_LBN 80 1187 #define FRF_AZ_EVQ_TX_REQ_CNT_WIDTH 20 1188 #define FRF_AZ_EVQ_RX_REQ_CNT_LBN 60 1189 #define FRF_AZ_EVQ_RX_REQ_CNT_WIDTH 20 1190 #define FRF_AZ_EVQ_EM_REQ_CNT_LBN 40 1191 #define FRF_AZ_EVQ_EM_REQ_CNT_WIDTH 20 1192 #define FRF_AZ_EVQ_CSR_REQ_CNT_LBN 20 1193 #define FRF_AZ_EVQ_CSR_REQ_CNT_WIDTH 20 1194 #define FRF_AZ_EVQ_ERR_REQ_CNT_LBN 0 1195 #define FRF_AZ_EVQ_ERR_REQ_CNT_WIDTH 20 1196 1197 /* 1198 * FR_AZ_EVQ_CNT2_REG(128bit): 1199 * Event counter 2 register 1200 */ 1201 #define FR_AZ_EVQ_CNT2_REG_OFST 0x00000470 1202 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1203 1204 #define FRF_AZ_EVQ_UPD_REQ_CNT_LBN 104 1205 #define FRF_AZ_EVQ_UPD_REQ_CNT_WIDTH 20 1206 #define FRF_AZ_EVQ_CLR_REQ_CNT_LBN 84 1207 #define FRF_AZ_EVQ_CLR_REQ_CNT_WIDTH 20 1208 #define FRF_AZ_EVQ_RDY_CNT_LBN 80 1209 #define FRF_AZ_EVQ_RDY_CNT_WIDTH 4 1210 #define FRF_AZ_EVQ_WU_REQ_CNT_LBN 60 1211 #define FRF_AZ_EVQ_WU_REQ_CNT_WIDTH 20 1212 #define FRF_AZ_EVQ_WET_REQ_CNT_LBN 40 1213 #define FRF_AZ_EVQ_WET_REQ_CNT_WIDTH 20 1214 #define FRF_AZ_EVQ_INIT_REQ_CNT_LBN 20 1215 #define FRF_AZ_EVQ_INIT_REQ_CNT_WIDTH 20 1216 #define FRF_AZ_EVQ_TM_REQ_CNT_LBN 0 1217 #define FRF_AZ_EVQ_TM_REQ_CNT_WIDTH 20 1218 1219 /* 1220 * FR_CZ_USR_EV_REG(32bit): 1221 * Event mailbox register 1222 */ 1223 #define FR_CZ_USR_EV_REG_OFST 0x00000540 1224 /* sienaa0=net_func_bar2 */ 1225 #define FR_CZ_USR_EV_REG_STEP 8192 1226 #define FR_CZ_USR_EV_REG_ROWS 1024 1227 1228 #define FRF_CZ_USR_EV_DATA_LBN 0 1229 #define FRF_CZ_USR_EV_DATA_WIDTH 32 1230 1231 /* 1232 * FR_AZ_BUF_TBL_CFG_REG(128bit): 1233 * Buffer table configuration register 1234 */ 1235 #define FR_AZ_BUF_TBL_CFG_REG_OFST 0x00000600 1236 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1237 1238 #define FRF_AZ_BUF_TBL_MODE_LBN 3 1239 #define FRF_AZ_BUF_TBL_MODE_WIDTH 1 1240 1241 /* 1242 * FR_AZ_SRM_RX_DC_CFG_REG(128bit): 1243 * SRAM receive descriptor cache configuration register 1244 */ 1245 #define FR_AZ_SRM_RX_DC_CFG_REG_OFST 0x00000610 1246 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1247 1248 #define FRF_AZ_SRM_CLK_TMP_EN_LBN 21 1249 #define FRF_AZ_SRM_CLK_TMP_EN_WIDTH 1 1250 #define FRF_AZ_SRM_RX_DC_BASE_ADR_LBN 0 1251 #define FRF_AZ_SRM_RX_DC_BASE_ADR_WIDTH 21 1252 1253 /* 1254 * FR_AZ_SRM_TX_DC_CFG_REG(128bit): 1255 * SRAM transmit descriptor cache configuration register 1256 */ 1257 #define FR_AZ_SRM_TX_DC_CFG_REG_OFST 0x00000620 1258 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1259 1260 #define FRF_AZ_SRM_TX_DC_BASE_ADR_LBN 0 1261 #define FRF_AZ_SRM_TX_DC_BASE_ADR_WIDTH 21 1262 1263 /* 1264 * FR_AZ_SRM_CFG_REG(128bit): 1265 * SRAM configuration register 1266 */ 1267 #define FR_AZ_SRM_CFG_REG_SF_OFST 0x00000380 1268 /* falcona0,falconb0=eeprom_flash */ 1269 /* 1270 * FR_AZ_SRM_CFG_REG(128bit): 1271 * SRAM configuration register 1272 */ 1273 #define FR_AZ_SRM_CFG_REG_OFST 0x00000630 1274 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1275 1276 #define FRF_AZ_SRM_OOB_ADR_INTEN_LBN 5 1277 #define FRF_AZ_SRM_OOB_ADR_INTEN_WIDTH 1 1278 #define FRF_AZ_SRM_OOB_BUF_INTEN_LBN 4 1279 #define FRF_AZ_SRM_OOB_BUF_INTEN_WIDTH 1 1280 #define FRF_AZ_SRM_INIT_EN_LBN 3 1281 #define FRF_AZ_SRM_INIT_EN_WIDTH 1 1282 #define FRF_AZ_SRM_NUM_BANK_LBN 2 1283 #define FRF_AZ_SRM_NUM_BANK_WIDTH 1 1284 #define FRF_AZ_SRM_BANK_SIZE_LBN 0 1285 #define FRF_AZ_SRM_BANK_SIZE_WIDTH 2 1286 1287 /* 1288 * FR_AZ_BUF_TBL_UPD_REG(128bit): 1289 * Buffer table update register 1290 */ 1291 #define FR_AZ_BUF_TBL_UPD_REG_OFST 0x00000650 1292 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1293 1294 #define FRF_AZ_BUF_UPD_CMD_LBN 63 1295 #define FRF_AZ_BUF_UPD_CMD_WIDTH 1 1296 #define FRF_AZ_BUF_CLR_CMD_LBN 62 1297 #define FRF_AZ_BUF_CLR_CMD_WIDTH 1 1298 #define FRF_AZ_BUF_CLR_END_ID_LBN 32 1299 #define FRF_AZ_BUF_CLR_END_ID_WIDTH 20 1300 #define FRF_AZ_BUF_CLR_START_ID_LBN 0 1301 #define FRF_AZ_BUF_CLR_START_ID_WIDTH 20 1302 1303 /* 1304 * FR_AZ_SRM_UPD_EVQ_REG(128bit): 1305 * Buffer table update register 1306 */ 1307 #define FR_AZ_SRM_UPD_EVQ_REG_OFST 0x00000660 1308 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1309 1310 #define FRF_AZ_SRM_UPD_EVQ_ID_LBN 0 1311 #define FRF_AZ_SRM_UPD_EVQ_ID_WIDTH 12 1312 1313 /* 1314 * FR_AZ_SRAM_PARITY_REG(128bit): 1315 * SRAM parity register. 1316 */ 1317 #define FR_AZ_SRAM_PARITY_REG_OFST 0x00000670 1318 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1319 1320 #define FRF_CZ_BYPASS_ECC_LBN 3 1321 #define FRF_CZ_BYPASS_ECC_WIDTH 1 1322 #define FRF_CZ_SEC_INT_LBN 2 1323 #define FRF_CZ_SEC_INT_WIDTH 1 1324 #define FRF_CZ_FORCE_SRAM_DOUBLE_ERR_LBN 1 1325 #define FRF_CZ_FORCE_SRAM_DOUBLE_ERR_WIDTH 1 1326 #define FRF_CZ_FORCE_SRAM_SINGLE_ERR_LBN 0 1327 #define FRF_CZ_FORCE_SRAM_SINGLE_ERR_WIDTH 1 1328 #define FRF_AB_FORCE_SRAM_PERR_LBN 0 1329 #define FRF_AB_FORCE_SRAM_PERR_WIDTH 1 1330 1331 /* 1332 * FR_AZ_RX_CFG_REG(128bit): 1333 * Receive configuration register 1334 */ 1335 #define FR_AZ_RX_CFG_REG_OFST 0x00000800 1336 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1337 1338 #define FRF_CZ_RX_HDR_SPLIT_EN_LBN 71 1339 #define FRF_CZ_RX_HDR_SPLIT_EN_WIDTH 1 1340 #define FRF_CZ_RX_HDR_SPLIT_PLD_BUF_SIZE_LBN 62 1341 #define FRF_CZ_RX_HDR_SPLIT_PLD_BUF_SIZE_WIDTH 9 1342 #define FRF_CZ_RX_HDR_SPLIT_HDR_BUF_SIZE_LBN 53 1343 #define FRF_CZ_RX_HDR_SPLIT_HDR_BUF_SIZE_WIDTH 9 1344 #define FRF_CZ_RX_PRE_RFF_IPG_LBN 49 1345 #define FRF_CZ_RX_PRE_RFF_IPG_WIDTH 4 1346 #define FRF_BZ_RX_TCP_SUP_LBN 48 1347 #define FRF_BZ_RX_TCP_SUP_WIDTH 1 1348 #define FRF_BZ_RX_INGR_EN_LBN 47 1349 #define FRF_BZ_RX_INGR_EN_WIDTH 1 1350 #define FRF_BZ_RX_IP_HASH_LBN 46 1351 #define FRF_BZ_RX_IP_HASH_WIDTH 1 1352 #define FRF_BZ_RX_HASH_ALG_LBN 45 1353 #define FRF_BZ_RX_HASH_ALG_WIDTH 1 1354 #define FRF_BZ_RX_HASH_INSRT_HDR_LBN 44 1355 #define FRF_BZ_RX_HASH_INSRT_HDR_WIDTH 1 1356 #define FRF_BZ_RX_DESC_PUSH_EN_LBN 43 1357 #define FRF_BZ_RX_DESC_PUSH_EN_WIDTH 1 1358 #define FRF_BZ_RX_RDW_PATCH_EN_LBN 42 1359 #define FRF_BZ_RX_RDW_PATCH_EN_WIDTH 1 1360 #define FRF_BB_RX_PCI_BURST_SIZE_LBN 39 1361 #define FRF_BB_RX_PCI_BURST_SIZE_WIDTH 3 1362 #define FRF_BZ_RX_OWNERR_CTL_LBN 38 1363 #define FRF_BZ_RX_OWNERR_CTL_WIDTH 1 1364 #define FRF_BZ_RX_XON_TX_TH_LBN 33 1365 #define FRF_BZ_RX_XON_TX_TH_WIDTH 5 1366 #define FRF_AA_RX_DESC_PUSH_EN_LBN 35 1367 #define FRF_AA_RX_DESC_PUSH_EN_WIDTH 1 1368 #define FRF_AA_RX_RDW_PATCH_EN_LBN 34 1369 #define FRF_AA_RX_RDW_PATCH_EN_WIDTH 1 1370 #define FRF_AA_RX_PCI_BURST_SIZE_LBN 31 1371 #define FRF_AA_RX_PCI_BURST_SIZE_WIDTH 3 1372 #define FRF_BZ_RX_XOFF_TX_TH_LBN 28 1373 #define FRF_BZ_RX_XOFF_TX_TH_WIDTH 5 1374 #define FRF_AA_RX_OWNERR_CTL_LBN 30 1375 #define FRF_AA_RX_OWNERR_CTL_WIDTH 1 1376 #define FRF_AA_RX_XON_TX_TH_LBN 25 1377 #define FRF_AA_RX_XON_TX_TH_WIDTH 5 1378 #define FRF_BZ_RX_USR_BUF_SIZE_LBN 19 1379 #define FRF_BZ_RX_USR_BUF_SIZE_WIDTH 9 1380 #define FRF_AA_RX_XOFF_TX_TH_LBN 20 1381 #define FRF_AA_RX_XOFF_TX_TH_WIDTH 5 1382 #define FRF_AA_RX_USR_BUF_SIZE_LBN 11 1383 #define FRF_AA_RX_USR_BUF_SIZE_WIDTH 9 1384 #define FRF_BZ_RX_XON_MAC_TH_LBN 10 1385 #define FRF_BZ_RX_XON_MAC_TH_WIDTH 9 1386 #define FRF_AA_RX_XON_MAC_TH_LBN 6 1387 #define FRF_AA_RX_XON_MAC_TH_WIDTH 5 1388 #define FRF_BZ_RX_XOFF_MAC_TH_LBN 1 1389 #define FRF_BZ_RX_XOFF_MAC_TH_WIDTH 9 1390 #define FRF_AA_RX_XOFF_MAC_TH_LBN 1 1391 #define FRF_AA_RX_XOFF_MAC_TH_WIDTH 5 1392 #define FRF_AZ_RX_XOFF_MAC_EN_LBN 0 1393 #define FRF_AZ_RX_XOFF_MAC_EN_WIDTH 1 1394 1395 /* 1396 * FR_AZ_RX_FILTER_CTL_REG(128bit): 1397 * Receive filter control registers 1398 */ 1399 #define FR_AZ_RX_FILTER_CTL_REG_OFST 0x00000810 1400 /* falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1401 1402 #define FRF_CZ_ETHERNET_WILDCARD_SEARCH_LIMIT_LBN 94 1403 #define FRF_CZ_ETHERNET_WILDCARD_SEARCH_LIMIT_WIDTH 8 1404 #define FRF_CZ_ETHERNET_FULL_SEARCH_LIMIT_LBN 86 1405 #define FRF_CZ_ETHERNET_FULL_SEARCH_LIMIT_WIDTH 8 1406 #define FRF_CZ_RX_FILTER_ALL_VLAN_ETHERTYPES_LBN 85 1407 #define FRF_CZ_RX_FILTER_ALL_VLAN_ETHERTYPES_WIDTH 1 1408 #define FRF_CZ_RX_VLAN_MATCH_ETHERTYPE_LBN 69 1409 #define FRF_CZ_RX_VLAN_MATCH_ETHERTYPE_WIDTH 16 1410 #define FRF_CZ_MULTICAST_NOMATCH_Q_ID_LBN 57 1411 #define FRF_CZ_MULTICAST_NOMATCH_Q_ID_WIDTH 12 1412 #define FRF_CZ_MULTICAST_NOMATCH_RSS_ENABLED_LBN 56 1413 #define FRF_CZ_MULTICAST_NOMATCH_RSS_ENABLED_WIDTH 1 1414 #define FRF_CZ_MULTICAST_NOMATCH_IP_OVERRIDE_LBN 55 1415 #define FRF_CZ_MULTICAST_NOMATCH_IP_OVERRIDE_WIDTH 1 1416 #define FRF_CZ_UNICAST_NOMATCH_Q_ID_LBN 43 1417 #define FRF_CZ_UNICAST_NOMATCH_Q_ID_WIDTH 12 1418 #define FRF_CZ_UNICAST_NOMATCH_RSS_ENABLED_LBN 42 1419 #define FRF_CZ_UNICAST_NOMATCH_RSS_ENABLED_WIDTH 1 1420 #define FRF_CZ_UNICAST_NOMATCH_IP_OVERRIDE_LBN 41 1421 #define FRF_CZ_UNICAST_NOMATCH_IP_OVERRIDE_WIDTH 1 1422 #define FRF_BZ_SCATTER_ENBL_NO_MATCH_Q_LBN 40 1423 #define FRF_BZ_SCATTER_ENBL_NO_MATCH_Q_WIDTH 1 1424 #define FRF_AZ_UDP_FULL_SRCH_LIMIT_LBN 32 1425 #define FRF_AZ_UDP_FULL_SRCH_LIMIT_WIDTH 8 1426 #define FRF_AZ_NUM_KER_LBN 24 1427 #define FRF_AZ_NUM_KER_WIDTH 2 1428 #define FRF_AZ_UDP_WILD_SRCH_LIMIT_LBN 16 1429 #define FRF_AZ_UDP_WILD_SRCH_LIMIT_WIDTH 8 1430 #define FRF_AZ_TCP_WILD_SRCH_LIMIT_LBN 8 1431 #define FRF_AZ_TCP_WILD_SRCH_LIMIT_WIDTH 8 1432 #define FRF_AZ_TCP_FULL_SRCH_LIMIT_LBN 0 1433 #define FRF_AZ_TCP_FULL_SRCH_LIMIT_WIDTH 8 1434 1435 /* 1436 * FR_AZ_RX_FLUSH_DESCQ_REG(128bit): 1437 * Receive flush descriptor queue register 1438 */ 1439 #define FR_AZ_RX_FLUSH_DESCQ_REG_OFST 0x00000820 1440 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1441 1442 #define FRF_AZ_RX_FLUSH_DESCQ_CMD_LBN 24 1443 #define FRF_AZ_RX_FLUSH_DESCQ_CMD_WIDTH 1 1444 #define FRF_AZ_RX_FLUSH_DESCQ_LBN 0 1445 #define FRF_AZ_RX_FLUSH_DESCQ_WIDTH 12 1446 1447 /* 1448 * FR_BZ_RX_DESC_UPD_REGP0(128bit): 1449 * Receive descriptor update register. 1450 */ 1451 #define FR_BZ_RX_DESC_UPD_REGP0_OFST 0x00000830 1452 /* falconb0,sienaa0=net_func_bar2 */ 1453 #define FR_BZ_RX_DESC_UPD_REGP0_STEP 8192 1454 #define FR_BZ_RX_DESC_UPD_REGP0_ROWS 1024 1455 /* 1456 * FR_AA_RX_DESC_UPD_REG_KER(128bit): 1457 * Receive descriptor update register. 1458 */ 1459 #define FR_AA_RX_DESC_UPD_REG_KER_OFST 0x00000830 1460 /* falcona0=net_func_bar2 */ 1461 #define FR_AA_RX_DESC_UPD_REG_KER_STEP 8192 1462 #define FR_AA_RX_DESC_UPD_REG_KER_ROWS 4 1463 /* 1464 * FR_AB_RX_DESC_UPD_REGP123(128bit): 1465 * Receive descriptor update register. 1466 */ 1467 #define FR_AB_RX_DESC_UPD_REGP123_OFST 0x01000830 1468 /* falconb0=net_func_bar2,falcona0=char_func_bar0 */ 1469 #define FR_AB_RX_DESC_UPD_REGP123_STEP 8192 1470 #define FR_AB_RX_DESC_UPD_REGP123_ROWS 3072 1471 /* 1472 * FR_AA_RX_DESC_UPD_REGP0(128bit): 1473 * Receive descriptor update register. 1474 */ 1475 #define FR_AA_RX_DESC_UPD_REGP0_OFST 0x00008830 1476 /* falcona0=char_func_bar0 */ 1477 #define FR_AA_RX_DESC_UPD_REGP0_STEP 8192 1478 #define FR_AA_RX_DESC_UPD_REGP0_ROWS 1020 1479 1480 #define FRF_AZ_RX_DESC_WPTR_LBN 96 1481 #define FRF_AZ_RX_DESC_WPTR_WIDTH 12 1482 #define FRF_AZ_RX_DESC_PUSH_CMD_LBN 95 1483 #define FRF_AZ_RX_DESC_PUSH_CMD_WIDTH 1 1484 #define FRF_AZ_RX_DESC_LBN 0 1485 #define FRF_AZ_RX_DESC_WIDTH 64 1486 #define FRF_AZ_RX_DESC_DW0_LBN 0 1487 #define FRF_AZ_RX_DESC_DW0_WIDTH 32 1488 #define FRF_AZ_RX_DESC_DW1_LBN 32 1489 #define FRF_AZ_RX_DESC_DW1_WIDTH 32 1490 1491 /* 1492 * FR_AZ_RX_DC_CFG_REG(128bit): 1493 * Receive descriptor cache configuration register 1494 */ 1495 #define FR_AZ_RX_DC_CFG_REG_OFST 0x00000840 1496 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1497 1498 #define FRF_AZ_RX_MAX_PF_LBN 2 1499 #define FRF_AZ_RX_MAX_PF_WIDTH 2 1500 #define FRF_AZ_RX_DC_SIZE_LBN 0 1501 #define FRF_AZ_RX_DC_SIZE_WIDTH 2 1502 #define FFE_AZ_RX_DC_SIZE_64 3 1503 #define FFE_AZ_RX_DC_SIZE_32 2 1504 #define FFE_AZ_RX_DC_SIZE_16 1 1505 #define FFE_AZ_RX_DC_SIZE_8 0 1506 1507 /* 1508 * FR_AZ_RX_DC_PF_WM_REG(128bit): 1509 * Receive descriptor cache pre-fetch watermark register 1510 */ 1511 #define FR_AZ_RX_DC_PF_WM_REG_OFST 0x00000850 1512 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1513 1514 #define FRF_AZ_RX_DC_PF_HWM_LBN 6 1515 #define FRF_AZ_RX_DC_PF_HWM_WIDTH 6 1516 #define FRF_AZ_RX_DC_PF_LWM_LBN 0 1517 #define FRF_AZ_RX_DC_PF_LWM_WIDTH 6 1518 1519 /* 1520 * FR_BZ_RX_RSS_TKEY_REG(128bit): 1521 * RSS Toeplitz hash key 1522 */ 1523 #define FR_BZ_RX_RSS_TKEY_REG_OFST 0x00000860 1524 /* falconb0,sienaa0=net_func_bar2 */ 1525 1526 #define FRF_BZ_RX_RSS_TKEY_LBN 96 1527 #define FRF_BZ_RX_RSS_TKEY_WIDTH 32 1528 #define FRF_BZ_RX_RSS_TKEY_DW3_LBN 96 1529 #define FRF_BZ_RX_RSS_TKEY_DW3_WIDTH 32 1530 #define FRF_BZ_RX_RSS_TKEY_DW2_LBN 64 1531 #define FRF_BZ_RX_RSS_TKEY_DW2_WIDTH 32 1532 #define FRF_BZ_RX_RSS_TKEY_DW1_LBN 32 1533 #define FRF_BZ_RX_RSS_TKEY_DW1_WIDTH 32 1534 #define FRF_BZ_RX_RSS_TKEY_DW0_LBN 0 1535 #define FRF_BZ_RX_RSS_TKEY_DW0_WIDTH 32 1536 1537 /* 1538 * FR_AZ_RX_NODESC_DROP_REG(128bit): 1539 * Receive dropped packet counter register 1540 */ 1541 #define FR_AZ_RX_NODESC_DROP_REG_OFST 0x00000880 1542 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1543 1544 #define FRF_AZ_RX_NODESC_DROP_CNT_LBN 0 1545 #define FRF_AZ_RX_NODESC_DROP_CNT_WIDTH 16 1546 1547 /* 1548 * FR_AZ_RX_SELF_RST_REG(128bit): 1549 * Receive self reset register 1550 */ 1551 #define FR_AZ_RX_SELF_RST_REG_OFST 0x00000890 1552 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1553 1554 #define FRF_AZ_RX_ISCSI_DIS_LBN 17 1555 #define FRF_AZ_RX_ISCSI_DIS_WIDTH 1 1556 #define FRF_AB_RX_SW_RST_REG_LBN 16 1557 #define FRF_AB_RX_SW_RST_REG_WIDTH 1 1558 #define FRF_AB_RX_SELF_RST_EN_LBN 8 1559 #define FRF_AB_RX_SELF_RST_EN_WIDTH 1 1560 #define FRF_AZ_RX_MAX_PF_LAT_LBN 4 1561 #define FRF_AZ_RX_MAX_PF_LAT_WIDTH 4 1562 #define FRF_AZ_RX_MAX_LU_LAT_LBN 0 1563 #define FRF_AZ_RX_MAX_LU_LAT_WIDTH 4 1564 1565 /* 1566 * FR_AZ_RX_DEBUG_REG(128bit): 1567 * undocumented register 1568 */ 1569 #define FR_AZ_RX_DEBUG_REG_OFST 0x000008a0 1570 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1571 1572 #define FRF_AZ_RX_DEBUG_LBN 0 1573 #define FRF_AZ_RX_DEBUG_WIDTH 64 1574 #define FRF_AZ_RX_DEBUG_DW0_LBN 0 1575 #define FRF_AZ_RX_DEBUG_DW0_WIDTH 32 1576 #define FRF_AZ_RX_DEBUG_DW1_LBN 32 1577 #define FRF_AZ_RX_DEBUG_DW1_WIDTH 32 1578 1579 /* 1580 * FR_AZ_RX_PUSH_DROP_REG(128bit): 1581 * Receive descriptor push dropped counter register 1582 */ 1583 #define FR_AZ_RX_PUSH_DROP_REG_OFST 0x000008b0 1584 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1585 1586 #define FRF_AZ_RX_PUSH_DROP_CNT_LBN 0 1587 #define FRF_AZ_RX_PUSH_DROP_CNT_WIDTH 32 1588 1589 /* 1590 * FR_CZ_RX_RSS_IPV6_REG1(128bit): 1591 * IPv6 RSS Toeplitz hash key low bytes 1592 */ 1593 #define FR_CZ_RX_RSS_IPV6_REG1_OFST 0x000008d0 1594 /* sienaa0=net_func_bar2 */ 1595 1596 #define FRF_CZ_RX_RSS_IPV6_TKEY_LO_LBN 0 1597 #define FRF_CZ_RX_RSS_IPV6_TKEY_LO_WIDTH 128 1598 #define FRF_CZ_RX_RSS_IPV6_TKEY_LO_DW0_LBN 0 1599 #define FRF_CZ_RX_RSS_IPV6_TKEY_LO_DW0_WIDTH 32 1600 #define FRF_CZ_RX_RSS_IPV6_TKEY_LO_DW1_LBN 32 1601 #define FRF_CZ_RX_RSS_IPV6_TKEY_LO_DW1_WIDTH 32 1602 #define FRF_CZ_RX_RSS_IPV6_TKEY_LO_DW2_LBN 64 1603 #define FRF_CZ_RX_RSS_IPV6_TKEY_LO_DW2_WIDTH 32 1604 #define FRF_CZ_RX_RSS_IPV6_TKEY_LO_DW3_LBN 96 1605 #define FRF_CZ_RX_RSS_IPV6_TKEY_LO_DW3_WIDTH 32 1606 1607 /* 1608 * FR_CZ_RX_RSS_IPV6_REG2(128bit): 1609 * IPv6 RSS Toeplitz hash key middle bytes 1610 */ 1611 #define FR_CZ_RX_RSS_IPV6_REG2_OFST 0x000008e0 1612 /* sienaa0=net_func_bar2 */ 1613 1614 #define FRF_CZ_RX_RSS_IPV6_TKEY_MID_LBN 0 1615 #define FRF_CZ_RX_RSS_IPV6_TKEY_MID_WIDTH 128 1616 #define FRF_CZ_RX_RSS_IPV6_TKEY_MID_DW0_LBN 0 1617 #define FRF_CZ_RX_RSS_IPV6_TKEY_MID_DW0_WIDTH 32 1618 #define FRF_CZ_RX_RSS_IPV6_TKEY_MID_DW1_LBN 32 1619 #define FRF_CZ_RX_RSS_IPV6_TKEY_MID_DW1_WIDTH 32 1620 #define FRF_CZ_RX_RSS_IPV6_TKEY_MID_DW2_LBN 64 1621 #define FRF_CZ_RX_RSS_IPV6_TKEY_MID_DW2_WIDTH 32 1622 #define FRF_CZ_RX_RSS_IPV6_TKEY_MID_DW3_LBN 96 1623 #define FRF_CZ_RX_RSS_IPV6_TKEY_MID_DW3_WIDTH 32 1624 1625 /* 1626 * FR_CZ_RX_RSS_IPV6_REG3(128bit): 1627 * IPv6 RSS Toeplitz hash key upper bytes and IPv6 RSS settings 1628 */ 1629 #define FR_CZ_RX_RSS_IPV6_REG3_OFST 0x000008f0 1630 /* sienaa0=net_func_bar2 */ 1631 1632 #define FRF_CZ_RX_RSS_IPV6_THASH_ENABLE_LBN 66 1633 #define FRF_CZ_RX_RSS_IPV6_THASH_ENABLE_WIDTH 1 1634 #define FRF_CZ_RX_RSS_IPV6_IP_THASH_ENABLE_LBN 65 1635 #define FRF_CZ_RX_RSS_IPV6_IP_THASH_ENABLE_WIDTH 1 1636 #define FRF_CZ_RX_RSS_IPV6_TCP_SUPPRESS_LBN 64 1637 #define FRF_CZ_RX_RSS_IPV6_TCP_SUPPRESS_WIDTH 1 1638 #define FRF_CZ_RX_RSS_IPV6_TKEY_HI_LBN 0 1639 #define FRF_CZ_RX_RSS_IPV6_TKEY_HI_WIDTH 64 1640 #define FRF_CZ_RX_RSS_IPV6_TKEY_HI_DW0_LBN 0 1641 #define FRF_CZ_RX_RSS_IPV6_TKEY_HI_DW0_WIDTH 32 1642 #define FRF_CZ_RX_RSS_IPV6_TKEY_HI_DW1_LBN 32 1643 #define FRF_CZ_RX_RSS_IPV6_TKEY_HI_DW1_WIDTH 32 1644 1645 /* 1646 * FR_AZ_TX_FLUSH_DESCQ_REG(128bit): 1647 * Transmit flush descriptor queue register 1648 */ 1649 #define FR_AZ_TX_FLUSH_DESCQ_REG_OFST 0x00000a00 1650 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1651 1652 #define FRF_AZ_TX_FLUSH_DESCQ_CMD_LBN 12 1653 #define FRF_AZ_TX_FLUSH_DESCQ_CMD_WIDTH 1 1654 #define FRF_AZ_TX_FLUSH_DESCQ_LBN 0 1655 #define FRF_AZ_TX_FLUSH_DESCQ_WIDTH 12 1656 1657 /* 1658 * FR_BZ_TX_DESC_UPD_REGP0(128bit): 1659 * Transmit descriptor update register. 1660 */ 1661 #define FR_BZ_TX_DESC_UPD_REGP0_OFST 0x00000a10 1662 /* falconb0,sienaa0=net_func_bar2 */ 1663 #define FR_BZ_TX_DESC_UPD_REGP0_STEP 8192 1664 #define FR_BZ_TX_DESC_UPD_REGP0_ROWS 1024 1665 /* 1666 * FR_AA_TX_DESC_UPD_REG_KER(128bit): 1667 * Transmit descriptor update register. 1668 */ 1669 #define FR_AA_TX_DESC_UPD_REG_KER_OFST 0x00000a10 1670 /* falcona0=net_func_bar2 */ 1671 #define FR_AA_TX_DESC_UPD_REG_KER_STEP 8192 1672 #define FR_AA_TX_DESC_UPD_REG_KER_ROWS 8 1673 /* 1674 * FR_AB_TX_DESC_UPD_REGP123(128bit): 1675 * Transmit descriptor update register. 1676 */ 1677 #define FR_AB_TX_DESC_UPD_REGP123_OFST 0x01000a10 1678 /* falconb0=net_func_bar2,falcona0=char_func_bar0 */ 1679 #define FR_AB_TX_DESC_UPD_REGP123_STEP 8192 1680 #define FR_AB_TX_DESC_UPD_REGP123_ROWS 3072 1681 /* 1682 * FR_AA_TX_DESC_UPD_REGP0(128bit): 1683 * Transmit descriptor update register. 1684 */ 1685 #define FR_AA_TX_DESC_UPD_REGP0_OFST 0x00008a10 1686 /* falcona0=char_func_bar0 */ 1687 #define FR_AA_TX_DESC_UPD_REGP0_STEP 8192 1688 #define FR_AA_TX_DESC_UPD_REGP0_ROWS 1020 1689 1690 #define FRF_AZ_TX_DESC_WPTR_LBN 96 1691 #define FRF_AZ_TX_DESC_WPTR_WIDTH 12 1692 #define FRF_AZ_TX_DESC_PUSH_CMD_LBN 95 1693 #define FRF_AZ_TX_DESC_PUSH_CMD_WIDTH 1 1694 #define FRF_AZ_TX_DESC_LBN 0 1695 #define FRF_AZ_TX_DESC_WIDTH 95 1696 #define FRF_AZ_TX_DESC_DW0_LBN 0 1697 #define FRF_AZ_TX_DESC_DW0_WIDTH 32 1698 #define FRF_AZ_TX_DESC_DW1_LBN 32 1699 #define FRF_AZ_TX_DESC_DW1_WIDTH 32 1700 #define FRF_AZ_TX_DESC_DW2_LBN 64 1701 #define FRF_AZ_TX_DESC_DW2_WIDTH 31 1702 1703 /* 1704 * FR_AZ_TX_DC_CFG_REG(128bit): 1705 * Transmit descriptor cache configuration register 1706 */ 1707 #define FR_AZ_TX_DC_CFG_REG_OFST 0x00000a20 1708 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1709 1710 #define FRF_AZ_TX_DC_SIZE_LBN 0 1711 #define FRF_AZ_TX_DC_SIZE_WIDTH 2 1712 #define FFE_AZ_TX_DC_SIZE_32 2 1713 #define FFE_AZ_TX_DC_SIZE_16 1 1714 #define FFE_AZ_TX_DC_SIZE_8 0 1715 1716 /* 1717 * FR_AA_TX_CHKSM_CFG_REG(128bit): 1718 * Transmit checksum configuration register 1719 */ 1720 #define FR_AA_TX_CHKSM_CFG_REG_OFST 0x00000a30 1721 /* falcona0=net_func_bar2,falcona0=char_func_bar0 */ 1722 1723 #define FRF_AA_TX_Q_CHKSM_DIS_96_127_LBN 96 1724 #define FRF_AA_TX_Q_CHKSM_DIS_96_127_WIDTH 32 1725 #define FRF_AA_TX_Q_CHKSM_DIS_64_95_LBN 64 1726 #define FRF_AA_TX_Q_CHKSM_DIS_64_95_WIDTH 32 1727 #define FRF_AA_TX_Q_CHKSM_DIS_32_63_LBN 32 1728 #define FRF_AA_TX_Q_CHKSM_DIS_32_63_WIDTH 32 1729 #define FRF_AA_TX_Q_CHKSM_DIS_0_31_LBN 0 1730 #define FRF_AA_TX_Q_CHKSM_DIS_0_31_WIDTH 32 1731 1732 /* 1733 * FR_AZ_TX_CFG_REG(128bit): 1734 * Transmit configuration register 1735 */ 1736 #define FR_AZ_TX_CFG_REG_OFST 0x00000a50 1737 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1738 1739 #define FRF_CZ_TX_CONT_LOOKUP_THRESH_RANGE_LBN 114 1740 #define FRF_CZ_TX_CONT_LOOKUP_THRESH_RANGE_WIDTH 8 1741 #define FRF_CZ_TX_FILTER_TEST_MODE_BIT_LBN 113 1742 #define FRF_CZ_TX_FILTER_TEST_MODE_BIT_WIDTH 1 1743 #define FRF_CZ_TX_ETH_FILTER_WILD_SEARCH_RANGE_LBN 105 1744 #define FRF_CZ_TX_ETH_FILTER_WILD_SEARCH_RANGE_WIDTH 8 1745 #define FRF_CZ_TX_ETH_FILTER_FULL_SEARCH_RANGE_LBN 97 1746 #define FRF_CZ_TX_ETH_FILTER_FULL_SEARCH_RANGE_WIDTH 8 1747 #define FRF_CZ_TX_UDPIP_FILTER_WILD_SEARCH_RANGE_LBN 89 1748 #define FRF_CZ_TX_UDPIP_FILTER_WILD_SEARCH_RANGE_WIDTH 8 1749 #define FRF_CZ_TX_UDPIP_FILTER_FULL_SEARCH_RANGE_LBN 81 1750 #define FRF_CZ_TX_UDPIP_FILTER_FULL_SEARCH_RANGE_WIDTH 8 1751 #define FRF_CZ_TX_TCPIP_FILTER_WILD_SEARCH_RANGE_LBN 73 1752 #define FRF_CZ_TX_TCPIP_FILTER_WILD_SEARCH_RANGE_WIDTH 8 1753 #define FRF_CZ_TX_TCPIP_FILTER_FULL_SEARCH_RANGE_LBN 65 1754 #define FRF_CZ_TX_TCPIP_FILTER_FULL_SEARCH_RANGE_WIDTH 8 1755 #define FRF_CZ_TX_FILTER_ALL_VLAN_ETHERTYPES_BIT_LBN 64 1756 #define FRF_CZ_TX_FILTER_ALL_VLAN_ETHERTYPES_BIT_WIDTH 1 1757 #define FRF_CZ_TX_VLAN_MATCH_ETHERTYPE_RANGE_LBN 48 1758 #define FRF_CZ_TX_VLAN_MATCH_ETHERTYPE_RANGE_WIDTH 16 1759 #define FRF_CZ_TX_FILTER_EN_BIT_LBN 47 1760 #define FRF_CZ_TX_FILTER_EN_BIT_WIDTH 1 1761 #define FRF_AZ_TX_IP_ID_P0_OFS_LBN 16 1762 #define FRF_AZ_TX_IP_ID_P0_OFS_WIDTH 15 1763 #define FRF_AZ_TX_NO_EOP_DISC_EN_LBN 5 1764 #define FRF_AZ_TX_NO_EOP_DISC_EN_WIDTH 1 1765 #define FRF_AZ_TX_P1_PRI_EN_LBN 4 1766 #define FRF_AZ_TX_P1_PRI_EN_WIDTH 1 1767 #define FRF_AZ_TX_OWNERR_CTL_LBN 2 1768 #define FRF_AZ_TX_OWNERR_CTL_WIDTH 1 1769 #define FRF_AA_TX_NON_IP_DROP_DIS_LBN 1 1770 #define FRF_AA_TX_NON_IP_DROP_DIS_WIDTH 1 1771 #define FRF_AZ_TX_IP_ID_REP_EN_LBN 0 1772 #define FRF_AZ_TX_IP_ID_REP_EN_WIDTH 1 1773 1774 /* 1775 * FR_AZ_TX_PUSH_DROP_REG(128bit): 1776 * Transmit push dropped register 1777 */ 1778 #define FR_AZ_TX_PUSH_DROP_REG_OFST 0x00000a60 1779 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1780 1781 #define FRF_AZ_TX_PUSH_DROP_CNT_LBN 0 1782 #define FRF_AZ_TX_PUSH_DROP_CNT_WIDTH 32 1783 1784 /* 1785 * FR_AZ_TX_RESERVED_REG(128bit): 1786 * Transmit configuration register 1787 */ 1788 #define FR_AZ_TX_RESERVED_REG_OFST 0x00000a80 1789 /* falcona0,falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1790 1791 #define FRF_AZ_TX_EVT_CNT_LBN 121 1792 #define FRF_AZ_TX_EVT_CNT_WIDTH 7 1793 #define FRF_AZ_TX_PREF_AGE_CNT_LBN 119 1794 #define FRF_AZ_TX_PREF_AGE_CNT_WIDTH 2 1795 #define FRF_AZ_TX_RD_COMP_TMR_LBN 96 1796 #define FRF_AZ_TX_RD_COMP_TMR_WIDTH 23 1797 #define FRF_AZ_TX_PUSH_EN_LBN 89 1798 #define FRF_AZ_TX_PUSH_EN_WIDTH 1 1799 #define FRF_AZ_TX_PUSH_CHK_DIS_LBN 88 1800 #define FRF_AZ_TX_PUSH_CHK_DIS_WIDTH 1 1801 #define FRF_AZ_TX_D_FF_FULL_P0_LBN 85 1802 #define FRF_AZ_TX_D_FF_FULL_P0_WIDTH 1 1803 #define FRF_AZ_TX_DMAR_ST_P0_LBN 81 1804 #define FRF_AZ_TX_DMAR_ST_P0_WIDTH 1 1805 #define FRF_AZ_TX_DMAQ_ST_LBN 78 1806 #define FRF_AZ_TX_DMAQ_ST_WIDTH 1 1807 #define FRF_AZ_TX_RX_SPACER_LBN 64 1808 #define FRF_AZ_TX_RX_SPACER_WIDTH 8 1809 #define FRF_AZ_TX_DROP_ABORT_EN_LBN 60 1810 #define FRF_AZ_TX_DROP_ABORT_EN_WIDTH 1 1811 #define FRF_AZ_TX_SOFT_EVT_EN_LBN 59 1812 #define FRF_AZ_TX_SOFT_EVT_EN_WIDTH 1 1813 #define FRF_AZ_TX_PS_EVT_DIS_LBN 58 1814 #define FRF_AZ_TX_PS_EVT_DIS_WIDTH 1 1815 #define FRF_AZ_TX_RX_SPACER_EN_LBN 57 1816 #define FRF_AZ_TX_RX_SPACER_EN_WIDTH 1 1817 #define FRF_AZ_TX_XP_TIMER_LBN 52 1818 #define FRF_AZ_TX_XP_TIMER_WIDTH 5 1819 #define FRF_AZ_TX_PREF_SPACER_LBN 44 1820 #define FRF_AZ_TX_PREF_SPACER_WIDTH 8 1821 #define FRF_AZ_TX_PREF_WD_TMR_LBN 22 1822 #define FRF_AZ_TX_PREF_WD_TMR_WIDTH 22 1823 #define FRF_AZ_TX_ONLY1TAG_LBN 21 1824 #define FRF_AZ_TX_ONLY1TAG_WIDTH 1 1825 #define FRF_AZ_TX_PREF_THRESHOLD_LBN 19 1826 #define FRF_AZ_TX_PREF_THRESHOLD_WIDTH 2 1827 #define FRF_AZ_TX_ONE_PKT_PER_Q_LBN 18 1828 #define FRF_AZ_TX_ONE_PKT_PER_Q_WIDTH 1 1829 #define FRF_AZ_TX_DIS_NON_IP_EV_LBN 17 1830 #define FRF_AZ_TX_DIS_NON_IP_EV_WIDTH 1 1831 #define FRF_AA_TX_DMA_FF_THR_LBN 16 1832 #define FRF_AA_TX_DMA_FF_THR_WIDTH 1 1833 #define FRF_AZ_TX_DMA_SPACER_LBN 8 1834 #define FRF_AZ_TX_DMA_SPACER_WIDTH 8 1835 #define FRF_AA_TX_TCP_DIS_LBN 7 1836 #define FRF_AA_TX_TCP_DIS_WIDTH 1 1837 #define FRF_BZ_TX_FLUSH_MIN_LEN_EN_LBN 7 1838 #define FRF_BZ_TX_FLUSH_MIN_LEN_EN_WIDTH 1 1839 #define FRF_AA_TX_IP_DIS_LBN 6 1840 #define FRF_AA_TX_IP_DIS_WIDTH 1 1841 #define FRF_AZ_TX_MAX_CPL_LBN 2 1842 #define FRF_AZ_TX_MAX_CPL_WIDTH 2 1843 #define FFE_AZ_TX_MAX_CPL_16 3 1844 #define FFE_AZ_TX_MAX_CPL_8 2 1845 #define FFE_AZ_TX_MAX_CPL_4 1 1846 #define FFE_AZ_TX_MAX_CPL_NOLIMIT 0 1847 #define FRF_AZ_TX_MAX_PREF_LBN 0 1848 #define FRF_AZ_TX_MAX_PREF_WIDTH 2 1849 #define FFE_AZ_TX_MAX_PREF_32 3 1850 #define FFE_AZ_TX_MAX_PREF_16 2 1851 #define FFE_AZ_TX_MAX_PREF_8 1 1852 #define FFE_AZ_TX_MAX_PREF_OFF 0 1853 1854 /* 1855 * FR_BZ_TX_PACE_REG(128bit): 1856 * Transmit pace control register 1857 */ 1858 #define FR_BZ_TX_PACE_REG_OFST 0x00000a90 1859 /* falconb0,sienaa0=net_func_bar2 */ 1860 /* 1861 * FR_AA_TX_PACE_REG(128bit): 1862 * Transmit pace control register 1863 */ 1864 #define FR_AA_TX_PACE_REG_OFST 0x00f80000 1865 /* falcona0=char_func_bar0 */ 1866 1867 #define FRF_AZ_TX_PACE_SB_NOT_AF_LBN 19 1868 #define FRF_AZ_TX_PACE_SB_NOT_AF_WIDTH 10 1869 #define FRF_AZ_TX_PACE_SB_AF_LBN 9 1870 #define FRF_AZ_TX_PACE_SB_AF_WIDTH 10 1871 #define FRF_AZ_TX_PACE_FB_BASE_LBN 5 1872 #define FRF_AZ_TX_PACE_FB_BASE_WIDTH 4 1873 #define FRF_AZ_TX_PACE_BIN_TH_LBN 0 1874 #define FRF_AZ_TX_PACE_BIN_TH_WIDTH 5 1875 1876 /* 1877 * FR_AZ_TX_PACE_DROP_QID_REG(128bit): 1878 * PACE Drop QID Counter 1879 */ 1880 #define FR_AZ_TX_PACE_DROP_QID_REG_OFST 0x00000aa0 1881 /* falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1882 1883 #define FRF_AZ_TX_PACE_QID_DRP_CNT_LBN 0 1884 #define FRF_AZ_TX_PACE_QID_DRP_CNT_WIDTH 16 1885 1886 /* 1887 * FR_AB_TX_VLAN_REG(128bit): 1888 * Transmit VLAN tag register 1889 */ 1890 #define FR_AB_TX_VLAN_REG_OFST 0x00000ae0 1891 /* falconb0=net_func_bar2,falcona0=char_func_bar0 */ 1892 1893 #define FRF_AB_TX_VLAN_EN_LBN 127 1894 #define FRF_AB_TX_VLAN_EN_WIDTH 1 1895 #define FRF_AB_TX_VLAN7_PORT1_EN_LBN 125 1896 #define FRF_AB_TX_VLAN7_PORT1_EN_WIDTH 1 1897 #define FRF_AB_TX_VLAN7_PORT0_EN_LBN 124 1898 #define FRF_AB_TX_VLAN7_PORT0_EN_WIDTH 1 1899 #define FRF_AB_TX_VLAN7_LBN 112 1900 #define FRF_AB_TX_VLAN7_WIDTH 12 1901 #define FRF_AB_TX_VLAN6_PORT1_EN_LBN 109 1902 #define FRF_AB_TX_VLAN6_PORT1_EN_WIDTH 1 1903 #define FRF_AB_TX_VLAN6_PORT0_EN_LBN 108 1904 #define FRF_AB_TX_VLAN6_PORT0_EN_WIDTH 1 1905 #define FRF_AB_TX_VLAN6_LBN 96 1906 #define FRF_AB_TX_VLAN6_WIDTH 12 1907 #define FRF_AB_TX_VLAN5_PORT1_EN_LBN 93 1908 #define FRF_AB_TX_VLAN5_PORT1_EN_WIDTH 1 1909 #define FRF_AB_TX_VLAN5_PORT0_EN_LBN 92 1910 #define FRF_AB_TX_VLAN5_PORT0_EN_WIDTH 1 1911 #define FRF_AB_TX_VLAN5_LBN 80 1912 #define FRF_AB_TX_VLAN5_WIDTH 12 1913 #define FRF_AB_TX_VLAN4_PORT1_EN_LBN 77 1914 #define FRF_AB_TX_VLAN4_PORT1_EN_WIDTH 1 1915 #define FRF_AB_TX_VLAN4_PORT0_EN_LBN 76 1916 #define FRF_AB_TX_VLAN4_PORT0_EN_WIDTH 1 1917 #define FRF_AB_TX_VLAN4_LBN 64 1918 #define FRF_AB_TX_VLAN4_WIDTH 12 1919 #define FRF_AB_TX_VLAN3_PORT1_EN_LBN 61 1920 #define FRF_AB_TX_VLAN3_PORT1_EN_WIDTH 1 1921 #define FRF_AB_TX_VLAN3_PORT0_EN_LBN 60 1922 #define FRF_AB_TX_VLAN3_PORT0_EN_WIDTH 1 1923 #define FRF_AB_TX_VLAN3_LBN 48 1924 #define FRF_AB_TX_VLAN3_WIDTH 12 1925 #define FRF_AB_TX_VLAN2_PORT1_EN_LBN 45 1926 #define FRF_AB_TX_VLAN2_PORT1_EN_WIDTH 1 1927 #define FRF_AB_TX_VLAN2_PORT0_EN_LBN 44 1928 #define FRF_AB_TX_VLAN2_PORT0_EN_WIDTH 1 1929 #define FRF_AB_TX_VLAN2_LBN 32 1930 #define FRF_AB_TX_VLAN2_WIDTH 12 1931 #define FRF_AB_TX_VLAN1_PORT1_EN_LBN 29 1932 #define FRF_AB_TX_VLAN1_PORT1_EN_WIDTH 1 1933 #define FRF_AB_TX_VLAN1_PORT0_EN_LBN 28 1934 #define FRF_AB_TX_VLAN1_PORT0_EN_WIDTH 1 1935 #define FRF_AB_TX_VLAN1_LBN 16 1936 #define FRF_AB_TX_VLAN1_WIDTH 12 1937 #define FRF_AB_TX_VLAN0_PORT1_EN_LBN 13 1938 #define FRF_AB_TX_VLAN0_PORT1_EN_WIDTH 1 1939 #define FRF_AB_TX_VLAN0_PORT0_EN_LBN 12 1940 #define FRF_AB_TX_VLAN0_PORT0_EN_WIDTH 1 1941 #define FRF_AB_TX_VLAN0_LBN 0 1942 #define FRF_AB_TX_VLAN0_WIDTH 12 1943 1944 /* 1945 * FR_AZ_TX_IPFIL_PORTEN_REG(128bit): 1946 * Transmit filter control register 1947 */ 1948 #define FR_AZ_TX_IPFIL_PORTEN_REG_OFST 0x00000af0 1949 /* falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 1950 1951 #define FRF_AZ_TX_MADR0_FIL_EN_LBN 64 1952 #define FRF_AZ_TX_MADR0_FIL_EN_WIDTH 1 1953 #define FRF_AB_TX_IPFIL31_PORT_EN_LBN 62 1954 #define FRF_AB_TX_IPFIL31_PORT_EN_WIDTH 1 1955 #define FRF_AB_TX_IPFIL30_PORT_EN_LBN 60 1956 #define FRF_AB_TX_IPFIL30_PORT_EN_WIDTH 1 1957 #define FRF_AB_TX_IPFIL29_PORT_EN_LBN 58 1958 #define FRF_AB_TX_IPFIL29_PORT_EN_WIDTH 1 1959 #define FRF_AB_TX_IPFIL28_PORT_EN_LBN 56 1960 #define FRF_AB_TX_IPFIL28_PORT_EN_WIDTH 1 1961 #define FRF_AB_TX_IPFIL27_PORT_EN_LBN 54 1962 #define FRF_AB_TX_IPFIL27_PORT_EN_WIDTH 1 1963 #define FRF_AB_TX_IPFIL26_PORT_EN_LBN 52 1964 #define FRF_AB_TX_IPFIL26_PORT_EN_WIDTH 1 1965 #define FRF_AB_TX_IPFIL25_PORT_EN_LBN 50 1966 #define FRF_AB_TX_IPFIL25_PORT_EN_WIDTH 1 1967 #define FRF_AB_TX_IPFIL24_PORT_EN_LBN 48 1968 #define FRF_AB_TX_IPFIL24_PORT_EN_WIDTH 1 1969 #define FRF_AB_TX_IPFIL23_PORT_EN_LBN 46 1970 #define FRF_AB_TX_IPFIL23_PORT_EN_WIDTH 1 1971 #define FRF_AB_TX_IPFIL22_PORT_EN_LBN 44 1972 #define FRF_AB_TX_IPFIL22_PORT_EN_WIDTH 1 1973 #define FRF_AB_TX_IPFIL21_PORT_EN_LBN 42 1974 #define FRF_AB_TX_IPFIL21_PORT_EN_WIDTH 1 1975 #define FRF_AB_TX_IPFIL20_PORT_EN_LBN 40 1976 #define FRF_AB_TX_IPFIL20_PORT_EN_WIDTH 1 1977 #define FRF_AB_TX_IPFIL19_PORT_EN_LBN 38 1978 #define FRF_AB_TX_IPFIL19_PORT_EN_WIDTH 1 1979 #define FRF_AB_TX_IPFIL18_PORT_EN_LBN 36 1980 #define FRF_AB_TX_IPFIL18_PORT_EN_WIDTH 1 1981 #define FRF_AB_TX_IPFIL17_PORT_EN_LBN 34 1982 #define FRF_AB_TX_IPFIL17_PORT_EN_WIDTH 1 1983 #define FRF_AB_TX_IPFIL16_PORT_EN_LBN 32 1984 #define FRF_AB_TX_IPFIL16_PORT_EN_WIDTH 1 1985 #define FRF_AB_TX_IPFIL15_PORT_EN_LBN 30 1986 #define FRF_AB_TX_IPFIL15_PORT_EN_WIDTH 1 1987 #define FRF_AB_TX_IPFIL14_PORT_EN_LBN 28 1988 #define FRF_AB_TX_IPFIL14_PORT_EN_WIDTH 1 1989 #define FRF_AB_TX_IPFIL13_PORT_EN_LBN 26 1990 #define FRF_AB_TX_IPFIL13_PORT_EN_WIDTH 1 1991 #define FRF_AB_TX_IPFIL12_PORT_EN_LBN 24 1992 #define FRF_AB_TX_IPFIL12_PORT_EN_WIDTH 1 1993 #define FRF_AB_TX_IPFIL11_PORT_EN_LBN 22 1994 #define FRF_AB_TX_IPFIL11_PORT_EN_WIDTH 1 1995 #define FRF_AB_TX_IPFIL10_PORT_EN_LBN 20 1996 #define FRF_AB_TX_IPFIL10_PORT_EN_WIDTH 1 1997 #define FRF_AB_TX_IPFIL9_PORT_EN_LBN 18 1998 #define FRF_AB_TX_IPFIL9_PORT_EN_WIDTH 1 1999 #define FRF_AB_TX_IPFIL8_PORT_EN_LBN 16 2000 #define FRF_AB_TX_IPFIL8_PORT_EN_WIDTH 1 2001 #define FRF_AB_TX_IPFIL7_PORT_EN_LBN 14 2002 #define FRF_AB_TX_IPFIL7_PORT_EN_WIDTH 1 2003 #define FRF_AB_TX_IPFIL6_PORT_EN_LBN 12 2004 #define FRF_AB_TX_IPFIL6_PORT_EN_WIDTH 1 2005 #define FRF_AB_TX_IPFIL5_PORT_EN_LBN 10 2006 #define FRF_AB_TX_IPFIL5_PORT_EN_WIDTH 1 2007 #define FRF_AB_TX_IPFIL4_PORT_EN_LBN 8 2008 #define FRF_AB_TX_IPFIL4_PORT_EN_WIDTH 1 2009 #define FRF_AB_TX_IPFIL3_PORT_EN_LBN 6 2010 #define FRF_AB_TX_IPFIL3_PORT_EN_WIDTH 1 2011 #define FRF_AB_TX_IPFIL2_PORT_EN_LBN 4 2012 #define FRF_AB_TX_IPFIL2_PORT_EN_WIDTH 1 2013 #define FRF_AB_TX_IPFIL1_PORT_EN_LBN 2 2014 #define FRF_AB_TX_IPFIL1_PORT_EN_WIDTH 1 2015 #define FRF_AB_TX_IPFIL0_PORT_EN_LBN 0 2016 #define FRF_AB_TX_IPFIL0_PORT_EN_WIDTH 1 2017 2018 /* 2019 * FR_AB_TX_IPFIL_TBL(128bit): 2020 * Transmit IP source address filter table 2021 */ 2022 #define FR_AB_TX_IPFIL_TBL_OFST 0x00000b00 2023 /* falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2024 #define FR_AB_TX_IPFIL_TBL_STEP 16 2025 #define FR_AB_TX_IPFIL_TBL_ROWS 16 2026 2027 #define FRF_AB_TX_IPFIL_MASK_1_LBN 96 2028 #define FRF_AB_TX_IPFIL_MASK_1_WIDTH 32 2029 #define FRF_AB_TX_IP_SRC_ADR_1_LBN 64 2030 #define FRF_AB_TX_IP_SRC_ADR_1_WIDTH 32 2031 #define FRF_AB_TX_IPFIL_MASK_0_LBN 32 2032 #define FRF_AB_TX_IPFIL_MASK_0_WIDTH 32 2033 #define FRF_AB_TX_IP_SRC_ADR_0_LBN 0 2034 #define FRF_AB_TX_IP_SRC_ADR_0_WIDTH 32 2035 2036 /* 2037 * FR_AB_MD_TXD_REG(128bit): 2038 * PHY management transmit data register 2039 */ 2040 #define FR_AB_MD_TXD_REG_OFST 0x00000c00 2041 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2042 2043 #define FRF_AB_MD_TXD_LBN 0 2044 #define FRF_AB_MD_TXD_WIDTH 16 2045 2046 /* 2047 * FR_AB_MD_RXD_REG(128bit): 2048 * PHY management receive data register 2049 */ 2050 #define FR_AB_MD_RXD_REG_OFST 0x00000c10 2051 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2052 2053 #define FRF_AB_MD_RXD_LBN 0 2054 #define FRF_AB_MD_RXD_WIDTH 16 2055 2056 /* 2057 * FR_AB_MD_CS_REG(128bit): 2058 * PHY management configuration & status register 2059 */ 2060 #define FR_AB_MD_CS_REG_OFST 0x00000c20 2061 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2062 2063 #define FRF_AB_MD_RD_EN_LBN 15 2064 #define FRF_AB_MD_RD_EN_WIDTH 1 2065 #define FRF_AB_MD_WR_EN_LBN 14 2066 #define FRF_AB_MD_WR_EN_WIDTH 1 2067 #define FRF_AB_MD_ADDR_CMD_LBN 13 2068 #define FRF_AB_MD_ADDR_CMD_WIDTH 1 2069 #define FRF_AB_MD_PT_LBN 7 2070 #define FRF_AB_MD_PT_WIDTH 3 2071 #define FRF_AB_MD_PL_LBN 6 2072 #define FRF_AB_MD_PL_WIDTH 1 2073 #define FRF_AB_MD_INT_CLR_LBN 5 2074 #define FRF_AB_MD_INT_CLR_WIDTH 1 2075 #define FRF_AB_MD_GC_LBN 4 2076 #define FRF_AB_MD_GC_WIDTH 1 2077 #define FRF_AB_MD_PRSP_LBN 3 2078 #define FRF_AB_MD_PRSP_WIDTH 1 2079 #define FRF_AB_MD_RIC_LBN 2 2080 #define FRF_AB_MD_RIC_WIDTH 1 2081 #define FRF_AB_MD_RDC_LBN 1 2082 #define FRF_AB_MD_RDC_WIDTH 1 2083 #define FRF_AB_MD_WRC_LBN 0 2084 #define FRF_AB_MD_WRC_WIDTH 1 2085 2086 /* 2087 * FR_AB_MD_PHY_ADR_REG(128bit): 2088 * PHY management PHY address register 2089 */ 2090 #define FR_AB_MD_PHY_ADR_REG_OFST 0x00000c30 2091 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2092 2093 #define FRF_AB_MD_PHY_ADR_LBN 0 2094 #define FRF_AB_MD_PHY_ADR_WIDTH 16 2095 2096 /* 2097 * FR_AB_MD_ID_REG(128bit): 2098 * PHY management ID register 2099 */ 2100 #define FR_AB_MD_ID_REG_OFST 0x00000c40 2101 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2102 2103 #define FRF_AB_MD_PRT_ADR_LBN 11 2104 #define FRF_AB_MD_PRT_ADR_WIDTH 5 2105 #define FRF_AB_MD_DEV_ADR_LBN 6 2106 #define FRF_AB_MD_DEV_ADR_WIDTH 5 2107 2108 /* 2109 * FR_AB_MD_STAT_REG(128bit): 2110 * PHY management status & mask register 2111 */ 2112 #define FR_AB_MD_STAT_REG_OFST 0x00000c50 2113 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2114 2115 #define FRF_AB_MD_PINT_LBN 4 2116 #define FRF_AB_MD_PINT_WIDTH 1 2117 #define FRF_AB_MD_DONE_LBN 3 2118 #define FRF_AB_MD_DONE_WIDTH 1 2119 #define FRF_AB_MD_BSERR_LBN 2 2120 #define FRF_AB_MD_BSERR_WIDTH 1 2121 #define FRF_AB_MD_LNFL_LBN 1 2122 #define FRF_AB_MD_LNFL_WIDTH 1 2123 #define FRF_AB_MD_BSY_LBN 0 2124 #define FRF_AB_MD_BSY_WIDTH 1 2125 2126 /* 2127 * FR_AB_MAC_STAT_DMA_REG(128bit): 2128 * Port MAC statistical counter DMA register 2129 */ 2130 #define FR_AB_MAC_STAT_DMA_REG_OFST 0x00000c60 2131 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2132 2133 #define FRF_AB_MAC_STAT_DMA_CMD_LBN 48 2134 #define FRF_AB_MAC_STAT_DMA_CMD_WIDTH 1 2135 #define FRF_AB_MAC_STAT_DMA_ADR_LBN 0 2136 #define FRF_AB_MAC_STAT_DMA_ADR_WIDTH 48 2137 #define FRF_AB_MAC_STAT_DMA_ADR_DW0_LBN 0 2138 #define FRF_AB_MAC_STAT_DMA_ADR_DW0_WIDTH 32 2139 #define FRF_AB_MAC_STAT_DMA_ADR_DW1_LBN 32 2140 #define FRF_AB_MAC_STAT_DMA_ADR_DW1_WIDTH 16 2141 2142 /* 2143 * FR_AB_MAC_CTRL_REG(128bit): 2144 * Port MAC control register 2145 */ 2146 #define FR_AB_MAC_CTRL_REG_OFST 0x00000c80 2147 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2148 2149 #define FRF_AB_MAC_XOFF_VAL_LBN 16 2150 #define FRF_AB_MAC_XOFF_VAL_WIDTH 16 2151 #define FRF_BB_TXFIFO_DRAIN_EN_LBN 7 2152 #define FRF_BB_TXFIFO_DRAIN_EN_WIDTH 1 2153 #define FRF_AB_MAC_XG_DISTXCRC_LBN 5 2154 #define FRF_AB_MAC_XG_DISTXCRC_WIDTH 1 2155 #define FRF_AB_MAC_BCAD_ACPT_LBN 4 2156 #define FRF_AB_MAC_BCAD_ACPT_WIDTH 1 2157 #define FRF_AB_MAC_UC_PROM_LBN 3 2158 #define FRF_AB_MAC_UC_PROM_WIDTH 1 2159 #define FRF_AB_MAC_LINK_STATUS_LBN 2 2160 #define FRF_AB_MAC_LINK_STATUS_WIDTH 1 2161 #define FRF_AB_MAC_SPEED_LBN 0 2162 #define FRF_AB_MAC_SPEED_WIDTH 2 2163 #define FRF_AB_MAC_SPEED_10M 0 2164 #define FRF_AB_MAC_SPEED_100M 1 2165 #define FRF_AB_MAC_SPEED_1G 2 2166 #define FRF_AB_MAC_SPEED_10G 3 2167 2168 /* 2169 * FR_BB_GEN_MODE_REG(128bit): 2170 * General Purpose mode register (external interrupt mask) 2171 */ 2172 #define FR_BB_GEN_MODE_REG_OFST 0x00000c90 2173 /* falconb0=net_func_bar2 */ 2174 2175 #define FRF_BB_XFP_PHY_INT_POL_SEL_LBN 3 2176 #define FRF_BB_XFP_PHY_INT_POL_SEL_WIDTH 1 2177 #define FRF_BB_XG_PHY_INT_POL_SEL_LBN 2 2178 #define FRF_BB_XG_PHY_INT_POL_SEL_WIDTH 1 2179 #define FRF_BB_XFP_PHY_INT_MASK_LBN 1 2180 #define FRF_BB_XFP_PHY_INT_MASK_WIDTH 1 2181 #define FRF_BB_XG_PHY_INT_MASK_LBN 0 2182 #define FRF_BB_XG_PHY_INT_MASK_WIDTH 1 2183 2184 /* 2185 * FR_AB_MAC_MC_HASH_REG0(128bit): 2186 * Multicast address hash table 2187 */ 2188 #define FR_AB_MAC_MC_HASH0_REG_OFST 0x00000ca0 2189 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2190 2191 #define FRF_AB_MAC_MCAST_HASH0_LBN 0 2192 #define FRF_AB_MAC_MCAST_HASH0_WIDTH 128 2193 #define FRF_AB_MAC_MCAST_HASH0_DW0_LBN 0 2194 #define FRF_AB_MAC_MCAST_HASH0_DW0_WIDTH 32 2195 #define FRF_AB_MAC_MCAST_HASH0_DW1_LBN 32 2196 #define FRF_AB_MAC_MCAST_HASH0_DW1_WIDTH 32 2197 #define FRF_AB_MAC_MCAST_HASH0_DW2_LBN 64 2198 #define FRF_AB_MAC_MCAST_HASH0_DW2_WIDTH 32 2199 #define FRF_AB_MAC_MCAST_HASH0_DW3_LBN 96 2200 #define FRF_AB_MAC_MCAST_HASH0_DW3_WIDTH 32 2201 2202 /* 2203 * FR_AB_MAC_MC_HASH_REG1(128bit): 2204 * Multicast address hash table 2205 */ 2206 #define FR_AB_MAC_MC_HASH1_REG_OFST 0x00000cb0 2207 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2208 2209 #define FRF_AB_MAC_MCAST_HASH1_LBN 0 2210 #define FRF_AB_MAC_MCAST_HASH1_WIDTH 128 2211 #define FRF_AB_MAC_MCAST_HASH1_DW0_LBN 0 2212 #define FRF_AB_MAC_MCAST_HASH1_DW0_WIDTH 32 2213 #define FRF_AB_MAC_MCAST_HASH1_DW1_LBN 32 2214 #define FRF_AB_MAC_MCAST_HASH1_DW1_WIDTH 32 2215 #define FRF_AB_MAC_MCAST_HASH1_DW2_LBN 64 2216 #define FRF_AB_MAC_MCAST_HASH1_DW2_WIDTH 32 2217 #define FRF_AB_MAC_MCAST_HASH1_DW3_LBN 96 2218 #define FRF_AB_MAC_MCAST_HASH1_DW3_WIDTH 32 2219 2220 /* 2221 * FR_AB_GM_CFG1_REG(32bit): 2222 * GMAC configuration register 1 2223 */ 2224 #define FR_AB_GM_CFG1_REG_OFST 0x00000e00 2225 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2226 2227 #define FRF_AB_GM_SW_RST_LBN 31 2228 #define FRF_AB_GM_SW_RST_WIDTH 1 2229 #define FRF_AB_GM_SIM_RST_LBN 30 2230 #define FRF_AB_GM_SIM_RST_WIDTH 1 2231 #define FRF_AB_GM_RST_RX_MAC_CTL_LBN 19 2232 #define FRF_AB_GM_RST_RX_MAC_CTL_WIDTH 1 2233 #define FRF_AB_GM_RST_TX_MAC_CTL_LBN 18 2234 #define FRF_AB_GM_RST_TX_MAC_CTL_WIDTH 1 2235 #define FRF_AB_GM_RST_RX_FUNC_LBN 17 2236 #define FRF_AB_GM_RST_RX_FUNC_WIDTH 1 2237 #define FRF_AB_GM_RST_TX_FUNC_LBN 16 2238 #define FRF_AB_GM_RST_TX_FUNC_WIDTH 1 2239 #define FRF_AB_GM_LOOP_LBN 8 2240 #define FRF_AB_GM_LOOP_WIDTH 1 2241 #define FRF_AB_GM_RX_FC_EN_LBN 5 2242 #define FRF_AB_GM_RX_FC_EN_WIDTH 1 2243 #define FRF_AB_GM_TX_FC_EN_LBN 4 2244 #define FRF_AB_GM_TX_FC_EN_WIDTH 1 2245 #define FRF_AB_GM_SYNC_RXEN_LBN 3 2246 #define FRF_AB_GM_SYNC_RXEN_WIDTH 1 2247 #define FRF_AB_GM_RX_EN_LBN 2 2248 #define FRF_AB_GM_RX_EN_WIDTH 1 2249 #define FRF_AB_GM_SYNC_TXEN_LBN 1 2250 #define FRF_AB_GM_SYNC_TXEN_WIDTH 1 2251 #define FRF_AB_GM_TX_EN_LBN 0 2252 #define FRF_AB_GM_TX_EN_WIDTH 1 2253 2254 /* 2255 * FR_AB_GM_CFG2_REG(32bit): 2256 * GMAC configuration register 2 2257 */ 2258 #define FR_AB_GM_CFG2_REG_OFST 0x00000e10 2259 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2260 2261 #define FRF_AB_GM_PAMBL_LEN_LBN 12 2262 #define FRF_AB_GM_PAMBL_LEN_WIDTH 4 2263 #define FRF_AB_GM_IF_MODE_LBN 8 2264 #define FRF_AB_GM_IF_MODE_WIDTH 2 2265 #define FRF_AB_GM_IF_MODE_BYTE_MODE 2 2266 #define FRF_AB_GM_IF_MODE_NIBBLE_MODE 1 2267 #define FRF_AB_GM_HUGE_FRM_EN_LBN 5 2268 #define FRF_AB_GM_HUGE_FRM_EN_WIDTH 1 2269 #define FRF_AB_GM_LEN_CHK_LBN 4 2270 #define FRF_AB_GM_LEN_CHK_WIDTH 1 2271 #define FRF_AB_GM_PAD_CRC_EN_LBN 2 2272 #define FRF_AB_GM_PAD_CRC_EN_WIDTH 1 2273 #define FRF_AB_GM_CRC_EN_LBN 1 2274 #define FRF_AB_GM_CRC_EN_WIDTH 1 2275 #define FRF_AB_GM_FD_LBN 0 2276 #define FRF_AB_GM_FD_WIDTH 1 2277 2278 /* 2279 * FR_AB_GM_IPG_REG(32bit): 2280 * GMAC IPG register 2281 */ 2282 #define FR_AB_GM_IPG_REG_OFST 0x00000e20 2283 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2284 2285 #define FRF_AB_GM_NONB2B_IPG1_LBN 24 2286 #define FRF_AB_GM_NONB2B_IPG1_WIDTH 7 2287 #define FRF_AB_GM_NONB2B_IPG2_LBN 16 2288 #define FRF_AB_GM_NONB2B_IPG2_WIDTH 7 2289 #define FRF_AB_GM_MIN_IPG_ENF_LBN 8 2290 #define FRF_AB_GM_MIN_IPG_ENF_WIDTH 8 2291 #define FRF_AB_GM_B2B_IPG_LBN 0 2292 #define FRF_AB_GM_B2B_IPG_WIDTH 7 2293 2294 /* 2295 * FR_AB_GM_HD_REG(32bit): 2296 * GMAC half duplex register 2297 */ 2298 #define FR_AB_GM_HD_REG_OFST 0x00000e30 2299 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2300 2301 #define FRF_AB_GM_ALT_BOFF_VAL_LBN 20 2302 #define FRF_AB_GM_ALT_BOFF_VAL_WIDTH 4 2303 #define FRF_AB_GM_ALT_BOFF_EN_LBN 19 2304 #define FRF_AB_GM_ALT_BOFF_EN_WIDTH 1 2305 #define FRF_AB_GM_BP_NO_BOFF_LBN 18 2306 #define FRF_AB_GM_BP_NO_BOFF_WIDTH 1 2307 #define FRF_AB_GM_DIS_BOFF_LBN 17 2308 #define FRF_AB_GM_DIS_BOFF_WIDTH 1 2309 #define FRF_AB_GM_EXDEF_TX_EN_LBN 16 2310 #define FRF_AB_GM_EXDEF_TX_EN_WIDTH 1 2311 #define FRF_AB_GM_RTRY_LIMIT_LBN 12 2312 #define FRF_AB_GM_RTRY_LIMIT_WIDTH 4 2313 #define FRF_AB_GM_COL_WIN_LBN 0 2314 #define FRF_AB_GM_COL_WIN_WIDTH 10 2315 2316 /* 2317 * FR_AB_GM_MAX_FLEN_REG(32bit): 2318 * GMAC maximum frame length register 2319 */ 2320 #define FR_AB_GM_MAX_FLEN_REG_OFST 0x00000e40 2321 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2322 2323 #define FRF_AB_GM_MAX_FLEN_LBN 0 2324 #define FRF_AB_GM_MAX_FLEN_WIDTH 16 2325 2326 /* 2327 * FR_AB_GM_TEST_REG(32bit): 2328 * GMAC test register 2329 */ 2330 #define FR_AB_GM_TEST_REG_OFST 0x00000e70 2331 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2332 2333 #define FRF_AB_GM_MAX_BOFF_LBN 3 2334 #define FRF_AB_GM_MAX_BOFF_WIDTH 1 2335 #define FRF_AB_GM_REG_TX_FLOW_EN_LBN 2 2336 #define FRF_AB_GM_REG_TX_FLOW_EN_WIDTH 1 2337 #define FRF_AB_GM_TEST_PAUSE_LBN 1 2338 #define FRF_AB_GM_TEST_PAUSE_WIDTH 1 2339 #define FRF_AB_GM_SHORT_SLOT_LBN 0 2340 #define FRF_AB_GM_SHORT_SLOT_WIDTH 1 2341 2342 /* 2343 * FR_AB_GM_ADR1_REG(32bit): 2344 * GMAC station address register 1 2345 */ 2346 #define FR_AB_GM_ADR1_REG_OFST 0x00000f00 2347 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2348 2349 #define FRF_AB_GM_ADR_B0_LBN 24 2350 #define FRF_AB_GM_ADR_B0_WIDTH 8 2351 #define FRF_AB_GM_ADR_B1_LBN 16 2352 #define FRF_AB_GM_ADR_B1_WIDTH 8 2353 #define FRF_AB_GM_ADR_B2_LBN 8 2354 #define FRF_AB_GM_ADR_B2_WIDTH 8 2355 #define FRF_AB_GM_ADR_B3_LBN 0 2356 #define FRF_AB_GM_ADR_B3_WIDTH 8 2357 2358 /* 2359 * FR_AB_GM_ADR2_REG(32bit): 2360 * GMAC station address register 2 2361 */ 2362 #define FR_AB_GM_ADR2_REG_OFST 0x00000f10 2363 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2364 2365 #define FRF_AB_GM_ADR_B4_LBN 24 2366 #define FRF_AB_GM_ADR_B4_WIDTH 8 2367 #define FRF_AB_GM_ADR_B5_LBN 16 2368 #define FRF_AB_GM_ADR_B5_WIDTH 8 2369 2370 /* 2371 * FR_AB_GMF_CFG0_REG(32bit): 2372 * GMAC FIFO configuration register 0 2373 */ 2374 #define FR_AB_GMF_CFG0_REG_OFST 0x00000f20 2375 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2376 2377 #define FRF_AB_GMF_FTFENRPLY_LBN 20 2378 #define FRF_AB_GMF_FTFENRPLY_WIDTH 1 2379 #define FRF_AB_GMF_STFENRPLY_LBN 19 2380 #define FRF_AB_GMF_STFENRPLY_WIDTH 1 2381 #define FRF_AB_GMF_FRFENRPLY_LBN 18 2382 #define FRF_AB_GMF_FRFENRPLY_WIDTH 1 2383 #define FRF_AB_GMF_SRFENRPLY_LBN 17 2384 #define FRF_AB_GMF_SRFENRPLY_WIDTH 1 2385 #define FRF_AB_GMF_WTMENRPLY_LBN 16 2386 #define FRF_AB_GMF_WTMENRPLY_WIDTH 1 2387 #define FRF_AB_GMF_FTFENREQ_LBN 12 2388 #define FRF_AB_GMF_FTFENREQ_WIDTH 1 2389 #define FRF_AB_GMF_STFENREQ_LBN 11 2390 #define FRF_AB_GMF_STFENREQ_WIDTH 1 2391 #define FRF_AB_GMF_FRFENREQ_LBN 10 2392 #define FRF_AB_GMF_FRFENREQ_WIDTH 1 2393 #define FRF_AB_GMF_SRFENREQ_LBN 9 2394 #define FRF_AB_GMF_SRFENREQ_WIDTH 1 2395 #define FRF_AB_GMF_WTMENREQ_LBN 8 2396 #define FRF_AB_GMF_WTMENREQ_WIDTH 1 2397 #define FRF_AB_GMF_HSTRSTFT_LBN 4 2398 #define FRF_AB_GMF_HSTRSTFT_WIDTH 1 2399 #define FRF_AB_GMF_HSTRSTST_LBN 3 2400 #define FRF_AB_GMF_HSTRSTST_WIDTH 1 2401 #define FRF_AB_GMF_HSTRSTFR_LBN 2 2402 #define FRF_AB_GMF_HSTRSTFR_WIDTH 1 2403 #define FRF_AB_GMF_HSTRSTSR_LBN 1 2404 #define FRF_AB_GMF_HSTRSTSR_WIDTH 1 2405 #define FRF_AB_GMF_HSTRSTWT_LBN 0 2406 #define FRF_AB_GMF_HSTRSTWT_WIDTH 1 2407 2408 /* 2409 * FR_AB_GMF_CFG1_REG(32bit): 2410 * GMAC FIFO configuration register 1 2411 */ 2412 #define FR_AB_GMF_CFG1_REG_OFST 0x00000f30 2413 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2414 2415 #define FRF_AB_GMF_CFGFRTH_LBN 16 2416 #define FRF_AB_GMF_CFGFRTH_WIDTH 5 2417 #define FRF_AB_GMF_CFGXOFFRTX_LBN 0 2418 #define FRF_AB_GMF_CFGXOFFRTX_WIDTH 16 2419 2420 /* 2421 * FR_AB_GMF_CFG2_REG(32bit): 2422 * GMAC FIFO configuration register 2 2423 */ 2424 #define FR_AB_GMF_CFG2_REG_OFST 0x00000f40 2425 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2426 2427 #define FRF_AB_GMF_CFGHWM_LBN 16 2428 #define FRF_AB_GMF_CFGHWM_WIDTH 6 2429 #define FRF_AB_GMF_CFGLWM_LBN 0 2430 #define FRF_AB_GMF_CFGLWM_WIDTH 6 2431 2432 /* 2433 * FR_AB_GMF_CFG3_REG(32bit): 2434 * GMAC FIFO configuration register 3 2435 */ 2436 #define FR_AB_GMF_CFG3_REG_OFST 0x00000f50 2437 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2438 2439 #define FRF_AB_GMF_CFGHWMFT_LBN 16 2440 #define FRF_AB_GMF_CFGHWMFT_WIDTH 6 2441 #define FRF_AB_GMF_CFGFTTH_LBN 0 2442 #define FRF_AB_GMF_CFGFTTH_WIDTH 6 2443 2444 /* 2445 * FR_AB_GMF_CFG4_REG(32bit): 2446 * GMAC FIFO configuration register 4 2447 */ 2448 #define FR_AB_GMF_CFG4_REG_OFST 0x00000f60 2449 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2450 2451 #define FRF_AB_GMF_HSTFLTRFRM_LBN 0 2452 #define FRF_AB_GMF_HSTFLTRFRM_WIDTH 18 2453 2454 /* 2455 * FR_AB_GMF_CFG5_REG(32bit): 2456 * GMAC FIFO configuration register 5 2457 */ 2458 #define FR_AB_GMF_CFG5_REG_OFST 0x00000f70 2459 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2460 2461 #define FRF_AB_GMF_CFGHDPLX_LBN 22 2462 #define FRF_AB_GMF_CFGHDPLX_WIDTH 1 2463 #define FRF_AB_GMF_SRFULL_LBN 21 2464 #define FRF_AB_GMF_SRFULL_WIDTH 1 2465 #define FRF_AB_GMF_HSTSRFULLCLR_LBN 20 2466 #define FRF_AB_GMF_HSTSRFULLCLR_WIDTH 1 2467 #define FRF_AB_GMF_CFGBYTMODE_LBN 19 2468 #define FRF_AB_GMF_CFGBYTMODE_WIDTH 1 2469 #define FRF_AB_GMF_HSTDRPLT64_LBN 18 2470 #define FRF_AB_GMF_HSTDRPLT64_WIDTH 1 2471 #define FRF_AB_GMF_HSTFLTRFRMDC_LBN 0 2472 #define FRF_AB_GMF_HSTFLTRFRMDC_WIDTH 18 2473 2474 /* 2475 * FR_BB_TX_SRC_MAC_TBL(128bit): 2476 * Transmit IP source address filter table 2477 */ 2478 #define FR_BB_TX_SRC_MAC_TBL_OFST 0x00001000 2479 /* falconb0=net_func_bar2 */ 2480 #define FR_BB_TX_SRC_MAC_TBL_STEP 16 2481 #define FR_BB_TX_SRC_MAC_TBL_ROWS 16 2482 2483 #define FRF_BB_TX_SRC_MAC_ADR_1_LBN 64 2484 #define FRF_BB_TX_SRC_MAC_ADR_1_WIDTH 48 2485 #define FRF_BB_TX_SRC_MAC_ADR_1_DW0_LBN 64 2486 #define FRF_BB_TX_SRC_MAC_ADR_1_DW0_WIDTH 32 2487 #define FRF_BB_TX_SRC_MAC_ADR_1_DW1_LBN 96 2488 #define FRF_BB_TX_SRC_MAC_ADR_1_DW1_WIDTH 16 2489 #define FRF_BB_TX_SRC_MAC_ADR_0_LBN 0 2490 #define FRF_BB_TX_SRC_MAC_ADR_0_WIDTH 48 2491 #define FRF_BB_TX_SRC_MAC_ADR_0_DW0_LBN 0 2492 #define FRF_BB_TX_SRC_MAC_ADR_0_DW0_WIDTH 32 2493 #define FRF_BB_TX_SRC_MAC_ADR_0_DW1_LBN 32 2494 #define FRF_BB_TX_SRC_MAC_ADR_0_DW1_WIDTH 16 2495 2496 /* 2497 * FR_BB_TX_SRC_MAC_CTL_REG(128bit): 2498 * Transmit MAC source address filter control 2499 */ 2500 #define FR_BB_TX_SRC_MAC_CTL_REG_OFST 0x00001100 2501 /* falconb0=net_func_bar2 */ 2502 2503 #define FRF_BB_TX_SRC_DROP_CTR_LBN 16 2504 #define FRF_BB_TX_SRC_DROP_CTR_WIDTH 16 2505 #define FRF_BB_TX_SRC_FLTR_EN_LBN 15 2506 #define FRF_BB_TX_SRC_FLTR_EN_WIDTH 1 2507 #define FRF_BB_TX_DROP_CTR_CLR_LBN 12 2508 #define FRF_BB_TX_DROP_CTR_CLR_WIDTH 1 2509 #define FRF_BB_TX_MAC_QID_SEL_LBN 0 2510 #define FRF_BB_TX_MAC_QID_SEL_WIDTH 3 2511 2512 /* 2513 * FR_AB_XM_ADR_LO_REG(128bit): 2514 * XGMAC address register low 2515 */ 2516 #define FR_AB_XM_ADR_LO_REG_OFST 0x00001200 2517 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2518 2519 #define FRF_AB_XM_ADR_LO_LBN 0 2520 #define FRF_AB_XM_ADR_LO_WIDTH 32 2521 2522 /* 2523 * FR_AB_XM_ADR_HI_REG(128bit): 2524 * XGMAC address register high 2525 */ 2526 #define FR_AB_XM_ADR_HI_REG_OFST 0x00001210 2527 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2528 2529 #define FRF_AB_XM_ADR_HI_LBN 0 2530 #define FRF_AB_XM_ADR_HI_WIDTH 16 2531 2532 /* 2533 * FR_AB_XM_GLB_CFG_REG(128bit): 2534 * XGMAC global configuration 2535 */ 2536 #define FR_AB_XM_GLB_CFG_REG_OFST 0x00001220 2537 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2538 2539 #define FRF_AB_XM_RMTFLT_GEN_LBN 17 2540 #define FRF_AB_XM_RMTFLT_GEN_WIDTH 1 2541 #define FRF_AB_XM_DEBUG_MODE_LBN 16 2542 #define FRF_AB_XM_DEBUG_MODE_WIDTH 1 2543 #define FRF_AB_XM_RX_STAT_EN_LBN 11 2544 #define FRF_AB_XM_RX_STAT_EN_WIDTH 1 2545 #define FRF_AB_XM_TX_STAT_EN_LBN 10 2546 #define FRF_AB_XM_TX_STAT_EN_WIDTH 1 2547 #define FRF_AB_XM_RX_JUMBO_MODE_LBN 6 2548 #define FRF_AB_XM_RX_JUMBO_MODE_WIDTH 1 2549 #define FRF_AB_XM_WAN_MODE_LBN 5 2550 #define FRF_AB_XM_WAN_MODE_WIDTH 1 2551 #define FRF_AB_XM_INTCLR_MODE_LBN 3 2552 #define FRF_AB_XM_INTCLR_MODE_WIDTH 1 2553 #define FRF_AB_XM_CORE_RST_LBN 0 2554 #define FRF_AB_XM_CORE_RST_WIDTH 1 2555 2556 /* 2557 * FR_AB_XM_TX_CFG_REG(128bit): 2558 * XGMAC transmit configuration 2559 */ 2560 #define FR_AB_XM_TX_CFG_REG_OFST 0x00001230 2561 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2562 2563 #define FRF_AB_XM_TX_PROG_LBN 24 2564 #define FRF_AB_XM_TX_PROG_WIDTH 1 2565 #define FRF_AB_XM_IPG_LBN 16 2566 #define FRF_AB_XM_IPG_WIDTH 4 2567 #define FRF_AB_XM_FCNTL_LBN 10 2568 #define FRF_AB_XM_FCNTL_WIDTH 1 2569 #define FRF_AB_XM_TXCRC_LBN 8 2570 #define FRF_AB_XM_TXCRC_WIDTH 1 2571 #define FRF_AB_XM_EDRC_LBN 6 2572 #define FRF_AB_XM_EDRC_WIDTH 1 2573 #define FRF_AB_XM_AUTO_PAD_LBN 5 2574 #define FRF_AB_XM_AUTO_PAD_WIDTH 1 2575 #define FRF_AB_XM_TX_PRMBL_LBN 2 2576 #define FRF_AB_XM_TX_PRMBL_WIDTH 1 2577 #define FRF_AB_XM_TXEN_LBN 1 2578 #define FRF_AB_XM_TXEN_WIDTH 1 2579 #define FRF_AB_XM_TX_RST_LBN 0 2580 #define FRF_AB_XM_TX_RST_WIDTH 1 2581 2582 /* 2583 * FR_AB_XM_RX_CFG_REG(128bit): 2584 * XGMAC receive configuration 2585 */ 2586 #define FR_AB_XM_RX_CFG_REG_OFST 0x00001240 2587 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2588 2589 #define FRF_AB_XM_PASS_LENERR_LBN 26 2590 #define FRF_AB_XM_PASS_LENERR_WIDTH 1 2591 #define FRF_AB_XM_PASS_CRC_ERR_LBN 25 2592 #define FRF_AB_XM_PASS_CRC_ERR_WIDTH 1 2593 #define FRF_AB_XM_PASS_PRMBLE_ERR_LBN 24 2594 #define FRF_AB_XM_PASS_PRMBLE_ERR_WIDTH 1 2595 #define FRF_AB_XM_REJ_BCAST_LBN 20 2596 #define FRF_AB_XM_REJ_BCAST_WIDTH 1 2597 #define FRF_AB_XM_ACPT_ALL_MCAST_LBN 11 2598 #define FRF_AB_XM_ACPT_ALL_MCAST_WIDTH 1 2599 #define FRF_AB_XM_ACPT_ALL_UCAST_LBN 9 2600 #define FRF_AB_XM_ACPT_ALL_UCAST_WIDTH 1 2601 #define FRF_AB_XM_AUTO_DEPAD_LBN 8 2602 #define FRF_AB_XM_AUTO_DEPAD_WIDTH 1 2603 #define FRF_AB_XM_RXCRC_LBN 3 2604 #define FRF_AB_XM_RXCRC_WIDTH 1 2605 #define FRF_AB_XM_RX_PRMBL_LBN 2 2606 #define FRF_AB_XM_RX_PRMBL_WIDTH 1 2607 #define FRF_AB_XM_RXEN_LBN 1 2608 #define FRF_AB_XM_RXEN_WIDTH 1 2609 #define FRF_AB_XM_RX_RST_LBN 0 2610 #define FRF_AB_XM_RX_RST_WIDTH 1 2611 2612 /* 2613 * FR_AB_XM_MGT_INT_MASK(128bit): 2614 * documentation to be written for sum_XM_MGT_INT_MASK 2615 */ 2616 #define FR_AB_XM_MGT_INT_MASK_OFST 0x00001250 2617 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2618 2619 #define FRF_AB_XM_MSK_STA_INTR_LBN 16 2620 #define FRF_AB_XM_MSK_STA_INTR_WIDTH 1 2621 #define FRF_AB_XM_MSK_STAT_CNTR_HF_LBN 9 2622 #define FRF_AB_XM_MSK_STAT_CNTR_HF_WIDTH 1 2623 #define FRF_AB_XM_MSK_STAT_CNTR_OF_LBN 8 2624 #define FRF_AB_XM_MSK_STAT_CNTR_OF_WIDTH 1 2625 #define FRF_AB_XM_MSK_PRMBLE_ERR_LBN 2 2626 #define FRF_AB_XM_MSK_PRMBLE_ERR_WIDTH 1 2627 #define FRF_AB_XM_MSK_RMTFLT_LBN 1 2628 #define FRF_AB_XM_MSK_RMTFLT_WIDTH 1 2629 #define FRF_AB_XM_MSK_LCLFLT_LBN 0 2630 #define FRF_AB_XM_MSK_LCLFLT_WIDTH 1 2631 2632 /* 2633 * FR_AB_XM_FC_REG(128bit): 2634 * XGMAC flow control register 2635 */ 2636 #define FR_AB_XM_FC_REG_OFST 0x00001270 2637 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2638 2639 #define FRF_AB_XM_PAUSE_TIME_LBN 16 2640 #define FRF_AB_XM_PAUSE_TIME_WIDTH 16 2641 #define FRF_AB_XM_RX_MAC_STAT_LBN 11 2642 #define FRF_AB_XM_RX_MAC_STAT_WIDTH 1 2643 #define FRF_AB_XM_TX_MAC_STAT_LBN 10 2644 #define FRF_AB_XM_TX_MAC_STAT_WIDTH 1 2645 #define FRF_AB_XM_MCNTL_PASS_LBN 8 2646 #define FRF_AB_XM_MCNTL_PASS_WIDTH 2 2647 #define FRF_AB_XM_REJ_CNTL_UCAST_LBN 6 2648 #define FRF_AB_XM_REJ_CNTL_UCAST_WIDTH 1 2649 #define FRF_AB_XM_REJ_CNTL_MCAST_LBN 5 2650 #define FRF_AB_XM_REJ_CNTL_MCAST_WIDTH 1 2651 #define FRF_AB_XM_ZPAUSE_LBN 2 2652 #define FRF_AB_XM_ZPAUSE_WIDTH 1 2653 #define FRF_AB_XM_XMIT_PAUSE_LBN 1 2654 #define FRF_AB_XM_XMIT_PAUSE_WIDTH 1 2655 #define FRF_AB_XM_DIS_FCNTL_LBN 0 2656 #define FRF_AB_XM_DIS_FCNTL_WIDTH 1 2657 2658 /* 2659 * FR_AB_XM_PAUSE_TIME_REG(128bit): 2660 * XGMAC pause time register 2661 */ 2662 #define FR_AB_XM_PAUSE_TIME_REG_OFST 0x00001290 2663 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2664 2665 #define FRF_AB_XM_TX_PAUSE_CNT_LBN 16 2666 #define FRF_AB_XM_TX_PAUSE_CNT_WIDTH 16 2667 #define FRF_AB_XM_RX_PAUSE_CNT_LBN 0 2668 #define FRF_AB_XM_RX_PAUSE_CNT_WIDTH 16 2669 2670 /* 2671 * FR_AB_XM_TX_PARAM_REG(128bit): 2672 * XGMAC transmit parameter register 2673 */ 2674 #define FR_AB_XM_TX_PARAM_REG_OFST 0x000012d0 2675 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2676 2677 #define FRF_AB_XM_TX_JUMBO_MODE_LBN 31 2678 #define FRF_AB_XM_TX_JUMBO_MODE_WIDTH 1 2679 #define FRF_AB_XM_MAX_TX_FRM_SIZE_HI_LBN 19 2680 #define FRF_AB_XM_MAX_TX_FRM_SIZE_HI_WIDTH 11 2681 #define FRF_AB_XM_MAX_TX_FRM_SIZE_LO_LBN 16 2682 #define FRF_AB_XM_MAX_TX_FRM_SIZE_LO_WIDTH 3 2683 #define FRF_AB_XM_PAD_CHAR_LBN 0 2684 #define FRF_AB_XM_PAD_CHAR_WIDTH 8 2685 2686 /* 2687 * FR_AB_XM_RX_PARAM_REG(128bit): 2688 * XGMAC receive parameter register 2689 */ 2690 #define FR_AB_XM_RX_PARAM_REG_OFST 0x000012e0 2691 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2692 2693 #define FRF_AB_XM_MAX_RX_FRM_SIZE_HI_LBN 3 2694 #define FRF_AB_XM_MAX_RX_FRM_SIZE_HI_WIDTH 11 2695 #define FRF_AB_XM_MAX_RX_FRM_SIZE_LO_LBN 0 2696 #define FRF_AB_XM_MAX_RX_FRM_SIZE_LO_WIDTH 3 2697 2698 /* 2699 * FR_AB_XM_MGT_INT_MSK_REG(128bit): 2700 * XGMAC management interrupt mask register 2701 */ 2702 #define FR_AB_XM_MGT_INT_REG_OFST 0x000012f0 2703 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2704 2705 #define FRF_AB_XM_STAT_CNTR_OF_LBN 9 2706 #define FRF_AB_XM_STAT_CNTR_OF_WIDTH 1 2707 #define FRF_AB_XM_STAT_CNTR_HF_LBN 8 2708 #define FRF_AB_XM_STAT_CNTR_HF_WIDTH 1 2709 #define FRF_AB_XM_PRMBLE_ERR_LBN 2 2710 #define FRF_AB_XM_PRMBLE_ERR_WIDTH 1 2711 #define FRF_AB_XM_RMTFLT_LBN 1 2712 #define FRF_AB_XM_RMTFLT_WIDTH 1 2713 #define FRF_AB_XM_LCLFLT_LBN 0 2714 #define FRF_AB_XM_LCLFLT_WIDTH 1 2715 2716 /* 2717 * FR_AB_XX_PWR_RST_REG(128bit): 2718 * XGXS/XAUI powerdown/reset register 2719 */ 2720 #define FR_AB_XX_PWR_RST_REG_OFST 0x00001300 2721 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2722 2723 #define FRF_AB_XX_PWRDND_SIG_LBN 31 2724 #define FRF_AB_XX_PWRDND_SIG_WIDTH 1 2725 #define FRF_AB_XX_PWRDNC_SIG_LBN 30 2726 #define FRF_AB_XX_PWRDNC_SIG_WIDTH 1 2727 #define FRF_AB_XX_PWRDNB_SIG_LBN 29 2728 #define FRF_AB_XX_PWRDNB_SIG_WIDTH 1 2729 #define FRF_AB_XX_PWRDNA_SIG_LBN 28 2730 #define FRF_AB_XX_PWRDNA_SIG_WIDTH 1 2731 #define FRF_AB_XX_SIM_MODE_LBN 27 2732 #define FRF_AB_XX_SIM_MODE_WIDTH 1 2733 #define FRF_AB_XX_RSTPLLCD_SIG_LBN 25 2734 #define FRF_AB_XX_RSTPLLCD_SIG_WIDTH 1 2735 #define FRF_AB_XX_RSTPLLAB_SIG_LBN 24 2736 #define FRF_AB_XX_RSTPLLAB_SIG_WIDTH 1 2737 #define FRF_AB_XX_RESETD_SIG_LBN 23 2738 #define FRF_AB_XX_RESETD_SIG_WIDTH 1 2739 #define FRF_AB_XX_RESETC_SIG_LBN 22 2740 #define FRF_AB_XX_RESETC_SIG_WIDTH 1 2741 #define FRF_AB_XX_RESETB_SIG_LBN 21 2742 #define FRF_AB_XX_RESETB_SIG_WIDTH 1 2743 #define FRF_AB_XX_RESETA_SIG_LBN 20 2744 #define FRF_AB_XX_RESETA_SIG_WIDTH 1 2745 #define FRF_AB_XX_RSTXGXSRX_SIG_LBN 18 2746 #define FRF_AB_XX_RSTXGXSRX_SIG_WIDTH 1 2747 #define FRF_AB_XX_RSTXGXSTX_SIG_LBN 17 2748 #define FRF_AB_XX_RSTXGXSTX_SIG_WIDTH 1 2749 #define FRF_AB_XX_SD_RST_ACT_LBN 16 2750 #define FRF_AB_XX_SD_RST_ACT_WIDTH 1 2751 #define FRF_AB_XX_PWRDND_EN_LBN 15 2752 #define FRF_AB_XX_PWRDND_EN_WIDTH 1 2753 #define FRF_AB_XX_PWRDNC_EN_LBN 14 2754 #define FRF_AB_XX_PWRDNC_EN_WIDTH 1 2755 #define FRF_AB_XX_PWRDNB_EN_LBN 13 2756 #define FRF_AB_XX_PWRDNB_EN_WIDTH 1 2757 #define FRF_AB_XX_PWRDNA_EN_LBN 12 2758 #define FRF_AB_XX_PWRDNA_EN_WIDTH 1 2759 #define FRF_AB_XX_RSTPLLCD_EN_LBN 9 2760 #define FRF_AB_XX_RSTPLLCD_EN_WIDTH 1 2761 #define FRF_AB_XX_RSTPLLAB_EN_LBN 8 2762 #define FRF_AB_XX_RSTPLLAB_EN_WIDTH 1 2763 #define FRF_AB_XX_RESETD_EN_LBN 7 2764 #define FRF_AB_XX_RESETD_EN_WIDTH 1 2765 #define FRF_AB_XX_RESETC_EN_LBN 6 2766 #define FRF_AB_XX_RESETC_EN_WIDTH 1 2767 #define FRF_AB_XX_RESETB_EN_LBN 5 2768 #define FRF_AB_XX_RESETB_EN_WIDTH 1 2769 #define FRF_AB_XX_RESETA_EN_LBN 4 2770 #define FRF_AB_XX_RESETA_EN_WIDTH 1 2771 #define FRF_AB_XX_RSTXGXSRX_EN_LBN 2 2772 #define FRF_AB_XX_RSTXGXSRX_EN_WIDTH 1 2773 #define FRF_AB_XX_RSTXGXSTX_EN_LBN 1 2774 #define FRF_AB_XX_RSTXGXSTX_EN_WIDTH 1 2775 #define FRF_AB_XX_RST_XX_EN_LBN 0 2776 #define FRF_AB_XX_RST_XX_EN_WIDTH 1 2777 2778 /* 2779 * FR_AB_XX_SD_CTL_REG(128bit): 2780 * XGXS/XAUI powerdown/reset control register 2781 */ 2782 #define FR_AB_XX_SD_CTL_REG_OFST 0x00001310 2783 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2784 2785 #define FRF_AB_XX_TERMADJ1_LBN 17 2786 #define FRF_AB_XX_TERMADJ1_WIDTH 1 2787 #define FRF_AB_XX_TERMADJ0_LBN 16 2788 #define FRF_AB_XX_TERMADJ0_WIDTH 1 2789 #define FRF_AB_XX_HIDRVD_LBN 15 2790 #define FRF_AB_XX_HIDRVD_WIDTH 1 2791 #define FRF_AB_XX_LODRVD_LBN 14 2792 #define FRF_AB_XX_LODRVD_WIDTH 1 2793 #define FRF_AB_XX_HIDRVC_LBN 13 2794 #define FRF_AB_XX_HIDRVC_WIDTH 1 2795 #define FRF_AB_XX_LODRVC_LBN 12 2796 #define FRF_AB_XX_LODRVC_WIDTH 1 2797 #define FRF_AB_XX_HIDRVB_LBN 11 2798 #define FRF_AB_XX_HIDRVB_WIDTH 1 2799 #define FRF_AB_XX_LODRVB_LBN 10 2800 #define FRF_AB_XX_LODRVB_WIDTH 1 2801 #define FRF_AB_XX_HIDRVA_LBN 9 2802 #define FRF_AB_XX_HIDRVA_WIDTH 1 2803 #define FRF_AB_XX_LODRVA_LBN 8 2804 #define FRF_AB_XX_LODRVA_WIDTH 1 2805 #define FRF_AB_XX_LPBKD_LBN 3 2806 #define FRF_AB_XX_LPBKD_WIDTH 1 2807 #define FRF_AB_XX_LPBKC_LBN 2 2808 #define FRF_AB_XX_LPBKC_WIDTH 1 2809 #define FRF_AB_XX_LPBKB_LBN 1 2810 #define FRF_AB_XX_LPBKB_WIDTH 1 2811 #define FRF_AB_XX_LPBKA_LBN 0 2812 #define FRF_AB_XX_LPBKA_WIDTH 1 2813 2814 /* 2815 * FR_AB_XX_TXDRV_CTL_REG(128bit): 2816 * XAUI SerDes transmit drive control register 2817 */ 2818 #define FR_AB_XX_TXDRV_CTL_REG_OFST 0x00001320 2819 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2820 2821 #define FRF_AB_XX_DEQD_LBN 28 2822 #define FRF_AB_XX_DEQD_WIDTH 4 2823 #define FRF_AB_XX_DEQC_LBN 24 2824 #define FRF_AB_XX_DEQC_WIDTH 4 2825 #define FRF_AB_XX_DEQB_LBN 20 2826 #define FRF_AB_XX_DEQB_WIDTH 4 2827 #define FRF_AB_XX_DEQA_LBN 16 2828 #define FRF_AB_XX_DEQA_WIDTH 4 2829 #define FRF_AB_XX_DTXD_LBN 12 2830 #define FRF_AB_XX_DTXD_WIDTH 4 2831 #define FRF_AB_XX_DTXC_LBN 8 2832 #define FRF_AB_XX_DTXC_WIDTH 4 2833 #define FRF_AB_XX_DTXB_LBN 4 2834 #define FRF_AB_XX_DTXB_WIDTH 4 2835 #define FRF_AB_XX_DTXA_LBN 0 2836 #define FRF_AB_XX_DTXA_WIDTH 4 2837 2838 /* 2839 * FR_AB_XX_PRBS_CTL_REG(128bit): 2840 * documentation to be written for sum_XX_PRBS_CTL_REG 2841 */ 2842 #define FR_AB_XX_PRBS_CTL_REG_OFST 0x00001330 2843 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2844 2845 #define FRF_AB_XX_CH3_RX_PRBS_SEL_LBN 30 2846 #define FRF_AB_XX_CH3_RX_PRBS_SEL_WIDTH 2 2847 #define FRF_AB_XX_CH3_RX_PRBS_INV_LBN 29 2848 #define FRF_AB_XX_CH3_RX_PRBS_INV_WIDTH 1 2849 #define FRF_AB_XX_CH3_RX_PRBS_CHKEN_LBN 28 2850 #define FRF_AB_XX_CH3_RX_PRBS_CHKEN_WIDTH 1 2851 #define FRF_AB_XX_CH2_RX_PRBS_SEL_LBN 26 2852 #define FRF_AB_XX_CH2_RX_PRBS_SEL_WIDTH 2 2853 #define FRF_AB_XX_CH2_RX_PRBS_INV_LBN 25 2854 #define FRF_AB_XX_CH2_RX_PRBS_INV_WIDTH 1 2855 #define FRF_AB_XX_CH2_RX_PRBS_CHKEN_LBN 24 2856 #define FRF_AB_XX_CH2_RX_PRBS_CHKEN_WIDTH 1 2857 #define FRF_AB_XX_CH1_RX_PRBS_SEL_LBN 22 2858 #define FRF_AB_XX_CH1_RX_PRBS_SEL_WIDTH 2 2859 #define FRF_AB_XX_CH1_RX_PRBS_INV_LBN 21 2860 #define FRF_AB_XX_CH1_RX_PRBS_INV_WIDTH 1 2861 #define FRF_AB_XX_CH1_RX_PRBS_CHKEN_LBN 20 2862 #define FRF_AB_XX_CH1_RX_PRBS_CHKEN_WIDTH 1 2863 #define FRF_AB_XX_CH0_RX_PRBS_SEL_LBN 18 2864 #define FRF_AB_XX_CH0_RX_PRBS_SEL_WIDTH 2 2865 #define FRF_AB_XX_CH0_RX_PRBS_INV_LBN 17 2866 #define FRF_AB_XX_CH0_RX_PRBS_INV_WIDTH 1 2867 #define FRF_AB_XX_CH0_RX_PRBS_CHKEN_LBN 16 2868 #define FRF_AB_XX_CH0_RX_PRBS_CHKEN_WIDTH 1 2869 #define FRF_AB_XX_CH3_TX_PRBS_SEL_LBN 14 2870 #define FRF_AB_XX_CH3_TX_PRBS_SEL_WIDTH 2 2871 #define FRF_AB_XX_CH3_TX_PRBS_INV_LBN 13 2872 #define FRF_AB_XX_CH3_TX_PRBS_INV_WIDTH 1 2873 #define FRF_AB_XX_CH3_TX_PRBS_CHKEN_LBN 12 2874 #define FRF_AB_XX_CH3_TX_PRBS_CHKEN_WIDTH 1 2875 #define FRF_AB_XX_CH2_TX_PRBS_SEL_LBN 10 2876 #define FRF_AB_XX_CH2_TX_PRBS_SEL_WIDTH 2 2877 #define FRF_AB_XX_CH2_TX_PRBS_INV_LBN 9 2878 #define FRF_AB_XX_CH2_TX_PRBS_INV_WIDTH 1 2879 #define FRF_AB_XX_CH2_TX_PRBS_CHKEN_LBN 8 2880 #define FRF_AB_XX_CH2_TX_PRBS_CHKEN_WIDTH 1 2881 #define FRF_AB_XX_CH1_TX_PRBS_SEL_LBN 6 2882 #define FRF_AB_XX_CH1_TX_PRBS_SEL_WIDTH 2 2883 #define FRF_AB_XX_CH1_TX_PRBS_INV_LBN 5 2884 #define FRF_AB_XX_CH1_TX_PRBS_INV_WIDTH 1 2885 #define FRF_AB_XX_CH1_TX_PRBS_CHKEN_LBN 4 2886 #define FRF_AB_XX_CH1_TX_PRBS_CHKEN_WIDTH 1 2887 #define FRF_AB_XX_CH0_TX_PRBS_SEL_LBN 2 2888 #define FRF_AB_XX_CH0_TX_PRBS_SEL_WIDTH 2 2889 #define FRF_AB_XX_CH0_TX_PRBS_INV_LBN 1 2890 #define FRF_AB_XX_CH0_TX_PRBS_INV_WIDTH 1 2891 #define FRF_AB_XX_CH0_TX_PRBS_CHKEN_LBN 0 2892 #define FRF_AB_XX_CH0_TX_PRBS_CHKEN_WIDTH 1 2893 2894 /* 2895 * FR_AB_XX_PRBS_CHK_REG(128bit): 2896 * documentation to be written for sum_XX_PRBS_CHK_REG 2897 */ 2898 #define FR_AB_XX_PRBS_CHK_REG_OFST 0x00001340 2899 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2900 2901 #define FRF_AB_XX_REV_LB_EN_LBN 16 2902 #define FRF_AB_XX_REV_LB_EN_WIDTH 1 2903 #define FRF_AB_XX_CH3_DEG_DET_LBN 15 2904 #define FRF_AB_XX_CH3_DEG_DET_WIDTH 1 2905 #define FRF_AB_XX_CH3_LFSR_LOCK_IND_LBN 14 2906 #define FRF_AB_XX_CH3_LFSR_LOCK_IND_WIDTH 1 2907 #define FRF_AB_XX_CH3_PRBS_FRUN_LBN 13 2908 #define FRF_AB_XX_CH3_PRBS_FRUN_WIDTH 1 2909 #define FRF_AB_XX_CH3_ERR_CHK_LBN 12 2910 #define FRF_AB_XX_CH3_ERR_CHK_WIDTH 1 2911 #define FRF_AB_XX_CH2_DEG_DET_LBN 11 2912 #define FRF_AB_XX_CH2_DEG_DET_WIDTH 1 2913 #define FRF_AB_XX_CH2_LFSR_LOCK_IND_LBN 10 2914 #define FRF_AB_XX_CH2_LFSR_LOCK_IND_WIDTH 1 2915 #define FRF_AB_XX_CH2_PRBS_FRUN_LBN 9 2916 #define FRF_AB_XX_CH2_PRBS_FRUN_WIDTH 1 2917 #define FRF_AB_XX_CH2_ERR_CHK_LBN 8 2918 #define FRF_AB_XX_CH2_ERR_CHK_WIDTH 1 2919 #define FRF_AB_XX_CH1_DEG_DET_LBN 7 2920 #define FRF_AB_XX_CH1_DEG_DET_WIDTH 1 2921 #define FRF_AB_XX_CH1_LFSR_LOCK_IND_LBN 6 2922 #define FRF_AB_XX_CH1_LFSR_LOCK_IND_WIDTH 1 2923 #define FRF_AB_XX_CH1_PRBS_FRUN_LBN 5 2924 #define FRF_AB_XX_CH1_PRBS_FRUN_WIDTH 1 2925 #define FRF_AB_XX_CH1_ERR_CHK_LBN 4 2926 #define FRF_AB_XX_CH1_ERR_CHK_WIDTH 1 2927 #define FRF_AB_XX_CH0_DEG_DET_LBN 3 2928 #define FRF_AB_XX_CH0_DEG_DET_WIDTH 1 2929 #define FRF_AB_XX_CH0_LFSR_LOCK_IND_LBN 2 2930 #define FRF_AB_XX_CH0_LFSR_LOCK_IND_WIDTH 1 2931 #define FRF_AB_XX_CH0_PRBS_FRUN_LBN 1 2932 #define FRF_AB_XX_CH0_PRBS_FRUN_WIDTH 1 2933 #define FRF_AB_XX_CH0_ERR_CHK_LBN 0 2934 #define FRF_AB_XX_CH0_ERR_CHK_WIDTH 1 2935 2936 /* 2937 * FR_AB_XX_PRBS_ERR_REG(128bit): 2938 * documentation to be written for sum_XX_PRBS_ERR_REG 2939 */ 2940 #define FR_AB_XX_PRBS_ERR_REG_OFST 0x00001350 2941 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2942 2943 #define FRF_AB_XX_CH3_PRBS_ERR_CNT_LBN 24 2944 #define FRF_AB_XX_CH3_PRBS_ERR_CNT_WIDTH 8 2945 #define FRF_AB_XX_CH2_PRBS_ERR_CNT_LBN 16 2946 #define FRF_AB_XX_CH2_PRBS_ERR_CNT_WIDTH 8 2947 #define FRF_AB_XX_CH1_PRBS_ERR_CNT_LBN 8 2948 #define FRF_AB_XX_CH1_PRBS_ERR_CNT_WIDTH 8 2949 #define FRF_AB_XX_CH0_PRBS_ERR_CNT_LBN 0 2950 #define FRF_AB_XX_CH0_PRBS_ERR_CNT_WIDTH 8 2951 2952 /* 2953 * FR_AB_XX_CORE_STAT_REG(128bit): 2954 * XAUI XGXS core status register 2955 */ 2956 #define FR_AB_XX_CORE_STAT_REG_OFST 0x00001360 2957 /* falcona0,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 2958 2959 #define FRF_AB_XX_FORCE_SIG3_LBN 31 2960 #define FRF_AB_XX_FORCE_SIG3_WIDTH 1 2961 #define FRF_AB_XX_FORCE_SIG3_VAL_LBN 30 2962 #define FRF_AB_XX_FORCE_SIG3_VAL_WIDTH 1 2963 #define FRF_AB_XX_FORCE_SIG2_LBN 29 2964 #define FRF_AB_XX_FORCE_SIG2_WIDTH 1 2965 #define FRF_AB_XX_FORCE_SIG2_VAL_LBN 28 2966 #define FRF_AB_XX_FORCE_SIG2_VAL_WIDTH 1 2967 #define FRF_AB_XX_FORCE_SIG1_LBN 27 2968 #define FRF_AB_XX_FORCE_SIG1_WIDTH 1 2969 #define FRF_AB_XX_FORCE_SIG1_VAL_LBN 26 2970 #define FRF_AB_XX_FORCE_SIG1_VAL_WIDTH 1 2971 #define FRF_AB_XX_FORCE_SIG0_LBN 25 2972 #define FRF_AB_XX_FORCE_SIG0_WIDTH 1 2973 #define FRF_AB_XX_FORCE_SIG0_VAL_LBN 24 2974 #define FRF_AB_XX_FORCE_SIG0_VAL_WIDTH 1 2975 #define FRF_AB_XX_XGXS_LB_EN_LBN 23 2976 #define FRF_AB_XX_XGXS_LB_EN_WIDTH 1 2977 #define FRF_AB_XX_XGMII_LB_EN_LBN 22 2978 #define FRF_AB_XX_XGMII_LB_EN_WIDTH 1 2979 #define FRF_AB_XX_MATCH_FAULT_LBN 21 2980 #define FRF_AB_XX_MATCH_FAULT_WIDTH 1 2981 #define FRF_AB_XX_ALIGN_DONE_LBN 20 2982 #define FRF_AB_XX_ALIGN_DONE_WIDTH 1 2983 #define FRF_AB_XX_SYNC_STAT3_LBN 19 2984 #define FRF_AB_XX_SYNC_STAT3_WIDTH 1 2985 #define FRF_AB_XX_SYNC_STAT2_LBN 18 2986 #define FRF_AB_XX_SYNC_STAT2_WIDTH 1 2987 #define FRF_AB_XX_SYNC_STAT1_LBN 17 2988 #define FRF_AB_XX_SYNC_STAT1_WIDTH 1 2989 #define FRF_AB_XX_SYNC_STAT0_LBN 16 2990 #define FRF_AB_XX_SYNC_STAT0_WIDTH 1 2991 #define FRF_AB_XX_COMMA_DET_CH3_LBN 15 2992 #define FRF_AB_XX_COMMA_DET_CH3_WIDTH 1 2993 #define FRF_AB_XX_COMMA_DET_CH2_LBN 14 2994 #define FRF_AB_XX_COMMA_DET_CH2_WIDTH 1 2995 #define FRF_AB_XX_COMMA_DET_CH1_LBN 13 2996 #define FRF_AB_XX_COMMA_DET_CH1_WIDTH 1 2997 #define FRF_AB_XX_COMMA_DET_CH0_LBN 12 2998 #define FRF_AB_XX_COMMA_DET_CH0_WIDTH 1 2999 #define FRF_AB_XX_CGRP_ALIGN_CH3_LBN 11 3000 #define FRF_AB_XX_CGRP_ALIGN_CH3_WIDTH 1 3001 #define FRF_AB_XX_CGRP_ALIGN_CH2_LBN 10 3002 #define FRF_AB_XX_CGRP_ALIGN_CH2_WIDTH 1 3003 #define FRF_AB_XX_CGRP_ALIGN_CH1_LBN 9 3004 #define FRF_AB_XX_CGRP_ALIGN_CH1_WIDTH 1 3005 #define FRF_AB_XX_CGRP_ALIGN_CH0_LBN 8 3006 #define FRF_AB_XX_CGRP_ALIGN_CH0_WIDTH 1 3007 #define FRF_AB_XX_CHAR_ERR_CH3_LBN 7 3008 #define FRF_AB_XX_CHAR_ERR_CH3_WIDTH 1 3009 #define FRF_AB_XX_CHAR_ERR_CH2_LBN 6 3010 #define FRF_AB_XX_CHAR_ERR_CH2_WIDTH 1 3011 #define FRF_AB_XX_CHAR_ERR_CH1_LBN 5 3012 #define FRF_AB_XX_CHAR_ERR_CH1_WIDTH 1 3013 #define FRF_AB_XX_CHAR_ERR_CH0_LBN 4 3014 #define FRF_AB_XX_CHAR_ERR_CH0_WIDTH 1 3015 #define FRF_AB_XX_DISPERR_CH3_LBN 3 3016 #define FRF_AB_XX_DISPERR_CH3_WIDTH 1 3017 #define FRF_AB_XX_DISPERR_CH2_LBN 2 3018 #define FRF_AB_XX_DISPERR_CH2_WIDTH 1 3019 #define FRF_AB_XX_DISPERR_CH1_LBN 1 3020 #define FRF_AB_XX_DISPERR_CH1_WIDTH 1 3021 #define FRF_AB_XX_DISPERR_CH0_LBN 0 3022 #define FRF_AB_XX_DISPERR_CH0_WIDTH 1 3023 3024 /* 3025 * FR_AA_RX_DESC_PTR_TBL_KER(128bit): 3026 * Receive descriptor pointer table 3027 */ 3028 #define FR_AA_RX_DESC_PTR_TBL_KER_OFST 0x00011800 3029 /* falcona0=net_func_bar2 */ 3030 #define FR_AA_RX_DESC_PTR_TBL_KER_STEP 16 3031 #define FR_AA_RX_DESC_PTR_TBL_KER_ROWS 4 3032 /* 3033 * FR_AZ_RX_DESC_PTR_TBL(128bit): 3034 * Receive descriptor pointer table 3035 */ 3036 #define FR_AZ_RX_DESC_PTR_TBL_OFST 0x00f40000 3037 /* sienaa0=net_func_bar2,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 3038 #define FR_AZ_RX_DESC_PTR_TBL_STEP 16 3039 #define FR_CZ_RX_DESC_PTR_TBL_ROWS 1024 3040 #define FR_AB_RX_DESC_PTR_TBL_ROWS 4096 3041 3042 #define FRF_CZ_RX_HDR_SPLIT_LBN 90 3043 #define FRF_CZ_RX_HDR_SPLIT_WIDTH 1 3044 #define FRF_AZ_RX_RESET_LBN 89 3045 #define FRF_AZ_RX_RESET_WIDTH 1 3046 #define FRF_AZ_RX_ISCSI_DDIG_EN_LBN 88 3047 #define FRF_AZ_RX_ISCSI_DDIG_EN_WIDTH 1 3048 #define FRF_AZ_RX_ISCSI_HDIG_EN_LBN 87 3049 #define FRF_AZ_RX_ISCSI_HDIG_EN_WIDTH 1 3050 #define FRF_AZ_RX_DESC_PREF_ACT_LBN 86 3051 #define FRF_AZ_RX_DESC_PREF_ACT_WIDTH 1 3052 #define FRF_AZ_RX_DC_HW_RPTR_LBN 80 3053 #define FRF_AZ_RX_DC_HW_RPTR_WIDTH 6 3054 #define FRF_AZ_RX_DESCQ_HW_RPTR_LBN 68 3055 #define FRF_AZ_RX_DESCQ_HW_RPTR_WIDTH 12 3056 #define FRF_AZ_RX_DESCQ_SW_WPTR_LBN 56 3057 #define FRF_AZ_RX_DESCQ_SW_WPTR_WIDTH 12 3058 #define FRF_AZ_RX_DESCQ_BUF_BASE_ID_LBN 36 3059 #define FRF_AZ_RX_DESCQ_BUF_BASE_ID_WIDTH 20 3060 #define FRF_AZ_RX_DESCQ_EVQ_ID_LBN 24 3061 #define FRF_AZ_RX_DESCQ_EVQ_ID_WIDTH 12 3062 #define FRF_AZ_RX_DESCQ_OWNER_ID_LBN 10 3063 #define FRF_AZ_RX_DESCQ_OWNER_ID_WIDTH 14 3064 #define FRF_AZ_RX_DESCQ_LABEL_LBN 5 3065 #define FRF_AZ_RX_DESCQ_LABEL_WIDTH 5 3066 #define FRF_AZ_RX_DESCQ_SIZE_LBN 3 3067 #define FRF_AZ_RX_DESCQ_SIZE_WIDTH 2 3068 #define FFE_AZ_RX_DESCQ_SIZE_4K 3 3069 #define FFE_AZ_RX_DESCQ_SIZE_2K 2 3070 #define FFE_AZ_RX_DESCQ_SIZE_1K 1 3071 #define FFE_AZ_RX_DESCQ_SIZE_512 0 3072 #define FRF_AZ_RX_DESCQ_TYPE_LBN 2 3073 #define FRF_AZ_RX_DESCQ_TYPE_WIDTH 1 3074 #define FRF_AZ_RX_DESCQ_JUMBO_LBN 1 3075 #define FRF_AZ_RX_DESCQ_JUMBO_WIDTH 1 3076 #define FRF_AZ_RX_DESCQ_EN_LBN 0 3077 #define FRF_AZ_RX_DESCQ_EN_WIDTH 1 3078 3079 /* 3080 * FR_AA_TX_DESC_PTR_TBL_KER(128bit): 3081 * Transmit descriptor pointer 3082 */ 3083 #define FR_AA_TX_DESC_PTR_TBL_KER_OFST 0x00011900 3084 /* falcona0=net_func_bar2 */ 3085 #define FR_AA_TX_DESC_PTR_TBL_KER_STEP 16 3086 #define FR_AA_TX_DESC_PTR_TBL_KER_ROWS 8 3087 /* 3088 * FR_AZ_TX_DESC_PTR_TBL(128bit): 3089 * Transmit descriptor pointer 3090 */ 3091 #define FR_AZ_TX_DESC_PTR_TBL_OFST 0x00f50000 3092 /* falconb0=net_func_bar2,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 3093 #define FR_AZ_TX_DESC_PTR_TBL_STEP 16 3094 #define FR_AB_TX_DESC_PTR_TBL_ROWS 4096 3095 #define FR_CZ_TX_DESC_PTR_TBL_ROWS 1024 3096 3097 #define FRF_CZ_TX_DPT_Q_MASK_WIDTH_LBN 94 3098 #define FRF_CZ_TX_DPT_Q_MASK_WIDTH_WIDTH 2 3099 #define FRF_CZ_TX_DPT_ETH_FILT_EN_LBN 93 3100 #define FRF_CZ_TX_DPT_ETH_FILT_EN_WIDTH 1 3101 #define FRF_CZ_TX_DPT_IP_FILT_EN_LBN 92 3102 #define FRF_CZ_TX_DPT_IP_FILT_EN_WIDTH 1 3103 #define FRF_BZ_TX_NON_IP_DROP_DIS_LBN 91 3104 #define FRF_BZ_TX_NON_IP_DROP_DIS_WIDTH 1 3105 #define FRF_BZ_TX_IP_CHKSM_DIS_LBN 90 3106 #define FRF_BZ_TX_IP_CHKSM_DIS_WIDTH 1 3107 #define FRF_BZ_TX_TCP_CHKSM_DIS_LBN 89 3108 #define FRF_BZ_TX_TCP_CHKSM_DIS_WIDTH 1 3109 #define FRF_AZ_TX_DESCQ_EN_LBN 88 3110 #define FRF_AZ_TX_DESCQ_EN_WIDTH 1 3111 #define FRF_AZ_TX_ISCSI_DDIG_EN_LBN 87 3112 #define FRF_AZ_TX_ISCSI_DDIG_EN_WIDTH 1 3113 #define FRF_AZ_TX_ISCSI_HDIG_EN_LBN 86 3114 #define FRF_AZ_TX_ISCSI_HDIG_EN_WIDTH 1 3115 #define FRF_AZ_TX_DC_HW_RPTR_LBN 80 3116 #define FRF_AZ_TX_DC_HW_RPTR_WIDTH 6 3117 #define FRF_AZ_TX_DESCQ_HW_RPTR_LBN 68 3118 #define FRF_AZ_TX_DESCQ_HW_RPTR_WIDTH 12 3119 #define FRF_AZ_TX_DESCQ_SW_WPTR_LBN 56 3120 #define FRF_AZ_TX_DESCQ_SW_WPTR_WIDTH 12 3121 #define FRF_AZ_TX_DESCQ_BUF_BASE_ID_LBN 36 3122 #define FRF_AZ_TX_DESCQ_BUF_BASE_ID_WIDTH 20 3123 #define FRF_AZ_TX_DESCQ_EVQ_ID_LBN 24 3124 #define FRF_AZ_TX_DESCQ_EVQ_ID_WIDTH 12 3125 #define FRF_AZ_TX_DESCQ_OWNER_ID_LBN 10 3126 #define FRF_AZ_TX_DESCQ_OWNER_ID_WIDTH 14 3127 #define FRF_AZ_TX_DESCQ_LABEL_LBN 5 3128 #define FRF_AZ_TX_DESCQ_LABEL_WIDTH 5 3129 #define FRF_AZ_TX_DESCQ_SIZE_LBN 3 3130 #define FRF_AZ_TX_DESCQ_SIZE_WIDTH 2 3131 #define FFE_AZ_TX_DESCQ_SIZE_4K 3 3132 #define FFE_AZ_TX_DESCQ_SIZE_2K 2 3133 #define FFE_AZ_TX_DESCQ_SIZE_1K 1 3134 #define FFE_AZ_TX_DESCQ_SIZE_512 0 3135 #define FRF_AZ_TX_DESCQ_TYPE_LBN 1 3136 #define FRF_AZ_TX_DESCQ_TYPE_WIDTH 2 3137 #define FRF_AZ_TX_DESCQ_FLUSH_LBN 0 3138 #define FRF_AZ_TX_DESCQ_FLUSH_WIDTH 1 3139 3140 /* 3141 * FR_AA_EVQ_PTR_TBL_KER(128bit): 3142 * Event queue pointer table 3143 */ 3144 #define FR_AA_EVQ_PTR_TBL_KER_OFST 0x00011a00 3145 /* falcona0=net_func_bar2 */ 3146 #define FR_AA_EVQ_PTR_TBL_KER_STEP 16 3147 #define FR_AA_EVQ_PTR_TBL_KER_ROWS 4 3148 /* 3149 * FR_AZ_EVQ_PTR_TBL(128bit): 3150 * Event queue pointer table 3151 */ 3152 #define FR_AZ_EVQ_PTR_TBL_OFST 0x00f60000 3153 /* sienaa0=net_func_bar2,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 3154 #define FR_AZ_EVQ_PTR_TBL_STEP 16 3155 #define FR_CZ_EVQ_PTR_TBL_ROWS 1024 3156 #define FR_AB_EVQ_PTR_TBL_ROWS 4096 3157 3158 #define FRF_BZ_EVQ_RPTR_IGN_LBN 40 3159 #define FRF_BZ_EVQ_RPTR_IGN_WIDTH 1 3160 #define FRF_AZ_EVQ_WKUP_OR_INT_EN_LBN 39 3161 #define FRF_AZ_EVQ_WKUP_OR_INT_EN_WIDTH 1 3162 #define FRF_AZ_EVQ_NXT_WPTR_LBN 24 3163 #define FRF_AZ_EVQ_NXT_WPTR_WIDTH 15 3164 #define FRF_AZ_EVQ_EN_LBN 23 3165 #define FRF_AZ_EVQ_EN_WIDTH 1 3166 #define FRF_AZ_EVQ_SIZE_LBN 20 3167 #define FRF_AZ_EVQ_SIZE_WIDTH 3 3168 #define FFE_AZ_EVQ_SIZE_32K 6 3169 #define FFE_AZ_EVQ_SIZE_16K 5 3170 #define FFE_AZ_EVQ_SIZE_8K 4 3171 #define FFE_AZ_EVQ_SIZE_4K 3 3172 #define FFE_AZ_EVQ_SIZE_2K 2 3173 #define FFE_AZ_EVQ_SIZE_1K 1 3174 #define FFE_AZ_EVQ_SIZE_512 0 3175 #define FRF_AZ_EVQ_BUF_BASE_ID_LBN 0 3176 #define FRF_AZ_EVQ_BUF_BASE_ID_WIDTH 20 3177 3178 /* 3179 * FR_AA_BUF_HALF_TBL_KER(64bit): 3180 * Buffer table in half buffer table mode direct access by driver 3181 */ 3182 #define FR_AA_BUF_HALF_TBL_KER_OFST 0x00018000 3183 /* falcona0=net_func_bar2 */ 3184 #define FR_AA_BUF_HALF_TBL_KER_STEP 8 3185 #define FR_AA_BUF_HALF_TBL_KER_ROWS 4096 3186 /* 3187 * FR_AZ_BUF_HALF_TBL(64bit): 3188 * Buffer table in half buffer table mode direct access by driver 3189 */ 3190 #define FR_AZ_BUF_HALF_TBL_OFST 0x00800000 3191 /* sienaa0=net_func_bar2,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 3192 #define FR_AZ_BUF_HALF_TBL_STEP 8 3193 #define FR_CZ_BUF_HALF_TBL_ROWS 147456 3194 #define FR_AB_BUF_HALF_TBL_ROWS 524288 3195 3196 #define FRF_AZ_BUF_ADR_HBUF_ODD_LBN 44 3197 #define FRF_AZ_BUF_ADR_HBUF_ODD_WIDTH 20 3198 #define FRF_AZ_BUF_OWNER_ID_HBUF_ODD_LBN 32 3199 #define FRF_AZ_BUF_OWNER_ID_HBUF_ODD_WIDTH 12 3200 #define FRF_AZ_BUF_ADR_HBUF_EVEN_LBN 12 3201 #define FRF_AZ_BUF_ADR_HBUF_EVEN_WIDTH 20 3202 #define FRF_AZ_BUF_OWNER_ID_HBUF_EVEN_LBN 0 3203 #define FRF_AZ_BUF_OWNER_ID_HBUF_EVEN_WIDTH 12 3204 3205 /* 3206 * FR_AA_BUF_FULL_TBL_KER(64bit): 3207 * Buffer table in full buffer table mode direct access by driver 3208 */ 3209 #define FR_AA_BUF_FULL_TBL_KER_OFST 0x00018000 3210 /* falcona0=net_func_bar2 */ 3211 #define FR_AA_BUF_FULL_TBL_KER_STEP 8 3212 #define FR_AA_BUF_FULL_TBL_KER_ROWS 4096 3213 /* 3214 * FR_AZ_BUF_FULL_TBL(64bit): 3215 * Buffer table in full buffer table mode direct access by driver 3216 */ 3217 #define FR_AZ_BUF_FULL_TBL_OFST 0x00800000 3218 /* sienaa0=net_func_bar2,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 3219 #define FR_AZ_BUF_FULL_TBL_STEP 8 3220 3221 #define FR_CZ_BUF_FULL_TBL_ROWS 147456 3222 #define FR_AB_BUF_FULL_TBL_ROWS 917504 3223 3224 #define FRF_AZ_BUF_FULL_UNUSED_LBN 51 3225 #define FRF_AZ_BUF_FULL_UNUSED_WIDTH 13 3226 #define FRF_AZ_IP_DAT_BUF_SIZE_LBN 50 3227 #define FRF_AZ_IP_DAT_BUF_SIZE_WIDTH 1 3228 #define FRF_AZ_BUF_ADR_REGION_LBN 48 3229 #define FRF_AZ_BUF_ADR_REGION_WIDTH 2 3230 #define FFE_AZ_BUF_ADR_REGN3 3 3231 #define FFE_AZ_BUF_ADR_REGN2 2 3232 #define FFE_AZ_BUF_ADR_REGN1 1 3233 #define FFE_AZ_BUF_ADR_REGN0 0 3234 #define FRF_AZ_BUF_ADR_FBUF_LBN 14 3235 #define FRF_AZ_BUF_ADR_FBUF_WIDTH 34 3236 #define FRF_AZ_BUF_ADR_FBUF_DW0_LBN 14 3237 #define FRF_AZ_BUF_ADR_FBUF_DW0_WIDTH 32 3238 #define FRF_AZ_BUF_ADR_FBUF_DW1_LBN 46 3239 #define FRF_AZ_BUF_ADR_FBUF_DW1_WIDTH 2 3240 #define FRF_AZ_BUF_OWNER_ID_FBUF_LBN 0 3241 #define FRF_AZ_BUF_OWNER_ID_FBUF_WIDTH 14 3242 3243 /* 3244 * FR_AZ_RX_FILTER_TBL0(128bit): 3245 * TCP/IPv4 Receive filter table 3246 */ 3247 #define FR_AZ_RX_FILTER_TBL0_OFST 0x00f00000 3248 /* falconb0,sienaa0=net_func_bar2,falcona0=char_func_bar0 */ 3249 #define FR_AZ_RX_FILTER_TBL0_STEP 32 3250 #define FR_AZ_RX_FILTER_TBL0_ROWS 8192 3251 /* 3252 * FR_AB_RX_FILTER_TBL1(128bit): 3253 * TCP/IPv4 Receive filter table 3254 */ 3255 #define FR_AB_RX_FILTER_TBL1_OFST 0x00f00010 3256 /* falconb0=net_func_bar2,falcona0=char_func_bar0 */ 3257 #define FR_AB_RX_FILTER_TBL1_STEP 32 3258 #define FR_AB_RX_FILTER_TBL1_ROWS 8192 3259 3260 #define FRF_BZ_RSS_EN_LBN 110 3261 #define FRF_BZ_RSS_EN_WIDTH 1 3262 #define FRF_BZ_SCATTER_EN_LBN 109 3263 #define FRF_BZ_SCATTER_EN_WIDTH 1 3264 #define FRF_AZ_TCP_UDP_LBN 108 3265 #define FRF_AZ_TCP_UDP_WIDTH 1 3266 #define FRF_AZ_RXQ_ID_LBN 96 3267 #define FRF_AZ_RXQ_ID_WIDTH 12 3268 #define FRF_AZ_DEST_IP_LBN 64 3269 #define FRF_AZ_DEST_IP_WIDTH 32 3270 #define FRF_AZ_DEST_PORT_TCP_LBN 48 3271 #define FRF_AZ_DEST_PORT_TCP_WIDTH 16 3272 #define FRF_AZ_SRC_IP_LBN 16 3273 #define FRF_AZ_SRC_IP_WIDTH 32 3274 #define FRF_AZ_SRC_TCP_DEST_UDP_LBN 0 3275 #define FRF_AZ_SRC_TCP_DEST_UDP_WIDTH 16 3276 3277 /* 3278 * FR_CZ_RX_MAC_FILTER_TBL0(128bit): 3279 * Receive Ethernet filter table 3280 */ 3281 #define FR_CZ_RX_MAC_FILTER_TBL0_OFST 0x00f00010 3282 /* sienaa0=net_func_bar2 */ 3283 #define FR_CZ_RX_MAC_FILTER_TBL0_STEP 32 3284 #define FR_CZ_RX_MAC_FILTER_TBL0_ROWS 512 3285 3286 #define FRF_CZ_RMFT_RSS_EN_LBN 75 3287 #define FRF_CZ_RMFT_RSS_EN_WIDTH 1 3288 #define FRF_CZ_RMFT_SCATTER_EN_LBN 74 3289 #define FRF_CZ_RMFT_SCATTER_EN_WIDTH 1 3290 #define FRF_CZ_RMFT_IP_OVERRIDE_LBN 73 3291 #define FRF_CZ_RMFT_IP_OVERRIDE_WIDTH 1 3292 #define FRF_CZ_RMFT_RXQ_ID_LBN 61 3293 #define FRF_CZ_RMFT_RXQ_ID_WIDTH 12 3294 #define FRF_CZ_RMFT_WILDCARD_MATCH_LBN 60 3295 #define FRF_CZ_RMFT_WILDCARD_MATCH_WIDTH 1 3296 #define FRF_CZ_RMFT_DEST_MAC_LBN 12 3297 #define FRF_CZ_RMFT_DEST_MAC_WIDTH 48 3298 #define FRF_CZ_RMFT_DEST_MAC_DW0_LBN 12 3299 #define FRF_CZ_RMFT_DEST_MAC_DW0_WIDTH 32 3300 #define FRF_CZ_RMFT_DEST_MAC_DW1_LBN 44 3301 #define FRF_CZ_RMFT_DEST_MAC_DW1_WIDTH 16 3302 #define FRF_CZ_RMFT_VLAN_ID_LBN 0 3303 #define FRF_CZ_RMFT_VLAN_ID_WIDTH 12 3304 3305 /* 3306 * FR_AZ_TIMER_TBL(128bit): 3307 * Timer table 3308 */ 3309 #define FR_AZ_TIMER_TBL_OFST 0x00f70000 3310 /* sienaa0=net_func_bar2,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 3311 #define FR_AZ_TIMER_TBL_STEP 16 3312 #define FR_CZ_TIMER_TBL_ROWS 1024 3313 #define FR_AB_TIMER_TBL_ROWS 4096 3314 3315 #define FRF_CZ_TIMER_Q_EN_LBN 33 3316 #define FRF_CZ_TIMER_Q_EN_WIDTH 1 3317 #define FRF_CZ_INT_ARMD_LBN 32 3318 #define FRF_CZ_INT_ARMD_WIDTH 1 3319 #define FRF_CZ_INT_PEND_LBN 31 3320 #define FRF_CZ_INT_PEND_WIDTH 1 3321 #define FRF_CZ_HOST_NOTIFY_MODE_LBN 30 3322 #define FRF_CZ_HOST_NOTIFY_MODE_WIDTH 1 3323 #define FRF_CZ_RELOAD_TIMER_VAL_LBN 16 3324 #define FRF_CZ_RELOAD_TIMER_VAL_WIDTH 14 3325 #define FRF_CZ_TIMER_MODE_LBN 14 3326 #define FRF_CZ_TIMER_MODE_WIDTH 2 3327 #define FFE_CZ_TIMER_MODE_INT_HLDOFF 3 3328 #define FFE_CZ_TIMER_MODE_TRIG_START 2 3329 #define FFE_CZ_TIMER_MODE_IMMED_START 1 3330 #define FFE_CZ_TIMER_MODE_DIS 0 3331 #define FRF_AB_TIMER_MODE_LBN 12 3332 #define FRF_AB_TIMER_MODE_WIDTH 2 3333 #define FFE_AB_TIMER_MODE_INT_HLDOFF 2 3334 #define FFE_AB_TIMER_MODE_TRIG_START 2 3335 #define FFE_AB_TIMER_MODE_IMMED_START 1 3336 #define FFE_AB_TIMER_MODE_DIS 0 3337 #define FRF_CZ_TIMER_VAL_LBN 0 3338 #define FRF_CZ_TIMER_VAL_WIDTH 14 3339 #define FRF_AB_TIMER_VAL_LBN 0 3340 #define FRF_AB_TIMER_VAL_WIDTH 12 3341 3342 /* 3343 * FR_BZ_TX_PACE_TBL(128bit): 3344 * Transmit pacing table 3345 */ 3346 #define FR_BZ_TX_PACE_TBL_OFST 0x00f80000 3347 /* sienaa0=net_func_bar2,falconb0=net_func_bar2 */ 3348 #define FR_AZ_TX_PACE_TBL_STEP 16 3349 #define FR_CZ_TX_PACE_TBL_ROWS 1024 3350 #define FR_BB_TX_PACE_TBL_ROWS 4096 3351 /* 3352 * FR_AA_TX_PACE_TBL(128bit): 3353 * Transmit pacing table 3354 */ 3355 #define FR_AA_TX_PACE_TBL_OFST 0x00f80040 3356 /* falcona0=char_func_bar0 */ 3357 /* FR_AZ_TX_PACE_TBL_STEP 16 */ 3358 #define FR_AA_TX_PACE_TBL_ROWS 4092 3359 3360 #define FRF_AZ_TX_PACE_LBN 0 3361 #define FRF_AZ_TX_PACE_WIDTH 5 3362 3363 /* 3364 * FR_BZ_RX_INDIRECTION_TBL(7bit): 3365 * RX Indirection Table 3366 */ 3367 #define FR_BZ_RX_INDIRECTION_TBL_OFST 0x00fb0000 3368 /* falconb0,sienaa0=net_func_bar2 */ 3369 #define FR_BZ_RX_INDIRECTION_TBL_STEP 16 3370 #define FR_BZ_RX_INDIRECTION_TBL_ROWS 128 3371 3372 #define FRF_BZ_IT_QUEUE_LBN 0 3373 #define FRF_BZ_IT_QUEUE_WIDTH 6 3374 3375 /* 3376 * FR_CZ_TX_FILTER_TBL0(128bit): 3377 * TCP/IPv4 Transmit filter table 3378 */ 3379 #define FR_CZ_TX_FILTER_TBL0_OFST 0x00fc0000 3380 /* sienaa0=net_func_bar2 */ 3381 #define FR_CZ_TX_FILTER_TBL0_STEP 16 3382 #define FR_CZ_TX_FILTER_TBL0_ROWS 8192 3383 3384 #define FRF_CZ_TIFT_TCP_UDP_LBN 108 3385 #define FRF_CZ_TIFT_TCP_UDP_WIDTH 1 3386 #define FRF_CZ_TIFT_TXQ_ID_LBN 96 3387 #define FRF_CZ_TIFT_TXQ_ID_WIDTH 12 3388 #define FRF_CZ_TIFT_DEST_IP_LBN 64 3389 #define FRF_CZ_TIFT_DEST_IP_WIDTH 32 3390 #define FRF_CZ_TIFT_DEST_PORT_TCP_LBN 48 3391 #define FRF_CZ_TIFT_DEST_PORT_TCP_WIDTH 16 3392 #define FRF_CZ_TIFT_SRC_IP_LBN 16 3393 #define FRF_CZ_TIFT_SRC_IP_WIDTH 32 3394 #define FRF_CZ_TIFT_SRC_TCP_DEST_UDP_LBN 0 3395 #define FRF_CZ_TIFT_SRC_TCP_DEST_UDP_WIDTH 16 3396 3397 /* 3398 * FR_CZ_TX_MAC_FILTER_TBL0(128bit): 3399 * Transmit Ethernet filter table 3400 */ 3401 #define FR_CZ_TX_MAC_FILTER_TBL0_OFST 0x00fe0000 3402 /* sienaa0=net_func_bar2 */ 3403 #define FR_CZ_TX_MAC_FILTER_TBL0_STEP 16 3404 #define FR_CZ_TX_MAC_FILTER_TBL0_ROWS 512 3405 3406 #define FRF_CZ_TMFT_TXQ_ID_LBN 61 3407 #define FRF_CZ_TMFT_TXQ_ID_WIDTH 12 3408 #define FRF_CZ_TMFT_WILDCARD_MATCH_LBN 60 3409 #define FRF_CZ_TMFT_WILDCARD_MATCH_WIDTH 1 3410 #define FRF_CZ_TMFT_SRC_MAC_LBN 12 3411 #define FRF_CZ_TMFT_SRC_MAC_WIDTH 48 3412 #define FRF_CZ_TMFT_SRC_MAC_DW0_LBN 12 3413 #define FRF_CZ_TMFT_SRC_MAC_DW0_WIDTH 32 3414 #define FRF_CZ_TMFT_SRC_MAC_DW1_LBN 44 3415 #define FRF_CZ_TMFT_SRC_MAC_DW1_WIDTH 16 3416 #define FRF_CZ_TMFT_VLAN_ID_LBN 0 3417 #define FRF_CZ_TMFT_VLAN_ID_WIDTH 12 3418 3419 /* 3420 * FR_CZ_MC_TREG_SMEM(32bit): 3421 * MC Shared Memory 3422 */ 3423 #define FR_CZ_MC_TREG_SMEM_OFST 0x00ff0000 3424 /* sienaa0=net_func_bar2 */ 3425 #define FR_CZ_MC_TREG_SMEM_STEP 4 3426 #define FR_CZ_MC_TREG_SMEM_ROWS 512 3427 3428 #define FRF_CZ_MC_TREG_SMEM_ROW_LBN 0 3429 #define FRF_CZ_MC_TREG_SMEM_ROW_WIDTH 32 3430 3431 /* 3432 * FR_BB_MSIX_VECTOR_TABLE(128bit): 3433 * MSIX Vector Table 3434 */ 3435 #define FR_BB_MSIX_VECTOR_TABLE_OFST 0x00ff0000 3436 /* falconb0=net_func_bar2 */ 3437 #define FR_BZ_MSIX_VECTOR_TABLE_STEP 16 3438 #define FR_BB_MSIX_VECTOR_TABLE_ROWS 64 3439 /* 3440 * FR_CZ_MSIX_VECTOR_TABLE(128bit): 3441 * MSIX Vector Table 3442 */ 3443 #define FR_CZ_MSIX_VECTOR_TABLE_OFST 0x00000000 3444 /* sienaa0=pci_f0_bar4 */ 3445 /* FR_BZ_MSIX_VECTOR_TABLE_STEP 16 */ 3446 #define FR_CZ_MSIX_VECTOR_TABLE_ROWS 1024 3447 3448 #define FRF_BZ_MSIX_VECTOR_RESERVED_LBN 97 3449 #define FRF_BZ_MSIX_VECTOR_RESERVED_WIDTH 31 3450 #define FRF_BZ_MSIX_VECTOR_MASK_LBN 96 3451 #define FRF_BZ_MSIX_VECTOR_MASK_WIDTH 1 3452 #define FRF_BZ_MSIX_MESSAGE_DATA_LBN 64 3453 #define FRF_BZ_MSIX_MESSAGE_DATA_WIDTH 32 3454 #define FRF_BZ_MSIX_MESSAGE_ADDRESS_HI_LBN 32 3455 #define FRF_BZ_MSIX_MESSAGE_ADDRESS_HI_WIDTH 32 3456 #define FRF_BZ_MSIX_MESSAGE_ADDRESS_LO_LBN 0 3457 #define FRF_BZ_MSIX_MESSAGE_ADDRESS_LO_WIDTH 32 3458 3459 /* 3460 * FR_BB_MSIX_PBA_TABLE(32bit): 3461 * MSIX Pending Bit Array 3462 */ 3463 #define FR_BB_MSIX_PBA_TABLE_OFST 0x00ff2000 3464 /* falconb0=net_func_bar2 */ 3465 #define FR_BZ_MSIX_PBA_TABLE_STEP 4 3466 #define FR_BB_MSIX_PBA_TABLE_ROWS 2 3467 /* 3468 * FR_CZ_MSIX_PBA_TABLE(32bit): 3469 * MSIX Pending Bit Array 3470 */ 3471 #define FR_CZ_MSIX_PBA_TABLE_OFST 0x00008000 3472 /* sienaa0=pci_f0_bar4 */ 3473 /* FR_BZ_MSIX_PBA_TABLE_STEP 4 */ 3474 #define FR_CZ_MSIX_PBA_TABLE_ROWS 32 3475 3476 #define FRF_BZ_MSIX_PBA_PEND_DWORD_LBN 0 3477 #define FRF_BZ_MSIX_PBA_PEND_DWORD_WIDTH 32 3478 3479 /* 3480 * FR_AZ_SRM_DBG_REG(64bit): 3481 * SRAM debug access 3482 */ 3483 #define FR_AZ_SRM_DBG_REG_OFST 0x03000000 3484 /* sienaa0=net_func_bar2,falconb0=net_func_bar2,falcona0=char_func_bar0 */ 3485 #define FR_AZ_SRM_DBG_REG_STEP 8 3486 3487 #define FR_CZ_SRM_DBG_REG_ROWS 262144 3488 #define FR_AB_SRM_DBG_REG_ROWS 2097152 3489 3490 #define FRF_AZ_SRM_DBG_LBN 0 3491 #define FRF_AZ_SRM_DBG_WIDTH 64 3492 #define FRF_AZ_SRM_DBG_DW0_LBN 0 3493 #define FRF_AZ_SRM_DBG_DW0_WIDTH 32 3494 #define FRF_AZ_SRM_DBG_DW1_LBN 32 3495 #define FRF_AZ_SRM_DBG_DW1_WIDTH 32 3496 3497 /* 3498 * FR_AA_INT_ACK_CHAR(32bit): 3499 * CHAR interrupt acknowledge register 3500 */ 3501 #define FR_AA_INT_ACK_CHAR_OFST 0x00000060 3502 /* falcona0=char_func_bar0 */ 3503 3504 #define FRF_AA_INT_ACK_CHAR_FIELD_LBN 0 3505 #define FRF_AA_INT_ACK_CHAR_FIELD_WIDTH 32 3506 3507 /* FS_DRIVER_EV */ 3508 #define FSF_AZ_DRIVER_EV_SUBCODE_LBN 56 3509 #define FSF_AZ_DRIVER_EV_SUBCODE_WIDTH 4 3510 #define FSE_AZ_TX_DSC_ERROR_EV 15 3511 #define FSE_AZ_RX_DSC_ERROR_EV 14 3512 #define FSE_AZ_RX_RECOVER_EV 11 3513 #define FSE_AZ_TIMER_EV 10 3514 #define FSE_AZ_TX_PKT_NON_TCP_UDP 9 3515 #define FSE_AZ_WAKE_UP_EV 6 3516 #define FSE_AZ_SRM_UPD_DONE_EV 5 3517 #define FSE_AZ_EVQ_NOT_EN_EV 3 3518 #define FSE_AZ_EVQ_INIT_DONE_EV 2 3519 #define FSE_AZ_RX_DESCQ_FLS_DONE_EV 1 3520 #define FSE_AZ_TX_DESCQ_FLS_DONE_EV 0 3521 #define FSF_AZ_DRIVER_EV_SUBDATA_LBN 0 3522 #define FSF_AZ_DRIVER_EV_SUBDATA_WIDTH 14 3523 3524 /* FS_EVENT_ENTRY */ 3525 #define FSF_AZ_EV_CODE_LBN 60 3526 #define FSF_AZ_EV_CODE_WIDTH 4 3527 #define FSE_AZ_EV_CODE_USER_EV 8 3528 #define FSE_AZ_EV_CODE_DRV_GEN_EV 7 3529 #define FSE_AZ_EV_CODE_GLOBAL_EV 6 3530 #define FSE_AZ_EV_CODE_DRIVER_EV 5 3531 #define FSE_AZ_EV_CODE_TX_EV 2 3532 #define FSE_AZ_EV_CODE_RX_EV 0 3533 #define FSF_AZ_EV_DATA_LBN 0 3534 #define FSF_AZ_EV_DATA_WIDTH 60 3535 #define FSF_AZ_EV_DATA_DW0_LBN 0 3536 #define FSF_AZ_EV_DATA_DW0_WIDTH 32 3537 #define FSF_AZ_EV_DATA_DW1_LBN 32 3538 #define FSF_AZ_EV_DATA_DW1_WIDTH 28 3539 3540 /* FS_GLOBAL_EV */ 3541 #define FSF_AA_GLB_EV_RX_RECOVERY_LBN 12 3542 #define FSF_AA_GLB_EV_RX_RECOVERY_WIDTH 1 3543 #define FSF_BZ_GLB_EV_XG_MNT_INTR_LBN 11 3544 #define FSF_BZ_GLB_EV_XG_MNT_INTR_WIDTH 1 3545 #define FSF_AZ_GLB_EV_XFP_PHY0_INTR_LBN 10 3546 #define FSF_AZ_GLB_EV_XFP_PHY0_INTR_WIDTH 1 3547 #define FSF_AZ_GLB_EV_XG_PHY0_INTR_LBN 9 3548 #define FSF_AZ_GLB_EV_XG_PHY0_INTR_WIDTH 1 3549 #define FSF_AZ_GLB_EV_G_PHY0_INTR_LBN 7 3550 #define FSF_AZ_GLB_EV_G_PHY0_INTR_WIDTH 1 3551 3552 /* FS_RX_EV */ 3553 #define FSF_CZ_RX_EV_PKT_NOT_PARSED_LBN 58 3554 #define FSF_CZ_RX_EV_PKT_NOT_PARSED_WIDTH 1 3555 #define FSF_CZ_RX_EV_IPV6_PKT_LBN 57 3556 #define FSF_CZ_RX_EV_IPV6_PKT_WIDTH 1 3557 #define FSF_AZ_RX_EV_PKT_OK_LBN 56 3558 #define FSF_AZ_RX_EV_PKT_OK_WIDTH 1 3559 #define FSF_AZ_RX_EV_PAUSE_FRM_ERR_LBN 55 3560 #define FSF_AZ_RX_EV_PAUSE_FRM_ERR_WIDTH 1 3561 #define FSF_AZ_RX_EV_BUF_OWNER_ID_ERR_LBN 54 3562 #define FSF_AZ_RX_EV_BUF_OWNER_ID_ERR_WIDTH 1 3563 #define FSF_AZ_RX_EV_IP_FRAG_ERR_LBN 53 3564 #define FSF_AZ_RX_EV_IP_FRAG_ERR_WIDTH 1 3565 #define FSF_AZ_RX_EV_IP_HDR_CHKSUM_ERR_LBN 52 3566 #define FSF_AZ_RX_EV_IP_HDR_CHKSUM_ERR_WIDTH 1 3567 #define FSF_AZ_RX_EV_TCP_UDP_CHKSUM_ERR_LBN 51 3568 #define FSF_AZ_RX_EV_TCP_UDP_CHKSUM_ERR_WIDTH 1 3569 #define FSF_AZ_RX_EV_ETH_CRC_ERR_LBN 50 3570 #define FSF_AZ_RX_EV_ETH_CRC_ERR_WIDTH 1 3571 #define FSF_AZ_RX_EV_FRM_TRUNC_LBN 49 3572 #define FSF_AZ_RX_EV_FRM_TRUNC_WIDTH 1 3573 #define FSF_AZ_RX_EV_TOBE_DISC_LBN 47 3574 #define FSF_AZ_RX_EV_TOBE_DISC_WIDTH 1 3575 #define FSF_AZ_RX_EV_PKT_TYPE_LBN 44 3576 #define FSF_AZ_RX_EV_PKT_TYPE_WIDTH 3 3577 #define FSE_AZ_RX_EV_PKT_TYPE_VLAN_JUMBO 5 3578 #define FSE_AZ_RX_EV_PKT_TYPE_VLAN_LLC 4 3579 #define FSE_AZ_RX_EV_PKT_TYPE_VLAN 3 3580 #define FSE_AZ_RX_EV_PKT_TYPE_JUMBO 2 3581 #define FSE_AZ_RX_EV_PKT_TYPE_LLC 1 3582 #define FSE_AZ_RX_EV_PKT_TYPE_ETH 0 3583 #define FSF_AZ_RX_EV_HDR_TYPE_LBN 42 3584 #define FSF_AZ_RX_EV_HDR_TYPE_WIDTH 2 3585 #define FSE_AZ_RX_EV_HDR_TYPE_OTHER 3 3586 #define FSE_AZ_RX_EV_HDR_TYPE_IPV4_OTHER 2 3587 #define FSE_AZ_RX_EV_HDR_TYPE_IPV4V6_OTHER 2 3588 #define FSE_AZ_RX_EV_HDR_TYPE_IPV4_UDP 1 3589 #define FSE_AZ_RX_EV_HDR_TYPE_IPV4V6_UDP 1 3590 #define FSE_AZ_RX_EV_HDR_TYPE_IPV4_TCP 0 3591 #define FSE_AZ_RX_EV_HDR_TYPE_IPV4V6_TCP 0 3592 #define FSF_AZ_RX_EV_DESC_Q_EMPTY_LBN 41 3593 #define FSF_AZ_RX_EV_DESC_Q_EMPTY_WIDTH 1 3594 #define FSF_AZ_RX_EV_MCAST_HASH_MATCH_LBN 40 3595 #define FSF_AZ_RX_EV_MCAST_HASH_MATCH_WIDTH 1 3596 #define FSF_AZ_RX_EV_MCAST_PKT_LBN 39 3597 #define FSF_AZ_RX_EV_MCAST_PKT_WIDTH 1 3598 #define FSF_AA_RX_EV_RECOVERY_FLAG_LBN 37 3599 #define FSF_AA_RX_EV_RECOVERY_FLAG_WIDTH 1 3600 #define FSF_AZ_RX_EV_Q_LABEL_LBN 32 3601 #define FSF_AZ_RX_EV_Q_LABEL_WIDTH 5 3602 #define FSF_AZ_RX_EV_JUMBO_CONT_LBN 31 3603 #define FSF_AZ_RX_EV_JUMBO_CONT_WIDTH 1 3604 #define FSF_AZ_RX_EV_PORT_LBN 30 3605 #define FSF_AZ_RX_EV_PORT_WIDTH 1 3606 #define FSF_AZ_RX_EV_BYTE_CNT_LBN 16 3607 #define FSF_AZ_RX_EV_BYTE_CNT_WIDTH 14 3608 #define FSF_AZ_RX_EV_SOP_LBN 15 3609 #define FSF_AZ_RX_EV_SOP_WIDTH 1 3610 #define FSF_AZ_RX_EV_ISCSI_PKT_OK_LBN 14 3611 #define FSF_AZ_RX_EV_ISCSI_PKT_OK_WIDTH 1 3612 #define FSF_AZ_RX_EV_ISCSI_DDIG_ERR_LBN 13 3613 #define FSF_AZ_RX_EV_ISCSI_DDIG_ERR_WIDTH 1 3614 #define FSF_AZ_RX_EV_ISCSI_HDIG_ERR_LBN 12 3615 #define FSF_AZ_RX_EV_ISCSI_HDIG_ERR_WIDTH 1 3616 #define FSF_AZ_RX_EV_DESC_PTR_LBN 0 3617 #define FSF_AZ_RX_EV_DESC_PTR_WIDTH 12 3618 3619 /* FS_RX_KER_DESC */ 3620 #define FSF_AZ_RX_KER_BUF_SIZE_LBN 48 3621 #define FSF_AZ_RX_KER_BUF_SIZE_WIDTH 14 3622 #define FSF_AZ_RX_KER_BUF_REGION_LBN 46 3623 #define FSF_AZ_RX_KER_BUF_REGION_WIDTH 2 3624 #define FSF_AZ_RX_KER_BUF_ADDR_LBN 0 3625 #define FSF_AZ_RX_KER_BUF_ADDR_WIDTH 46 3626 #define FSF_AZ_RX_KER_BUF_ADDR_DW0_LBN 0 3627 #define FSF_AZ_RX_KER_BUF_ADDR_DW0_WIDTH 32 3628 #define FSF_AZ_RX_KER_BUF_ADDR_DW1_LBN 32 3629 #define FSF_AZ_RX_KER_BUF_ADDR_DW1_WIDTH 14 3630 3631 /* FS_RX_USER_DESC */ 3632 #define FSF_AZ_RX_USER_2BYTE_OFFSET_LBN 20 3633 #define FSF_AZ_RX_USER_2BYTE_OFFSET_WIDTH 12 3634 #define FSF_AZ_RX_USER_BUF_ID_LBN 0 3635 #define FSF_AZ_RX_USER_BUF_ID_WIDTH 20 3636 3637 /* FS_TX_EV */ 3638 #define FSF_AZ_TX_EV_PKT_ERR_LBN 38 3639 #define FSF_AZ_TX_EV_PKT_ERR_WIDTH 1 3640 #define FSF_AZ_TX_EV_PKT_TOO_BIG_LBN 37 3641 #define FSF_AZ_TX_EV_PKT_TOO_BIG_WIDTH 1 3642 #define FSF_AZ_TX_EV_Q_LABEL_LBN 32 3643 #define FSF_AZ_TX_EV_Q_LABEL_WIDTH 5 3644 #define FSF_AZ_TX_EV_PORT_LBN 16 3645 #define FSF_AZ_TX_EV_PORT_WIDTH 1 3646 #define FSF_AZ_TX_EV_WQ_FF_FULL_LBN 15 3647 #define FSF_AZ_TX_EV_WQ_FF_FULL_WIDTH 1 3648 #define FSF_AZ_TX_EV_BUF_OWNER_ID_ERR_LBN 14 3649 #define FSF_AZ_TX_EV_BUF_OWNER_ID_ERR_WIDTH 1 3650 #define FSF_AZ_TX_EV_COMP_LBN 12 3651 #define FSF_AZ_TX_EV_COMP_WIDTH 1 3652 #define FSF_AZ_TX_EV_DESC_PTR_LBN 0 3653 #define FSF_AZ_TX_EV_DESC_PTR_WIDTH 12 3654 3655 /* FS_TX_KER_DESC */ 3656 #define FSF_AZ_TX_KER_CONT_LBN 62 3657 #define FSF_AZ_TX_KER_CONT_WIDTH 1 3658 #define FSF_AZ_TX_KER_BYTE_COUNT_LBN 48 3659 #define FSF_AZ_TX_KER_BYTE_COUNT_WIDTH 14 3660 #define FSF_AZ_TX_KER_BUF_REGION_LBN 46 3661 #define FSF_AZ_TX_KER_BUF_REGION_WIDTH 2 3662 #define FSF_AZ_TX_KER_BUF_ADDR_LBN 0 3663 #define FSF_AZ_TX_KER_BUF_ADDR_WIDTH 46 3664 #define FSF_AZ_TX_KER_BUF_ADDR_DW0_LBN 0 3665 #define FSF_AZ_TX_KER_BUF_ADDR_DW0_WIDTH 32 3666 #define FSF_AZ_TX_KER_BUF_ADDR_DW1_LBN 32 3667 #define FSF_AZ_TX_KER_BUF_ADDR_DW1_WIDTH 14 3668 3669 /* FS_TX_USER_DESC */ 3670 #define FSF_AZ_TX_USER_SW_EV_EN_LBN 48 3671 #define FSF_AZ_TX_USER_SW_EV_EN_WIDTH 1 3672 #define FSF_AZ_TX_USER_CONT_LBN 46 3673 #define FSF_AZ_TX_USER_CONT_WIDTH 1 3674 #define FSF_AZ_TX_USER_BYTE_CNT_LBN 33 3675 #define FSF_AZ_TX_USER_BYTE_CNT_WIDTH 13 3676 #define FSF_AZ_TX_USER_BUF_ID_LBN 13 3677 #define FSF_AZ_TX_USER_BUF_ID_WIDTH 20 3678 #define FSF_AZ_TX_USER_BYTE_OFS_LBN 0 3679 #define FSF_AZ_TX_USER_BYTE_OFS_WIDTH 13 3680 3681 /* FS_USER_EV */ 3682 #define FSF_CZ_USER_QID_LBN 32 3683 #define FSF_CZ_USER_QID_WIDTH 10 3684 #define FSF_CZ_USER_EV_REG_VALUE_LBN 0 3685 #define FSF_CZ_USER_EV_REG_VALUE_WIDTH 32 3686 3687 /* FS_NET_IVEC */ 3688 #define FSF_AZ_NET_IVEC_FATAL_INT_LBN 64 3689 #define FSF_AZ_NET_IVEC_FATAL_INT_WIDTH 1 3690 #define FSF_AZ_NET_IVEC_INT_Q_LBN 40 3691 #define FSF_AZ_NET_IVEC_INT_Q_WIDTH 4 3692 #define FSF_AZ_NET_IVEC_INT_FLAG_LBN 32 3693 #define FSF_AZ_NET_IVEC_INT_FLAG_WIDTH 1 3694 #define FSF_AZ_NET_IVEC_EVQ_FIFO_HF_LBN 1 3695 #define FSF_AZ_NET_IVEC_EVQ_FIFO_HF_WIDTH 1 3696 #define FSF_AZ_NET_IVEC_EVQ_FIFO_AF_LBN 0 3697 #define FSF_AZ_NET_IVEC_EVQ_FIFO_AF_WIDTH 1 3698 3699 /* DRIVER_EV */ 3700 /* Sub-fields of an RX flush completion event */ 3701 #define FSF_AZ_DRIVER_EV_RX_FLUSH_FAIL_LBN 12 3702 #define FSF_AZ_DRIVER_EV_RX_FLUSH_FAIL_WIDTH 1 3703 #define FSF_AZ_DRIVER_EV_RX_DESCQ_ID_LBN 0 3704 #define FSF_AZ_DRIVER_EV_RX_DESCQ_ID_WIDTH 12 3705 3706 /************************************************************************** 3707 * 3708 * Falcon non-volatile configuration 3709 * 3710 ************************************************************************** 3711 */ 3712 3713 #define FR_AZ_TX_PACE_TBL_OFST FR_BZ_TX_PACE_TBL_OFST 3714 3715 #ifdef __cplusplus 3716 } 3717 #endif 3718 3719 #endif /* _SYS_EFX_REGS_H */ 3720