xref: /freebsd/sys/dev/sdhci/sdhci.h (revision aa339f1d5df9e38f36a34eb522355c4eebcae6c4)
1 /*-
2  * SPDX-License-Identifier: BSD-2-Clause
3  *
4  * Copyright (c) 2008 Alexander Motin <mav@FreeBSD.org>
5  * All rights reserved.
6  *
7  * Redistribution and use in source and binary forms, with or without
8  * modification, are permitted provided that the following conditions
9  * are met:
10  * 1. Redistributions of source code must retain the above copyright
11  *    notice, this list of conditions and the following disclaimer.
12  * 2. Redistributions in binary form must reproduce the above copyright
13  *    notice, this list of conditions and the following disclaimer in the
14  *    documentation and/or other materials provided with the distribution.
15  *
16  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
21  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
22  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
23  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
25  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26  */
27 
28 #ifndef	__SDHCI_H__
29 #define	__SDHCI_H__
30 
31 #include "opt_mmccam.h"
32 
33 /* Macro for sizing the SDMA bounce buffer on the SDMA buffer boundary. */
34 #define	SDHCI_SDMA_BNDRY_TO_BBUFSZ(bndry)	(4096 * (1 << bndry))
35 
36 /* Controller doesn't honor resets unless we touch the clock register */
37 #define	SDHCI_QUIRK_CLOCK_BEFORE_RESET			(1 << 0)
38 /* Controller really supports DMA */
39 #define	SDHCI_QUIRK_FORCE_DMA				(1 << 1)
40 /* Controller has unusable DMA engine */
41 #define	SDHCI_QUIRK_BROKEN_DMA				(1 << 2)
42 /* Controller doesn't like to be reset when there is no card inserted. */
43 #define	SDHCI_QUIRK_NO_CARD_NO_RESET			(1 << 3)
44 /* Controller has flaky internal state so reset it on each ios change */
45 #define	SDHCI_QUIRK_RESET_ON_IOS			(1 << 4)
46 /* Controller can only DMA chunk sizes that are a multiple of 32 bits */
47 #define	SDHCI_QUIRK_32BIT_DMA_SIZE			(1 << 5)
48 /* Controller needs to be reset after each request to stay stable */
49 #define	SDHCI_QUIRK_RESET_AFTER_REQUEST			(1 << 6)
50 /* Controller has an off-by-one issue with timeout value */
51 #define	SDHCI_QUIRK_INCR_TIMEOUT_CONTROL		(1 << 7)
52 /* Controller has broken read timings */
53 #define	SDHCI_QUIRK_BROKEN_TIMINGS			(1 << 8)
54 /* Controller needs lowered frequency */
55 #define	SDHCI_QUIRK_LOWER_FREQUENCY			(1 << 9)
56 /* Data timeout is invalid, should use SD clock */
57 #define	SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK		(1 << 10)
58 /* Timeout value is invalid, should be overridden */
59 #define	SDHCI_QUIRK_BROKEN_TIMEOUT_VAL			(1 << 11)
60 /* SDHCI_CAPABILITIES is invalid */
61 #define	SDHCI_QUIRK_MISSING_CAPS			(1 << 12)
62 /* Hardware shifts the 136-bit response, don't do it in software. */
63 #define	SDHCI_QUIRK_DONT_SHIFT_RESPONSE			(1 << 13)
64 /* Wait to see reset bit asserted before waiting for de-asserted  */
65 #define	SDHCI_QUIRK_WAITFOR_RESET_ASSERTED		(1 << 14)
66 /* Leave controller in standard mode when putting card in HS mode. */
67 #define	SDHCI_QUIRK_DONT_SET_HISPD_BIT			(1 << 15)
68 /* Alternate clock source is required when supplying a 400 KHz clock. */
69 #define	SDHCI_QUIRK_BCM577XX_400KHZ_CLKSRC		(1 << 16)
70 /* Card insert/remove interrupts don't work, polling required. */
71 #define	SDHCI_QUIRK_POLL_CARD_PRESENT			(1 << 17)
72 /* All controller slots are non-removable. */
73 #define	SDHCI_QUIRK_ALL_SLOTS_NON_REMOVABLE		(1 << 18)
74 /* Issue custom Intel controller reset sequence after power-up. */
75 #define	SDHCI_QUIRK_INTEL_POWER_UP_RESET		(1 << 19)
76 /* Data timeout is invalid, use 1 MHz clock instead. */
77 #define	SDHCI_QUIRK_DATA_TIMEOUT_1MHZ			(1 << 20)
78 /* Controller doesn't allow access boot partitions. */
79 #define	SDHCI_QUIRK_BOOT_NOACC				(1 << 21)
80 /* Controller waits for busy responses. */
81 #define	SDHCI_QUIRK_WAIT_WHILE_BUSY			(1 << 22)
82 /* Controller supports eMMC DDR52 mode. */
83 #define	SDHCI_QUIRK_MMC_DDR52				(1 << 23)
84 /* Controller support for UHS DDR50 mode is broken. */
85 #define	SDHCI_QUIRK_BROKEN_UHS_DDR50			(1 << 24)
86 /* Controller support for eMMC HS200 mode is broken. */
87 #define	SDHCI_QUIRK_BROKEN_MMC_HS200			(1 << 25)
88 /* Controller reports support for eMMC HS400 mode as SDHCI_CAN_MMC_HS400. */
89 #define	SDHCI_QUIRK_CAPS_BIT63_FOR_MMC_HS400		(1 << 26)
90 /* Controller support for SDHCI_CTRL2_PRESET_VALUE is broken. */
91 #define	SDHCI_QUIRK_PRESET_VALUE_BROKEN			(1 << 27)
92 /* Controller does not support or the support for ACMD12 is broken. */
93 #define	SDHCI_QUIRK_BROKEN_AUTO_STOP			(1 << 28)
94 /* Controller supports eMMC HS400 mode if SDHCI_CAN_SDR104 is set. */
95 #define	SDHCI_QUIRK_MMC_HS400_IF_CAN_SDR104		(1 << 29)
96 /* SDMA boundary in SDHCI_BLOCK_SIZE broken - use front-end supplied value. */
97 #define	SDHCI_QUIRK_BROKEN_SDMA_BOUNDARY		(1 << 30)
98 
99 /*
100  * Controller registers
101  */
102 #define	SDHCI_DMA_ADDRESS	0x00
103 
104 #define	SDHCI_BLOCK_SIZE	0x04
105 #define	 SDHCI_BLKSZ_SDMA_BNDRY_4K	0x00
106 #define	 SDHCI_BLKSZ_SDMA_BNDRY_8K	0x01
107 #define	 SDHCI_BLKSZ_SDMA_BNDRY_16K	0x02
108 #define	 SDHCI_BLKSZ_SDMA_BNDRY_32K	0x03
109 #define	 SDHCI_BLKSZ_SDMA_BNDRY_64K	0x04
110 #define	 SDHCI_BLKSZ_SDMA_BNDRY_128K	0x05
111 #define	 SDHCI_BLKSZ_SDMA_BNDRY_256K	0x06
112 #define	 SDHCI_BLKSZ_SDMA_BNDRY_512K	0x07
113 #define	 SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF))
114 
115 #define	SDHCI_BLOCK_COUNT	0x06
116 
117 #define	SDHCI_ARGUMENT		0x08
118 
119 #define	SDHCI_TRANSFER_MODE	0x0C
120 #define	 SDHCI_TRNS_DMA		0x01
121 #define	 SDHCI_TRNS_BLK_CNT_EN	0x02
122 #define	 SDHCI_TRNS_ACMD12	0x04
123 #define	 SDHCI_TRNS_READ	0x10
124 #define	 SDHCI_TRNS_MULTI	0x20
125 
126 #define	SDHCI_COMMAND_FLAGS	0x0E
127 #define	 SDHCI_CMD_RESP_NONE	0x00
128 #define	 SDHCI_CMD_RESP_LONG	0x01
129 #define	 SDHCI_CMD_RESP_SHORT	0x02
130 #define	 SDHCI_CMD_RESP_SHORT_BUSY 0x03
131 #define	 SDHCI_CMD_RESP_MASK	0x03
132 #define	 SDHCI_CMD_CRC		0x08
133 #define	 SDHCI_CMD_INDEX	0x10
134 #define	 SDHCI_CMD_DATA		0x20
135 #define	 SDHCI_CMD_TYPE_NORMAL	0x00
136 #define	 SDHCI_CMD_TYPE_SUSPEND	0x40
137 #define	 SDHCI_CMD_TYPE_RESUME	0x80
138 #define	 SDHCI_CMD_TYPE_ABORT	0xc0
139 #define	 SDHCI_CMD_TYPE_MASK	0xc0
140 
141 #define	SDHCI_COMMAND		0x0F
142 
143 #define	SDHCI_RESPONSE		0x10
144 
145 #define	SDHCI_BUFFER		0x20
146 
147 #define	SDHCI_PRESENT_STATE	0x24
148 #define	 SDHCI_CMD_INHIBIT	0x00000001
149 #define	 SDHCI_DAT_INHIBIT	0x00000002
150 #define	 SDHCI_DAT_ACTIVE	0x00000004
151 #define	 SDHCI_RETUNE_REQUEST	0x00000008
152 #define	 SDHCI_DOING_WRITE	0x00000100
153 #define	 SDHCI_DOING_READ	0x00000200
154 #define	 SDHCI_SPACE_AVAILABLE	0x00000400
155 #define	 SDHCI_DATA_AVAILABLE	0x00000800
156 #define	 SDHCI_CARD_PRESENT	0x00010000
157 #define	 SDHCI_CARD_STABLE	0x00020000
158 #define	 SDHCI_CARD_PIN		0x00040000
159 #define	 SDHCI_WRITE_PROTECT	0x00080000
160 #define	 SDHCI_STATE_DAT_MASK	0x00f00000
161 #define	 SDHCI_STATE_CMD	0x01000000
162 
163 #define	SDHCI_HOST_CONTROL	0x28
164 #define	 SDHCI_CTRL_LED		0x01
165 #define	 SDHCI_CTRL_4BITBUS	0x02
166 #define	 SDHCI_CTRL_HISPD	0x04
167 #define	 SDHCI_CTRL_SDMA	0x08
168 #define	 SDHCI_CTRL_ADMA2	0x10
169 #define	 SDHCI_CTRL_ADMA264	0x18
170 #define	 SDHCI_CTRL_DMA_MASK	0x18
171 #define	 SDHCI_CTRL_8BITBUS	0x20
172 #define	 SDHCI_CTRL_CARD_DET	0x40
173 #define	 SDHCI_CTRL_FORCE_CARD	0x80
174 
175 #define	SDHCI_POWER_CONTROL	0x29
176 #define	 SDHCI_POWER_ON		0x01
177 #define	 SDHCI_POWER_180	0x0A
178 #define	 SDHCI_POWER_300	0x0C
179 #define	 SDHCI_POWER_330	0x0E
180 
181 #define	SDHCI_BLOCK_GAP_CONTROL	0x2A
182 
183 #define	SDHCI_WAKE_UP_CONTROL	0x2B
184 
185 #define	SDHCI_CLOCK_CONTROL	0x2C
186 #define	 SDHCI_DIVIDER_MASK	0xff
187 #define	 SDHCI_DIVIDER_MASK_LEN	8
188 #define	 SDHCI_DIVIDER_SHIFT	8
189 #define	 SDHCI_DIVIDER_HI_MASK	3
190 #define	 SDHCI_DIVIDER_HI_SHIFT	6
191 #define	 SDHCI_CLOCK_CARD_EN	0x0004
192 #define	 SDHCI_CLOCK_INT_STABLE	0x0002
193 #define	 SDHCI_CLOCK_INT_EN	0x0001
194 #define	 SDHCI_DIVIDERS_MASK	\
195     ((SDHCI_DIVIDER_MASK << SDHCI_DIVIDER_SHIFT) | \
196     (SDHCI_DIVIDER_HI_MASK << SDHCI_DIVIDER_HI_SHIFT))
197 
198 #define	SDHCI_TIMEOUT_CONTROL	0x2E
199 
200 #define	SDHCI_SOFTWARE_RESET	0x2F
201 #define	 SDHCI_RESET_ALL	0x01
202 #define	 SDHCI_RESET_CMD	0x02
203 #define	 SDHCI_RESET_DATA	0x04
204 
205 #define	SDHCI_INT_STATUS	0x30
206 #define	SDHCI_INT_ENABLE	0x34
207 #define	SDHCI_SIGNAL_ENABLE	0x38
208 #define	 SDHCI_INT_RESPONSE	0x00000001
209 #define	 SDHCI_INT_DATA_END	0x00000002
210 #define	 SDHCI_INT_BLOCK_GAP	0x00000004
211 #define	 SDHCI_INT_DMA_END	0x00000008
212 #define	 SDHCI_INT_SPACE_AVAIL	0x00000010
213 #define	 SDHCI_INT_DATA_AVAIL	0x00000020
214 #define	 SDHCI_INT_CARD_INSERT	0x00000040
215 #define	 SDHCI_INT_CARD_REMOVE	0x00000080
216 #define	 SDHCI_INT_CARD_INT	0x00000100
217 #define	 SDHCI_INT_INT_A	0x00000200
218 #define	 SDHCI_INT_INT_B	0x00000400
219 #define	 SDHCI_INT_INT_C	0x00000800
220 #define	 SDHCI_INT_RETUNE	0x00001000
221 #define	 SDHCI_INT_ERROR	0x00008000
222 #define	 SDHCI_INT_TIMEOUT	0x00010000
223 #define	 SDHCI_INT_CRC		0x00020000
224 #define	 SDHCI_INT_END_BIT	0x00040000
225 #define	 SDHCI_INT_INDEX	0x00080000
226 #define	 SDHCI_INT_DATA_TIMEOUT	0x00100000
227 #define	 SDHCI_INT_DATA_CRC	0x00200000
228 #define	 SDHCI_INT_DATA_END_BIT	0x00400000
229 #define	 SDHCI_INT_BUS_POWER	0x00800000
230 #define	 SDHCI_INT_ACMD12ERR	0x01000000
231 #define	 SDHCI_INT_ADMAERR	0x02000000
232 #define	 SDHCI_INT_TUNEERR	0x04000000
233 
234 #define	 SDHCI_INT_NORMAL_MASK	0x00007FFF
235 #define	 SDHCI_INT_ERROR_MASK	0xFFFF8000
236 
237 #define	 SDHCI_INT_CMD_ERROR_MASK	(SDHCI_INT_TIMEOUT | \
238 		SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX)
239 
240 #define	 SDHCI_INT_CMD_MASK	(SDHCI_INT_RESPONSE | SDHCI_INT_CMD_ERROR_MASK)
241 
242 #define	 SDHCI_INT_DATA_MASK	(SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \
243 		SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \
244 		SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \
245 		SDHCI_INT_DATA_END_BIT)
246 
247 #define	SDHCI_ACMD12_ERR	0x3C
248 
249 #define	SDHCI_HOST_CONTROL2	0x3E
250 #define	 SDHCI_CTRL2_PRESET_VALUE	0x8000
251 #define	 SDHCI_CTRL2_ASYNC_INTR	0x4000
252 #define	 SDHCI_CTRL2_64BIT_ENABLE	0x2000
253 #define	 SDHCI_CTRL2_HOST_V4_ENABLE	0x1000
254 #define	 SDHCI_CTRL2_CMD23_ENABLE	0x0800
255 #define	 SDHCI_CTRL2_ADMA2_LENGTH_MODE	0x0400
256 #define	 SDHCI_CTRL2_UHS2_IFACE_ENABLE	0x0100
257 #define	 SDHCI_CTRL2_SAMPLING_CLOCK	0x0080
258 #define	 SDHCI_CTRL2_EXEC_TUNING	0x0040
259 #define	 SDHCI_CTRL2_DRIVER_TYPE_MASK	0x0030
260 #define	 SDHCI_CTRL2_DRIVER_TYPE_B	0x0000
261 #define	 SDHCI_CTRL2_DRIVER_TYPE_A	0x0010
262 #define	 SDHCI_CTRL2_DRIVER_TYPE_C	0x0020
263 #define	 SDHCI_CTRL2_DRIVER_TYPE_D	0x0030
264 #define	 SDHCI_CTRL2_S18_ENABLE	0x0008
265 #define	 SDHCI_CTRL2_UHS_MASK	0x0007
266 #define	 SDHCI_CTRL2_UHS_SDR12	0x0000
267 #define	 SDHCI_CTRL2_UHS_SDR25	0x0001
268 #define	 SDHCI_CTRL2_UHS_SDR50	0x0002
269 #define	 SDHCI_CTRL2_UHS_SDR104	0x0003
270 #define	 SDHCI_CTRL2_UHS_DDR50	0x0004
271 #define	 SDHCI_CTRL2_MMC_HS400	0x0005	/* non-standard */
272 
273 #define	SDHCI_CAPABILITIES	0x40
274 #define	 SDHCI_TIMEOUT_CLK_MASK	0x0000003F
275 #define	 SDHCI_TIMEOUT_CLK_SHIFT 0
276 #define	 SDHCI_TIMEOUT_CLK_UNIT	0x00000080
277 #define	 SDHCI_CLOCK_BASE_MASK	0x00003F00
278 #define	 SDHCI_CLOCK_V3_BASE_MASK	0x0000FF00
279 #define	 SDHCI_CLOCK_BASE_SHIFT	8
280 #define	 SDHCI_MAX_BLOCK_MASK	0x00030000
281 #define	 SDHCI_MAX_BLOCK_SHIFT  16
282 #define	 SDHCI_CAN_DO_8BITBUS	0x00040000
283 #define	 SDHCI_CAN_DO_ADMA2	0x00080000
284 #define	 SDHCI_CAN_DO_HISPD	0x00200000
285 #define	 SDHCI_CAN_DO_DMA	0x00400000
286 #define	 SDHCI_CAN_DO_SUSPEND	0x00800000
287 #define	 SDHCI_CAN_VDD_330	0x01000000
288 #define	 SDHCI_CAN_VDD_300	0x02000000
289 #define	 SDHCI_CAN_VDD_180	0x04000000
290 #define	 SDHCI_CAN_DO_64BIT	0x10000000
291 #define	 SDHCI_CAN_ASYNC_INTR	0x20000000
292 #define	 SDHCI_SLOTTYPE_MASK	0xC0000000
293 #define	 SDHCI_SLOTTYPE_REMOVABLE	0x00000000
294 #define	 SDHCI_SLOTTYPE_EMBEDDED	0x40000000
295 #define	 SDHCI_SLOTTYPE_SHARED	0x80000000
296 
297 #define	SDHCI_CAPABILITIES2	0x44
298 #define	 SDHCI_CAN_SDR50	0x00000001
299 #define	 SDHCI_CAN_SDR104	0x00000002
300 #define	 SDHCI_CAN_DDR50	0x00000004
301 #define	 SDHCI_CAN_DRIVE_TYPE_A	0x00000010
302 #define	 SDHCI_CAN_DRIVE_TYPE_C	0x00000020
303 #define	 SDHCI_CAN_DRIVE_TYPE_D	0x00000040
304 #define	 SDHCI_RETUNE_CNT_MASK	0x00000F00
305 #define	 SDHCI_RETUNE_CNT_SHIFT	8
306 #define	 SDHCI_TUNE_SDR50	0x00002000
307 #define	 SDHCI_RETUNE_MODES_MASK  0x0000C000
308 #define	 SDHCI_RETUNE_MODES_SHIFT 14
309 #define	 SDHCI_CLOCK_MULT_MASK	0x00FF0000
310 #define	 SDHCI_CLOCK_MULT_SHIFT	16
311 #define	 SDHCI_CAN_MMC_HS400	0x80000000	/* non-standard */
312 
313 #define	SDHCI_MAX_CURRENT	0x48
314 #define	SDHCI_FORCE_AUTO_EVENT	0x50
315 #define	SDHCI_FORCE_INTR_EVENT	0x52
316 
317 #define	SDHCI_ADMA_ERR		0x54
318 #define	 SDHCI_ADMA_ERR_LENGTH	0x04
319 #define	 SDHCI_ADMA_ERR_STATE_MASK	0x03
320 #define	 SDHCI_ADMA_ERR_STATE_STOP	0x00
321 #define	 SDHCI_ADMA_ERR_STATE_FDS	0x01
322 #define	 SDHCI_ADMA_ERR_STATE_TFR	0x03
323 
324 #define	SDHCI_ADMA_ADDRESS_LO	0x58
325 #define	SDHCI_ADMA_ADDRESS_HI	0x5C
326 
327 #define	SDHCI_PRESET_VALUE	0x60
328 #define	SDHCI_SHARED_BUS_CTRL	0xE0
329 
330 #define	SDHCI_SLOT_INT_STATUS	0xFC
331 
332 #define	SDHCI_HOST_VERSION	0xFE
333 #define	 SDHCI_VENDOR_VER_MASK	0xFF00
334 #define	 SDHCI_VENDOR_VER_SHIFT	8
335 #define	 SDHCI_SPEC_VER_MASK	0x00FF
336 #define	 SDHCI_SPEC_VER_SHIFT	0
337 #define	SDHCI_SPEC_100		0
338 #define	SDHCI_SPEC_200		1
339 #define	SDHCI_SPEC_300		2
340 #define	SDHCI_SPEC_400		3
341 #define	SDHCI_SPEC_410		4
342 #define	SDHCI_SPEC_420		5
343 
344 SYSCTL_DECL(_hw_sdhci);
345 
346 extern u_int sdhci_quirk_clear;
347 extern u_int sdhci_quirk_set;
348 
349 struct sdhci_slot {
350 	struct mtx	mtx;		/* Slot mutex */
351 	u_int		quirks;		/* Chip specific quirks */
352 	u_int		caps;		/* Override SDHCI_CAPABILITIES */
353 	u_int		caps2;		/* Override SDHCI_CAPABILITIES2 */
354 	device_t	bus;		/* Bus device */
355 	device_t	dev;		/* Slot device */
356 	u_char		num;		/* Slot number */
357 	u_char		opt;		/* Slot options */
358 #define	SDHCI_HAVE_DMA			0x01
359 #define	SDHCI_PLATFORM_TRANSFER		0x02
360 #define	SDHCI_NON_REMOVABLE		0x04
361 #define	SDHCI_TUNING_SUPPORTED		0x08
362 #define	SDHCI_TUNING_ENABLED		0x10
363 #define	SDHCI_SDR50_NEEDS_TUNING	0x20
364 #define	SDHCI_SLOT_EMBEDDED		0x40
365 	u_char		version;
366 	int		timeout;	/* Transfer timeout */
367 	uint32_t	max_clk;	/* Max possible freq */
368 	uint32_t	timeout_clk;	/* Timeout freq */
369 	bus_dma_tag_t	dmatag;
370 	bus_dmamap_t	dmamap;
371 	u_char		*dmamem;
372 	bus_addr_t	paddr;		/* DMA buffer address */
373 	uint32_t	sdma_bbufsz;	/* SDMA bounce buffer size */
374 	uint8_t		sdma_boundary;	/* SDMA boundary */
375 	struct task	card_task;	/* Card presence check task */
376 	struct timeout_task
377 			card_delayed_task;/* Card insert delayed task */
378 	struct callout	card_poll_callout;/* Card present polling callout */
379 	struct callout	timeout_callout;/* Card command/data response timeout */
380 	struct callout	retune_callout;	/* Re-tuning mode 1 callout */
381 	struct mmc_host host;		/* Host parameters */
382 	struct mmc_request *req;	/* Current request */
383 	struct mmc_command *curcmd;	/* Current command of current request */
384 
385 	struct mmc_request *tune_req;	/* Tuning request */
386 	struct mmc_command *tune_cmd;	/* Tuning command of tuning request */
387 	struct mmc_data *tune_data;	/* Tuning data of tuning command */
388 	uint32_t	retune_ticks;	/* Re-tuning callout ticks [hz] */
389 	uint32_t	intmask;	/* Current interrupt mask */
390 	uint32_t	clock;		/* Current clock freq. */
391 	size_t		offset;		/* Data buffer offset */
392 	uint8_t		hostctrl;	/* Current host control register */
393 	uint8_t		retune_count;	/* Controller re-tuning count [s] */
394 	uint8_t		retune_mode;	/* Controller re-tuning mode */
395 #define	SDHCI_RETUNE_MODE_1	0x00
396 #define	SDHCI_RETUNE_MODE_2	0x01
397 #define	SDHCI_RETUNE_MODE_3	0x02
398 	uint8_t		retune_req;	/* Re-tuning request status */
399 #define	SDHCI_RETUNE_REQ_NEEDED	0x01	/* Re-tuning w/o circuit reset needed */
400 #define	SDHCI_RETUNE_REQ_RESET	0x02	/* Re-tuning w/ circuit reset needed */
401 	u_char		power;		/* Current power */
402 	u_char		bus_busy;	/* Bus busy status */
403 	u_char		cmd_done;	/* CMD command part done flag */
404 	u_char		data_done;	/* DAT command part done flag */
405 	u_char		flags;		/* Request execution flags */
406 #define	CMD_STARTED		1
407 #define	STOP_STARTED		2
408 #define	SDHCI_USE_DMA		4	/* Use DMA for this req. */
409 #define	PLATFORM_DATA_STARTED	8	/* Data xfer is handled by platform */
410 
411 #ifdef MMCCAM
412 	/* CAM stuff */
413 	union ccb	*ccb;
414 	struct cam_devq	*devq;
415 	struct cam_sim	*sim;
416 	struct mtx	sim_mtx;
417 	u_char		card_present;	/* XXX Maybe derive this from elsewhere? */
418 #endif
419 };
420 
421 int sdhci_generic_read_ivar(device_t bus, device_t child, int which,
422     uintptr_t *result);
423 int sdhci_generic_write_ivar(device_t bus, device_t child, int which,
424     uintptr_t value);
425 int sdhci_init_slot(device_t dev, struct sdhci_slot *slot, int num);
426 void sdhci_start_slot(struct sdhci_slot *slot);
427 /* performs generic clean-up for platform transfers */
428 void sdhci_finish_data(struct sdhci_slot *slot);
429 int sdhci_cleanup_slot(struct sdhci_slot *slot);
430 int sdhci_generic_suspend(struct sdhci_slot *slot);
431 int sdhci_generic_resume(struct sdhci_slot *slot);
432 void sdhci_generic_reset(device_t brdev, struct sdhci_slot *slot, uint8_t mask);
433 int sdhci_generic_update_ios(device_t brdev, device_t reqdev);
434 int sdhci_generic_tune(device_t brdev, device_t reqdev, bool hs400);
435 int sdhci_generic_switch_vccq(device_t brdev, device_t reqdev);
436 int sdhci_generic_retune(device_t brdev, device_t reqdev, bool reset);
437 int sdhci_generic_request(device_t brdev, device_t reqdev,
438     struct mmc_request *req);
439 int sdhci_generic_get_ro(device_t brdev, device_t reqdev);
440 int sdhci_generic_acquire_host(device_t brdev, device_t reqdev);
441 int sdhci_generic_release_host(device_t brdev, device_t reqdev);
442 void sdhci_generic_intr(struct sdhci_slot *slot);
443 uint32_t sdhci_generic_min_freq(device_t brdev, struct sdhci_slot *slot);
444 bool sdhci_generic_get_card_present(device_t brdev, struct sdhci_slot *slot);
445 void sdhci_generic_set_uhs_timing(device_t brdev, struct sdhci_slot *slot);
446 void sdhci_handle_card_present(struct sdhci_slot *slot, bool is_present);
447 
448 #define	SDHCI_VERSION	2
449 
450 #define	SDHCI_DEPEND(name)						\
451     MODULE_DEPEND(name, sdhci, SDHCI_VERSION, SDHCI_VERSION, SDHCI_VERSION);
452 
453 #endif	/* __SDHCI_H__ */
454