12f345d8eSLuigi Rizzo /*- 2291a1934SXin LI * Copyright (C) 2013 Emulex 32f345d8eSLuigi Rizzo * All rights reserved. 42f345d8eSLuigi Rizzo * 52f345d8eSLuigi Rizzo * Redistribution and use in source and binary forms, with or without 62f345d8eSLuigi Rizzo * modification, are permitted provided that the following conditions are met: 72f345d8eSLuigi Rizzo * 82f345d8eSLuigi Rizzo * 1. Redistributions of source code must retain the above copyright notice, 92f345d8eSLuigi Rizzo * this list of conditions and the following disclaimer. 102f345d8eSLuigi Rizzo * 112f345d8eSLuigi Rizzo * 2. Redistributions in binary form must reproduce the above copyright 122f345d8eSLuigi Rizzo * notice, this list of conditions and the following disclaimer in the 132f345d8eSLuigi Rizzo * documentation and/or other materials provided with the distribution. 142f345d8eSLuigi Rizzo * 152f345d8eSLuigi Rizzo * 3. Neither the name of the Emulex Corporation nor the names of its 162f345d8eSLuigi Rizzo * contributors may be used to endorse or promote products derived from 172f345d8eSLuigi Rizzo * this software without specific prior written permission. 182f345d8eSLuigi Rizzo * 192f345d8eSLuigi Rizzo * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 202f345d8eSLuigi Rizzo * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 212f345d8eSLuigi Rizzo * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 222f345d8eSLuigi Rizzo * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 232f345d8eSLuigi Rizzo * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 242f345d8eSLuigi Rizzo * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 252f345d8eSLuigi Rizzo * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 262f345d8eSLuigi Rizzo * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 272f345d8eSLuigi Rizzo * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 282f345d8eSLuigi Rizzo * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 292f345d8eSLuigi Rizzo * POSSIBILITY OF SUCH DAMAGE. 302f345d8eSLuigi Rizzo * 312f345d8eSLuigi Rizzo * Contact Information: 322f345d8eSLuigi Rizzo * freebsd-drivers@emulex.com 332f345d8eSLuigi Rizzo * 342f345d8eSLuigi Rizzo * Emulex 352f345d8eSLuigi Rizzo * 3333 Susan Street 362f345d8eSLuigi Rizzo * Costa Mesa, CA 92626 372f345d8eSLuigi Rizzo */ 382f345d8eSLuigi Rizzo 392f345d8eSLuigi Rizzo /* $FreeBSD$ */ 402f345d8eSLuigi Rizzo 412f345d8eSLuigi Rizzo #include <sys/param.h> 422f345d8eSLuigi Rizzo #include <sys/endian.h> 43c3322cb9SGleb Smirnoff #include <sys/eventhandler.h> 448ec07310SGleb Smirnoff #include <sys/malloc.h> 452f345d8eSLuigi Rizzo #include <sys/module.h> 462f345d8eSLuigi Rizzo #include <sys/kernel.h> 472f345d8eSLuigi Rizzo #include <sys/bus.h> 482f345d8eSLuigi Rizzo #include <sys/mbuf.h> 492f345d8eSLuigi Rizzo #include <sys/rman.h> 502f345d8eSLuigi Rizzo #include <sys/socket.h> 512f345d8eSLuigi Rizzo #include <sys/sockio.h> 522f345d8eSLuigi Rizzo #include <sys/sockopt.h> 532f345d8eSLuigi Rizzo #include <sys/queue.h> 542f345d8eSLuigi Rizzo #include <sys/taskqueue.h> 552f345d8eSLuigi Rizzo #include <sys/lock.h> 562f345d8eSLuigi Rizzo #include <sys/mutex.h> 572f345d8eSLuigi Rizzo #include <sys/sysctl.h> 582f345d8eSLuigi Rizzo #include <sys/random.h> 592f345d8eSLuigi Rizzo #include <sys/firmware.h> 602f345d8eSLuigi Rizzo #include <sys/systm.h> 612f345d8eSLuigi Rizzo #include <sys/proc.h> 622f345d8eSLuigi Rizzo 632f345d8eSLuigi Rizzo #include <dev/pci/pcireg.h> 642f345d8eSLuigi Rizzo #include <dev/pci/pcivar.h> 652f345d8eSLuigi Rizzo 662f345d8eSLuigi Rizzo #include <net/bpf.h> 672f345d8eSLuigi Rizzo #include <net/ethernet.h> 682f345d8eSLuigi Rizzo #include <net/if.h> 6976039bc8SGleb Smirnoff #include <net/if_var.h> 702f345d8eSLuigi Rizzo #include <net/if_types.h> 712f345d8eSLuigi Rizzo #include <net/if_media.h> 722f345d8eSLuigi Rizzo #include <net/if_vlan_var.h> 732f345d8eSLuigi Rizzo #include <net/if_dl.h> 742f345d8eSLuigi Rizzo 752f345d8eSLuigi Rizzo #include <netinet/in.h> 762f345d8eSLuigi Rizzo #include <netinet/in_systm.h> 772f345d8eSLuigi Rizzo #include <netinet/in_var.h> 782f345d8eSLuigi Rizzo #include <netinet/if_ether.h> 792f345d8eSLuigi Rizzo #include <netinet/ip.h> 802f345d8eSLuigi Rizzo #include <netinet/ip6.h> 812f345d8eSLuigi Rizzo #include <netinet6/in6_var.h> 822f345d8eSLuigi Rizzo #include <netinet6/ip6_mroute.h> 832f345d8eSLuigi Rizzo 842f345d8eSLuigi Rizzo #include <netinet/udp.h> 852f345d8eSLuigi Rizzo #include <netinet/tcp.h> 862f345d8eSLuigi Rizzo #include <netinet/sctp.h> 872f345d8eSLuigi Rizzo #include <netinet/tcp_lro.h> 88*c2625e6eSJosh Paetzel #include <netinet/icmp6.h> 892f345d8eSLuigi Rizzo 902f345d8eSLuigi Rizzo #include <machine/bus.h> 912f345d8eSLuigi Rizzo 922f345d8eSLuigi Rizzo #include "oce_hw.h" 932f345d8eSLuigi Rizzo 945fbb6830SXin LI /* OCE device driver module component revision informaiton */ 95*c2625e6eSJosh Paetzel #define COMPONENT_REVISION "11.0.50.0" 962f345d8eSLuigi Rizzo 972f345d8eSLuigi Rizzo /* OCE devices supported by this driver */ 982f345d8eSLuigi Rizzo #define PCI_VENDOR_EMULEX 0x10df /* Emulex */ 992f345d8eSLuigi Rizzo #define PCI_VENDOR_SERVERENGINES 0x19a2 /* ServerEngines (BE) */ 1002f345d8eSLuigi Rizzo #define PCI_PRODUCT_BE2 0x0700 /* BE2 network adapter */ 1012f345d8eSLuigi Rizzo #define PCI_PRODUCT_BE3 0x0710 /* BE3 network adapter */ 1022f345d8eSLuigi Rizzo #define PCI_PRODUCT_XE201 0xe220 /* XE201 network adapter */ 1032f345d8eSLuigi Rizzo #define PCI_PRODUCT_XE201_VF 0xe228 /* XE201 with VF in Lancer */ 104291a1934SXin LI #define PCI_PRODUCT_SH 0x0720 /* Skyhawk network adapter */ 1052f345d8eSLuigi Rizzo 1062f345d8eSLuigi Rizzo #define IS_BE(sc) (((sc->flags & OCE_FLAGS_BE3) | \ 1072f345d8eSLuigi Rizzo (sc->flags & OCE_FLAGS_BE2))? 1:0) 108291a1934SXin LI #define IS_BE3(sc) (sc->flags & OCE_FLAGS_BE3) 109291a1934SXin LI #define IS_BE2(sc) (sc->flags & OCE_FLAGS_BE2) 1102f345d8eSLuigi Rizzo #define IS_XE201(sc) ((sc->flags & OCE_FLAGS_XE201) ? 1:0) 1112f345d8eSLuigi Rizzo #define HAS_A0_CHIP(sc) ((sc->flags & OCE_FLAGS_HAS_A0_CHIP) ? 1:0) 112291a1934SXin LI #define IS_SH(sc) ((sc->flags & OCE_FLAGS_SH) ? 1 : 0) 113291a1934SXin LI 114291a1934SXin LI #define is_be_mode_mc(sc) ((sc->function_mode & FNM_FLEX10_MODE) || \ 115291a1934SXin LI (sc->function_mode & FNM_UMC_MODE) || \ 116291a1934SXin LI (sc->function_mode & FNM_VNIC_MODE)) 117291a1934SXin LI #define OCE_FUNCTION_CAPS_SUPER_NIC 0x40 118291a1934SXin LI #define IS_PROFILE_SUPER_NIC(sc) (sc->function_caps & OCE_FUNCTION_CAPS_SUPER_NIC) 1192f345d8eSLuigi Rizzo 1202f345d8eSLuigi Rizzo 1212f345d8eSLuigi Rizzo /* proportion Service Level Interface queues */ 1222f345d8eSLuigi Rizzo #define OCE_MAX_UNITS 2 1232f345d8eSLuigi Rizzo #define OCE_MAX_PPORT OCE_MAX_UNITS 1242f345d8eSLuigi Rizzo #define OCE_MAX_VPORT OCE_MAX_UNITS 1252f345d8eSLuigi Rizzo 1262f345d8eSLuigi Rizzo extern int mp_ncpus; /* system's total active cpu cores */ 1272f345d8eSLuigi Rizzo #define OCE_NCPUS mp_ncpus 1289bd3250aSLuigi Rizzo 1299bd3250aSLuigi Rizzo /* This should be powers of 2. Like 2,4,8 & 16 */ 130291a1934SXin LI #define OCE_MAX_RSS 8 1312f345d8eSLuigi Rizzo #define OCE_LEGACY_MODE_RSS 4 /* For BE3 Legacy mode*/ 132291a1934SXin LI #define is_rss_enabled(sc) ((sc->function_caps & FNC_RSS) && !is_be_mode_mc(sc)) 1332f345d8eSLuigi Rizzo 1342f345d8eSLuigi Rizzo #define OCE_MIN_RQ 1 1352f345d8eSLuigi Rizzo #define OCE_MIN_WQ 1 1362f345d8eSLuigi Rizzo 1372f345d8eSLuigi Rizzo #define OCE_MAX_RQ OCE_MAX_RSS + 1 /* one default queue */ 1382f345d8eSLuigi Rizzo #define OCE_MAX_WQ 8 1392f345d8eSLuigi Rizzo 1402f345d8eSLuigi Rizzo #define OCE_MAX_EQ 32 1412f345d8eSLuigi Rizzo #define OCE_MAX_CQ OCE_MAX_RQ + OCE_MAX_WQ + 1 /* one MCC queue */ 1422f345d8eSLuigi Rizzo #define OCE_MAX_CQ_EQ 8 /* Max CQ that can attached to an EQ */ 1432f345d8eSLuigi Rizzo 1442f345d8eSLuigi Rizzo #define OCE_DEFAULT_WQ_EQD 16 1452f345d8eSLuigi Rizzo #define OCE_MAX_PACKET_Q 16 1462f345d8eSLuigi Rizzo #define OCE_LSO_MAX_SIZE (64 * 1024) 1472f345d8eSLuigi Rizzo #define LONG_TIMEOUT 30 148cdaba892SXin LI #define OCE_MAX_JUMBO_FRAME_SIZE 9018 1492f345d8eSLuigi Rizzo #define OCE_MAX_MTU (OCE_MAX_JUMBO_FRAME_SIZE - \ 1502f345d8eSLuigi Rizzo ETHER_VLAN_ENCAP_LEN - \ 1512f345d8eSLuigi Rizzo ETHER_HDR_LEN) 1522f345d8eSLuigi Rizzo 153*c2625e6eSJosh Paetzel #define OCE_RDMA_VECTORS 2 154*c2625e6eSJosh Paetzel 1552f345d8eSLuigi Rizzo #define OCE_MAX_TX_ELEMENTS 29 1562f345d8eSLuigi Rizzo #define OCE_MAX_TX_DESC 1024 1572f345d8eSLuigi Rizzo #define OCE_MAX_TX_SIZE 65535 158*c2625e6eSJosh Paetzel #define OCE_MAX_TSO_SIZE (65535 - ETHER_HDR_LEN) 1592f345d8eSLuigi Rizzo #define OCE_MAX_RX_SIZE 4096 1602f345d8eSLuigi Rizzo #define OCE_MAX_RQ_POSTS 255 161*c2625e6eSJosh Paetzel #define OCE_HWLRO_MAX_RQ_POSTS 64 1622f345d8eSLuigi Rizzo #define OCE_DEFAULT_PROMISCUOUS 0 1632f345d8eSLuigi Rizzo 1642f345d8eSLuigi Rizzo 1652f345d8eSLuigi Rizzo #define RSS_ENABLE_IPV4 0x1 1662f345d8eSLuigi Rizzo #define RSS_ENABLE_TCP_IPV4 0x2 1672f345d8eSLuigi Rizzo #define RSS_ENABLE_IPV6 0x4 1682f345d8eSLuigi Rizzo #define RSS_ENABLE_TCP_IPV6 0x8 1692f345d8eSLuigi Rizzo 170291a1934SXin LI #define INDIRECTION_TABLE_ENTRIES 128 1712f345d8eSLuigi Rizzo 1722f345d8eSLuigi Rizzo /* flow control definitions */ 1732f345d8eSLuigi Rizzo #define OCE_FC_NONE 0x00000000 1742f345d8eSLuigi Rizzo #define OCE_FC_TX 0x00000001 1752f345d8eSLuigi Rizzo #define OCE_FC_RX 0x00000002 1762f345d8eSLuigi Rizzo #define OCE_DEFAULT_FLOW_CONTROL (OCE_FC_TX | OCE_FC_RX) 1772f345d8eSLuigi Rizzo 1782f345d8eSLuigi Rizzo 1792f345d8eSLuigi Rizzo /* Interface capabilities to give device when creating interface */ 1802f345d8eSLuigi Rizzo #define OCE_CAPAB_FLAGS (MBX_RX_IFACE_FLAGS_BROADCAST | \ 1812f345d8eSLuigi Rizzo MBX_RX_IFACE_FLAGS_UNTAGGED | \ 1822f345d8eSLuigi Rizzo MBX_RX_IFACE_FLAGS_PROMISCUOUS | \ 1835fbb6830SXin LI MBX_RX_IFACE_FLAGS_VLAN_PROMISCUOUS | \ 1842f345d8eSLuigi Rizzo MBX_RX_IFACE_FLAGS_MCAST_PROMISCUOUS | \ 1852f345d8eSLuigi Rizzo MBX_RX_IFACE_FLAGS_RSS | \ 1862f345d8eSLuigi Rizzo MBX_RX_IFACE_FLAGS_PASS_L3L4_ERR) 1872f345d8eSLuigi Rizzo 1882f345d8eSLuigi Rizzo /* Interface capabilities to enable by default (others set dynamically) */ 1892f345d8eSLuigi Rizzo #define OCE_CAPAB_ENABLE (MBX_RX_IFACE_FLAGS_BROADCAST | \ 1902f345d8eSLuigi Rizzo MBX_RX_IFACE_FLAGS_UNTAGGED | \ 1912f345d8eSLuigi Rizzo MBX_RX_IFACE_FLAGS_PASS_L3L4_ERR) 1922f345d8eSLuigi Rizzo 1932f345d8eSLuigi Rizzo #define OCE_IF_HWASSIST (CSUM_IP | CSUM_TCP | CSUM_UDP) 1942f345d8eSLuigi Rizzo #define OCE_IF_CAPABILITIES (IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING | \ 1952f345d8eSLuigi Rizzo IFCAP_HWCSUM | IFCAP_VLAN_HWCSUM | \ 1969bd3250aSLuigi Rizzo IFCAP_JUMBO_MTU | IFCAP_VLAN_MTU) 1972f345d8eSLuigi Rizzo #define OCE_IF_HWASSIST_NONE 0 1982f345d8eSLuigi Rizzo #define OCE_IF_CAPABILITIES_NONE 0 1992f345d8eSLuigi Rizzo 2002f345d8eSLuigi Rizzo 2012f345d8eSLuigi Rizzo #define ETH_ADDR_LEN 6 2022f345d8eSLuigi Rizzo #define MAX_VLANFILTER_SIZE 64 2032f345d8eSLuigi Rizzo #define MAX_VLANS 4096 2042f345d8eSLuigi Rizzo 2052f345d8eSLuigi Rizzo #define upper_32_bits(n) ((uint32_t)(((n) >> 16) >> 16)) 2062f345d8eSLuigi Rizzo #define BSWAP_8(x) ((x) & 0xff) 2072f345d8eSLuigi Rizzo #define BSWAP_16(x) ((BSWAP_8(x) << 8) | BSWAP_8((x) >> 8)) 2082f345d8eSLuigi Rizzo #define BSWAP_32(x) ((BSWAP_16(x) << 16) | \ 2092f345d8eSLuigi Rizzo BSWAP_16((x) >> 16)) 2102f345d8eSLuigi Rizzo #define BSWAP_64(x) ((BSWAP_32(x) << 32) | \ 2112f345d8eSLuigi Rizzo BSWAP_32((x) >> 32)) 2122f345d8eSLuigi Rizzo 2132f345d8eSLuigi Rizzo #define for_all_wq_queues(sc, wq, i) \ 2142f345d8eSLuigi Rizzo for (i = 0, wq = sc->wq[0]; i < sc->nwqs; i++, wq = sc->wq[i]) 2152f345d8eSLuigi Rizzo #define for_all_rq_queues(sc, rq, i) \ 2162f345d8eSLuigi Rizzo for (i = 0, rq = sc->rq[0]; i < sc->nrqs; i++, rq = sc->rq[i]) 217291a1934SXin LI #define for_all_rss_queues(sc, rq, i) \ 218291a1934SXin LI for (i = 0, rq = sc->rq[i + 1]; i < (sc->nrqs - 1); \ 219291a1934SXin LI i++, rq = sc->rq[i + 1]) 2202f345d8eSLuigi Rizzo #define for_all_evnt_queues(sc, eq, i) \ 2212f345d8eSLuigi Rizzo for (i = 0, eq = sc->eq[0]; i < sc->neqs; i++, eq = sc->eq[i]) 2222f345d8eSLuigi Rizzo #define for_all_cq_queues(sc, cq, i) \ 2232f345d8eSLuigi Rizzo for (i = 0, cq = sc->cq[0]; i < sc->ncqs; i++, cq = sc->cq[i]) 2242f345d8eSLuigi Rizzo 2252f345d8eSLuigi Rizzo 2262f345d8eSLuigi Rizzo /* Flash specific */ 2272f345d8eSLuigi Rizzo #define IOCTL_COOKIE "SERVERENGINES CORP" 2282f345d8eSLuigi Rizzo #define MAX_FLASH_COMP 32 2292f345d8eSLuigi Rizzo 2302f345d8eSLuigi Rizzo #define IMG_ISCSI 160 2312f345d8eSLuigi Rizzo #define IMG_REDBOOT 224 2322f345d8eSLuigi Rizzo #define IMG_BIOS 34 2332f345d8eSLuigi Rizzo #define IMG_PXEBIOS 32 2342f345d8eSLuigi Rizzo #define IMG_FCOEBIOS 33 2352f345d8eSLuigi Rizzo #define IMG_ISCSI_BAK 176 2362f345d8eSLuigi Rizzo #define IMG_FCOE 162 2372f345d8eSLuigi Rizzo #define IMG_FCOE_BAK 178 2382f345d8eSLuigi Rizzo #define IMG_NCSI 16 2392f345d8eSLuigi Rizzo #define IMG_PHY 192 2402f345d8eSLuigi Rizzo #define FLASHROM_OPER_FLASH 1 2412f345d8eSLuigi Rizzo #define FLASHROM_OPER_SAVE 2 2422f345d8eSLuigi Rizzo #define FLASHROM_OPER_REPORT 4 2432f345d8eSLuigi Rizzo #define FLASHROM_OPER_FLASH_PHY 9 2442f345d8eSLuigi Rizzo #define FLASHROM_OPER_SAVE_PHY 10 2452f345d8eSLuigi Rizzo #define TN_8022 13 2462f345d8eSLuigi Rizzo 2472f345d8eSLuigi Rizzo enum { 2482f345d8eSLuigi Rizzo PHY_TYPE_CX4_10GB = 0, 2492f345d8eSLuigi Rizzo PHY_TYPE_XFP_10GB, 2502f345d8eSLuigi Rizzo PHY_TYPE_SFP_1GB, 2512f345d8eSLuigi Rizzo PHY_TYPE_SFP_PLUS_10GB, 2522f345d8eSLuigi Rizzo PHY_TYPE_KR_10GB, 2532f345d8eSLuigi Rizzo PHY_TYPE_KX4_10GB, 2542f345d8eSLuigi Rizzo PHY_TYPE_BASET_10GB, 2552f345d8eSLuigi Rizzo PHY_TYPE_BASET_1GB, 2562f345d8eSLuigi Rizzo PHY_TYPE_BASEX_1GB, 2572f345d8eSLuigi Rizzo PHY_TYPE_SGMII, 2582f345d8eSLuigi Rizzo PHY_TYPE_DISABLED = 255 2592f345d8eSLuigi Rizzo }; 2602f345d8eSLuigi Rizzo 2612f345d8eSLuigi Rizzo /** 2622f345d8eSLuigi Rizzo * @brief Define and hold all necessary info for a single interrupt 2632f345d8eSLuigi Rizzo */ 2642f345d8eSLuigi Rizzo #define OCE_MAX_MSI 32 /* Message Signaled Interrupts */ 2652f345d8eSLuigi Rizzo #define OCE_MAX_MSIX 2048 /* PCI Express MSI Interrrupts */ 2662f345d8eSLuigi Rizzo 2672f345d8eSLuigi Rizzo typedef struct oce_intr_info { 2682f345d8eSLuigi Rizzo void *tag; /* cookie returned by bus_setup_intr */ 2692f345d8eSLuigi Rizzo struct resource *intr_res; /* PCI resource container */ 2702f345d8eSLuigi Rizzo int irq_rr; /* resource id for the interrupt */ 2712f345d8eSLuigi Rizzo struct oce_softc *sc; /* pointer to the parent soft c */ 2722f345d8eSLuigi Rizzo struct oce_eq *eq; /* pointer to the connected EQ */ 2732f345d8eSLuigi Rizzo struct taskqueue *tq; /* Associated task queue */ 2742f345d8eSLuigi Rizzo struct task task; /* task queue task */ 2752f345d8eSLuigi Rizzo char task_name[32]; /* task name */ 2762f345d8eSLuigi Rizzo int vector; /* interrupt vector number */ 2772f345d8eSLuigi Rizzo } OCE_INTR_INFO, *POCE_INTR_INFO; 2782f345d8eSLuigi Rizzo 2792f345d8eSLuigi Rizzo 2802f345d8eSLuigi Rizzo /* Ring related */ 2812f345d8eSLuigi Rizzo #define GET_Q_NEXT(_START, _STEP, _END) \ 2822f345d8eSLuigi Rizzo (((_START) + (_STEP)) < (_END) ? ((_START) + (_STEP)) \ 2832f345d8eSLuigi Rizzo : (((_START) + (_STEP)) - (_END))) 2842f345d8eSLuigi Rizzo 2852f345d8eSLuigi Rizzo #define DBUF_PA(obj) ((obj)->addr) 2862f345d8eSLuigi Rizzo #define DBUF_VA(obj) ((obj)->ptr) 2872f345d8eSLuigi Rizzo #define DBUF_TAG(obj) ((obj)->tag) 2882f345d8eSLuigi Rizzo #define DBUF_MAP(obj) ((obj)->map) 2892f345d8eSLuigi Rizzo #define DBUF_SYNC(obj, flags) \ 2902f345d8eSLuigi Rizzo (void) bus_dmamap_sync(DBUF_TAG(obj), DBUF_MAP(obj), (flags)) 2912f345d8eSLuigi Rizzo 2922f345d8eSLuigi Rizzo #define RING_NUM_PENDING(ring) ring->num_used 2932f345d8eSLuigi Rizzo #define RING_FULL(ring) (ring->num_used == ring->num_items) 2942f345d8eSLuigi Rizzo #define RING_EMPTY(ring) (ring->num_used == 0) 2952f345d8eSLuigi Rizzo #define RING_NUM_FREE(ring) \ 2962f345d8eSLuigi Rizzo (uint32_t)(ring->num_items - ring->num_used) 2972f345d8eSLuigi Rizzo #define RING_GET(ring, n) \ 2982f345d8eSLuigi Rizzo ring->cidx = GET_Q_NEXT(ring->cidx, n, ring->num_items) 2992f345d8eSLuigi Rizzo #define RING_PUT(ring, n) \ 3002f345d8eSLuigi Rizzo ring->pidx = GET_Q_NEXT(ring->pidx, n, ring->num_items) 3012f345d8eSLuigi Rizzo 3022f345d8eSLuigi Rizzo #define RING_GET_CONSUMER_ITEM_VA(ring, type) \ 3032f345d8eSLuigi Rizzo (void*)((type *)DBUF_VA(&ring->dma) + ring->cidx) 3042f345d8eSLuigi Rizzo #define RING_GET_CONSUMER_ITEM_PA(ring, type) \ 3052f345d8eSLuigi Rizzo (uint64_t)(((type *)DBUF_PA(ring->dbuf)) + ring->cidx) 3062f345d8eSLuigi Rizzo #define RING_GET_PRODUCER_ITEM_VA(ring, type) \ 3072f345d8eSLuigi Rizzo (void *)(((type *)DBUF_VA(&ring->dma)) + ring->pidx) 3082f345d8eSLuigi Rizzo #define RING_GET_PRODUCER_ITEM_PA(ring, type) \ 3092f345d8eSLuigi Rizzo (uint64_t)(((type *)DBUF_PA(ring->dbuf)) + ring->pidx) 3102f345d8eSLuigi Rizzo 3112f345d8eSLuigi Rizzo #define OCE_DMAPTR(o, c) ((c *)(o)->ptr) 3122f345d8eSLuigi Rizzo 3132f345d8eSLuigi Rizzo struct oce_packet_desc { 3142f345d8eSLuigi Rizzo struct mbuf *mbuf; 3152f345d8eSLuigi Rizzo bus_dmamap_t map; 3162f345d8eSLuigi Rizzo int nsegs; 3172f345d8eSLuigi Rizzo uint32_t wqe_idx; 3182f345d8eSLuigi Rizzo }; 3192f345d8eSLuigi Rizzo 3202f345d8eSLuigi Rizzo typedef struct oce_dma_mem { 3212f345d8eSLuigi Rizzo bus_dma_tag_t tag; 3222f345d8eSLuigi Rizzo bus_dmamap_t map; 3232f345d8eSLuigi Rizzo void *ptr; 3242f345d8eSLuigi Rizzo bus_addr_t paddr; 3252f345d8eSLuigi Rizzo } OCE_DMA_MEM, *POCE_DMA_MEM; 3262f345d8eSLuigi Rizzo 3272f345d8eSLuigi Rizzo typedef struct oce_ring_buffer_s { 3282f345d8eSLuigi Rizzo uint16_t cidx; /* Get ptr */ 3292f345d8eSLuigi Rizzo uint16_t pidx; /* Put Ptr */ 3302f345d8eSLuigi Rizzo size_t item_size; 3312f345d8eSLuigi Rizzo size_t num_items; 3322f345d8eSLuigi Rizzo uint32_t num_used; 3332f345d8eSLuigi Rizzo OCE_DMA_MEM dma; 3342f345d8eSLuigi Rizzo } oce_ring_buffer_t; 3352f345d8eSLuigi Rizzo 3362f345d8eSLuigi Rizzo /* Stats */ 3372f345d8eSLuigi Rizzo #define OCE_UNICAST_PACKET 0 3382f345d8eSLuigi Rizzo #define OCE_MULTICAST_PACKET 1 3392f345d8eSLuigi Rizzo #define OCE_BROADCAST_PACKET 2 3402f345d8eSLuigi Rizzo #define OCE_RSVD_PACKET 3 3412f345d8eSLuigi Rizzo 3422f345d8eSLuigi Rizzo struct oce_rx_stats { 3432f345d8eSLuigi Rizzo /* Total Receive Stats*/ 3442f345d8eSLuigi Rizzo uint64_t t_rx_pkts; 3452f345d8eSLuigi Rizzo uint64_t t_rx_bytes; 3462f345d8eSLuigi Rizzo uint32_t t_rx_frags; 3472f345d8eSLuigi Rizzo uint32_t t_rx_mcast_pkts; 3482f345d8eSLuigi Rizzo uint32_t t_rx_ucast_pkts; 3492f345d8eSLuigi Rizzo uint32_t t_rxcp_errs; 3502f345d8eSLuigi Rizzo }; 3512f345d8eSLuigi Rizzo struct oce_tx_stats { 3522f345d8eSLuigi Rizzo /*Total Transmit Stats */ 3532f345d8eSLuigi Rizzo uint64_t t_tx_pkts; 3542f345d8eSLuigi Rizzo uint64_t t_tx_bytes; 3552f345d8eSLuigi Rizzo uint32_t t_tx_reqs; 3562f345d8eSLuigi Rizzo uint32_t t_tx_stops; 3572f345d8eSLuigi Rizzo uint32_t t_tx_wrbs; 3582f345d8eSLuigi Rizzo uint32_t t_tx_compl; 3592f345d8eSLuigi Rizzo uint32_t t_ipv6_ext_hdr_tx_drop; 3602f345d8eSLuigi Rizzo }; 3612f345d8eSLuigi Rizzo 3622f345d8eSLuigi Rizzo struct oce_be_stats { 3632f345d8eSLuigi Rizzo uint8_t be_on_die_temperature; 3642f345d8eSLuigi Rizzo uint32_t be_tx_events; 3652f345d8eSLuigi Rizzo uint32_t eth_red_drops; 3662f345d8eSLuigi Rizzo uint32_t rx_drops_no_pbuf; 3672f345d8eSLuigi Rizzo uint32_t rx_drops_no_txpb; 3682f345d8eSLuigi Rizzo uint32_t rx_drops_no_erx_descr; 3692f345d8eSLuigi Rizzo uint32_t rx_drops_no_tpre_descr; 3702f345d8eSLuigi Rizzo uint32_t rx_drops_too_many_frags; 3712f345d8eSLuigi Rizzo uint32_t rx_drops_invalid_ring; 3722f345d8eSLuigi Rizzo uint32_t forwarded_packets; 3732f345d8eSLuigi Rizzo uint32_t rx_drops_mtu; 3742f345d8eSLuigi Rizzo uint32_t rx_crc_errors; 3752f345d8eSLuigi Rizzo uint32_t rx_alignment_symbol_errors; 3762f345d8eSLuigi Rizzo uint32_t rx_pause_frames; 3772f345d8eSLuigi Rizzo uint32_t rx_priority_pause_frames; 3782f345d8eSLuigi Rizzo uint32_t rx_control_frames; 3792f345d8eSLuigi Rizzo uint32_t rx_in_range_errors; 3802f345d8eSLuigi Rizzo uint32_t rx_out_range_errors; 3812f345d8eSLuigi Rizzo uint32_t rx_frame_too_long; 3822f345d8eSLuigi Rizzo uint32_t rx_address_match_errors; 3832f345d8eSLuigi Rizzo uint32_t rx_dropped_too_small; 3842f345d8eSLuigi Rizzo uint32_t rx_dropped_too_short; 3852f345d8eSLuigi Rizzo uint32_t rx_dropped_header_too_small; 3862f345d8eSLuigi Rizzo uint32_t rx_dropped_tcp_length; 3872f345d8eSLuigi Rizzo uint32_t rx_dropped_runt; 3882f345d8eSLuigi Rizzo uint32_t rx_ip_checksum_errs; 3892f345d8eSLuigi Rizzo uint32_t rx_tcp_checksum_errs; 3902f345d8eSLuigi Rizzo uint32_t rx_udp_checksum_errs; 3912f345d8eSLuigi Rizzo uint32_t rx_switched_unicast_packets; 3922f345d8eSLuigi Rizzo uint32_t rx_switched_multicast_packets; 3932f345d8eSLuigi Rizzo uint32_t rx_switched_broadcast_packets; 3942f345d8eSLuigi Rizzo uint32_t tx_pauseframes; 3952f345d8eSLuigi Rizzo uint32_t tx_priority_pauseframes; 3962f345d8eSLuigi Rizzo uint32_t tx_controlframes; 3972f345d8eSLuigi Rizzo uint32_t rxpp_fifo_overflow_drop; 3982f345d8eSLuigi Rizzo uint32_t rx_input_fifo_overflow_drop; 3992f345d8eSLuigi Rizzo uint32_t pmem_fifo_overflow_drop; 4002f345d8eSLuigi Rizzo uint32_t jabber_events; 4012f345d8eSLuigi Rizzo }; 4022f345d8eSLuigi Rizzo 4032f345d8eSLuigi Rizzo struct oce_xe201_stats { 4042f345d8eSLuigi Rizzo uint64_t tx_pkts; 4052f345d8eSLuigi Rizzo uint64_t tx_unicast_pkts; 4062f345d8eSLuigi Rizzo uint64_t tx_multicast_pkts; 4072f345d8eSLuigi Rizzo uint64_t tx_broadcast_pkts; 4082f345d8eSLuigi Rizzo uint64_t tx_bytes; 4092f345d8eSLuigi Rizzo uint64_t tx_unicast_bytes; 4102f345d8eSLuigi Rizzo uint64_t tx_multicast_bytes; 4112f345d8eSLuigi Rizzo uint64_t tx_broadcast_bytes; 4122f345d8eSLuigi Rizzo uint64_t tx_discards; 4132f345d8eSLuigi Rizzo uint64_t tx_errors; 4142f345d8eSLuigi Rizzo uint64_t tx_pause_frames; 4152f345d8eSLuigi Rizzo uint64_t tx_pause_on_frames; 4162f345d8eSLuigi Rizzo uint64_t tx_pause_off_frames; 4172f345d8eSLuigi Rizzo uint64_t tx_internal_mac_errors; 4182f345d8eSLuigi Rizzo uint64_t tx_control_frames; 4192f345d8eSLuigi Rizzo uint64_t tx_pkts_64_bytes; 4202f345d8eSLuigi Rizzo uint64_t tx_pkts_65_to_127_bytes; 4212f345d8eSLuigi Rizzo uint64_t tx_pkts_128_to_255_bytes; 4222f345d8eSLuigi Rizzo uint64_t tx_pkts_256_to_511_bytes; 4232f345d8eSLuigi Rizzo uint64_t tx_pkts_512_to_1023_bytes; 4242f345d8eSLuigi Rizzo uint64_t tx_pkts_1024_to_1518_bytes; 4252f345d8eSLuigi Rizzo uint64_t tx_pkts_1519_to_2047_bytes; 4262f345d8eSLuigi Rizzo uint64_t tx_pkts_2048_to_4095_bytes; 4272f345d8eSLuigi Rizzo uint64_t tx_pkts_4096_to_8191_bytes; 4282f345d8eSLuigi Rizzo uint64_t tx_pkts_8192_to_9216_bytes; 4292f345d8eSLuigi Rizzo uint64_t tx_lso_pkts; 4302f345d8eSLuigi Rizzo uint64_t rx_pkts; 4312f345d8eSLuigi Rizzo uint64_t rx_unicast_pkts; 4322f345d8eSLuigi Rizzo uint64_t rx_multicast_pkts; 4332f345d8eSLuigi Rizzo uint64_t rx_broadcast_pkts; 4342f345d8eSLuigi Rizzo uint64_t rx_bytes; 4352f345d8eSLuigi Rizzo uint64_t rx_unicast_bytes; 4362f345d8eSLuigi Rizzo uint64_t rx_multicast_bytes; 4372f345d8eSLuigi Rizzo uint64_t rx_broadcast_bytes; 4382f345d8eSLuigi Rizzo uint32_t rx_unknown_protos; 4392f345d8eSLuigi Rizzo uint64_t rx_discards; 4402f345d8eSLuigi Rizzo uint64_t rx_errors; 4412f345d8eSLuigi Rizzo uint64_t rx_crc_errors; 4422f345d8eSLuigi Rizzo uint64_t rx_alignment_errors; 4432f345d8eSLuigi Rizzo uint64_t rx_symbol_errors; 4442f345d8eSLuigi Rizzo uint64_t rx_pause_frames; 4452f345d8eSLuigi Rizzo uint64_t rx_pause_on_frames; 4462f345d8eSLuigi Rizzo uint64_t rx_pause_off_frames; 4472f345d8eSLuigi Rizzo uint64_t rx_frames_too_long; 4482f345d8eSLuigi Rizzo uint64_t rx_internal_mac_errors; 4492f345d8eSLuigi Rizzo uint32_t rx_undersize_pkts; 4502f345d8eSLuigi Rizzo uint32_t rx_oversize_pkts; 4512f345d8eSLuigi Rizzo uint32_t rx_fragment_pkts; 4522f345d8eSLuigi Rizzo uint32_t rx_jabbers; 4532f345d8eSLuigi Rizzo uint64_t rx_control_frames; 4542f345d8eSLuigi Rizzo uint64_t rx_control_frames_unknown_opcode; 4552f345d8eSLuigi Rizzo uint32_t rx_in_range_errors; 4562f345d8eSLuigi Rizzo uint32_t rx_out_of_range_errors; 4572f345d8eSLuigi Rizzo uint32_t rx_address_match_errors; 4582f345d8eSLuigi Rizzo uint32_t rx_vlan_mismatch_errors; 4592f345d8eSLuigi Rizzo uint32_t rx_dropped_too_small; 4602f345d8eSLuigi Rizzo uint32_t rx_dropped_too_short; 4612f345d8eSLuigi Rizzo uint32_t rx_dropped_header_too_small; 4622f345d8eSLuigi Rizzo uint32_t rx_dropped_invalid_tcp_length; 4632f345d8eSLuigi Rizzo uint32_t rx_dropped_runt; 4642f345d8eSLuigi Rizzo uint32_t rx_ip_checksum_errors; 4652f345d8eSLuigi Rizzo uint32_t rx_tcp_checksum_errors; 4662f345d8eSLuigi Rizzo uint32_t rx_udp_checksum_errors; 4672f345d8eSLuigi Rizzo uint32_t rx_non_rss_pkts; 4682f345d8eSLuigi Rizzo uint64_t rx_ipv4_pkts; 4692f345d8eSLuigi Rizzo uint64_t rx_ipv6_pkts; 4702f345d8eSLuigi Rizzo uint64_t rx_ipv4_bytes; 4712f345d8eSLuigi Rizzo uint64_t rx_ipv6_bytes; 4722f345d8eSLuigi Rizzo uint64_t rx_nic_pkts; 4732f345d8eSLuigi Rizzo uint64_t rx_tcp_pkts; 4742f345d8eSLuigi Rizzo uint64_t rx_iscsi_pkts; 4752f345d8eSLuigi Rizzo uint64_t rx_management_pkts; 4762f345d8eSLuigi Rizzo uint64_t rx_switched_unicast_pkts; 4772f345d8eSLuigi Rizzo uint64_t rx_switched_multicast_pkts; 4782f345d8eSLuigi Rizzo uint64_t rx_switched_broadcast_pkts; 4792f345d8eSLuigi Rizzo uint64_t num_forwards; 4802f345d8eSLuigi Rizzo uint32_t rx_fifo_overflow; 4812f345d8eSLuigi Rizzo uint32_t rx_input_fifo_overflow; 4822f345d8eSLuigi Rizzo uint64_t rx_drops_too_many_frags; 4832f345d8eSLuigi Rizzo uint32_t rx_drops_invalid_queue; 4842f345d8eSLuigi Rizzo uint64_t rx_drops_mtu; 4852f345d8eSLuigi Rizzo uint64_t rx_pkts_64_bytes; 4862f345d8eSLuigi Rizzo uint64_t rx_pkts_65_to_127_bytes; 4872f345d8eSLuigi Rizzo uint64_t rx_pkts_128_to_255_bytes; 4882f345d8eSLuigi Rizzo uint64_t rx_pkts_256_to_511_bytes; 4892f345d8eSLuigi Rizzo uint64_t rx_pkts_512_to_1023_bytes; 4902f345d8eSLuigi Rizzo uint64_t rx_pkts_1024_to_1518_bytes; 4912f345d8eSLuigi Rizzo uint64_t rx_pkts_1519_to_2047_bytes; 4922f345d8eSLuigi Rizzo uint64_t rx_pkts_2048_to_4095_bytes; 4932f345d8eSLuigi Rizzo uint64_t rx_pkts_4096_to_8191_bytes; 4942f345d8eSLuigi Rizzo uint64_t rx_pkts_8192_to_9216_bytes; 4952f345d8eSLuigi Rizzo }; 4962f345d8eSLuigi Rizzo 4972f345d8eSLuigi Rizzo struct oce_drv_stats { 4982f345d8eSLuigi Rizzo struct oce_rx_stats rx; 4992f345d8eSLuigi Rizzo struct oce_tx_stats tx; 5002f345d8eSLuigi Rizzo union { 5012f345d8eSLuigi Rizzo struct oce_be_stats be; 5022f345d8eSLuigi Rizzo struct oce_xe201_stats xe201; 5032f345d8eSLuigi Rizzo } u0; 5042f345d8eSLuigi Rizzo }; 5052f345d8eSLuigi Rizzo 506cdaba892SXin LI #define INTR_RATE_HWM 15000 507cdaba892SXin LI #define INTR_RATE_LWM 10000 5082f345d8eSLuigi Rizzo 509cdaba892SXin LI #define OCE_MAX_EQD 128u 510*c2625e6eSJosh Paetzel #define OCE_MIN_EQD 0u 511cdaba892SXin LI 512cdaba892SXin LI struct oce_set_eqd { 513cdaba892SXin LI uint32_t eq_id; 514cdaba892SXin LI uint32_t phase; 515cdaba892SXin LI uint32_t delay_multiplier; 516cdaba892SXin LI }; 517cdaba892SXin LI 518cdaba892SXin LI struct oce_aic_obj { /* Adaptive interrupt coalescing (AIC) info */ 519cdaba892SXin LI boolean_t enable; 520cdaba892SXin LI uint32_t min_eqd; /* in usecs */ 521cdaba892SXin LI uint32_t max_eqd; /* in usecs */ 522cdaba892SXin LI uint32_t cur_eqd; /* in usecs */ 523cdaba892SXin LI uint32_t et_eqd; /* configured value when aic is off */ 524cdaba892SXin LI uint64_t ticks; 525*c2625e6eSJosh Paetzel uint64_t prev_rxpkts; 526*c2625e6eSJosh Paetzel uint64_t prev_txreqs; 527cdaba892SXin LI }; 5282f345d8eSLuigi Rizzo 5292f345d8eSLuigi Rizzo #define MAX_LOCK_DESC_LEN 32 5302f345d8eSLuigi Rizzo struct oce_lock { 5312f345d8eSLuigi Rizzo struct mtx mutex; 5322f345d8eSLuigi Rizzo char name[MAX_LOCK_DESC_LEN+1]; 5332f345d8eSLuigi Rizzo }; 5342f345d8eSLuigi Rizzo #define OCE_LOCK struct oce_lock 5352f345d8eSLuigi Rizzo 5362f345d8eSLuigi Rizzo #define LOCK_CREATE(lock, desc) { \ 5372f345d8eSLuigi Rizzo strncpy((lock)->name, (desc), MAX_LOCK_DESC_LEN); \ 5382f345d8eSLuigi Rizzo (lock)->name[MAX_LOCK_DESC_LEN] = '\0'; \ 539beb0f7e7SJosh Paetzel mtx_init(&(lock)->mutex, (lock)->name, NULL, MTX_DEF); \ 5402f345d8eSLuigi Rizzo } 5412f345d8eSLuigi Rizzo #define LOCK_DESTROY(lock) \ 5422f345d8eSLuigi Rizzo if (mtx_initialized(&(lock)->mutex))\ 5432f345d8eSLuigi Rizzo mtx_destroy(&(lock)->mutex) 5442f345d8eSLuigi Rizzo #define TRY_LOCK(lock) mtx_trylock(&(lock)->mutex) 5452f345d8eSLuigi Rizzo #define LOCK(lock) mtx_lock(&(lock)->mutex) 5462f345d8eSLuigi Rizzo #define LOCKED(lock) mtx_owned(&(lock)->mutex) 5472f345d8eSLuigi Rizzo #define UNLOCK(lock) mtx_unlock(&(lock)->mutex) 5482f345d8eSLuigi Rizzo 5492f345d8eSLuigi Rizzo #define DEFAULT_MQ_MBOX_TIMEOUT (5 * 1000 * 1000) 5502f345d8eSLuigi Rizzo #define MBX_READY_TIMEOUT (1 * 1000 * 1000) 5512f345d8eSLuigi Rizzo #define DEFAULT_DRAIN_TIME 200 5522f345d8eSLuigi Rizzo #define MBX_TIMEOUT_SEC 5 5532f345d8eSLuigi Rizzo #define STAT_TIMEOUT 2000000 5542f345d8eSLuigi Rizzo 5552f345d8eSLuigi Rizzo /* size of the packet descriptor array in a transmit queue */ 5562f345d8eSLuigi Rizzo #define OCE_TX_RING_SIZE 2048 5572f345d8eSLuigi Rizzo #define OCE_RX_RING_SIZE 1024 5582f345d8eSLuigi Rizzo #define OCE_WQ_PACKET_ARRAY_SIZE (OCE_TX_RING_SIZE/2) 5592f345d8eSLuigi Rizzo #define OCE_RQ_PACKET_ARRAY_SIZE (OCE_RX_RING_SIZE) 5602f345d8eSLuigi Rizzo 5612f345d8eSLuigi Rizzo struct oce_dev; 5622f345d8eSLuigi Rizzo 5632f345d8eSLuigi Rizzo enum eq_len { 5642f345d8eSLuigi Rizzo EQ_LEN_256 = 256, 5652f345d8eSLuigi Rizzo EQ_LEN_512 = 512, 5662f345d8eSLuigi Rizzo EQ_LEN_1024 = 1024, 5672f345d8eSLuigi Rizzo EQ_LEN_2048 = 2048, 5682f345d8eSLuigi Rizzo EQ_LEN_4096 = 4096 5692f345d8eSLuigi Rizzo }; 5702f345d8eSLuigi Rizzo 5712f345d8eSLuigi Rizzo enum eqe_size { 5722f345d8eSLuigi Rizzo EQE_SIZE_4 = 4, 5732f345d8eSLuigi Rizzo EQE_SIZE_16 = 16 5742f345d8eSLuigi Rizzo }; 5752f345d8eSLuigi Rizzo 5762f345d8eSLuigi Rizzo enum qtype { 5772f345d8eSLuigi Rizzo QTYPE_EQ, 5782f345d8eSLuigi Rizzo QTYPE_MQ, 5792f345d8eSLuigi Rizzo QTYPE_WQ, 5802f345d8eSLuigi Rizzo QTYPE_RQ, 5812f345d8eSLuigi Rizzo QTYPE_CQ, 5822f345d8eSLuigi Rizzo QTYPE_RSS 5832f345d8eSLuigi Rizzo }; 5842f345d8eSLuigi Rizzo 5852f345d8eSLuigi Rizzo typedef enum qstate_e { 5862f345d8eSLuigi Rizzo QDELETED = 0x0, 5872f345d8eSLuigi Rizzo QCREATED = 0x1 5882f345d8eSLuigi Rizzo } qstate_t; 5892f345d8eSLuigi Rizzo 5902f345d8eSLuigi Rizzo struct eq_config { 5912f345d8eSLuigi Rizzo enum eq_len q_len; 5922f345d8eSLuigi Rizzo enum eqe_size item_size; 5932f345d8eSLuigi Rizzo uint32_t q_vector_num; 5942f345d8eSLuigi Rizzo uint8_t min_eqd; 5952f345d8eSLuigi Rizzo uint8_t max_eqd; 5962f345d8eSLuigi Rizzo uint8_t cur_eqd; 5972f345d8eSLuigi Rizzo uint8_t pad; 5982f345d8eSLuigi Rizzo }; 5992f345d8eSLuigi Rizzo 6002f345d8eSLuigi Rizzo struct oce_eq { 6012f345d8eSLuigi Rizzo uint32_t eq_id; 6022f345d8eSLuigi Rizzo void *parent; 6032f345d8eSLuigi Rizzo void *cb_context; 6042f345d8eSLuigi Rizzo oce_ring_buffer_t *ring; 6052f345d8eSLuigi Rizzo uint32_t ref_count; 6062f345d8eSLuigi Rizzo qstate_t qstate; 6072f345d8eSLuigi Rizzo struct oce_cq *cq[OCE_MAX_CQ_EQ]; 6082f345d8eSLuigi Rizzo int cq_valid; 6092f345d8eSLuigi Rizzo struct eq_config eq_cfg; 6102f345d8eSLuigi Rizzo int vector; 611cdaba892SXin LI uint64_t intr; 6122f345d8eSLuigi Rizzo }; 6132f345d8eSLuigi Rizzo 6142f345d8eSLuigi Rizzo enum cq_len { 6152f345d8eSLuigi Rizzo CQ_LEN_256 = 256, 6162f345d8eSLuigi Rizzo CQ_LEN_512 = 512, 617*c2625e6eSJosh Paetzel CQ_LEN_1024 = 1024, 618*c2625e6eSJosh Paetzel CQ_LEN_2048 = 2048 6192f345d8eSLuigi Rizzo }; 6202f345d8eSLuigi Rizzo 6212f345d8eSLuigi Rizzo struct cq_config { 6222f345d8eSLuigi Rizzo enum cq_len q_len; 6232f345d8eSLuigi Rizzo uint32_t item_size; 6242f345d8eSLuigi Rizzo boolean_t is_eventable; 6252f345d8eSLuigi Rizzo boolean_t sol_eventable; 6262f345d8eSLuigi Rizzo boolean_t nodelay; 6272f345d8eSLuigi Rizzo uint16_t dma_coalescing; 6282f345d8eSLuigi Rizzo }; 6292f345d8eSLuigi Rizzo 6302f345d8eSLuigi Rizzo typedef uint16_t(*cq_handler_t) (void *arg1); 6312f345d8eSLuigi Rizzo 6322f345d8eSLuigi Rizzo struct oce_cq { 6332f345d8eSLuigi Rizzo uint32_t cq_id; 6342f345d8eSLuigi Rizzo void *parent; 6352f345d8eSLuigi Rizzo struct oce_eq *eq; 6362f345d8eSLuigi Rizzo cq_handler_t cq_handler; 6372f345d8eSLuigi Rizzo void *cb_arg; 6382f345d8eSLuigi Rizzo oce_ring_buffer_t *ring; 6392f345d8eSLuigi Rizzo qstate_t qstate; 6402f345d8eSLuigi Rizzo struct cq_config cq_cfg; 6412f345d8eSLuigi Rizzo uint32_t ref_count; 6422f345d8eSLuigi Rizzo }; 6432f345d8eSLuigi Rizzo 6442f345d8eSLuigi Rizzo 6452f345d8eSLuigi Rizzo struct mq_config { 6462f345d8eSLuigi Rizzo uint32_t eqd; 6472f345d8eSLuigi Rizzo uint8_t q_len; 6482f345d8eSLuigi Rizzo uint8_t pad[3]; 6492f345d8eSLuigi Rizzo }; 6502f345d8eSLuigi Rizzo 6512f345d8eSLuigi Rizzo 6522f345d8eSLuigi Rizzo struct oce_mq { 6532f345d8eSLuigi Rizzo void *parent; 6542f345d8eSLuigi Rizzo oce_ring_buffer_t *ring; 6552f345d8eSLuigi Rizzo uint32_t mq_id; 6562f345d8eSLuigi Rizzo struct oce_cq *cq; 6572f345d8eSLuigi Rizzo struct oce_cq *async_cq; 6582f345d8eSLuigi Rizzo uint32_t mq_free; 6592f345d8eSLuigi Rizzo qstate_t qstate; 6602f345d8eSLuigi Rizzo struct mq_config cfg; 6612f345d8eSLuigi Rizzo }; 6622f345d8eSLuigi Rizzo 6632f345d8eSLuigi Rizzo struct oce_mbx_ctx { 6642f345d8eSLuigi Rizzo struct oce_mbx *mbx; 6652f345d8eSLuigi Rizzo void (*cb) (void *ctx); 6662f345d8eSLuigi Rizzo void *cb_ctx; 6672f345d8eSLuigi Rizzo }; 6682f345d8eSLuigi Rizzo 6692f345d8eSLuigi Rizzo struct wq_config { 6702f345d8eSLuigi Rizzo uint8_t wq_type; 6712f345d8eSLuigi Rizzo uint16_t buf_size; 6722f345d8eSLuigi Rizzo uint8_t pad[1]; 6732f345d8eSLuigi Rizzo uint32_t q_len; 6742f345d8eSLuigi Rizzo uint16_t pd_id; 6752f345d8eSLuigi Rizzo uint16_t pci_fn_num; 6762f345d8eSLuigi Rizzo uint32_t eqd; /* interrupt delay */ 6772f345d8eSLuigi Rizzo uint32_t nbufs; 6782f345d8eSLuigi Rizzo uint32_t nhdl; 6792f345d8eSLuigi Rizzo }; 6802f345d8eSLuigi Rizzo 6812f345d8eSLuigi Rizzo struct oce_tx_queue_stats { 6822f345d8eSLuigi Rizzo uint64_t tx_pkts; 6832f345d8eSLuigi Rizzo uint64_t tx_bytes; 6842f345d8eSLuigi Rizzo uint32_t tx_reqs; 6852f345d8eSLuigi Rizzo uint32_t tx_stops; /* number of times TX Q was stopped */ 6862f345d8eSLuigi Rizzo uint32_t tx_wrbs; 6872f345d8eSLuigi Rizzo uint32_t tx_compl; 6882f345d8eSLuigi Rizzo uint32_t tx_rate; 6892f345d8eSLuigi Rizzo uint32_t ipv6_ext_hdr_tx_drop; 6902f345d8eSLuigi Rizzo }; 6912f345d8eSLuigi Rizzo 6922f345d8eSLuigi Rizzo struct oce_wq { 6932f345d8eSLuigi Rizzo OCE_LOCK tx_lock; 694*c2625e6eSJosh Paetzel OCE_LOCK tx_compl_lock; 6952f345d8eSLuigi Rizzo void *parent; 6962f345d8eSLuigi Rizzo oce_ring_buffer_t *ring; 6972f345d8eSLuigi Rizzo struct oce_cq *cq; 6982f345d8eSLuigi Rizzo bus_dma_tag_t tag; 6992f345d8eSLuigi Rizzo struct oce_packet_desc pckts[OCE_WQ_PACKET_ARRAY_SIZE]; 700291a1934SXin LI uint32_t pkt_desc_tail; 701291a1934SXin LI uint32_t pkt_desc_head; 7022f345d8eSLuigi Rizzo uint32_t wqm_used; 7032f345d8eSLuigi Rizzo boolean_t resched; 7042f345d8eSLuigi Rizzo uint32_t wq_free; 7052f345d8eSLuigi Rizzo uint32_t tx_deferd; 7062f345d8eSLuigi Rizzo uint32_t pkt_drops; 7072f345d8eSLuigi Rizzo qstate_t qstate; 7082f345d8eSLuigi Rizzo uint16_t wq_id; 7092f345d8eSLuigi Rizzo struct wq_config cfg; 7102f345d8eSLuigi Rizzo int queue_index; 7112f345d8eSLuigi Rizzo struct oce_tx_queue_stats tx_stats; 7122f345d8eSLuigi Rizzo struct buf_ring *br; 7132f345d8eSLuigi Rizzo struct task txtask; 714291a1934SXin LI uint32_t db_offset; 7152f345d8eSLuigi Rizzo }; 7162f345d8eSLuigi Rizzo 7172f345d8eSLuigi Rizzo struct rq_config { 7182f345d8eSLuigi Rizzo uint32_t q_len; 7192f345d8eSLuigi Rizzo uint32_t frag_size; 7202f345d8eSLuigi Rizzo uint32_t mtu; 7212f345d8eSLuigi Rizzo uint32_t if_id; 7222f345d8eSLuigi Rizzo uint32_t is_rss_queue; 7232f345d8eSLuigi Rizzo uint32_t eqd; 7242f345d8eSLuigi Rizzo uint32_t nbufs; 7252f345d8eSLuigi Rizzo }; 7262f345d8eSLuigi Rizzo 7272f345d8eSLuigi Rizzo struct oce_rx_queue_stats { 7282f345d8eSLuigi Rizzo uint32_t rx_post_fail; 7292f345d8eSLuigi Rizzo uint32_t rx_ucast_pkts; 7302f345d8eSLuigi Rizzo uint32_t rx_compl; 7312f345d8eSLuigi Rizzo uint64_t rx_bytes; 7322f345d8eSLuigi Rizzo uint64_t rx_bytes_prev; 7332f345d8eSLuigi Rizzo uint64_t rx_pkts; 7342f345d8eSLuigi Rizzo uint32_t rx_rate; 7352f345d8eSLuigi Rizzo uint32_t rx_mcast_pkts; 7362f345d8eSLuigi Rizzo uint32_t rxcp_err; 7372f345d8eSLuigi Rizzo uint32_t rx_frags; 7382f345d8eSLuigi Rizzo uint32_t prev_rx_frags; 7392f345d8eSLuigi Rizzo uint32_t rx_fps; 740*c2625e6eSJosh Paetzel uint32_t rx_drops_no_frags; /* HW has no fetched frags */ 7412f345d8eSLuigi Rizzo }; 7422f345d8eSLuigi Rizzo 7432f345d8eSLuigi Rizzo 7442f345d8eSLuigi Rizzo struct oce_rq { 7452f345d8eSLuigi Rizzo struct rq_config cfg; 7462f345d8eSLuigi Rizzo uint32_t rq_id; 7472f345d8eSLuigi Rizzo int queue_index; 7482f345d8eSLuigi Rizzo uint32_t rss_cpuid; 7492f345d8eSLuigi Rizzo void *parent; 7502f345d8eSLuigi Rizzo oce_ring_buffer_t *ring; 7512f345d8eSLuigi Rizzo struct oce_cq *cq; 7522f345d8eSLuigi Rizzo void *pad1; 7532f345d8eSLuigi Rizzo bus_dma_tag_t tag; 7542f345d8eSLuigi Rizzo struct oce_packet_desc pckts[OCE_RQ_PACKET_ARRAY_SIZE]; 7552f345d8eSLuigi Rizzo uint32_t pending; 7562f345d8eSLuigi Rizzo #ifdef notdef 7572f345d8eSLuigi Rizzo struct mbuf *head; 7582f345d8eSLuigi Rizzo struct mbuf *tail; 7592f345d8eSLuigi Rizzo int fragsleft; 7602f345d8eSLuigi Rizzo #endif 7612f345d8eSLuigi Rizzo qstate_t qstate; 7622f345d8eSLuigi Rizzo OCE_LOCK rx_lock; 7632f345d8eSLuigi Rizzo struct oce_rx_queue_stats rx_stats; 7642f345d8eSLuigi Rizzo struct lro_ctrl lro; 7652f345d8eSLuigi Rizzo int lro_pkts_queued; 766*c2625e6eSJosh Paetzel int islro; 767*c2625e6eSJosh Paetzel struct nic_hwlro_cqe_part1 *cqe_firstpart; 7682f345d8eSLuigi Rizzo 7692f345d8eSLuigi Rizzo }; 7702f345d8eSLuigi Rizzo 7712f345d8eSLuigi Rizzo struct link_status { 772a4f734b4SXin LI uint8_t phys_port_speed; 773a4f734b4SXin LI uint8_t logical_link_status; 7742f345d8eSLuigi Rizzo uint16_t qos_link_speed; 7752f345d8eSLuigi Rizzo }; 7762f345d8eSLuigi Rizzo 7772f345d8eSLuigi Rizzo 7782f345d8eSLuigi Rizzo 7792f345d8eSLuigi Rizzo #define OCE_FLAGS_PCIX 0x00000001 7802f345d8eSLuigi Rizzo #define OCE_FLAGS_PCIE 0x00000002 7812f345d8eSLuigi Rizzo #define OCE_FLAGS_MSI_CAPABLE 0x00000004 7822f345d8eSLuigi Rizzo #define OCE_FLAGS_MSIX_CAPABLE 0x00000008 7832f345d8eSLuigi Rizzo #define OCE_FLAGS_USING_MSI 0x00000010 7842f345d8eSLuigi Rizzo #define OCE_FLAGS_USING_MSIX 0x00000020 7852f345d8eSLuigi Rizzo #define OCE_FLAGS_FUNCRESET_RQD 0x00000040 7862f345d8eSLuigi Rizzo #define OCE_FLAGS_VIRTUAL_PORT 0x00000080 7872f345d8eSLuigi Rizzo #define OCE_FLAGS_MBOX_ENDIAN_RQD 0x00000100 7882f345d8eSLuigi Rizzo #define OCE_FLAGS_BE3 0x00000200 7892f345d8eSLuigi Rizzo #define OCE_FLAGS_XE201 0x00000400 7902f345d8eSLuigi Rizzo #define OCE_FLAGS_BE2 0x00000800 791291a1934SXin LI #define OCE_FLAGS_SH 0x00001000 792*c2625e6eSJosh Paetzel #define OCE_FLAGS_OS2BMC 0x00002000 7932f345d8eSLuigi Rizzo 7942f345d8eSLuigi Rizzo #define OCE_DEV_BE2_CFG_BAR 1 7952f345d8eSLuigi Rizzo #define OCE_DEV_CFG_BAR 0 7962f345d8eSLuigi Rizzo #define OCE_PCI_CSR_BAR 2 7972f345d8eSLuigi Rizzo #define OCE_PCI_DB_BAR 4 7982f345d8eSLuigi Rizzo 7992f345d8eSLuigi Rizzo typedef struct oce_softc { 8002f345d8eSLuigi Rizzo device_t dev; 8012f345d8eSLuigi Rizzo OCE_LOCK dev_lock; 8022f345d8eSLuigi Rizzo 8032f345d8eSLuigi Rizzo uint32_t flags; 8042f345d8eSLuigi Rizzo 8052f345d8eSLuigi Rizzo uint32_t pcie_link_speed; 8062f345d8eSLuigi Rizzo uint32_t pcie_link_width; 8072f345d8eSLuigi Rizzo 8082f345d8eSLuigi Rizzo uint8_t fn; /* PCI function number */ 8092f345d8eSLuigi Rizzo 8102f345d8eSLuigi Rizzo struct resource *devcfg_res; 8112f345d8eSLuigi Rizzo bus_space_tag_t devcfg_btag; 8122f345d8eSLuigi Rizzo bus_space_handle_t devcfg_bhandle; 8132f345d8eSLuigi Rizzo void *devcfg_vhandle; 8142f345d8eSLuigi Rizzo 8152f345d8eSLuigi Rizzo struct resource *csr_res; 8162f345d8eSLuigi Rizzo bus_space_tag_t csr_btag; 8172f345d8eSLuigi Rizzo bus_space_handle_t csr_bhandle; 8182f345d8eSLuigi Rizzo void *csr_vhandle; 8192f345d8eSLuigi Rizzo 8202f345d8eSLuigi Rizzo struct resource *db_res; 8212f345d8eSLuigi Rizzo bus_space_tag_t db_btag; 8222f345d8eSLuigi Rizzo bus_space_handle_t db_bhandle; 8232f345d8eSLuigi Rizzo void *db_vhandle; 8242f345d8eSLuigi Rizzo 8252f345d8eSLuigi Rizzo OCE_INTR_INFO intrs[OCE_MAX_EQ]; 8262f345d8eSLuigi Rizzo int intr_count; 827*c2625e6eSJosh Paetzel int roce_intr_count; 8282f345d8eSLuigi Rizzo 8292f345d8eSLuigi Rizzo struct ifnet *ifp; 8302f345d8eSLuigi Rizzo 8312f345d8eSLuigi Rizzo struct ifmedia media; 8322f345d8eSLuigi Rizzo uint8_t link_status; 8332f345d8eSLuigi Rizzo uint8_t link_speed; 8342f345d8eSLuigi Rizzo uint8_t duplex; 8352f345d8eSLuigi Rizzo uint32_t qos_link_speed; 8362f345d8eSLuigi Rizzo uint32_t speed; 837*c2625e6eSJosh Paetzel uint32_t enable_hwlro; 8382f345d8eSLuigi Rizzo 8392f345d8eSLuigi Rizzo char fw_version[32]; 8402f345d8eSLuigi Rizzo struct mac_address_format macaddr; 8412f345d8eSLuigi Rizzo 8422f345d8eSLuigi Rizzo OCE_DMA_MEM bsmbx; 8432f345d8eSLuigi Rizzo OCE_LOCK bmbx_lock; 8442f345d8eSLuigi Rizzo 8452f345d8eSLuigi Rizzo uint32_t config_number; 8462f345d8eSLuigi Rizzo uint32_t asic_revision; 8472f345d8eSLuigi Rizzo uint32_t port_id; 8482f345d8eSLuigi Rizzo uint32_t function_mode; 8492f345d8eSLuigi Rizzo uint32_t function_caps; 8502f345d8eSLuigi Rizzo uint32_t max_tx_rings; 8512f345d8eSLuigi Rizzo uint32_t max_rx_rings; 8522f345d8eSLuigi Rizzo 8532f345d8eSLuigi Rizzo struct oce_wq *wq[OCE_MAX_WQ]; /* TX work queues */ 8542f345d8eSLuigi Rizzo struct oce_rq *rq[OCE_MAX_RQ]; /* RX work queues */ 8552f345d8eSLuigi Rizzo struct oce_cq *cq[OCE_MAX_CQ]; /* Completion queues */ 8562f345d8eSLuigi Rizzo struct oce_eq *eq[OCE_MAX_EQ]; /* Event queues */ 8572f345d8eSLuigi Rizzo struct oce_mq *mq; /* Mailbox queue */ 8582f345d8eSLuigi Rizzo 8592f345d8eSLuigi Rizzo uint32_t neqs; 8602f345d8eSLuigi Rizzo uint32_t ncqs; 8612f345d8eSLuigi Rizzo uint32_t nrqs; 8622f345d8eSLuigi Rizzo uint32_t nwqs; 863291a1934SXin LI uint32_t nrssqs; 8642f345d8eSLuigi Rizzo 8652f345d8eSLuigi Rizzo uint32_t tx_ring_size; 8662f345d8eSLuigi Rizzo uint32_t rx_ring_size; 8672f345d8eSLuigi Rizzo uint32_t rq_frag_size; 8682f345d8eSLuigi Rizzo 8692f345d8eSLuigi Rizzo uint32_t if_id; /* interface ID */ 8702f345d8eSLuigi Rizzo uint32_t nifs; /* number of adapter interfaces, 0 or 1 */ 8712f345d8eSLuigi Rizzo uint32_t pmac_id; /* PMAC id */ 8722f345d8eSLuigi Rizzo 8732f345d8eSLuigi Rizzo uint32_t if_cap_flags; 8742f345d8eSLuigi Rizzo 8752f345d8eSLuigi Rizzo uint32_t flow_control; 8765fbb6830SXin LI uint8_t promisc; 877cdaba892SXin LI 878cdaba892SXin LI struct oce_aic_obj aic_obj[OCE_MAX_EQ]; 879cdaba892SXin LI 8802f345d8eSLuigi Rizzo /*Vlan Filtering related */ 8812f345d8eSLuigi Rizzo eventhandler_tag vlan_attach; 8822f345d8eSLuigi Rizzo eventhandler_tag vlan_detach; 8832f345d8eSLuigi Rizzo uint16_t vlans_added; 8842f345d8eSLuigi Rizzo uint8_t vlan_tag[MAX_VLANS]; 8852f345d8eSLuigi Rizzo /*stats */ 8862f345d8eSLuigi Rizzo OCE_DMA_MEM stats_mem; 8872f345d8eSLuigi Rizzo struct oce_drv_stats oce_stats_info; 8882f345d8eSLuigi Rizzo struct callout timer; 8892f345d8eSLuigi Rizzo int8_t be3_native; 8905fbb6830SXin LI uint8_t hw_error; 891cdaba892SXin LI uint16_t qnq_debug_event; 892cdaba892SXin LI uint16_t qnqid; 893b41206d8SXin LI uint32_t pvid; 894b41206d8SXin LI uint32_t max_vlans; 895*c2625e6eSJosh Paetzel uint32_t bmc_filt_mask; 896*c2625e6eSJosh Paetzel 897*c2625e6eSJosh Paetzel void *rdma_context; 898*c2625e6eSJosh Paetzel uint32_t rdma_flags; 899*c2625e6eSJosh Paetzel struct oce_softc *next; 9002f345d8eSLuigi Rizzo 9012f345d8eSLuigi Rizzo } OCE_SOFTC, *POCE_SOFTC; 9022f345d8eSLuigi Rizzo 903*c2625e6eSJosh Paetzel #define OCE_RDMA_FLAG_SUPPORTED 0x00000001 9042f345d8eSLuigi Rizzo 9052f345d8eSLuigi Rizzo 9062f345d8eSLuigi Rizzo /************************************************** 9072f345d8eSLuigi Rizzo * BUS memory read/write macros 9082f345d8eSLuigi Rizzo * BE3: accesses three BAR spaces (CFG, CSR, DB) 9092f345d8eSLuigi Rizzo * Lancer: accesses one BAR space (CFG) 9102f345d8eSLuigi Rizzo **************************************************/ 911291a1934SXin LI #define OCE_READ_CSR_MPU(sc, space, o) \ 9122f345d8eSLuigi Rizzo ((IS_BE(sc)) ? (bus_space_read_4((sc)->space##_btag, \ 9132f345d8eSLuigi Rizzo (sc)->space##_bhandle,o)) \ 9142f345d8eSLuigi Rizzo : (bus_space_read_4((sc)->devcfg_btag, \ 9152f345d8eSLuigi Rizzo (sc)->devcfg_bhandle,o))) 916291a1934SXin LI #define OCE_READ_REG32(sc, space, o) \ 917291a1934SXin LI ((IS_BE(sc) || IS_SH(sc)) ? (bus_space_read_4((sc)->space##_btag, \ 918291a1934SXin LI (sc)->space##_bhandle,o)) \ 919291a1934SXin LI : (bus_space_read_4((sc)->devcfg_btag, \ 920291a1934SXin LI (sc)->devcfg_bhandle,o))) 9212f345d8eSLuigi Rizzo #define OCE_READ_REG16(sc, space, o) \ 922291a1934SXin LI ((IS_BE(sc) || IS_SH(sc)) ? (bus_space_read_2((sc)->space##_btag, \ 9232f345d8eSLuigi Rizzo (sc)->space##_bhandle,o)) \ 9242f345d8eSLuigi Rizzo : (bus_space_read_2((sc)->devcfg_btag, \ 9252f345d8eSLuigi Rizzo (sc)->devcfg_bhandle,o))) 9262f345d8eSLuigi Rizzo #define OCE_READ_REG8(sc, space, o) \ 927291a1934SXin LI ((IS_BE(sc) || IS_SH(sc)) ? (bus_space_read_1((sc)->space##_btag, \ 9282f345d8eSLuigi Rizzo (sc)->space##_bhandle,o)) \ 9292f345d8eSLuigi Rizzo : (bus_space_read_1((sc)->devcfg_btag, \ 9302f345d8eSLuigi Rizzo (sc)->devcfg_bhandle,o))) 9312f345d8eSLuigi Rizzo 932291a1934SXin LI #define OCE_WRITE_CSR_MPU(sc, space, o, v) \ 9332f345d8eSLuigi Rizzo ((IS_BE(sc)) ? (bus_space_write_4((sc)->space##_btag, \ 9342f345d8eSLuigi Rizzo (sc)->space##_bhandle,o,v)) \ 9352f345d8eSLuigi Rizzo : (bus_space_write_4((sc)->devcfg_btag, \ 9362f345d8eSLuigi Rizzo (sc)->devcfg_bhandle,o,v))) 937291a1934SXin LI #define OCE_WRITE_REG32(sc, space, o, v) \ 938291a1934SXin LI ((IS_BE(sc) || IS_SH(sc)) ? (bus_space_write_4((sc)->space##_btag, \ 939291a1934SXin LI (sc)->space##_bhandle,o,v)) \ 940291a1934SXin LI : (bus_space_write_4((sc)->devcfg_btag, \ 941291a1934SXin LI (sc)->devcfg_bhandle,o,v))) 9422f345d8eSLuigi Rizzo #define OCE_WRITE_REG16(sc, space, o, v) \ 943291a1934SXin LI ((IS_BE(sc) || IS_SH(sc)) ? (bus_space_write_2((sc)->space##_btag, \ 9442f345d8eSLuigi Rizzo (sc)->space##_bhandle,o,v)) \ 9452f345d8eSLuigi Rizzo : (bus_space_write_2((sc)->devcfg_btag, \ 9462f345d8eSLuigi Rizzo (sc)->devcfg_bhandle,o,v))) 9472f345d8eSLuigi Rizzo #define OCE_WRITE_REG8(sc, space, o, v) \ 948291a1934SXin LI ((IS_BE(sc) || IS_SH(sc)) ? (bus_space_write_1((sc)->space##_btag, \ 9492f345d8eSLuigi Rizzo (sc)->space##_bhandle,o,v)) \ 9502f345d8eSLuigi Rizzo : (bus_space_write_1((sc)->devcfg_btag, \ 9512f345d8eSLuigi Rizzo (sc)->devcfg_bhandle,o,v))) 9522f345d8eSLuigi Rizzo 953*c2625e6eSJosh Paetzel void oce_rx_flush_lro(struct oce_rq *rq); 9542f345d8eSLuigi Rizzo /*********************************************************** 9552f345d8eSLuigi Rizzo * DMA memory functions 9562f345d8eSLuigi Rizzo ***********************************************************/ 9572f345d8eSLuigi Rizzo #define oce_dma_sync(d, f) bus_dmamap_sync((d)->tag, (d)->map, f) 9582f345d8eSLuigi Rizzo int oce_dma_alloc(POCE_SOFTC sc, bus_size_t size, POCE_DMA_MEM dma, int flags); 9592f345d8eSLuigi Rizzo void oce_dma_free(POCE_SOFTC sc, POCE_DMA_MEM dma); 9602f345d8eSLuigi Rizzo void oce_dma_map_addr(void *arg, bus_dma_segment_t * segs, int nseg, int error); 9612f345d8eSLuigi Rizzo void oce_destroy_ring_buffer(POCE_SOFTC sc, oce_ring_buffer_t *ring); 9622f345d8eSLuigi Rizzo oce_ring_buffer_t *oce_create_ring_buffer(POCE_SOFTC sc, 9632f345d8eSLuigi Rizzo uint32_t q_len, uint32_t num_entries); 9642f345d8eSLuigi Rizzo /************************************************************ 9652f345d8eSLuigi Rizzo * oce_hw_xxx functions 9662f345d8eSLuigi Rizzo ************************************************************/ 9672f345d8eSLuigi Rizzo int oce_clear_rx_buf(struct oce_rq *rq); 9682f345d8eSLuigi Rizzo int oce_hw_pci_alloc(POCE_SOFTC sc); 9692f345d8eSLuigi Rizzo int oce_hw_init(POCE_SOFTC sc); 9702f345d8eSLuigi Rizzo int oce_hw_start(POCE_SOFTC sc); 9712f345d8eSLuigi Rizzo int oce_create_nw_interface(POCE_SOFTC sc); 9722f345d8eSLuigi Rizzo int oce_pci_soft_reset(POCE_SOFTC sc); 9732f345d8eSLuigi Rizzo int oce_hw_update_multicast(POCE_SOFTC sc); 9742f345d8eSLuigi Rizzo void oce_delete_nw_interface(POCE_SOFTC sc); 9752f345d8eSLuigi Rizzo void oce_hw_shutdown(POCE_SOFTC sc); 9762f345d8eSLuigi Rizzo void oce_hw_intr_enable(POCE_SOFTC sc); 9772f345d8eSLuigi Rizzo void oce_hw_intr_disable(POCE_SOFTC sc); 9782f345d8eSLuigi Rizzo void oce_hw_pci_free(POCE_SOFTC sc); 9792f345d8eSLuigi Rizzo 9802f345d8eSLuigi Rizzo /*********************************************************** 9812f345d8eSLuigi Rizzo * oce_queue_xxx functions 9822f345d8eSLuigi Rizzo ***********************************************************/ 9832f345d8eSLuigi Rizzo int oce_queue_init_all(POCE_SOFTC sc); 9842f345d8eSLuigi Rizzo int oce_start_rq(struct oce_rq *rq); 9852f345d8eSLuigi Rizzo int oce_start_wq(struct oce_wq *wq); 9862f345d8eSLuigi Rizzo int oce_start_mq(struct oce_mq *mq); 9872f345d8eSLuigi Rizzo int oce_start_rx(POCE_SOFTC sc); 9882f345d8eSLuigi Rizzo void oce_arm_eq(POCE_SOFTC sc, 9892f345d8eSLuigi Rizzo int16_t qid, int npopped, uint32_t rearm, uint32_t clearint); 9902f345d8eSLuigi Rizzo void oce_queue_release_all(POCE_SOFTC sc); 9912f345d8eSLuigi Rizzo void oce_arm_cq(POCE_SOFTC sc, int16_t qid, int npopped, uint32_t rearm); 9922f345d8eSLuigi Rizzo void oce_drain_eq(struct oce_eq *eq); 9932f345d8eSLuigi Rizzo void oce_drain_mq_cq(void *arg); 9942f345d8eSLuigi Rizzo void oce_drain_rq_cq(struct oce_rq *rq); 9952f345d8eSLuigi Rizzo void oce_drain_wq_cq(struct oce_wq *wq); 9962f345d8eSLuigi Rizzo 9972f345d8eSLuigi Rizzo uint32_t oce_page_list(oce_ring_buffer_t *ring, struct phys_addr *pa_list); 9982f345d8eSLuigi Rizzo 9992f345d8eSLuigi Rizzo /*********************************************************** 10002f345d8eSLuigi Rizzo * cleanup functions 10012f345d8eSLuigi Rizzo ***********************************************************/ 10022f345d8eSLuigi Rizzo void oce_stop_rx(POCE_SOFTC sc); 1003*c2625e6eSJosh Paetzel void oce_discard_rx_comp(struct oce_rq *rq, int num_frags); 1004*c2625e6eSJosh Paetzel void oce_rx_cq_clean(struct oce_rq *rq); 1005*c2625e6eSJosh Paetzel void oce_rx_cq_clean_hwlro(struct oce_rq *rq); 10062f345d8eSLuigi Rizzo void oce_intr_free(POCE_SOFTC sc); 10072f345d8eSLuigi Rizzo void oce_free_posted_rxbuf(struct oce_rq *rq); 10089bd3250aSLuigi Rizzo #if defined(INET6) || defined(INET) 10099bd3250aSLuigi Rizzo void oce_free_lro(POCE_SOFTC sc); 10109bd3250aSLuigi Rizzo #endif 10112f345d8eSLuigi Rizzo 10122f345d8eSLuigi Rizzo 10132f345d8eSLuigi Rizzo /************************************************************ 10142f345d8eSLuigi Rizzo * Mailbox functions 10152f345d8eSLuigi Rizzo ************************************************************/ 10162f345d8eSLuigi Rizzo int oce_fw_clean(POCE_SOFTC sc); 10172f345d8eSLuigi Rizzo int oce_reset_fun(POCE_SOFTC sc); 10182f345d8eSLuigi Rizzo int oce_mbox_init(POCE_SOFTC sc); 10192f345d8eSLuigi Rizzo int oce_mbox_dispatch(POCE_SOFTC sc, uint32_t tmo_sec); 10202f345d8eSLuigi Rizzo int oce_get_fw_version(POCE_SOFTC sc); 10219bd3250aSLuigi Rizzo int oce_first_mcc_cmd(POCE_SOFTC sc); 10229bd3250aSLuigi Rizzo 10232f345d8eSLuigi Rizzo int oce_read_mac_addr(POCE_SOFTC sc, uint32_t if_id, uint8_t perm, 10242f345d8eSLuigi Rizzo uint8_t type, struct mac_address_format *mac); 10252f345d8eSLuigi Rizzo int oce_get_fw_config(POCE_SOFTC sc); 10262f345d8eSLuigi Rizzo int oce_if_create(POCE_SOFTC sc, uint32_t cap_flags, uint32_t en_flags, 10272f345d8eSLuigi Rizzo uint16_t vlan_tag, uint8_t *mac_addr, uint32_t *if_id); 10282f345d8eSLuigi Rizzo int oce_if_del(POCE_SOFTC sc, uint32_t if_id); 10292f345d8eSLuigi Rizzo int oce_config_vlan(POCE_SOFTC sc, uint32_t if_id, 10302f345d8eSLuigi Rizzo struct normal_vlan *vtag_arr, uint8_t vtag_cnt, 10312f345d8eSLuigi Rizzo uint32_t untagged, uint32_t enable_promisc); 10322f345d8eSLuigi Rizzo int oce_set_flow_control(POCE_SOFTC sc, uint32_t flow_control); 10332f345d8eSLuigi Rizzo int oce_config_nic_rss(POCE_SOFTC sc, uint32_t if_id, uint16_t enable_rss); 10345fbb6830SXin LI int oce_rxf_set_promiscuous(POCE_SOFTC sc, uint8_t enable); 10352f345d8eSLuigi Rizzo int oce_set_common_iface_rx_filter(POCE_SOFTC sc, POCE_DMA_MEM sgl); 10362f345d8eSLuigi Rizzo int oce_get_link_status(POCE_SOFTC sc, struct link_status *link); 10372f345d8eSLuigi Rizzo int oce_mbox_get_nic_stats_v0(POCE_SOFTC sc, POCE_DMA_MEM pstats_dma_mem); 1038*c2625e6eSJosh Paetzel int oce_mbox_get_nic_stats_v1(POCE_SOFTC sc, POCE_DMA_MEM pstats_dma_mem); 1039*c2625e6eSJosh Paetzel int oce_mbox_get_nic_stats_v2(POCE_SOFTC sc, POCE_DMA_MEM pstats_dma_mem); 10402f345d8eSLuigi Rizzo int oce_mbox_get_pport_stats(POCE_SOFTC sc, POCE_DMA_MEM pstats_dma_mem, 10412f345d8eSLuigi Rizzo uint32_t reset_stats); 10422f345d8eSLuigi Rizzo int oce_mbox_get_vport_stats(POCE_SOFTC sc, POCE_DMA_MEM pstats_dma_mem, 10432f345d8eSLuigi Rizzo uint32_t req_size, uint32_t reset_stats); 10442f345d8eSLuigi Rizzo int oce_update_multicast(POCE_SOFTC sc, POCE_DMA_MEM pdma_mem); 10452f345d8eSLuigi Rizzo int oce_pass_through_mbox(POCE_SOFTC sc, POCE_DMA_MEM dma_mem, uint32_t req_size); 10462f345d8eSLuigi Rizzo int oce_mbox_macaddr_del(POCE_SOFTC sc, uint32_t if_id, uint32_t pmac_id); 10472f345d8eSLuigi Rizzo int oce_mbox_macaddr_add(POCE_SOFTC sc, uint8_t *mac_addr, 10482f345d8eSLuigi Rizzo uint32_t if_id, uint32_t *pmac_id); 10492f345d8eSLuigi Rizzo int oce_mbox_cmd_test_loopback(POCE_SOFTC sc, uint32_t port_num, 10502f345d8eSLuigi Rizzo uint32_t loopback_type, uint32_t pkt_size, uint32_t num_pkts, 10512f345d8eSLuigi Rizzo uint64_t pattern); 10522f345d8eSLuigi Rizzo 10532f345d8eSLuigi Rizzo int oce_mbox_cmd_set_loopback(POCE_SOFTC sc, uint8_t port_num, 10542f345d8eSLuigi Rizzo uint8_t loopback_type, uint8_t enable); 10552f345d8eSLuigi Rizzo 10562f345d8eSLuigi Rizzo int oce_mbox_check_native_mode(POCE_SOFTC sc); 10572f345d8eSLuigi Rizzo int oce_mbox_post(POCE_SOFTC sc, 10582f345d8eSLuigi Rizzo struct oce_mbx *mbx, struct oce_mbx_ctx *mbxctx); 10592f345d8eSLuigi Rizzo int oce_mbox_write_flashrom(POCE_SOFTC sc, uint32_t optype,uint32_t opcode, 10602f345d8eSLuigi Rizzo POCE_DMA_MEM pdma_mem, uint32_t num_bytes); 10612f345d8eSLuigi Rizzo int oce_mbox_lancer_write_flashrom(POCE_SOFTC sc, uint32_t data_size, 10622f345d8eSLuigi Rizzo uint32_t data_offset,POCE_DMA_MEM pdma_mem, 10632f345d8eSLuigi Rizzo uint32_t *written_data, uint32_t *additional_status); 10642f345d8eSLuigi Rizzo 10652f345d8eSLuigi Rizzo int oce_mbox_get_flashrom_crc(POCE_SOFTC sc, uint8_t *flash_crc, 10662f345d8eSLuigi Rizzo uint32_t offset, uint32_t optype); 10672f345d8eSLuigi Rizzo int oce_mbox_get_phy_info(POCE_SOFTC sc, struct oce_phy_info *phy_info); 10682f345d8eSLuigi Rizzo int oce_mbox_create_rq(struct oce_rq *rq); 10692f345d8eSLuigi Rizzo int oce_mbox_create_wq(struct oce_wq *wq); 10702f345d8eSLuigi Rizzo int oce_mbox_create_eq(struct oce_eq *eq); 10712f345d8eSLuigi Rizzo int oce_mbox_cq_create(struct oce_cq *cq, uint32_t ncoalesce, 10722f345d8eSLuigi Rizzo uint32_t is_eventable); 1073cdaba892SXin LI int oce_mbox_read_transrecv_data(POCE_SOFTC sc, uint32_t page_num); 1074cdaba892SXin LI void oce_mbox_eqd_modify_periodic(POCE_SOFTC sc, struct oce_set_eqd *set_eqd, 1075cdaba892SXin LI int num); 1076b41206d8SXin LI int oce_get_profile_config(POCE_SOFTC sc, uint32_t max_rss); 1077291a1934SXin LI int oce_get_func_config(POCE_SOFTC sc); 10782f345d8eSLuigi Rizzo void mbx_common_req_hdr_init(struct mbx_hdr *hdr, 10792f345d8eSLuigi Rizzo uint8_t dom, 10802f345d8eSLuigi Rizzo uint8_t port, 10812f345d8eSLuigi Rizzo uint8_t subsys, 10822f345d8eSLuigi Rizzo uint8_t opcode, 10832f345d8eSLuigi Rizzo uint32_t timeout, uint32_t pyld_len, 10842f345d8eSLuigi Rizzo uint8_t version); 10852f345d8eSLuigi Rizzo 10862f345d8eSLuigi Rizzo 10872f345d8eSLuigi Rizzo uint16_t oce_mq_handler(void *arg); 10882f345d8eSLuigi Rizzo 10892f345d8eSLuigi Rizzo /************************************************************ 10902f345d8eSLuigi Rizzo * Transmit functions 10912f345d8eSLuigi Rizzo ************************************************************/ 10922f345d8eSLuigi Rizzo uint16_t oce_wq_handler(void *arg); 10932f345d8eSLuigi Rizzo void oce_start(struct ifnet *ifp); 10942f345d8eSLuigi Rizzo void oce_tx_task(void *arg, int npending); 10952f345d8eSLuigi Rizzo 10962f345d8eSLuigi Rizzo /************************************************************ 10972f345d8eSLuigi Rizzo * Receive functions 10982f345d8eSLuigi Rizzo ************************************************************/ 10992f345d8eSLuigi Rizzo int oce_alloc_rx_bufs(struct oce_rq *rq, int count); 11002f345d8eSLuigi Rizzo uint16_t oce_rq_handler(void *arg); 11012f345d8eSLuigi Rizzo 11022f345d8eSLuigi Rizzo 11032f345d8eSLuigi Rizzo /* Sysctl functions */ 11042f345d8eSLuigi Rizzo void oce_add_sysctls(POCE_SOFTC sc); 11052f345d8eSLuigi Rizzo void oce_refresh_queue_stats(POCE_SOFTC sc); 11062f345d8eSLuigi Rizzo int oce_refresh_nic_stats(POCE_SOFTC sc); 11072f345d8eSLuigi Rizzo int oce_stats_init(POCE_SOFTC sc); 11082f345d8eSLuigi Rizzo void oce_stats_free(POCE_SOFTC sc); 11092f345d8eSLuigi Rizzo 1110*c2625e6eSJosh Paetzel /* hw lro functions */ 1111*c2625e6eSJosh Paetzel int oce_mbox_nic_query_lro_capabilities(POCE_SOFTC sc, uint32_t *lro_rq_cnt, uint32_t *lro_flags); 1112*c2625e6eSJosh Paetzel int oce_mbox_nic_set_iface_lro_config(POCE_SOFTC sc, int enable); 1113*c2625e6eSJosh Paetzel int oce_mbox_create_rq_v2(struct oce_rq *rq); 1114*c2625e6eSJosh Paetzel 11152f345d8eSLuigi Rizzo /* Capabilities */ 11162f345d8eSLuigi Rizzo #define OCE_MODCAP_RSS 1 11172f345d8eSLuigi Rizzo #define OCE_MAX_RSP_HANDLED 64 11182f345d8eSLuigi Rizzo extern uint32_t oce_max_rsp_handled; /* max responses */ 1119*c2625e6eSJosh Paetzel extern uint32_t oce_rq_buf_size; 11202f345d8eSLuigi Rizzo 11212f345d8eSLuigi Rizzo #define OCE_MAC_LOOPBACK 0x0 11222f345d8eSLuigi Rizzo #define OCE_PHY_LOOPBACK 0x1 11232f345d8eSLuigi Rizzo #define OCE_ONE_PORT_EXT_LOOPBACK 0x2 11242f345d8eSLuigi Rizzo #define OCE_NO_LOOPBACK 0xff 11252f345d8eSLuigi Rizzo 1126b41206d8SXin LI #undef IFM_40G_SR4 1127b41206d8SXin LI #define IFM_40G_SR4 28 1128b41206d8SXin LI 11292f345d8eSLuigi Rizzo #define atomic_inc_32(x) atomic_add_32(x, 1) 11302f345d8eSLuigi Rizzo #define atomic_dec_32(x) atomic_subtract_32(x, 1) 11312f345d8eSLuigi Rizzo 11322f345d8eSLuigi Rizzo #define LE_64(x) htole64(x) 11332f345d8eSLuigi Rizzo #define LE_32(x) htole32(x) 11342f345d8eSLuigi Rizzo #define LE_16(x) htole16(x) 1135291a1934SXin LI #define HOST_64(x) le64toh(x) 1136291a1934SXin LI #define HOST_32(x) le32toh(x) 1137291a1934SXin LI #define HOST_16(x) le16toh(x) 11382f345d8eSLuigi Rizzo #define DW_SWAP(x, l) 11392f345d8eSLuigi Rizzo #define IS_ALIGNED(x,a) ((x % a) == 0) 11402f345d8eSLuigi Rizzo #define ADDR_HI(x) ((uint32_t)((uint64_t)(x) >> 32)) 11412f345d8eSLuigi Rizzo #define ADDR_LO(x) ((uint32_t)((uint64_t)(x) & 0xffffffff)); 11422f345d8eSLuigi Rizzo 11432f345d8eSLuigi Rizzo #define IF_LRO_ENABLED(sc) (((sc)->ifp->if_capenable & IFCAP_LRO) ? 1:0) 11442f345d8eSLuigi Rizzo #define IF_LSO_ENABLED(sc) (((sc)->ifp->if_capenable & IFCAP_TSO4) ? 1:0) 11452f345d8eSLuigi Rizzo #define IF_CSUM_ENABLED(sc) (((sc)->ifp->if_capenable & IFCAP_HWCSUM) ? 1:0) 11462f345d8eSLuigi Rizzo 11472f345d8eSLuigi Rizzo #define OCE_LOG2(x) (oce_highbit(x)) 11482f345d8eSLuigi Rizzo static inline uint32_t oce_highbit(uint32_t x) 11492f345d8eSLuigi Rizzo { 11502f345d8eSLuigi Rizzo int i; 11512f345d8eSLuigi Rizzo int c; 11522f345d8eSLuigi Rizzo int b; 11532f345d8eSLuigi Rizzo 11542f345d8eSLuigi Rizzo c = 0; 11552f345d8eSLuigi Rizzo b = 0; 11562f345d8eSLuigi Rizzo 11572f345d8eSLuigi Rizzo for (i = 0; i < 32; i++) { 11582f345d8eSLuigi Rizzo if ((1 << i) & x) { 11592f345d8eSLuigi Rizzo c++; 11602f345d8eSLuigi Rizzo b = i; 11612f345d8eSLuigi Rizzo } 11622f345d8eSLuigi Rizzo } 11632f345d8eSLuigi Rizzo 11642f345d8eSLuigi Rizzo if (c == 1) 11652f345d8eSLuigi Rizzo return b; 11662f345d8eSLuigi Rizzo 11672f345d8eSLuigi Rizzo return 0; 11682f345d8eSLuigi Rizzo } 11692f345d8eSLuigi Rizzo 1170291a1934SXin LI static inline int MPU_EP_SEMAPHORE(POCE_SOFTC sc) 1171291a1934SXin LI { 1172291a1934SXin LI if (IS_BE(sc)) 1173291a1934SXin LI return MPU_EP_SEMAPHORE_BE3; 1174291a1934SXin LI else if (IS_SH(sc)) 1175291a1934SXin LI return MPU_EP_SEMAPHORE_SH; 1176291a1934SXin LI else 1177291a1934SXin LI return MPU_EP_SEMAPHORE_XE201; 1178291a1934SXin LI } 1179291a1934SXin LI 1180cdaba892SXin LI #define TRANSCEIVER_DATA_NUM_ELE 64 1181cdaba892SXin LI #define TRANSCEIVER_DATA_SIZE 256 1182cdaba892SXin LI #define TRANSCEIVER_A0_SIZE 128 1183cdaba892SXin LI #define TRANSCEIVER_A2_SIZE 128 1184cdaba892SXin LI #define PAGE_NUM_A0 0xa0 1185cdaba892SXin LI #define PAGE_NUM_A2 0xa2 1186cdaba892SXin LI #define IS_QNQ_OR_UMC(sc) ((sc->pvid && (sc->function_mode & FNM_UMC_MODE ))\ 1187cdaba892SXin LI || (sc->qnqid && (sc->function_mode & FNM_FLEX10_MODE))) 1188cdaba892SXin LI 1189*c2625e6eSJosh Paetzel struct oce_rdma_info; 1190*c2625e6eSJosh Paetzel extern struct oce_rdma_if *oce_rdma_if; 1191*c2625e6eSJosh Paetzel 1192*c2625e6eSJosh Paetzel 1193*c2625e6eSJosh Paetzel 1194*c2625e6eSJosh Paetzel /* OS2BMC related */ 1195*c2625e6eSJosh Paetzel 1196*c2625e6eSJosh Paetzel #define DHCP_CLIENT_PORT 68 1197*c2625e6eSJosh Paetzel #define DHCP_SERVER_PORT 67 1198*c2625e6eSJosh Paetzel #define NET_BIOS_PORT1 137 1199*c2625e6eSJosh Paetzel #define NET_BIOS_PORT2 138 1200*c2625e6eSJosh Paetzel #define DHCPV6_RAS_PORT 547 1201*c2625e6eSJosh Paetzel 1202*c2625e6eSJosh Paetzel #define BMC_FILT_BROADCAST_ARP ((uint32_t)(1)) 1203*c2625e6eSJosh Paetzel #define BMC_FILT_BROADCAST_DHCP_CLIENT ((uint32_t)(1 << 1)) 1204*c2625e6eSJosh Paetzel #define BMC_FILT_BROADCAST_DHCP_SERVER ((uint32_t)(1 << 2)) 1205*c2625e6eSJosh Paetzel #define BMC_FILT_BROADCAST_NET_BIOS ((uint32_t)(1 << 3)) 1206*c2625e6eSJosh Paetzel #define BMC_FILT_BROADCAST ((uint32_t)(1 << 4)) 1207*c2625e6eSJosh Paetzel #define BMC_FILT_MULTICAST_IPV6_NEIGH_ADVER ((uint32_t)(1 << 5)) 1208*c2625e6eSJosh Paetzel #define BMC_FILT_MULTICAST_IPV6_RA ((uint32_t)(1 << 6)) 1209*c2625e6eSJosh Paetzel #define BMC_FILT_MULTICAST_IPV6_RAS ((uint32_t)(1 << 7)) 1210*c2625e6eSJosh Paetzel #define BMC_FILT_MULTICAST ((uint32_t)(1 << 8)) 1211*c2625e6eSJosh Paetzel 1212*c2625e6eSJosh Paetzel #define ND_ROUTER_ADVERT 134 1213*c2625e6eSJosh Paetzel #define ND_NEIGHBOR_ADVERT 136 1214*c2625e6eSJosh Paetzel 1215*c2625e6eSJosh Paetzel #define is_mc_allowed_on_bmc(sc, eh) \ 1216*c2625e6eSJosh Paetzel (!is_multicast_filt_enabled(sc) && \ 1217*c2625e6eSJosh Paetzel ETHER_IS_MULTICAST(eh->ether_dhost) && \ 1218*c2625e6eSJosh Paetzel !ETHER_IS_BROADCAST(eh->ether_dhost)) 1219*c2625e6eSJosh Paetzel 1220*c2625e6eSJosh Paetzel #define is_bc_allowed_on_bmc(sc, eh) \ 1221*c2625e6eSJosh Paetzel (!is_broadcast_filt_enabled(sc) && \ 1222*c2625e6eSJosh Paetzel ETHER_IS_BROADCAST(eh->ether_dhost)) 1223*c2625e6eSJosh Paetzel 1224*c2625e6eSJosh Paetzel #define is_arp_allowed_on_bmc(sc, et) \ 1225*c2625e6eSJosh Paetzel (is_arp(et) && is_arp_filt_enabled(sc)) 1226*c2625e6eSJosh Paetzel 1227*c2625e6eSJosh Paetzel #define is_arp(et) (et == ETHERTYPE_ARP) 1228*c2625e6eSJosh Paetzel 1229*c2625e6eSJosh Paetzel #define is_arp_filt_enabled(sc) \ 1230*c2625e6eSJosh Paetzel (sc->bmc_filt_mask & (BMC_FILT_BROADCAST_ARP)) 1231*c2625e6eSJosh Paetzel 1232*c2625e6eSJosh Paetzel #define is_dhcp_client_filt_enabled(sc) \ 1233*c2625e6eSJosh Paetzel (sc->bmc_filt_mask & BMC_FILT_BROADCAST_DHCP_CLIENT) 1234*c2625e6eSJosh Paetzel 1235*c2625e6eSJosh Paetzel #define is_dhcp_srvr_filt_enabled(sc) \ 1236*c2625e6eSJosh Paetzel (sc->bmc_filt_mask & BMC_FILT_BROADCAST_DHCP_SERVER) 1237*c2625e6eSJosh Paetzel 1238*c2625e6eSJosh Paetzel #define is_nbios_filt_enabled(sc) \ 1239*c2625e6eSJosh Paetzel (sc->bmc_filt_mask & BMC_FILT_BROADCAST_NET_BIOS) 1240*c2625e6eSJosh Paetzel 1241*c2625e6eSJosh Paetzel #define is_ipv6_na_filt_enabled(sc) \ 1242*c2625e6eSJosh Paetzel (sc->bmc_filt_mask & \ 1243*c2625e6eSJosh Paetzel BMC_FILT_MULTICAST_IPV6_NEIGH_ADVER) 1244*c2625e6eSJosh Paetzel 1245*c2625e6eSJosh Paetzel #define is_ipv6_ra_filt_enabled(sc) \ 1246*c2625e6eSJosh Paetzel (sc->bmc_filt_mask & BMC_FILT_MULTICAST_IPV6_RA) 1247*c2625e6eSJosh Paetzel 1248*c2625e6eSJosh Paetzel #define is_ipv6_ras_filt_enabled(sc) \ 1249*c2625e6eSJosh Paetzel (sc->bmc_filt_mask & BMC_FILT_MULTICAST_IPV6_RAS) 1250*c2625e6eSJosh Paetzel 1251*c2625e6eSJosh Paetzel #define is_broadcast_filt_enabled(sc) \ 1252*c2625e6eSJosh Paetzel (sc->bmc_filt_mask & BMC_FILT_BROADCAST) 1253*c2625e6eSJosh Paetzel 1254*c2625e6eSJosh Paetzel #define is_multicast_filt_enabled(sc) \ 1255*c2625e6eSJosh Paetzel (sc->bmc_filt_mask & BMC_FILT_MULTICAST) 1256*c2625e6eSJosh Paetzel 1257*c2625e6eSJosh Paetzel #define is_os2bmc_enabled(sc) (sc->flags & OCE_FLAGS_OS2BMC) 1258*c2625e6eSJosh Paetzel 1259*c2625e6eSJosh Paetzel #define LRO_FLAGS_HASH_MODE 0x00000001 1260*c2625e6eSJosh Paetzel #define LRO_FLAGS_RSS_MODE 0x00000004 1261*c2625e6eSJosh Paetzel #define LRO_FLAGS_CLSC_IPV4 0x00000010 1262*c2625e6eSJosh Paetzel #define LRO_FLAGS_CLSC_IPV6 0x00000020 1263*c2625e6eSJosh Paetzel #define NIC_RQ_FLAGS_RSS 0x0001 1264*c2625e6eSJosh Paetzel #define NIC_RQ_FLAGS_LRO 0x0020 1265*c2625e6eSJosh Paetzel 1266