xref: /freebsd/sys/dev/nvme/nvme_sim.c (revision 511662d083ea24a689361e8338cb28e9d09b97f6)
1 /*-
2  * Copyright (c) 2016 Netflix, Inc
3  *
4  * Redistribution and use in source and binary forms, with or without
5  * modification, are permitted provided that the following conditions
6  * are met:
7  * 1. Redistributions of source code must retain the above copyright
8  *    notice, this list of conditions and the following disclaimer,
9  *    without modification, immediately at the beginning of the file.
10  * 2. Redistributions in binary form must reproduce the above copyright
11  *    notice, this list of conditions and the following disclaimer in the
12  *    documentation and/or other materials provided with the distribution.
13  *
14  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
15  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
16  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
17  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
18  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
19  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
20  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
21  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
22  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
23  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
24  */
25 
26 #include <sys/cdefs.h>
27 __FBSDID("$FreeBSD$");
28 
29 #include <sys/param.h>
30 #include <sys/systm.h>
31 #include <sys/buf.h>
32 #include <sys/bus.h>
33 #include <sys/conf.h>
34 #include <sys/ioccom.h>
35 #include <sys/malloc.h>
36 #include <sys/proc.h>
37 #include <sys/smp.h>
38 
39 #include <cam/cam.h>
40 #include <cam/cam_ccb.h>
41 #include <cam/cam_sim.h>
42 #include <cam/cam_xpt_sim.h>
43 #include <cam/cam_debug.h>
44 
45 #include <dev/pci/pcivar.h>
46 #include <dev/pci/pcireg.h>
47 
48 #include "nvme_private.h"
49 
50 #define ccb_accb_ptr spriv_ptr0
51 #define ccb_ctrlr_ptr spriv_ptr1
52 static void	nvme_sim_action(struct cam_sim *sim, union ccb *ccb);
53 static void	nvme_sim_poll(struct cam_sim *sim);
54 
55 #define sim2softc(sim)	((struct nvme_sim_softc *)cam_sim_softc(sim))
56 #define sim2ctrlr(sim)	(sim2softc(sim)->s_ctrlr)
57 
58 struct nvme_sim_softc
59 {
60 	struct nvme_controller	*s_ctrlr;
61 	struct cam_sim		*s_sim;
62 	struct cam_path		*s_path;
63 };
64 
65 static void
66 nvme_sim_nvmeio_done(void *ccb_arg, const struct nvme_completion *cpl)
67 {
68 	union ccb *ccb = (union ccb *)ccb_arg;
69 
70 	/*
71 	 * Let the periph know the completion, and let it sort out what
72 	 * it means. Make our best guess, though for the status code.
73 	 */
74 	memcpy(&ccb->nvmeio.cpl, cpl, sizeof(*cpl));
75 	ccb->ccb_h.status &= ~CAM_SIM_QUEUED;
76 	if (nvme_completion_is_error(cpl)) {
77 		ccb->ccb_h.status = CAM_REQ_CMP_ERR;
78 		xpt_done(ccb);
79 	} else {
80 		ccb->ccb_h.status = CAM_REQ_CMP;
81 		xpt_done_direct(ccb);
82 	}
83 }
84 
85 static void
86 nvme_sim_nvmeio(struct cam_sim *sim, union ccb *ccb)
87 {
88 	struct ccb_nvmeio	*nvmeio = &ccb->nvmeio;
89 	struct nvme_request	*req;
90 	void			*payload;
91 	uint32_t		size;
92 	struct nvme_controller *ctrlr;
93 
94 	ctrlr = sim2ctrlr(sim);
95 	payload = nvmeio->data_ptr;
96 	size = nvmeio->dxfer_len;
97 	/* SG LIST ??? */
98 	if ((nvmeio->ccb_h.flags & CAM_DATA_MASK) == CAM_DATA_BIO)
99 		req = nvme_allocate_request_bio((struct bio *)payload,
100 		    nvme_sim_nvmeio_done, ccb);
101 	else if ((nvmeio->ccb_h.flags & CAM_DATA_SG) == CAM_DATA_SG)
102 		req = nvme_allocate_request_ccb(ccb, nvme_sim_nvmeio_done, ccb);
103 	else if (payload == NULL)
104 		req = nvme_allocate_request_null(nvme_sim_nvmeio_done, ccb);
105 	else
106 		req = nvme_allocate_request_vaddr(payload, size,
107 		    nvme_sim_nvmeio_done, ccb);
108 
109 	if (req == NULL) {
110 		nvmeio->ccb_h.status = CAM_RESRC_UNAVAIL;
111 		xpt_done(ccb);
112 		return;
113 	}
114 	ccb->ccb_h.status |= CAM_SIM_QUEUED;
115 
116 	memcpy(&req->cmd, &ccb->nvmeio.cmd, sizeof(ccb->nvmeio.cmd));
117 
118 	if (ccb->ccb_h.func_code == XPT_NVME_IO)
119 		nvme_ctrlr_submit_io_request(ctrlr, req);
120 	else
121 		nvme_ctrlr_submit_admin_request(ctrlr, req);
122 }
123 
124 static uint32_t
125 nvme_link_kBps(struct nvme_controller *ctrlr)
126 {
127 	uint32_t speed, lanes, link[] = { 1, 250000, 500000, 985000, 1970000 };
128 	uint32_t status;
129 
130 	status = pcie_read_config(ctrlr->dev, PCIER_LINK_STA, 2);
131 	speed = status & PCIEM_LINK_STA_SPEED;
132 	lanes = (status & PCIEM_LINK_STA_WIDTH) >> 4;
133 	/*
134 	 * Failsafe on link speed indicator. If it is insane report the number of
135 	 * lanes as the speed. Not 100% accurate, but may be diagnostic.
136 	 */
137 	if (speed >= nitems(link))
138 		speed = 0;
139 	return link[speed] * lanes;
140 }
141 
142 static void
143 nvme_sim_action(struct cam_sim *sim, union ccb *ccb)
144 {
145 	struct nvme_controller *ctrlr;
146 
147 	CAM_DEBUG(ccb->ccb_h.path, CAM_DEBUG_TRACE,
148 	    ("nvme_sim_action: func= %#x\n",
149 		ccb->ccb_h.func_code));
150 
151 	ctrlr = sim2ctrlr(sim);
152 
153 	switch (ccb->ccb_h.func_code) {
154 	case XPT_CALC_GEOMETRY:		/* Calculate Geometry Totally nuts ? XXX */
155 		/*
156 		 * Only meaningful for old-school SCSI disks since only the SCSI
157 		 * da driver generates them. Reject all these that slip through.
158 		 */
159 		/*FALLTHROUGH*/
160 	case XPT_ABORT:			/* Abort the specified CCB */
161 		ccb->ccb_h.status = CAM_REQ_INVALID;
162 		break;
163 	case XPT_SET_TRAN_SETTINGS:
164 		/*
165 		 * NVMe doesn't really have different transfer settings, but
166 		 * other parts of CAM think failure here is a big deal.
167 		 */
168 		ccb->ccb_h.status = CAM_REQ_CMP;
169 		break;
170 	case XPT_PATH_INQ:		/* Path routing inquiry */
171 	{
172 		struct ccb_pathinq	*cpi = &ccb->cpi;
173 		device_t		dev = ctrlr->dev;
174 
175 		/*
176 		 * NVMe may have multiple LUNs on the same path. Current generation
177 		 * of NVMe devives support only a single name space. Multiple name
178 		 * space drives are coming, but it's unclear how we should report
179 		 * them up the stack.
180 		 */
181 		cpi->version_num = 1;
182 		cpi->hba_inquiry = 0;
183 		cpi->target_sprt = 0;
184 		cpi->hba_misc =  PIM_UNMAPPED | PIM_NOSCAN;
185 		cpi->hba_eng_cnt = 0;
186 		cpi->max_target = 0;
187 		cpi->max_lun = ctrlr->cdata.nn;
188 		cpi->maxio = ctrlr->max_xfer_size;
189 		cpi->initiator_id = 0;
190 		cpi->bus_id = cam_sim_bus(sim);
191 		cpi->base_transfer_speed = nvme_link_kBps(ctrlr);
192 		strlcpy(cpi->sim_vid, "FreeBSD", SIM_IDLEN);
193 		strlcpy(cpi->hba_vid, "NVMe", HBA_IDLEN);
194 		strlcpy(cpi->dev_name, cam_sim_name(sim), DEV_IDLEN);
195 		cpi->unit_number = cam_sim_unit(sim);
196 		cpi->transport = XPORT_NVME;		/* XXX XPORT_PCIE ? */
197 		cpi->transport_version = nvme_mmio_read_4(ctrlr, vs);
198 		cpi->protocol = PROTO_NVME;
199 		cpi->protocol_version = nvme_mmio_read_4(ctrlr, vs);
200 		cpi->xport_specific.nvme.nsid = xpt_path_lun_id(ccb->ccb_h.path);
201 		cpi->xport_specific.nvme.domain = pci_get_domain(dev);
202 		cpi->xport_specific.nvme.bus = pci_get_bus(dev);
203 		cpi->xport_specific.nvme.slot = pci_get_slot(dev);
204 		cpi->xport_specific.nvme.function = pci_get_function(dev);
205 		cpi->xport_specific.nvme.extra = 0;
206 		cpi->ccb_h.status = CAM_REQ_CMP;
207 		break;
208 	}
209 	case XPT_GET_TRAN_SETTINGS:	/* Get transport settings */
210 	{
211 		struct ccb_trans_settings	*cts;
212 		struct ccb_trans_settings_nvme	*nvmep;
213 		struct ccb_trans_settings_nvme	*nvmex;
214 		device_t dev;
215 		uint32_t status, caps;
216 
217 		dev = ctrlr->dev;
218 		cts = &ccb->cts;
219 		nvmex = &cts->xport_specific.nvme;
220 		nvmep = &cts->proto_specific.nvme;
221 
222 		status = pcie_read_config(dev, PCIER_LINK_STA, 2);
223 		caps = pcie_read_config(dev, PCIER_LINK_CAP, 2);
224 		nvmex->valid = CTS_NVME_VALID_SPEC | CTS_NVME_VALID_LINK;
225 		nvmex->spec = nvme_mmio_read_4(ctrlr, vs);
226 		nvmex->speed = status & PCIEM_LINK_STA_SPEED;
227 		nvmex->lanes = (status & PCIEM_LINK_STA_WIDTH) >> 4;
228 		nvmex->max_speed = caps & PCIEM_LINK_CAP_MAX_SPEED;
229 		nvmex->max_lanes = (caps & PCIEM_LINK_CAP_MAX_WIDTH) >> 4;
230 
231 		/* XXX these should be something else maybe ? */
232 		nvmep->valid = 1;
233 		nvmep->spec = nvmex->spec;
234 
235 		cts->transport = XPORT_NVME;
236 		cts->protocol = PROTO_NVME;
237 		cts->ccb_h.status = CAM_REQ_CMP;
238 		break;
239 	}
240 	case XPT_TERM_IO:		/* Terminate the I/O process */
241 		/*
242 		 * every driver handles this, but nothing generates it. Assume
243 		 * it's OK to just say 'that worked'.
244 		 */
245 		/*FALLTHROUGH*/
246 	case XPT_RESET_DEV:		/* Bus Device Reset the specified device */
247 	case XPT_RESET_BUS:		/* Reset the specified bus */
248 		/*
249 		 * NVMe doesn't really support physically resetting the bus. It's part
250 		 * of the bus scanning dance, so return sucess to tell the process to
251 		 * proceed.
252 		 */
253 		ccb->ccb_h.status = CAM_REQ_CMP;
254 		break;
255 	case XPT_NVME_IO:		/* Execute the requested I/O operation */
256 	case XPT_NVME_ADMIN:		/* or Admin operation */
257 		nvme_sim_nvmeio(sim, ccb);
258 		return;			/* no done */
259 	default:
260 		ccb->ccb_h.status = CAM_REQ_INVALID;
261 		break;
262 	}
263 	xpt_done(ccb);
264 }
265 
266 static void
267 nvme_sim_poll(struct cam_sim *sim)
268 {
269 
270 	nvme_ctrlr_poll(sim2ctrlr(sim));
271 }
272 
273 static void *
274 nvme_sim_new_controller(struct nvme_controller *ctrlr)
275 {
276 	struct nvme_sim_softc *sc;
277 	struct cam_devq *devq;
278 	int max_trans;
279 
280 	max_trans = ctrlr->max_hw_pend_io;
281 	devq = cam_simq_alloc(max_trans);
282 	if (devq == NULL)
283 		return (NULL);
284 
285 	sc = malloc(sizeof(*sc), M_NVME, M_ZERO | M_WAITOK);
286 	sc->s_ctrlr = ctrlr;
287 
288 	sc->s_sim = cam_sim_alloc(nvme_sim_action, nvme_sim_poll,
289 	    "nvme", sc, device_get_unit(ctrlr->dev),
290 	    NULL, max_trans, max_trans, devq);
291 	if (sc->s_sim == NULL) {
292 		printf("Failed to allocate a sim\n");
293 		cam_simq_free(devq);
294 		goto err1;
295 	}
296 	if (xpt_bus_register(sc->s_sim, ctrlr->dev, 0) != CAM_SUCCESS) {
297 		printf("Failed to create a bus\n");
298 		goto err2;
299 	}
300 	if (xpt_create_path(&sc->s_path, /*periph*/NULL, cam_sim_path(sc->s_sim),
301 	    CAM_TARGET_WILDCARD, CAM_LUN_WILDCARD) != CAM_REQ_CMP) {
302 		printf("Failed to create a path\n");
303 		goto err3;
304 	}
305 
306 	return (sc);
307 
308 err3:
309 	xpt_bus_deregister(cam_sim_path(sc->s_sim));
310 err2:
311 	cam_sim_free(sc->s_sim, /*free_devq*/TRUE);
312 err1:
313 	free(sc, M_NVME);
314 	return (NULL);
315 }
316 
317 static void *
318 nvme_sim_new_ns(struct nvme_namespace *ns, void *sc_arg)
319 {
320 	struct nvme_sim_softc *sc = sc_arg;
321 	union ccb *ccb;
322 
323 	ccb = xpt_alloc_ccb_nowait();
324 	if (ccb == NULL) {
325 		printf("unable to alloc CCB for rescan\n");
326 		return (NULL);
327 	}
328 
329 	if (xpt_create_path(&ccb->ccb_h.path, /*periph*/NULL,
330 	    cam_sim_path(sc->s_sim), 0, ns->id) != CAM_REQ_CMP) {
331 		printf("unable to create path for rescan\n");
332 		xpt_free_ccb(ccb);
333 		return (NULL);
334 	}
335 
336 	xpt_rescan(ccb);
337 
338 	return (ns);
339 }
340 
341 static void
342 nvme_sim_controller_fail(void *ctrlr_arg)
343 {
344 	struct nvme_sim_softc *sc = ctrlr_arg;
345 
346 	xpt_async(AC_LOST_DEVICE, sc->s_path, NULL);
347 	xpt_free_path(sc->s_path);
348 	xpt_bus_deregister(cam_sim_path(sc->s_sim));
349 	cam_sim_free(sc->s_sim, /*free_devq*/TRUE);
350 	free(sc, M_NVME);
351 }
352 
353 struct nvme_consumer *consumer_cookie;
354 
355 static void
356 nvme_sim_init(void)
357 {
358 	if (nvme_use_nvd)
359 		return;
360 
361 	consumer_cookie = nvme_register_consumer(nvme_sim_new_ns,
362 	    nvme_sim_new_controller, NULL, nvme_sim_controller_fail);
363 }
364 
365 SYSINIT(nvme_sim_register, SI_SUB_DRIVERS, SI_ORDER_ANY,
366     nvme_sim_init, NULL);
367 
368 static void
369 nvme_sim_uninit(void)
370 {
371 	if (nvme_use_nvd)
372 		return;
373 	/* XXX Cleanup */
374 
375 	nvme_unregister_consumer(consumer_cookie);
376 }
377 
378 SYSUNINIT(nvme_sim_unregister, SI_SUB_DRIVERS, SI_ORDER_ANY,
379     nvme_sim_uninit, NULL);
380