1bfc788c2SDavid E. O'Brien /* $OpenBSD: if_nfe.c,v 1.54 2006/04/07 12:38:12 jsg Exp $ */ 2257c5577SDavid E. O'Brien 3257c5577SDavid E. O'Brien /*- 4bfc788c2SDavid E. O'Brien * Copyright (c) 2006 Shigeaki Tagashira <shigeaki@se.hiroshima-u.ac.jp> 5257c5577SDavid E. O'Brien * Copyright (c) 2006 Damien Bergamini <damien.bergamini@free.fr> 6257c5577SDavid E. O'Brien * Copyright (c) 2005, 2006 Jonathan Gray <jsg@openbsd.org> 7257c5577SDavid E. O'Brien * 8257c5577SDavid E. O'Brien * Permission to use, copy, modify, and distribute this software for any 9257c5577SDavid E. O'Brien * purpose with or without fee is hereby granted, provided that the above 10257c5577SDavid E. O'Brien * copyright notice and this permission notice appear in all copies. 11257c5577SDavid E. O'Brien * 12257c5577SDavid E. O'Brien * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 13257c5577SDavid E. O'Brien * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 14257c5577SDavid E. O'Brien * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 15257c5577SDavid E. O'Brien * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 16257c5577SDavid E. O'Brien * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 17257c5577SDavid E. O'Brien * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 18257c5577SDavid E. O'Brien * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 19257c5577SDavid E. O'Brien */ 20257c5577SDavid E. O'Brien 21257c5577SDavid E. O'Brien /* Driver for NVIDIA nForce MCP Fast Ethernet and Gigabit Ethernet */ 22257c5577SDavid E. O'Brien 23bfc788c2SDavid E. O'Brien #include <sys/cdefs.h> 24bfc788c2SDavid E. O'Brien __FBSDID("$FreeBSD$"); 25bfc788c2SDavid E. O'Brien 26bfc788c2SDavid E. O'Brien #ifdef HAVE_KERNEL_OPTION_HEADERS 27bfc788c2SDavid E. O'Brien #include "opt_device_polling.h" 28bfc788c2SDavid E. O'Brien #endif 29257c5577SDavid E. O'Brien 30257c5577SDavid E. O'Brien #include <sys/param.h> 31257c5577SDavid E. O'Brien #include <sys/endian.h> 32257c5577SDavid E. O'Brien #include <sys/systm.h> 33257c5577SDavid E. O'Brien #include <sys/sockio.h> 34257c5577SDavid E. O'Brien #include <sys/mbuf.h> 35257c5577SDavid E. O'Brien #include <sys/malloc.h> 36bfc788c2SDavid E. O'Brien #include <sys/module.h> 37257c5577SDavid E. O'Brien #include <sys/kernel.h> 38aab5582fSPyun YongHyeon #include <sys/queue.h> 39257c5577SDavid E. O'Brien #include <sys/socket.h> 40aab5582fSPyun YongHyeon #include <sys/sysctl.h> 41bfc788c2SDavid E. O'Brien #include <sys/taskqueue.h> 42257c5577SDavid E. O'Brien 43257c5577SDavid E. O'Brien #include <net/if.h> 44bfc788c2SDavid E. O'Brien #include <net/if_arp.h> 45bfc788c2SDavid E. O'Brien #include <net/ethernet.h> 46257c5577SDavid E. O'Brien #include <net/if_dl.h> 47257c5577SDavid E. O'Brien #include <net/if_media.h> 48257c5577SDavid E. O'Brien #include <net/if_types.h> 49257c5577SDavid E. O'Brien #include <net/if_vlan_var.h> 50257c5577SDavid E. O'Brien 51257c5577SDavid E. O'Brien #include <net/bpf.h> 52bfc788c2SDavid E. O'Brien 53bfc788c2SDavid E. O'Brien #include <machine/bus.h> 54bfc788c2SDavid E. O'Brien #include <machine/resource.h> 55bfc788c2SDavid E. O'Brien #include <sys/bus.h> 56bfc788c2SDavid E. O'Brien #include <sys/rman.h> 57257c5577SDavid E. O'Brien 58257c5577SDavid E. O'Brien #include <dev/mii/mii.h> 59257c5577SDavid E. O'Brien #include <dev/mii/miivar.h> 60257c5577SDavid E. O'Brien 61257c5577SDavid E. O'Brien #include <dev/pci/pcireg.h> 62257c5577SDavid E. O'Brien #include <dev/pci/pcivar.h> 63257c5577SDavid E. O'Brien 64bfc788c2SDavid E. O'Brien #include <dev/nfe/if_nfereg.h> 65bfc788c2SDavid E. O'Brien #include <dev/nfe/if_nfevar.h> 66257c5577SDavid E. O'Brien 67bfc788c2SDavid E. O'Brien MODULE_DEPEND(nfe, pci, 1, 1, 1); 68bfc788c2SDavid E. O'Brien MODULE_DEPEND(nfe, ether, 1, 1, 1); 69bfc788c2SDavid E. O'Brien MODULE_DEPEND(nfe, miibus, 1, 1, 1); 70aab5582fSPyun YongHyeon 71aab5582fSPyun YongHyeon /* "device miibus" required. See GENERIC if you get errors here. */ 72bfc788c2SDavid E. O'Brien #include "miibus_if.h" 73257c5577SDavid E. O'Brien 74bfc788c2SDavid E. O'Brien static int nfe_probe(device_t); 75bfc788c2SDavid E. O'Brien static int nfe_attach(device_t); 76bfc788c2SDavid E. O'Brien static int nfe_detach(device_t); 77aab5582fSPyun YongHyeon static int nfe_suspend(device_t); 78aab5582fSPyun YongHyeon static int nfe_resume(device_t); 796a087a87SPyun YongHyeon static int nfe_shutdown(device_t); 807e7a45ceSPyun YongHyeon static int nfe_can_use_msix(struct nfe_softc *); 81aab5582fSPyun YongHyeon static void nfe_power(struct nfe_softc *); 82bfc788c2SDavid E. O'Brien static int nfe_miibus_readreg(device_t, int, int); 83bfc788c2SDavid E. O'Brien static int nfe_miibus_writereg(device_t, int, int, int); 84bfc788c2SDavid E. O'Brien static void nfe_miibus_statchg(device_t); 8552a1393eSPyun YongHyeon static void nfe_mac_config(struct nfe_softc *, struct mii_data *); 86aab5582fSPyun YongHyeon static void nfe_set_intr(struct nfe_softc *); 87aab5582fSPyun YongHyeon static __inline void nfe_enable_intr(struct nfe_softc *); 88aab5582fSPyun YongHyeon static __inline void nfe_disable_intr(struct nfe_softc *); 89bfc788c2SDavid E. O'Brien static int nfe_ioctl(struct ifnet *, u_long, caddr_t); 90aab5582fSPyun YongHyeon static void nfe_alloc_msix(struct nfe_softc *, int); 91aab5582fSPyun YongHyeon static int nfe_intr(void *); 92aab5582fSPyun YongHyeon static void nfe_int_task(void *, int); 93aab5582fSPyun YongHyeon static __inline void nfe_discard_rxbuf(struct nfe_softc *, int); 94aab5582fSPyun YongHyeon static __inline void nfe_discard_jrxbuf(struct nfe_softc *, int); 95aab5582fSPyun YongHyeon static int nfe_newbuf(struct nfe_softc *, int); 96aab5582fSPyun YongHyeon static int nfe_jnewbuf(struct nfe_softc *, int); 971abcdbd1SAttilio Rao static int nfe_rxeof(struct nfe_softc *, int, int *); 981abcdbd1SAttilio Rao static int nfe_jrxeof(struct nfe_softc *, int, int *); 99bfc788c2SDavid E. O'Brien static void nfe_txeof(struct nfe_softc *); 100aab5582fSPyun YongHyeon static int nfe_encap(struct nfe_softc *, struct mbuf **); 101bfc788c2SDavid E. O'Brien static void nfe_setmulti(struct nfe_softc *); 102bfc788c2SDavid E. O'Brien static void nfe_start(struct ifnet *); 103*32341ad6SJohn Baldwin static void nfe_start_locked(struct ifnet *); 104bfc788c2SDavid E. O'Brien static void nfe_watchdog(struct ifnet *); 105bfc788c2SDavid E. O'Brien static void nfe_init(void *); 106bfc788c2SDavid E. O'Brien static void nfe_init_locked(void *); 107aab5582fSPyun YongHyeon static void nfe_stop(struct ifnet *); 108bfc788c2SDavid E. O'Brien static int nfe_alloc_rx_ring(struct nfe_softc *, struct nfe_rx_ring *); 1098b590ad2SPyun YongHyeon static void nfe_alloc_jrx_ring(struct nfe_softc *, struct nfe_jrx_ring *); 110aab5582fSPyun YongHyeon static int nfe_init_rx_ring(struct nfe_softc *, struct nfe_rx_ring *); 111aab5582fSPyun YongHyeon static int nfe_init_jrx_ring(struct nfe_softc *, struct nfe_jrx_ring *); 112bfc788c2SDavid E. O'Brien static void nfe_free_rx_ring(struct nfe_softc *, struct nfe_rx_ring *); 113aab5582fSPyun YongHyeon static void nfe_free_jrx_ring(struct nfe_softc *, struct nfe_jrx_ring *); 114bfc788c2SDavid E. O'Brien static int nfe_alloc_tx_ring(struct nfe_softc *, struct nfe_tx_ring *); 115aab5582fSPyun YongHyeon static void nfe_init_tx_ring(struct nfe_softc *, struct nfe_tx_ring *); 116bfc788c2SDavid E. O'Brien static void nfe_free_tx_ring(struct nfe_softc *, struct nfe_tx_ring *); 117bfc788c2SDavid E. O'Brien static int nfe_ifmedia_upd(struct ifnet *); 118bfc788c2SDavid E. O'Brien static void nfe_ifmedia_sts(struct ifnet *, struct ifmediareq *); 119bfc788c2SDavid E. O'Brien static void nfe_tick(void *); 120aab5582fSPyun YongHyeon static void nfe_get_macaddr(struct nfe_softc *, uint8_t *); 121aab5582fSPyun YongHyeon static void nfe_set_macaddr(struct nfe_softc *, uint8_t *); 122bfc788c2SDavid E. O'Brien static void nfe_dma_map_segs(void *, bus_dma_segment_t *, int, int); 123aab5582fSPyun YongHyeon 124aab5582fSPyun YongHyeon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int); 125aab5582fSPyun YongHyeon static int sysctl_hw_nfe_proc_limit(SYSCTL_HANDLER_ARGS); 12617d022beSPyun YongHyeon static void nfe_sysctl_node(struct nfe_softc *); 12717d022beSPyun YongHyeon static void nfe_stats_clear(struct nfe_softc *); 12817d022beSPyun YongHyeon static void nfe_stats_update(struct nfe_softc *); 12952a1393eSPyun YongHyeon static void nfe_set_linkspeed(struct nfe_softc *); 13052a1393eSPyun YongHyeon static void nfe_set_wol(struct nfe_softc *); 131257c5577SDavid E. O'Brien 132257c5577SDavid E. O'Brien #ifdef NFE_DEBUG 133aab5582fSPyun YongHyeon static int nfedebug = 0; 134aab5582fSPyun YongHyeon #define DPRINTF(sc, ...) do { \ 135aab5582fSPyun YongHyeon if (nfedebug) \ 136aab5582fSPyun YongHyeon device_printf((sc)->nfe_dev, __VA_ARGS__); \ 137aab5582fSPyun YongHyeon } while (0) 138aab5582fSPyun YongHyeon #define DPRINTFN(sc, n, ...) do { \ 139aab5582fSPyun YongHyeon if (nfedebug >= (n)) \ 140aab5582fSPyun YongHyeon device_printf((sc)->nfe_dev, __VA_ARGS__); \ 141aab5582fSPyun YongHyeon } while (0) 142257c5577SDavid E. O'Brien #else 143aab5582fSPyun YongHyeon #define DPRINTF(sc, ...) 144aab5582fSPyun YongHyeon #define DPRINTFN(sc, n, ...) 145257c5577SDavid E. O'Brien #endif 146257c5577SDavid E. O'Brien 147bfc788c2SDavid E. O'Brien #define NFE_LOCK(_sc) mtx_lock(&(_sc)->nfe_mtx) 148bfc788c2SDavid E. O'Brien #define NFE_UNLOCK(_sc) mtx_unlock(&(_sc)->nfe_mtx) 149bfc788c2SDavid E. O'Brien #define NFE_LOCK_ASSERT(_sc) mtx_assert(&(_sc)->nfe_mtx, MA_OWNED) 150bfc788c2SDavid E. O'Brien 151aab5582fSPyun YongHyeon /* Tunables. */ 152aab5582fSPyun YongHyeon static int msi_disable = 0; 153aab5582fSPyun YongHyeon static int msix_disable = 0; 1548b590ad2SPyun YongHyeon static int jumbo_disable = 0; 155aab5582fSPyun YongHyeon TUNABLE_INT("hw.nfe.msi_disable", &msi_disable); 156aab5582fSPyun YongHyeon TUNABLE_INT("hw.nfe.msix_disable", &msix_disable); 1578b590ad2SPyun YongHyeon TUNABLE_INT("hw.nfe.jumbo_disable", &jumbo_disable); 158bfc788c2SDavid E. O'Brien 159bfc788c2SDavid E. O'Brien static device_method_t nfe_methods[] = { 160bfc788c2SDavid E. O'Brien /* Device interface */ 161bfc788c2SDavid E. O'Brien DEVMETHOD(device_probe, nfe_probe), 162bfc788c2SDavid E. O'Brien DEVMETHOD(device_attach, nfe_attach), 163bfc788c2SDavid E. O'Brien DEVMETHOD(device_detach, nfe_detach), 164aab5582fSPyun YongHyeon DEVMETHOD(device_suspend, nfe_suspend), 165aab5582fSPyun YongHyeon DEVMETHOD(device_resume, nfe_resume), 166bfc788c2SDavid E. O'Brien DEVMETHOD(device_shutdown, nfe_shutdown), 167bfc788c2SDavid E. O'Brien 168bfc788c2SDavid E. O'Brien /* bus interface */ 169bfc788c2SDavid E. O'Brien DEVMETHOD(bus_print_child, bus_generic_print_child), 170bfc788c2SDavid E. O'Brien DEVMETHOD(bus_driver_added, bus_generic_driver_added), 171bfc788c2SDavid E. O'Brien 172bfc788c2SDavid E. O'Brien /* MII interface */ 173bfc788c2SDavid E. O'Brien DEVMETHOD(miibus_readreg, nfe_miibus_readreg), 174bfc788c2SDavid E. O'Brien DEVMETHOD(miibus_writereg, nfe_miibus_writereg), 175bfc788c2SDavid E. O'Brien DEVMETHOD(miibus_statchg, nfe_miibus_statchg), 176bfc788c2SDavid E. O'Brien 177aab5582fSPyun YongHyeon { NULL, NULL } 178257c5577SDavid E. O'Brien }; 179257c5577SDavid E. O'Brien 180bfc788c2SDavid E. O'Brien static driver_t nfe_driver = { 181bfc788c2SDavid E. O'Brien "nfe", 182bfc788c2SDavid E. O'Brien nfe_methods, 183bfc788c2SDavid E. O'Brien sizeof(struct nfe_softc) 184bfc788c2SDavid E. O'Brien }; 185bfc788c2SDavid E. O'Brien 186bfc788c2SDavid E. O'Brien static devclass_t nfe_devclass; 187bfc788c2SDavid E. O'Brien 188bfc788c2SDavid E. O'Brien DRIVER_MODULE(nfe, pci, nfe_driver, nfe_devclass, 0, 0); 189bfc788c2SDavid E. O'Brien DRIVER_MODULE(miibus, nfe, miibus_driver, miibus_devclass, 0, 0); 190bfc788c2SDavid E. O'Brien 191bfc788c2SDavid E. O'Brien static struct nfe_type nfe_devs[] = { 192bfc788c2SDavid E. O'Brien {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE_LAN, 1936bec3967SDavid E. O'Brien "NVIDIA nForce MCP Networking Adapter"}, 194bfc788c2SDavid E. O'Brien {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE2_LAN, 1956bec3967SDavid E. O'Brien "NVIDIA nForce2 MCP2 Networking Adapter"}, 196bfc788c2SDavid E. O'Brien {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE2_400_LAN1, 1976bec3967SDavid E. O'Brien "NVIDIA nForce2 400 MCP4 Networking Adapter"}, 198bfc788c2SDavid E. O'Brien {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE2_400_LAN2, 1996bec3967SDavid E. O'Brien "NVIDIA nForce2 400 MCP5 Networking Adapter"}, 2006bec3967SDavid E. O'Brien {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN1, 2016bec3967SDavid E. O'Brien "NVIDIA nForce3 MCP3 Networking Adapter"}, 202bfc788c2SDavid E. O'Brien {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_250_LAN, 2036bec3967SDavid E. O'Brien "NVIDIA nForce3 250 MCP6 Networking Adapter"}, 204bfc788c2SDavid E. O'Brien {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN4, 2056bec3967SDavid E. O'Brien "NVIDIA nForce3 MCP7 Networking Adapter"}, 206bfc788c2SDavid E. O'Brien {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE4_LAN1, 2076bec3967SDavid E. O'Brien "NVIDIA nForce4 CK804 MCP8 Networking Adapter"}, 208bfc788c2SDavid E. O'Brien {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE4_LAN2, 2096bec3967SDavid E. O'Brien "NVIDIA nForce4 CK804 MCP9 Networking Adapter"}, 210bfc788c2SDavid E. O'Brien {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP04_LAN1, 211aab5582fSPyun YongHyeon "NVIDIA nForce MCP04 Networking Adapter"}, /* MCP10 */ 212bfc788c2SDavid E. O'Brien {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP04_LAN2, 213aab5582fSPyun YongHyeon "NVIDIA nForce MCP04 Networking Adapter"}, /* MCP11 */ 214bfc788c2SDavid E. O'Brien {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE430_LAN1, 2156bec3967SDavid E. O'Brien "NVIDIA nForce 430 MCP12 Networking Adapter"}, 216bfc788c2SDavid E. O'Brien {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE430_LAN2, 2176bec3967SDavid E. O'Brien "NVIDIA nForce 430 MCP13 Networking Adapter"}, 218bfc788c2SDavid E. O'Brien {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP55_LAN1, 219bfc788c2SDavid E. O'Brien "NVIDIA nForce MCP55 Networking Adapter"}, 220bfc788c2SDavid E. O'Brien {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP55_LAN2, 221bfc788c2SDavid E. O'Brien "NVIDIA nForce MCP55 Networking Adapter"}, 2223e232000SDavid E. O'Brien {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN1, 2233e232000SDavid E. O'Brien "NVIDIA nForce MCP61 Networking Adapter"}, 2243e232000SDavid E. O'Brien {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN2, 2253e232000SDavid E. O'Brien "NVIDIA nForce MCP61 Networking Adapter"}, 2263e232000SDavid E. O'Brien {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN3, 2273e232000SDavid E. O'Brien "NVIDIA nForce MCP61 Networking Adapter"}, 228aab5582fSPyun YongHyeon {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN4, 2293e232000SDavid E. O'Brien "NVIDIA nForce MCP61 Networking Adapter"}, 2303e232000SDavid E. O'Brien {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN1, 2313e232000SDavid E. O'Brien "NVIDIA nForce MCP65 Networking Adapter"}, 2323e232000SDavid E. O'Brien {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN2, 2333e232000SDavid E. O'Brien "NVIDIA nForce MCP65 Networking Adapter"}, 2343e232000SDavid E. O'Brien {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN3, 2353e232000SDavid E. O'Brien "NVIDIA nForce MCP65 Networking Adapter"}, 236aab5582fSPyun YongHyeon {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN4, 2373e232000SDavid E. O'Brien "NVIDIA nForce MCP65 Networking Adapter"}, 238aab5582fSPyun YongHyeon {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN1, 239aab5582fSPyun YongHyeon "NVIDIA nForce MCP67 Networking Adapter"}, 240aab5582fSPyun YongHyeon {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN2, 241aab5582fSPyun YongHyeon "NVIDIA nForce MCP67 Networking Adapter"}, 242aab5582fSPyun YongHyeon {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN3, 243aab5582fSPyun YongHyeon "NVIDIA nForce MCP67 Networking Adapter"}, 244aab5582fSPyun YongHyeon {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN4, 245aab5582fSPyun YongHyeon "NVIDIA nForce MCP67 Networking Adapter"}, 246b7e548dcSPyun YongHyeon {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN1, 247b7e548dcSPyun YongHyeon "NVIDIA nForce MCP73 Networking Adapter"}, 248b7e548dcSPyun YongHyeon {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN2, 249b7e548dcSPyun YongHyeon "NVIDIA nForce MCP73 Networking Adapter"}, 250b7e548dcSPyun YongHyeon {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN3, 251b7e548dcSPyun YongHyeon "NVIDIA nForce MCP73 Networking Adapter"}, 252b7e548dcSPyun YongHyeon {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN4, 253b7e548dcSPyun YongHyeon "NVIDIA nForce MCP73 Networking Adapter"}, 254be38e61aSPyun YongHyeon {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_LAN1, 255be38e61aSPyun YongHyeon "NVIDIA nForce MCP77 Networking Adapter"}, 256be38e61aSPyun YongHyeon {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_LAN2, 257be38e61aSPyun YongHyeon "NVIDIA nForce MCP77 Networking Adapter"}, 258be38e61aSPyun YongHyeon {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_LAN3, 259be38e61aSPyun YongHyeon "NVIDIA nForce MCP77 Networking Adapter"}, 260be38e61aSPyun YongHyeon {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_LAN4, 261be38e61aSPyun YongHyeon "NVIDIA nForce MCP77 Networking Adapter"}, 262be38e61aSPyun YongHyeon {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_LAN1, 263be38e61aSPyun YongHyeon "NVIDIA nForce MCP79 Networking Adapter"}, 264be38e61aSPyun YongHyeon {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_LAN2, 265be38e61aSPyun YongHyeon "NVIDIA nForce MCP79 Networking Adapter"}, 266be38e61aSPyun YongHyeon {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_LAN3, 267be38e61aSPyun YongHyeon "NVIDIA nForce MCP79 Networking Adapter"}, 268be38e61aSPyun YongHyeon {PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_LAN4, 269be38e61aSPyun YongHyeon "NVIDIA nForce MCP79 Networking Adapter"}, 270bfc788c2SDavid E. O'Brien {0, 0, NULL} 271bfc788c2SDavid E. O'Brien }; 272bfc788c2SDavid E. O'Brien 273bfc788c2SDavid E. O'Brien 274bfc788c2SDavid E. O'Brien /* Probe for supported hardware ID's */ 275bfc788c2SDavid E. O'Brien static int 276bfc788c2SDavid E. O'Brien nfe_probe(device_t dev) 277257c5577SDavid E. O'Brien { 278bfc788c2SDavid E. O'Brien struct nfe_type *t; 279bfc788c2SDavid E. O'Brien 280bfc788c2SDavid E. O'Brien t = nfe_devs; 281bfc788c2SDavid E. O'Brien /* Check for matching PCI DEVICE ID's */ 282bfc788c2SDavid E. O'Brien while (t->name != NULL) { 283bfc788c2SDavid E. O'Brien if ((pci_get_vendor(dev) == t->vid_id) && 284bfc788c2SDavid E. O'Brien (pci_get_device(dev) == t->dev_id)) { 285bfc788c2SDavid E. O'Brien device_set_desc(dev, t->name); 286aab5582fSPyun YongHyeon return (BUS_PROBE_DEFAULT); 287bfc788c2SDavid E. O'Brien } 288bfc788c2SDavid E. O'Brien t++; 289257c5577SDavid E. O'Brien } 290257c5577SDavid E. O'Brien 291bfc788c2SDavid E. O'Brien return (ENXIO); 292bfc788c2SDavid E. O'Brien } 293bfc788c2SDavid E. O'Brien 294aab5582fSPyun YongHyeon static void 295aab5582fSPyun YongHyeon nfe_alloc_msix(struct nfe_softc *sc, int count) 296aab5582fSPyun YongHyeon { 297aab5582fSPyun YongHyeon int rid; 298aab5582fSPyun YongHyeon 299aab5582fSPyun YongHyeon rid = PCIR_BAR(2); 300aab5582fSPyun YongHyeon sc->nfe_msix_res = bus_alloc_resource_any(sc->nfe_dev, SYS_RES_MEMORY, 301aab5582fSPyun YongHyeon &rid, RF_ACTIVE); 302aab5582fSPyun YongHyeon if (sc->nfe_msix_res == NULL) { 303aab5582fSPyun YongHyeon device_printf(sc->nfe_dev, 304aab5582fSPyun YongHyeon "couldn't allocate MSIX table resource\n"); 305aab5582fSPyun YongHyeon return; 306aab5582fSPyun YongHyeon } 307aab5582fSPyun YongHyeon rid = PCIR_BAR(3); 308aab5582fSPyun YongHyeon sc->nfe_msix_pba_res = bus_alloc_resource_any(sc->nfe_dev, 309aab5582fSPyun YongHyeon SYS_RES_MEMORY, &rid, RF_ACTIVE); 310aab5582fSPyun YongHyeon if (sc->nfe_msix_pba_res == NULL) { 311aab5582fSPyun YongHyeon device_printf(sc->nfe_dev, 312aab5582fSPyun YongHyeon "couldn't allocate MSIX PBA resource\n"); 313aab5582fSPyun YongHyeon bus_release_resource(sc->nfe_dev, SYS_RES_MEMORY, PCIR_BAR(2), 314aab5582fSPyun YongHyeon sc->nfe_msix_res); 315aab5582fSPyun YongHyeon sc->nfe_msix_res = NULL; 316aab5582fSPyun YongHyeon return; 317aab5582fSPyun YongHyeon } 318aab5582fSPyun YongHyeon 319aab5582fSPyun YongHyeon if (pci_alloc_msix(sc->nfe_dev, &count) == 0) { 320aab5582fSPyun YongHyeon if (count == NFE_MSI_MESSAGES) { 321aab5582fSPyun YongHyeon if (bootverbose) 322aab5582fSPyun YongHyeon device_printf(sc->nfe_dev, 323aab5582fSPyun YongHyeon "Using %d MSIX messages\n", count); 324aab5582fSPyun YongHyeon sc->nfe_msix = 1; 325aab5582fSPyun YongHyeon } else { 326aab5582fSPyun YongHyeon if (bootverbose) 327aab5582fSPyun YongHyeon device_printf(sc->nfe_dev, 328aab5582fSPyun YongHyeon "couldn't allocate MSIX\n"); 329aab5582fSPyun YongHyeon pci_release_msi(sc->nfe_dev); 330aab5582fSPyun YongHyeon bus_release_resource(sc->nfe_dev, SYS_RES_MEMORY, 331aab5582fSPyun YongHyeon PCIR_BAR(3), sc->nfe_msix_pba_res); 332aab5582fSPyun YongHyeon bus_release_resource(sc->nfe_dev, SYS_RES_MEMORY, 333aab5582fSPyun YongHyeon PCIR_BAR(2), sc->nfe_msix_res); 334aab5582fSPyun YongHyeon sc->nfe_msix_pba_res = NULL; 335aab5582fSPyun YongHyeon sc->nfe_msix_res = NULL; 336aab5582fSPyun YongHyeon } 337aab5582fSPyun YongHyeon } 338aab5582fSPyun YongHyeon } 3392c3adf61SDavid E. O'Brien 340bfc788c2SDavid E. O'Brien static int 341bfc788c2SDavid E. O'Brien nfe_attach(device_t dev) 342257c5577SDavid E. O'Brien { 343bfc788c2SDavid E. O'Brien struct nfe_softc *sc; 344257c5577SDavid E. O'Brien struct ifnet *ifp; 345aab5582fSPyun YongHyeon bus_addr_t dma_addr_max; 346aab5582fSPyun YongHyeon int error = 0, i, msic, reg, rid; 347257c5577SDavid E. O'Brien 348bfc788c2SDavid E. O'Brien sc = device_get_softc(dev); 349bfc788c2SDavid E. O'Brien sc->nfe_dev = dev; 350bfc788c2SDavid E. O'Brien 351bfc788c2SDavid E. O'Brien mtx_init(&sc->nfe_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 352aab5582fSPyun YongHyeon MTX_DEF); 353bfc788c2SDavid E. O'Brien callout_init_mtx(&sc->nfe_stat_ch, &sc->nfe_mtx, 0); 354bfc788c2SDavid E. O'Brien 355bfc788c2SDavid E. O'Brien pci_enable_busmaster(dev); 356bfc788c2SDavid E. O'Brien 357aab5582fSPyun YongHyeon rid = PCIR_BAR(0); 358aab5582fSPyun YongHyeon sc->nfe_res[0] = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid, 359aab5582fSPyun YongHyeon RF_ACTIVE); 360aab5582fSPyun YongHyeon if (sc->nfe_res[0] == NULL) { 361aab5582fSPyun YongHyeon device_printf(dev, "couldn't map memory resources\n"); 362aab5582fSPyun YongHyeon mtx_destroy(&sc->nfe_mtx); 363aab5582fSPyun YongHyeon return (ENXIO); 364257c5577SDavid E. O'Brien } 365257c5577SDavid E. O'Brien 366aab5582fSPyun YongHyeon if (pci_find_extcap(dev, PCIY_EXPRESS, ®) == 0) { 367aab5582fSPyun YongHyeon uint16_t v, width; 368aab5582fSPyun YongHyeon 369aab5582fSPyun YongHyeon v = pci_read_config(dev, reg + 0x08, 2); 370aab5582fSPyun YongHyeon /* Change max. read request size to 4096. */ 371aab5582fSPyun YongHyeon v &= ~(7 << 12); 372aab5582fSPyun YongHyeon v |= (5 << 12); 373aab5582fSPyun YongHyeon pci_write_config(dev, reg + 0x08, v, 2); 374aab5582fSPyun YongHyeon 375aab5582fSPyun YongHyeon v = pci_read_config(dev, reg + 0x0c, 2); 376aab5582fSPyun YongHyeon /* link capability */ 377aab5582fSPyun YongHyeon v = (v >> 4) & 0x0f; 378aab5582fSPyun YongHyeon width = pci_read_config(dev, reg + 0x12, 2); 379aab5582fSPyun YongHyeon /* negotiated link width */ 380aab5582fSPyun YongHyeon width = (width >> 4) & 0x3f; 381aab5582fSPyun YongHyeon if (v != width) 382aab5582fSPyun YongHyeon device_printf(sc->nfe_dev, 383aab5582fSPyun YongHyeon "warning, negotiated width of link(x%d) != " 384aab5582fSPyun YongHyeon "max. width of link(x%d)\n", width, v); 385aab5582fSPyun YongHyeon } 386bfc788c2SDavid E. O'Brien 3877e7a45ceSPyun YongHyeon if (nfe_can_use_msix(sc) == 0) { 3887e7a45ceSPyun YongHyeon device_printf(sc->nfe_dev, 3897e7a45ceSPyun YongHyeon "MSI/MSI-X capability black-listed, will use INTx\n"); 3907e7a45ceSPyun YongHyeon msix_disable = 1; 3917e7a45ceSPyun YongHyeon msi_disable = 1; 3927e7a45ceSPyun YongHyeon } 3937e7a45ceSPyun YongHyeon 394bfc788c2SDavid E. O'Brien /* Allocate interrupt */ 395aab5582fSPyun YongHyeon if (msix_disable == 0 || msi_disable == 0) { 396aab5582fSPyun YongHyeon if (msix_disable == 0 && 397aab5582fSPyun YongHyeon (msic = pci_msix_count(dev)) == NFE_MSI_MESSAGES) 398aab5582fSPyun YongHyeon nfe_alloc_msix(sc, msic); 399aab5582fSPyun YongHyeon if (msi_disable == 0 && sc->nfe_msix == 0 && 400aab5582fSPyun YongHyeon (msic = pci_msi_count(dev)) == NFE_MSI_MESSAGES && 401aab5582fSPyun YongHyeon pci_alloc_msi(dev, &msic) == 0) { 402aab5582fSPyun YongHyeon if (msic == NFE_MSI_MESSAGES) { 403aab5582fSPyun YongHyeon if (bootverbose) 404aab5582fSPyun YongHyeon device_printf(dev, 405aab5582fSPyun YongHyeon "Using %d MSI messages\n", msic); 406aab5582fSPyun YongHyeon sc->nfe_msi = 1; 407aab5582fSPyun YongHyeon } else 408aab5582fSPyun YongHyeon pci_release_msi(dev); 409aab5582fSPyun YongHyeon } 410aab5582fSPyun YongHyeon } 411bfc788c2SDavid E. O'Brien 412aab5582fSPyun YongHyeon if (sc->nfe_msix == 0 && sc->nfe_msi == 0) { 413aab5582fSPyun YongHyeon rid = 0; 414aab5582fSPyun YongHyeon sc->nfe_irq[0] = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 415aab5582fSPyun YongHyeon RF_SHAREABLE | RF_ACTIVE); 416aab5582fSPyun YongHyeon if (sc->nfe_irq[0] == NULL) { 417aab5582fSPyun YongHyeon device_printf(dev, "couldn't allocate IRQ resources\n"); 418bfc788c2SDavid E. O'Brien error = ENXIO; 419bfc788c2SDavid E. O'Brien goto fail; 420257c5577SDavid E. O'Brien } 421aab5582fSPyun YongHyeon } else { 422aab5582fSPyun YongHyeon for (i = 0, rid = 1; i < NFE_MSI_MESSAGES; i++, rid++) { 423aab5582fSPyun YongHyeon sc->nfe_irq[i] = bus_alloc_resource_any(dev, 424aab5582fSPyun YongHyeon SYS_RES_IRQ, &rid, RF_ACTIVE); 425aab5582fSPyun YongHyeon if (sc->nfe_irq[i] == NULL) { 426aab5582fSPyun YongHyeon device_printf(dev, 427aab5582fSPyun YongHyeon "couldn't allocate IRQ resources for " 428aab5582fSPyun YongHyeon "message %d\n", rid); 429aab5582fSPyun YongHyeon error = ENXIO; 430aab5582fSPyun YongHyeon goto fail; 431aab5582fSPyun YongHyeon } 432aab5582fSPyun YongHyeon } 433aab5582fSPyun YongHyeon /* Map interrupts to vector 0. */ 434aab5582fSPyun YongHyeon if (sc->nfe_msix != 0) { 435aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_MSIX_MAP0, 0); 436aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_MSIX_MAP1, 0); 437aab5582fSPyun YongHyeon } else if (sc->nfe_msi != 0) { 438aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_MSI_MAP0, 0); 439aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_MSI_MAP1, 0); 440aab5582fSPyun YongHyeon } 441aab5582fSPyun YongHyeon } 442257c5577SDavid E. O'Brien 443aab5582fSPyun YongHyeon /* Set IRQ status/mask register. */ 444aab5582fSPyun YongHyeon sc->nfe_irq_status = NFE_IRQ_STATUS; 445aab5582fSPyun YongHyeon sc->nfe_irq_mask = NFE_IRQ_MASK; 446aab5582fSPyun YongHyeon sc->nfe_intrs = NFE_IRQ_WANTED; 447aab5582fSPyun YongHyeon sc->nfe_nointrs = 0; 448aab5582fSPyun YongHyeon if (sc->nfe_msix != 0) { 449aab5582fSPyun YongHyeon sc->nfe_irq_status = NFE_MSIX_IRQ_STATUS; 450aab5582fSPyun YongHyeon sc->nfe_nointrs = NFE_IRQ_WANTED; 451aab5582fSPyun YongHyeon } else if (sc->nfe_msi != 0) { 452aab5582fSPyun YongHyeon sc->nfe_irq_mask = NFE_MSI_IRQ_MASK; 453aab5582fSPyun YongHyeon sc->nfe_intrs = NFE_MSI_VECTOR_0_ENABLED; 454aab5582fSPyun YongHyeon } 455257c5577SDavid E. O'Brien 456aab5582fSPyun YongHyeon sc->nfe_devid = pci_get_device(dev); 457aab5582fSPyun YongHyeon sc->nfe_revid = pci_get_revid(dev); 458bfc788c2SDavid E. O'Brien sc->nfe_flags = 0; 459257c5577SDavid E. O'Brien 460aab5582fSPyun YongHyeon switch (sc->nfe_devid) { 461257c5577SDavid E. O'Brien case PCI_PRODUCT_NVIDIA_NFORCE3_LAN2: 462257c5577SDavid E. O'Brien case PCI_PRODUCT_NVIDIA_NFORCE3_LAN3: 463257c5577SDavid E. O'Brien case PCI_PRODUCT_NVIDIA_NFORCE3_LAN4: 464257c5577SDavid E. O'Brien case PCI_PRODUCT_NVIDIA_NFORCE3_LAN5: 465bfc788c2SDavid E. O'Brien sc->nfe_flags |= NFE_JUMBO_SUP | NFE_HW_CSUM; 466257c5577SDavid E. O'Brien break; 467257c5577SDavid E. O'Brien case PCI_PRODUCT_NVIDIA_MCP51_LAN1: 468257c5577SDavid E. O'Brien case PCI_PRODUCT_NVIDIA_MCP51_LAN2: 46917d022beSPyun YongHyeon sc->nfe_flags |= NFE_40BIT_ADDR | NFE_PWR_MGMT | NFE_MIB_V1; 470257c5577SDavid E. O'Brien break; 471257c5577SDavid E. O'Brien case PCI_PRODUCT_NVIDIA_CK804_LAN1: 472257c5577SDavid E. O'Brien case PCI_PRODUCT_NVIDIA_CK804_LAN2: 473257c5577SDavid E. O'Brien case PCI_PRODUCT_NVIDIA_MCP04_LAN1: 474257c5577SDavid E. O'Brien case PCI_PRODUCT_NVIDIA_MCP04_LAN2: 47517d022beSPyun YongHyeon sc->nfe_flags |= NFE_JUMBO_SUP | NFE_40BIT_ADDR | NFE_HW_CSUM | 47617d022beSPyun YongHyeon NFE_MIB_V1; 477257c5577SDavid E. O'Brien break; 478257c5577SDavid E. O'Brien case PCI_PRODUCT_NVIDIA_MCP55_LAN1: 479257c5577SDavid E. O'Brien case PCI_PRODUCT_NVIDIA_MCP55_LAN2: 4802c3adf61SDavid E. O'Brien sc->nfe_flags |= NFE_JUMBO_SUP | NFE_40BIT_ADDR | NFE_HW_CSUM | 48117d022beSPyun YongHyeon NFE_HW_VLAN | NFE_PWR_MGMT | NFE_TX_FLOW_CTRL | NFE_MIB_V2; 482257c5577SDavid E. O'Brien break; 483aab5582fSPyun YongHyeon 4843e232000SDavid E. O'Brien case PCI_PRODUCT_NVIDIA_MCP61_LAN1: 4853e232000SDavid E. O'Brien case PCI_PRODUCT_NVIDIA_MCP61_LAN2: 4863e232000SDavid E. O'Brien case PCI_PRODUCT_NVIDIA_MCP61_LAN3: 4873e232000SDavid E. O'Brien case PCI_PRODUCT_NVIDIA_MCP61_LAN4: 488aab5582fSPyun YongHyeon case PCI_PRODUCT_NVIDIA_MCP67_LAN1: 489aab5582fSPyun YongHyeon case PCI_PRODUCT_NVIDIA_MCP67_LAN2: 490aab5582fSPyun YongHyeon case PCI_PRODUCT_NVIDIA_MCP67_LAN3: 491aab5582fSPyun YongHyeon case PCI_PRODUCT_NVIDIA_MCP67_LAN4: 492b7e548dcSPyun YongHyeon case PCI_PRODUCT_NVIDIA_MCP73_LAN1: 493b7e548dcSPyun YongHyeon case PCI_PRODUCT_NVIDIA_MCP73_LAN2: 494b7e548dcSPyun YongHyeon case PCI_PRODUCT_NVIDIA_MCP73_LAN3: 495b7e548dcSPyun YongHyeon case PCI_PRODUCT_NVIDIA_MCP73_LAN4: 496aab5582fSPyun YongHyeon sc->nfe_flags |= NFE_40BIT_ADDR | NFE_PWR_MGMT | 49717d022beSPyun YongHyeon NFE_CORRECT_MACADDR | NFE_TX_FLOW_CTRL | NFE_MIB_V2; 4983e232000SDavid E. O'Brien break; 499be38e61aSPyun YongHyeon case PCI_PRODUCT_NVIDIA_MCP77_LAN1: 500be38e61aSPyun YongHyeon case PCI_PRODUCT_NVIDIA_MCP77_LAN2: 501be38e61aSPyun YongHyeon case PCI_PRODUCT_NVIDIA_MCP77_LAN3: 502be38e61aSPyun YongHyeon case PCI_PRODUCT_NVIDIA_MCP77_LAN4: 503be38e61aSPyun YongHyeon /* XXX flow control */ 504be38e61aSPyun YongHyeon sc->nfe_flags |= NFE_40BIT_ADDR | NFE_HW_CSUM | NFE_PWR_MGMT | 50517d022beSPyun YongHyeon NFE_CORRECT_MACADDR | NFE_MIB_V3; 506be38e61aSPyun YongHyeon break; 507be38e61aSPyun YongHyeon case PCI_PRODUCT_NVIDIA_MCP79_LAN1: 508be38e61aSPyun YongHyeon case PCI_PRODUCT_NVIDIA_MCP79_LAN2: 509be38e61aSPyun YongHyeon case PCI_PRODUCT_NVIDIA_MCP79_LAN3: 510be38e61aSPyun YongHyeon case PCI_PRODUCT_NVIDIA_MCP79_LAN4: 511be38e61aSPyun YongHyeon /* XXX flow control */ 512be38e61aSPyun YongHyeon sc->nfe_flags |= NFE_JUMBO_SUP | NFE_40BIT_ADDR | NFE_HW_CSUM | 51317d022beSPyun YongHyeon NFE_PWR_MGMT | NFE_CORRECT_MACADDR | NFE_MIB_V3; 514be38e61aSPyun YongHyeon break; 5153e232000SDavid E. O'Brien case PCI_PRODUCT_NVIDIA_MCP65_LAN1: 5163e232000SDavid E. O'Brien case PCI_PRODUCT_NVIDIA_MCP65_LAN2: 5173e232000SDavid E. O'Brien case PCI_PRODUCT_NVIDIA_MCP65_LAN3: 5183e232000SDavid E. O'Brien case PCI_PRODUCT_NVIDIA_MCP65_LAN4: 519aab5582fSPyun YongHyeon sc->nfe_flags |= NFE_JUMBO_SUP | NFE_40BIT_ADDR | 52017d022beSPyun YongHyeon NFE_PWR_MGMT | NFE_CORRECT_MACADDR | NFE_TX_FLOW_CTRL | 52117d022beSPyun YongHyeon NFE_MIB_V2; 5223e232000SDavid E. O'Brien break; 523257c5577SDavid E. O'Brien } 524257c5577SDavid E. O'Brien 525aab5582fSPyun YongHyeon nfe_power(sc); 526aab5582fSPyun YongHyeon /* Check for reversed ethernet address */ 527aab5582fSPyun YongHyeon if ((NFE_READ(sc, NFE_TX_UNK) & NFE_MAC_ADDR_INORDER) != 0) 528aab5582fSPyun YongHyeon sc->nfe_flags |= NFE_CORRECT_MACADDR; 529aab5582fSPyun YongHyeon nfe_get_macaddr(sc, sc->eaddr); 530257c5577SDavid E. O'Brien /* 531bfc788c2SDavid E. O'Brien * Allocate the parent bus DMA tag appropriate for PCI. 532bfc788c2SDavid E. O'Brien */ 533aab5582fSPyun YongHyeon dma_addr_max = BUS_SPACE_MAXADDR_32BIT; 534aab5582fSPyun YongHyeon if ((sc->nfe_flags & NFE_40BIT_ADDR) != 0) 535aab5582fSPyun YongHyeon dma_addr_max = NFE_DMA_MAXADDR; 536aab5582fSPyun YongHyeon error = bus_dma_tag_create( 537aab5582fSPyun YongHyeon bus_get_dma_tag(sc->nfe_dev), /* parent */ 538bfc788c2SDavid E. O'Brien 1, 0, /* alignment, boundary */ 539aab5582fSPyun YongHyeon dma_addr_max, /* lowaddr */ 540bfc788c2SDavid E. O'Brien BUS_SPACE_MAXADDR, /* highaddr */ 541bfc788c2SDavid E. O'Brien NULL, NULL, /* filter, filterarg */ 542aab5582fSPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, 0, /* maxsize, nsegments */ 543bfc788c2SDavid E. O'Brien BUS_SPACE_MAXSIZE_32BIT, /* maxsegsize */ 544aab5582fSPyun YongHyeon 0, /* flags */ 545bfc788c2SDavid E. O'Brien NULL, NULL, /* lockfunc, lockarg */ 546bfc788c2SDavid E. O'Brien &sc->nfe_parent_tag); 547bfc788c2SDavid E. O'Brien if (error) 548bfc788c2SDavid E. O'Brien goto fail; 549bfc788c2SDavid E. O'Brien 5506124fe21SDavid E. O'Brien ifp = sc->nfe_ifp = if_alloc(IFT_ETHER); 5516124fe21SDavid E. O'Brien if (ifp == NULL) { 552aab5582fSPyun YongHyeon device_printf(dev, "can not if_alloc()\n"); 5536124fe21SDavid E. O'Brien error = ENOSPC; 5546124fe21SDavid E. O'Brien goto fail; 5556124fe21SDavid E. O'Brien } 5566124fe21SDavid E. O'Brien 557bfc788c2SDavid E. O'Brien /* 558257c5577SDavid E. O'Brien * Allocate Tx and Rx rings. 559257c5577SDavid E. O'Brien */ 560aab5582fSPyun YongHyeon if ((error = nfe_alloc_tx_ring(sc, &sc->txq)) != 0) 561bfc788c2SDavid E. O'Brien goto fail; 562257c5577SDavid E. O'Brien 563aab5582fSPyun YongHyeon if ((error = nfe_alloc_rx_ring(sc, &sc->rxq)) != 0) 564bfc788c2SDavid E. O'Brien goto fail; 565aab5582fSPyun YongHyeon 5668b590ad2SPyun YongHyeon nfe_alloc_jrx_ring(sc, &sc->jrxq); 56717d022beSPyun YongHyeon /* Create sysctl node. */ 56817d022beSPyun YongHyeon nfe_sysctl_node(sc); 569257c5577SDavid E. O'Brien 570257c5577SDavid E. O'Brien ifp->if_softc = sc; 571bfc788c2SDavid E. O'Brien if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 572aab5582fSPyun YongHyeon ifp->if_mtu = ETHERMTU; 573257c5577SDavid E. O'Brien ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 574257c5577SDavid E. O'Brien ifp->if_ioctl = nfe_ioctl; 575257c5577SDavid E. O'Brien ifp->if_start = nfe_start; 576aab5582fSPyun YongHyeon ifp->if_hwassist = 0; 577aab5582fSPyun YongHyeon ifp->if_capabilities = 0; 578257c5577SDavid E. O'Brien ifp->if_init = nfe_init; 579aab5582fSPyun YongHyeon IFQ_SET_MAXLEN(&ifp->if_snd, NFE_TX_RING_COUNT - 1); 580aab5582fSPyun YongHyeon ifp->if_snd.ifq_drv_maxlen = NFE_TX_RING_COUNT - 1; 581aab5582fSPyun YongHyeon IFQ_SET_READY(&ifp->if_snd); 582257c5577SDavid E. O'Brien 583bfc788c2SDavid E. O'Brien if (sc->nfe_flags & NFE_HW_CSUM) { 584aab5582fSPyun YongHyeon ifp->if_capabilities |= IFCAP_HWCSUM | IFCAP_TSO4; 585aab5582fSPyun YongHyeon ifp->if_hwassist |= NFE_CSUM_FEATURES | CSUM_TSO; 586257c5577SDavid E. O'Brien } 587bfc788c2SDavid E. O'Brien ifp->if_capenable = ifp->if_capabilities; 588257c5577SDavid E. O'Brien 589aab5582fSPyun YongHyeon sc->nfe_framesize = ifp->if_mtu + NFE_RX_HEADERS; 590aab5582fSPyun YongHyeon /* VLAN capability setup. */ 591aab5582fSPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_MTU; 592aab5582fSPyun YongHyeon if ((sc->nfe_flags & NFE_HW_VLAN) != 0) { 593aab5582fSPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_HWTAGGING; 594aab5582fSPyun YongHyeon if ((ifp->if_capabilities & IFCAP_HWCSUM) != 0) 5952f4fcd48SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_HWCSUM | 5962f4fcd48SPyun YongHyeon IFCAP_VLAN_HWTSO; 597aab5582fSPyun YongHyeon } 59852a1393eSPyun YongHyeon 59952a1393eSPyun YongHyeon if (pci_find_extcap(dev, PCIY_PMG, ®) == 0) 60052a1393eSPyun YongHyeon ifp->if_capabilities |= IFCAP_WOL_MAGIC; 601aab5582fSPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 602aab5582fSPyun YongHyeon 603aab5582fSPyun YongHyeon /* 604aab5582fSPyun YongHyeon * Tell the upper layer(s) we support long frames. 605aab5582fSPyun YongHyeon * Must appear after the call to ether_ifattach() because 606aab5582fSPyun YongHyeon * ether_ifattach() sets ifi_hdrlen to the default value. 607aab5582fSPyun YongHyeon */ 608aab5582fSPyun YongHyeon ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 609aab5582fSPyun YongHyeon 610bfc788c2SDavid E. O'Brien #ifdef DEVICE_POLLING 611bfc788c2SDavid E. O'Brien ifp->if_capabilities |= IFCAP_POLLING; 612bfc788c2SDavid E. O'Brien #endif 613257c5577SDavid E. O'Brien 614bfc788c2SDavid E. O'Brien /* Do MII setup */ 615d6c65d27SMarius Strobl error = mii_attach(dev, &sc->nfe_miibus, ifp, nfe_ifmedia_upd, 616efd4fc3fSMarius Strobl nfe_ifmedia_sts, BMSR_DEFCAPMASK, MII_PHY_ANY, MII_OFFSET_ANY, 617efd4fc3fSMarius Strobl MIIF_DOPAUSE); 618d6c65d27SMarius Strobl if (error != 0) { 619d6c65d27SMarius Strobl device_printf(dev, "attaching PHYs failed\n"); 620bfc788c2SDavid E. O'Brien goto fail; 621257c5577SDavid E. O'Brien } 622bfc788c2SDavid E. O'Brien ether_ifattach(ifp, sc->eaddr); 623bfc788c2SDavid E. O'Brien 624aab5582fSPyun YongHyeon TASK_INIT(&sc->nfe_int_task, 0, nfe_int_task, sc); 625aab5582fSPyun YongHyeon sc->nfe_tq = taskqueue_create_fast("nfe_taskq", M_WAITOK, 626aab5582fSPyun YongHyeon taskqueue_thread_enqueue, &sc->nfe_tq); 627aab5582fSPyun YongHyeon taskqueue_start_threads(&sc->nfe_tq, 1, PI_NET, "%s taskq", 628aab5582fSPyun YongHyeon device_get_nameunit(sc->nfe_dev)); 629aab5582fSPyun YongHyeon error = 0; 630aab5582fSPyun YongHyeon if (sc->nfe_msi == 0 && sc->nfe_msix == 0) { 631aab5582fSPyun YongHyeon error = bus_setup_intr(dev, sc->nfe_irq[0], 632aab5582fSPyun YongHyeon INTR_TYPE_NET | INTR_MPSAFE, nfe_intr, NULL, sc, 633aab5582fSPyun YongHyeon &sc->nfe_intrhand[0]); 634aab5582fSPyun YongHyeon } else { 635aab5582fSPyun YongHyeon for (i = 0; i < NFE_MSI_MESSAGES; i++) { 636aab5582fSPyun YongHyeon error = bus_setup_intr(dev, sc->nfe_irq[i], 637aab5582fSPyun YongHyeon INTR_TYPE_NET | INTR_MPSAFE, nfe_intr, NULL, sc, 638aab5582fSPyun YongHyeon &sc->nfe_intrhand[i]); 639aab5582fSPyun YongHyeon if (error != 0) 640aab5582fSPyun YongHyeon break; 641aab5582fSPyun YongHyeon } 642aab5582fSPyun YongHyeon } 643bfc788c2SDavid E. O'Brien if (error) { 644aab5582fSPyun YongHyeon device_printf(dev, "couldn't set up irq\n"); 645aab5582fSPyun YongHyeon taskqueue_free(sc->nfe_tq); 646aab5582fSPyun YongHyeon sc->nfe_tq = NULL; 647bfc788c2SDavid E. O'Brien ether_ifdetach(ifp); 648bfc788c2SDavid E. O'Brien goto fail; 649bfc788c2SDavid E. O'Brien } 650bfc788c2SDavid E. O'Brien 651bfc788c2SDavid E. O'Brien fail: 652bfc788c2SDavid E. O'Brien if (error) 653bfc788c2SDavid E. O'Brien nfe_detach(dev); 654bfc788c2SDavid E. O'Brien 655bfc788c2SDavid E. O'Brien return (error); 656bfc788c2SDavid E. O'Brien } 657bfc788c2SDavid E. O'Brien 658bfc788c2SDavid E. O'Brien 659bfc788c2SDavid E. O'Brien static int 660bfc788c2SDavid E. O'Brien nfe_detach(device_t dev) 661257c5577SDavid E. O'Brien { 662bfc788c2SDavid E. O'Brien struct nfe_softc *sc; 663257c5577SDavid E. O'Brien struct ifnet *ifp; 664aab5582fSPyun YongHyeon uint8_t eaddr[ETHER_ADDR_LEN]; 665aab5582fSPyun YongHyeon int i, rid; 666257c5577SDavid E. O'Brien 667bfc788c2SDavid E. O'Brien sc = device_get_softc(dev); 668bfc788c2SDavid E. O'Brien KASSERT(mtx_initialized(&sc->nfe_mtx), ("nfe mutex not initialized")); 669bfc788c2SDavid E. O'Brien ifp = sc->nfe_ifp; 670bfc788c2SDavid E. O'Brien 671bfc788c2SDavid E. O'Brien #ifdef DEVICE_POLLING 672aab5582fSPyun YongHyeon if (ifp != NULL && ifp->if_capenable & IFCAP_POLLING) 673bfc788c2SDavid E. O'Brien ether_poll_deregister(ifp); 674bfc788c2SDavid E. O'Brien #endif 675bfc788c2SDavid E. O'Brien if (device_is_attached(dev)) { 67696058696SDavid E. O'Brien NFE_LOCK(sc); 677aab5582fSPyun YongHyeon nfe_stop(ifp); 678bfc788c2SDavid E. O'Brien ifp->if_flags &= ~IFF_UP; 67996058696SDavid E. O'Brien NFE_UNLOCK(sc); 680bfc788c2SDavid E. O'Brien callout_drain(&sc->nfe_stat_ch); 681bfc788c2SDavid E. O'Brien ether_ifdetach(ifp); 682257c5577SDavid E. O'Brien } 683257c5577SDavid E. O'Brien 684aab5582fSPyun YongHyeon if (ifp) { 685aab5582fSPyun YongHyeon /* restore ethernet address */ 686aab5582fSPyun YongHyeon if ((sc->nfe_flags & NFE_CORRECT_MACADDR) == 0) { 687aab5582fSPyun YongHyeon for (i = 0; i < ETHER_ADDR_LEN; i++) { 688aab5582fSPyun YongHyeon eaddr[i] = sc->eaddr[5 - i]; 689aab5582fSPyun YongHyeon } 690aab5582fSPyun YongHyeon } else 691aab5582fSPyun YongHyeon bcopy(sc->eaddr, eaddr, ETHER_ADDR_LEN); 692aab5582fSPyun YongHyeon nfe_set_macaddr(sc, eaddr); 693bfc788c2SDavid E. O'Brien if_free(ifp); 694aab5582fSPyun YongHyeon } 695bfc788c2SDavid E. O'Brien if (sc->nfe_miibus) 696bfc788c2SDavid E. O'Brien device_delete_child(dev, sc->nfe_miibus); 697bfc788c2SDavid E. O'Brien bus_generic_detach(dev); 698aab5582fSPyun YongHyeon if (sc->nfe_tq != NULL) { 699aab5582fSPyun YongHyeon taskqueue_drain(sc->nfe_tq, &sc->nfe_int_task); 700aab5582fSPyun YongHyeon taskqueue_free(sc->nfe_tq); 701aab5582fSPyun YongHyeon sc->nfe_tq = NULL; 702aab5582fSPyun YongHyeon } 703bfc788c2SDavid E. O'Brien 704aab5582fSPyun YongHyeon for (i = 0; i < NFE_MSI_MESSAGES; i++) { 705aab5582fSPyun YongHyeon if (sc->nfe_intrhand[i] != NULL) { 706aab5582fSPyun YongHyeon bus_teardown_intr(dev, sc->nfe_irq[i], 707aab5582fSPyun YongHyeon sc->nfe_intrhand[i]); 708aab5582fSPyun YongHyeon sc->nfe_intrhand[i] = NULL; 709aab5582fSPyun YongHyeon } 710aab5582fSPyun YongHyeon } 711aab5582fSPyun YongHyeon 712aab5582fSPyun YongHyeon if (sc->nfe_msi == 0 && sc->nfe_msix == 0) { 713aab5582fSPyun YongHyeon if (sc->nfe_irq[0] != NULL) 714aab5582fSPyun YongHyeon bus_release_resource(dev, SYS_RES_IRQ, 0, 715aab5582fSPyun YongHyeon sc->nfe_irq[0]); 716aab5582fSPyun YongHyeon } else { 717aab5582fSPyun YongHyeon for (i = 0, rid = 1; i < NFE_MSI_MESSAGES; i++, rid++) { 718aab5582fSPyun YongHyeon if (sc->nfe_irq[i] != NULL) { 719aab5582fSPyun YongHyeon bus_release_resource(dev, SYS_RES_IRQ, rid, 720aab5582fSPyun YongHyeon sc->nfe_irq[i]); 721aab5582fSPyun YongHyeon sc->nfe_irq[i] = NULL; 722aab5582fSPyun YongHyeon } 723aab5582fSPyun YongHyeon } 724aab5582fSPyun YongHyeon pci_release_msi(dev); 725aab5582fSPyun YongHyeon } 726aab5582fSPyun YongHyeon if (sc->nfe_msix_pba_res != NULL) { 727aab5582fSPyun YongHyeon bus_release_resource(dev, SYS_RES_MEMORY, PCIR_BAR(3), 728aab5582fSPyun YongHyeon sc->nfe_msix_pba_res); 729aab5582fSPyun YongHyeon sc->nfe_msix_pba_res = NULL; 730aab5582fSPyun YongHyeon } 731aab5582fSPyun YongHyeon if (sc->nfe_msix_res != NULL) { 732aab5582fSPyun YongHyeon bus_release_resource(dev, SYS_RES_MEMORY, PCIR_BAR(2), 733aab5582fSPyun YongHyeon sc->nfe_msix_res); 734aab5582fSPyun YongHyeon sc->nfe_msix_res = NULL; 735aab5582fSPyun YongHyeon } 736aab5582fSPyun YongHyeon if (sc->nfe_res[0] != NULL) { 737aab5582fSPyun YongHyeon bus_release_resource(dev, SYS_RES_MEMORY, PCIR_BAR(0), 738aab5582fSPyun YongHyeon sc->nfe_res[0]); 739aab5582fSPyun YongHyeon sc->nfe_res[0] = NULL; 740aab5582fSPyun YongHyeon } 741bfc788c2SDavid E. O'Brien 742bfc788c2SDavid E. O'Brien nfe_free_tx_ring(sc, &sc->txq); 743bfc788c2SDavid E. O'Brien nfe_free_rx_ring(sc, &sc->rxq); 744aab5582fSPyun YongHyeon nfe_free_jrx_ring(sc, &sc->jrxq); 745bfc788c2SDavid E. O'Brien 746aab5582fSPyun YongHyeon if (sc->nfe_parent_tag) { 747bfc788c2SDavid E. O'Brien bus_dma_tag_destroy(sc->nfe_parent_tag); 748aab5582fSPyun YongHyeon sc->nfe_parent_tag = NULL; 749aab5582fSPyun YongHyeon } 750bfc788c2SDavid E. O'Brien 751bfc788c2SDavid E. O'Brien mtx_destroy(&sc->nfe_mtx); 752bfc788c2SDavid E. O'Brien 753bfc788c2SDavid E. O'Brien return (0); 754bfc788c2SDavid E. O'Brien } 755bfc788c2SDavid E. O'Brien 756bfc788c2SDavid E. O'Brien 757aab5582fSPyun YongHyeon static int 758aab5582fSPyun YongHyeon nfe_suspend(device_t dev) 759aab5582fSPyun YongHyeon { 760aab5582fSPyun YongHyeon struct nfe_softc *sc; 761aab5582fSPyun YongHyeon 762aab5582fSPyun YongHyeon sc = device_get_softc(dev); 763aab5582fSPyun YongHyeon 764aab5582fSPyun YongHyeon NFE_LOCK(sc); 765aab5582fSPyun YongHyeon nfe_stop(sc->nfe_ifp); 76652a1393eSPyun YongHyeon nfe_set_wol(sc); 767aab5582fSPyun YongHyeon sc->nfe_suspended = 1; 768aab5582fSPyun YongHyeon NFE_UNLOCK(sc); 769aab5582fSPyun YongHyeon 770aab5582fSPyun YongHyeon return (0); 771aab5582fSPyun YongHyeon } 772aab5582fSPyun YongHyeon 773aab5582fSPyun YongHyeon 774aab5582fSPyun YongHyeon static int 775aab5582fSPyun YongHyeon nfe_resume(device_t dev) 776aab5582fSPyun YongHyeon { 777aab5582fSPyun YongHyeon struct nfe_softc *sc; 778aab5582fSPyun YongHyeon struct ifnet *ifp; 779aab5582fSPyun YongHyeon 780aab5582fSPyun YongHyeon sc = device_get_softc(dev); 781aab5582fSPyun YongHyeon 782aab5582fSPyun YongHyeon NFE_LOCK(sc); 78352a1393eSPyun YongHyeon nfe_power(sc); 784aab5582fSPyun YongHyeon ifp = sc->nfe_ifp; 785aab5582fSPyun YongHyeon if (ifp->if_flags & IFF_UP) 786aab5582fSPyun YongHyeon nfe_init_locked(sc); 787aab5582fSPyun YongHyeon sc->nfe_suspended = 0; 788aab5582fSPyun YongHyeon NFE_UNLOCK(sc); 789aab5582fSPyun YongHyeon 790aab5582fSPyun YongHyeon return (0); 791aab5582fSPyun YongHyeon } 792aab5582fSPyun YongHyeon 793aab5582fSPyun YongHyeon 7947e7a45ceSPyun YongHyeon static int 7957e7a45ceSPyun YongHyeon nfe_can_use_msix(struct nfe_softc *sc) 7967e7a45ceSPyun YongHyeon { 7977e7a45ceSPyun YongHyeon static struct msix_blacklist { 7987e7a45ceSPyun YongHyeon char *maker; 7997e7a45ceSPyun YongHyeon char *product; 8007e7a45ceSPyun YongHyeon } msix_blacklists[] = { 8017e7a45ceSPyun YongHyeon { "ASUSTeK Computer INC.", "P5N32-SLI PREMIUM" } 8027e7a45ceSPyun YongHyeon }; 8037e7a45ceSPyun YongHyeon 8047e7a45ceSPyun YongHyeon struct msix_blacklist *mblp; 8057e7a45ceSPyun YongHyeon char *maker, *product; 806b0630da9SPyun YongHyeon int count, n, use_msix; 8077e7a45ceSPyun YongHyeon 8087e7a45ceSPyun YongHyeon /* 8097e7a45ceSPyun YongHyeon * Search base board manufacturer and product name table 8107e7a45ceSPyun YongHyeon * to see this system has a known MSI/MSI-X issue. 8117e7a45ceSPyun YongHyeon */ 8127e7a45ceSPyun YongHyeon maker = getenv("smbios.planar.maker"); 8137e7a45ceSPyun YongHyeon product = getenv("smbios.planar.product"); 814b0630da9SPyun YongHyeon use_msix = 1; 8157e7a45ceSPyun YongHyeon if (maker != NULL && product != NULL) { 8167e7a45ceSPyun YongHyeon count = sizeof(msix_blacklists) / sizeof(msix_blacklists[0]); 8177e7a45ceSPyun YongHyeon mblp = msix_blacklists; 8187e7a45ceSPyun YongHyeon for (n = 0; n < count; n++) { 8197e7a45ceSPyun YongHyeon if (strcmp(maker, mblp->maker) == 0 && 820b0630da9SPyun YongHyeon strcmp(product, mblp->product) == 0) { 821b0630da9SPyun YongHyeon use_msix = 0; 822b0630da9SPyun YongHyeon break; 823b0630da9SPyun YongHyeon } 8247e7a45ceSPyun YongHyeon mblp++; 8257e7a45ceSPyun YongHyeon } 8267e7a45ceSPyun YongHyeon } 827b0630da9SPyun YongHyeon if (maker != NULL) 828b0630da9SPyun YongHyeon freeenv(maker); 829b0630da9SPyun YongHyeon if (product != NULL) 830b0630da9SPyun YongHyeon freeenv(product); 8317e7a45ceSPyun YongHyeon 832b0630da9SPyun YongHyeon return (use_msix); 8337e7a45ceSPyun YongHyeon } 8347e7a45ceSPyun YongHyeon 8357e7a45ceSPyun YongHyeon 836aab5582fSPyun YongHyeon /* Take PHY/NIC out of powerdown, from Linux */ 837aab5582fSPyun YongHyeon static void 838aab5582fSPyun YongHyeon nfe_power(struct nfe_softc *sc) 839aab5582fSPyun YongHyeon { 840aab5582fSPyun YongHyeon uint32_t pwr; 841aab5582fSPyun YongHyeon 842aab5582fSPyun YongHyeon if ((sc->nfe_flags & NFE_PWR_MGMT) == 0) 843aab5582fSPyun YongHyeon return; 844aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_RESET | NFE_RXTX_BIT2); 845aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_MAC_RESET, NFE_MAC_RESET_MAGIC); 846aab5582fSPyun YongHyeon DELAY(100); 847aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_MAC_RESET, 0); 848aab5582fSPyun YongHyeon DELAY(100); 849aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_BIT2); 850aab5582fSPyun YongHyeon pwr = NFE_READ(sc, NFE_PWR2_CTL); 851aab5582fSPyun YongHyeon pwr &= ~NFE_PWR2_WAKEUP_MASK; 852aab5582fSPyun YongHyeon if (sc->nfe_revid >= 0xa3 && 853aab5582fSPyun YongHyeon (sc->nfe_devid == PCI_PRODUCT_NVIDIA_NFORCE430_LAN1 || 854aab5582fSPyun YongHyeon sc->nfe_devid == PCI_PRODUCT_NVIDIA_NFORCE430_LAN2)) 855aab5582fSPyun YongHyeon pwr |= NFE_PWR2_REVA3; 856aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_PWR2_CTL, pwr); 857aab5582fSPyun YongHyeon } 858aab5582fSPyun YongHyeon 859aab5582fSPyun YongHyeon 860bfc788c2SDavid E. O'Brien static void 861bfc788c2SDavid E. O'Brien nfe_miibus_statchg(device_t dev) 862257c5577SDavid E. O'Brien { 863bfc788c2SDavid E. O'Brien struct nfe_softc *sc; 864aab5582fSPyun YongHyeon struct mii_data *mii; 865aab5582fSPyun YongHyeon struct ifnet *ifp; 86652a1393eSPyun YongHyeon uint32_t rxctl, txctl; 867aab5582fSPyun YongHyeon 86852a1393eSPyun YongHyeon sc = device_get_softc(dev); 869aab5582fSPyun YongHyeon 870bfc788c2SDavid E. O'Brien mii = device_get_softc(sc->nfe_miibus); 871aab5582fSPyun YongHyeon ifp = sc->nfe_ifp; 87252a1393eSPyun YongHyeon 87352a1393eSPyun YongHyeon sc->nfe_link = 0; 87452a1393eSPyun YongHyeon if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) == 87552a1393eSPyun YongHyeon (IFM_ACTIVE | IFM_AVALID)) { 87652a1393eSPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 87752a1393eSPyun YongHyeon case IFM_10_T: 87852a1393eSPyun YongHyeon case IFM_100_TX: 87952a1393eSPyun YongHyeon case IFM_1000_T: 88052a1393eSPyun YongHyeon sc->nfe_link = 1; 88152a1393eSPyun YongHyeon break; 88252a1393eSPyun YongHyeon default: 88352a1393eSPyun YongHyeon break; 88452a1393eSPyun YongHyeon } 885aab5582fSPyun YongHyeon } 886aab5582fSPyun YongHyeon 88752a1393eSPyun YongHyeon nfe_mac_config(sc, mii); 88852a1393eSPyun YongHyeon txctl = NFE_READ(sc, NFE_TX_CTL); 88952a1393eSPyun YongHyeon rxctl = NFE_READ(sc, NFE_RX_CTL); 89052a1393eSPyun YongHyeon if (sc->nfe_link != 0 && (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 89152a1393eSPyun YongHyeon txctl |= NFE_TX_START; 89252a1393eSPyun YongHyeon rxctl |= NFE_RX_START; 89352a1393eSPyun YongHyeon } else { 89452a1393eSPyun YongHyeon txctl &= ~NFE_TX_START; 89552a1393eSPyun YongHyeon rxctl &= ~NFE_RX_START; 89652a1393eSPyun YongHyeon } 89752a1393eSPyun YongHyeon NFE_WRITE(sc, NFE_TX_CTL, txctl); 89852a1393eSPyun YongHyeon NFE_WRITE(sc, NFE_RX_CTL, rxctl); 89952a1393eSPyun YongHyeon } 90052a1393eSPyun YongHyeon 90152a1393eSPyun YongHyeon 90252a1393eSPyun YongHyeon static void 90352a1393eSPyun YongHyeon nfe_mac_config(struct nfe_softc *sc, struct mii_data *mii) 90452a1393eSPyun YongHyeon { 90552a1393eSPyun YongHyeon uint32_t link, misc, phy, seed; 90652a1393eSPyun YongHyeon uint32_t val; 90752a1393eSPyun YongHyeon 90852a1393eSPyun YongHyeon NFE_LOCK_ASSERT(sc); 909257c5577SDavid E. O'Brien 910257c5577SDavid E. O'Brien phy = NFE_READ(sc, NFE_PHY_IFACE); 911257c5577SDavid E. O'Brien phy &= ~(NFE_PHY_HDX | NFE_PHY_100TX | NFE_PHY_1000T); 912257c5577SDavid E. O'Brien 913257c5577SDavid E. O'Brien seed = NFE_READ(sc, NFE_RNDSEED); 914257c5577SDavid E. O'Brien seed &= ~NFE_SEED_MASK; 915257c5577SDavid E. O'Brien 91652a1393eSPyun YongHyeon misc = NFE_MISC1_MAGIC; 91752a1393eSPyun YongHyeon link = NFE_MEDIA_SET; 91852a1393eSPyun YongHyeon 91952a1393eSPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) == 0) { 920257c5577SDavid E. O'Brien phy |= NFE_PHY_HDX; /* half-duplex */ 921257c5577SDavid E. O'Brien misc |= NFE_MISC1_HDX; 922257c5577SDavid E. O'Brien } 923257c5577SDavid E. O'Brien 924257c5577SDavid E. O'Brien switch (IFM_SUBTYPE(mii->mii_media_active)) { 925257c5577SDavid E. O'Brien case IFM_1000_T: /* full-duplex only */ 926257c5577SDavid E. O'Brien link |= NFE_MEDIA_1000T; 927257c5577SDavid E. O'Brien seed |= NFE_SEED_1000T; 928257c5577SDavid E. O'Brien phy |= NFE_PHY_1000T; 929257c5577SDavid E. O'Brien break; 930257c5577SDavid E. O'Brien case IFM_100_TX: 931257c5577SDavid E. O'Brien link |= NFE_MEDIA_100TX; 932257c5577SDavid E. O'Brien seed |= NFE_SEED_100TX; 933257c5577SDavid E. O'Brien phy |= NFE_PHY_100TX; 934257c5577SDavid E. O'Brien break; 935257c5577SDavid E. O'Brien case IFM_10_T: 936257c5577SDavid E. O'Brien link |= NFE_MEDIA_10T; 937257c5577SDavid E. O'Brien seed |= NFE_SEED_10T; 938257c5577SDavid E. O'Brien break; 939257c5577SDavid E. O'Brien } 940257c5577SDavid E. O'Brien 941aab5582fSPyun YongHyeon if ((phy & 0x10000000) != 0) { 942aab5582fSPyun YongHyeon if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T) 943aab5582fSPyun YongHyeon val = NFE_R1_MAGIC_1000; 944aab5582fSPyun YongHyeon else 945aab5582fSPyun YongHyeon val = NFE_R1_MAGIC_10_100; 946aab5582fSPyun YongHyeon } else 947aab5582fSPyun YongHyeon val = NFE_R1_MAGIC_DEFAULT; 948aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_SETUP_R1, val); 949aab5582fSPyun YongHyeon 950257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_RNDSEED, seed); /* XXX: gigabit NICs only? */ 951257c5577SDavid E. O'Brien 952257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_PHY_IFACE, phy); 953257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_MISC1, misc); 954257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_LINKSPEED, link); 955aab5582fSPyun YongHyeon 95652a1393eSPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) { 957aab5582fSPyun YongHyeon /* It seems all hardwares supports Rx pause frames. */ 958aab5582fSPyun YongHyeon val = NFE_READ(sc, NFE_RXFILTER); 959efd4fc3fSMarius Strobl if ((IFM_OPTIONS(mii->mii_media_active) & 960efd4fc3fSMarius Strobl IFM_ETH_RXPAUSE) != 0) 961aab5582fSPyun YongHyeon val |= NFE_PFF_RX_PAUSE; 962aab5582fSPyun YongHyeon else 963aab5582fSPyun YongHyeon val &= ~NFE_PFF_RX_PAUSE; 964aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_RXFILTER, val); 965aab5582fSPyun YongHyeon if ((sc->nfe_flags & NFE_TX_FLOW_CTRL) != 0) { 966aab5582fSPyun YongHyeon val = NFE_READ(sc, NFE_MISC1); 96752a1393eSPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & 968efd4fc3fSMarius Strobl IFM_ETH_TXPAUSE) != 0) { 969aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_TX_PAUSE_FRAME, 970aab5582fSPyun YongHyeon NFE_TX_PAUSE_FRAME_ENABLE); 971aab5582fSPyun YongHyeon val |= NFE_MISC1_TX_PAUSE; 972aab5582fSPyun YongHyeon } else { 973aab5582fSPyun YongHyeon val &= ~NFE_MISC1_TX_PAUSE; 974aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_TX_PAUSE_FRAME, 975aab5582fSPyun YongHyeon NFE_TX_PAUSE_FRAME_DISABLE); 976aab5582fSPyun YongHyeon } 977aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_MISC1, val); 978aab5582fSPyun YongHyeon } 979aab5582fSPyun YongHyeon } else { 980aab5582fSPyun YongHyeon /* disable rx/tx pause frames */ 981aab5582fSPyun YongHyeon val = NFE_READ(sc, NFE_RXFILTER); 982aab5582fSPyun YongHyeon val &= ~NFE_PFF_RX_PAUSE; 983aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_RXFILTER, val); 984aab5582fSPyun YongHyeon if ((sc->nfe_flags & NFE_TX_FLOW_CTRL) != 0) { 985aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_TX_PAUSE_FRAME, 986aab5582fSPyun YongHyeon NFE_TX_PAUSE_FRAME_DISABLE); 987aab5582fSPyun YongHyeon val = NFE_READ(sc, NFE_MISC1); 988aab5582fSPyun YongHyeon val &= ~NFE_MISC1_TX_PAUSE; 989aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_MISC1, val); 990aab5582fSPyun YongHyeon } 991aab5582fSPyun YongHyeon } 992257c5577SDavid E. O'Brien } 993257c5577SDavid E. O'Brien 9942c3adf61SDavid E. O'Brien 995bfc788c2SDavid E. O'Brien static int 996bfc788c2SDavid E. O'Brien nfe_miibus_readreg(device_t dev, int phy, int reg) 997257c5577SDavid E. O'Brien { 998bfc788c2SDavid E. O'Brien struct nfe_softc *sc = device_get_softc(dev); 999aab5582fSPyun YongHyeon uint32_t val; 1000257c5577SDavid E. O'Brien int ntries; 1001257c5577SDavid E. O'Brien 1002257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_PHY_STATUS, 0xf); 1003257c5577SDavid E. O'Brien 1004257c5577SDavid E. O'Brien if (NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY) { 1005257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_PHY_CTL, NFE_PHY_BUSY); 1006257c5577SDavid E. O'Brien DELAY(100); 1007257c5577SDavid E. O'Brien } 1008257c5577SDavid E. O'Brien 1009257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_PHY_CTL, (phy << NFE_PHYADD_SHIFT) | reg); 1010257c5577SDavid E. O'Brien 1011aab5582fSPyun YongHyeon for (ntries = 0; ntries < NFE_TIMEOUT; ntries++) { 1012257c5577SDavid E. O'Brien DELAY(100); 1013257c5577SDavid E. O'Brien if (!(NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY)) 1014257c5577SDavid E. O'Brien break; 1015257c5577SDavid E. O'Brien } 1016aab5582fSPyun YongHyeon if (ntries == NFE_TIMEOUT) { 1017aab5582fSPyun YongHyeon DPRINTFN(sc, 2, "timeout waiting for PHY\n"); 1018257c5577SDavid E. O'Brien return 0; 1019257c5577SDavid E. O'Brien } 1020257c5577SDavid E. O'Brien 1021257c5577SDavid E. O'Brien if (NFE_READ(sc, NFE_PHY_STATUS) & NFE_PHY_ERROR) { 1022aab5582fSPyun YongHyeon DPRINTFN(sc, 2, "could not read PHY\n"); 1023257c5577SDavid E. O'Brien return 0; 1024257c5577SDavid E. O'Brien } 1025257c5577SDavid E. O'Brien 1026257c5577SDavid E. O'Brien val = NFE_READ(sc, NFE_PHY_DATA); 1027257c5577SDavid E. O'Brien if (val != 0xffffffff && val != 0) 1028257c5577SDavid E. O'Brien sc->mii_phyaddr = phy; 1029257c5577SDavid E. O'Brien 1030aab5582fSPyun YongHyeon DPRINTFN(sc, 2, "mii read phy %d reg 0x%x ret 0x%x\n", phy, reg, val); 1031257c5577SDavid E. O'Brien 1032aab5582fSPyun YongHyeon return (val); 1033257c5577SDavid E. O'Brien } 1034257c5577SDavid E. O'Brien 10352c3adf61SDavid E. O'Brien 1036bfc788c2SDavid E. O'Brien static int 1037bfc788c2SDavid E. O'Brien nfe_miibus_writereg(device_t dev, int phy, int reg, int val) 1038257c5577SDavid E. O'Brien { 1039bfc788c2SDavid E. O'Brien struct nfe_softc *sc = device_get_softc(dev); 1040aab5582fSPyun YongHyeon uint32_t ctl; 1041257c5577SDavid E. O'Brien int ntries; 1042257c5577SDavid E. O'Brien 1043257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_PHY_STATUS, 0xf); 1044257c5577SDavid E. O'Brien 1045257c5577SDavid E. O'Brien if (NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY) { 1046257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_PHY_CTL, NFE_PHY_BUSY); 1047257c5577SDavid E. O'Brien DELAY(100); 1048257c5577SDavid E. O'Brien } 1049257c5577SDavid E. O'Brien 1050257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_PHY_DATA, val); 1051257c5577SDavid E. O'Brien ctl = NFE_PHY_WRITE | (phy << NFE_PHYADD_SHIFT) | reg; 1052257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_PHY_CTL, ctl); 1053257c5577SDavid E. O'Brien 1054aab5582fSPyun YongHyeon for (ntries = 0; ntries < NFE_TIMEOUT; ntries++) { 1055257c5577SDavid E. O'Brien DELAY(100); 1056257c5577SDavid E. O'Brien if (!(NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY)) 1057257c5577SDavid E. O'Brien break; 1058257c5577SDavid E. O'Brien } 1059257c5577SDavid E. O'Brien #ifdef NFE_DEBUG 1060aab5582fSPyun YongHyeon if (nfedebug >= 2 && ntries == NFE_TIMEOUT) 1061aab5582fSPyun YongHyeon device_printf(sc->nfe_dev, "could not write to PHY\n"); 1062257c5577SDavid E. O'Brien #endif 1063aab5582fSPyun YongHyeon return (0); 1064257c5577SDavid E. O'Brien } 1065257c5577SDavid E. O'Brien 1066aab5582fSPyun YongHyeon struct nfe_dmamap_arg { 1067aab5582fSPyun YongHyeon bus_addr_t nfe_busaddr; 1068aab5582fSPyun YongHyeon }; 10692c3adf61SDavid E. O'Brien 1070bfc788c2SDavid E. O'Brien static int 1071bfc788c2SDavid E. O'Brien nfe_alloc_rx_ring(struct nfe_softc *sc, struct nfe_rx_ring *ring) 1072bfc788c2SDavid E. O'Brien { 1073aab5582fSPyun YongHyeon struct nfe_dmamap_arg ctx; 1074bfc788c2SDavid E. O'Brien struct nfe_rx_data *data; 1075aab5582fSPyun YongHyeon void *desc; 1076bfc788c2SDavid E. O'Brien int i, error, descsize; 1077bfc788c2SDavid E. O'Brien 1078bfc788c2SDavid E. O'Brien if (sc->nfe_flags & NFE_40BIT_ADDR) { 1079aab5582fSPyun YongHyeon desc = ring->desc64; 1080bfc788c2SDavid E. O'Brien descsize = sizeof (struct nfe_desc64); 1081bfc788c2SDavid E. O'Brien } else { 1082aab5582fSPyun YongHyeon desc = ring->desc32; 1083bfc788c2SDavid E. O'Brien descsize = sizeof (struct nfe_desc32); 1084bfc788c2SDavid E. O'Brien } 1085bfc788c2SDavid E. O'Brien 1086bfc788c2SDavid E. O'Brien ring->cur = ring->next = 0; 1087bfc788c2SDavid E. O'Brien 1088bfc788c2SDavid E. O'Brien error = bus_dma_tag_create(sc->nfe_parent_tag, 1089aab5582fSPyun YongHyeon NFE_RING_ALIGN, 0, /* alignment, boundary */ 1090aab5582fSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 1091bfc788c2SDavid E. O'Brien BUS_SPACE_MAXADDR, /* highaddr */ 1092bfc788c2SDavid E. O'Brien NULL, NULL, /* filter, filterarg */ 1093bfc788c2SDavid E. O'Brien NFE_RX_RING_COUNT * descsize, 1, /* maxsize, nsegments */ 1094bfc788c2SDavid E. O'Brien NFE_RX_RING_COUNT * descsize, /* maxsegsize */ 1095aab5582fSPyun YongHyeon 0, /* flags */ 1096bfc788c2SDavid E. O'Brien NULL, NULL, /* lockfunc, lockarg */ 1097bfc788c2SDavid E. O'Brien &ring->rx_desc_tag); 1098bfc788c2SDavid E. O'Brien if (error != 0) { 1099aab5582fSPyun YongHyeon device_printf(sc->nfe_dev, "could not create desc DMA tag\n"); 1100bfc788c2SDavid E. O'Brien goto fail; 1101bfc788c2SDavid E. O'Brien } 1102bfc788c2SDavid E. O'Brien 1103bfc788c2SDavid E. O'Brien /* allocate memory to desc */ 1104aab5582fSPyun YongHyeon error = bus_dmamem_alloc(ring->rx_desc_tag, &desc, BUS_DMA_WAITOK | 1105aab5582fSPyun YongHyeon BUS_DMA_COHERENT | BUS_DMA_ZERO, &ring->rx_desc_map); 1106bfc788c2SDavid E. O'Brien if (error != 0) { 1107aab5582fSPyun YongHyeon device_printf(sc->nfe_dev, "could not create desc DMA map\n"); 1108bfc788c2SDavid E. O'Brien goto fail; 1109bfc788c2SDavid E. O'Brien } 1110aab5582fSPyun YongHyeon if (sc->nfe_flags & NFE_40BIT_ADDR) 1111aab5582fSPyun YongHyeon ring->desc64 = desc; 1112aab5582fSPyun YongHyeon else 1113aab5582fSPyun YongHyeon ring->desc32 = desc; 1114bfc788c2SDavid E. O'Brien 1115bfc788c2SDavid E. O'Brien /* map desc to device visible address space */ 1116aab5582fSPyun YongHyeon ctx.nfe_busaddr = 0; 1117aab5582fSPyun YongHyeon error = bus_dmamap_load(ring->rx_desc_tag, ring->rx_desc_map, desc, 1118aab5582fSPyun YongHyeon NFE_RX_RING_COUNT * descsize, nfe_dma_map_segs, &ctx, 0); 1119bfc788c2SDavid E. O'Brien if (error != 0) { 1120aab5582fSPyun YongHyeon device_printf(sc->nfe_dev, "could not load desc DMA map\n"); 1121aab5582fSPyun YongHyeon goto fail; 1122aab5582fSPyun YongHyeon } 1123aab5582fSPyun YongHyeon ring->physaddr = ctx.nfe_busaddr; 1124aab5582fSPyun YongHyeon 1125aab5582fSPyun YongHyeon error = bus_dma_tag_create(sc->nfe_parent_tag, 1126aab5582fSPyun YongHyeon 1, 0, /* alignment, boundary */ 1127aab5582fSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 1128aab5582fSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 1129aab5582fSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 1130aab5582fSPyun YongHyeon MCLBYTES, 1, /* maxsize, nsegments */ 1131aab5582fSPyun YongHyeon MCLBYTES, /* maxsegsize */ 1132aab5582fSPyun YongHyeon 0, /* flags */ 1133aab5582fSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 1134aab5582fSPyun YongHyeon &ring->rx_data_tag); 1135aab5582fSPyun YongHyeon if (error != 0) { 1136aab5582fSPyun YongHyeon device_printf(sc->nfe_dev, "could not create Rx DMA tag\n"); 1137bfc788c2SDavid E. O'Brien goto fail; 1138bfc788c2SDavid E. O'Brien } 1139bfc788c2SDavid E. O'Brien 1140aab5582fSPyun YongHyeon error = bus_dmamap_create(ring->rx_data_tag, 0, &ring->rx_spare_map); 1141aab5582fSPyun YongHyeon if (error != 0) { 1142aab5582fSPyun YongHyeon device_printf(sc->nfe_dev, 1143aab5582fSPyun YongHyeon "could not create Rx DMA spare map\n"); 1144aab5582fSPyun YongHyeon goto fail; 1145aab5582fSPyun YongHyeon } 1146bfc788c2SDavid E. O'Brien 1147bfc788c2SDavid E. O'Brien /* 1148bfc788c2SDavid E. O'Brien * Pre-allocate Rx buffers and populate Rx ring. 1149bfc788c2SDavid E. O'Brien */ 1150bfc788c2SDavid E. O'Brien for (i = 0; i < NFE_RX_RING_COUNT; i++) { 1151bfc788c2SDavid E. O'Brien data = &sc->rxq.data[i]; 1152aab5582fSPyun YongHyeon data->rx_data_map = NULL; 1153aab5582fSPyun YongHyeon data->m = NULL; 1154aab5582fSPyun YongHyeon error = bus_dmamap_create(ring->rx_data_tag, 0, 11552c3adf61SDavid E. O'Brien &data->rx_data_map); 1156bfc788c2SDavid E. O'Brien if (error != 0) { 1157aab5582fSPyun YongHyeon device_printf(sc->nfe_dev, 1158aab5582fSPyun YongHyeon "could not create Rx DMA map\n"); 1159aab5582fSPyun YongHyeon goto fail; 1160aab5582fSPyun YongHyeon } 1161aab5582fSPyun YongHyeon } 1162aab5582fSPyun YongHyeon 1163aab5582fSPyun YongHyeon fail: 1164aab5582fSPyun YongHyeon return (error); 1165aab5582fSPyun YongHyeon } 1166aab5582fSPyun YongHyeon 1167aab5582fSPyun YongHyeon 11688b590ad2SPyun YongHyeon static void 1169aab5582fSPyun YongHyeon nfe_alloc_jrx_ring(struct nfe_softc *sc, struct nfe_jrx_ring *ring) 1170aab5582fSPyun YongHyeon { 1171aab5582fSPyun YongHyeon struct nfe_dmamap_arg ctx; 1172aab5582fSPyun YongHyeon struct nfe_rx_data *data; 1173aab5582fSPyun YongHyeon void *desc; 1174aab5582fSPyun YongHyeon int i, error, descsize; 1175aab5582fSPyun YongHyeon 1176aab5582fSPyun YongHyeon if ((sc->nfe_flags & NFE_JUMBO_SUP) == 0) 11778b590ad2SPyun YongHyeon return; 11788b590ad2SPyun YongHyeon if (jumbo_disable != 0) { 11798b590ad2SPyun YongHyeon device_printf(sc->nfe_dev, "disabling jumbo frame support\n"); 11808b590ad2SPyun YongHyeon sc->nfe_jumbo_disable = 1; 11818b590ad2SPyun YongHyeon return; 11828b590ad2SPyun YongHyeon } 1183aab5582fSPyun YongHyeon 1184aab5582fSPyun YongHyeon if (sc->nfe_flags & NFE_40BIT_ADDR) { 1185aab5582fSPyun YongHyeon desc = ring->jdesc64; 1186aab5582fSPyun YongHyeon descsize = sizeof (struct nfe_desc64); 1187aab5582fSPyun YongHyeon } else { 1188aab5582fSPyun YongHyeon desc = ring->jdesc32; 1189aab5582fSPyun YongHyeon descsize = sizeof (struct nfe_desc32); 1190aab5582fSPyun YongHyeon } 1191aab5582fSPyun YongHyeon 1192aab5582fSPyun YongHyeon ring->jcur = ring->jnext = 0; 1193aab5582fSPyun YongHyeon 1194aab5582fSPyun YongHyeon /* Create DMA tag for jumbo Rx ring. */ 1195aab5582fSPyun YongHyeon error = bus_dma_tag_create(sc->nfe_parent_tag, 1196aab5582fSPyun YongHyeon NFE_RING_ALIGN, 0, /* alignment, boundary */ 1197aab5582fSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 1198aab5582fSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 1199aab5582fSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 1200aab5582fSPyun YongHyeon NFE_JUMBO_RX_RING_COUNT * descsize, /* maxsize */ 1201aab5582fSPyun YongHyeon 1, /* nsegments */ 1202aab5582fSPyun YongHyeon NFE_JUMBO_RX_RING_COUNT * descsize, /* maxsegsize */ 1203aab5582fSPyun YongHyeon 0, /* flags */ 1204aab5582fSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 1205aab5582fSPyun YongHyeon &ring->jrx_desc_tag); 1206aab5582fSPyun YongHyeon if (error != 0) { 1207aab5582fSPyun YongHyeon device_printf(sc->nfe_dev, 1208aab5582fSPyun YongHyeon "could not create jumbo ring DMA tag\n"); 1209bfc788c2SDavid E. O'Brien goto fail; 1210bfc788c2SDavid E. O'Brien } 1211bfc788c2SDavid E. O'Brien 1212aab5582fSPyun YongHyeon /* Create DMA tag for jumbo Rx buffers. */ 1213aab5582fSPyun YongHyeon error = bus_dma_tag_create(sc->nfe_parent_tag, 1214767fb36cSPyun YongHyeon 1, 0, /* alignment, boundary */ 1215aab5582fSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 1216aab5582fSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 1217aab5582fSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 12183a5d5a69SPyun YongHyeon MJUM9BYTES, /* maxsize */ 1219aab5582fSPyun YongHyeon 1, /* nsegments */ 12203a5d5a69SPyun YongHyeon MJUM9BYTES, /* maxsegsize */ 1221aab5582fSPyun YongHyeon 0, /* flags */ 1222aab5582fSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 1223aab5582fSPyun YongHyeon &ring->jrx_data_tag); 1224aab5582fSPyun YongHyeon if (error != 0) { 1225aab5582fSPyun YongHyeon device_printf(sc->nfe_dev, 1226aab5582fSPyun YongHyeon "could not create jumbo Rx buffer DMA tag\n"); 1227aab5582fSPyun YongHyeon goto fail; 1228aab5582fSPyun YongHyeon } 1229aab5582fSPyun YongHyeon 1230aab5582fSPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for jumbo Rx ring. */ 1231aab5582fSPyun YongHyeon error = bus_dmamem_alloc(ring->jrx_desc_tag, &desc, BUS_DMA_WAITOK | 1232aab5582fSPyun YongHyeon BUS_DMA_COHERENT | BUS_DMA_ZERO, &ring->jrx_desc_map); 1233aab5582fSPyun YongHyeon if (error != 0) { 1234aab5582fSPyun YongHyeon device_printf(sc->nfe_dev, 1235aab5582fSPyun YongHyeon "could not allocate DMA'able memory for jumbo Rx ring\n"); 1236aab5582fSPyun YongHyeon goto fail; 1237aab5582fSPyun YongHyeon } 1238aab5582fSPyun YongHyeon if (sc->nfe_flags & NFE_40BIT_ADDR) 1239aab5582fSPyun YongHyeon ring->jdesc64 = desc; 1240aab5582fSPyun YongHyeon else 1241aab5582fSPyun YongHyeon ring->jdesc32 = desc; 1242aab5582fSPyun YongHyeon 1243aab5582fSPyun YongHyeon ctx.nfe_busaddr = 0; 1244aab5582fSPyun YongHyeon error = bus_dmamap_load(ring->jrx_desc_tag, ring->jrx_desc_map, desc, 1245aab5582fSPyun YongHyeon NFE_JUMBO_RX_RING_COUNT * descsize, nfe_dma_map_segs, &ctx, 0); 1246aab5582fSPyun YongHyeon if (error != 0) { 1247aab5582fSPyun YongHyeon device_printf(sc->nfe_dev, 1248aab5582fSPyun YongHyeon "could not load DMA'able memory for jumbo Rx ring\n"); 1249aab5582fSPyun YongHyeon goto fail; 1250aab5582fSPyun YongHyeon } 1251aab5582fSPyun YongHyeon ring->jphysaddr = ctx.nfe_busaddr; 1252aab5582fSPyun YongHyeon 1253aab5582fSPyun YongHyeon /* Create DMA maps for jumbo Rx buffers. */ 1254aab5582fSPyun YongHyeon error = bus_dmamap_create(ring->jrx_data_tag, 0, &ring->jrx_spare_map); 1255aab5582fSPyun YongHyeon if (error != 0) { 1256aab5582fSPyun YongHyeon device_printf(sc->nfe_dev, 1257aab5582fSPyun YongHyeon "could not create jumbo Rx DMA spare map\n"); 1258aab5582fSPyun YongHyeon goto fail; 1259aab5582fSPyun YongHyeon } 1260aab5582fSPyun YongHyeon 1261aab5582fSPyun YongHyeon for (i = 0; i < NFE_JUMBO_RX_RING_COUNT; i++) { 1262aab5582fSPyun YongHyeon data = &sc->jrxq.jdata[i]; 1263aab5582fSPyun YongHyeon data->rx_data_map = NULL; 1264aab5582fSPyun YongHyeon data->m = NULL; 1265aab5582fSPyun YongHyeon error = bus_dmamap_create(ring->jrx_data_tag, 0, 1266aab5582fSPyun YongHyeon &data->rx_data_map); 1267aab5582fSPyun YongHyeon if (error != 0) { 1268aab5582fSPyun YongHyeon device_printf(sc->nfe_dev, 1269aab5582fSPyun YongHyeon "could not create jumbo Rx DMA map\n"); 1270aab5582fSPyun YongHyeon goto fail; 1271aab5582fSPyun YongHyeon } 1272aab5582fSPyun YongHyeon } 1273aab5582fSPyun YongHyeon 12748b590ad2SPyun YongHyeon return; 1275bfc788c2SDavid E. O'Brien 1276aab5582fSPyun YongHyeon fail: 12778b590ad2SPyun YongHyeon /* 12788b590ad2SPyun YongHyeon * Running without jumbo frame support is ok for most cases 12798b590ad2SPyun YongHyeon * so don't fail on creating dma tag/map for jumbo frame. 12808b590ad2SPyun YongHyeon */ 1281aab5582fSPyun YongHyeon nfe_free_jrx_ring(sc, ring); 12828b590ad2SPyun YongHyeon device_printf(sc->nfe_dev, "disabling jumbo frame support due to " 12838b590ad2SPyun YongHyeon "resource shortage\n"); 12848b590ad2SPyun YongHyeon sc->nfe_jumbo_disable = 1; 1285bfc788c2SDavid E. O'Brien } 1286bfc788c2SDavid E. O'Brien 12872c3adf61SDavid E. O'Brien 1288aab5582fSPyun YongHyeon static int 1289aab5582fSPyun YongHyeon nfe_init_rx_ring(struct nfe_softc *sc, struct nfe_rx_ring *ring) 1290bfc788c2SDavid E. O'Brien { 1291aab5582fSPyun YongHyeon void *desc; 1292aab5582fSPyun YongHyeon size_t descsize; 1293bfc788c2SDavid E. O'Brien int i; 1294bfc788c2SDavid E. O'Brien 1295aab5582fSPyun YongHyeon ring->cur = ring->next = 0; 1296bfc788c2SDavid E. O'Brien if (sc->nfe_flags & NFE_40BIT_ADDR) { 1297aab5582fSPyun YongHyeon desc = ring->desc64; 1298aab5582fSPyun YongHyeon descsize = sizeof (struct nfe_desc64); 1299bfc788c2SDavid E. O'Brien } else { 1300aab5582fSPyun YongHyeon desc = ring->desc32; 1301aab5582fSPyun YongHyeon descsize = sizeof (struct nfe_desc32); 1302bfc788c2SDavid E. O'Brien } 1303aab5582fSPyun YongHyeon bzero(desc, descsize * NFE_RX_RING_COUNT); 1304aab5582fSPyun YongHyeon for (i = 0; i < NFE_RX_RING_COUNT; i++) { 1305aab5582fSPyun YongHyeon if (nfe_newbuf(sc, i) != 0) 1306aab5582fSPyun YongHyeon return (ENOBUFS); 1307bfc788c2SDavid E. O'Brien } 1308bfc788c2SDavid E. O'Brien 13092c3adf61SDavid E. O'Brien bus_dmamap_sync(ring->rx_desc_tag, ring->rx_desc_map, 1310aab5582fSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1311bfc788c2SDavid E. O'Brien 1312aab5582fSPyun YongHyeon return (0); 1313aab5582fSPyun YongHyeon } 1314aab5582fSPyun YongHyeon 1315aab5582fSPyun YongHyeon 1316aab5582fSPyun YongHyeon static int 1317aab5582fSPyun YongHyeon nfe_init_jrx_ring(struct nfe_softc *sc, struct nfe_jrx_ring *ring) 1318aab5582fSPyun YongHyeon { 1319aab5582fSPyun YongHyeon void *desc; 1320aab5582fSPyun YongHyeon size_t descsize; 1321aab5582fSPyun YongHyeon int i; 1322aab5582fSPyun YongHyeon 1323aab5582fSPyun YongHyeon ring->jcur = ring->jnext = 0; 1324aab5582fSPyun YongHyeon if (sc->nfe_flags & NFE_40BIT_ADDR) { 1325aab5582fSPyun YongHyeon desc = ring->jdesc64; 1326aab5582fSPyun YongHyeon descsize = sizeof (struct nfe_desc64); 1327aab5582fSPyun YongHyeon } else { 1328aab5582fSPyun YongHyeon desc = ring->jdesc32; 1329aab5582fSPyun YongHyeon descsize = sizeof (struct nfe_desc32); 1330aab5582fSPyun YongHyeon } 13313a5d5a69SPyun YongHyeon bzero(desc, descsize * NFE_JUMBO_RX_RING_COUNT); 1332aab5582fSPyun YongHyeon for (i = 0; i < NFE_JUMBO_RX_RING_COUNT; i++) { 1333aab5582fSPyun YongHyeon if (nfe_jnewbuf(sc, i) != 0) 1334aab5582fSPyun YongHyeon return (ENOBUFS); 1335aab5582fSPyun YongHyeon } 1336aab5582fSPyun YongHyeon 1337aab5582fSPyun YongHyeon bus_dmamap_sync(ring->jrx_desc_tag, ring->jrx_desc_map, 1338aab5582fSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1339aab5582fSPyun YongHyeon 1340aab5582fSPyun YongHyeon return (0); 1341bfc788c2SDavid E. O'Brien } 1342bfc788c2SDavid E. O'Brien 1343bfc788c2SDavid E. O'Brien 1344bfc788c2SDavid E. O'Brien static void 1345bfc788c2SDavid E. O'Brien nfe_free_rx_ring(struct nfe_softc *sc, struct nfe_rx_ring *ring) 1346bfc788c2SDavid E. O'Brien { 1347bfc788c2SDavid E. O'Brien struct nfe_rx_data *data; 1348bfc788c2SDavid E. O'Brien void *desc; 1349bfc788c2SDavid E. O'Brien int i, descsize; 1350bfc788c2SDavid E. O'Brien 1351bfc788c2SDavid E. O'Brien if (sc->nfe_flags & NFE_40BIT_ADDR) { 1352bfc788c2SDavid E. O'Brien desc = ring->desc64; 1353bfc788c2SDavid E. O'Brien descsize = sizeof (struct nfe_desc64); 1354bfc788c2SDavid E. O'Brien } else { 1355bfc788c2SDavid E. O'Brien desc = ring->desc32; 1356bfc788c2SDavid E. O'Brien descsize = sizeof (struct nfe_desc32); 1357bfc788c2SDavid E. O'Brien } 1358bfc788c2SDavid E. O'Brien 1359bfc788c2SDavid E. O'Brien for (i = 0; i < NFE_RX_RING_COUNT; i++) { 1360bfc788c2SDavid E. O'Brien data = &ring->data[i]; 1361bfc788c2SDavid E. O'Brien if (data->rx_data_map != NULL) { 1362aab5582fSPyun YongHyeon bus_dmamap_destroy(ring->rx_data_tag, 13632c3adf61SDavid E. O'Brien data->rx_data_map); 1364aab5582fSPyun YongHyeon data->rx_data_map = NULL; 1365aab5582fSPyun YongHyeon } 1366aab5582fSPyun YongHyeon if (data->m != NULL) { 1367aab5582fSPyun YongHyeon m_freem(data->m); 1368aab5582fSPyun YongHyeon data->m = NULL; 1369aab5582fSPyun YongHyeon } 1370aab5582fSPyun YongHyeon } 1371aab5582fSPyun YongHyeon if (ring->rx_data_tag != NULL) { 1372aab5582fSPyun YongHyeon if (ring->rx_spare_map != NULL) { 1373aab5582fSPyun YongHyeon bus_dmamap_destroy(ring->rx_data_tag, 1374aab5582fSPyun YongHyeon ring->rx_spare_map); 1375aab5582fSPyun YongHyeon ring->rx_spare_map = NULL; 1376aab5582fSPyun YongHyeon } 1377aab5582fSPyun YongHyeon bus_dma_tag_destroy(ring->rx_data_tag); 1378aab5582fSPyun YongHyeon ring->rx_data_tag = NULL; 1379bfc788c2SDavid E. O'Brien } 13802c3adf61SDavid E. O'Brien 1381aab5582fSPyun YongHyeon if (desc != NULL) { 1382aab5582fSPyun YongHyeon bus_dmamap_unload(ring->rx_desc_tag, ring->rx_desc_map); 1383aab5582fSPyun YongHyeon bus_dmamem_free(ring->rx_desc_tag, desc, ring->rx_desc_map); 1384aab5582fSPyun YongHyeon ring->desc64 = NULL; 1385aab5582fSPyun YongHyeon ring->desc32 = NULL; 1386aab5582fSPyun YongHyeon ring->rx_desc_map = NULL; 1387aab5582fSPyun YongHyeon } 1388aab5582fSPyun YongHyeon if (ring->rx_desc_tag != NULL) { 1389aab5582fSPyun YongHyeon bus_dma_tag_destroy(ring->rx_desc_tag); 1390aab5582fSPyun YongHyeon ring->rx_desc_tag = NULL; 1391aab5582fSPyun YongHyeon } 1392aab5582fSPyun YongHyeon } 1393aab5582fSPyun YongHyeon 1394aab5582fSPyun YongHyeon 1395aab5582fSPyun YongHyeon static void 1396aab5582fSPyun YongHyeon nfe_free_jrx_ring(struct nfe_softc *sc, struct nfe_jrx_ring *ring) 1397aab5582fSPyun YongHyeon { 1398aab5582fSPyun YongHyeon struct nfe_rx_data *data; 1399aab5582fSPyun YongHyeon void *desc; 1400aab5582fSPyun YongHyeon int i, descsize; 1401aab5582fSPyun YongHyeon 1402aab5582fSPyun YongHyeon if ((sc->nfe_flags & NFE_JUMBO_SUP) == 0) 1403aab5582fSPyun YongHyeon return; 1404aab5582fSPyun YongHyeon 1405aab5582fSPyun YongHyeon if (sc->nfe_flags & NFE_40BIT_ADDR) { 1406aab5582fSPyun YongHyeon desc = ring->jdesc64; 1407aab5582fSPyun YongHyeon descsize = sizeof (struct nfe_desc64); 1408aab5582fSPyun YongHyeon } else { 1409aab5582fSPyun YongHyeon desc = ring->jdesc32; 1410aab5582fSPyun YongHyeon descsize = sizeof (struct nfe_desc32); 1411aab5582fSPyun YongHyeon } 1412aab5582fSPyun YongHyeon 1413aab5582fSPyun YongHyeon for (i = 0; i < NFE_JUMBO_RX_RING_COUNT; i++) { 1414aab5582fSPyun YongHyeon data = &ring->jdata[i]; 1415aab5582fSPyun YongHyeon if (data->rx_data_map != NULL) { 1416aab5582fSPyun YongHyeon bus_dmamap_destroy(ring->jrx_data_tag, 1417aab5582fSPyun YongHyeon data->rx_data_map); 1418aab5582fSPyun YongHyeon data->rx_data_map = NULL; 1419aab5582fSPyun YongHyeon } 1420aab5582fSPyun YongHyeon if (data->m != NULL) { 1421bfc788c2SDavid E. O'Brien m_freem(data->m); 1422aab5582fSPyun YongHyeon data->m = NULL; 1423aab5582fSPyun YongHyeon } 1424aab5582fSPyun YongHyeon } 1425aab5582fSPyun YongHyeon if (ring->jrx_data_tag != NULL) { 1426aab5582fSPyun YongHyeon if (ring->jrx_spare_map != NULL) { 1427aab5582fSPyun YongHyeon bus_dmamap_destroy(ring->jrx_data_tag, 1428aab5582fSPyun YongHyeon ring->jrx_spare_map); 1429aab5582fSPyun YongHyeon ring->jrx_spare_map = NULL; 1430aab5582fSPyun YongHyeon } 1431aab5582fSPyun YongHyeon bus_dma_tag_destroy(ring->jrx_data_tag); 1432aab5582fSPyun YongHyeon ring->jrx_data_tag = NULL; 1433aab5582fSPyun YongHyeon } 1434aab5582fSPyun YongHyeon 1435aab5582fSPyun YongHyeon if (desc != NULL) { 1436aab5582fSPyun YongHyeon bus_dmamap_unload(ring->jrx_desc_tag, ring->jrx_desc_map); 1437aab5582fSPyun YongHyeon bus_dmamem_free(ring->jrx_desc_tag, desc, ring->jrx_desc_map); 1438aab5582fSPyun YongHyeon ring->jdesc64 = NULL; 1439aab5582fSPyun YongHyeon ring->jdesc32 = NULL; 1440aab5582fSPyun YongHyeon ring->jrx_desc_map = NULL; 1441aab5582fSPyun YongHyeon } 14423a5d5a69SPyun YongHyeon 1443aab5582fSPyun YongHyeon if (ring->jrx_desc_tag != NULL) { 1444aab5582fSPyun YongHyeon bus_dma_tag_destroy(ring->jrx_desc_tag); 1445aab5582fSPyun YongHyeon ring->jrx_desc_tag = NULL; 1446bfc788c2SDavid E. O'Brien } 1447bfc788c2SDavid E. O'Brien } 1448bfc788c2SDavid E. O'Brien 14492c3adf61SDavid E. O'Brien 1450bfc788c2SDavid E. O'Brien static int 1451bfc788c2SDavid E. O'Brien nfe_alloc_tx_ring(struct nfe_softc *sc, struct nfe_tx_ring *ring) 1452bfc788c2SDavid E. O'Brien { 1453aab5582fSPyun YongHyeon struct nfe_dmamap_arg ctx; 1454bfc788c2SDavid E. O'Brien int i, error; 1455aab5582fSPyun YongHyeon void *desc; 1456bfc788c2SDavid E. O'Brien int descsize; 1457bfc788c2SDavid E. O'Brien 1458bfc788c2SDavid E. O'Brien if (sc->nfe_flags & NFE_40BIT_ADDR) { 1459aab5582fSPyun YongHyeon desc = ring->desc64; 1460bfc788c2SDavid E. O'Brien descsize = sizeof (struct nfe_desc64); 1461bfc788c2SDavid E. O'Brien } else { 1462aab5582fSPyun YongHyeon desc = ring->desc32; 1463bfc788c2SDavid E. O'Brien descsize = sizeof (struct nfe_desc32); 1464bfc788c2SDavid E. O'Brien } 1465bfc788c2SDavid E. O'Brien 1466bfc788c2SDavid E. O'Brien ring->queued = 0; 1467bfc788c2SDavid E. O'Brien ring->cur = ring->next = 0; 1468bfc788c2SDavid E. O'Brien 1469bfc788c2SDavid E. O'Brien error = bus_dma_tag_create(sc->nfe_parent_tag, 1470aab5582fSPyun YongHyeon NFE_RING_ALIGN, 0, /* alignment, boundary */ 1471aab5582fSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 1472bfc788c2SDavid E. O'Brien BUS_SPACE_MAXADDR, /* highaddr */ 1473bfc788c2SDavid E. O'Brien NULL, NULL, /* filter, filterarg */ 1474bfc788c2SDavid E. O'Brien NFE_TX_RING_COUNT * descsize, 1, /* maxsize, nsegments */ 1475bfc788c2SDavid E. O'Brien NFE_TX_RING_COUNT * descsize, /* maxsegsize */ 1476aab5582fSPyun YongHyeon 0, /* flags */ 1477bfc788c2SDavid E. O'Brien NULL, NULL, /* lockfunc, lockarg */ 1478bfc788c2SDavid E. O'Brien &ring->tx_desc_tag); 1479bfc788c2SDavid E. O'Brien if (error != 0) { 1480aab5582fSPyun YongHyeon device_printf(sc->nfe_dev, "could not create desc DMA tag\n"); 1481bfc788c2SDavid E. O'Brien goto fail; 1482bfc788c2SDavid E. O'Brien } 1483bfc788c2SDavid E. O'Brien 1484aab5582fSPyun YongHyeon error = bus_dmamem_alloc(ring->tx_desc_tag, &desc, BUS_DMA_WAITOK | 1485aab5582fSPyun YongHyeon BUS_DMA_COHERENT | BUS_DMA_ZERO, &ring->tx_desc_map); 1486bfc788c2SDavid E. O'Brien if (error != 0) { 1487aab5582fSPyun YongHyeon device_printf(sc->nfe_dev, "could not create desc DMA map\n"); 1488bfc788c2SDavid E. O'Brien goto fail; 1489bfc788c2SDavid E. O'Brien } 1490aab5582fSPyun YongHyeon if (sc->nfe_flags & NFE_40BIT_ADDR) 1491aab5582fSPyun YongHyeon ring->desc64 = desc; 1492aab5582fSPyun YongHyeon else 1493aab5582fSPyun YongHyeon ring->desc32 = desc; 1494bfc788c2SDavid E. O'Brien 1495aab5582fSPyun YongHyeon ctx.nfe_busaddr = 0; 1496aab5582fSPyun YongHyeon error = bus_dmamap_load(ring->tx_desc_tag, ring->tx_desc_map, desc, 1497aab5582fSPyun YongHyeon NFE_TX_RING_COUNT * descsize, nfe_dma_map_segs, &ctx, 0); 1498bfc788c2SDavid E. O'Brien if (error != 0) { 1499aab5582fSPyun YongHyeon device_printf(sc->nfe_dev, "could not load desc DMA map\n"); 1500bfc788c2SDavid E. O'Brien goto fail; 1501bfc788c2SDavid E. O'Brien } 1502aab5582fSPyun YongHyeon ring->physaddr = ctx.nfe_busaddr; 1503bfc788c2SDavid E. O'Brien 1504bfc788c2SDavid E. O'Brien error = bus_dma_tag_create(sc->nfe_parent_tag, 1505aab5582fSPyun YongHyeon 1, 0, 1506aab5582fSPyun YongHyeon BUS_SPACE_MAXADDR, 1507bfc788c2SDavid E. O'Brien BUS_SPACE_MAXADDR, 1508bfc788c2SDavid E. O'Brien NULL, NULL, 15091c889016SPyun YongHyeon NFE_TSO_MAXSIZE, 1510aab5582fSPyun YongHyeon NFE_MAX_SCATTER, 15111c889016SPyun YongHyeon NFE_TSO_MAXSGSIZE, 1512aab5582fSPyun YongHyeon 0, 1513bfc788c2SDavid E. O'Brien NULL, NULL, 1514bfc788c2SDavid E. O'Brien &ring->tx_data_tag); 1515bfc788c2SDavid E. O'Brien if (error != 0) { 1516aab5582fSPyun YongHyeon device_printf(sc->nfe_dev, "could not create Tx DMA tag\n"); 1517bfc788c2SDavid E. O'Brien goto fail; 1518bfc788c2SDavid E. O'Brien } 1519bfc788c2SDavid E. O'Brien 1520bfc788c2SDavid E. O'Brien for (i = 0; i < NFE_TX_RING_COUNT; i++) { 15212c3adf61SDavid E. O'Brien error = bus_dmamap_create(ring->tx_data_tag, 0, 15222c3adf61SDavid E. O'Brien &ring->data[i].tx_data_map); 1523bfc788c2SDavid E. O'Brien if (error != 0) { 1524aab5582fSPyun YongHyeon device_printf(sc->nfe_dev, 1525aab5582fSPyun YongHyeon "could not create Tx DMA map\n"); 1526bfc788c2SDavid E. O'Brien goto fail; 1527bfc788c2SDavid E. O'Brien } 1528bfc788c2SDavid E. O'Brien } 1529bfc788c2SDavid E. O'Brien 1530aab5582fSPyun YongHyeon fail: 1531aab5582fSPyun YongHyeon return (error); 1532bfc788c2SDavid E. O'Brien } 1533bfc788c2SDavid E. O'Brien 1534bfc788c2SDavid E. O'Brien 1535bfc788c2SDavid E. O'Brien static void 1536aab5582fSPyun YongHyeon nfe_init_tx_ring(struct nfe_softc *sc, struct nfe_tx_ring *ring) 1537bfc788c2SDavid E. O'Brien { 1538aab5582fSPyun YongHyeon void *desc; 1539aab5582fSPyun YongHyeon size_t descsize; 1540bfc788c2SDavid E. O'Brien 1541aab5582fSPyun YongHyeon sc->nfe_force_tx = 0; 1542bfc788c2SDavid E. O'Brien ring->queued = 0; 1543bfc788c2SDavid E. O'Brien ring->cur = ring->next = 0; 1544aab5582fSPyun YongHyeon if (sc->nfe_flags & NFE_40BIT_ADDR) { 1545aab5582fSPyun YongHyeon desc = ring->desc64; 1546aab5582fSPyun YongHyeon descsize = sizeof (struct nfe_desc64); 1547aab5582fSPyun YongHyeon } else { 1548aab5582fSPyun YongHyeon desc = ring->desc32; 1549aab5582fSPyun YongHyeon descsize = sizeof (struct nfe_desc32); 1550aab5582fSPyun YongHyeon } 1551aab5582fSPyun YongHyeon bzero(desc, descsize * NFE_TX_RING_COUNT); 1552aab5582fSPyun YongHyeon 1553aab5582fSPyun YongHyeon bus_dmamap_sync(ring->tx_desc_tag, ring->tx_desc_map, 1554aab5582fSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1555bfc788c2SDavid E. O'Brien } 1556bfc788c2SDavid E. O'Brien 15572c3adf61SDavid E. O'Brien 1558bfc788c2SDavid E. O'Brien static void 1559bfc788c2SDavid E. O'Brien nfe_free_tx_ring(struct nfe_softc *sc, struct nfe_tx_ring *ring) 1560bfc788c2SDavid E. O'Brien { 1561bfc788c2SDavid E. O'Brien struct nfe_tx_data *data; 1562bfc788c2SDavid E. O'Brien void *desc; 1563bfc788c2SDavid E. O'Brien int i, descsize; 1564bfc788c2SDavid E. O'Brien 1565bfc788c2SDavid E. O'Brien if (sc->nfe_flags & NFE_40BIT_ADDR) { 1566bfc788c2SDavid E. O'Brien desc = ring->desc64; 1567bfc788c2SDavid E. O'Brien descsize = sizeof (struct nfe_desc64); 1568bfc788c2SDavid E. O'Brien } else { 1569bfc788c2SDavid E. O'Brien desc = ring->desc32; 1570bfc788c2SDavid E. O'Brien descsize = sizeof (struct nfe_desc32); 1571bfc788c2SDavid E. O'Brien } 1572bfc788c2SDavid E. O'Brien 1573aab5582fSPyun YongHyeon for (i = 0; i < NFE_TX_RING_COUNT; i++) { 1574aab5582fSPyun YongHyeon data = &ring->data[i]; 1575aab5582fSPyun YongHyeon 1576aab5582fSPyun YongHyeon if (data->m != NULL) { 1577aab5582fSPyun YongHyeon bus_dmamap_sync(ring->tx_data_tag, data->tx_data_map, 1578aab5582fSPyun YongHyeon BUS_DMASYNC_POSTWRITE); 1579aab5582fSPyun YongHyeon bus_dmamap_unload(ring->tx_data_tag, data->tx_data_map); 1580aab5582fSPyun YongHyeon m_freem(data->m); 1581aab5582fSPyun YongHyeon data->m = NULL; 1582aab5582fSPyun YongHyeon } 1583aab5582fSPyun YongHyeon if (data->tx_data_map != NULL) { 1584aab5582fSPyun YongHyeon bus_dmamap_destroy(ring->tx_data_tag, 1585aab5582fSPyun YongHyeon data->tx_data_map); 1586aab5582fSPyun YongHyeon data->tx_data_map = NULL; 1587aab5582fSPyun YongHyeon } 1588aab5582fSPyun YongHyeon } 1589aab5582fSPyun YongHyeon 1590aab5582fSPyun YongHyeon if (ring->tx_data_tag != NULL) { 1591aab5582fSPyun YongHyeon bus_dma_tag_destroy(ring->tx_data_tag); 1592aab5582fSPyun YongHyeon ring->tx_data_tag = NULL; 1593aab5582fSPyun YongHyeon } 1594aab5582fSPyun YongHyeon 1595bfc788c2SDavid E. O'Brien if (desc != NULL) { 15962c3adf61SDavid E. O'Brien bus_dmamap_sync(ring->tx_desc_tag, ring->tx_desc_map, 15972c3adf61SDavid E. O'Brien BUS_DMASYNC_POSTWRITE); 1598bfc788c2SDavid E. O'Brien bus_dmamap_unload(ring->tx_desc_tag, ring->tx_desc_map); 1599bfc788c2SDavid E. O'Brien bus_dmamem_free(ring->tx_desc_tag, desc, ring->tx_desc_map); 1600aab5582fSPyun YongHyeon ring->desc64 = NULL; 1601aab5582fSPyun YongHyeon ring->desc32 = NULL; 1602aab5582fSPyun YongHyeon ring->tx_desc_map = NULL; 1603bfc788c2SDavid E. O'Brien bus_dma_tag_destroy(ring->tx_desc_tag); 1604aab5582fSPyun YongHyeon ring->tx_desc_tag = NULL; 1605bfc788c2SDavid E. O'Brien } 1606bfc788c2SDavid E. O'Brien } 1607bfc788c2SDavid E. O'Brien 1608bfc788c2SDavid E. O'Brien #ifdef DEVICE_POLLING 1609bfc788c2SDavid E. O'Brien static poll_handler_t nfe_poll; 1610bfc788c2SDavid E. O'Brien 16112c3adf61SDavid E. O'Brien 16121abcdbd1SAttilio Rao static int 1613bfc788c2SDavid E. O'Brien nfe_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 1614bfc788c2SDavid E. O'Brien { 1615bfc788c2SDavid E. O'Brien struct nfe_softc *sc = ifp->if_softc; 1616aab5582fSPyun YongHyeon uint32_t r; 16171abcdbd1SAttilio Rao int rx_npkts = 0; 1618bfc788c2SDavid E. O'Brien 1619bfc788c2SDavid E. O'Brien NFE_LOCK(sc); 1620bfc788c2SDavid E. O'Brien 1621bfc788c2SDavid E. O'Brien if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) { 1622aab5582fSPyun YongHyeon NFE_UNLOCK(sc); 16231abcdbd1SAttilio Rao return (rx_npkts); 1624bfc788c2SDavid E. O'Brien } 1625bfc788c2SDavid E. O'Brien 16268b590ad2SPyun YongHyeon if (sc->nfe_framesize > MCLBYTES - ETHER_HDR_LEN) 16271abcdbd1SAttilio Rao rx_npkts = nfe_jrxeof(sc, count, &rx_npkts); 16288b590ad2SPyun YongHyeon else 16291abcdbd1SAttilio Rao rx_npkts = nfe_rxeof(sc, count, &rx_npkts); 1630bfc788c2SDavid E. O'Brien nfe_txeof(sc); 1631bfc788c2SDavid E. O'Brien if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 1632*32341ad6SJohn Baldwin nfe_start_locked(ifp); 1633bfc788c2SDavid E. O'Brien 1634bfc788c2SDavid E. O'Brien if (cmd == POLL_AND_CHECK_STATUS) { 1635aab5582fSPyun YongHyeon if ((r = NFE_READ(sc, sc->nfe_irq_status)) == 0) { 1636aab5582fSPyun YongHyeon NFE_UNLOCK(sc); 16371abcdbd1SAttilio Rao return (rx_npkts); 1638bfc788c2SDavid E. O'Brien } 1639aab5582fSPyun YongHyeon NFE_WRITE(sc, sc->nfe_irq_status, r); 1640257c5577SDavid E. O'Brien 1641257c5577SDavid E. O'Brien if (r & NFE_IRQ_LINK) { 1642257c5577SDavid E. O'Brien NFE_READ(sc, NFE_PHY_STATUS); 1643257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_PHY_STATUS, 0xf); 1644aab5582fSPyun YongHyeon DPRINTF(sc, "link state changed\n"); 1645257c5577SDavid E. O'Brien } 1646257c5577SDavid E. O'Brien } 1647aab5582fSPyun YongHyeon NFE_UNLOCK(sc); 16481abcdbd1SAttilio Rao return (rx_npkts); 1649257c5577SDavid E. O'Brien } 1650bfc788c2SDavid E. O'Brien #endif /* DEVICE_POLLING */ 1651257c5577SDavid E. O'Brien 1652aab5582fSPyun YongHyeon static void 1653aab5582fSPyun YongHyeon nfe_set_intr(struct nfe_softc *sc) 1654aab5582fSPyun YongHyeon { 1655aab5582fSPyun YongHyeon 1656aab5582fSPyun YongHyeon if (sc->nfe_msi != 0) 1657aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_IRQ_MASK, NFE_IRQ_WANTED); 1658aab5582fSPyun YongHyeon } 1659aab5582fSPyun YongHyeon 1660aab5582fSPyun YongHyeon 1661aab5582fSPyun YongHyeon /* In MSIX, a write to mask reegisters behaves as XOR. */ 1662aab5582fSPyun YongHyeon static __inline void 1663aab5582fSPyun YongHyeon nfe_enable_intr(struct nfe_softc *sc) 1664aab5582fSPyun YongHyeon { 1665aab5582fSPyun YongHyeon 1666aab5582fSPyun YongHyeon if (sc->nfe_msix != 0) { 1667aab5582fSPyun YongHyeon /* XXX Should have a better way to enable interrupts! */ 1668aab5582fSPyun YongHyeon if (NFE_READ(sc, sc->nfe_irq_mask) == 0) 1669aab5582fSPyun YongHyeon NFE_WRITE(sc, sc->nfe_irq_mask, sc->nfe_intrs); 1670aab5582fSPyun YongHyeon } else 1671aab5582fSPyun YongHyeon NFE_WRITE(sc, sc->nfe_irq_mask, sc->nfe_intrs); 1672aab5582fSPyun YongHyeon } 1673aab5582fSPyun YongHyeon 1674aab5582fSPyun YongHyeon 1675aab5582fSPyun YongHyeon static __inline void 1676aab5582fSPyun YongHyeon nfe_disable_intr(struct nfe_softc *sc) 1677aab5582fSPyun YongHyeon { 1678aab5582fSPyun YongHyeon 1679aab5582fSPyun YongHyeon if (sc->nfe_msix != 0) { 1680aab5582fSPyun YongHyeon /* XXX Should have a better way to disable interrupts! */ 1681aab5582fSPyun YongHyeon if (NFE_READ(sc, sc->nfe_irq_mask) != 0) 1682aab5582fSPyun YongHyeon NFE_WRITE(sc, sc->nfe_irq_mask, sc->nfe_nointrs); 1683aab5582fSPyun YongHyeon } else 1684aab5582fSPyun YongHyeon NFE_WRITE(sc, sc->nfe_irq_mask, sc->nfe_nointrs); 1685aab5582fSPyun YongHyeon } 1686aab5582fSPyun YongHyeon 1687bfc788c2SDavid E. O'Brien 1688bfc788c2SDavid E. O'Brien static int 1689257c5577SDavid E. O'Brien nfe_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data) 1690257c5577SDavid E. O'Brien { 1691aab5582fSPyun YongHyeon struct nfe_softc *sc; 1692aab5582fSPyun YongHyeon struct ifreq *ifr; 1693bfc788c2SDavid E. O'Brien struct mii_data *mii; 1694aab5582fSPyun YongHyeon int error, init, mask; 1695257c5577SDavid E. O'Brien 1696aab5582fSPyun YongHyeon sc = ifp->if_softc; 1697aab5582fSPyun YongHyeon ifr = (struct ifreq *) data; 1698aab5582fSPyun YongHyeon error = 0; 1699aab5582fSPyun YongHyeon init = 0; 1700257c5577SDavid E. O'Brien switch (cmd) { 1701257c5577SDavid E. O'Brien case SIOCSIFMTU: 1702aab5582fSPyun YongHyeon if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > NFE_JUMBO_MTU) 1703257c5577SDavid E. O'Brien error = EINVAL; 1704aab5582fSPyun YongHyeon else if (ifp->if_mtu != ifr->ifr_mtu) { 17058b590ad2SPyun YongHyeon if ((((sc->nfe_flags & NFE_JUMBO_SUP) == 0) || 17068b590ad2SPyun YongHyeon (sc->nfe_jumbo_disable != 0)) && 1707aab5582fSPyun YongHyeon ifr->ifr_mtu > ETHERMTU) 1708aab5582fSPyun YongHyeon error = EINVAL; 1709aab5582fSPyun YongHyeon else { 17106124fe21SDavid E. O'Brien NFE_LOCK(sc); 1711aab5582fSPyun YongHyeon ifp->if_mtu = ifr->ifr_mtu; 1712aab5582fSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 17136124fe21SDavid E. O'Brien nfe_init_locked(sc); 17146124fe21SDavid E. O'Brien NFE_UNLOCK(sc); 1715aab5582fSPyun YongHyeon } 1716bfc788c2SDavid E. O'Brien } 1717257c5577SDavid E. O'Brien break; 1718257c5577SDavid E. O'Brien case SIOCSIFFLAGS: 1719bfc788c2SDavid E. O'Brien NFE_LOCK(sc); 1720257c5577SDavid E. O'Brien if (ifp->if_flags & IFF_UP) { 1721257c5577SDavid E. O'Brien /* 1722257c5577SDavid E. O'Brien * If only the PROMISC or ALLMULTI flag changes, then 1723257c5577SDavid E. O'Brien * don't do a full re-init of the chip, just update 1724257c5577SDavid E. O'Brien * the Rx filter. 1725257c5577SDavid E. O'Brien */ 1726bfc788c2SDavid E. O'Brien if ((ifp->if_drv_flags & IFF_DRV_RUNNING) && 1727bfc788c2SDavid E. O'Brien ((ifp->if_flags ^ sc->nfe_if_flags) & 1728bfc788c2SDavid E. O'Brien (IFF_ALLMULTI | IFF_PROMISC)) != 0) 1729257c5577SDavid E. O'Brien nfe_setmulti(sc); 1730bfc788c2SDavid E. O'Brien else 1731bfc788c2SDavid E. O'Brien nfe_init_locked(sc); 1732257c5577SDavid E. O'Brien } else { 1733bfc788c2SDavid E. O'Brien if (ifp->if_drv_flags & IFF_DRV_RUNNING) 1734aab5582fSPyun YongHyeon nfe_stop(ifp); 1735257c5577SDavid E. O'Brien } 1736bfc788c2SDavid E. O'Brien sc->nfe_if_flags = ifp->if_flags; 1737bfc788c2SDavid E. O'Brien NFE_UNLOCK(sc); 1738bfc788c2SDavid E. O'Brien error = 0; 1739257c5577SDavid E. O'Brien break; 1740257c5577SDavid E. O'Brien case SIOCADDMULTI: 1741257c5577SDavid E. O'Brien case SIOCDELMULTI: 1742aab5582fSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 1743bfc788c2SDavid E. O'Brien NFE_LOCK(sc); 1744257c5577SDavid E. O'Brien nfe_setmulti(sc); 1745bfc788c2SDavid E. O'Brien NFE_UNLOCK(sc); 1746257c5577SDavid E. O'Brien error = 0; 1747257c5577SDavid E. O'Brien } 1748257c5577SDavid E. O'Brien break; 1749257c5577SDavid E. O'Brien case SIOCSIFMEDIA: 1750257c5577SDavid E. O'Brien case SIOCGIFMEDIA: 1751bfc788c2SDavid E. O'Brien mii = device_get_softc(sc->nfe_miibus); 1752bfc788c2SDavid E. O'Brien error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, cmd); 1753257c5577SDavid E. O'Brien break; 1754bfc788c2SDavid E. O'Brien case SIOCSIFCAP: 1755aab5582fSPyun YongHyeon mask = ifr->ifr_reqcap ^ ifp->if_capenable; 1756bfc788c2SDavid E. O'Brien #ifdef DEVICE_POLLING 1757aab5582fSPyun YongHyeon if ((mask & IFCAP_POLLING) != 0) { 1758aab5582fSPyun YongHyeon if ((ifr->ifr_reqcap & IFCAP_POLLING) != 0) { 1759bfc788c2SDavid E. O'Brien error = ether_poll_register(nfe_poll, ifp); 1760bfc788c2SDavid E. O'Brien if (error) 1761aab5582fSPyun YongHyeon break; 1762bfc788c2SDavid E. O'Brien NFE_LOCK(sc); 1763aab5582fSPyun YongHyeon nfe_disable_intr(sc); 1764bfc788c2SDavid E. O'Brien ifp->if_capenable |= IFCAP_POLLING; 1765bfc788c2SDavid E. O'Brien NFE_UNLOCK(sc); 1766bfc788c2SDavid E. O'Brien } else { 1767bfc788c2SDavid E. O'Brien error = ether_poll_deregister(ifp); 1768bfc788c2SDavid E. O'Brien /* Enable interrupt even in error case */ 1769bfc788c2SDavid E. O'Brien NFE_LOCK(sc); 1770aab5582fSPyun YongHyeon nfe_enable_intr(sc); 1771bfc788c2SDavid E. O'Brien ifp->if_capenable &= ~IFCAP_POLLING; 1772bfc788c2SDavid E. O'Brien NFE_UNLOCK(sc); 1773257c5577SDavid E. O'Brien } 1774bfc788c2SDavid E. O'Brien } 17752c3adf61SDavid E. O'Brien #endif /* DEVICE_POLLING */ 177652a1393eSPyun YongHyeon if ((mask & IFCAP_WOL_MAGIC) != 0 && 177752a1393eSPyun YongHyeon (ifp->if_capabilities & IFCAP_WOL_MAGIC) != 0) 177852a1393eSPyun YongHyeon ifp->if_capenable ^= IFCAP_WOL_MAGIC; 17792f4fcd48SPyun YongHyeon if ((mask & IFCAP_TXCSUM) != 0 && 17802f4fcd48SPyun YongHyeon (ifp->if_capabilities & IFCAP_TXCSUM) != 0) { 17812f4fcd48SPyun YongHyeon ifp->if_capenable ^= IFCAP_TXCSUM; 17822f4fcd48SPyun YongHyeon if ((ifp->if_capenable & IFCAP_TXCSUM) != 0) 1783aab5582fSPyun YongHyeon ifp->if_hwassist |= NFE_CSUM_FEATURES; 1784bfc788c2SDavid E. O'Brien else 1785aab5582fSPyun YongHyeon ifp->if_hwassist &= ~NFE_CSUM_FEATURES; 17862f4fcd48SPyun YongHyeon } 17872f4fcd48SPyun YongHyeon if ((mask & IFCAP_RXCSUM) != 0 && 17882f4fcd48SPyun YongHyeon (ifp->if_capabilities & IFCAP_RXCSUM) != 0) { 17892f4fcd48SPyun YongHyeon ifp->if_capenable ^= IFCAP_RXCSUM; 1790aab5582fSPyun YongHyeon init++; 1791bfc788c2SDavid E. O'Brien } 17922f4fcd48SPyun YongHyeon if ((mask & IFCAP_TSO4) != 0 && 17932f4fcd48SPyun YongHyeon (ifp->if_capabilities & IFCAP_TSO4) != 0) { 17942f4fcd48SPyun YongHyeon ifp->if_capenable ^= IFCAP_TSO4; 17952f4fcd48SPyun YongHyeon if ((IFCAP_TSO4 & ifp->if_capenable) != 0) 17962f4fcd48SPyun YongHyeon ifp->if_hwassist |= CSUM_TSO; 17972f4fcd48SPyun YongHyeon else 17982f4fcd48SPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 17992f4fcd48SPyun YongHyeon } 18002f4fcd48SPyun YongHyeon if ((mask & IFCAP_VLAN_HWTSO) != 0 && 18012f4fcd48SPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0) 18022f4fcd48SPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTSO; 18032f4fcd48SPyun YongHyeon if ((mask & IFCAP_VLAN_HWTAGGING) != 0 && 18042f4fcd48SPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) { 1805aab5582fSPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 18062f4fcd48SPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0) 18072f4fcd48SPyun YongHyeon ifp->if_capenable &= ~IFCAP_VLAN_HWTSO; 1808aab5582fSPyun YongHyeon init++; 1809aab5582fSPyun YongHyeon } 1810aab5582fSPyun YongHyeon /* 1811aab5582fSPyun YongHyeon * XXX 1812aab5582fSPyun YongHyeon * It seems that VLAN stripping requires Rx checksum offload. 1813aab5582fSPyun YongHyeon * Unfortunately FreeBSD has no way to disable only Rx side 1814aab5582fSPyun YongHyeon * VLAN stripping. So when we know Rx checksum offload is 1815aab5582fSPyun YongHyeon * disabled turn entire hardware VLAN assist off. 1816aab5582fSPyun YongHyeon */ 18172f4fcd48SPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) == 0) { 18182f4fcd48SPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) 18192f4fcd48SPyun YongHyeon init++; 18202f4fcd48SPyun YongHyeon ifp->if_capenable &= ~(IFCAP_VLAN_HWTAGGING | 18212f4fcd48SPyun YongHyeon IFCAP_VLAN_HWTSO); 1822aab5582fSPyun YongHyeon } 1823aab5582fSPyun YongHyeon if (init > 0 && (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 1824aab5582fSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 18257597761aSDavid E. O'Brien nfe_init(sc); 1826bfc788c2SDavid E. O'Brien } 1827aab5582fSPyun YongHyeon VLAN_CAPABILITIES(ifp); 1828bfc788c2SDavid E. O'Brien break; 1829bfc788c2SDavid E. O'Brien default: 1830bfc788c2SDavid E. O'Brien error = ether_ioctl(ifp, cmd, data); 1831bfc788c2SDavid E. O'Brien break; 1832bfc788c2SDavid E. O'Brien } 1833257c5577SDavid E. O'Brien 1834aab5582fSPyun YongHyeon return (error); 1835aab5582fSPyun YongHyeon } 1836aab5582fSPyun YongHyeon 1837aab5582fSPyun YongHyeon 1838aab5582fSPyun YongHyeon static int 1839aab5582fSPyun YongHyeon nfe_intr(void *arg) 1840aab5582fSPyun YongHyeon { 1841aab5582fSPyun YongHyeon struct nfe_softc *sc; 1842aab5582fSPyun YongHyeon uint32_t status; 1843aab5582fSPyun YongHyeon 1844aab5582fSPyun YongHyeon sc = (struct nfe_softc *)arg; 1845aab5582fSPyun YongHyeon 1846aab5582fSPyun YongHyeon status = NFE_READ(sc, sc->nfe_irq_status); 1847aab5582fSPyun YongHyeon if (status == 0 || status == 0xffffffff) 1848aab5582fSPyun YongHyeon return (FILTER_STRAY); 1849aab5582fSPyun YongHyeon nfe_disable_intr(sc); 1850cbb1d39dSSam Leffler taskqueue_enqueue_fast(sc->nfe_tq, &sc->nfe_int_task); 1851aab5582fSPyun YongHyeon 1852aab5582fSPyun YongHyeon return (FILTER_HANDLED); 1853257c5577SDavid E. O'Brien } 1854257c5577SDavid E. O'Brien 1855bfc788c2SDavid E. O'Brien 18562c3adf61SDavid E. O'Brien static void 1857aab5582fSPyun YongHyeon nfe_int_task(void *arg, int pending) 1858bfc788c2SDavid E. O'Brien { 1859bfc788c2SDavid E. O'Brien struct nfe_softc *sc = arg; 1860bfc788c2SDavid E. O'Brien struct ifnet *ifp = sc->nfe_ifp; 1861aab5582fSPyun YongHyeon uint32_t r; 1862aab5582fSPyun YongHyeon int domore; 1863bfc788c2SDavid E. O'Brien 1864bfc788c2SDavid E. O'Brien NFE_LOCK(sc); 1865bfc788c2SDavid E. O'Brien 1866aab5582fSPyun YongHyeon if ((r = NFE_READ(sc, sc->nfe_irq_status)) == 0) { 1867aab5582fSPyun YongHyeon nfe_enable_intr(sc); 1868aab5582fSPyun YongHyeon NFE_UNLOCK(sc); 1869aab5582fSPyun YongHyeon return; /* not for us */ 1870aab5582fSPyun YongHyeon } 1871aab5582fSPyun YongHyeon NFE_WRITE(sc, sc->nfe_irq_status, r); 1872aab5582fSPyun YongHyeon 1873aab5582fSPyun YongHyeon DPRINTFN(sc, 5, "nfe_intr: interrupt register %x\n", r); 1874aab5582fSPyun YongHyeon 1875bfc788c2SDavid E. O'Brien #ifdef DEVICE_POLLING 1876bfc788c2SDavid E. O'Brien if (ifp->if_capenable & IFCAP_POLLING) { 1877bfc788c2SDavid E. O'Brien NFE_UNLOCK(sc); 1878bfc788c2SDavid E. O'Brien return; 1879bfc788c2SDavid E. O'Brien } 1880bfc788c2SDavid E. O'Brien #endif 1881bfc788c2SDavid E. O'Brien 1882bfc788c2SDavid E. O'Brien if (r & NFE_IRQ_LINK) { 1883bfc788c2SDavid E. O'Brien NFE_READ(sc, NFE_PHY_STATUS); 1884bfc788c2SDavid E. O'Brien NFE_WRITE(sc, NFE_PHY_STATUS, 0xf); 1885aab5582fSPyun YongHyeon DPRINTF(sc, "link state changed\n"); 1886bfc788c2SDavid E. O'Brien } 1887bfc788c2SDavid E. O'Brien 18880142a9b1SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) { 18890142a9b1SPyun YongHyeon NFE_UNLOCK(sc); 18900142a9b1SPyun YongHyeon nfe_enable_intr(sc); 18910142a9b1SPyun YongHyeon return; 18920142a9b1SPyun YongHyeon } 18930142a9b1SPyun YongHyeon 1894aab5582fSPyun YongHyeon domore = 0; 1895bfc788c2SDavid E. O'Brien /* check Rx ring */ 1896aab5582fSPyun YongHyeon if (sc->nfe_framesize > MCLBYTES - ETHER_HDR_LEN) 18971abcdbd1SAttilio Rao domore = nfe_jrxeof(sc, sc->nfe_process_limit, NULL); 1898aab5582fSPyun YongHyeon else 18991abcdbd1SAttilio Rao domore = nfe_rxeof(sc, sc->nfe_process_limit, NULL); 1900bfc788c2SDavid E. O'Brien /* check Tx ring */ 1901bfc788c2SDavid E. O'Brien nfe_txeof(sc); 1902bfc788c2SDavid E. O'Brien 1903aab5582fSPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 1904*32341ad6SJohn Baldwin nfe_start_locked(ifp); 1905bfc788c2SDavid E. O'Brien 1906bfc788c2SDavid E. O'Brien NFE_UNLOCK(sc); 1907bfc788c2SDavid E. O'Brien 1908aab5582fSPyun YongHyeon if (domore || (NFE_READ(sc, sc->nfe_irq_status) != 0)) { 1909cbb1d39dSSam Leffler taskqueue_enqueue_fast(sc->nfe_tq, &sc->nfe_int_task); 1910bfc788c2SDavid E. O'Brien return; 1911bfc788c2SDavid E. O'Brien } 1912bfc788c2SDavid E. O'Brien 1913aab5582fSPyun YongHyeon /* Reenable interrupts. */ 1914aab5582fSPyun YongHyeon nfe_enable_intr(sc); 1915257c5577SDavid E. O'Brien } 1916257c5577SDavid E. O'Brien 19172c3adf61SDavid E. O'Brien 1918aab5582fSPyun YongHyeon static __inline void 1919aab5582fSPyun YongHyeon nfe_discard_rxbuf(struct nfe_softc *sc, int idx) 1920257c5577SDavid E. O'Brien { 1921aab5582fSPyun YongHyeon struct nfe_desc32 *desc32; 1922aab5582fSPyun YongHyeon struct nfe_desc64 *desc64; 1923aab5582fSPyun YongHyeon struct nfe_rx_data *data; 1924aab5582fSPyun YongHyeon struct mbuf *m; 19252c3adf61SDavid E. O'Brien 1926aab5582fSPyun YongHyeon data = &sc->rxq.data[idx]; 1927aab5582fSPyun YongHyeon m = data->m; 1928aab5582fSPyun YongHyeon 1929aab5582fSPyun YongHyeon if (sc->nfe_flags & NFE_40BIT_ADDR) { 1930aab5582fSPyun YongHyeon desc64 = &sc->rxq.desc64[idx]; 1931aab5582fSPyun YongHyeon /* VLAN packet may have overwritten it. */ 1932aab5582fSPyun YongHyeon desc64->physaddr[0] = htole32(NFE_ADDR_HI(data->paddr)); 1933aab5582fSPyun YongHyeon desc64->physaddr[1] = htole32(NFE_ADDR_LO(data->paddr)); 1934aab5582fSPyun YongHyeon desc64->length = htole16(m->m_len); 1935aab5582fSPyun YongHyeon desc64->flags = htole16(NFE_RX_READY); 1936aab5582fSPyun YongHyeon } else { 1937aab5582fSPyun YongHyeon desc32 = &sc->rxq.desc32[idx]; 1938aab5582fSPyun YongHyeon desc32->length = htole16(m->m_len); 1939aab5582fSPyun YongHyeon desc32->flags = htole16(NFE_RX_READY); 1940aab5582fSPyun YongHyeon } 1941257c5577SDavid E. O'Brien } 1942257c5577SDavid E. O'Brien 19432c3adf61SDavid E. O'Brien 1944aab5582fSPyun YongHyeon static __inline void 1945aab5582fSPyun YongHyeon nfe_discard_jrxbuf(struct nfe_softc *sc, int idx) 1946257c5577SDavid E. O'Brien { 1947aab5582fSPyun YongHyeon struct nfe_desc32 *desc32; 1948aab5582fSPyun YongHyeon struct nfe_desc64 *desc64; 1949aab5582fSPyun YongHyeon struct nfe_rx_data *data; 1950aab5582fSPyun YongHyeon struct mbuf *m; 19512c3adf61SDavid E. O'Brien 1952aab5582fSPyun YongHyeon data = &sc->jrxq.jdata[idx]; 1953aab5582fSPyun YongHyeon m = data->m; 1954aab5582fSPyun YongHyeon 1955aab5582fSPyun YongHyeon if (sc->nfe_flags & NFE_40BIT_ADDR) { 1956aab5582fSPyun YongHyeon desc64 = &sc->jrxq.jdesc64[idx]; 1957aab5582fSPyun YongHyeon /* VLAN packet may have overwritten it. */ 1958aab5582fSPyun YongHyeon desc64->physaddr[0] = htole32(NFE_ADDR_HI(data->paddr)); 1959aab5582fSPyun YongHyeon desc64->physaddr[1] = htole32(NFE_ADDR_LO(data->paddr)); 1960aab5582fSPyun YongHyeon desc64->length = htole16(m->m_len); 1961aab5582fSPyun YongHyeon desc64->flags = htole16(NFE_RX_READY); 1962aab5582fSPyun YongHyeon } else { 1963aab5582fSPyun YongHyeon desc32 = &sc->jrxq.jdesc32[idx]; 1964aab5582fSPyun YongHyeon desc32->length = htole16(m->m_len); 1965aab5582fSPyun YongHyeon desc32->flags = htole16(NFE_RX_READY); 1966aab5582fSPyun YongHyeon } 1967257c5577SDavid E. O'Brien } 1968257c5577SDavid E. O'Brien 19692c3adf61SDavid E. O'Brien 1970aab5582fSPyun YongHyeon static int 1971aab5582fSPyun YongHyeon nfe_newbuf(struct nfe_softc *sc, int idx) 1972257c5577SDavid E. O'Brien { 1973aab5582fSPyun YongHyeon struct nfe_rx_data *data; 1974aab5582fSPyun YongHyeon struct nfe_desc32 *desc32; 1975aab5582fSPyun YongHyeon struct nfe_desc64 *desc64; 1976aab5582fSPyun YongHyeon struct mbuf *m; 1977aab5582fSPyun YongHyeon bus_dma_segment_t segs[1]; 1978aab5582fSPyun YongHyeon bus_dmamap_t map; 1979aab5582fSPyun YongHyeon int nsegs; 19802c3adf61SDavid E. O'Brien 1981aab5582fSPyun YongHyeon m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 1982aab5582fSPyun YongHyeon if (m == NULL) 1983aab5582fSPyun YongHyeon return (ENOBUFS); 1984aab5582fSPyun YongHyeon 1985aab5582fSPyun YongHyeon m->m_len = m->m_pkthdr.len = MCLBYTES; 1986aab5582fSPyun YongHyeon m_adj(m, ETHER_ALIGN); 1987aab5582fSPyun YongHyeon 1988aab5582fSPyun YongHyeon if (bus_dmamap_load_mbuf_sg(sc->rxq.rx_data_tag, sc->rxq.rx_spare_map, 1989aab5582fSPyun YongHyeon m, segs, &nsegs, BUS_DMA_NOWAIT) != 0) { 1990aab5582fSPyun YongHyeon m_freem(m); 1991aab5582fSPyun YongHyeon return (ENOBUFS); 1992aab5582fSPyun YongHyeon } 1993aab5582fSPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 1994aab5582fSPyun YongHyeon 1995aab5582fSPyun YongHyeon data = &sc->rxq.data[idx]; 1996aab5582fSPyun YongHyeon if (data->m != NULL) { 1997aab5582fSPyun YongHyeon bus_dmamap_sync(sc->rxq.rx_data_tag, data->rx_data_map, 1998aab5582fSPyun YongHyeon BUS_DMASYNC_POSTREAD); 1999aab5582fSPyun YongHyeon bus_dmamap_unload(sc->rxq.rx_data_tag, data->rx_data_map); 2000aab5582fSPyun YongHyeon } 2001aab5582fSPyun YongHyeon map = data->rx_data_map; 2002aab5582fSPyun YongHyeon data->rx_data_map = sc->rxq.rx_spare_map; 2003aab5582fSPyun YongHyeon sc->rxq.rx_spare_map = map; 2004aab5582fSPyun YongHyeon bus_dmamap_sync(sc->rxq.rx_data_tag, data->rx_data_map, 2005aab5582fSPyun YongHyeon BUS_DMASYNC_PREREAD); 2006aab5582fSPyun YongHyeon data->paddr = segs[0].ds_addr; 2007aab5582fSPyun YongHyeon data->m = m; 2008aab5582fSPyun YongHyeon /* update mapping address in h/w descriptor */ 2009aab5582fSPyun YongHyeon if (sc->nfe_flags & NFE_40BIT_ADDR) { 2010aab5582fSPyun YongHyeon desc64 = &sc->rxq.desc64[idx]; 2011aab5582fSPyun YongHyeon desc64->physaddr[0] = htole32(NFE_ADDR_HI(segs[0].ds_addr)); 2012aab5582fSPyun YongHyeon desc64->physaddr[1] = htole32(NFE_ADDR_LO(segs[0].ds_addr)); 2013aab5582fSPyun YongHyeon desc64->length = htole16(segs[0].ds_len); 2014aab5582fSPyun YongHyeon desc64->flags = htole16(NFE_RX_READY); 2015aab5582fSPyun YongHyeon } else { 2016aab5582fSPyun YongHyeon desc32 = &sc->rxq.desc32[idx]; 2017aab5582fSPyun YongHyeon desc32->physaddr = htole32(NFE_ADDR_LO(segs[0].ds_addr)); 2018aab5582fSPyun YongHyeon desc32->length = htole16(segs[0].ds_len); 2019aab5582fSPyun YongHyeon desc32->flags = htole16(NFE_RX_READY); 2020aab5582fSPyun YongHyeon } 2021aab5582fSPyun YongHyeon 2022aab5582fSPyun YongHyeon return (0); 2023257c5577SDavid E. O'Brien } 2024257c5577SDavid E. O'Brien 20252c3adf61SDavid E. O'Brien 2026aab5582fSPyun YongHyeon static int 2027aab5582fSPyun YongHyeon nfe_jnewbuf(struct nfe_softc *sc, int idx) 2028257c5577SDavid E. O'Brien { 2029aab5582fSPyun YongHyeon struct nfe_rx_data *data; 2030aab5582fSPyun YongHyeon struct nfe_desc32 *desc32; 2031aab5582fSPyun YongHyeon struct nfe_desc64 *desc64; 2032aab5582fSPyun YongHyeon struct mbuf *m; 2033aab5582fSPyun YongHyeon bus_dma_segment_t segs[1]; 2034aab5582fSPyun YongHyeon bus_dmamap_t map; 2035aab5582fSPyun YongHyeon int nsegs; 20362c3adf61SDavid E. O'Brien 20373a5d5a69SPyun YongHyeon m = m_getjcl(M_DONTWAIT, MT_DATA, M_PKTHDR, MJUM9BYTES); 2038aab5582fSPyun YongHyeon if (m == NULL) 2039aab5582fSPyun YongHyeon return (ENOBUFS); 2040aab5582fSPyun YongHyeon if ((m->m_flags & M_EXT) == 0) { 2041aab5582fSPyun YongHyeon m_freem(m); 2042aab5582fSPyun YongHyeon return (ENOBUFS); 2043aab5582fSPyun YongHyeon } 20443a5d5a69SPyun YongHyeon m->m_pkthdr.len = m->m_len = MJUM9BYTES; 2045aab5582fSPyun YongHyeon m_adj(m, ETHER_ALIGN); 2046aab5582fSPyun YongHyeon 2047aab5582fSPyun YongHyeon if (bus_dmamap_load_mbuf_sg(sc->jrxq.jrx_data_tag, 2048aab5582fSPyun YongHyeon sc->jrxq.jrx_spare_map, m, segs, &nsegs, BUS_DMA_NOWAIT) != 0) { 2049aab5582fSPyun YongHyeon m_freem(m); 2050aab5582fSPyun YongHyeon return (ENOBUFS); 2051aab5582fSPyun YongHyeon } 2052aab5582fSPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 2053aab5582fSPyun YongHyeon 2054aab5582fSPyun YongHyeon data = &sc->jrxq.jdata[idx]; 2055aab5582fSPyun YongHyeon if (data->m != NULL) { 2056aab5582fSPyun YongHyeon bus_dmamap_sync(sc->jrxq.jrx_data_tag, data->rx_data_map, 2057aab5582fSPyun YongHyeon BUS_DMASYNC_POSTREAD); 2058aab5582fSPyun YongHyeon bus_dmamap_unload(sc->jrxq.jrx_data_tag, data->rx_data_map); 2059aab5582fSPyun YongHyeon } 2060aab5582fSPyun YongHyeon map = data->rx_data_map; 2061aab5582fSPyun YongHyeon data->rx_data_map = sc->jrxq.jrx_spare_map; 2062aab5582fSPyun YongHyeon sc->jrxq.jrx_spare_map = map; 2063aab5582fSPyun YongHyeon bus_dmamap_sync(sc->jrxq.jrx_data_tag, data->rx_data_map, 2064aab5582fSPyun YongHyeon BUS_DMASYNC_PREREAD); 2065aab5582fSPyun YongHyeon data->paddr = segs[0].ds_addr; 2066aab5582fSPyun YongHyeon data->m = m; 2067aab5582fSPyun YongHyeon /* update mapping address in h/w descriptor */ 2068aab5582fSPyun YongHyeon if (sc->nfe_flags & NFE_40BIT_ADDR) { 2069aab5582fSPyun YongHyeon desc64 = &sc->jrxq.jdesc64[idx]; 2070aab5582fSPyun YongHyeon desc64->physaddr[0] = htole32(NFE_ADDR_HI(segs[0].ds_addr)); 2071aab5582fSPyun YongHyeon desc64->physaddr[1] = htole32(NFE_ADDR_LO(segs[0].ds_addr)); 2072aab5582fSPyun YongHyeon desc64->length = htole16(segs[0].ds_len); 2073aab5582fSPyun YongHyeon desc64->flags = htole16(NFE_RX_READY); 2074aab5582fSPyun YongHyeon } else { 2075aab5582fSPyun YongHyeon desc32 = &sc->jrxq.jdesc32[idx]; 2076aab5582fSPyun YongHyeon desc32->physaddr = htole32(NFE_ADDR_LO(segs[0].ds_addr)); 2077aab5582fSPyun YongHyeon desc32->length = htole16(segs[0].ds_len); 2078aab5582fSPyun YongHyeon desc32->flags = htole16(NFE_RX_READY); 2079aab5582fSPyun YongHyeon } 2080aab5582fSPyun YongHyeon 2081aab5582fSPyun YongHyeon return (0); 2082257c5577SDavid E. O'Brien } 2083257c5577SDavid E. O'Brien 20842c3adf61SDavid E. O'Brien 2085aab5582fSPyun YongHyeon static int 20861abcdbd1SAttilio Rao nfe_rxeof(struct nfe_softc *sc, int count, int *rx_npktsp) 2087257c5577SDavid E. O'Brien { 2088bfc788c2SDavid E. O'Brien struct ifnet *ifp = sc->nfe_ifp; 2089aab5582fSPyun YongHyeon struct nfe_desc32 *desc32; 2090aab5582fSPyun YongHyeon struct nfe_desc64 *desc64; 2091257c5577SDavid E. O'Brien struct nfe_rx_data *data; 2092aab5582fSPyun YongHyeon struct mbuf *m; 2093aab5582fSPyun YongHyeon uint16_t flags; 20941abcdbd1SAttilio Rao int len, prog, rx_npkts; 2095aab5582fSPyun YongHyeon uint32_t vtag = 0; 2096bfc788c2SDavid E. O'Brien 20971abcdbd1SAttilio Rao rx_npkts = 0; 2098bfc788c2SDavid E. O'Brien NFE_LOCK_ASSERT(sc); 2099257c5577SDavid E. O'Brien 2100aab5582fSPyun YongHyeon bus_dmamap_sync(sc->rxq.rx_desc_tag, sc->rxq.rx_desc_map, 2101aab5582fSPyun YongHyeon BUS_DMASYNC_POSTREAD); 2102bfc788c2SDavid E. O'Brien 2103aab5582fSPyun YongHyeon for (prog = 0;;NFE_INC(sc->rxq.cur, NFE_RX_RING_COUNT), vtag = 0) { 2104aab5582fSPyun YongHyeon if (count <= 0) 2105bfc788c2SDavid E. O'Brien break; 2106aab5582fSPyun YongHyeon count--; 2107bfc788c2SDavid E. O'Brien 2108257c5577SDavid E. O'Brien data = &sc->rxq.data[sc->rxq.cur]; 2109257c5577SDavid E. O'Brien 2110bfc788c2SDavid E. O'Brien if (sc->nfe_flags & NFE_40BIT_ADDR) { 2111257c5577SDavid E. O'Brien desc64 = &sc->rxq.desc64[sc->rxq.cur]; 2112aab5582fSPyun YongHyeon vtag = le32toh(desc64->physaddr[1]); 2113aab5582fSPyun YongHyeon flags = le16toh(desc64->flags); 2114aab5582fSPyun YongHyeon len = le16toh(desc64->length) & NFE_RX_LEN_MASK; 2115257c5577SDavid E. O'Brien } else { 2116257c5577SDavid E. O'Brien desc32 = &sc->rxq.desc32[sc->rxq.cur]; 2117aab5582fSPyun YongHyeon flags = le16toh(desc32->flags); 2118aab5582fSPyun YongHyeon len = le16toh(desc32->length) & NFE_RX_LEN_MASK; 2119257c5577SDavid E. O'Brien } 2120257c5577SDavid E. O'Brien 2121257c5577SDavid E. O'Brien if (flags & NFE_RX_READY) 2122257c5577SDavid E. O'Brien break; 2123aab5582fSPyun YongHyeon prog++; 2124bfc788c2SDavid E. O'Brien if ((sc->nfe_flags & (NFE_JUMBO_SUP | NFE_40BIT_ADDR)) == 0) { 2125aab5582fSPyun YongHyeon if (!(flags & NFE_RX_VALID_V1)) { 2126aab5582fSPyun YongHyeon ifp->if_ierrors++; 2127aab5582fSPyun YongHyeon nfe_discard_rxbuf(sc, sc->rxq.cur); 2128aab5582fSPyun YongHyeon continue; 2129aab5582fSPyun YongHyeon } 2130257c5577SDavid E. O'Brien if ((flags & NFE_RX_FIXME_V1) == NFE_RX_FIXME_V1) { 2131257c5577SDavid E. O'Brien flags &= ~NFE_RX_ERROR; 2132257c5577SDavid E. O'Brien len--; /* fix buffer length */ 2133257c5577SDavid E. O'Brien } 2134257c5577SDavid E. O'Brien } else { 2135aab5582fSPyun YongHyeon if (!(flags & NFE_RX_VALID_V2)) { 2136aab5582fSPyun YongHyeon ifp->if_ierrors++; 2137aab5582fSPyun YongHyeon nfe_discard_rxbuf(sc, sc->rxq.cur); 2138aab5582fSPyun YongHyeon continue; 2139aab5582fSPyun YongHyeon } 2140257c5577SDavid E. O'Brien 2141257c5577SDavid E. O'Brien if ((flags & NFE_RX_FIXME_V2) == NFE_RX_FIXME_V2) { 2142257c5577SDavid E. O'Brien flags &= ~NFE_RX_ERROR; 2143257c5577SDavid E. O'Brien len--; /* fix buffer length */ 2144257c5577SDavid E. O'Brien } 2145257c5577SDavid E. O'Brien } 2146257c5577SDavid E. O'Brien 2147257c5577SDavid E. O'Brien if (flags & NFE_RX_ERROR) { 2148257c5577SDavid E. O'Brien ifp->if_ierrors++; 2149aab5582fSPyun YongHyeon nfe_discard_rxbuf(sc, sc->rxq.cur); 2150aab5582fSPyun YongHyeon continue; 2151257c5577SDavid E. O'Brien } 2152257c5577SDavid E. O'Brien 2153257c5577SDavid E. O'Brien m = data->m; 2154aab5582fSPyun YongHyeon if (nfe_newbuf(sc, sc->rxq.cur) != 0) { 2155aab5582fSPyun YongHyeon ifp->if_iqdrops++; 2156aab5582fSPyun YongHyeon nfe_discard_rxbuf(sc, sc->rxq.cur); 2157aab5582fSPyun YongHyeon continue; 2158aab5582fSPyun YongHyeon } 2159257c5577SDavid E. O'Brien 2160aab5582fSPyun YongHyeon if ((vtag & NFE_RX_VTAG) != 0 && 2161aab5582fSPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) { 2162aab5582fSPyun YongHyeon m->m_pkthdr.ether_vtag = vtag & 0xffff; 2163aab5582fSPyun YongHyeon m->m_flags |= M_VLANTAG; 2164aab5582fSPyun YongHyeon } 2165aab5582fSPyun YongHyeon 2166257c5577SDavid E. O'Brien m->m_pkthdr.len = m->m_len = len; 2167257c5577SDavid E. O'Brien m->m_pkthdr.rcvif = ifp; 2168257c5577SDavid E. O'Brien 2169aab5582fSPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) { 2170aab5582fSPyun YongHyeon if ((flags & NFE_RX_IP_CSUMOK) != 0) { 2171bfc788c2SDavid E. O'Brien m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 2172bfc788c2SDavid E. O'Brien m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 2173aab5582fSPyun YongHyeon if ((flags & NFE_RX_TCP_CSUMOK) != 0 || 2174aab5582fSPyun YongHyeon (flags & NFE_RX_UDP_CSUMOK) != 0) { 2175bfc788c2SDavid E. O'Brien m->m_pkthdr.csum_flags |= 2176bfc788c2SDavid E. O'Brien CSUM_DATA_VALID | CSUM_PSEUDO_HDR; 2177bfc788c2SDavid E. O'Brien m->m_pkthdr.csum_data = 0xffff; 2178bfc788c2SDavid E. O'Brien } 2179bfc788c2SDavid E. O'Brien } 2180bfc788c2SDavid E. O'Brien } 2181aab5582fSPyun YongHyeon 2182257c5577SDavid E. O'Brien ifp->if_ipackets++; 2183bfc788c2SDavid E. O'Brien 2184bfc788c2SDavid E. O'Brien NFE_UNLOCK(sc); 2185bfc788c2SDavid E. O'Brien (*ifp->if_input)(ifp, m); 2186bfc788c2SDavid E. O'Brien NFE_LOCK(sc); 21871abcdbd1SAttilio Rao rx_npkts++; 2188aab5582fSPyun YongHyeon } 2189257c5577SDavid E. O'Brien 2190aab5582fSPyun YongHyeon if (prog > 0) 2191aab5582fSPyun YongHyeon bus_dmamap_sync(sc->rxq.rx_desc_tag, sc->rxq.rx_desc_map, 2192aab5582fSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2193aab5582fSPyun YongHyeon 21941abcdbd1SAttilio Rao if (rx_npktsp != NULL) 21951abcdbd1SAttilio Rao *rx_npktsp = rx_npkts; 2196aab5582fSPyun YongHyeon return (count > 0 ? 0 : EAGAIN); 2197aab5582fSPyun YongHyeon } 2198aab5582fSPyun YongHyeon 2199aab5582fSPyun YongHyeon 2200aab5582fSPyun YongHyeon static int 22011abcdbd1SAttilio Rao nfe_jrxeof(struct nfe_softc *sc, int count, int *rx_npktsp) 2202aab5582fSPyun YongHyeon { 2203aab5582fSPyun YongHyeon struct ifnet *ifp = sc->nfe_ifp; 2204aab5582fSPyun YongHyeon struct nfe_desc32 *desc32; 2205aab5582fSPyun YongHyeon struct nfe_desc64 *desc64; 2206aab5582fSPyun YongHyeon struct nfe_rx_data *data; 2207aab5582fSPyun YongHyeon struct mbuf *m; 2208aab5582fSPyun YongHyeon uint16_t flags; 22091abcdbd1SAttilio Rao int len, prog, rx_npkts; 2210aab5582fSPyun YongHyeon uint32_t vtag = 0; 2211aab5582fSPyun YongHyeon 22121abcdbd1SAttilio Rao rx_npkts = 0; 2213aab5582fSPyun YongHyeon NFE_LOCK_ASSERT(sc); 2214aab5582fSPyun YongHyeon 2215aab5582fSPyun YongHyeon bus_dmamap_sync(sc->jrxq.jrx_desc_tag, sc->jrxq.jrx_desc_map, 2216aab5582fSPyun YongHyeon BUS_DMASYNC_POSTREAD); 2217aab5582fSPyun YongHyeon 2218aab5582fSPyun YongHyeon for (prog = 0;;NFE_INC(sc->jrxq.jcur, NFE_JUMBO_RX_RING_COUNT), 2219aab5582fSPyun YongHyeon vtag = 0) { 2220aab5582fSPyun YongHyeon if (count <= 0) 2221aab5582fSPyun YongHyeon break; 2222aab5582fSPyun YongHyeon count--; 2223aab5582fSPyun YongHyeon 2224aab5582fSPyun YongHyeon data = &sc->jrxq.jdata[sc->jrxq.jcur]; 2225aab5582fSPyun YongHyeon 2226bfc788c2SDavid E. O'Brien if (sc->nfe_flags & NFE_40BIT_ADDR) { 2227aab5582fSPyun YongHyeon desc64 = &sc->jrxq.jdesc64[sc->jrxq.jcur]; 2228aab5582fSPyun YongHyeon vtag = le32toh(desc64->physaddr[1]); 2229aab5582fSPyun YongHyeon flags = le16toh(desc64->flags); 2230aab5582fSPyun YongHyeon len = le16toh(desc64->length) & NFE_RX_LEN_MASK; 2231257c5577SDavid E. O'Brien } else { 2232aab5582fSPyun YongHyeon desc32 = &sc->jrxq.jdesc32[sc->jrxq.jcur]; 2233aab5582fSPyun YongHyeon flags = le16toh(desc32->flags); 2234aab5582fSPyun YongHyeon len = le16toh(desc32->length) & NFE_RX_LEN_MASK; 2235257c5577SDavid E. O'Brien } 2236257c5577SDavid E. O'Brien 2237aab5582fSPyun YongHyeon if (flags & NFE_RX_READY) 2238aab5582fSPyun YongHyeon break; 2239aab5582fSPyun YongHyeon prog++; 2240aab5582fSPyun YongHyeon if ((sc->nfe_flags & (NFE_JUMBO_SUP | NFE_40BIT_ADDR)) == 0) { 2241aab5582fSPyun YongHyeon if (!(flags & NFE_RX_VALID_V1)) { 2242aab5582fSPyun YongHyeon ifp->if_ierrors++; 2243aab5582fSPyun YongHyeon nfe_discard_jrxbuf(sc, sc->jrxq.jcur); 2244aab5582fSPyun YongHyeon continue; 2245aab5582fSPyun YongHyeon } 2246aab5582fSPyun YongHyeon if ((flags & NFE_RX_FIXME_V1) == NFE_RX_FIXME_V1) { 2247aab5582fSPyun YongHyeon flags &= ~NFE_RX_ERROR; 2248aab5582fSPyun YongHyeon len--; /* fix buffer length */ 2249aab5582fSPyun YongHyeon } 2250257c5577SDavid E. O'Brien } else { 2251aab5582fSPyun YongHyeon if (!(flags & NFE_RX_VALID_V2)) { 2252aab5582fSPyun YongHyeon ifp->if_ierrors++; 2253aab5582fSPyun YongHyeon nfe_discard_jrxbuf(sc, sc->jrxq.jcur); 2254aab5582fSPyun YongHyeon continue; 2255257c5577SDavid E. O'Brien } 2256257c5577SDavid E. O'Brien 2257aab5582fSPyun YongHyeon if ((flags & NFE_RX_FIXME_V2) == NFE_RX_FIXME_V2) { 2258aab5582fSPyun YongHyeon flags &= ~NFE_RX_ERROR; 2259aab5582fSPyun YongHyeon len--; /* fix buffer length */ 2260aab5582fSPyun YongHyeon } 2261aab5582fSPyun YongHyeon } 2262aab5582fSPyun YongHyeon 2263aab5582fSPyun YongHyeon if (flags & NFE_RX_ERROR) { 2264aab5582fSPyun YongHyeon ifp->if_ierrors++; 2265aab5582fSPyun YongHyeon nfe_discard_jrxbuf(sc, sc->jrxq.jcur); 2266aab5582fSPyun YongHyeon continue; 2267aab5582fSPyun YongHyeon } 2268aab5582fSPyun YongHyeon 2269aab5582fSPyun YongHyeon m = data->m; 2270aab5582fSPyun YongHyeon if (nfe_jnewbuf(sc, sc->jrxq.jcur) != 0) { 2271aab5582fSPyun YongHyeon ifp->if_iqdrops++; 2272aab5582fSPyun YongHyeon nfe_discard_jrxbuf(sc, sc->jrxq.jcur); 2273aab5582fSPyun YongHyeon continue; 2274aab5582fSPyun YongHyeon } 2275aab5582fSPyun YongHyeon 2276aab5582fSPyun YongHyeon if ((vtag & NFE_RX_VTAG) != 0 && 2277aab5582fSPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) { 2278aab5582fSPyun YongHyeon m->m_pkthdr.ether_vtag = vtag & 0xffff; 2279aab5582fSPyun YongHyeon m->m_flags |= M_VLANTAG; 2280aab5582fSPyun YongHyeon } 2281aab5582fSPyun YongHyeon 2282aab5582fSPyun YongHyeon m->m_pkthdr.len = m->m_len = len; 2283aab5582fSPyun YongHyeon m->m_pkthdr.rcvif = ifp; 2284aab5582fSPyun YongHyeon 2285aab5582fSPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) { 2286aab5582fSPyun YongHyeon if ((flags & NFE_RX_IP_CSUMOK) != 0) { 2287aab5582fSPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 2288aab5582fSPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 2289aab5582fSPyun YongHyeon if ((flags & NFE_RX_TCP_CSUMOK) != 0 || 2290aab5582fSPyun YongHyeon (flags & NFE_RX_UDP_CSUMOK) != 0) { 2291aab5582fSPyun YongHyeon m->m_pkthdr.csum_flags |= 2292aab5582fSPyun YongHyeon CSUM_DATA_VALID | CSUM_PSEUDO_HDR; 2293aab5582fSPyun YongHyeon m->m_pkthdr.csum_data = 0xffff; 2294aab5582fSPyun YongHyeon } 2295aab5582fSPyun YongHyeon } 2296aab5582fSPyun YongHyeon } 2297aab5582fSPyun YongHyeon 2298aab5582fSPyun YongHyeon ifp->if_ipackets++; 2299aab5582fSPyun YongHyeon 2300aab5582fSPyun YongHyeon NFE_UNLOCK(sc); 2301aab5582fSPyun YongHyeon (*ifp->if_input)(ifp, m); 2302aab5582fSPyun YongHyeon NFE_LOCK(sc); 23031abcdbd1SAttilio Rao rx_npkts++; 2304aab5582fSPyun YongHyeon } 2305aab5582fSPyun YongHyeon 2306aab5582fSPyun YongHyeon if (prog > 0) 2307aab5582fSPyun YongHyeon bus_dmamap_sync(sc->jrxq.jrx_desc_tag, sc->jrxq.jrx_desc_map, 2308aab5582fSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2309aab5582fSPyun YongHyeon 23101abcdbd1SAttilio Rao if (rx_npktsp != NULL) 23111abcdbd1SAttilio Rao *rx_npktsp = rx_npkts; 2312aab5582fSPyun YongHyeon return (count > 0 ? 0 : EAGAIN); 2313257c5577SDavid E. O'Brien } 2314257c5577SDavid E. O'Brien 23152c3adf61SDavid E. O'Brien 23162c3adf61SDavid E. O'Brien static void 23172c3adf61SDavid E. O'Brien nfe_txeof(struct nfe_softc *sc) 2318257c5577SDavid E. O'Brien { 2319bfc788c2SDavid E. O'Brien struct ifnet *ifp = sc->nfe_ifp; 2320257c5577SDavid E. O'Brien struct nfe_desc32 *desc32; 2321257c5577SDavid E. O'Brien struct nfe_desc64 *desc64; 2322257c5577SDavid E. O'Brien struct nfe_tx_data *data = NULL; 2323aab5582fSPyun YongHyeon uint16_t flags; 2324aab5582fSPyun YongHyeon int cons, prog; 2325bfc788c2SDavid E. O'Brien 2326bfc788c2SDavid E. O'Brien NFE_LOCK_ASSERT(sc); 2327257c5577SDavid E. O'Brien 2328aab5582fSPyun YongHyeon bus_dmamap_sync(sc->txq.tx_desc_tag, sc->txq.tx_desc_map, 2329aab5582fSPyun YongHyeon BUS_DMASYNC_POSTREAD); 2330aab5582fSPyun YongHyeon 2331aab5582fSPyun YongHyeon prog = 0; 2332aab5582fSPyun YongHyeon for (cons = sc->txq.next; cons != sc->txq.cur; 2333aab5582fSPyun YongHyeon NFE_INC(cons, NFE_TX_RING_COUNT)) { 2334bfc788c2SDavid E. O'Brien if (sc->nfe_flags & NFE_40BIT_ADDR) { 2335aab5582fSPyun YongHyeon desc64 = &sc->txq.desc64[cons]; 2336aab5582fSPyun YongHyeon flags = le16toh(desc64->flags); 2337257c5577SDavid E. O'Brien } else { 2338aab5582fSPyun YongHyeon desc32 = &sc->txq.desc32[cons]; 2339aab5582fSPyun YongHyeon flags = le16toh(desc32->flags); 2340257c5577SDavid E. O'Brien } 2341257c5577SDavid E. O'Brien 2342257c5577SDavid E. O'Brien if (flags & NFE_TX_VALID) 2343257c5577SDavid E. O'Brien break; 2344257c5577SDavid E. O'Brien 2345aab5582fSPyun YongHyeon prog++; 2346aab5582fSPyun YongHyeon sc->txq.queued--; 2347aab5582fSPyun YongHyeon data = &sc->txq.data[cons]; 2348257c5577SDavid E. O'Brien 2349bfc788c2SDavid E. O'Brien if ((sc->nfe_flags & (NFE_JUMBO_SUP | NFE_40BIT_ADDR)) == 0) { 2350aab5582fSPyun YongHyeon if ((flags & NFE_TX_LASTFRAG_V1) == 0) 2351aab5582fSPyun YongHyeon continue; 2352257c5577SDavid E. O'Brien if ((flags & NFE_TX_ERROR_V1) != 0) { 2353aab5582fSPyun YongHyeon device_printf(sc->nfe_dev, 2354aab5582fSPyun YongHyeon "tx v1 error 0x%4b\n", flags, NFE_V1_TXERR); 2355bfc788c2SDavid E. O'Brien 2356257c5577SDavid E. O'Brien ifp->if_oerrors++; 2357257c5577SDavid E. O'Brien } else 2358257c5577SDavid E. O'Brien ifp->if_opackets++; 2359257c5577SDavid E. O'Brien } else { 2360aab5582fSPyun YongHyeon if ((flags & NFE_TX_LASTFRAG_V2) == 0) 2361aab5582fSPyun YongHyeon continue; 2362257c5577SDavid E. O'Brien if ((flags & NFE_TX_ERROR_V2) != 0) { 2363aab5582fSPyun YongHyeon device_printf(sc->nfe_dev, 2364aab5582fSPyun YongHyeon "tx v2 error 0x%4b\n", flags, NFE_V2_TXERR); 2365257c5577SDavid E. O'Brien ifp->if_oerrors++; 2366257c5577SDavid E. O'Brien } else 2367257c5577SDavid E. O'Brien ifp->if_opackets++; 2368257c5577SDavid E. O'Brien } 2369257c5577SDavid E. O'Brien 2370257c5577SDavid E. O'Brien /* last fragment of the mbuf chain transmitted */ 2371aab5582fSPyun YongHyeon KASSERT(data->m != NULL, ("%s: freeing NULL mbuf!", __func__)); 2372aab5582fSPyun YongHyeon bus_dmamap_sync(sc->txq.tx_data_tag, data->tx_data_map, 2373bfc788c2SDavid E. O'Brien BUS_DMASYNC_POSTWRITE); 2374aab5582fSPyun YongHyeon bus_dmamap_unload(sc->txq.tx_data_tag, data->tx_data_map); 2375257c5577SDavid E. O'Brien m_freem(data->m); 2376257c5577SDavid E. O'Brien data->m = NULL; 2377257c5577SDavid E. O'Brien } 2378257c5577SDavid E. O'Brien 2379aab5582fSPyun YongHyeon if (prog > 0) { 2380aab5582fSPyun YongHyeon sc->nfe_force_tx = 0; 2381aab5582fSPyun YongHyeon sc->txq.next = cons; 2382bfc788c2SDavid E. O'Brien ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 2383aab5582fSPyun YongHyeon if (sc->txq.queued == 0) 2384aab5582fSPyun YongHyeon sc->nfe_watchdog_timer = 0; 2385257c5577SDavid E. O'Brien } 2386257c5577SDavid E. O'Brien } 2387257c5577SDavid E. O'Brien 23882c3adf61SDavid E. O'Brien static int 2389aab5582fSPyun YongHyeon nfe_encap(struct nfe_softc *sc, struct mbuf **m_head) 2390257c5577SDavid E. O'Brien { 2391bfc788c2SDavid E. O'Brien struct nfe_desc32 *desc32 = NULL; 2392bfc788c2SDavid E. O'Brien struct nfe_desc64 *desc64 = NULL; 2393257c5577SDavid E. O'Brien bus_dmamap_t map; 2394bfc788c2SDavid E. O'Brien bus_dma_segment_t segs[NFE_MAX_SCATTER]; 2395aab5582fSPyun YongHyeon int error, i, nsegs, prod, si; 2396aab5582fSPyun YongHyeon uint32_t tso_segsz; 2397aab5582fSPyun YongHyeon uint16_t cflags, flags; 2398aab5582fSPyun YongHyeon struct mbuf *m; 2399257c5577SDavid E. O'Brien 2400aab5582fSPyun YongHyeon prod = si = sc->txq.cur; 2401aab5582fSPyun YongHyeon map = sc->txq.data[prod].tx_data_map; 2402257c5577SDavid E. O'Brien 2403aab5582fSPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->txq.tx_data_tag, map, *m_head, segs, 2404bfc788c2SDavid E. O'Brien &nsegs, BUS_DMA_NOWAIT); 2405aab5582fSPyun YongHyeon if (error == EFBIG) { 2406304a4c6fSJohn Baldwin m = m_collapse(*m_head, M_DONTWAIT, NFE_MAX_SCATTER); 2407aab5582fSPyun YongHyeon if (m == NULL) { 2408aab5582fSPyun YongHyeon m_freem(*m_head); 2409aab5582fSPyun YongHyeon *m_head = NULL; 2410aab5582fSPyun YongHyeon return (ENOBUFS); 2411aab5582fSPyun YongHyeon } 2412aab5582fSPyun YongHyeon *m_head = m; 2413aab5582fSPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->txq.tx_data_tag, map, 2414aab5582fSPyun YongHyeon *m_head, segs, &nsegs, BUS_DMA_NOWAIT); 2415257c5577SDavid E. O'Brien if (error != 0) { 2416aab5582fSPyun YongHyeon m_freem(*m_head); 2417aab5582fSPyun YongHyeon *m_head = NULL; 2418aab5582fSPyun YongHyeon return (ENOBUFS); 2419aab5582fSPyun YongHyeon } 2420aab5582fSPyun YongHyeon } else if (error != 0) 2421aab5582fSPyun YongHyeon return (error); 2422aab5582fSPyun YongHyeon if (nsegs == 0) { 2423aab5582fSPyun YongHyeon m_freem(*m_head); 2424aab5582fSPyun YongHyeon *m_head = NULL; 2425aab5582fSPyun YongHyeon return (EIO); 2426257c5577SDavid E. O'Brien } 2427257c5577SDavid E. O'Brien 2428aab5582fSPyun YongHyeon if (sc->txq.queued + nsegs >= NFE_TX_RING_COUNT - 2) { 2429bfc788c2SDavid E. O'Brien bus_dmamap_unload(sc->txq.tx_data_tag, map); 2430aab5582fSPyun YongHyeon return (ENOBUFS); 2431257c5577SDavid E. O'Brien } 2432257c5577SDavid E. O'Brien 2433aab5582fSPyun YongHyeon m = *m_head; 2434aab5582fSPyun YongHyeon cflags = flags = 0; 2435aab5582fSPyun YongHyeon tso_segsz = 0; 24366da6d0a9SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 24376da6d0a9SPyun YongHyeon tso_segsz = (uint32_t)m->m_pkthdr.tso_segsz << 24386da6d0a9SPyun YongHyeon NFE_TX_TSO_SHIFT; 24396da6d0a9SPyun YongHyeon cflags &= ~(NFE_TX_IP_CSUM | NFE_TX_TCP_UDP_CSUM); 24406da6d0a9SPyun YongHyeon cflags |= NFE_TX_TSO; 24416da6d0a9SPyun YongHyeon } else if ((m->m_pkthdr.csum_flags & NFE_CSUM_FEATURES) != 0) { 2442aab5582fSPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_IP) != 0) 2443aab5582fSPyun YongHyeon cflags |= NFE_TX_IP_CSUM; 2444aab5582fSPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TCP) != 0) 2445aab5582fSPyun YongHyeon cflags |= NFE_TX_TCP_UDP_CSUM; 2446aab5582fSPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0) 2447aab5582fSPyun YongHyeon cflags |= NFE_TX_TCP_UDP_CSUM; 2448aab5582fSPyun YongHyeon } 2449257c5577SDavid E. O'Brien 2450bfc788c2SDavid E. O'Brien for (i = 0; i < nsegs; i++) { 2451bfc788c2SDavid E. O'Brien if (sc->nfe_flags & NFE_40BIT_ADDR) { 2452aab5582fSPyun YongHyeon desc64 = &sc->txq.desc64[prod]; 2453aab5582fSPyun YongHyeon desc64->physaddr[0] = 2454aab5582fSPyun YongHyeon htole32(NFE_ADDR_HI(segs[i].ds_addr)); 2455aab5582fSPyun YongHyeon desc64->physaddr[1] = 2456aab5582fSPyun YongHyeon htole32(NFE_ADDR_LO(segs[i].ds_addr)); 2457aab5582fSPyun YongHyeon desc64->vtag = 0; 2458bfc788c2SDavid E. O'Brien desc64->length = htole16(segs[i].ds_len - 1); 2459257c5577SDavid E. O'Brien desc64->flags = htole16(flags); 2460257c5577SDavid E. O'Brien } else { 2461aab5582fSPyun YongHyeon desc32 = &sc->txq.desc32[prod]; 2462aab5582fSPyun YongHyeon desc32->physaddr = 2463aab5582fSPyun YongHyeon htole32(NFE_ADDR_LO(segs[i].ds_addr)); 2464bfc788c2SDavid E. O'Brien desc32->length = htole16(segs[i].ds_len - 1); 2465257c5577SDavid E. O'Brien desc32->flags = htole16(flags); 2466257c5577SDavid E. O'Brien } 2467257c5577SDavid E. O'Brien 2468aab5582fSPyun YongHyeon /* 2469aab5582fSPyun YongHyeon * Setting of the valid bit in the first descriptor is 2470aab5582fSPyun YongHyeon * deferred until the whole chain is fully setup. 2471aab5582fSPyun YongHyeon */ 2472aab5582fSPyun YongHyeon flags |= NFE_TX_VALID; 2473257c5577SDavid E. O'Brien 2474257c5577SDavid E. O'Brien sc->txq.queued++; 2475aab5582fSPyun YongHyeon NFE_INC(prod, NFE_TX_RING_COUNT); 2476257c5577SDavid E. O'Brien } 2477257c5577SDavid E. O'Brien 2478aab5582fSPyun YongHyeon /* 2479aab5582fSPyun YongHyeon * the whole mbuf chain has been DMA mapped, fix last/first descriptor. 2480aab5582fSPyun YongHyeon * csum flags, vtag and TSO belong to the first fragment only. 2481aab5582fSPyun YongHyeon */ 2482bfc788c2SDavid E. O'Brien if (sc->nfe_flags & NFE_40BIT_ADDR) { 2483aab5582fSPyun YongHyeon desc64->flags |= htole16(NFE_TX_LASTFRAG_V2); 2484aab5582fSPyun YongHyeon desc64 = &sc->txq.desc64[si]; 2485aab5582fSPyun YongHyeon if ((m->m_flags & M_VLANTAG) != 0) 2486aab5582fSPyun YongHyeon desc64->vtag = htole32(NFE_TX_VTAG | 2487aab5582fSPyun YongHyeon m->m_pkthdr.ether_vtag); 2488aab5582fSPyun YongHyeon if (tso_segsz != 0) { 2489aab5582fSPyun YongHyeon /* 2490aab5582fSPyun YongHyeon * XXX 2491aab5582fSPyun YongHyeon * The following indicates the descriptor element 2492aab5582fSPyun YongHyeon * is a 32bit quantity. 2493aab5582fSPyun YongHyeon */ 2494aab5582fSPyun YongHyeon desc64->length |= htole16((uint16_t)tso_segsz); 2495aab5582fSPyun YongHyeon desc64->flags |= htole16(tso_segsz >> 16); 2496aab5582fSPyun YongHyeon } 2497aab5582fSPyun YongHyeon /* 2498aab5582fSPyun YongHyeon * finally, set the valid/checksum/TSO bit in the first 2499aab5582fSPyun YongHyeon * descriptor. 2500aab5582fSPyun YongHyeon */ 2501aab5582fSPyun YongHyeon desc64->flags |= htole16(NFE_TX_VALID | cflags); 2502257c5577SDavid E. O'Brien } else { 2503bfc788c2SDavid E. O'Brien if (sc->nfe_flags & NFE_JUMBO_SUP) 2504aab5582fSPyun YongHyeon desc32->flags |= htole16(NFE_TX_LASTFRAG_V2); 2505257c5577SDavid E. O'Brien else 2506aab5582fSPyun YongHyeon desc32->flags |= htole16(NFE_TX_LASTFRAG_V1); 2507aab5582fSPyun YongHyeon desc32 = &sc->txq.desc32[si]; 2508aab5582fSPyun YongHyeon if (tso_segsz != 0) { 2509aab5582fSPyun YongHyeon /* 2510aab5582fSPyun YongHyeon * XXX 2511aab5582fSPyun YongHyeon * The following indicates the descriptor element 2512aab5582fSPyun YongHyeon * is a 32bit quantity. 2513aab5582fSPyun YongHyeon */ 2514aab5582fSPyun YongHyeon desc32->length |= htole16((uint16_t)tso_segsz); 2515aab5582fSPyun YongHyeon desc32->flags |= htole16(tso_segsz >> 16); 2516aab5582fSPyun YongHyeon } 2517aab5582fSPyun YongHyeon /* 2518aab5582fSPyun YongHyeon * finally, set the valid/checksum/TSO bit in the first 2519aab5582fSPyun YongHyeon * descriptor. 2520aab5582fSPyun YongHyeon */ 2521aab5582fSPyun YongHyeon desc32->flags |= htole16(NFE_TX_VALID | cflags); 2522257c5577SDavid E. O'Brien } 2523257c5577SDavid E. O'Brien 2524aab5582fSPyun YongHyeon sc->txq.cur = prod; 2525aab5582fSPyun YongHyeon prod = (prod + NFE_TX_RING_COUNT - 1) % NFE_TX_RING_COUNT; 2526aab5582fSPyun YongHyeon sc->txq.data[si].tx_data_map = sc->txq.data[prod].tx_data_map; 2527aab5582fSPyun YongHyeon sc->txq.data[prod].tx_data_map = map; 2528aab5582fSPyun YongHyeon sc->txq.data[prod].m = m; 2529257c5577SDavid E. O'Brien 2530bfc788c2SDavid E. O'Brien bus_dmamap_sync(sc->txq.tx_data_tag, map, BUS_DMASYNC_PREWRITE); 2531257c5577SDavid E. O'Brien 2532aab5582fSPyun YongHyeon return (0); 2533257c5577SDavid E. O'Brien } 2534257c5577SDavid E. O'Brien 2535bfc788c2SDavid E. O'Brien 25362c3adf61SDavid E. O'Brien static void 25372c3adf61SDavid E. O'Brien nfe_setmulti(struct nfe_softc *sc) 2538bfc788c2SDavid E. O'Brien { 2539bfc788c2SDavid E. O'Brien struct ifnet *ifp = sc->nfe_ifp; 2540bfc788c2SDavid E. O'Brien struct ifmultiaddr *ifma; 2541bfc788c2SDavid E. O'Brien int i; 2542aab5582fSPyun YongHyeon uint32_t filter; 2543aab5582fSPyun YongHyeon uint8_t addr[ETHER_ADDR_LEN], mask[ETHER_ADDR_LEN]; 2544aab5582fSPyun YongHyeon uint8_t etherbroadcastaddr[ETHER_ADDR_LEN] = { 25452c3adf61SDavid E. O'Brien 0xff, 0xff, 0xff, 0xff, 0xff, 0xff 25462c3adf61SDavid E. O'Brien }; 2547bfc788c2SDavid E. O'Brien 2548bfc788c2SDavid E. O'Brien NFE_LOCK_ASSERT(sc); 2549bfc788c2SDavid E. O'Brien 2550bfc788c2SDavid E. O'Brien if ((ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) != 0) { 2551bfc788c2SDavid E. O'Brien bzero(addr, ETHER_ADDR_LEN); 2552bfc788c2SDavid E. O'Brien bzero(mask, ETHER_ADDR_LEN); 2553bfc788c2SDavid E. O'Brien goto done; 2554bfc788c2SDavid E. O'Brien } 2555bfc788c2SDavid E. O'Brien 2556bfc788c2SDavid E. O'Brien bcopy(etherbroadcastaddr, addr, ETHER_ADDR_LEN); 2557bfc788c2SDavid E. O'Brien bcopy(etherbroadcastaddr, mask, ETHER_ADDR_LEN); 2558bfc788c2SDavid E. O'Brien 2559eb956cd0SRobert Watson if_maddr_rlock(ifp); 2560bfc788c2SDavid E. O'Brien TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 2561bfc788c2SDavid E. O'Brien u_char *addrp; 2562bfc788c2SDavid E. O'Brien 2563bfc788c2SDavid E. O'Brien if (ifma->ifma_addr->sa_family != AF_LINK) 2564bfc788c2SDavid E. O'Brien continue; 2565bfc788c2SDavid E. O'Brien 2566bfc788c2SDavid E. O'Brien addrp = LLADDR((struct sockaddr_dl *) ifma->ifma_addr); 2567bfc788c2SDavid E. O'Brien for (i = 0; i < ETHER_ADDR_LEN; i++) { 2568bfc788c2SDavid E. O'Brien u_int8_t mcaddr = addrp[i]; 2569bfc788c2SDavid E. O'Brien addr[i] &= mcaddr; 2570bfc788c2SDavid E. O'Brien mask[i] &= ~mcaddr; 2571bfc788c2SDavid E. O'Brien } 2572bfc788c2SDavid E. O'Brien } 2573eb956cd0SRobert Watson if_maddr_runlock(ifp); 2574bfc788c2SDavid E. O'Brien 2575bfc788c2SDavid E. O'Brien for (i = 0; i < ETHER_ADDR_LEN; i++) { 2576bfc788c2SDavid E. O'Brien mask[i] |= addr[i]; 2577bfc788c2SDavid E. O'Brien } 2578bfc788c2SDavid E. O'Brien 2579bfc788c2SDavid E. O'Brien done: 2580bfc788c2SDavid E. O'Brien addr[0] |= 0x01; /* make sure multicast bit is set */ 2581bfc788c2SDavid E. O'Brien 2582bfc788c2SDavid E. O'Brien NFE_WRITE(sc, NFE_MULTIADDR_HI, 2583bfc788c2SDavid E. O'Brien addr[3] << 24 | addr[2] << 16 | addr[1] << 8 | addr[0]); 2584bfc788c2SDavid E. O'Brien NFE_WRITE(sc, NFE_MULTIADDR_LO, 2585bfc788c2SDavid E. O'Brien addr[5] << 8 | addr[4]); 2586bfc788c2SDavid E. O'Brien NFE_WRITE(sc, NFE_MULTIMASK_HI, 2587bfc788c2SDavid E. O'Brien mask[3] << 24 | mask[2] << 16 | mask[1] << 8 | mask[0]); 2588bfc788c2SDavid E. O'Brien NFE_WRITE(sc, NFE_MULTIMASK_LO, 2589bfc788c2SDavid E. O'Brien mask[5] << 8 | mask[4]); 2590bfc788c2SDavid E. O'Brien 2591aab5582fSPyun YongHyeon filter = NFE_READ(sc, NFE_RXFILTER); 2592aab5582fSPyun YongHyeon filter &= NFE_PFF_RX_PAUSE; 2593aab5582fSPyun YongHyeon filter |= NFE_RXFILTER_MAGIC; 2594aab5582fSPyun YongHyeon filter |= (ifp->if_flags & IFF_PROMISC) ? NFE_PFF_PROMISC : NFE_PFF_U2M; 2595bfc788c2SDavid E. O'Brien NFE_WRITE(sc, NFE_RXFILTER, filter); 2596bfc788c2SDavid E. O'Brien } 2597bfc788c2SDavid E. O'Brien 25982c3adf61SDavid E. O'Brien 25992c3adf61SDavid E. O'Brien static void 2600*32341ad6SJohn Baldwin nfe_start(struct ifnet *ifp) 2601aab5582fSPyun YongHyeon { 2602*32341ad6SJohn Baldwin struct nfe_softc *sc = ifp->if_softc; 2603aab5582fSPyun YongHyeon 2604*32341ad6SJohn Baldwin NFE_LOCK(sc); 2605*32341ad6SJohn Baldwin nfe_start_locked(ifp); 2606*32341ad6SJohn Baldwin NFE_UNLOCK(sc); 2607aab5582fSPyun YongHyeon } 2608aab5582fSPyun YongHyeon 2609aab5582fSPyun YongHyeon static void 2610*32341ad6SJohn Baldwin nfe_start_locked(struct ifnet *ifp) 2611bfc788c2SDavid E. O'Brien { 2612257c5577SDavid E. O'Brien struct nfe_softc *sc = ifp->if_softc; 2613257c5577SDavid E. O'Brien struct mbuf *m0; 2614aab5582fSPyun YongHyeon int enq; 2615257c5577SDavid E. O'Brien 2616*32341ad6SJohn Baldwin NFE_LOCK_ASSERT(sc); 2617aab5582fSPyun YongHyeon 2618aab5582fSPyun YongHyeon if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 2619*32341ad6SJohn Baldwin IFF_DRV_RUNNING || sc->nfe_link == 0) 2620bfc788c2SDavid E. O'Brien return; 2621bfc788c2SDavid E. O'Brien 2622aab5582fSPyun YongHyeon for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd);) { 2623aab5582fSPyun YongHyeon IFQ_DRV_DEQUEUE(&ifp->if_snd, m0); 2624257c5577SDavid E. O'Brien if (m0 == NULL) 2625257c5577SDavid E. O'Brien break; 2626257c5577SDavid E. O'Brien 2627aab5582fSPyun YongHyeon if (nfe_encap(sc, &m0) != 0) { 2628aab5582fSPyun YongHyeon if (m0 == NULL) 2629aab5582fSPyun YongHyeon break; 2630aab5582fSPyun YongHyeon IFQ_DRV_PREPEND(&ifp->if_snd, m0); 2631bfc788c2SDavid E. O'Brien ifp->if_drv_flags |= IFF_DRV_OACTIVE; 2632257c5577SDavid E. O'Brien break; 2633257c5577SDavid E. O'Brien } 2634aab5582fSPyun YongHyeon enq++; 263559a0d28bSChristian S.J. Peron ETHER_BPF_MTAP(ifp, m0); 2636257c5577SDavid E. O'Brien } 2637257c5577SDavid E. O'Brien 2638aab5582fSPyun YongHyeon if (enq > 0) { 2639aab5582fSPyun YongHyeon bus_dmamap_sync(sc->txq.tx_desc_tag, sc->txq.tx_desc_map, 2640aab5582fSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2641257c5577SDavid E. O'Brien 2642257c5577SDavid E. O'Brien /* kick Tx */ 2643257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_KICKTX | sc->rxtxctl); 2644257c5577SDavid E. O'Brien 2645257c5577SDavid E. O'Brien /* 2646257c5577SDavid E. O'Brien * Set a timeout in case the chip goes out to lunch. 2647257c5577SDavid E. O'Brien */ 2648aab5582fSPyun YongHyeon sc->nfe_watchdog_timer = 5; 2649aab5582fSPyun YongHyeon } 2650257c5577SDavid E. O'Brien } 2651257c5577SDavid E. O'Brien 26522c3adf61SDavid E. O'Brien 26532c3adf61SDavid E. O'Brien static void 26542c3adf61SDavid E. O'Brien nfe_watchdog(struct ifnet *ifp) 2655257c5577SDavid E. O'Brien { 2656257c5577SDavid E. O'Brien struct nfe_softc *sc = ifp->if_softc; 2657257c5577SDavid E. O'Brien 2658aab5582fSPyun YongHyeon if (sc->nfe_watchdog_timer == 0 || --sc->nfe_watchdog_timer) 2659aab5582fSPyun YongHyeon return; 2660aab5582fSPyun YongHyeon 2661aab5582fSPyun YongHyeon /* Check if we've lost Tx completion interrupt. */ 2662aab5582fSPyun YongHyeon nfe_txeof(sc); 2663aab5582fSPyun YongHyeon if (sc->txq.queued == 0) { 2664aab5582fSPyun YongHyeon if_printf(ifp, "watchdog timeout (missed Tx interrupts) " 2665aab5582fSPyun YongHyeon "-- recovering\n"); 2666aab5582fSPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 2667*32341ad6SJohn Baldwin nfe_start_locked(ifp); 2668aab5582fSPyun YongHyeon return; 2669aab5582fSPyun YongHyeon } 2670aab5582fSPyun YongHyeon /* Check if we've lost start Tx command. */ 2671aab5582fSPyun YongHyeon sc->nfe_force_tx++; 2672aab5582fSPyun YongHyeon if (sc->nfe_force_tx <= 3) { 2673aab5582fSPyun YongHyeon /* 2674aab5582fSPyun YongHyeon * If this is the case for watchdog timeout, the following 2675aab5582fSPyun YongHyeon * code should go to nfe_txeof(). 2676aab5582fSPyun YongHyeon */ 2677aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_KICKTX | sc->rxtxctl); 2678aab5582fSPyun YongHyeon return; 2679aab5582fSPyun YongHyeon } 2680aab5582fSPyun YongHyeon sc->nfe_force_tx = 0; 2681aab5582fSPyun YongHyeon 2682aab5582fSPyun YongHyeon if_printf(ifp, "watchdog timeout\n"); 2683257c5577SDavid E. O'Brien 2684bfc788c2SDavid E. O'Brien ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 2685257c5577SDavid E. O'Brien ifp->if_oerrors++; 2686aab5582fSPyun YongHyeon nfe_init_locked(sc); 2687257c5577SDavid E. O'Brien } 2688257c5577SDavid E. O'Brien 26892c3adf61SDavid E. O'Brien 26902c3adf61SDavid E. O'Brien static void 26912c3adf61SDavid E. O'Brien nfe_init(void *xsc) 2692257c5577SDavid E. O'Brien { 2693bfc788c2SDavid E. O'Brien struct nfe_softc *sc = xsc; 2694bfc788c2SDavid E. O'Brien 2695bfc788c2SDavid E. O'Brien NFE_LOCK(sc); 2696bfc788c2SDavid E. O'Brien nfe_init_locked(sc); 2697bfc788c2SDavid E. O'Brien NFE_UNLOCK(sc); 2698bfc788c2SDavid E. O'Brien } 2699bfc788c2SDavid E. O'Brien 27002c3adf61SDavid E. O'Brien 27012c3adf61SDavid E. O'Brien static void 27022c3adf61SDavid E. O'Brien nfe_init_locked(void *xsc) 2703bfc788c2SDavid E. O'Brien { 2704bfc788c2SDavid E. O'Brien struct nfe_softc *sc = xsc; 2705bfc788c2SDavid E. O'Brien struct ifnet *ifp = sc->nfe_ifp; 2706bfc788c2SDavid E. O'Brien struct mii_data *mii; 2707aab5582fSPyun YongHyeon uint32_t val; 2708aab5582fSPyun YongHyeon int error; 2709bfc788c2SDavid E. O'Brien 2710bfc788c2SDavid E. O'Brien NFE_LOCK_ASSERT(sc); 2711bfc788c2SDavid E. O'Brien 2712bfc788c2SDavid E. O'Brien mii = device_get_softc(sc->nfe_miibus); 2713bfc788c2SDavid E. O'Brien 2714aab5582fSPyun YongHyeon if (ifp->if_drv_flags & IFF_DRV_RUNNING) 2715aab5582fSPyun YongHyeon return; 2716aab5582fSPyun YongHyeon 2717aab5582fSPyun YongHyeon nfe_stop(ifp); 2718aab5582fSPyun YongHyeon 2719aab5582fSPyun YongHyeon sc->nfe_framesize = ifp->if_mtu + NFE_RX_HEADERS; 2720aab5582fSPyun YongHyeon 2721aab5582fSPyun YongHyeon nfe_init_tx_ring(sc, &sc->txq); 2722aab5582fSPyun YongHyeon if (sc->nfe_framesize > (MCLBYTES - ETHER_HDR_LEN)) 2723aab5582fSPyun YongHyeon error = nfe_init_jrx_ring(sc, &sc->jrxq); 2724aab5582fSPyun YongHyeon else 2725aab5582fSPyun YongHyeon error = nfe_init_rx_ring(sc, &sc->rxq); 2726aab5582fSPyun YongHyeon if (error != 0) { 2727aab5582fSPyun YongHyeon device_printf(sc->nfe_dev, 2728aab5582fSPyun YongHyeon "initialization failed: no memory for rx buffers\n"); 2729aab5582fSPyun YongHyeon nfe_stop(ifp); 2730bfc788c2SDavid E. O'Brien return; 2731bfc788c2SDavid E. O'Brien } 2732257c5577SDavid E. O'Brien 2733aab5582fSPyun YongHyeon val = 0; 2734aab5582fSPyun YongHyeon if ((sc->nfe_flags & NFE_CORRECT_MACADDR) != 0) 2735aab5582fSPyun YongHyeon val |= NFE_MAC_ADDR_INORDER; 2736aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_TX_UNK, val); 2737257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_STATUS, 0); 2738257c5577SDavid E. O'Brien 2739aab5582fSPyun YongHyeon if ((sc->nfe_flags & NFE_TX_FLOW_CTRL) != 0) 2740aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_TX_PAUSE_FRAME, NFE_TX_PAUSE_FRAME_DISABLE); 2741aab5582fSPyun YongHyeon 2742257c5577SDavid E. O'Brien sc->rxtxctl = NFE_RXTX_BIT2; 2743bfc788c2SDavid E. O'Brien if (sc->nfe_flags & NFE_40BIT_ADDR) 2744257c5577SDavid E. O'Brien sc->rxtxctl |= NFE_RXTX_V3MAGIC; 2745bfc788c2SDavid E. O'Brien else if (sc->nfe_flags & NFE_JUMBO_SUP) 2746257c5577SDavid E. O'Brien sc->rxtxctl |= NFE_RXTX_V2MAGIC; 27477597761aSDavid E. O'Brien 2748aab5582fSPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) 2749257c5577SDavid E. O'Brien sc->rxtxctl |= NFE_RXTX_RXCSUM; 2750aab5582fSPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) 2751aab5582fSPyun YongHyeon sc->rxtxctl |= NFE_RXTX_VTAG_INSERT | NFE_RXTX_VTAG_STRIP; 2752bfc788c2SDavid E. O'Brien 2753257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_RESET | sc->rxtxctl); 2754257c5577SDavid E. O'Brien DELAY(10); 2755257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_RXTX_CTL, sc->rxtxctl); 2756257c5577SDavid E. O'Brien 2757aab5582fSPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) 2758257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_VTAG_CTL, NFE_VTAG_ENABLE); 2759aab5582fSPyun YongHyeon else 2760aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_VTAG_CTL, 0); 2761257c5577SDavid E. O'Brien 2762257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_SETUP_R6, 0); 2763257c5577SDavid E. O'Brien 2764257c5577SDavid E. O'Brien /* set MAC address */ 2765aab5582fSPyun YongHyeon nfe_set_macaddr(sc, IF_LLADDR(ifp)); 2766257c5577SDavid E. O'Brien 2767257c5577SDavid E. O'Brien /* tell MAC where rings are in memory */ 2768aab5582fSPyun YongHyeon if (sc->nfe_framesize > MCLBYTES - ETHER_HDR_LEN) { 2769aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_RX_RING_ADDR_HI, 2770aab5582fSPyun YongHyeon NFE_ADDR_HI(sc->jrxq.jphysaddr)); 2771aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_RX_RING_ADDR_LO, 2772aab5582fSPyun YongHyeon NFE_ADDR_LO(sc->jrxq.jphysaddr)); 2773aab5582fSPyun YongHyeon } else { 2774aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_RX_RING_ADDR_HI, 2775aab5582fSPyun YongHyeon NFE_ADDR_HI(sc->rxq.physaddr)); 2776aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_RX_RING_ADDR_LO, 2777aab5582fSPyun YongHyeon NFE_ADDR_LO(sc->rxq.physaddr)); 2778aab5582fSPyun YongHyeon } 2779aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_TX_RING_ADDR_HI, NFE_ADDR_HI(sc->txq.physaddr)); 2780aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_TX_RING_ADDR_LO, NFE_ADDR_LO(sc->txq.physaddr)); 2781257c5577SDavid E. O'Brien 2782257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_RING_SIZE, 2783257c5577SDavid E. O'Brien (NFE_RX_RING_COUNT - 1) << 16 | 2784257c5577SDavid E. O'Brien (NFE_TX_RING_COUNT - 1)); 2785257c5577SDavid E. O'Brien 2786aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_RXBUFSZ, sc->nfe_framesize); 2787257c5577SDavid E. O'Brien 2788257c5577SDavid E. O'Brien /* force MAC to wakeup */ 2789aab5582fSPyun YongHyeon val = NFE_READ(sc, NFE_PWR_STATE); 2790aab5582fSPyun YongHyeon if ((val & NFE_PWR_WAKEUP) == 0) 2791aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_PWR_STATE, val | NFE_PWR_WAKEUP); 2792257c5577SDavid E. O'Brien DELAY(10); 2793aab5582fSPyun YongHyeon val = NFE_READ(sc, NFE_PWR_STATE); 2794aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_PWR_STATE, val | NFE_PWR_VALID); 2795257c5577SDavid E. O'Brien 2796257c5577SDavid E. O'Brien #if 1 2797257c5577SDavid E. O'Brien /* configure interrupts coalescing/mitigation */ 2798257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_IMTIMER, NFE_IM_DEFAULT); 2799257c5577SDavid E. O'Brien #else 2800257c5577SDavid E. O'Brien /* no interrupt mitigation: one interrupt per packet */ 2801257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_IMTIMER, 970); 2802257c5577SDavid E. O'Brien #endif 2803257c5577SDavid E. O'Brien 2804aab5582fSPyun YongHyeon NFE_WRITE(sc, NFE_SETUP_R1, NFE_R1_MAGIC_10_100); 2805257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_SETUP_R2, NFE_R2_MAGIC); 2806257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_SETUP_R6, NFE_R6_MAGIC); 2807257c5577SDavid E. O'Brien 2808257c5577SDavid E. O'Brien /* update MAC knowledge of PHY; generates a NFE_IRQ_LINK interrupt */ 2809257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_STATUS, sc->mii_phyaddr << 24 | NFE_STATUS_MAGIC); 2810257c5577SDavid E. O'Brien 2811257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_SETUP_R4, NFE_R4_MAGIC); 281252a1393eSPyun YongHyeon /* Disable WOL. */ 281352a1393eSPyun YongHyeon NFE_WRITE(sc, NFE_WOL_CTL, 0); 2814257c5577SDavid E. O'Brien 2815257c5577SDavid E. O'Brien sc->rxtxctl &= ~NFE_RXTX_BIT2; 2816257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_RXTX_CTL, sc->rxtxctl); 2817257c5577SDavid E. O'Brien DELAY(10); 2818257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_BIT1 | sc->rxtxctl); 2819257c5577SDavid E. O'Brien 2820257c5577SDavid E. O'Brien /* set Rx filter */ 2821257c5577SDavid E. O'Brien nfe_setmulti(sc); 2822257c5577SDavid E. O'Brien 2823257c5577SDavid E. O'Brien /* enable Rx */ 2824257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_RX_CTL, NFE_RX_START); 2825257c5577SDavid E. O'Brien 2826257c5577SDavid E. O'Brien /* enable Tx */ 2827257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_TX_CTL, NFE_TX_START); 2828257c5577SDavid E. O'Brien 2829257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_PHY_STATUS, 0xf); 2830257c5577SDavid E. O'Brien 283117d022beSPyun YongHyeon /* Clear hardware stats. */ 283217d022beSPyun YongHyeon nfe_stats_clear(sc); 283317d022beSPyun YongHyeon 2834bfc788c2SDavid E. O'Brien #ifdef DEVICE_POLLING 2835bfc788c2SDavid E. O'Brien if (ifp->if_capenable & IFCAP_POLLING) 2836aab5582fSPyun YongHyeon nfe_disable_intr(sc); 2837bfc788c2SDavid E. O'Brien else 2838bfc788c2SDavid E. O'Brien #endif 2839aab5582fSPyun YongHyeon nfe_set_intr(sc); 2840aab5582fSPyun YongHyeon nfe_enable_intr(sc); /* enable interrupts */ 2841257c5577SDavid E. O'Brien 2842bfc788c2SDavid E. O'Brien ifp->if_drv_flags |= IFF_DRV_RUNNING; 2843bfc788c2SDavid E. O'Brien ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 2844257c5577SDavid E. O'Brien 2845bfc788c2SDavid E. O'Brien sc->nfe_link = 0; 2846aab5582fSPyun YongHyeon mii_mediachg(mii); 2847257c5577SDavid E. O'Brien 2848aab5582fSPyun YongHyeon callout_reset(&sc->nfe_stat_ch, hz, nfe_tick, sc); 2849257c5577SDavid E. O'Brien } 2850257c5577SDavid E. O'Brien 28512c3adf61SDavid E. O'Brien 28522c3adf61SDavid E. O'Brien static void 2853aab5582fSPyun YongHyeon nfe_stop(struct ifnet *ifp) 2854257c5577SDavid E. O'Brien { 2855257c5577SDavid E. O'Brien struct nfe_softc *sc = ifp->if_softc; 2856aab5582fSPyun YongHyeon struct nfe_rx_ring *rx_ring; 2857aab5582fSPyun YongHyeon struct nfe_jrx_ring *jrx_ring; 2858aab5582fSPyun YongHyeon struct nfe_tx_ring *tx_ring; 2859aab5582fSPyun YongHyeon struct nfe_rx_data *rdata; 2860aab5582fSPyun YongHyeon struct nfe_tx_data *tdata; 2861aab5582fSPyun YongHyeon int i; 2862257c5577SDavid E. O'Brien 2863bfc788c2SDavid E. O'Brien NFE_LOCK_ASSERT(sc); 2864257c5577SDavid E. O'Brien 2865aab5582fSPyun YongHyeon sc->nfe_watchdog_timer = 0; 2866bfc788c2SDavid E. O'Brien ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 2867257c5577SDavid E. O'Brien 2868bfc788c2SDavid E. O'Brien callout_stop(&sc->nfe_stat_ch); 2869257c5577SDavid E. O'Brien 2870257c5577SDavid E. O'Brien /* abort Tx */ 2871257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_TX_CTL, 0); 2872257c5577SDavid E. O'Brien 2873257c5577SDavid E. O'Brien /* disable Rx */ 2874257c5577SDavid E. O'Brien NFE_WRITE(sc, NFE_RX_CTL, 0); 2875257c5577SDavid E. O'Brien 2876257c5577SDavid E. O'Brien /* disable interrupts */ 2877aab5582fSPyun YongHyeon nfe_disable_intr(sc); 2878257c5577SDavid E. O'Brien 2879bfc788c2SDavid E. O'Brien sc->nfe_link = 0; 2880bfc788c2SDavid E. O'Brien 2881aab5582fSPyun YongHyeon /* free Rx and Tx mbufs still in the queues. */ 2882aab5582fSPyun YongHyeon rx_ring = &sc->rxq; 2883aab5582fSPyun YongHyeon for (i = 0; i < NFE_RX_RING_COUNT; i++) { 2884aab5582fSPyun YongHyeon rdata = &rx_ring->data[i]; 2885aab5582fSPyun YongHyeon if (rdata->m != NULL) { 2886aab5582fSPyun YongHyeon bus_dmamap_sync(rx_ring->rx_data_tag, 2887aab5582fSPyun YongHyeon rdata->rx_data_map, BUS_DMASYNC_POSTREAD); 2888aab5582fSPyun YongHyeon bus_dmamap_unload(rx_ring->rx_data_tag, 2889aab5582fSPyun YongHyeon rdata->rx_data_map); 2890aab5582fSPyun YongHyeon m_freem(rdata->m); 2891aab5582fSPyun YongHyeon rdata->m = NULL; 2892aab5582fSPyun YongHyeon } 2893aab5582fSPyun YongHyeon } 2894257c5577SDavid E. O'Brien 2895aab5582fSPyun YongHyeon if ((sc->nfe_flags & NFE_JUMBO_SUP) != 0) { 2896aab5582fSPyun YongHyeon jrx_ring = &sc->jrxq; 2897aab5582fSPyun YongHyeon for (i = 0; i < NFE_JUMBO_RX_RING_COUNT; i++) { 2898aab5582fSPyun YongHyeon rdata = &jrx_ring->jdata[i]; 2899aab5582fSPyun YongHyeon if (rdata->m != NULL) { 2900aab5582fSPyun YongHyeon bus_dmamap_sync(jrx_ring->jrx_data_tag, 2901aab5582fSPyun YongHyeon rdata->rx_data_map, BUS_DMASYNC_POSTREAD); 2902aab5582fSPyun YongHyeon bus_dmamap_unload(jrx_ring->jrx_data_tag, 2903aab5582fSPyun YongHyeon rdata->rx_data_map); 2904aab5582fSPyun YongHyeon m_freem(rdata->m); 2905aab5582fSPyun YongHyeon rdata->m = NULL; 2906aab5582fSPyun YongHyeon } 2907aab5582fSPyun YongHyeon } 2908aab5582fSPyun YongHyeon } 2909aab5582fSPyun YongHyeon 2910aab5582fSPyun YongHyeon tx_ring = &sc->txq; 2911aab5582fSPyun YongHyeon for (i = 0; i < NFE_RX_RING_COUNT; i++) { 2912aab5582fSPyun YongHyeon tdata = &tx_ring->data[i]; 2913aab5582fSPyun YongHyeon if (tdata->m != NULL) { 2914aab5582fSPyun YongHyeon bus_dmamap_sync(tx_ring->tx_data_tag, 2915aab5582fSPyun YongHyeon tdata->tx_data_map, BUS_DMASYNC_POSTWRITE); 2916aab5582fSPyun YongHyeon bus_dmamap_unload(tx_ring->tx_data_tag, 2917aab5582fSPyun YongHyeon tdata->tx_data_map); 2918aab5582fSPyun YongHyeon m_freem(tdata->m); 2919aab5582fSPyun YongHyeon tdata->m = NULL; 2920aab5582fSPyun YongHyeon } 2921aab5582fSPyun YongHyeon } 292217d022beSPyun YongHyeon /* Update hardware stats. */ 292317d022beSPyun YongHyeon nfe_stats_update(sc); 2924257c5577SDavid E. O'Brien } 2925257c5577SDavid E. O'Brien 29262c3adf61SDavid E. O'Brien 29272c3adf61SDavid E. O'Brien static int 29282c3adf61SDavid E. O'Brien nfe_ifmedia_upd(struct ifnet *ifp) 2929257c5577SDavid E. O'Brien { 2930257c5577SDavid E. O'Brien struct nfe_softc *sc = ifp->if_softc; 2931bfc788c2SDavid E. O'Brien struct mii_data *mii; 2932bfc788c2SDavid E. O'Brien 2933aab5582fSPyun YongHyeon NFE_LOCK(sc); 2934bfc788c2SDavid E. O'Brien mii = device_get_softc(sc->nfe_miibus); 2935bfc788c2SDavid E. O'Brien mii_mediachg(mii); 2936aab5582fSPyun YongHyeon NFE_UNLOCK(sc); 2937bfc788c2SDavid E. O'Brien 2938bfc788c2SDavid E. O'Brien return (0); 2939257c5577SDavid E. O'Brien } 2940257c5577SDavid E. O'Brien 29412c3adf61SDavid E. O'Brien 29422c3adf61SDavid E. O'Brien static void 29432c3adf61SDavid E. O'Brien nfe_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 2944257c5577SDavid E. O'Brien { 2945bfc788c2SDavid E. O'Brien struct nfe_softc *sc; 2946bfc788c2SDavid E. O'Brien struct mii_data *mii; 2947257c5577SDavid E. O'Brien 2948bfc788c2SDavid E. O'Brien sc = ifp->if_softc; 2949bfc788c2SDavid E. O'Brien 2950bfc788c2SDavid E. O'Brien NFE_LOCK(sc); 2951bfc788c2SDavid E. O'Brien mii = device_get_softc(sc->nfe_miibus); 2952257c5577SDavid E. O'Brien mii_pollstat(mii); 2953bfc788c2SDavid E. O'Brien NFE_UNLOCK(sc); 2954bfc788c2SDavid E. O'Brien 2955257c5577SDavid E. O'Brien ifmr->ifm_active = mii->mii_media_active; 2956bfc788c2SDavid E. O'Brien ifmr->ifm_status = mii->mii_media_status; 2957257c5577SDavid E. O'Brien } 2958257c5577SDavid E. O'Brien 2959257c5577SDavid E. O'Brien 29602c3adf61SDavid E. O'Brien void 2961aab5582fSPyun YongHyeon nfe_tick(void *xsc) 2962bfc788c2SDavid E. O'Brien { 2963bfc788c2SDavid E. O'Brien struct nfe_softc *sc; 2964bfc788c2SDavid E. O'Brien struct mii_data *mii; 2965bfc788c2SDavid E. O'Brien struct ifnet *ifp; 2966bfc788c2SDavid E. O'Brien 2967aab5582fSPyun YongHyeon sc = (struct nfe_softc *)xsc; 2968bfc788c2SDavid E. O'Brien 2969bfc788c2SDavid E. O'Brien NFE_LOCK_ASSERT(sc); 2970bfc788c2SDavid E. O'Brien 2971bfc788c2SDavid E. O'Brien ifp = sc->nfe_ifp; 2972bfc788c2SDavid E. O'Brien 2973bfc788c2SDavid E. O'Brien mii = device_get_softc(sc->nfe_miibus); 2974bfc788c2SDavid E. O'Brien mii_tick(mii); 297517d022beSPyun YongHyeon nfe_stats_update(sc); 2976aab5582fSPyun YongHyeon nfe_watchdog(ifp); 2977bfc788c2SDavid E. O'Brien callout_reset(&sc->nfe_stat_ch, hz, nfe_tick, sc); 2978257c5577SDavid E. O'Brien } 2979257c5577SDavid E. O'Brien 2980bfc788c2SDavid E. O'Brien 29816a087a87SPyun YongHyeon static int 29822c3adf61SDavid E. O'Brien nfe_shutdown(device_t dev) 2983bfc788c2SDavid E. O'Brien { 2984bfc788c2SDavid E. O'Brien 298552a1393eSPyun YongHyeon return (nfe_suspend(dev)); 2986bfc788c2SDavid E. O'Brien } 2987bfc788c2SDavid E. O'Brien 2988bfc788c2SDavid E. O'Brien 29892c3adf61SDavid E. O'Brien static void 2990aab5582fSPyun YongHyeon nfe_get_macaddr(struct nfe_softc *sc, uint8_t *addr) 2991257c5577SDavid E. O'Brien { 2992aab5582fSPyun YongHyeon uint32_t val; 2993257c5577SDavid E. O'Brien 2994aab5582fSPyun YongHyeon if ((sc->nfe_flags & NFE_CORRECT_MACADDR) == 0) { 2995aab5582fSPyun YongHyeon val = NFE_READ(sc, NFE_MACADDR_LO); 2996aab5582fSPyun YongHyeon addr[0] = (val >> 8) & 0xff; 2997aab5582fSPyun YongHyeon addr[1] = (val & 0xff); 2998257c5577SDavid E. O'Brien 2999aab5582fSPyun YongHyeon val = NFE_READ(sc, NFE_MACADDR_HI); 3000aab5582fSPyun YongHyeon addr[2] = (val >> 24) & 0xff; 3001aab5582fSPyun YongHyeon addr[3] = (val >> 16) & 0xff; 3002aab5582fSPyun YongHyeon addr[4] = (val >> 8) & 0xff; 3003aab5582fSPyun YongHyeon addr[5] = (val & 0xff); 3004aab5582fSPyun YongHyeon } else { 3005aab5582fSPyun YongHyeon val = NFE_READ(sc, NFE_MACADDR_LO); 3006aab5582fSPyun YongHyeon addr[5] = (val >> 8) & 0xff; 3007aab5582fSPyun YongHyeon addr[4] = (val & 0xff); 3008aab5582fSPyun YongHyeon 3009aab5582fSPyun YongHyeon val = NFE_READ(sc, NFE_MACADDR_HI); 3010aab5582fSPyun YongHyeon addr[3] = (val >> 24) & 0xff; 3011aab5582fSPyun YongHyeon addr[2] = (val >> 16) & 0xff; 3012aab5582fSPyun YongHyeon addr[1] = (val >> 8) & 0xff; 3013aab5582fSPyun YongHyeon addr[0] = (val & 0xff); 3014aab5582fSPyun YongHyeon } 3015257c5577SDavid E. O'Brien } 3016257c5577SDavid E. O'Brien 30172c3adf61SDavid E. O'Brien 30182c3adf61SDavid E. O'Brien static void 3019aab5582fSPyun YongHyeon nfe_set_macaddr(struct nfe_softc *sc, uint8_t *addr) 3020257c5577SDavid E. O'Brien { 3021bfc788c2SDavid E. O'Brien 3022bfc788c2SDavid E. O'Brien NFE_WRITE(sc, NFE_MACADDR_LO, addr[5] << 8 | addr[4]); 3023bfc788c2SDavid E. O'Brien NFE_WRITE(sc, NFE_MACADDR_HI, addr[3] << 24 | addr[2] << 16 | 3024bfc788c2SDavid E. O'Brien addr[1] << 8 | addr[0]); 3025257c5577SDavid E. O'Brien } 3026257c5577SDavid E. O'Brien 30272c3adf61SDavid E. O'Brien 3028bfc788c2SDavid E. O'Brien /* 3029bfc788c2SDavid E. O'Brien * Map a single buffer address. 3030bfc788c2SDavid E. O'Brien */ 3031bfc788c2SDavid E. O'Brien 3032bfc788c2SDavid E. O'Brien static void 3033aab5582fSPyun YongHyeon nfe_dma_map_segs(void *arg, bus_dma_segment_t *segs, int nseg, int error) 3034257c5577SDavid E. O'Brien { 3035aab5582fSPyun YongHyeon struct nfe_dmamap_arg *ctx; 3036257c5577SDavid E. O'Brien 3037aab5582fSPyun YongHyeon if (error != 0) 3038bfc788c2SDavid E. O'Brien return; 3039257c5577SDavid E. O'Brien 3040bfc788c2SDavid E. O'Brien KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg)); 3041bfc788c2SDavid E. O'Brien 3042aab5582fSPyun YongHyeon ctx = (struct nfe_dmamap_arg *)arg; 3043aab5582fSPyun YongHyeon ctx->nfe_busaddr = segs[0].ds_addr; 3044aab5582fSPyun YongHyeon } 3045bfc788c2SDavid E. O'Brien 3046aab5582fSPyun YongHyeon 3047aab5582fSPyun YongHyeon static int 3048aab5582fSPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high) 3049aab5582fSPyun YongHyeon { 3050aab5582fSPyun YongHyeon int error, value; 3051aab5582fSPyun YongHyeon 3052aab5582fSPyun YongHyeon if (!arg1) 3053aab5582fSPyun YongHyeon return (EINVAL); 3054aab5582fSPyun YongHyeon value = *(int *)arg1; 3055aab5582fSPyun YongHyeon error = sysctl_handle_int(oidp, &value, 0, req); 3056aab5582fSPyun YongHyeon if (error || !req->newptr) 3057aab5582fSPyun YongHyeon return (error); 3058aab5582fSPyun YongHyeon if (value < low || value > high) 3059aab5582fSPyun YongHyeon return (EINVAL); 3060aab5582fSPyun YongHyeon *(int *)arg1 = value; 3061aab5582fSPyun YongHyeon 3062aab5582fSPyun YongHyeon return (0); 3063aab5582fSPyun YongHyeon } 3064aab5582fSPyun YongHyeon 3065aab5582fSPyun YongHyeon 3066aab5582fSPyun YongHyeon static int 3067aab5582fSPyun YongHyeon sysctl_hw_nfe_proc_limit(SYSCTL_HANDLER_ARGS) 3068aab5582fSPyun YongHyeon { 3069aab5582fSPyun YongHyeon 3070aab5582fSPyun YongHyeon return (sysctl_int_range(oidp, arg1, arg2, req, NFE_PROC_MIN, 3071aab5582fSPyun YongHyeon NFE_PROC_MAX)); 3072257c5577SDavid E. O'Brien } 307317d022beSPyun YongHyeon 307417d022beSPyun YongHyeon 307517d022beSPyun YongHyeon #define NFE_SYSCTL_STAT_ADD32(c, h, n, p, d) \ 307617d022beSPyun YongHyeon SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d) 307717d022beSPyun YongHyeon #define NFE_SYSCTL_STAT_ADD64(c, h, n, p, d) \ 307817d022beSPyun YongHyeon SYSCTL_ADD_QUAD(c, h, OID_AUTO, n, CTLFLAG_RD, p, d) 307917d022beSPyun YongHyeon 308017d022beSPyun YongHyeon static void 308117d022beSPyun YongHyeon nfe_sysctl_node(struct nfe_softc *sc) 308217d022beSPyun YongHyeon { 308317d022beSPyun YongHyeon struct sysctl_ctx_list *ctx; 308417d022beSPyun YongHyeon struct sysctl_oid_list *child, *parent; 308517d022beSPyun YongHyeon struct sysctl_oid *tree; 308617d022beSPyun YongHyeon struct nfe_hw_stats *stats; 308717d022beSPyun YongHyeon int error; 308817d022beSPyun YongHyeon 308917d022beSPyun YongHyeon stats = &sc->nfe_stats; 309017d022beSPyun YongHyeon ctx = device_get_sysctl_ctx(sc->nfe_dev); 309117d022beSPyun YongHyeon child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->nfe_dev)); 309217d022beSPyun YongHyeon SYSCTL_ADD_PROC(ctx, child, 309317d022beSPyun YongHyeon OID_AUTO, "process_limit", CTLTYPE_INT | CTLFLAG_RW, 309417d022beSPyun YongHyeon &sc->nfe_process_limit, 0, sysctl_hw_nfe_proc_limit, "I", 309517d022beSPyun YongHyeon "max number of Rx events to process"); 309617d022beSPyun YongHyeon 309717d022beSPyun YongHyeon sc->nfe_process_limit = NFE_PROC_DEFAULT; 309817d022beSPyun YongHyeon error = resource_int_value(device_get_name(sc->nfe_dev), 309917d022beSPyun YongHyeon device_get_unit(sc->nfe_dev), "process_limit", 310017d022beSPyun YongHyeon &sc->nfe_process_limit); 310117d022beSPyun YongHyeon if (error == 0) { 310217d022beSPyun YongHyeon if (sc->nfe_process_limit < NFE_PROC_MIN || 310317d022beSPyun YongHyeon sc->nfe_process_limit > NFE_PROC_MAX) { 310417d022beSPyun YongHyeon device_printf(sc->nfe_dev, 310517d022beSPyun YongHyeon "process_limit value out of range; " 310617d022beSPyun YongHyeon "using default: %d\n", NFE_PROC_DEFAULT); 310717d022beSPyun YongHyeon sc->nfe_process_limit = NFE_PROC_DEFAULT; 310817d022beSPyun YongHyeon } 310917d022beSPyun YongHyeon } 311017d022beSPyun YongHyeon 311117d022beSPyun YongHyeon if ((sc->nfe_flags & (NFE_MIB_V1 | NFE_MIB_V2 | NFE_MIB_V3)) == 0) 311217d022beSPyun YongHyeon return; 311317d022beSPyun YongHyeon 311417d022beSPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD, 311517d022beSPyun YongHyeon NULL, "NFE statistics"); 311617d022beSPyun YongHyeon parent = SYSCTL_CHILDREN(tree); 311717d022beSPyun YongHyeon 311817d022beSPyun YongHyeon /* Rx statistics. */ 311917d022beSPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", CTLFLAG_RD, 312017d022beSPyun YongHyeon NULL, "Rx MAC statistics"); 312117d022beSPyun YongHyeon child = SYSCTL_CHILDREN(tree); 312217d022beSPyun YongHyeon 312317d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "frame_errors", 312417d022beSPyun YongHyeon &stats->rx_frame_errors, "Framing Errors"); 312517d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "extra_bytes", 312617d022beSPyun YongHyeon &stats->rx_extra_bytes, "Extra Bytes"); 312717d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "late_cols", 312817d022beSPyun YongHyeon &stats->rx_late_cols, "Late Collisions"); 312917d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "runts", 313017d022beSPyun YongHyeon &stats->rx_runts, "Runts"); 313117d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "jumbos", 313217d022beSPyun YongHyeon &stats->rx_jumbos, "Jumbos"); 313317d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "fifo_overuns", 313417d022beSPyun YongHyeon &stats->rx_fifo_overuns, "FIFO Overruns"); 313517d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "crc_errors", 313617d022beSPyun YongHyeon &stats->rx_crc_errors, "CRC Errors"); 313717d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "fae", 313817d022beSPyun YongHyeon &stats->rx_fae, "Frame Alignment Errors"); 313917d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "len_errors", 314017d022beSPyun YongHyeon &stats->rx_len_errors, "Length Errors"); 314117d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "unicast", 314217d022beSPyun YongHyeon &stats->rx_unicast, "Unicast Frames"); 314317d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "multicast", 314417d022beSPyun YongHyeon &stats->rx_multicast, "Multicast Frames"); 314569d6a6aaSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "broadcast", 314617d022beSPyun YongHyeon &stats->rx_broadcast, "Broadcast Frames"); 314717d022beSPyun YongHyeon if ((sc->nfe_flags & NFE_MIB_V2) != 0) { 314817d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD64(ctx, child, "octets", 314917d022beSPyun YongHyeon &stats->rx_octets, "Octets"); 315017d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "pause", 315117d022beSPyun YongHyeon &stats->rx_pause, "Pause frames"); 315217d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "drops", 315317d022beSPyun YongHyeon &stats->rx_drops, "Drop frames"); 315417d022beSPyun YongHyeon } 315517d022beSPyun YongHyeon 315617d022beSPyun YongHyeon /* Tx statistics. */ 315717d022beSPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", CTLFLAG_RD, 315817d022beSPyun YongHyeon NULL, "Tx MAC statistics"); 315917d022beSPyun YongHyeon child = SYSCTL_CHILDREN(tree); 316017d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD64(ctx, child, "octets", 316117d022beSPyun YongHyeon &stats->tx_octets, "Octets"); 316217d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "zero_rexmits", 316317d022beSPyun YongHyeon &stats->tx_zero_rexmits, "Zero Retransmits"); 316417d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "one_rexmits", 316517d022beSPyun YongHyeon &stats->tx_one_rexmits, "One Retransmits"); 316617d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "multi_rexmits", 316717d022beSPyun YongHyeon &stats->tx_multi_rexmits, "Multiple Retransmits"); 316817d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "late_cols", 316917d022beSPyun YongHyeon &stats->tx_late_cols, "Late Collisions"); 317017d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "fifo_underuns", 317117d022beSPyun YongHyeon &stats->tx_fifo_underuns, "FIFO Underruns"); 317217d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "carrier_losts", 317317d022beSPyun YongHyeon &stats->tx_carrier_losts, "Carrier Losts"); 317417d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "excess_deferrals", 317517d022beSPyun YongHyeon &stats->tx_excess_deferals, "Excess Deferrals"); 317617d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "retry_errors", 317717d022beSPyun YongHyeon &stats->tx_retry_errors, "Retry Errors"); 317817d022beSPyun YongHyeon if ((sc->nfe_flags & NFE_MIB_V2) != 0) { 317917d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "deferrals", 318017d022beSPyun YongHyeon &stats->tx_deferals, "Deferrals"); 318117d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "frames", 318217d022beSPyun YongHyeon &stats->tx_frames, "Frames"); 318317d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "pause", 318417d022beSPyun YongHyeon &stats->tx_pause, "Pause Frames"); 318517d022beSPyun YongHyeon } 318617d022beSPyun YongHyeon if ((sc->nfe_flags & NFE_MIB_V3) != 0) { 318717d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "unicast", 318817d022beSPyun YongHyeon &stats->tx_deferals, "Unicast Frames"); 318917d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "multicast", 319017d022beSPyun YongHyeon &stats->tx_frames, "Multicast Frames"); 319117d022beSPyun YongHyeon NFE_SYSCTL_STAT_ADD32(ctx, child, "broadcast", 319217d022beSPyun YongHyeon &stats->tx_pause, "Broadcast Frames"); 319317d022beSPyun YongHyeon } 319417d022beSPyun YongHyeon } 319517d022beSPyun YongHyeon 319617d022beSPyun YongHyeon #undef NFE_SYSCTL_STAT_ADD32 319717d022beSPyun YongHyeon #undef NFE_SYSCTL_STAT_ADD64 319817d022beSPyun YongHyeon 319917d022beSPyun YongHyeon static void 320017d022beSPyun YongHyeon nfe_stats_clear(struct nfe_softc *sc) 320117d022beSPyun YongHyeon { 320217d022beSPyun YongHyeon int i, mib_cnt; 320317d022beSPyun YongHyeon 320417d022beSPyun YongHyeon if ((sc->nfe_flags & NFE_MIB_V1) != 0) 320517d022beSPyun YongHyeon mib_cnt = NFE_NUM_MIB_STATV1; 320617d022beSPyun YongHyeon else if ((sc->nfe_flags & (NFE_MIB_V2 | NFE_MIB_V3)) != 0) 320717d022beSPyun YongHyeon mib_cnt = NFE_NUM_MIB_STATV2; 320817d022beSPyun YongHyeon else 320917d022beSPyun YongHyeon return; 321017d022beSPyun YongHyeon 321117d022beSPyun YongHyeon for (i = 0; i < mib_cnt; i += sizeof(uint32_t)) 321217d022beSPyun YongHyeon NFE_READ(sc, NFE_TX_OCTET + i); 321317d022beSPyun YongHyeon 321417d022beSPyun YongHyeon if ((sc->nfe_flags & NFE_MIB_V3) != 0) { 321517d022beSPyun YongHyeon NFE_READ(sc, NFE_TX_UNICAST); 321617d022beSPyun YongHyeon NFE_READ(sc, NFE_TX_MULTICAST); 321717d022beSPyun YongHyeon NFE_READ(sc, NFE_TX_BROADCAST); 321817d022beSPyun YongHyeon } 321917d022beSPyun YongHyeon } 322017d022beSPyun YongHyeon 322117d022beSPyun YongHyeon static void 322217d022beSPyun YongHyeon nfe_stats_update(struct nfe_softc *sc) 322317d022beSPyun YongHyeon { 322417d022beSPyun YongHyeon struct nfe_hw_stats *stats; 322517d022beSPyun YongHyeon 322617d022beSPyun YongHyeon NFE_LOCK_ASSERT(sc); 322717d022beSPyun YongHyeon 322817d022beSPyun YongHyeon if ((sc->nfe_flags & (NFE_MIB_V1 | NFE_MIB_V2 | NFE_MIB_V3)) == 0) 322917d022beSPyun YongHyeon return; 323017d022beSPyun YongHyeon 323117d022beSPyun YongHyeon stats = &sc->nfe_stats; 323217d022beSPyun YongHyeon stats->tx_octets += NFE_READ(sc, NFE_TX_OCTET); 323317d022beSPyun YongHyeon stats->tx_zero_rexmits += NFE_READ(sc, NFE_TX_ZERO_REXMIT); 323417d022beSPyun YongHyeon stats->tx_one_rexmits += NFE_READ(sc, NFE_TX_ONE_REXMIT); 323517d022beSPyun YongHyeon stats->tx_multi_rexmits += NFE_READ(sc, NFE_TX_MULTI_REXMIT); 323617d022beSPyun YongHyeon stats->tx_late_cols += NFE_READ(sc, NFE_TX_LATE_COL); 323717d022beSPyun YongHyeon stats->tx_fifo_underuns += NFE_READ(sc, NFE_TX_FIFO_UNDERUN); 323817d022beSPyun YongHyeon stats->tx_carrier_losts += NFE_READ(sc, NFE_TX_CARRIER_LOST); 323917d022beSPyun YongHyeon stats->tx_excess_deferals += NFE_READ(sc, NFE_TX_EXCESS_DEFERRAL); 324017d022beSPyun YongHyeon stats->tx_retry_errors += NFE_READ(sc, NFE_TX_RETRY_ERROR); 324117d022beSPyun YongHyeon stats->rx_frame_errors += NFE_READ(sc, NFE_RX_FRAME_ERROR); 324217d022beSPyun YongHyeon stats->rx_extra_bytes += NFE_READ(sc, NFE_RX_EXTRA_BYTES); 324317d022beSPyun YongHyeon stats->rx_late_cols += NFE_READ(sc, NFE_RX_LATE_COL); 324417d022beSPyun YongHyeon stats->rx_runts += NFE_READ(sc, NFE_RX_RUNT); 324517d022beSPyun YongHyeon stats->rx_jumbos += NFE_READ(sc, NFE_RX_JUMBO); 324617d022beSPyun YongHyeon stats->rx_fifo_overuns += NFE_READ(sc, NFE_RX_FIFO_OVERUN); 324717d022beSPyun YongHyeon stats->rx_crc_errors += NFE_READ(sc, NFE_RX_CRC_ERROR); 324817d022beSPyun YongHyeon stats->rx_fae += NFE_READ(sc, NFE_RX_FAE); 324917d022beSPyun YongHyeon stats->rx_len_errors += NFE_READ(sc, NFE_RX_LEN_ERROR); 325017d022beSPyun YongHyeon stats->rx_unicast += NFE_READ(sc, NFE_RX_UNICAST); 325117d022beSPyun YongHyeon stats->rx_multicast += NFE_READ(sc, NFE_RX_MULTICAST); 325217d022beSPyun YongHyeon stats->rx_broadcast += NFE_READ(sc, NFE_RX_BROADCAST); 325317d022beSPyun YongHyeon 325417d022beSPyun YongHyeon if ((sc->nfe_flags & NFE_MIB_V2) != 0) { 325517d022beSPyun YongHyeon stats->tx_deferals += NFE_READ(sc, NFE_TX_DEFERAL); 325617d022beSPyun YongHyeon stats->tx_frames += NFE_READ(sc, NFE_TX_FRAME); 325717d022beSPyun YongHyeon stats->rx_octets += NFE_READ(sc, NFE_RX_OCTET); 325817d022beSPyun YongHyeon stats->tx_pause += NFE_READ(sc, NFE_TX_PAUSE); 325917d022beSPyun YongHyeon stats->rx_pause += NFE_READ(sc, NFE_RX_PAUSE); 326017d022beSPyun YongHyeon stats->rx_drops += NFE_READ(sc, NFE_RX_DROP); 326117d022beSPyun YongHyeon } 326217d022beSPyun YongHyeon 326317d022beSPyun YongHyeon if ((sc->nfe_flags & NFE_MIB_V3) != 0) { 326417d022beSPyun YongHyeon stats->tx_unicast += NFE_READ(sc, NFE_TX_UNICAST); 326517d022beSPyun YongHyeon stats->tx_multicast += NFE_READ(sc, NFE_TX_MULTICAST); 326617d022beSPyun YongHyeon stats->rx_broadcast += NFE_READ(sc, NFE_TX_BROADCAST); 326717d022beSPyun YongHyeon } 326817d022beSPyun YongHyeon } 326952a1393eSPyun YongHyeon 327052a1393eSPyun YongHyeon 327152a1393eSPyun YongHyeon static void 327252a1393eSPyun YongHyeon nfe_set_linkspeed(struct nfe_softc *sc) 327352a1393eSPyun YongHyeon { 327452a1393eSPyun YongHyeon struct mii_softc *miisc; 327552a1393eSPyun YongHyeon struct mii_data *mii; 327652a1393eSPyun YongHyeon int aneg, i, phyno; 327752a1393eSPyun YongHyeon 327852a1393eSPyun YongHyeon NFE_LOCK_ASSERT(sc); 327952a1393eSPyun YongHyeon 328052a1393eSPyun YongHyeon mii = device_get_softc(sc->nfe_miibus); 328152a1393eSPyun YongHyeon mii_pollstat(mii); 328252a1393eSPyun YongHyeon aneg = 0; 328352a1393eSPyun YongHyeon if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) == 328452a1393eSPyun YongHyeon (IFM_ACTIVE | IFM_AVALID)) { 328552a1393eSPyun YongHyeon switch IFM_SUBTYPE(mii->mii_media_active) { 328652a1393eSPyun YongHyeon case IFM_10_T: 328752a1393eSPyun YongHyeon case IFM_100_TX: 328852a1393eSPyun YongHyeon return; 328952a1393eSPyun YongHyeon case IFM_1000_T: 329052a1393eSPyun YongHyeon aneg++; 329152a1393eSPyun YongHyeon break; 329252a1393eSPyun YongHyeon default: 329352a1393eSPyun YongHyeon break; 329452a1393eSPyun YongHyeon } 329552a1393eSPyun YongHyeon } 329652a1393eSPyun YongHyeon phyno = 0; 329752a1393eSPyun YongHyeon if (mii->mii_instance) { 329852a1393eSPyun YongHyeon miisc = LIST_FIRST(&mii->mii_phys); 329952a1393eSPyun YongHyeon phyno = miisc->mii_phy; 330052a1393eSPyun YongHyeon LIST_FOREACH(miisc, &mii->mii_phys, mii_list) 330152a1393eSPyun YongHyeon mii_phy_reset(miisc); 330252a1393eSPyun YongHyeon } else 330352a1393eSPyun YongHyeon return; 330452a1393eSPyun YongHyeon nfe_miibus_writereg(sc->nfe_dev, phyno, MII_100T2CR, 0); 330552a1393eSPyun YongHyeon nfe_miibus_writereg(sc->nfe_dev, phyno, 330652a1393eSPyun YongHyeon MII_ANAR, ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA); 330752a1393eSPyun YongHyeon nfe_miibus_writereg(sc->nfe_dev, phyno, 330852a1393eSPyun YongHyeon MII_BMCR, BMCR_RESET | BMCR_AUTOEN | BMCR_STARTNEG); 330952a1393eSPyun YongHyeon DELAY(1000); 331052a1393eSPyun YongHyeon if (aneg != 0) { 331152a1393eSPyun YongHyeon /* 331252a1393eSPyun YongHyeon * Poll link state until nfe(4) get a 10/100Mbps link. 331352a1393eSPyun YongHyeon */ 331452a1393eSPyun YongHyeon for (i = 0; i < MII_ANEGTICKS_GIGE; i++) { 331552a1393eSPyun YongHyeon mii_pollstat(mii); 331652a1393eSPyun YongHyeon if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) 331752a1393eSPyun YongHyeon == (IFM_ACTIVE | IFM_AVALID)) { 331852a1393eSPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 331952a1393eSPyun YongHyeon case IFM_10_T: 332052a1393eSPyun YongHyeon case IFM_100_TX: 332152a1393eSPyun YongHyeon nfe_mac_config(sc, mii); 332252a1393eSPyun YongHyeon return; 332352a1393eSPyun YongHyeon default: 332452a1393eSPyun YongHyeon break; 332552a1393eSPyun YongHyeon } 332652a1393eSPyun YongHyeon } 332752a1393eSPyun YongHyeon NFE_UNLOCK(sc); 332852a1393eSPyun YongHyeon pause("nfelnk", hz); 332952a1393eSPyun YongHyeon NFE_LOCK(sc); 333052a1393eSPyun YongHyeon } 333152a1393eSPyun YongHyeon if (i == MII_ANEGTICKS_GIGE) 333252a1393eSPyun YongHyeon device_printf(sc->nfe_dev, 333352a1393eSPyun YongHyeon "establishing a link failed, WOL may not work!"); 333452a1393eSPyun YongHyeon } 333552a1393eSPyun YongHyeon /* 333652a1393eSPyun YongHyeon * No link, force MAC to have 100Mbps, full-duplex link. 333752a1393eSPyun YongHyeon * This is the last resort and may/may not work. 333852a1393eSPyun YongHyeon */ 333952a1393eSPyun YongHyeon mii->mii_media_status = IFM_AVALID | IFM_ACTIVE; 334052a1393eSPyun YongHyeon mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX; 334152a1393eSPyun YongHyeon nfe_mac_config(sc, mii); 334252a1393eSPyun YongHyeon } 334352a1393eSPyun YongHyeon 334452a1393eSPyun YongHyeon 334552a1393eSPyun YongHyeon static void 334652a1393eSPyun YongHyeon nfe_set_wol(struct nfe_softc *sc) 334752a1393eSPyun YongHyeon { 334852a1393eSPyun YongHyeon struct ifnet *ifp; 334952a1393eSPyun YongHyeon uint32_t wolctl; 335052a1393eSPyun YongHyeon int pmc; 335152a1393eSPyun YongHyeon uint16_t pmstat; 335252a1393eSPyun YongHyeon 335352a1393eSPyun YongHyeon NFE_LOCK_ASSERT(sc); 335452a1393eSPyun YongHyeon 335552a1393eSPyun YongHyeon if (pci_find_extcap(sc->nfe_dev, PCIY_PMG, &pmc) != 0) 335652a1393eSPyun YongHyeon return; 335752a1393eSPyun YongHyeon ifp = sc->nfe_ifp; 335852a1393eSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0) 335952a1393eSPyun YongHyeon wolctl = NFE_WOL_MAGIC; 336052a1393eSPyun YongHyeon else 336152a1393eSPyun YongHyeon wolctl = 0; 336252a1393eSPyun YongHyeon NFE_WRITE(sc, NFE_WOL_CTL, wolctl); 336352a1393eSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0) { 336452a1393eSPyun YongHyeon nfe_set_linkspeed(sc); 336552a1393eSPyun YongHyeon if ((sc->nfe_flags & NFE_PWR_MGMT) != 0) 336652a1393eSPyun YongHyeon NFE_WRITE(sc, NFE_PWR2_CTL, 336752a1393eSPyun YongHyeon NFE_READ(sc, NFE_PWR2_CTL) & ~NFE_PWR2_GATE_CLOCKS); 336852a1393eSPyun YongHyeon /* Enable RX. */ 336952a1393eSPyun YongHyeon NFE_WRITE(sc, NFE_RX_RING_ADDR_HI, 0); 337052a1393eSPyun YongHyeon NFE_WRITE(sc, NFE_RX_RING_ADDR_LO, 0); 337152a1393eSPyun YongHyeon NFE_WRITE(sc, NFE_RX_CTL, NFE_READ(sc, NFE_RX_CTL) | 337252a1393eSPyun YongHyeon NFE_RX_START); 337352a1393eSPyun YongHyeon } 337452a1393eSPyun YongHyeon /* Request PME if WOL is requested. */ 337552a1393eSPyun YongHyeon pmstat = pci_read_config(sc->nfe_dev, pmc + PCIR_POWER_STATUS, 2); 337652a1393eSPyun YongHyeon pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE); 337752a1393eSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) 337852a1393eSPyun YongHyeon pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE; 337952a1393eSPyun YongHyeon pci_write_config(sc->nfe_dev, pmc + PCIR_POWER_STATUS, pmstat, 2); 338052a1393eSPyun YongHyeon } 3381