161ae650dSJack F Vogel /****************************************************************************** 261ae650dSJack F Vogel 3*ceebc2f3SEric Joyner Copyright (c) 2013-2017, Intel Corporation 461ae650dSJack F Vogel All rights reserved. 561ae650dSJack F Vogel 661ae650dSJack F Vogel Redistribution and use in source and binary forms, with or without 761ae650dSJack F Vogel modification, are permitted provided that the following conditions are met: 861ae650dSJack F Vogel 961ae650dSJack F Vogel 1. Redistributions of source code must retain the above copyright notice, 1061ae650dSJack F Vogel this list of conditions and the following disclaimer. 1161ae650dSJack F Vogel 1261ae650dSJack F Vogel 2. Redistributions in binary form must reproduce the above copyright 1361ae650dSJack F Vogel notice, this list of conditions and the following disclaimer in the 1461ae650dSJack F Vogel documentation and/or other materials provided with the distribution. 1561ae650dSJack F Vogel 1661ae650dSJack F Vogel 3. Neither the name of the Intel Corporation nor the names of its 1761ae650dSJack F Vogel contributors may be used to endorse or promote products derived from 1861ae650dSJack F Vogel this software without specific prior written permission. 1961ae650dSJack F Vogel 2061ae650dSJack F Vogel THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 2161ae650dSJack F Vogel AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2261ae650dSJack F Vogel IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2361ae650dSJack F Vogel ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 2461ae650dSJack F Vogel LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2561ae650dSJack F Vogel CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2661ae650dSJack F Vogel SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2761ae650dSJack F Vogel INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2861ae650dSJack F Vogel CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 2961ae650dSJack F Vogel ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 3061ae650dSJack F Vogel POSSIBILITY OF SUCH DAMAGE. 3161ae650dSJack F Vogel 3261ae650dSJack F Vogel ******************************************************************************/ 3361ae650dSJack F Vogel /*$FreeBSD$*/ 3461ae650dSJack F Vogel 3561ae650dSJack F Vogel #ifndef _I40E_ADMINQ_CMD_H_ 3661ae650dSJack F Vogel #define _I40E_ADMINQ_CMD_H_ 3761ae650dSJack F Vogel 3861ae650dSJack F Vogel /* This header file defines the i40e Admin Queue commands and is shared between 3961ae650dSJack F Vogel * i40e Firmware and Software. 4061ae650dSJack F Vogel * 4161ae650dSJack F Vogel * This file needs to comply with the Linux Kernel coding style. 4261ae650dSJack F Vogel */ 4361ae650dSJack F Vogel 44*ceebc2f3SEric Joyner 4561ae650dSJack F Vogel #define I40E_FW_API_VERSION_MAJOR 0x0001 46*ceebc2f3SEric Joyner #define I40E_FW_API_VERSION_MINOR_X722 0x0005 47*ceebc2f3SEric Joyner #define I40E_FW_API_VERSION_MINOR_X710 0x0007 48*ceebc2f3SEric Joyner 49*ceebc2f3SEric Joyner #define I40E_FW_MINOR_VERSION(_h) ((_h)->mac.type == I40E_MAC_XL710 ? \ 50*ceebc2f3SEric Joyner I40E_FW_API_VERSION_MINOR_X710 : \ 51*ceebc2f3SEric Joyner I40E_FW_API_VERSION_MINOR_X722) 52*ceebc2f3SEric Joyner 53*ceebc2f3SEric Joyner /* API version 1.7 implements additional link and PHY-specific APIs */ 54*ceebc2f3SEric Joyner #define I40E_MINOR_VER_GET_LINK_INFO_XL710 0x0007 5561ae650dSJack F Vogel 5661ae650dSJack F Vogel struct i40e_aq_desc { 5761ae650dSJack F Vogel __le16 flags; 5861ae650dSJack F Vogel __le16 opcode; 5961ae650dSJack F Vogel __le16 datalen; 6061ae650dSJack F Vogel __le16 retval; 6161ae650dSJack F Vogel __le32 cookie_high; 6261ae650dSJack F Vogel __le32 cookie_low; 6361ae650dSJack F Vogel union { 6461ae650dSJack F Vogel struct { 6561ae650dSJack F Vogel __le32 param0; 6661ae650dSJack F Vogel __le32 param1; 6761ae650dSJack F Vogel __le32 param2; 6861ae650dSJack F Vogel __le32 param3; 6961ae650dSJack F Vogel } internal; 7061ae650dSJack F Vogel struct { 7161ae650dSJack F Vogel __le32 param0; 7261ae650dSJack F Vogel __le32 param1; 7361ae650dSJack F Vogel __le32 addr_high; 7461ae650dSJack F Vogel __le32 addr_low; 7561ae650dSJack F Vogel } external; 7661ae650dSJack F Vogel u8 raw[16]; 7761ae650dSJack F Vogel } params; 7861ae650dSJack F Vogel }; 7961ae650dSJack F Vogel 8061ae650dSJack F Vogel /* Flags sub-structure 8161ae650dSJack F Vogel * |0 |1 |2 |3 |4 |5 |6 |7 |8 |9 |10 |11 |12 |13 |14 |15 | 8261ae650dSJack F Vogel * |DD |CMP|ERR|VFE| * * RESERVED * * |LB |RD |VFC|BUF|SI |EI |FE | 8361ae650dSJack F Vogel */ 8461ae650dSJack F Vogel 8561ae650dSJack F Vogel /* command flags and offsets*/ 8661ae650dSJack F Vogel #define I40E_AQ_FLAG_DD_SHIFT 0 8761ae650dSJack F Vogel #define I40E_AQ_FLAG_CMP_SHIFT 1 8861ae650dSJack F Vogel #define I40E_AQ_FLAG_ERR_SHIFT 2 8961ae650dSJack F Vogel #define I40E_AQ_FLAG_VFE_SHIFT 3 9061ae650dSJack F Vogel #define I40E_AQ_FLAG_LB_SHIFT 9 9161ae650dSJack F Vogel #define I40E_AQ_FLAG_RD_SHIFT 10 9261ae650dSJack F Vogel #define I40E_AQ_FLAG_VFC_SHIFT 11 9361ae650dSJack F Vogel #define I40E_AQ_FLAG_BUF_SHIFT 12 9461ae650dSJack F Vogel #define I40E_AQ_FLAG_SI_SHIFT 13 9561ae650dSJack F Vogel #define I40E_AQ_FLAG_EI_SHIFT 14 9661ae650dSJack F Vogel #define I40E_AQ_FLAG_FE_SHIFT 15 9761ae650dSJack F Vogel 9861ae650dSJack F Vogel #define I40E_AQ_FLAG_DD (1 << I40E_AQ_FLAG_DD_SHIFT) /* 0x1 */ 9961ae650dSJack F Vogel #define I40E_AQ_FLAG_CMP (1 << I40E_AQ_FLAG_CMP_SHIFT) /* 0x2 */ 10061ae650dSJack F Vogel #define I40E_AQ_FLAG_ERR (1 << I40E_AQ_FLAG_ERR_SHIFT) /* 0x4 */ 10161ae650dSJack F Vogel #define I40E_AQ_FLAG_VFE (1 << I40E_AQ_FLAG_VFE_SHIFT) /* 0x8 */ 10261ae650dSJack F Vogel #define I40E_AQ_FLAG_LB (1 << I40E_AQ_FLAG_LB_SHIFT) /* 0x200 */ 10361ae650dSJack F Vogel #define I40E_AQ_FLAG_RD (1 << I40E_AQ_FLAG_RD_SHIFT) /* 0x400 */ 10461ae650dSJack F Vogel #define I40E_AQ_FLAG_VFC (1 << I40E_AQ_FLAG_VFC_SHIFT) /* 0x800 */ 10561ae650dSJack F Vogel #define I40E_AQ_FLAG_BUF (1 << I40E_AQ_FLAG_BUF_SHIFT) /* 0x1000 */ 10661ae650dSJack F Vogel #define I40E_AQ_FLAG_SI (1 << I40E_AQ_FLAG_SI_SHIFT) /* 0x2000 */ 10761ae650dSJack F Vogel #define I40E_AQ_FLAG_EI (1 << I40E_AQ_FLAG_EI_SHIFT) /* 0x4000 */ 10861ae650dSJack F Vogel #define I40E_AQ_FLAG_FE (1 << I40E_AQ_FLAG_FE_SHIFT) /* 0x8000 */ 10961ae650dSJack F Vogel 11061ae650dSJack F Vogel /* error codes */ 11161ae650dSJack F Vogel enum i40e_admin_queue_err { 11261ae650dSJack F Vogel I40E_AQ_RC_OK = 0, /* success */ 11361ae650dSJack F Vogel I40E_AQ_RC_EPERM = 1, /* Operation not permitted */ 11461ae650dSJack F Vogel I40E_AQ_RC_ENOENT = 2, /* No such element */ 11561ae650dSJack F Vogel I40E_AQ_RC_ESRCH = 3, /* Bad opcode */ 11661ae650dSJack F Vogel I40E_AQ_RC_EINTR = 4, /* operation interrupted */ 11761ae650dSJack F Vogel I40E_AQ_RC_EIO = 5, /* I/O error */ 11861ae650dSJack F Vogel I40E_AQ_RC_ENXIO = 6, /* No such resource */ 11961ae650dSJack F Vogel I40E_AQ_RC_E2BIG = 7, /* Arg too long */ 12061ae650dSJack F Vogel I40E_AQ_RC_EAGAIN = 8, /* Try again */ 12161ae650dSJack F Vogel I40E_AQ_RC_ENOMEM = 9, /* Out of memory */ 12261ae650dSJack F Vogel I40E_AQ_RC_EACCES = 10, /* Permission denied */ 12361ae650dSJack F Vogel I40E_AQ_RC_EFAULT = 11, /* Bad address */ 12461ae650dSJack F Vogel I40E_AQ_RC_EBUSY = 12, /* Device or resource busy */ 12561ae650dSJack F Vogel I40E_AQ_RC_EEXIST = 13, /* object already exists */ 12661ae650dSJack F Vogel I40E_AQ_RC_EINVAL = 14, /* Invalid argument */ 12761ae650dSJack F Vogel I40E_AQ_RC_ENOTTY = 15, /* Not a typewriter */ 12861ae650dSJack F Vogel I40E_AQ_RC_ENOSPC = 16, /* No space left or alloc failure */ 12961ae650dSJack F Vogel I40E_AQ_RC_ENOSYS = 17, /* Function not implemented */ 13061ae650dSJack F Vogel I40E_AQ_RC_ERANGE = 18, /* Parameter out of range */ 13161ae650dSJack F Vogel I40E_AQ_RC_EFLUSHED = 19, /* Cmd flushed due to prev cmd error */ 13261ae650dSJack F Vogel I40E_AQ_RC_BAD_ADDR = 20, /* Descriptor contains a bad pointer */ 13361ae650dSJack F Vogel I40E_AQ_RC_EMODE = 21, /* Op not allowed in current dev mode */ 13461ae650dSJack F Vogel I40E_AQ_RC_EFBIG = 22, /* File too large */ 13561ae650dSJack F Vogel }; 13661ae650dSJack F Vogel 13761ae650dSJack F Vogel /* Admin Queue command opcodes */ 13861ae650dSJack F Vogel enum i40e_admin_queue_opc { 13961ae650dSJack F Vogel /* aq commands */ 14061ae650dSJack F Vogel i40e_aqc_opc_get_version = 0x0001, 14161ae650dSJack F Vogel i40e_aqc_opc_driver_version = 0x0002, 14261ae650dSJack F Vogel i40e_aqc_opc_queue_shutdown = 0x0003, 14361ae650dSJack F Vogel i40e_aqc_opc_set_pf_context = 0x0004, 14461ae650dSJack F Vogel 14561ae650dSJack F Vogel /* resource ownership */ 14661ae650dSJack F Vogel i40e_aqc_opc_request_resource = 0x0008, 14761ae650dSJack F Vogel i40e_aqc_opc_release_resource = 0x0009, 14861ae650dSJack F Vogel 14961ae650dSJack F Vogel i40e_aqc_opc_list_func_capabilities = 0x000A, 15061ae650dSJack F Vogel i40e_aqc_opc_list_dev_capabilities = 0x000B, 15161ae650dSJack F Vogel 1524294f337SSean Bruno /* Proxy commands */ 1534294f337SSean Bruno i40e_aqc_opc_set_proxy_config = 0x0104, 1544294f337SSean Bruno i40e_aqc_opc_set_ns_proxy_table_entry = 0x0105, 1554294f337SSean Bruno 15661ae650dSJack F Vogel /* LAA */ 15761ae650dSJack F Vogel i40e_aqc_opc_mac_address_read = 0x0107, 15861ae650dSJack F Vogel i40e_aqc_opc_mac_address_write = 0x0108, 15961ae650dSJack F Vogel 16061ae650dSJack F Vogel /* PXE */ 16161ae650dSJack F Vogel i40e_aqc_opc_clear_pxe_mode = 0x0110, 16261ae650dSJack F Vogel 1634294f337SSean Bruno /* WoL commands */ 1644294f337SSean Bruno i40e_aqc_opc_set_wol_filter = 0x0120, 1654294f337SSean Bruno i40e_aqc_opc_get_wake_reason = 0x0121, 166cb6b8299SEric Joyner i40e_aqc_opc_clear_all_wol_filters = 0x025E, 1674294f337SSean Bruno 16861ae650dSJack F Vogel /* internal switch commands */ 16961ae650dSJack F Vogel i40e_aqc_opc_get_switch_config = 0x0200, 17061ae650dSJack F Vogel i40e_aqc_opc_add_statistics = 0x0201, 17161ae650dSJack F Vogel i40e_aqc_opc_remove_statistics = 0x0202, 17261ae650dSJack F Vogel i40e_aqc_opc_set_port_parameters = 0x0203, 17361ae650dSJack F Vogel i40e_aqc_opc_get_switch_resource_alloc = 0x0204, 174fdb6f38aSEric Joyner i40e_aqc_opc_set_switch_config = 0x0205, 175d4683565SEric Joyner i40e_aqc_opc_rx_ctl_reg_read = 0x0206, 176d4683565SEric Joyner i40e_aqc_opc_rx_ctl_reg_write = 0x0207, 17761ae650dSJack F Vogel 17861ae650dSJack F Vogel i40e_aqc_opc_add_vsi = 0x0210, 17961ae650dSJack F Vogel i40e_aqc_opc_update_vsi_parameters = 0x0211, 18061ae650dSJack F Vogel i40e_aqc_opc_get_vsi_parameters = 0x0212, 18161ae650dSJack F Vogel 18261ae650dSJack F Vogel i40e_aqc_opc_add_pv = 0x0220, 18361ae650dSJack F Vogel i40e_aqc_opc_update_pv_parameters = 0x0221, 18461ae650dSJack F Vogel i40e_aqc_opc_get_pv_parameters = 0x0222, 18561ae650dSJack F Vogel 18661ae650dSJack F Vogel i40e_aqc_opc_add_veb = 0x0230, 18761ae650dSJack F Vogel i40e_aqc_opc_update_veb_parameters = 0x0231, 18861ae650dSJack F Vogel i40e_aqc_opc_get_veb_parameters = 0x0232, 18961ae650dSJack F Vogel 19061ae650dSJack F Vogel i40e_aqc_opc_delete_element = 0x0243, 19161ae650dSJack F Vogel 19261ae650dSJack F Vogel i40e_aqc_opc_add_macvlan = 0x0250, 19361ae650dSJack F Vogel i40e_aqc_opc_remove_macvlan = 0x0251, 19461ae650dSJack F Vogel i40e_aqc_opc_add_vlan = 0x0252, 19561ae650dSJack F Vogel i40e_aqc_opc_remove_vlan = 0x0253, 19661ae650dSJack F Vogel i40e_aqc_opc_set_vsi_promiscuous_modes = 0x0254, 19761ae650dSJack F Vogel i40e_aqc_opc_add_tag = 0x0255, 19861ae650dSJack F Vogel i40e_aqc_opc_remove_tag = 0x0256, 19961ae650dSJack F Vogel i40e_aqc_opc_add_multicast_etag = 0x0257, 20061ae650dSJack F Vogel i40e_aqc_opc_remove_multicast_etag = 0x0258, 20161ae650dSJack F Vogel i40e_aqc_opc_update_tag = 0x0259, 20261ae650dSJack F Vogel i40e_aqc_opc_add_control_packet_filter = 0x025A, 20361ae650dSJack F Vogel i40e_aqc_opc_remove_control_packet_filter = 0x025B, 20461ae650dSJack F Vogel i40e_aqc_opc_add_cloud_filters = 0x025C, 20561ae650dSJack F Vogel i40e_aqc_opc_remove_cloud_filters = 0x025D, 2064294f337SSean Bruno i40e_aqc_opc_clear_wol_switch_filters = 0x025E, 20761ae650dSJack F Vogel 20861ae650dSJack F Vogel i40e_aqc_opc_add_mirror_rule = 0x0260, 20961ae650dSJack F Vogel i40e_aqc_opc_delete_mirror_rule = 0x0261, 21061ae650dSJack F Vogel 21161ae650dSJack F Vogel /* DCB commands */ 21261ae650dSJack F Vogel i40e_aqc_opc_dcb_ignore_pfc = 0x0301, 21361ae650dSJack F Vogel i40e_aqc_opc_dcb_updated = 0x0302, 214*ceebc2f3SEric Joyner i40e_aqc_opc_set_dcb_parameters = 0x0303, 21561ae650dSJack F Vogel 21661ae650dSJack F Vogel /* TX scheduler */ 21761ae650dSJack F Vogel i40e_aqc_opc_configure_vsi_bw_limit = 0x0400, 21861ae650dSJack F Vogel i40e_aqc_opc_configure_vsi_ets_sla_bw_limit = 0x0406, 21961ae650dSJack F Vogel i40e_aqc_opc_configure_vsi_tc_bw = 0x0407, 22061ae650dSJack F Vogel i40e_aqc_opc_query_vsi_bw_config = 0x0408, 22161ae650dSJack F Vogel i40e_aqc_opc_query_vsi_ets_sla_config = 0x040A, 22261ae650dSJack F Vogel i40e_aqc_opc_configure_switching_comp_bw_limit = 0x0410, 22361ae650dSJack F Vogel 22461ae650dSJack F Vogel i40e_aqc_opc_enable_switching_comp_ets = 0x0413, 22561ae650dSJack F Vogel i40e_aqc_opc_modify_switching_comp_ets = 0x0414, 22661ae650dSJack F Vogel i40e_aqc_opc_disable_switching_comp_ets = 0x0415, 22761ae650dSJack F Vogel i40e_aqc_opc_configure_switching_comp_ets_bw_limit = 0x0416, 22861ae650dSJack F Vogel i40e_aqc_opc_configure_switching_comp_bw_config = 0x0417, 22961ae650dSJack F Vogel i40e_aqc_opc_query_switching_comp_ets_config = 0x0418, 23061ae650dSJack F Vogel i40e_aqc_opc_query_port_ets_config = 0x0419, 23161ae650dSJack F Vogel i40e_aqc_opc_query_switching_comp_bw_config = 0x041A, 23261ae650dSJack F Vogel i40e_aqc_opc_suspend_port_tx = 0x041B, 23361ae650dSJack F Vogel i40e_aqc_opc_resume_port_tx = 0x041C, 23461ae650dSJack F Vogel i40e_aqc_opc_configure_partition_bw = 0x041D, 23561ae650dSJack F Vogel /* hmc */ 23661ae650dSJack F Vogel i40e_aqc_opc_query_hmc_resource_profile = 0x0500, 23761ae650dSJack F Vogel i40e_aqc_opc_set_hmc_resource_profile = 0x0501, 23861ae650dSJack F Vogel 23961ae650dSJack F Vogel /* phy commands*/ 24061ae650dSJack F Vogel i40e_aqc_opc_get_phy_abilities = 0x0600, 24161ae650dSJack F Vogel i40e_aqc_opc_set_phy_config = 0x0601, 24261ae650dSJack F Vogel i40e_aqc_opc_set_mac_config = 0x0603, 24361ae650dSJack F Vogel i40e_aqc_opc_set_link_restart_an = 0x0605, 24461ae650dSJack F Vogel i40e_aqc_opc_get_link_status = 0x0607, 24561ae650dSJack F Vogel i40e_aqc_opc_set_phy_int_mask = 0x0613, 24661ae650dSJack F Vogel i40e_aqc_opc_get_local_advt_reg = 0x0614, 24761ae650dSJack F Vogel i40e_aqc_opc_set_local_advt_reg = 0x0615, 24861ae650dSJack F Vogel i40e_aqc_opc_get_partner_advt = 0x0616, 24961ae650dSJack F Vogel i40e_aqc_opc_set_lb_modes = 0x0618, 25061ae650dSJack F Vogel i40e_aqc_opc_get_phy_wol_caps = 0x0621, 25161ae650dSJack F Vogel i40e_aqc_opc_set_phy_debug = 0x0622, 25261ae650dSJack F Vogel i40e_aqc_opc_upload_ext_phy_fm = 0x0625, 253fdb6f38aSEric Joyner i40e_aqc_opc_run_phy_activity = 0x0626, 254*ceebc2f3SEric Joyner i40e_aqc_opc_set_phy_register = 0x0628, 255*ceebc2f3SEric Joyner i40e_aqc_opc_get_phy_register = 0x0629, 25661ae650dSJack F Vogel 25761ae650dSJack F Vogel /* NVM commands */ 25861ae650dSJack F Vogel i40e_aqc_opc_nvm_read = 0x0701, 25961ae650dSJack F Vogel i40e_aqc_opc_nvm_erase = 0x0702, 26061ae650dSJack F Vogel i40e_aqc_opc_nvm_update = 0x0703, 26161ae650dSJack F Vogel i40e_aqc_opc_nvm_config_read = 0x0704, 26261ae650dSJack F Vogel i40e_aqc_opc_nvm_config_write = 0x0705, 263*ceebc2f3SEric Joyner i40e_aqc_opc_nvm_progress = 0x0706, 264be771cdaSJack F Vogel i40e_aqc_opc_oem_post_update = 0x0720, 265fdb6f38aSEric Joyner i40e_aqc_opc_thermal_sensor = 0x0721, 26661ae650dSJack F Vogel 26761ae650dSJack F Vogel /* virtualization commands */ 26861ae650dSJack F Vogel i40e_aqc_opc_send_msg_to_pf = 0x0801, 26961ae650dSJack F Vogel i40e_aqc_opc_send_msg_to_vf = 0x0802, 27061ae650dSJack F Vogel i40e_aqc_opc_send_msg_to_peer = 0x0803, 27161ae650dSJack F Vogel 27261ae650dSJack F Vogel /* alternate structure */ 27361ae650dSJack F Vogel i40e_aqc_opc_alternate_write = 0x0900, 27461ae650dSJack F Vogel i40e_aqc_opc_alternate_write_indirect = 0x0901, 27561ae650dSJack F Vogel i40e_aqc_opc_alternate_read = 0x0902, 27661ae650dSJack F Vogel i40e_aqc_opc_alternate_read_indirect = 0x0903, 27761ae650dSJack F Vogel i40e_aqc_opc_alternate_write_done = 0x0904, 27861ae650dSJack F Vogel i40e_aqc_opc_alternate_set_mode = 0x0905, 27961ae650dSJack F Vogel i40e_aqc_opc_alternate_clear_port = 0x0906, 28061ae650dSJack F Vogel 28161ae650dSJack F Vogel /* LLDP commands */ 28261ae650dSJack F Vogel i40e_aqc_opc_lldp_get_mib = 0x0A00, 28361ae650dSJack F Vogel i40e_aqc_opc_lldp_update_mib = 0x0A01, 28461ae650dSJack F Vogel i40e_aqc_opc_lldp_add_tlv = 0x0A02, 28561ae650dSJack F Vogel i40e_aqc_opc_lldp_update_tlv = 0x0A03, 28661ae650dSJack F Vogel i40e_aqc_opc_lldp_delete_tlv = 0x0A04, 28761ae650dSJack F Vogel i40e_aqc_opc_lldp_stop = 0x0A05, 28861ae650dSJack F Vogel i40e_aqc_opc_lldp_start = 0x0A06, 289f247dc25SJack F Vogel i40e_aqc_opc_get_cee_dcb_cfg = 0x0A07, 290f247dc25SJack F Vogel i40e_aqc_opc_lldp_set_local_mib = 0x0A08, 291f247dc25SJack F Vogel i40e_aqc_opc_lldp_stop_start_spec_agent = 0x0A09, 29261ae650dSJack F Vogel 29361ae650dSJack F Vogel /* Tunnel commands */ 29461ae650dSJack F Vogel i40e_aqc_opc_add_udp_tunnel = 0x0B00, 29561ae650dSJack F Vogel i40e_aqc_opc_del_udp_tunnel = 0x0B01, 2964294f337SSean Bruno i40e_aqc_opc_set_rss_key = 0x0B02, 2974294f337SSean Bruno i40e_aqc_opc_set_rss_lut = 0x0B03, 2984294f337SSean Bruno i40e_aqc_opc_get_rss_key = 0x0B04, 2994294f337SSean Bruno i40e_aqc_opc_get_rss_lut = 0x0B05, 30061ae650dSJack F Vogel 30161ae650dSJack F Vogel /* Async Events */ 30261ae650dSJack F Vogel i40e_aqc_opc_event_lan_overflow = 0x1001, 30361ae650dSJack F Vogel 30461ae650dSJack F Vogel /* OEM commands */ 30561ae650dSJack F Vogel i40e_aqc_opc_oem_parameter_change = 0xFE00, 30661ae650dSJack F Vogel i40e_aqc_opc_oem_device_status_change = 0xFE01, 307f247dc25SJack F Vogel i40e_aqc_opc_oem_ocsd_initialize = 0xFE02, 308f247dc25SJack F Vogel i40e_aqc_opc_oem_ocbb_initialize = 0xFE03, 30961ae650dSJack F Vogel 31061ae650dSJack F Vogel /* debug commands */ 31161ae650dSJack F Vogel i40e_aqc_opc_debug_read_reg = 0xFF03, 31261ae650dSJack F Vogel i40e_aqc_opc_debug_write_reg = 0xFF04, 31361ae650dSJack F Vogel i40e_aqc_opc_debug_modify_reg = 0xFF07, 31461ae650dSJack F Vogel i40e_aqc_opc_debug_dump_internals = 0xFF08, 31561ae650dSJack F Vogel }; 31661ae650dSJack F Vogel 31761ae650dSJack F Vogel /* command structures and indirect data structures */ 31861ae650dSJack F Vogel 31961ae650dSJack F Vogel /* Structure naming conventions: 32061ae650dSJack F Vogel * - no suffix for direct command descriptor structures 32161ae650dSJack F Vogel * - _data for indirect sent data 32261ae650dSJack F Vogel * - _resp for indirect return data (data which is both will use _data) 32361ae650dSJack F Vogel * - _completion for direct return data 32461ae650dSJack F Vogel * - _element_ for repeated elements (may also be _data or _resp) 32561ae650dSJack F Vogel * 32661ae650dSJack F Vogel * Command structures are expected to overlay the params.raw member of the basic 32761ae650dSJack F Vogel * descriptor, and as such cannot exceed 16 bytes in length. 32861ae650dSJack F Vogel */ 32961ae650dSJack F Vogel 33061ae650dSJack F Vogel /* This macro is used to generate a compilation error if a structure 33161ae650dSJack F Vogel * is not exactly the correct length. It gives a divide by zero error if the 33261ae650dSJack F Vogel * structure is not of the correct size, otherwise it creates an enum that is 33361ae650dSJack F Vogel * never used. 33461ae650dSJack F Vogel */ 33561ae650dSJack F Vogel #define I40E_CHECK_STRUCT_LEN(n, X) enum i40e_static_assert_enum_##X \ 33661ae650dSJack F Vogel { i40e_static_assert_##X = (n)/((sizeof(struct X) == (n)) ? 1 : 0) } 33761ae650dSJack F Vogel 33861ae650dSJack F Vogel /* This macro is used extensively to ensure that command structures are 16 33961ae650dSJack F Vogel * bytes in length as they have to map to the raw array of that size. 34061ae650dSJack F Vogel */ 34161ae650dSJack F Vogel #define I40E_CHECK_CMD_LENGTH(X) I40E_CHECK_STRUCT_LEN(16, X) 34261ae650dSJack F Vogel 34361ae650dSJack F Vogel /* internal (0x00XX) commands */ 34461ae650dSJack F Vogel 34561ae650dSJack F Vogel /* Get version (direct 0x0001) */ 34661ae650dSJack F Vogel struct i40e_aqc_get_version { 34761ae650dSJack F Vogel __le32 rom_ver; 34861ae650dSJack F Vogel __le32 fw_build; 34961ae650dSJack F Vogel __le16 fw_major; 35061ae650dSJack F Vogel __le16 fw_minor; 35161ae650dSJack F Vogel __le16 api_major; 35261ae650dSJack F Vogel __le16 api_minor; 35361ae650dSJack F Vogel }; 35461ae650dSJack F Vogel 35561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_version); 35661ae650dSJack F Vogel 35761ae650dSJack F Vogel /* Send driver version (indirect 0x0002) */ 35861ae650dSJack F Vogel struct i40e_aqc_driver_version { 35961ae650dSJack F Vogel u8 driver_major_ver; 36061ae650dSJack F Vogel u8 driver_minor_ver; 36161ae650dSJack F Vogel u8 driver_build_ver; 36261ae650dSJack F Vogel u8 driver_subbuild_ver; 36361ae650dSJack F Vogel u8 reserved[4]; 36461ae650dSJack F Vogel __le32 address_high; 36561ae650dSJack F Vogel __le32 address_low; 36661ae650dSJack F Vogel }; 36761ae650dSJack F Vogel 36861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_driver_version); 36961ae650dSJack F Vogel 37061ae650dSJack F Vogel /* Queue Shutdown (direct 0x0003) */ 37161ae650dSJack F Vogel struct i40e_aqc_queue_shutdown { 37261ae650dSJack F Vogel __le32 driver_unloading; 37361ae650dSJack F Vogel #define I40E_AQ_DRIVER_UNLOADING 0x1 37461ae650dSJack F Vogel u8 reserved[12]; 37561ae650dSJack F Vogel }; 37661ae650dSJack F Vogel 37761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_queue_shutdown); 37861ae650dSJack F Vogel 37961ae650dSJack F Vogel /* Set PF context (0x0004, direct) */ 38061ae650dSJack F Vogel struct i40e_aqc_set_pf_context { 38161ae650dSJack F Vogel u8 pf_id; 38261ae650dSJack F Vogel u8 reserved[15]; 38361ae650dSJack F Vogel }; 38461ae650dSJack F Vogel 38561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_pf_context); 38661ae650dSJack F Vogel 38761ae650dSJack F Vogel /* Request resource ownership (direct 0x0008) 38861ae650dSJack F Vogel * Release resource ownership (direct 0x0009) 38961ae650dSJack F Vogel */ 39061ae650dSJack F Vogel #define I40E_AQ_RESOURCE_NVM 1 39161ae650dSJack F Vogel #define I40E_AQ_RESOURCE_SDP 2 39261ae650dSJack F Vogel #define I40E_AQ_RESOURCE_ACCESS_READ 1 39361ae650dSJack F Vogel #define I40E_AQ_RESOURCE_ACCESS_WRITE 2 39461ae650dSJack F Vogel #define I40E_AQ_RESOURCE_NVM_READ_TIMEOUT 3000 39561ae650dSJack F Vogel #define I40E_AQ_RESOURCE_NVM_WRITE_TIMEOUT 180000 39661ae650dSJack F Vogel 39761ae650dSJack F Vogel struct i40e_aqc_request_resource { 39861ae650dSJack F Vogel __le16 resource_id; 39961ae650dSJack F Vogel __le16 access_type; 40061ae650dSJack F Vogel __le32 timeout; 40161ae650dSJack F Vogel __le32 resource_number; 40261ae650dSJack F Vogel u8 reserved[4]; 40361ae650dSJack F Vogel }; 40461ae650dSJack F Vogel 40561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_request_resource); 40661ae650dSJack F Vogel 40761ae650dSJack F Vogel /* Get function capabilities (indirect 0x000A) 40861ae650dSJack F Vogel * Get device capabilities (indirect 0x000B) 40961ae650dSJack F Vogel */ 41061ae650dSJack F Vogel struct i40e_aqc_list_capabilites { 41161ae650dSJack F Vogel u8 command_flags; 41261ae650dSJack F Vogel #define I40E_AQ_LIST_CAP_PF_INDEX_EN 1 41361ae650dSJack F Vogel u8 pf_index; 41461ae650dSJack F Vogel u8 reserved[2]; 41561ae650dSJack F Vogel __le32 count; 41661ae650dSJack F Vogel __le32 addr_high; 41761ae650dSJack F Vogel __le32 addr_low; 41861ae650dSJack F Vogel }; 41961ae650dSJack F Vogel 42061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_list_capabilites); 42161ae650dSJack F Vogel 42261ae650dSJack F Vogel struct i40e_aqc_list_capabilities_element_resp { 42361ae650dSJack F Vogel __le16 id; 42461ae650dSJack F Vogel u8 major_rev; 42561ae650dSJack F Vogel u8 minor_rev; 42661ae650dSJack F Vogel __le32 number; 42761ae650dSJack F Vogel __le32 logical_id; 42861ae650dSJack F Vogel __le32 phys_id; 42961ae650dSJack F Vogel u8 reserved[16]; 43061ae650dSJack F Vogel }; 43161ae650dSJack F Vogel 43261ae650dSJack F Vogel /* list of caps */ 43361ae650dSJack F Vogel 43461ae650dSJack F Vogel #define I40E_AQ_CAP_ID_SWITCH_MODE 0x0001 43561ae650dSJack F Vogel #define I40E_AQ_CAP_ID_MNG_MODE 0x0002 43661ae650dSJack F Vogel #define I40E_AQ_CAP_ID_NPAR_ACTIVE 0x0003 43761ae650dSJack F Vogel #define I40E_AQ_CAP_ID_OS2BMC_CAP 0x0004 43861ae650dSJack F Vogel #define I40E_AQ_CAP_ID_FUNCTIONS_VALID 0x0005 43961ae650dSJack F Vogel #define I40E_AQ_CAP_ID_ALTERNATE_RAM 0x0006 4407f70bec6SEric Joyner #define I40E_AQ_CAP_ID_WOL_AND_PROXY 0x0008 44161ae650dSJack F Vogel #define I40E_AQ_CAP_ID_SRIOV 0x0012 44261ae650dSJack F Vogel #define I40E_AQ_CAP_ID_VF 0x0013 44361ae650dSJack F Vogel #define I40E_AQ_CAP_ID_VMDQ 0x0014 44461ae650dSJack F Vogel #define I40E_AQ_CAP_ID_8021QBG 0x0015 44561ae650dSJack F Vogel #define I40E_AQ_CAP_ID_8021QBR 0x0016 44661ae650dSJack F Vogel #define I40E_AQ_CAP_ID_VSI 0x0017 44761ae650dSJack F Vogel #define I40E_AQ_CAP_ID_DCB 0x0018 44861ae650dSJack F Vogel #define I40E_AQ_CAP_ID_FCOE 0x0021 449f247dc25SJack F Vogel #define I40E_AQ_CAP_ID_ISCSI 0x0022 45061ae650dSJack F Vogel #define I40E_AQ_CAP_ID_RSS 0x0040 45161ae650dSJack F Vogel #define I40E_AQ_CAP_ID_RXQ 0x0041 45261ae650dSJack F Vogel #define I40E_AQ_CAP_ID_TXQ 0x0042 45361ae650dSJack F Vogel #define I40E_AQ_CAP_ID_MSIX 0x0043 45461ae650dSJack F Vogel #define I40E_AQ_CAP_ID_VF_MSIX 0x0044 45561ae650dSJack F Vogel #define I40E_AQ_CAP_ID_FLOW_DIRECTOR 0x0045 45661ae650dSJack F Vogel #define I40E_AQ_CAP_ID_1588 0x0046 45761ae650dSJack F Vogel #define I40E_AQ_CAP_ID_IWARP 0x0051 45861ae650dSJack F Vogel #define I40E_AQ_CAP_ID_LED 0x0061 45961ae650dSJack F Vogel #define I40E_AQ_CAP_ID_SDP 0x0062 46061ae650dSJack F Vogel #define I40E_AQ_CAP_ID_MDIO 0x0063 4617f70bec6SEric Joyner #define I40E_AQ_CAP_ID_WSR_PROT 0x0064 4624294f337SSean Bruno #define I40E_AQ_CAP_ID_NVM_MGMT 0x0080 46361ae650dSJack F Vogel #define I40E_AQ_CAP_ID_FLEX10 0x00F1 46461ae650dSJack F Vogel #define I40E_AQ_CAP_ID_CEM 0x00F2 46561ae650dSJack F Vogel 46661ae650dSJack F Vogel /* Set CPPM Configuration (direct 0x0103) */ 46761ae650dSJack F Vogel struct i40e_aqc_cppm_configuration { 46861ae650dSJack F Vogel __le16 command_flags; 46961ae650dSJack F Vogel #define I40E_AQ_CPPM_EN_LTRC 0x0800 47061ae650dSJack F Vogel #define I40E_AQ_CPPM_EN_DMCTH 0x1000 47161ae650dSJack F Vogel #define I40E_AQ_CPPM_EN_DMCTLX 0x2000 47261ae650dSJack F Vogel #define I40E_AQ_CPPM_EN_HPTC 0x4000 47361ae650dSJack F Vogel #define I40E_AQ_CPPM_EN_DMARC 0x8000 47461ae650dSJack F Vogel __le16 ttlx; 47561ae650dSJack F Vogel __le32 dmacr; 47661ae650dSJack F Vogel __le16 dmcth; 47761ae650dSJack F Vogel u8 hptc; 47861ae650dSJack F Vogel u8 reserved; 47961ae650dSJack F Vogel __le32 pfltrc; 48061ae650dSJack F Vogel }; 48161ae650dSJack F Vogel 48261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_cppm_configuration); 48361ae650dSJack F Vogel 48461ae650dSJack F Vogel /* Set ARP Proxy command / response (indirect 0x0104) */ 48561ae650dSJack F Vogel struct i40e_aqc_arp_proxy_data { 48661ae650dSJack F Vogel __le16 command_flags; 4874294f337SSean Bruno #define I40E_AQ_ARP_INIT_IPV4 0x0800 4884294f337SSean Bruno #define I40E_AQ_ARP_UNSUP_CTL 0x1000 4894294f337SSean Bruno #define I40E_AQ_ARP_ENA 0x2000 4904294f337SSean Bruno #define I40E_AQ_ARP_ADD_IPV4 0x4000 4914294f337SSean Bruno #define I40E_AQ_ARP_DEL_IPV4 0x8000 49261ae650dSJack F Vogel __le16 table_id; 4934294f337SSean Bruno __le32 enabled_offloads; 4944294f337SSean Bruno #define I40E_AQ_ARP_DIRECTED_OFFLOAD_ENABLE 0x00000020 4954294f337SSean Bruno #define I40E_AQ_ARP_OFFLOAD_ENABLE 0x00000800 49661ae650dSJack F Vogel __le32 ip_addr; 49761ae650dSJack F Vogel u8 mac_addr[6]; 498f247dc25SJack F Vogel u8 reserved[2]; 49961ae650dSJack F Vogel }; 50061ae650dSJack F Vogel 501f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x14, i40e_aqc_arp_proxy_data); 502f247dc25SJack F Vogel 50361ae650dSJack F Vogel /* Set NS Proxy Table Entry Command (indirect 0x0105) */ 50461ae650dSJack F Vogel struct i40e_aqc_ns_proxy_data { 50561ae650dSJack F Vogel __le16 table_idx_mac_addr_0; 50661ae650dSJack F Vogel __le16 table_idx_mac_addr_1; 50761ae650dSJack F Vogel __le16 table_idx_ipv6_0; 50861ae650dSJack F Vogel __le16 table_idx_ipv6_1; 50961ae650dSJack F Vogel __le16 control; 5104294f337SSean Bruno #define I40E_AQ_NS_PROXY_ADD_0 0x0001 5114294f337SSean Bruno #define I40E_AQ_NS_PROXY_DEL_0 0x0002 5124294f337SSean Bruno #define I40E_AQ_NS_PROXY_ADD_1 0x0004 5134294f337SSean Bruno #define I40E_AQ_NS_PROXY_DEL_1 0x0008 5144294f337SSean Bruno #define I40E_AQ_NS_PROXY_ADD_IPV6_0 0x0010 5154294f337SSean Bruno #define I40E_AQ_NS_PROXY_DEL_IPV6_0 0x0020 5164294f337SSean Bruno #define I40E_AQ_NS_PROXY_ADD_IPV6_1 0x0040 5174294f337SSean Bruno #define I40E_AQ_NS_PROXY_DEL_IPV6_1 0x0080 5184294f337SSean Bruno #define I40E_AQ_NS_PROXY_COMMAND_SEQ 0x0100 5194294f337SSean Bruno #define I40E_AQ_NS_PROXY_INIT_IPV6_TBL 0x0200 5204294f337SSean Bruno #define I40E_AQ_NS_PROXY_INIT_MAC_TBL 0x0400 5214294f337SSean Bruno #define I40E_AQ_NS_PROXY_OFFLOAD_ENABLE 0x0800 5224294f337SSean Bruno #define I40E_AQ_NS_PROXY_DIRECTED_OFFLOAD_ENABLE 0x1000 52361ae650dSJack F Vogel u8 mac_addr_0[6]; 52461ae650dSJack F Vogel u8 mac_addr_1[6]; 52561ae650dSJack F Vogel u8 local_mac_addr[6]; 52661ae650dSJack F Vogel u8 ipv6_addr_0[16]; /* Warning! spec specifies BE byte order */ 52761ae650dSJack F Vogel u8 ipv6_addr_1[16]; 52861ae650dSJack F Vogel }; 52961ae650dSJack F Vogel 530f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x3c, i40e_aqc_ns_proxy_data); 531f247dc25SJack F Vogel 53261ae650dSJack F Vogel /* Manage LAA Command (0x0106) - obsolete */ 53361ae650dSJack F Vogel struct i40e_aqc_mng_laa { 53461ae650dSJack F Vogel __le16 command_flags; 53561ae650dSJack F Vogel #define I40E_AQ_LAA_FLAG_WR 0x8000 53661ae650dSJack F Vogel u8 reserved[2]; 53761ae650dSJack F Vogel __le32 sal; 53861ae650dSJack F Vogel __le16 sah; 53961ae650dSJack F Vogel u8 reserved2[6]; 54061ae650dSJack F Vogel }; 54161ae650dSJack F Vogel 542f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_mng_laa); 543f247dc25SJack F Vogel 54461ae650dSJack F Vogel /* Manage MAC Address Read Command (indirect 0x0107) */ 54561ae650dSJack F Vogel struct i40e_aqc_mac_address_read { 54661ae650dSJack F Vogel __le16 command_flags; 54761ae650dSJack F Vogel #define I40E_AQC_LAN_ADDR_VALID 0x10 54861ae650dSJack F Vogel #define I40E_AQC_SAN_ADDR_VALID 0x20 54961ae650dSJack F Vogel #define I40E_AQC_PORT_ADDR_VALID 0x40 55061ae650dSJack F Vogel #define I40E_AQC_WOL_ADDR_VALID 0x80 551be771cdaSJack F Vogel #define I40E_AQC_MC_MAG_EN_VALID 0x100 552cb6b8299SEric Joyner #define I40E_AQC_WOL_PRESERVE_STATUS 0x200 553cb6b8299SEric Joyner #define I40E_AQC_ADDR_VALID_MASK 0x3F0 55461ae650dSJack F Vogel u8 reserved[6]; 55561ae650dSJack F Vogel __le32 addr_high; 55661ae650dSJack F Vogel __le32 addr_low; 55761ae650dSJack F Vogel }; 55861ae650dSJack F Vogel 55961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_mac_address_read); 56061ae650dSJack F Vogel 56161ae650dSJack F Vogel struct i40e_aqc_mac_address_read_data { 56261ae650dSJack F Vogel u8 pf_lan_mac[6]; 56361ae650dSJack F Vogel u8 pf_san_mac[6]; 56461ae650dSJack F Vogel u8 port_mac[6]; 56561ae650dSJack F Vogel u8 pf_wol_mac[6]; 56661ae650dSJack F Vogel }; 56761ae650dSJack F Vogel 56861ae650dSJack F Vogel I40E_CHECK_STRUCT_LEN(24, i40e_aqc_mac_address_read_data); 56961ae650dSJack F Vogel 57061ae650dSJack F Vogel /* Manage MAC Address Write Command (0x0108) */ 57161ae650dSJack F Vogel struct i40e_aqc_mac_address_write { 57261ae650dSJack F Vogel __le16 command_flags; 5734294f337SSean Bruno #define I40E_AQC_MC_MAG_EN 0x0100 574cb6b8299SEric Joyner #define I40E_AQC_WOL_PRESERVE_ON_PFR 0x0200 57561ae650dSJack F Vogel #define I40E_AQC_WRITE_TYPE_LAA_ONLY 0x0000 57661ae650dSJack F Vogel #define I40E_AQC_WRITE_TYPE_LAA_WOL 0x4000 57761ae650dSJack F Vogel #define I40E_AQC_WRITE_TYPE_PORT 0x8000 578be771cdaSJack F Vogel #define I40E_AQC_WRITE_TYPE_UPDATE_MC_MAG 0xC000 579be771cdaSJack F Vogel #define I40E_AQC_WRITE_TYPE_MASK 0xC000 580be771cdaSJack F Vogel 58161ae650dSJack F Vogel __le16 mac_sah; 58261ae650dSJack F Vogel __le32 mac_sal; 58361ae650dSJack F Vogel u8 reserved[8]; 58461ae650dSJack F Vogel }; 58561ae650dSJack F Vogel 58661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_mac_address_write); 58761ae650dSJack F Vogel 58861ae650dSJack F Vogel /* PXE commands (0x011x) */ 58961ae650dSJack F Vogel 59061ae650dSJack F Vogel /* Clear PXE Command and response (direct 0x0110) */ 59161ae650dSJack F Vogel struct i40e_aqc_clear_pxe { 59261ae650dSJack F Vogel u8 rx_cnt; 59361ae650dSJack F Vogel u8 reserved[15]; 59461ae650dSJack F Vogel }; 59561ae650dSJack F Vogel 59661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_clear_pxe); 59761ae650dSJack F Vogel 5984294f337SSean Bruno /* Set WoL Filter (0x0120) */ 5994294f337SSean Bruno 6004294f337SSean Bruno struct i40e_aqc_set_wol_filter { 6014294f337SSean Bruno __le16 filter_index; 6024294f337SSean Bruno #define I40E_AQC_MAX_NUM_WOL_FILTERS 8 6034294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_TYPE_MAGIC_SHIFT 15 6044294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_TYPE_MAGIC_MASK (0x1 << \ 6054294f337SSean Bruno I40E_AQC_SET_WOL_FILTER_TYPE_MAGIC_SHIFT) 6064294f337SSean Bruno 6074294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_INDEX_SHIFT 0 6084294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_INDEX_MASK (0x7 << \ 6094294f337SSean Bruno I40E_AQC_SET_WOL_FILTER_INDEX_SHIFT) 6104294f337SSean Bruno __le16 cmd_flags; 6114294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER 0x8000 6124294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_NO_TCO_WOL 0x4000 613cb6b8299SEric Joyner #define I40E_AQC_SET_WOL_FILTER_WOL_PRESERVE_ON_PFR 0x2000 6144294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_ACTION_CLEAR 0 6154294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_ACTION_SET 1 6164294f337SSean Bruno __le16 valid_flags; 6174294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_ACTION_VALID 0x8000 6184294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_NO_TCO_ACTION_VALID 0x4000 6194294f337SSean Bruno u8 reserved[2]; 6204294f337SSean Bruno __le32 address_high; 6214294f337SSean Bruno __le32 address_low; 6224294f337SSean Bruno }; 6234294f337SSean Bruno 6244294f337SSean Bruno I40E_CHECK_CMD_LENGTH(i40e_aqc_set_wol_filter); 6254294f337SSean Bruno 6264294f337SSean Bruno struct i40e_aqc_set_wol_filter_data { 6274294f337SSean Bruno u8 filter[128]; 6284294f337SSean Bruno u8 mask[16]; 6294294f337SSean Bruno }; 6304294f337SSean Bruno 6314294f337SSean Bruno I40E_CHECK_STRUCT_LEN(0x90, i40e_aqc_set_wol_filter_data); 6324294f337SSean Bruno 6334294f337SSean Bruno /* Get Wake Reason (0x0121) */ 6344294f337SSean Bruno 6354294f337SSean Bruno struct i40e_aqc_get_wake_reason_completion { 6364294f337SSean Bruno u8 reserved_1[2]; 6374294f337SSean Bruno __le16 wake_reason; 6384294f337SSean Bruno #define I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_MATCHED_INDEX_SHIFT 0 6394294f337SSean Bruno #define I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_MATCHED_INDEX_MASK (0xFF << \ 6404294f337SSean Bruno I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_MATCHED_INDEX_SHIFT) 6414294f337SSean Bruno #define I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_RESERVED_SHIFT 8 6424294f337SSean Bruno #define I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_RESERVED_MASK (0xFF << \ 6434294f337SSean Bruno I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_RESERVED_SHIFT) 6444294f337SSean Bruno u8 reserved_2[12]; 6454294f337SSean Bruno }; 6464294f337SSean Bruno 6474294f337SSean Bruno I40E_CHECK_CMD_LENGTH(i40e_aqc_get_wake_reason_completion); 6484294f337SSean Bruno 64961ae650dSJack F Vogel /* Switch configuration commands (0x02xx) */ 65061ae650dSJack F Vogel 65161ae650dSJack F Vogel /* Used by many indirect commands that only pass an seid and a buffer in the 65261ae650dSJack F Vogel * command 65361ae650dSJack F Vogel */ 65461ae650dSJack F Vogel struct i40e_aqc_switch_seid { 65561ae650dSJack F Vogel __le16 seid; 65661ae650dSJack F Vogel u8 reserved[6]; 65761ae650dSJack F Vogel __le32 addr_high; 65861ae650dSJack F Vogel __le32 addr_low; 65961ae650dSJack F Vogel }; 66061ae650dSJack F Vogel 66161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_switch_seid); 66261ae650dSJack F Vogel 66361ae650dSJack F Vogel /* Get Switch Configuration command (indirect 0x0200) 66461ae650dSJack F Vogel * uses i40e_aqc_switch_seid for the descriptor 66561ae650dSJack F Vogel */ 66661ae650dSJack F Vogel struct i40e_aqc_get_switch_config_header_resp { 66761ae650dSJack F Vogel __le16 num_reported; 66861ae650dSJack F Vogel __le16 num_total; 66961ae650dSJack F Vogel u8 reserved[12]; 67061ae650dSJack F Vogel }; 67161ae650dSJack F Vogel 672f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_switch_config_header_resp); 673f247dc25SJack F Vogel 67461ae650dSJack F Vogel struct i40e_aqc_switch_config_element_resp { 67561ae650dSJack F Vogel u8 element_type; 67661ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_MAC 1 67761ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_PF 2 67861ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_VF 3 67961ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_EMP 4 68061ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_BMC 5 68161ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_PV 16 68261ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_VEB 17 68361ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_PA 18 68461ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_VSI 19 68561ae650dSJack F Vogel u8 revision; 68661ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_REV_1 1 68761ae650dSJack F Vogel __le16 seid; 68861ae650dSJack F Vogel __le16 uplink_seid; 68961ae650dSJack F Vogel __le16 downlink_seid; 69061ae650dSJack F Vogel u8 reserved[3]; 69161ae650dSJack F Vogel u8 connection_type; 69261ae650dSJack F Vogel #define I40E_AQ_CONN_TYPE_REGULAR 0x1 69361ae650dSJack F Vogel #define I40E_AQ_CONN_TYPE_DEFAULT 0x2 69461ae650dSJack F Vogel #define I40E_AQ_CONN_TYPE_CASCADED 0x3 69561ae650dSJack F Vogel __le16 scheduler_id; 69661ae650dSJack F Vogel __le16 element_info; 69761ae650dSJack F Vogel }; 69861ae650dSJack F Vogel 699f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x10, i40e_aqc_switch_config_element_resp); 700f247dc25SJack F Vogel 70161ae650dSJack F Vogel /* Get Switch Configuration (indirect 0x0200) 70261ae650dSJack F Vogel * an array of elements are returned in the response buffer 70361ae650dSJack F Vogel * the first in the array is the header, remainder are elements 70461ae650dSJack F Vogel */ 70561ae650dSJack F Vogel struct i40e_aqc_get_switch_config_resp { 70661ae650dSJack F Vogel struct i40e_aqc_get_switch_config_header_resp header; 70761ae650dSJack F Vogel struct i40e_aqc_switch_config_element_resp element[1]; 70861ae650dSJack F Vogel }; 70961ae650dSJack F Vogel 710f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_get_switch_config_resp); 711f247dc25SJack F Vogel 71261ae650dSJack F Vogel /* Add Statistics (direct 0x0201) 71361ae650dSJack F Vogel * Remove Statistics (direct 0x0202) 71461ae650dSJack F Vogel */ 71561ae650dSJack F Vogel struct i40e_aqc_add_remove_statistics { 71661ae650dSJack F Vogel __le16 seid; 71761ae650dSJack F Vogel __le16 vlan; 71861ae650dSJack F Vogel __le16 stat_index; 71961ae650dSJack F Vogel u8 reserved[10]; 72061ae650dSJack F Vogel }; 72161ae650dSJack F Vogel 72261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_statistics); 72361ae650dSJack F Vogel 72461ae650dSJack F Vogel /* Set Port Parameters command (direct 0x0203) */ 72561ae650dSJack F Vogel struct i40e_aqc_set_port_parameters { 72661ae650dSJack F Vogel __le16 command_flags; 72761ae650dSJack F Vogel #define I40E_AQ_SET_P_PARAMS_SAVE_BAD_PACKETS 1 72861ae650dSJack F Vogel #define I40E_AQ_SET_P_PARAMS_PAD_SHORT_PACKETS 2 /* must set! */ 72961ae650dSJack F Vogel #define I40E_AQ_SET_P_PARAMS_DOUBLE_VLAN_ENA 4 73061ae650dSJack F Vogel __le16 bad_frame_vsi; 7314294f337SSean Bruno #define I40E_AQ_SET_P_PARAMS_BFRAME_SEID_SHIFT 0x0 7324294f337SSean Bruno #define I40E_AQ_SET_P_PARAMS_BFRAME_SEID_MASK 0x3FF 73361ae650dSJack F Vogel __le16 default_seid; /* reserved for command */ 73461ae650dSJack F Vogel u8 reserved[10]; 73561ae650dSJack F Vogel }; 73661ae650dSJack F Vogel 73761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_port_parameters); 73861ae650dSJack F Vogel 73961ae650dSJack F Vogel /* Get Switch Resource Allocation (indirect 0x0204) */ 74061ae650dSJack F Vogel struct i40e_aqc_get_switch_resource_alloc { 74161ae650dSJack F Vogel u8 num_entries; /* reserved for command */ 74261ae650dSJack F Vogel u8 reserved[7]; 74361ae650dSJack F Vogel __le32 addr_high; 74461ae650dSJack F Vogel __le32 addr_low; 74561ae650dSJack F Vogel }; 74661ae650dSJack F Vogel 74761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_switch_resource_alloc); 74861ae650dSJack F Vogel 74961ae650dSJack F Vogel /* expect an array of these structs in the response buffer */ 75061ae650dSJack F Vogel struct i40e_aqc_switch_resource_alloc_element_resp { 75161ae650dSJack F Vogel u8 resource_type; 75261ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VEB 0x0 75361ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VSI 0x1 75461ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_MACADDR 0x2 75561ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_STAG 0x3 75661ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_ETAG 0x4 75761ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_MULTICAST_HASH 0x5 75861ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_UNICAST_HASH 0x6 75961ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VLAN 0x7 76061ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VSI_LIST_ENTRY 0x8 76161ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_ETAG_LIST_ENTRY 0x9 76261ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VLAN_STAT_POOL 0xA 76361ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_MIRROR_RULE 0xB 76461ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_QUEUE_SETS 0xC 76561ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VLAN_FILTERS 0xD 76661ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_INNER_MAC_FILTERS 0xF 76761ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_IP_FILTERS 0x10 76861ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_GRE_VN_KEYS 0x11 76961ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VN2_KEYS 0x12 77061ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_TUNNEL_PORTS 0x13 77161ae650dSJack F Vogel u8 reserved1; 77261ae650dSJack F Vogel __le16 guaranteed; 77361ae650dSJack F Vogel __le16 total; 77461ae650dSJack F Vogel __le16 used; 77561ae650dSJack F Vogel __le16 total_unalloced; 77661ae650dSJack F Vogel u8 reserved2[6]; 77761ae650dSJack F Vogel }; 77861ae650dSJack F Vogel 779f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x10, i40e_aqc_switch_resource_alloc_element_resp); 780f247dc25SJack F Vogel 781fdb6f38aSEric Joyner /* Set Switch Configuration (direct 0x0205) */ 782fdb6f38aSEric Joyner struct i40e_aqc_set_switch_config { 783fdb6f38aSEric Joyner __le16 flags; 7844294f337SSean Bruno /* flags used for both fields below */ 785fdb6f38aSEric Joyner #define I40E_AQ_SET_SWITCH_CFG_PROMISC 0x0001 786fdb6f38aSEric Joyner #define I40E_AQ_SET_SWITCH_CFG_L2_FILTER 0x0002 787*ceebc2f3SEric Joyner #define I40E_AQ_SET_SWITCH_CFG_HW_ATR_EVICT 0x0004 788fdb6f38aSEric Joyner __le16 valid_flags; 789*ceebc2f3SEric Joyner /* The ethertype in switch_tag is dropped on ingress and used 790*ceebc2f3SEric Joyner * internally by the switch. Set this to zero for the default 791*ceebc2f3SEric Joyner * of 0x88a8 (802.1ad). Should be zero for firmware API 792*ceebc2f3SEric Joyner * versions lower than 1.7. 793*ceebc2f3SEric Joyner */ 794*ceebc2f3SEric Joyner __le16 switch_tag; 795*ceebc2f3SEric Joyner /* The ethertypes in first_tag and second_tag are used to 796*ceebc2f3SEric Joyner * match the outer and inner VLAN tags (respectively) when HW 797*ceebc2f3SEric Joyner * double VLAN tagging is enabled via the set port parameters 798*ceebc2f3SEric Joyner * AQ command. Otherwise these are both ignored. Set them to 799*ceebc2f3SEric Joyner * zero for their defaults of 0x8100 (802.1Q). Should be zero 800*ceebc2f3SEric Joyner * for firmware API versions lower than 1.7. 801*ceebc2f3SEric Joyner */ 802*ceebc2f3SEric Joyner __le16 first_tag; 803*ceebc2f3SEric Joyner __le16 second_tag; 804*ceebc2f3SEric Joyner /* Next byte is split into following: 805*ceebc2f3SEric Joyner * Bit 7 : 0 : No action, 1: Switch to mode defined by bits 6:0 806*ceebc2f3SEric Joyner * Bit 6 : 0 : Destination Port, 1: source port 807*ceebc2f3SEric Joyner * Bit 5..4 : L4 type 808*ceebc2f3SEric Joyner * 0: rsvd 809*ceebc2f3SEric Joyner * 1: TCP 810*ceebc2f3SEric Joyner * 2: UDP 811*ceebc2f3SEric Joyner * 3: Both TCP and UDP 812*ceebc2f3SEric Joyner * Bits 3:0 Mode 813*ceebc2f3SEric Joyner * 0: default mode 814*ceebc2f3SEric Joyner * 1: L4 port only mode 815*ceebc2f3SEric Joyner * 2: non-tunneled mode 816*ceebc2f3SEric Joyner * 3: tunneled mode 817*ceebc2f3SEric Joyner */ 818*ceebc2f3SEric Joyner #define I40E_AQ_SET_SWITCH_BIT7_VALID 0x80 819*ceebc2f3SEric Joyner 820*ceebc2f3SEric Joyner #define I40E_AQ_SET_SWITCH_L4_SRC_PORT 0x40 821*ceebc2f3SEric Joyner 822*ceebc2f3SEric Joyner #define I40E_AQ_SET_SWITCH_L4_TYPE_RSVD 0x00 823*ceebc2f3SEric Joyner #define I40E_AQ_SET_SWITCH_L4_TYPE_TCP 0x10 824*ceebc2f3SEric Joyner #define I40E_AQ_SET_SWITCH_L4_TYPE_UDP 0x20 825*ceebc2f3SEric Joyner #define I40E_AQ_SET_SWITCH_L4_TYPE_BOTH 0x30 826*ceebc2f3SEric Joyner 827*ceebc2f3SEric Joyner #define I40E_AQ_SET_SWITCH_MODE_DEFAULT 0x00 828*ceebc2f3SEric Joyner #define I40E_AQ_SET_SWITCH_MODE_L4_PORT 0x01 829*ceebc2f3SEric Joyner #define I40E_AQ_SET_SWITCH_MODE_NON_TUNNEL 0x02 830*ceebc2f3SEric Joyner #define I40E_AQ_SET_SWITCH_MODE_TUNNEL 0x03 831*ceebc2f3SEric Joyner u8 mode; 832*ceebc2f3SEric Joyner u8 rsvd5[5]; 833fdb6f38aSEric Joyner }; 834fdb6f38aSEric Joyner 835fdb6f38aSEric Joyner I40E_CHECK_CMD_LENGTH(i40e_aqc_set_switch_config); 836fdb6f38aSEric Joyner 837d4683565SEric Joyner /* Read Receive control registers (direct 0x0206) 838d4683565SEric Joyner * Write Receive control registers (direct 0x0207) 839d4683565SEric Joyner * used for accessing Rx control registers that can be 840d4683565SEric Joyner * slow and need special handling when under high Rx load 841d4683565SEric Joyner */ 842d4683565SEric Joyner struct i40e_aqc_rx_ctl_reg_read_write { 843d4683565SEric Joyner __le32 reserved1; 844d4683565SEric Joyner __le32 address; 845d4683565SEric Joyner __le32 reserved2; 846d4683565SEric Joyner __le32 value; 847d4683565SEric Joyner }; 848d4683565SEric Joyner 849d4683565SEric Joyner I40E_CHECK_CMD_LENGTH(i40e_aqc_rx_ctl_reg_read_write); 850d4683565SEric Joyner 85161ae650dSJack F Vogel /* Add VSI (indirect 0x0210) 85261ae650dSJack F Vogel * this indirect command uses struct i40e_aqc_vsi_properties_data 85361ae650dSJack F Vogel * as the indirect buffer (128 bytes) 85461ae650dSJack F Vogel * 85561ae650dSJack F Vogel * Update VSI (indirect 0x211) 85661ae650dSJack F Vogel * uses the same data structure as Add VSI 85761ae650dSJack F Vogel * 85861ae650dSJack F Vogel * Get VSI (indirect 0x0212) 85961ae650dSJack F Vogel * uses the same completion and data structure as Add VSI 86061ae650dSJack F Vogel */ 86161ae650dSJack F Vogel struct i40e_aqc_add_get_update_vsi { 86261ae650dSJack F Vogel __le16 uplink_seid; 86361ae650dSJack F Vogel u8 connection_type; 86461ae650dSJack F Vogel #define I40E_AQ_VSI_CONN_TYPE_NORMAL 0x1 86561ae650dSJack F Vogel #define I40E_AQ_VSI_CONN_TYPE_DEFAULT 0x2 86661ae650dSJack F Vogel #define I40E_AQ_VSI_CONN_TYPE_CASCADED 0x3 86761ae650dSJack F Vogel u8 reserved1; 86861ae650dSJack F Vogel u8 vf_id; 86961ae650dSJack F Vogel u8 reserved2; 87061ae650dSJack F Vogel __le16 vsi_flags; 87161ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_SHIFT 0x0 87261ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_MASK (0x3 << I40E_AQ_VSI_TYPE_SHIFT) 87361ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_VF 0x0 87461ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_VMDQ2 0x1 87561ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_PF 0x2 87661ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_EMP_MNG 0x3 87761ae650dSJack F Vogel #define I40E_AQ_VSI_FLAG_CASCADED_PV 0x4 87861ae650dSJack F Vogel __le32 addr_high; 87961ae650dSJack F Vogel __le32 addr_low; 88061ae650dSJack F Vogel }; 88161ae650dSJack F Vogel 88261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_get_update_vsi); 88361ae650dSJack F Vogel 88461ae650dSJack F Vogel struct i40e_aqc_add_get_update_vsi_completion { 88561ae650dSJack F Vogel __le16 seid; 88661ae650dSJack F Vogel __le16 vsi_number; 88761ae650dSJack F Vogel __le16 vsi_used; 88861ae650dSJack F Vogel __le16 vsi_free; 88961ae650dSJack F Vogel __le32 addr_high; 89061ae650dSJack F Vogel __le32 addr_low; 89161ae650dSJack F Vogel }; 89261ae650dSJack F Vogel 89361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_get_update_vsi_completion); 89461ae650dSJack F Vogel 89561ae650dSJack F Vogel struct i40e_aqc_vsi_properties_data { 89661ae650dSJack F Vogel /* first 96 byte are written by SW */ 89761ae650dSJack F Vogel __le16 valid_sections; 89861ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_SWITCH_VALID 0x0001 89961ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_SECURITY_VALID 0x0002 90061ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_VLAN_VALID 0x0004 90161ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_CAS_PV_VALID 0x0008 90261ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_INGRESS_UP_VALID 0x0010 90361ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_EGRESS_UP_VALID 0x0020 90461ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_QUEUE_MAP_VALID 0x0040 90561ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_QUEUE_OPT_VALID 0x0080 90661ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_OUTER_UP_VALID 0x0100 90761ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_SCHED_VALID 0x0200 90861ae650dSJack F Vogel /* switch section */ 90961ae650dSJack F Vogel __le16 switch_id; /* 12bit id combined with flags below */ 91061ae650dSJack F Vogel #define I40E_AQ_VSI_SW_ID_SHIFT 0x0000 91161ae650dSJack F Vogel #define I40E_AQ_VSI_SW_ID_MASK (0xFFF << I40E_AQ_VSI_SW_ID_SHIFT) 91261ae650dSJack F Vogel #define I40E_AQ_VSI_SW_ID_FLAG_NOT_STAG 0x1000 91361ae650dSJack F Vogel #define I40E_AQ_VSI_SW_ID_FLAG_ALLOW_LB 0x2000 91461ae650dSJack F Vogel #define I40E_AQ_VSI_SW_ID_FLAG_LOCAL_LB 0x4000 91561ae650dSJack F Vogel u8 sw_reserved[2]; 91661ae650dSJack F Vogel /* security section */ 91761ae650dSJack F Vogel u8 sec_flags; 91861ae650dSJack F Vogel #define I40E_AQ_VSI_SEC_FLAG_ALLOW_DEST_OVRD 0x01 91961ae650dSJack F Vogel #define I40E_AQ_VSI_SEC_FLAG_ENABLE_VLAN_CHK 0x02 92061ae650dSJack F Vogel #define I40E_AQ_VSI_SEC_FLAG_ENABLE_MAC_CHK 0x04 92161ae650dSJack F Vogel u8 sec_reserved; 92261ae650dSJack F Vogel /* VLAN section */ 92361ae650dSJack F Vogel __le16 pvid; /* VLANS include priority bits */ 92461ae650dSJack F Vogel __le16 fcoe_pvid; 92561ae650dSJack F Vogel u8 port_vlan_flags; 92661ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_MODE_SHIFT 0x00 92761ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_MODE_MASK (0x03 << \ 92861ae650dSJack F Vogel I40E_AQ_VSI_PVLAN_MODE_SHIFT) 92961ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_MODE_TAGGED 0x01 93061ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_MODE_UNTAGGED 0x02 93161ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_MODE_ALL 0x03 93261ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_INSERT_PVID 0x04 93361ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_SHIFT 0x03 93461ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_MASK (0x3 << \ 93561ae650dSJack F Vogel I40E_AQ_VSI_PVLAN_EMOD_SHIFT) 93661ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_STR_BOTH 0x0 93761ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_STR_UP 0x08 93861ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_STR 0x10 93961ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_NOTHING 0x18 94061ae650dSJack F Vogel u8 pvlan_reserved[3]; 94161ae650dSJack F Vogel /* ingress egress up sections */ 94261ae650dSJack F Vogel __le32 ingress_table; /* bitmap, 3 bits per up */ 94361ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP0_SHIFT 0 94461ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP0_MASK (0x7 << \ 94561ae650dSJack F Vogel I40E_AQ_VSI_UP_TABLE_UP0_SHIFT) 94661ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP1_SHIFT 3 94761ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP1_MASK (0x7 << \ 94861ae650dSJack F Vogel I40E_AQ_VSI_UP_TABLE_UP1_SHIFT) 94961ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP2_SHIFT 6 95061ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP2_MASK (0x7 << \ 95161ae650dSJack F Vogel I40E_AQ_VSI_UP_TABLE_UP2_SHIFT) 95261ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP3_SHIFT 9 95361ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP3_MASK (0x7 << \ 95461ae650dSJack F Vogel I40E_AQ_VSI_UP_TABLE_UP3_SHIFT) 95561ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP4_SHIFT 12 95661ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP4_MASK (0x7 << \ 95761ae650dSJack F Vogel I40E_AQ_VSI_UP_TABLE_UP4_SHIFT) 95861ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP5_SHIFT 15 95961ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP5_MASK (0x7 << \ 96061ae650dSJack F Vogel I40E_AQ_VSI_UP_TABLE_UP5_SHIFT) 96161ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP6_SHIFT 18 96261ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP6_MASK (0x7 << \ 96361ae650dSJack F Vogel I40E_AQ_VSI_UP_TABLE_UP6_SHIFT) 96461ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP7_SHIFT 21 96561ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP7_MASK (0x7 << \ 96661ae650dSJack F Vogel I40E_AQ_VSI_UP_TABLE_UP7_SHIFT) 96761ae650dSJack F Vogel __le32 egress_table; /* same defines as for ingress table */ 96861ae650dSJack F Vogel /* cascaded PV section */ 96961ae650dSJack F Vogel __le16 cas_pv_tag; 97061ae650dSJack F Vogel u8 cas_pv_flags; 97161ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_TAGX_SHIFT 0x00 97261ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_TAGX_MASK (0x03 << \ 97361ae650dSJack F Vogel I40E_AQ_VSI_CAS_PV_TAGX_SHIFT) 97461ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_TAGX_LEAVE 0x00 97561ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_TAGX_REMOVE 0x01 97661ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_TAGX_COPY 0x02 97761ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_INSERT_TAG 0x10 97861ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_ETAG_PRUNE 0x20 97961ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_ACCEPT_HOST_TAG 0x40 98061ae650dSJack F Vogel u8 cas_pv_reserved; 98161ae650dSJack F Vogel /* queue mapping section */ 98261ae650dSJack F Vogel __le16 mapping_flags; 98361ae650dSJack F Vogel #define I40E_AQ_VSI_QUE_MAP_CONTIG 0x0 98461ae650dSJack F Vogel #define I40E_AQ_VSI_QUE_MAP_NONCONTIG 0x1 98561ae650dSJack F Vogel __le16 queue_mapping[16]; 98661ae650dSJack F Vogel #define I40E_AQ_VSI_QUEUE_SHIFT 0x0 98761ae650dSJack F Vogel #define I40E_AQ_VSI_QUEUE_MASK (0x7FF << I40E_AQ_VSI_QUEUE_SHIFT) 98861ae650dSJack F Vogel __le16 tc_mapping[8]; 98961ae650dSJack F Vogel #define I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT 0 99061ae650dSJack F Vogel #define I40E_AQ_VSI_TC_QUE_OFFSET_MASK (0x1FF << \ 99161ae650dSJack F Vogel I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT) 99261ae650dSJack F Vogel #define I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT 9 99361ae650dSJack F Vogel #define I40E_AQ_VSI_TC_QUE_NUMBER_MASK (0x7 << \ 99461ae650dSJack F Vogel I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT) 99561ae650dSJack F Vogel /* queueing option section */ 99661ae650dSJack F Vogel u8 queueing_opt_flags; 9974294f337SSean Bruno #define I40E_AQ_VSI_QUE_OPT_MULTICAST_UDP_ENA 0x04 9984294f337SSean Bruno #define I40E_AQ_VSI_QUE_OPT_UNICAST_UDP_ENA 0x08 99961ae650dSJack F Vogel #define I40E_AQ_VSI_QUE_OPT_TCP_ENA 0x10 100061ae650dSJack F Vogel #define I40E_AQ_VSI_QUE_OPT_FCOE_ENA 0x20 10014294f337SSean Bruno #define I40E_AQ_VSI_QUE_OPT_RSS_LUT_PF 0x00 10024294f337SSean Bruno #define I40E_AQ_VSI_QUE_OPT_RSS_LUT_VSI 0x40 100361ae650dSJack F Vogel u8 queueing_opt_reserved[3]; 100461ae650dSJack F Vogel /* scheduler section */ 100561ae650dSJack F Vogel u8 up_enable_bits; 100661ae650dSJack F Vogel u8 sched_reserved; 100761ae650dSJack F Vogel /* outer up section */ 1008d4683565SEric Joyner __le32 outer_up_table; /* same structure and defines as ingress tbl */ 100961ae650dSJack F Vogel u8 cmd_reserved[8]; 101061ae650dSJack F Vogel /* last 32 bytes are written by FW */ 101161ae650dSJack F Vogel __le16 qs_handle[8]; 101261ae650dSJack F Vogel #define I40E_AQ_VSI_QS_HANDLE_INVALID 0xFFFF 101361ae650dSJack F Vogel __le16 stat_counter_idx; 101461ae650dSJack F Vogel __le16 sched_id; 101561ae650dSJack F Vogel u8 resp_reserved[12]; 101661ae650dSJack F Vogel }; 101761ae650dSJack F Vogel 101861ae650dSJack F Vogel I40E_CHECK_STRUCT_LEN(128, i40e_aqc_vsi_properties_data); 101961ae650dSJack F Vogel 102061ae650dSJack F Vogel /* Add Port Virtualizer (direct 0x0220) 102161ae650dSJack F Vogel * also used for update PV (direct 0x0221) but only flags are used 102261ae650dSJack F Vogel * (IS_CTRL_PORT only works on add PV) 102361ae650dSJack F Vogel */ 102461ae650dSJack F Vogel struct i40e_aqc_add_update_pv { 102561ae650dSJack F Vogel __le16 command_flags; 102661ae650dSJack F Vogel #define I40E_AQC_PV_FLAG_PV_TYPE 0x1 102761ae650dSJack F Vogel #define I40E_AQC_PV_FLAG_FWD_UNKNOWN_STAG_EN 0x2 102861ae650dSJack F Vogel #define I40E_AQC_PV_FLAG_FWD_UNKNOWN_ETAG_EN 0x4 102961ae650dSJack F Vogel #define I40E_AQC_PV_FLAG_IS_CTRL_PORT 0x8 103061ae650dSJack F Vogel __le16 uplink_seid; 103161ae650dSJack F Vogel __le16 connected_seid; 103261ae650dSJack F Vogel u8 reserved[10]; 103361ae650dSJack F Vogel }; 103461ae650dSJack F Vogel 103561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_update_pv); 103661ae650dSJack F Vogel 103761ae650dSJack F Vogel struct i40e_aqc_add_update_pv_completion { 103861ae650dSJack F Vogel /* reserved for update; for add also encodes error if rc == ENOSPC */ 103961ae650dSJack F Vogel __le16 pv_seid; 104061ae650dSJack F Vogel #define I40E_AQC_PV_ERR_FLAG_NO_PV 0x1 104161ae650dSJack F Vogel #define I40E_AQC_PV_ERR_FLAG_NO_SCHED 0x2 104261ae650dSJack F Vogel #define I40E_AQC_PV_ERR_FLAG_NO_COUNTER 0x4 104361ae650dSJack F Vogel #define I40E_AQC_PV_ERR_FLAG_NO_ENTRY 0x8 104461ae650dSJack F Vogel u8 reserved[14]; 104561ae650dSJack F Vogel }; 104661ae650dSJack F Vogel 104761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_update_pv_completion); 104861ae650dSJack F Vogel 104961ae650dSJack F Vogel /* Get PV Params (direct 0x0222) 105061ae650dSJack F Vogel * uses i40e_aqc_switch_seid for the descriptor 105161ae650dSJack F Vogel */ 105261ae650dSJack F Vogel 105361ae650dSJack F Vogel struct i40e_aqc_get_pv_params_completion { 105461ae650dSJack F Vogel __le16 seid; 105561ae650dSJack F Vogel __le16 default_stag; 105661ae650dSJack F Vogel __le16 pv_flags; /* same flags as add_pv */ 105761ae650dSJack F Vogel #define I40E_AQC_GET_PV_PV_TYPE 0x1 105861ae650dSJack F Vogel #define I40E_AQC_GET_PV_FRWD_UNKNOWN_STAG 0x2 105961ae650dSJack F Vogel #define I40E_AQC_GET_PV_FRWD_UNKNOWN_ETAG 0x4 106061ae650dSJack F Vogel u8 reserved[8]; 106161ae650dSJack F Vogel __le16 default_port_seid; 106261ae650dSJack F Vogel }; 106361ae650dSJack F Vogel 106461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_pv_params_completion); 106561ae650dSJack F Vogel 106661ae650dSJack F Vogel /* Add VEB (direct 0x0230) */ 106761ae650dSJack F Vogel struct i40e_aqc_add_veb { 106861ae650dSJack F Vogel __le16 uplink_seid; 106961ae650dSJack F Vogel __le16 downlink_seid; 107061ae650dSJack F Vogel __le16 veb_flags; 107161ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_FLOATING 0x1 107261ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_PORT_TYPE_SHIFT 1 107361ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_PORT_TYPE_MASK (0x3 << \ 107461ae650dSJack F Vogel I40E_AQC_ADD_VEB_PORT_TYPE_SHIFT) 107561ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_PORT_TYPE_DEFAULT 0x2 107661ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_PORT_TYPE_DATA 0x4 1077fdb6f38aSEric Joyner #define I40E_AQC_ADD_VEB_ENABLE_L2_FILTER 0x8 /* deprecated */ 1078fdb6f38aSEric Joyner #define I40E_AQC_ADD_VEB_ENABLE_DISABLE_STATS 0x10 107961ae650dSJack F Vogel u8 enable_tcs; 108061ae650dSJack F Vogel u8 reserved[9]; 108161ae650dSJack F Vogel }; 108261ae650dSJack F Vogel 108361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_veb); 108461ae650dSJack F Vogel 108561ae650dSJack F Vogel struct i40e_aqc_add_veb_completion { 108661ae650dSJack F Vogel u8 reserved[6]; 108761ae650dSJack F Vogel __le16 switch_seid; 108861ae650dSJack F Vogel /* also encodes error if rc == ENOSPC; codes are the same as add_pv */ 108961ae650dSJack F Vogel __le16 veb_seid; 109061ae650dSJack F Vogel #define I40E_AQC_VEB_ERR_FLAG_NO_VEB 0x1 109161ae650dSJack F Vogel #define I40E_AQC_VEB_ERR_FLAG_NO_SCHED 0x2 109261ae650dSJack F Vogel #define I40E_AQC_VEB_ERR_FLAG_NO_COUNTER 0x4 109361ae650dSJack F Vogel #define I40E_AQC_VEB_ERR_FLAG_NO_ENTRY 0x8 109461ae650dSJack F Vogel __le16 statistic_index; 109561ae650dSJack F Vogel __le16 vebs_used; 109661ae650dSJack F Vogel __le16 vebs_free; 109761ae650dSJack F Vogel }; 109861ae650dSJack F Vogel 109961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_veb_completion); 110061ae650dSJack F Vogel 110161ae650dSJack F Vogel /* Get VEB Parameters (direct 0x0232) 110261ae650dSJack F Vogel * uses i40e_aqc_switch_seid for the descriptor 110361ae650dSJack F Vogel */ 110461ae650dSJack F Vogel struct i40e_aqc_get_veb_parameters_completion { 110561ae650dSJack F Vogel __le16 seid; 110661ae650dSJack F Vogel __le16 switch_id; 110761ae650dSJack F Vogel __le16 veb_flags; /* only the first/last flags from 0x0230 is valid */ 110861ae650dSJack F Vogel __le16 statistic_index; 110961ae650dSJack F Vogel __le16 vebs_used; 111061ae650dSJack F Vogel __le16 vebs_free; 111161ae650dSJack F Vogel u8 reserved[4]; 111261ae650dSJack F Vogel }; 111361ae650dSJack F Vogel 111461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_veb_parameters_completion); 111561ae650dSJack F Vogel 111661ae650dSJack F Vogel /* Delete Element (direct 0x0243) 111761ae650dSJack F Vogel * uses the generic i40e_aqc_switch_seid 111861ae650dSJack F Vogel */ 111961ae650dSJack F Vogel 112061ae650dSJack F Vogel /* Add MAC-VLAN (indirect 0x0250) */ 112161ae650dSJack F Vogel 112261ae650dSJack F Vogel /* used for the command for most vlan commands */ 112361ae650dSJack F Vogel struct i40e_aqc_macvlan { 112461ae650dSJack F Vogel __le16 num_addresses; 112561ae650dSJack F Vogel __le16 seid[3]; 112661ae650dSJack F Vogel #define I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT 0 112761ae650dSJack F Vogel #define I40E_AQC_MACVLAN_CMD_SEID_NUM_MASK (0x3FF << \ 112861ae650dSJack F Vogel I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT) 112961ae650dSJack F Vogel #define I40E_AQC_MACVLAN_CMD_SEID_VALID 0x8000 113061ae650dSJack F Vogel __le32 addr_high; 113161ae650dSJack F Vogel __le32 addr_low; 113261ae650dSJack F Vogel }; 113361ae650dSJack F Vogel 113461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_macvlan); 113561ae650dSJack F Vogel 113661ae650dSJack F Vogel /* indirect data for command and response */ 113761ae650dSJack F Vogel struct i40e_aqc_add_macvlan_element_data { 113861ae650dSJack F Vogel u8 mac_addr[6]; 113961ae650dSJack F Vogel __le16 vlan_tag; 114061ae650dSJack F Vogel __le16 flags; 114161ae650dSJack F Vogel #define I40E_AQC_MACVLAN_ADD_PERFECT_MATCH 0x0001 114261ae650dSJack F Vogel #define I40E_AQC_MACVLAN_ADD_HASH_MATCH 0x0002 114361ae650dSJack F Vogel #define I40E_AQC_MACVLAN_ADD_IGNORE_VLAN 0x0004 114461ae650dSJack F Vogel #define I40E_AQC_MACVLAN_ADD_TO_QUEUE 0x0008 1145fdb6f38aSEric Joyner #define I40E_AQC_MACVLAN_ADD_USE_SHARED_MAC 0x0010 114661ae650dSJack F Vogel __le16 queue_number; 114761ae650dSJack F Vogel #define I40E_AQC_MACVLAN_CMD_QUEUE_SHIFT 0 114861ae650dSJack F Vogel #define I40E_AQC_MACVLAN_CMD_QUEUE_MASK (0x7FF << \ 114961ae650dSJack F Vogel I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT) 115061ae650dSJack F Vogel /* response section */ 115161ae650dSJack F Vogel u8 match_method; 115261ae650dSJack F Vogel #define I40E_AQC_MM_PERFECT_MATCH 0x01 115361ae650dSJack F Vogel #define I40E_AQC_MM_HASH_MATCH 0x02 115461ae650dSJack F Vogel #define I40E_AQC_MM_ERR_NO_RES 0xFF 115561ae650dSJack F Vogel u8 reserved1[3]; 115661ae650dSJack F Vogel }; 115761ae650dSJack F Vogel 115861ae650dSJack F Vogel struct i40e_aqc_add_remove_macvlan_completion { 115961ae650dSJack F Vogel __le16 perfect_mac_used; 116061ae650dSJack F Vogel __le16 perfect_mac_free; 116161ae650dSJack F Vogel __le16 unicast_hash_free; 116261ae650dSJack F Vogel __le16 multicast_hash_free; 116361ae650dSJack F Vogel __le32 addr_high; 116461ae650dSJack F Vogel __le32 addr_low; 116561ae650dSJack F Vogel }; 116661ae650dSJack F Vogel 116761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_macvlan_completion); 116861ae650dSJack F Vogel 116961ae650dSJack F Vogel /* Remove MAC-VLAN (indirect 0x0251) 117061ae650dSJack F Vogel * uses i40e_aqc_macvlan for the descriptor 117161ae650dSJack F Vogel * data points to an array of num_addresses of elements 117261ae650dSJack F Vogel */ 117361ae650dSJack F Vogel 117461ae650dSJack F Vogel struct i40e_aqc_remove_macvlan_element_data { 117561ae650dSJack F Vogel u8 mac_addr[6]; 117661ae650dSJack F Vogel __le16 vlan_tag; 117761ae650dSJack F Vogel u8 flags; 117861ae650dSJack F Vogel #define I40E_AQC_MACVLAN_DEL_PERFECT_MATCH 0x01 117961ae650dSJack F Vogel #define I40E_AQC_MACVLAN_DEL_HASH_MATCH 0x02 118061ae650dSJack F Vogel #define I40E_AQC_MACVLAN_DEL_IGNORE_VLAN 0x08 118161ae650dSJack F Vogel #define I40E_AQC_MACVLAN_DEL_ALL_VSIS 0x10 118261ae650dSJack F Vogel u8 reserved[3]; 118361ae650dSJack F Vogel /* reply section */ 118461ae650dSJack F Vogel u8 error_code; 118561ae650dSJack F Vogel #define I40E_AQC_REMOVE_MACVLAN_SUCCESS 0x0 118661ae650dSJack F Vogel #define I40E_AQC_REMOVE_MACVLAN_FAIL 0xFF 118761ae650dSJack F Vogel u8 reply_reserved[3]; 118861ae650dSJack F Vogel }; 118961ae650dSJack F Vogel 119061ae650dSJack F Vogel /* Add VLAN (indirect 0x0252) 119161ae650dSJack F Vogel * Remove VLAN (indirect 0x0253) 119261ae650dSJack F Vogel * use the generic i40e_aqc_macvlan for the command 119361ae650dSJack F Vogel */ 119461ae650dSJack F Vogel struct i40e_aqc_add_remove_vlan_element_data { 119561ae650dSJack F Vogel __le16 vlan_tag; 119661ae650dSJack F Vogel u8 vlan_flags; 119761ae650dSJack F Vogel /* flags for add VLAN */ 119861ae650dSJack F Vogel #define I40E_AQC_ADD_VLAN_LOCAL 0x1 119961ae650dSJack F Vogel #define I40E_AQC_ADD_PVLAN_TYPE_SHIFT 1 120061ae650dSJack F Vogel #define I40E_AQC_ADD_PVLAN_TYPE_MASK (0x3 << I40E_AQC_ADD_PVLAN_TYPE_SHIFT) 120161ae650dSJack F Vogel #define I40E_AQC_ADD_PVLAN_TYPE_REGULAR 0x0 120261ae650dSJack F Vogel #define I40E_AQC_ADD_PVLAN_TYPE_PRIMARY 0x2 120361ae650dSJack F Vogel #define I40E_AQC_ADD_PVLAN_TYPE_SECONDARY 0x4 120461ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_SHIFT 3 120561ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_MASK (0x3 << I40E_AQC_VLAN_PTYPE_SHIFT) 120661ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_REGULAR_VSI 0x0 120761ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_PROMISC_VSI 0x8 120861ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_COMMUNITY_VSI 0x10 120961ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_ISOLATED_VSI 0x18 121061ae650dSJack F Vogel /* flags for remove VLAN */ 121161ae650dSJack F Vogel #define I40E_AQC_REMOVE_VLAN_ALL 0x1 121261ae650dSJack F Vogel u8 reserved; 121361ae650dSJack F Vogel u8 result; 121461ae650dSJack F Vogel /* flags for add VLAN */ 121561ae650dSJack F Vogel #define I40E_AQC_ADD_VLAN_SUCCESS 0x0 121661ae650dSJack F Vogel #define I40E_AQC_ADD_VLAN_FAIL_REQUEST 0xFE 121761ae650dSJack F Vogel #define I40E_AQC_ADD_VLAN_FAIL_RESOURCE 0xFF 121861ae650dSJack F Vogel /* flags for remove VLAN */ 121961ae650dSJack F Vogel #define I40E_AQC_REMOVE_VLAN_SUCCESS 0x0 122061ae650dSJack F Vogel #define I40E_AQC_REMOVE_VLAN_FAIL 0xFF 122161ae650dSJack F Vogel u8 reserved1[3]; 122261ae650dSJack F Vogel }; 122361ae650dSJack F Vogel 122461ae650dSJack F Vogel struct i40e_aqc_add_remove_vlan_completion { 122561ae650dSJack F Vogel u8 reserved[4]; 122661ae650dSJack F Vogel __le16 vlans_used; 122761ae650dSJack F Vogel __le16 vlans_free; 122861ae650dSJack F Vogel __le32 addr_high; 122961ae650dSJack F Vogel __le32 addr_low; 123061ae650dSJack F Vogel }; 123161ae650dSJack F Vogel 123261ae650dSJack F Vogel /* Set VSI Promiscuous Modes (direct 0x0254) */ 123361ae650dSJack F Vogel struct i40e_aqc_set_vsi_promiscuous_modes { 123461ae650dSJack F Vogel __le16 promiscuous_flags; 123561ae650dSJack F Vogel __le16 valid_flags; 123661ae650dSJack F Vogel /* flags used for both fields above */ 123761ae650dSJack F Vogel #define I40E_AQC_SET_VSI_PROMISC_UNICAST 0x01 123861ae650dSJack F Vogel #define I40E_AQC_SET_VSI_PROMISC_MULTICAST 0x02 123961ae650dSJack F Vogel #define I40E_AQC_SET_VSI_PROMISC_BROADCAST 0x04 124061ae650dSJack F Vogel #define I40E_AQC_SET_VSI_DEFAULT 0x08 124161ae650dSJack F Vogel #define I40E_AQC_SET_VSI_PROMISC_VLAN 0x10 12426d011ad5SEric Joyner #define I40E_AQC_SET_VSI_PROMISC_TX 0x8000 124361ae650dSJack F Vogel __le16 seid; 124461ae650dSJack F Vogel #define I40E_AQC_VSI_PROM_CMD_SEID_MASK 0x3FF 124561ae650dSJack F Vogel __le16 vlan_tag; 1246be771cdaSJack F Vogel #define I40E_AQC_SET_VSI_VLAN_MASK 0x0FFF 124761ae650dSJack F Vogel #define I40E_AQC_SET_VSI_VLAN_VALID 0x8000 124861ae650dSJack F Vogel u8 reserved[8]; 124961ae650dSJack F Vogel }; 125061ae650dSJack F Vogel 125161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_vsi_promiscuous_modes); 125261ae650dSJack F Vogel 125361ae650dSJack F Vogel /* Add S/E-tag command (direct 0x0255) 125461ae650dSJack F Vogel * Uses generic i40e_aqc_add_remove_tag_completion for completion 125561ae650dSJack F Vogel */ 125661ae650dSJack F Vogel struct i40e_aqc_add_tag { 125761ae650dSJack F Vogel __le16 flags; 125861ae650dSJack F Vogel #define I40E_AQC_ADD_TAG_FLAG_TO_QUEUE 0x0001 125961ae650dSJack F Vogel __le16 seid; 126061ae650dSJack F Vogel #define I40E_AQC_ADD_TAG_CMD_SEID_NUM_SHIFT 0 126161ae650dSJack F Vogel #define I40E_AQC_ADD_TAG_CMD_SEID_NUM_MASK (0x3FF << \ 126261ae650dSJack F Vogel I40E_AQC_ADD_TAG_CMD_SEID_NUM_SHIFT) 126361ae650dSJack F Vogel __le16 tag; 126461ae650dSJack F Vogel __le16 queue_number; 126561ae650dSJack F Vogel u8 reserved[8]; 126661ae650dSJack F Vogel }; 126761ae650dSJack F Vogel 126861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_tag); 126961ae650dSJack F Vogel 127061ae650dSJack F Vogel struct i40e_aqc_add_remove_tag_completion { 127161ae650dSJack F Vogel u8 reserved[12]; 127261ae650dSJack F Vogel __le16 tags_used; 127361ae650dSJack F Vogel __le16 tags_free; 127461ae650dSJack F Vogel }; 127561ae650dSJack F Vogel 127661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_tag_completion); 127761ae650dSJack F Vogel 127861ae650dSJack F Vogel /* Remove S/E-tag command (direct 0x0256) 127961ae650dSJack F Vogel * Uses generic i40e_aqc_add_remove_tag_completion for completion 128061ae650dSJack F Vogel */ 128161ae650dSJack F Vogel struct i40e_aqc_remove_tag { 128261ae650dSJack F Vogel __le16 seid; 128361ae650dSJack F Vogel #define I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_SHIFT 0 128461ae650dSJack F Vogel #define I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_MASK (0x3FF << \ 128561ae650dSJack F Vogel I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_SHIFT) 128661ae650dSJack F Vogel __le16 tag; 128761ae650dSJack F Vogel u8 reserved[12]; 128861ae650dSJack F Vogel }; 128961ae650dSJack F Vogel 1290f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_tag); 1291f247dc25SJack F Vogel 129261ae650dSJack F Vogel /* Add multicast E-Tag (direct 0x0257) 129361ae650dSJack F Vogel * del multicast E-Tag (direct 0x0258) only uses pv_seid and etag fields 129461ae650dSJack F Vogel * and no external data 129561ae650dSJack F Vogel */ 129661ae650dSJack F Vogel struct i40e_aqc_add_remove_mcast_etag { 129761ae650dSJack F Vogel __le16 pv_seid; 129861ae650dSJack F Vogel __le16 etag; 129961ae650dSJack F Vogel u8 num_unicast_etags; 130061ae650dSJack F Vogel u8 reserved[3]; 130161ae650dSJack F Vogel __le32 addr_high; /* address of array of 2-byte s-tags */ 130261ae650dSJack F Vogel __le32 addr_low; 130361ae650dSJack F Vogel }; 130461ae650dSJack F Vogel 130561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_mcast_etag); 130661ae650dSJack F Vogel 130761ae650dSJack F Vogel struct i40e_aqc_add_remove_mcast_etag_completion { 130861ae650dSJack F Vogel u8 reserved[4]; 130961ae650dSJack F Vogel __le16 mcast_etags_used; 131061ae650dSJack F Vogel __le16 mcast_etags_free; 131161ae650dSJack F Vogel __le32 addr_high; 131261ae650dSJack F Vogel __le32 addr_low; 131361ae650dSJack F Vogel 131461ae650dSJack F Vogel }; 131561ae650dSJack F Vogel 131661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_mcast_etag_completion); 131761ae650dSJack F Vogel 131861ae650dSJack F Vogel /* Update S/E-Tag (direct 0x0259) */ 131961ae650dSJack F Vogel struct i40e_aqc_update_tag { 132061ae650dSJack F Vogel __le16 seid; 132161ae650dSJack F Vogel #define I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_SHIFT 0 132261ae650dSJack F Vogel #define I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_MASK (0x3FF << \ 132361ae650dSJack F Vogel I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_SHIFT) 132461ae650dSJack F Vogel __le16 old_tag; 132561ae650dSJack F Vogel __le16 new_tag; 132661ae650dSJack F Vogel u8 reserved[10]; 132761ae650dSJack F Vogel }; 132861ae650dSJack F Vogel 132961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_update_tag); 133061ae650dSJack F Vogel 133161ae650dSJack F Vogel struct i40e_aqc_update_tag_completion { 133261ae650dSJack F Vogel u8 reserved[12]; 133361ae650dSJack F Vogel __le16 tags_used; 133461ae650dSJack F Vogel __le16 tags_free; 133561ae650dSJack F Vogel }; 133661ae650dSJack F Vogel 133761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_update_tag_completion); 133861ae650dSJack F Vogel 133961ae650dSJack F Vogel /* Add Control Packet filter (direct 0x025A) 134061ae650dSJack F Vogel * Remove Control Packet filter (direct 0x025B) 134161ae650dSJack F Vogel * uses the i40e_aqc_add_oveb_cloud, 134261ae650dSJack F Vogel * and the generic direct completion structure 134361ae650dSJack F Vogel */ 134461ae650dSJack F Vogel struct i40e_aqc_add_remove_control_packet_filter { 134561ae650dSJack F Vogel u8 mac[6]; 134661ae650dSJack F Vogel __le16 etype; 134761ae650dSJack F Vogel __le16 flags; 134861ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_IGNORE_MAC 0x0001 134961ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_DROP 0x0002 135061ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_TO_QUEUE 0x0004 135161ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_TX 0x0008 135261ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_RX 0x0000 135361ae650dSJack F Vogel __le16 seid; 135461ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_SHIFT 0 135561ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_MASK (0x3FF << \ 135661ae650dSJack F Vogel I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_SHIFT) 135761ae650dSJack F Vogel __le16 queue; 135861ae650dSJack F Vogel u8 reserved[2]; 135961ae650dSJack F Vogel }; 136061ae650dSJack F Vogel 136161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_control_packet_filter); 136261ae650dSJack F Vogel 136361ae650dSJack F Vogel struct i40e_aqc_add_remove_control_packet_filter_completion { 136461ae650dSJack F Vogel __le16 mac_etype_used; 136561ae650dSJack F Vogel __le16 etype_used; 136661ae650dSJack F Vogel __le16 mac_etype_free; 136761ae650dSJack F Vogel __le16 etype_free; 136861ae650dSJack F Vogel u8 reserved[8]; 136961ae650dSJack F Vogel }; 137061ae650dSJack F Vogel 137161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_control_packet_filter_completion); 137261ae650dSJack F Vogel 137361ae650dSJack F Vogel /* Add Cloud filters (indirect 0x025C) 137461ae650dSJack F Vogel * Remove Cloud filters (indirect 0x025D) 137561ae650dSJack F Vogel * uses the i40e_aqc_add_remove_cloud_filters, 137661ae650dSJack F Vogel * and the generic indirect completion structure 137761ae650dSJack F Vogel */ 137861ae650dSJack F Vogel struct i40e_aqc_add_remove_cloud_filters { 137961ae650dSJack F Vogel u8 num_filters; 138061ae650dSJack F Vogel u8 reserved; 138161ae650dSJack F Vogel __le16 seid; 138261ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_SHIFT 0 138361ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_MASK (0x3FF << \ 138461ae650dSJack F Vogel I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_SHIFT) 138561ae650dSJack F Vogel u8 reserved2[4]; 138661ae650dSJack F Vogel __le32 addr_high; 138761ae650dSJack F Vogel __le32 addr_low; 138861ae650dSJack F Vogel }; 138961ae650dSJack F Vogel 139061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_cloud_filters); 139161ae650dSJack F Vogel 139261ae650dSJack F Vogel struct i40e_aqc_add_remove_cloud_filters_element_data { 139361ae650dSJack F Vogel u8 outer_mac[6]; 139461ae650dSJack F Vogel u8 inner_mac[6]; 139561ae650dSJack F Vogel __le16 inner_vlan; 139661ae650dSJack F Vogel union { 139761ae650dSJack F Vogel struct { 139861ae650dSJack F Vogel u8 reserved[12]; 139961ae650dSJack F Vogel u8 data[4]; 140061ae650dSJack F Vogel } v4; 140161ae650dSJack F Vogel struct { 140261ae650dSJack F Vogel u8 data[16]; 140361ae650dSJack F Vogel } v6; 140461ae650dSJack F Vogel } ipaddr; 140561ae650dSJack F Vogel __le16 flags; 140661ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_SHIFT 0 140761ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_MASK (0x3F << \ 140861ae650dSJack F Vogel I40E_AQC_ADD_CLOUD_FILTER_SHIFT) 140961ae650dSJack F Vogel /* 0x0000 reserved */ 141061ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_OIP 0x0001 141161ae650dSJack F Vogel /* 0x0002 reserved */ 141261ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_IVLAN 0x0003 141361ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_IVLAN_TEN_ID 0x0004 141461ae650dSJack F Vogel /* 0x0005 reserved */ 141561ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_TEN_ID 0x0006 141661ae650dSJack F Vogel /* 0x0007 reserved */ 141761ae650dSJack F Vogel /* 0x0008 reserved */ 141861ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_OMAC 0x0009 141961ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_IMAC 0x000A 142061ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_OMAC_TEN_ID_IMAC 0x000B 142161ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_IIP 0x000C 142261ae650dSJack F Vogel 142361ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FLAGS_TO_QUEUE 0x0080 142461ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_VNK_SHIFT 6 142561ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_VNK_MASK 0x00C0 142661ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FLAGS_IPV4 0 142761ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FLAGS_IPV6 0x0100 142861ae650dSJack F Vogel 142961ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_TNL_TYPE_SHIFT 9 143061ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_TNL_TYPE_MASK 0x1E00 1431fdb6f38aSEric Joyner #define I40E_AQC_ADD_CLOUD_TNL_TYPE_VXLAN 0 143261ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_TNL_TYPE_NVGRE_OMAC 1 1433fdb6f38aSEric Joyner #define I40E_AQC_ADD_CLOUD_TNL_TYPE_GENEVE 2 143461ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_TNL_TYPE_IP 3 1435fdb6f38aSEric Joyner #define I40E_AQC_ADD_CLOUD_TNL_TYPE_RESERVED 4 1436fdb6f38aSEric Joyner #define I40E_AQC_ADD_CLOUD_TNL_TYPE_VXLAN_GPE 5 1437fdb6f38aSEric Joyner 1438fdb6f38aSEric Joyner #define I40E_AQC_ADD_CLOUD_FLAGS_SHARED_OUTER_MAC 0x2000 1439fdb6f38aSEric Joyner #define I40E_AQC_ADD_CLOUD_FLAGS_SHARED_INNER_MAC 0x4000 1440fdb6f38aSEric Joyner #define I40E_AQC_ADD_CLOUD_FLAGS_SHARED_OUTER_IP 0x8000 144161ae650dSJack F Vogel 144261ae650dSJack F Vogel __le32 tenant_id; 144361ae650dSJack F Vogel u8 reserved[4]; 144461ae650dSJack F Vogel __le16 queue_number; 144561ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_QUEUE_SHIFT 0 1446f247dc25SJack F Vogel #define I40E_AQC_ADD_CLOUD_QUEUE_MASK (0x7FF << \ 144761ae650dSJack F Vogel I40E_AQC_ADD_CLOUD_QUEUE_SHIFT) 144861ae650dSJack F Vogel u8 reserved2[14]; 144961ae650dSJack F Vogel /* response section */ 145061ae650dSJack F Vogel u8 allocation_result; 145161ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_SUCCESS 0x0 145261ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_FAIL 0xFF 145361ae650dSJack F Vogel u8 response_reserved[7]; 145461ae650dSJack F Vogel }; 145561ae650dSJack F Vogel 145661ae650dSJack F Vogel struct i40e_aqc_remove_cloud_filters_completion { 145761ae650dSJack F Vogel __le16 perfect_ovlan_used; 145861ae650dSJack F Vogel __le16 perfect_ovlan_free; 145961ae650dSJack F Vogel __le16 vlan_used; 146061ae650dSJack F Vogel __le16 vlan_free; 146161ae650dSJack F Vogel __le32 addr_high; 146261ae650dSJack F Vogel __le32 addr_low; 146361ae650dSJack F Vogel }; 146461ae650dSJack F Vogel 146561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_cloud_filters_completion); 146661ae650dSJack F Vogel 146761ae650dSJack F Vogel /* Add Mirror Rule (indirect or direct 0x0260) 146861ae650dSJack F Vogel * Delete Mirror Rule (indirect or direct 0x0261) 146961ae650dSJack F Vogel * note: some rule types (4,5) do not use an external buffer. 147061ae650dSJack F Vogel * take care to set the flags correctly. 147161ae650dSJack F Vogel */ 147261ae650dSJack F Vogel struct i40e_aqc_add_delete_mirror_rule { 147361ae650dSJack F Vogel __le16 seid; 147461ae650dSJack F Vogel __le16 rule_type; 147561ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_SHIFT 0 147661ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_MASK (0x7 << \ 147761ae650dSJack F Vogel I40E_AQC_MIRROR_RULE_TYPE_SHIFT) 147861ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_VPORT_INGRESS 1 147961ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_VPORT_EGRESS 2 148061ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_VLAN 3 148161ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_ALL_INGRESS 4 148261ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_ALL_EGRESS 5 148361ae650dSJack F Vogel __le16 num_entries; 148461ae650dSJack F Vogel __le16 destination; /* VSI for add, rule id for delete */ 148561ae650dSJack F Vogel __le32 addr_high; /* address of array of 2-byte VSI or VLAN ids */ 148661ae650dSJack F Vogel __le32 addr_low; 148761ae650dSJack F Vogel }; 148861ae650dSJack F Vogel 148961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_delete_mirror_rule); 149061ae650dSJack F Vogel 149161ae650dSJack F Vogel struct i40e_aqc_add_delete_mirror_rule_completion { 149261ae650dSJack F Vogel u8 reserved[2]; 149361ae650dSJack F Vogel __le16 rule_id; /* only used on add */ 149461ae650dSJack F Vogel __le16 mirror_rules_used; 149561ae650dSJack F Vogel __le16 mirror_rules_free; 149661ae650dSJack F Vogel __le32 addr_high; 149761ae650dSJack F Vogel __le32 addr_low; 149861ae650dSJack F Vogel }; 149961ae650dSJack F Vogel 150061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_delete_mirror_rule_completion); 150161ae650dSJack F Vogel 150261ae650dSJack F Vogel /* DCB 0x03xx*/ 150361ae650dSJack F Vogel 150461ae650dSJack F Vogel /* PFC Ignore (direct 0x0301) 150561ae650dSJack F Vogel * the command and response use the same descriptor structure 150661ae650dSJack F Vogel */ 150761ae650dSJack F Vogel struct i40e_aqc_pfc_ignore { 150861ae650dSJack F Vogel u8 tc_bitmap; 150961ae650dSJack F Vogel u8 command_flags; /* unused on response */ 151061ae650dSJack F Vogel #define I40E_AQC_PFC_IGNORE_SET 0x80 151161ae650dSJack F Vogel #define I40E_AQC_PFC_IGNORE_CLEAR 0x0 151261ae650dSJack F Vogel u8 reserved[14]; 151361ae650dSJack F Vogel }; 151461ae650dSJack F Vogel 151561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_pfc_ignore); 151661ae650dSJack F Vogel 151761ae650dSJack F Vogel /* DCB Update (direct 0x0302) uses the i40e_aq_desc structure 151861ae650dSJack F Vogel * with no parameters 151961ae650dSJack F Vogel */ 152061ae650dSJack F Vogel 152161ae650dSJack F Vogel /* TX scheduler 0x04xx */ 152261ae650dSJack F Vogel 152361ae650dSJack F Vogel /* Almost all the indirect commands use 152461ae650dSJack F Vogel * this generic struct to pass the SEID in param0 152561ae650dSJack F Vogel */ 152661ae650dSJack F Vogel struct i40e_aqc_tx_sched_ind { 152761ae650dSJack F Vogel __le16 vsi_seid; 152861ae650dSJack F Vogel u8 reserved[6]; 152961ae650dSJack F Vogel __le32 addr_high; 153061ae650dSJack F Vogel __le32 addr_low; 153161ae650dSJack F Vogel }; 153261ae650dSJack F Vogel 153361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_tx_sched_ind); 153461ae650dSJack F Vogel 153561ae650dSJack F Vogel /* Several commands respond with a set of queue set handles */ 153661ae650dSJack F Vogel struct i40e_aqc_qs_handles_resp { 153761ae650dSJack F Vogel __le16 qs_handles[8]; 153861ae650dSJack F Vogel }; 153961ae650dSJack F Vogel 154061ae650dSJack F Vogel /* Configure VSI BW limits (direct 0x0400) */ 154161ae650dSJack F Vogel struct i40e_aqc_configure_vsi_bw_limit { 154261ae650dSJack F Vogel __le16 vsi_seid; 154361ae650dSJack F Vogel u8 reserved[2]; 154461ae650dSJack F Vogel __le16 credit; 154561ae650dSJack F Vogel u8 reserved1[2]; 154661ae650dSJack F Vogel u8 max_credit; /* 0-3, limit = 2^max */ 154761ae650dSJack F Vogel u8 reserved2[7]; 154861ae650dSJack F Vogel }; 154961ae650dSJack F Vogel 155061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_configure_vsi_bw_limit); 155161ae650dSJack F Vogel 155261ae650dSJack F Vogel /* Configure VSI Bandwidth Limit per Traffic Type (indirect 0x0406) 155361ae650dSJack F Vogel * responds with i40e_aqc_qs_handles_resp 155461ae650dSJack F Vogel */ 155561ae650dSJack F Vogel struct i40e_aqc_configure_vsi_ets_sla_bw_data { 155661ae650dSJack F Vogel u8 tc_valid_bits; 155761ae650dSJack F Vogel u8 reserved[15]; 155861ae650dSJack F Vogel __le16 tc_bw_credits[8]; /* FW writesback QS handles here */ 155961ae650dSJack F Vogel 156061ae650dSJack F Vogel /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */ 156161ae650dSJack F Vogel __le16 tc_bw_max[2]; 156261ae650dSJack F Vogel u8 reserved1[28]; 156361ae650dSJack F Vogel }; 156461ae650dSJack F Vogel 1565f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_configure_vsi_ets_sla_bw_data); 1566f247dc25SJack F Vogel 156761ae650dSJack F Vogel /* Configure VSI Bandwidth Allocation per Traffic Type (indirect 0x0407) 156861ae650dSJack F Vogel * responds with i40e_aqc_qs_handles_resp 156961ae650dSJack F Vogel */ 157061ae650dSJack F Vogel struct i40e_aqc_configure_vsi_tc_bw_data { 157161ae650dSJack F Vogel u8 tc_valid_bits; 157261ae650dSJack F Vogel u8 reserved[3]; 157361ae650dSJack F Vogel u8 tc_bw_credits[8]; 157461ae650dSJack F Vogel u8 reserved1[4]; 157561ae650dSJack F Vogel __le16 qs_handles[8]; 157661ae650dSJack F Vogel }; 157761ae650dSJack F Vogel 1578f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_configure_vsi_tc_bw_data); 1579f247dc25SJack F Vogel 158061ae650dSJack F Vogel /* Query vsi bw configuration (indirect 0x0408) */ 158161ae650dSJack F Vogel struct i40e_aqc_query_vsi_bw_config_resp { 158261ae650dSJack F Vogel u8 tc_valid_bits; 158361ae650dSJack F Vogel u8 tc_suspended_bits; 158461ae650dSJack F Vogel u8 reserved[14]; 158561ae650dSJack F Vogel __le16 qs_handles[8]; 158661ae650dSJack F Vogel u8 reserved1[4]; 158761ae650dSJack F Vogel __le16 port_bw_limit; 158861ae650dSJack F Vogel u8 reserved2[2]; 158961ae650dSJack F Vogel u8 max_bw; /* 0-3, limit = 2^max */ 159061ae650dSJack F Vogel u8 reserved3[23]; 159161ae650dSJack F Vogel }; 159261ae650dSJack F Vogel 1593f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_query_vsi_bw_config_resp); 1594f247dc25SJack F Vogel 159561ae650dSJack F Vogel /* Query VSI Bandwidth Allocation per Traffic Type (indirect 0x040A) */ 159661ae650dSJack F Vogel struct i40e_aqc_query_vsi_ets_sla_config_resp { 159761ae650dSJack F Vogel u8 tc_valid_bits; 159861ae650dSJack F Vogel u8 reserved[3]; 159961ae650dSJack F Vogel u8 share_credits[8]; 160061ae650dSJack F Vogel __le16 credits[8]; 160161ae650dSJack F Vogel 160261ae650dSJack F Vogel /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */ 160361ae650dSJack F Vogel __le16 tc_bw_max[2]; 160461ae650dSJack F Vogel }; 160561ae650dSJack F Vogel 1606f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_query_vsi_ets_sla_config_resp); 1607f247dc25SJack F Vogel 160861ae650dSJack F Vogel /* Configure Switching Component Bandwidth Limit (direct 0x0410) */ 160961ae650dSJack F Vogel struct i40e_aqc_configure_switching_comp_bw_limit { 161061ae650dSJack F Vogel __le16 seid; 161161ae650dSJack F Vogel u8 reserved[2]; 161261ae650dSJack F Vogel __le16 credit; 161361ae650dSJack F Vogel u8 reserved1[2]; 161461ae650dSJack F Vogel u8 max_bw; /* 0-3, limit = 2^max */ 161561ae650dSJack F Vogel u8 reserved2[7]; 161661ae650dSJack F Vogel }; 161761ae650dSJack F Vogel 161861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_configure_switching_comp_bw_limit); 161961ae650dSJack F Vogel 162061ae650dSJack F Vogel /* Enable Physical Port ETS (indirect 0x0413) 162161ae650dSJack F Vogel * Modify Physical Port ETS (indirect 0x0414) 162261ae650dSJack F Vogel * Disable Physical Port ETS (indirect 0x0415) 162361ae650dSJack F Vogel */ 162461ae650dSJack F Vogel struct i40e_aqc_configure_switching_comp_ets_data { 162561ae650dSJack F Vogel u8 reserved[4]; 162661ae650dSJack F Vogel u8 tc_valid_bits; 162761ae650dSJack F Vogel u8 seepage; 162861ae650dSJack F Vogel #define I40E_AQ_ETS_SEEPAGE_EN_MASK 0x1 162961ae650dSJack F Vogel u8 tc_strict_priority_flags; 163061ae650dSJack F Vogel u8 reserved1[17]; 163161ae650dSJack F Vogel u8 tc_bw_share_credits[8]; 163261ae650dSJack F Vogel u8 reserved2[96]; 163361ae650dSJack F Vogel }; 163461ae650dSJack F Vogel 1635f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x80, i40e_aqc_configure_switching_comp_ets_data); 1636f247dc25SJack F Vogel 163761ae650dSJack F Vogel /* Configure Switching Component Bandwidth Limits per Tc (indirect 0x0416) */ 163861ae650dSJack F Vogel struct i40e_aqc_configure_switching_comp_ets_bw_limit_data { 163961ae650dSJack F Vogel u8 tc_valid_bits; 164061ae650dSJack F Vogel u8 reserved[15]; 164161ae650dSJack F Vogel __le16 tc_bw_credit[8]; 164261ae650dSJack F Vogel 164361ae650dSJack F Vogel /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */ 164461ae650dSJack F Vogel __le16 tc_bw_max[2]; 164561ae650dSJack F Vogel u8 reserved1[28]; 164661ae650dSJack F Vogel }; 164761ae650dSJack F Vogel 1648d4683565SEric Joyner I40E_CHECK_STRUCT_LEN(0x40, 1649d4683565SEric Joyner i40e_aqc_configure_switching_comp_ets_bw_limit_data); 1650f247dc25SJack F Vogel 165161ae650dSJack F Vogel /* Configure Switching Component Bandwidth Allocation per Tc 165261ae650dSJack F Vogel * (indirect 0x0417) 165361ae650dSJack F Vogel */ 165461ae650dSJack F Vogel struct i40e_aqc_configure_switching_comp_bw_config_data { 165561ae650dSJack F Vogel u8 tc_valid_bits; 165661ae650dSJack F Vogel u8 reserved[2]; 165761ae650dSJack F Vogel u8 absolute_credits; /* bool */ 165861ae650dSJack F Vogel u8 tc_bw_share_credits[8]; 165961ae650dSJack F Vogel u8 reserved1[20]; 166061ae650dSJack F Vogel }; 166161ae650dSJack F Vogel 1662f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_configure_switching_comp_bw_config_data); 1663f247dc25SJack F Vogel 166461ae650dSJack F Vogel /* Query Switching Component Configuration (indirect 0x0418) */ 166561ae650dSJack F Vogel struct i40e_aqc_query_switching_comp_ets_config_resp { 166661ae650dSJack F Vogel u8 tc_valid_bits; 166761ae650dSJack F Vogel u8 reserved[35]; 166861ae650dSJack F Vogel __le16 port_bw_limit; 166961ae650dSJack F Vogel u8 reserved1[2]; 167061ae650dSJack F Vogel u8 tc_bw_max; /* 0-3, limit = 2^max */ 167161ae650dSJack F Vogel u8 reserved2[23]; 167261ae650dSJack F Vogel }; 167361ae650dSJack F Vogel 1674f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_query_switching_comp_ets_config_resp); 1675f247dc25SJack F Vogel 167661ae650dSJack F Vogel /* Query PhysicalPort ETS Configuration (indirect 0x0419) */ 167761ae650dSJack F Vogel struct i40e_aqc_query_port_ets_config_resp { 167861ae650dSJack F Vogel u8 reserved[4]; 167961ae650dSJack F Vogel u8 tc_valid_bits; 168061ae650dSJack F Vogel u8 reserved1; 168161ae650dSJack F Vogel u8 tc_strict_priority_bits; 168261ae650dSJack F Vogel u8 reserved2; 168361ae650dSJack F Vogel u8 tc_bw_share_credits[8]; 168461ae650dSJack F Vogel __le16 tc_bw_limits[8]; 168561ae650dSJack F Vogel 168661ae650dSJack F Vogel /* 4 bits per tc 0-7, 4th bit reserved, limit = 2^max */ 168761ae650dSJack F Vogel __le16 tc_bw_max[2]; 168861ae650dSJack F Vogel u8 reserved3[32]; 168961ae650dSJack F Vogel }; 169061ae650dSJack F Vogel 1691f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x44, i40e_aqc_query_port_ets_config_resp); 1692f247dc25SJack F Vogel 169361ae650dSJack F Vogel /* Query Switching Component Bandwidth Allocation per Traffic Type 169461ae650dSJack F Vogel * (indirect 0x041A) 169561ae650dSJack F Vogel */ 169661ae650dSJack F Vogel struct i40e_aqc_query_switching_comp_bw_config_resp { 169761ae650dSJack F Vogel u8 tc_valid_bits; 169861ae650dSJack F Vogel u8 reserved[2]; 169961ae650dSJack F Vogel u8 absolute_credits_enable; /* bool */ 170061ae650dSJack F Vogel u8 tc_bw_share_credits[8]; 170161ae650dSJack F Vogel __le16 tc_bw_limits[8]; 170261ae650dSJack F Vogel 170361ae650dSJack F Vogel /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */ 170461ae650dSJack F Vogel __le16 tc_bw_max[2]; 170561ae650dSJack F Vogel }; 170661ae650dSJack F Vogel 1707f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_query_switching_comp_bw_config_resp); 1708f247dc25SJack F Vogel 170961ae650dSJack F Vogel /* Suspend/resume port TX traffic 171061ae650dSJack F Vogel * (direct 0x041B and 0x041C) uses the generic SEID struct 171161ae650dSJack F Vogel */ 171261ae650dSJack F Vogel 171361ae650dSJack F Vogel /* Configure partition BW 171461ae650dSJack F Vogel * (indirect 0x041D) 171561ae650dSJack F Vogel */ 171661ae650dSJack F Vogel struct i40e_aqc_configure_partition_bw_data { 171761ae650dSJack F Vogel __le16 pf_valid_bits; 171861ae650dSJack F Vogel u8 min_bw[16]; /* guaranteed bandwidth */ 171961ae650dSJack F Vogel u8 max_bw[16]; /* bandwidth limit */ 172061ae650dSJack F Vogel }; 172161ae650dSJack F Vogel 1722f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x22, i40e_aqc_configure_partition_bw_data); 1723f247dc25SJack F Vogel 172461ae650dSJack F Vogel /* Get and set the active HMC resource profile and status. 172561ae650dSJack F Vogel * (direct 0x0500) and (direct 0x0501) 172661ae650dSJack F Vogel */ 172761ae650dSJack F Vogel struct i40e_aq_get_set_hmc_resource_profile { 172861ae650dSJack F Vogel u8 pm_profile; 172961ae650dSJack F Vogel u8 pe_vf_enabled; 173061ae650dSJack F Vogel u8 reserved[14]; 173161ae650dSJack F Vogel }; 173261ae650dSJack F Vogel 173361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aq_get_set_hmc_resource_profile); 173461ae650dSJack F Vogel 173561ae650dSJack F Vogel enum i40e_aq_hmc_profile { 173661ae650dSJack F Vogel /* I40E_HMC_PROFILE_NO_CHANGE = 0, reserved */ 173761ae650dSJack F Vogel I40E_HMC_PROFILE_DEFAULT = 1, 173861ae650dSJack F Vogel I40E_HMC_PROFILE_FAVOR_VF = 2, 173961ae650dSJack F Vogel I40E_HMC_PROFILE_EQUAL = 3, 174061ae650dSJack F Vogel }; 174161ae650dSJack F Vogel 174261ae650dSJack F Vogel /* Get PHY Abilities (indirect 0x0600) uses the generic indirect struct */ 174361ae650dSJack F Vogel 174461ae650dSJack F Vogel /* set in param0 for get phy abilities to report qualified modules */ 174561ae650dSJack F Vogel #define I40E_AQ_PHY_REPORT_QUALIFIED_MODULES 0x0001 174661ae650dSJack F Vogel #define I40E_AQ_PHY_REPORT_INITIAL_VALUES 0x0002 174761ae650dSJack F Vogel 174861ae650dSJack F Vogel enum i40e_aq_phy_type { 174961ae650dSJack F Vogel I40E_PHY_TYPE_SGMII = 0x0, 175061ae650dSJack F Vogel I40E_PHY_TYPE_1000BASE_KX = 0x1, 175161ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_KX4 = 0x2, 175261ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_KR = 0x3, 175361ae650dSJack F Vogel I40E_PHY_TYPE_40GBASE_KR4 = 0x4, 175461ae650dSJack F Vogel I40E_PHY_TYPE_XAUI = 0x5, 175561ae650dSJack F Vogel I40E_PHY_TYPE_XFI = 0x6, 175661ae650dSJack F Vogel I40E_PHY_TYPE_SFI = 0x7, 175761ae650dSJack F Vogel I40E_PHY_TYPE_XLAUI = 0x8, 175861ae650dSJack F Vogel I40E_PHY_TYPE_XLPPI = 0x9, 175961ae650dSJack F Vogel I40E_PHY_TYPE_40GBASE_CR4_CU = 0xA, 176061ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_CR1_CU = 0xB, 176161ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_AOC = 0xC, 176261ae650dSJack F Vogel I40E_PHY_TYPE_40GBASE_AOC = 0xD, 1763*ceebc2f3SEric Joyner I40E_PHY_TYPE_UNRECOGNIZED = 0xE, 1764*ceebc2f3SEric Joyner I40E_PHY_TYPE_UNSUPPORTED = 0xF, 176561ae650dSJack F Vogel I40E_PHY_TYPE_100BASE_TX = 0x11, 176661ae650dSJack F Vogel I40E_PHY_TYPE_1000BASE_T = 0x12, 176761ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_T = 0x13, 176861ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_SR = 0x14, 176961ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_LR = 0x15, 177061ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_SFPP_CU = 0x16, 177161ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_CR1 = 0x17, 177261ae650dSJack F Vogel I40E_PHY_TYPE_40GBASE_CR4 = 0x18, 177361ae650dSJack F Vogel I40E_PHY_TYPE_40GBASE_SR4 = 0x19, 177461ae650dSJack F Vogel I40E_PHY_TYPE_40GBASE_LR4 = 0x1A, 177561ae650dSJack F Vogel I40E_PHY_TYPE_1000BASE_SX = 0x1B, 177661ae650dSJack F Vogel I40E_PHY_TYPE_1000BASE_LX = 0x1C, 177761ae650dSJack F Vogel I40E_PHY_TYPE_1000BASE_T_OPTICAL = 0x1D, 177861ae650dSJack F Vogel I40E_PHY_TYPE_20GBASE_KR2 = 0x1E, 17794294f337SSean Bruno I40E_PHY_TYPE_25GBASE_KR = 0x1F, 17804294f337SSean Bruno I40E_PHY_TYPE_25GBASE_CR = 0x20, 17814294f337SSean Bruno I40E_PHY_TYPE_25GBASE_SR = 0x21, 17824294f337SSean Bruno I40E_PHY_TYPE_25GBASE_LR = 0x22, 1783*ceebc2f3SEric Joyner I40E_PHY_TYPE_25GBASE_AOC = 0x23, 1784*ceebc2f3SEric Joyner I40E_PHY_TYPE_25GBASE_ACC = 0x24, 1785*ceebc2f3SEric Joyner I40E_PHY_TYPE_MAX, 1786*ceebc2f3SEric Joyner I40E_PHY_TYPE_NOT_SUPPORTED_HIGH_TEMP = 0xFD, 1787*ceebc2f3SEric Joyner I40E_PHY_TYPE_EMPTY = 0xFE, 1788*ceebc2f3SEric Joyner I40E_PHY_TYPE_DEFAULT = 0xFF, 178961ae650dSJack F Vogel }; 179061ae650dSJack F Vogel 1791*ceebc2f3SEric Joyner #define I40E_PHY_TYPES_BITMASK (BIT_ULL(I40E_PHY_TYPE_SGMII) | \ 1792*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_1000BASE_KX) | \ 1793*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_10GBASE_KX4) | \ 1794*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_10GBASE_KR) | \ 1795*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_40GBASE_KR4) | \ 1796*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_XAUI) | \ 1797*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_XFI) | \ 1798*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_SFI) | \ 1799*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_XLAUI) | \ 1800*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_XLPPI) | \ 1801*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_40GBASE_CR4_CU) | \ 1802*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_10GBASE_CR1_CU) | \ 1803*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_10GBASE_AOC) | \ 1804*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_40GBASE_AOC) | \ 1805*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_UNRECOGNIZED) | \ 1806*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_UNSUPPORTED) | \ 1807*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_100BASE_TX) | \ 1808*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_1000BASE_T) | \ 1809*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_10GBASE_T) | \ 1810*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_10GBASE_SR) | \ 1811*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_10GBASE_LR) | \ 1812*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_10GBASE_SFPP_CU) | \ 1813*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_10GBASE_CR1) | \ 1814*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_40GBASE_CR4) | \ 1815*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_40GBASE_SR4) | \ 1816*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_40GBASE_LR4) | \ 1817*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_1000BASE_SX) | \ 1818*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_1000BASE_LX) | \ 1819*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_1000BASE_T_OPTICAL) | \ 1820*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_20GBASE_KR2) | \ 1821*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_25GBASE_KR) | \ 1822*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_25GBASE_CR) | \ 1823*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_25GBASE_SR) | \ 1824*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_25GBASE_LR) | \ 1825*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_25GBASE_AOC) | \ 1826*ceebc2f3SEric Joyner BIT_ULL(I40E_PHY_TYPE_25GBASE_ACC)) 1827*ceebc2f3SEric Joyner 182861ae650dSJack F Vogel #define I40E_LINK_SPEED_100MB_SHIFT 0x1 182961ae650dSJack F Vogel #define I40E_LINK_SPEED_1000MB_SHIFT 0x2 183061ae650dSJack F Vogel #define I40E_LINK_SPEED_10GB_SHIFT 0x3 183161ae650dSJack F Vogel #define I40E_LINK_SPEED_40GB_SHIFT 0x4 183261ae650dSJack F Vogel #define I40E_LINK_SPEED_20GB_SHIFT 0x5 18334294f337SSean Bruno #define I40E_LINK_SPEED_25GB_SHIFT 0x6 183461ae650dSJack F Vogel 183561ae650dSJack F Vogel enum i40e_aq_link_speed { 183661ae650dSJack F Vogel I40E_LINK_SPEED_UNKNOWN = 0, 183761ae650dSJack F Vogel I40E_LINK_SPEED_100MB = (1 << I40E_LINK_SPEED_100MB_SHIFT), 183861ae650dSJack F Vogel I40E_LINK_SPEED_1GB = (1 << I40E_LINK_SPEED_1000MB_SHIFT), 183961ae650dSJack F Vogel I40E_LINK_SPEED_10GB = (1 << I40E_LINK_SPEED_10GB_SHIFT), 184061ae650dSJack F Vogel I40E_LINK_SPEED_40GB = (1 << I40E_LINK_SPEED_40GB_SHIFT), 18414294f337SSean Bruno I40E_LINK_SPEED_20GB = (1 << I40E_LINK_SPEED_20GB_SHIFT), 18424294f337SSean Bruno I40E_LINK_SPEED_25GB = (1 << I40E_LINK_SPEED_25GB_SHIFT), 184361ae650dSJack F Vogel }; 184461ae650dSJack F Vogel 184561ae650dSJack F Vogel struct i40e_aqc_module_desc { 184661ae650dSJack F Vogel u8 oui[3]; 184761ae650dSJack F Vogel u8 reserved1; 184861ae650dSJack F Vogel u8 part_number[16]; 184961ae650dSJack F Vogel u8 revision[4]; 185061ae650dSJack F Vogel u8 reserved2[8]; 185161ae650dSJack F Vogel }; 185261ae650dSJack F Vogel 1853f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_module_desc); 1854f247dc25SJack F Vogel 185561ae650dSJack F Vogel struct i40e_aq_get_phy_abilities_resp { 185661ae650dSJack F Vogel __le32 phy_type; /* bitmap using the above enum for offsets */ 185761ae650dSJack F Vogel u8 link_speed; /* bitmap using the above enum bit patterns */ 185861ae650dSJack F Vogel u8 abilities; 185961ae650dSJack F Vogel #define I40E_AQ_PHY_FLAG_PAUSE_TX 0x01 186061ae650dSJack F Vogel #define I40E_AQ_PHY_FLAG_PAUSE_RX 0x02 186161ae650dSJack F Vogel #define I40E_AQ_PHY_FLAG_LOW_POWER 0x04 186261ae650dSJack F Vogel #define I40E_AQ_PHY_LINK_ENABLED 0x08 186361ae650dSJack F Vogel #define I40E_AQ_PHY_AN_ENABLED 0x10 186461ae650dSJack F Vogel #define I40E_AQ_PHY_FLAG_MODULE_QUAL 0x20 1865cb6b8299SEric Joyner #define I40E_AQ_PHY_FEC_ABILITY_KR 0x40 1866cb6b8299SEric Joyner #define I40E_AQ_PHY_FEC_ABILITY_RS 0x80 186761ae650dSJack F Vogel __le16 eee_capability; 186861ae650dSJack F Vogel #define I40E_AQ_EEE_100BASE_TX 0x0002 186961ae650dSJack F Vogel #define I40E_AQ_EEE_1000BASE_T 0x0004 187061ae650dSJack F Vogel #define I40E_AQ_EEE_10GBASE_T 0x0008 187161ae650dSJack F Vogel #define I40E_AQ_EEE_1000BASE_KX 0x0010 187261ae650dSJack F Vogel #define I40E_AQ_EEE_10GBASE_KX4 0x0020 187361ae650dSJack F Vogel #define I40E_AQ_EEE_10GBASE_KR 0x0040 187461ae650dSJack F Vogel __le32 eeer_val; 187561ae650dSJack F Vogel u8 d3_lpan; 187661ae650dSJack F Vogel #define I40E_AQ_SET_PHY_D3_LPAN_ENA 0x01 18774294f337SSean Bruno u8 phy_type_ext; 1878cb6b8299SEric Joyner #define I40E_AQ_PHY_TYPE_EXT_25G_KR 0x01 1879cb6b8299SEric Joyner #define I40E_AQ_PHY_TYPE_EXT_25G_CR 0x02 18804294f337SSean Bruno #define I40E_AQ_PHY_TYPE_EXT_25G_SR 0x04 18814294f337SSean Bruno #define I40E_AQ_PHY_TYPE_EXT_25G_LR 0x08 1882*ceebc2f3SEric Joyner #define I40E_AQ_PHY_TYPE_EXT_25G_AOC 0x10 1883*ceebc2f3SEric Joyner #define I40E_AQ_PHY_TYPE_EXT_25G_ACC 0x20 1884cb6b8299SEric Joyner u8 fec_cfg_curr_mod_ext_info; 1885cb6b8299SEric Joyner #define I40E_AQ_ENABLE_FEC_KR 0x01 1886cb6b8299SEric Joyner #define I40E_AQ_ENABLE_FEC_RS 0x02 1887cb6b8299SEric Joyner #define I40E_AQ_REQUEST_FEC_KR 0x04 1888cb6b8299SEric Joyner #define I40E_AQ_REQUEST_FEC_RS 0x08 1889cb6b8299SEric Joyner #define I40E_AQ_ENABLE_FEC_AUTO 0x10 1890cb6b8299SEric Joyner #define I40E_AQ_FEC 1891cb6b8299SEric Joyner #define I40E_AQ_MODULE_TYPE_EXT_MASK 0xE0 1892cb6b8299SEric Joyner #define I40E_AQ_MODULE_TYPE_EXT_SHIFT 5 1893cb6b8299SEric Joyner 18944294f337SSean Bruno u8 ext_comp_code; 189561ae650dSJack F Vogel u8 phy_id[4]; 189661ae650dSJack F Vogel u8 module_type[3]; 189761ae650dSJack F Vogel u8 qualified_module_count; 189861ae650dSJack F Vogel #define I40E_AQ_PHY_MAX_QMS 16 189961ae650dSJack F Vogel struct i40e_aqc_module_desc qualified_module[I40E_AQ_PHY_MAX_QMS]; 190061ae650dSJack F Vogel }; 190161ae650dSJack F Vogel 1902f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x218, i40e_aq_get_phy_abilities_resp); 1903f247dc25SJack F Vogel 190461ae650dSJack F Vogel /* Set PHY Config (direct 0x0601) */ 190561ae650dSJack F Vogel struct i40e_aq_set_phy_config { /* same bits as above in all */ 190661ae650dSJack F Vogel __le32 phy_type; 190761ae650dSJack F Vogel u8 link_speed; 190861ae650dSJack F Vogel u8 abilities; 190961ae650dSJack F Vogel /* bits 0-2 use the values from get_phy_abilities_resp */ 191061ae650dSJack F Vogel #define I40E_AQ_PHY_ENABLE_LINK 0x08 191161ae650dSJack F Vogel #define I40E_AQ_PHY_ENABLE_AN 0x10 191261ae650dSJack F Vogel #define I40E_AQ_PHY_ENABLE_ATOMIC_LINK 0x20 191361ae650dSJack F Vogel __le16 eee_capability; 191461ae650dSJack F Vogel __le32 eeer; 191561ae650dSJack F Vogel u8 low_power_ctrl; 19164294f337SSean Bruno u8 phy_type_ext; 1917cb6b8299SEric Joyner u8 fec_config; 1918cb6b8299SEric Joyner #define I40E_AQ_SET_FEC_ABILITY_KR BIT(0) 1919cb6b8299SEric Joyner #define I40E_AQ_SET_FEC_ABILITY_RS BIT(1) 1920cb6b8299SEric Joyner #define I40E_AQ_SET_FEC_REQUEST_KR BIT(2) 1921cb6b8299SEric Joyner #define I40E_AQ_SET_FEC_REQUEST_RS BIT(3) 1922cb6b8299SEric Joyner #define I40E_AQ_SET_FEC_AUTO BIT(4) 1923cb6b8299SEric Joyner #define I40E_AQ_PHY_FEC_CONFIG_SHIFT 0x0 1924cb6b8299SEric Joyner #define I40E_AQ_PHY_FEC_CONFIG_MASK (0x1F << I40E_AQ_PHY_FEC_CONFIG_SHIFT) 1925cb6b8299SEric Joyner u8 reserved; 192661ae650dSJack F Vogel }; 192761ae650dSJack F Vogel 192861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aq_set_phy_config); 192961ae650dSJack F Vogel 193061ae650dSJack F Vogel /* Set MAC Config command data structure (direct 0x0603) */ 193161ae650dSJack F Vogel struct i40e_aq_set_mac_config { 193261ae650dSJack F Vogel __le16 max_frame_size; 193361ae650dSJack F Vogel u8 params; 193461ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_CRC_EN 0x04 193561ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_MASK 0x78 193661ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_SHIFT 3 193761ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_NONE 0x0 193861ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_1B_13TX 0xF 193961ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_9TX 0x9 194061ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_4TX 0x8 194161ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_3DW_7TX 0x7 194261ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_2DW_3TX 0x6 194361ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_1TX 0x5 194461ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_3DW_2TX 0x4 194561ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_7DW_3TX 0x3 194661ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_4DW_1TX 0x2 194761ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_9DW_1TX 0x1 194861ae650dSJack F Vogel u8 tx_timer_priority; /* bitmap */ 194961ae650dSJack F Vogel __le16 tx_timer_value; 195061ae650dSJack F Vogel __le16 fc_refresh_threshold; 195161ae650dSJack F Vogel u8 reserved[8]; 195261ae650dSJack F Vogel }; 195361ae650dSJack F Vogel 195461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aq_set_mac_config); 195561ae650dSJack F Vogel 195661ae650dSJack F Vogel /* Restart Auto-Negotiation (direct 0x605) */ 195761ae650dSJack F Vogel struct i40e_aqc_set_link_restart_an { 195861ae650dSJack F Vogel u8 command; 195961ae650dSJack F Vogel #define I40E_AQ_PHY_RESTART_AN 0x02 196061ae650dSJack F Vogel #define I40E_AQ_PHY_LINK_ENABLE 0x04 196161ae650dSJack F Vogel u8 reserved[15]; 196261ae650dSJack F Vogel }; 196361ae650dSJack F Vogel 196461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_link_restart_an); 196561ae650dSJack F Vogel 196661ae650dSJack F Vogel /* Get Link Status cmd & response data structure (direct 0x0607) */ 196761ae650dSJack F Vogel struct i40e_aqc_get_link_status { 196861ae650dSJack F Vogel __le16 command_flags; /* only field set on command */ 196961ae650dSJack F Vogel #define I40E_AQ_LSE_MASK 0x3 197061ae650dSJack F Vogel #define I40E_AQ_LSE_NOP 0x0 197161ae650dSJack F Vogel #define I40E_AQ_LSE_DISABLE 0x2 197261ae650dSJack F Vogel #define I40E_AQ_LSE_ENABLE 0x3 197361ae650dSJack F Vogel /* only response uses this flag */ 197461ae650dSJack F Vogel #define I40E_AQ_LSE_IS_ENABLED 0x1 197561ae650dSJack F Vogel u8 phy_type; /* i40e_aq_phy_type */ 197661ae650dSJack F Vogel u8 link_speed; /* i40e_aq_link_speed */ 197761ae650dSJack F Vogel u8 link_info; 1978be771cdaSJack F Vogel #define I40E_AQ_LINK_UP 0x01 /* obsolete */ 1979be771cdaSJack F Vogel #define I40E_AQ_LINK_UP_FUNCTION 0x01 198061ae650dSJack F Vogel #define I40E_AQ_LINK_FAULT 0x02 198161ae650dSJack F Vogel #define I40E_AQ_LINK_FAULT_TX 0x04 198261ae650dSJack F Vogel #define I40E_AQ_LINK_FAULT_RX 0x08 198361ae650dSJack F Vogel #define I40E_AQ_LINK_FAULT_REMOTE 0x10 1984be771cdaSJack F Vogel #define I40E_AQ_LINK_UP_PORT 0x20 198561ae650dSJack F Vogel #define I40E_AQ_MEDIA_AVAILABLE 0x40 198661ae650dSJack F Vogel #define I40E_AQ_SIGNAL_DETECT 0x80 198761ae650dSJack F Vogel u8 an_info; 198861ae650dSJack F Vogel #define I40E_AQ_AN_COMPLETED 0x01 198961ae650dSJack F Vogel #define I40E_AQ_LP_AN_ABILITY 0x02 199061ae650dSJack F Vogel #define I40E_AQ_PD_FAULT 0x04 199161ae650dSJack F Vogel #define I40E_AQ_FEC_EN 0x08 199261ae650dSJack F Vogel #define I40E_AQ_PHY_LOW_POWER 0x10 199361ae650dSJack F Vogel #define I40E_AQ_LINK_PAUSE_TX 0x20 199461ae650dSJack F Vogel #define I40E_AQ_LINK_PAUSE_RX 0x40 199561ae650dSJack F Vogel #define I40E_AQ_QUALIFIED_MODULE 0x80 199661ae650dSJack F Vogel u8 ext_info; 199761ae650dSJack F Vogel #define I40E_AQ_LINK_PHY_TEMP_ALARM 0x01 199861ae650dSJack F Vogel #define I40E_AQ_LINK_XCESSIVE_ERRORS 0x02 199961ae650dSJack F Vogel #define I40E_AQ_LINK_TX_SHIFT 0x02 200061ae650dSJack F Vogel #define I40E_AQ_LINK_TX_MASK (0x03 << I40E_AQ_LINK_TX_SHIFT) 200161ae650dSJack F Vogel #define I40E_AQ_LINK_TX_ACTIVE 0x00 200261ae650dSJack F Vogel #define I40E_AQ_LINK_TX_DRAINED 0x01 200361ae650dSJack F Vogel #define I40E_AQ_LINK_TX_FLUSHED 0x03 200461ae650dSJack F Vogel #define I40E_AQ_LINK_FORCED_40G 0x10 20054294f337SSean Bruno /* 25G Error Codes */ 20064294f337SSean Bruno #define I40E_AQ_25G_NO_ERR 0X00 20074294f337SSean Bruno #define I40E_AQ_25G_NOT_PRESENT 0X01 20084294f337SSean Bruno #define I40E_AQ_25G_NVM_CRC_ERR 0X02 20094294f337SSean Bruno #define I40E_AQ_25G_SBUS_UCODE_ERR 0X03 20104294f337SSean Bruno #define I40E_AQ_25G_SERDES_UCODE_ERR 0X04 20114294f337SSean Bruno #define I40E_AQ_25G_NIMB_UCODE_ERR 0X05 201261ae650dSJack F Vogel u8 loopback; /* use defines from i40e_aqc_set_lb_mode */ 2013*ceebc2f3SEric Joyner /* Since firmware API 1.7 loopback field keeps power class info as well */ 2014*ceebc2f3SEric Joyner #define I40E_AQ_LOOPBACK_MASK 0x07 2015*ceebc2f3SEric Joyner #define I40E_AQ_PWR_CLASS_SHIFT_LB 6 2016*ceebc2f3SEric Joyner #define I40E_AQ_PWR_CLASS_MASK_LB (0x03 << I40E_AQ_PWR_CLASS_SHIFT_LB) 201761ae650dSJack F Vogel __le16 max_frame_size; 201861ae650dSJack F Vogel u8 config; 2019cb6b8299SEric Joyner #define I40E_AQ_CONFIG_FEC_KR_ENA 0x01 2020cb6b8299SEric Joyner #define I40E_AQ_CONFIG_FEC_RS_ENA 0x02 202161ae650dSJack F Vogel #define I40E_AQ_CONFIG_CRC_ENA 0x04 202261ae650dSJack F Vogel #define I40E_AQ_CONFIG_PACING_MASK 0x78 2023*ceebc2f3SEric Joyner union { 2024*ceebc2f3SEric Joyner struct { 20254294f337SSean Bruno u8 power_desc; 2026fdb6f38aSEric Joyner #define I40E_AQ_LINK_POWER_CLASS_1 0x00 2027fdb6f38aSEric Joyner #define I40E_AQ_LINK_POWER_CLASS_2 0x01 2028fdb6f38aSEric Joyner #define I40E_AQ_LINK_POWER_CLASS_3 0x02 2029fdb6f38aSEric Joyner #define I40E_AQ_LINK_POWER_CLASS_4 0x03 20304294f337SSean Bruno #define I40E_AQ_PWR_CLASS_MASK 0x03 2031fdb6f38aSEric Joyner u8 reserved[4]; 203261ae650dSJack F Vogel }; 2033*ceebc2f3SEric Joyner struct { 2034*ceebc2f3SEric Joyner u8 link_type[4]; 2035*ceebc2f3SEric Joyner u8 link_type_ext; 2036*ceebc2f3SEric Joyner }; 2037*ceebc2f3SEric Joyner }; 2038*ceebc2f3SEric Joyner }; 203961ae650dSJack F Vogel 204061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_link_status); 204161ae650dSJack F Vogel 204261ae650dSJack F Vogel /* Set event mask command (direct 0x613) */ 204361ae650dSJack F Vogel struct i40e_aqc_set_phy_int_mask { 204461ae650dSJack F Vogel u8 reserved[8]; 204561ae650dSJack F Vogel __le16 event_mask; 204661ae650dSJack F Vogel #define I40E_AQ_EVENT_LINK_UPDOWN 0x0002 204761ae650dSJack F Vogel #define I40E_AQ_EVENT_MEDIA_NA 0x0004 204861ae650dSJack F Vogel #define I40E_AQ_EVENT_LINK_FAULT 0x0008 204961ae650dSJack F Vogel #define I40E_AQ_EVENT_PHY_TEMP_ALARM 0x0010 205061ae650dSJack F Vogel #define I40E_AQ_EVENT_EXCESSIVE_ERRORS 0x0020 205161ae650dSJack F Vogel #define I40E_AQ_EVENT_SIGNAL_DETECT 0x0040 205261ae650dSJack F Vogel #define I40E_AQ_EVENT_AN_COMPLETED 0x0080 205361ae650dSJack F Vogel #define I40E_AQ_EVENT_MODULE_QUAL_FAIL 0x0100 205461ae650dSJack F Vogel #define I40E_AQ_EVENT_PORT_TX_SUSPENDED 0x0200 205561ae650dSJack F Vogel u8 reserved1[6]; 205661ae650dSJack F Vogel }; 205761ae650dSJack F Vogel 205861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_phy_int_mask); 205961ae650dSJack F Vogel 206061ae650dSJack F Vogel /* Get Local AN advt register (direct 0x0614) 206161ae650dSJack F Vogel * Set Local AN advt register (direct 0x0615) 206261ae650dSJack F Vogel * Get Link Partner AN advt register (direct 0x0616) 206361ae650dSJack F Vogel */ 206461ae650dSJack F Vogel struct i40e_aqc_an_advt_reg { 206561ae650dSJack F Vogel __le32 local_an_reg0; 206661ae650dSJack F Vogel __le16 local_an_reg1; 206761ae650dSJack F Vogel u8 reserved[10]; 206861ae650dSJack F Vogel }; 206961ae650dSJack F Vogel 207061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_an_advt_reg); 207161ae650dSJack F Vogel 207261ae650dSJack F Vogel /* Set Loopback mode (0x0618) */ 207361ae650dSJack F Vogel struct i40e_aqc_set_lb_mode { 2074*ceebc2f3SEric Joyner u8 lb_level; 2075*ceebc2f3SEric Joyner #define I40E_AQ_LB_NONE 0 2076*ceebc2f3SEric Joyner #define I40E_AQ_LB_MAC 1 2077*ceebc2f3SEric Joyner #define I40E_AQ_LB_SERDES 2 2078*ceebc2f3SEric Joyner #define I40E_AQ_LB_PHY_INT 3 2079*ceebc2f3SEric Joyner #define I40E_AQ_LB_PHY_EXT 4 2080*ceebc2f3SEric Joyner #define I40E_AQ_LB_CPVL_PCS 5 2081*ceebc2f3SEric Joyner #define I40E_AQ_LB_CPVL_EXT 6 208261ae650dSJack F Vogel #define I40E_AQ_LB_PHY_LOCAL 0x01 208361ae650dSJack F Vogel #define I40E_AQ_LB_PHY_REMOTE 0x02 208461ae650dSJack F Vogel #define I40E_AQ_LB_MAC_LOCAL 0x04 2085*ceebc2f3SEric Joyner u8 lb_type; 2086*ceebc2f3SEric Joyner #define I40E_AQ_LB_LOCAL 0 2087*ceebc2f3SEric Joyner #define I40E_AQ_LB_FAR 0x01 2088*ceebc2f3SEric Joyner u8 speed; 2089*ceebc2f3SEric Joyner #define I40E_AQ_LB_SPEED_NONE 0 2090*ceebc2f3SEric Joyner #define I40E_AQ_LB_SPEED_1G 1 2091*ceebc2f3SEric Joyner #define I40E_AQ_LB_SPEED_10G 2 2092*ceebc2f3SEric Joyner #define I40E_AQ_LB_SPEED_40G 3 2093*ceebc2f3SEric Joyner #define I40E_AQ_LB_SPEED_20G 4 2094*ceebc2f3SEric Joyner u8 force_speed; 2095*ceebc2f3SEric Joyner u8 reserved[12]; 209661ae650dSJack F Vogel }; 209761ae650dSJack F Vogel 209861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_lb_mode); 209961ae650dSJack F Vogel 210061ae650dSJack F Vogel /* Set PHY Debug command (0x0622) */ 210161ae650dSJack F Vogel struct i40e_aqc_set_phy_debug { 210261ae650dSJack F Vogel u8 command_flags; 210361ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_INTERNAL 0x02 210461ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SHIFT 2 210561ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_MASK (0x03 << \ 210661ae650dSJack F Vogel I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SHIFT) 210761ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_NONE 0x00 210861ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_HARD 0x01 210961ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SOFT 0x02 21104294f337SSean Bruno /* Disable link manageability on a single port */ 211161ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_DISABLE_LINK_FW 0x10 21124294f337SSean Bruno /* Disable link manageability on all ports needs both bits 4 and 5 */ 21134294f337SSean Bruno #define I40E_AQ_PHY_DEBUG_DISABLE_ALL_LINK_FW 0x20 211461ae650dSJack F Vogel u8 reserved[15]; 211561ae650dSJack F Vogel }; 211661ae650dSJack F Vogel 211761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_phy_debug); 211861ae650dSJack F Vogel 211961ae650dSJack F Vogel enum i40e_aq_phy_reg_type { 212061ae650dSJack F Vogel I40E_AQC_PHY_REG_INTERNAL = 0x1, 212161ae650dSJack F Vogel I40E_AQC_PHY_REG_EXERNAL_BASET = 0x2, 212261ae650dSJack F Vogel I40E_AQC_PHY_REG_EXERNAL_MODULE = 0x3 212361ae650dSJack F Vogel }; 212461ae650dSJack F Vogel 2125fdb6f38aSEric Joyner /* Run PHY Activity (0x0626) */ 2126fdb6f38aSEric Joyner struct i40e_aqc_run_phy_activity { 2127fdb6f38aSEric Joyner __le16 activity_id; 2128fdb6f38aSEric Joyner u8 flags; 2129fdb6f38aSEric Joyner u8 reserved1; 2130fdb6f38aSEric Joyner __le32 control; 2131fdb6f38aSEric Joyner __le32 data; 2132fdb6f38aSEric Joyner u8 reserved2[4]; 2133fdb6f38aSEric Joyner }; 2134fdb6f38aSEric Joyner 2135fdb6f38aSEric Joyner I40E_CHECK_CMD_LENGTH(i40e_aqc_run_phy_activity); 2136fdb6f38aSEric Joyner 2137*ceebc2f3SEric Joyner /* Set PHY Register command (0x0628) */ 2138*ceebc2f3SEric Joyner /* Get PHY Register command (0x0629) */ 2139*ceebc2f3SEric Joyner struct i40e_aqc_phy_register_access { 2140*ceebc2f3SEric Joyner u8 phy_interface; 2141*ceebc2f3SEric Joyner #define I40E_AQ_PHY_REG_ACCESS_INTERNAL 0 2142*ceebc2f3SEric Joyner #define I40E_AQ_PHY_REG_ACCESS_EXTERNAL 1 2143*ceebc2f3SEric Joyner #define I40E_AQ_PHY_REG_ACCESS_EXTERNAL_MODULE 2 2144*ceebc2f3SEric Joyner u8 dev_addres; 2145*ceebc2f3SEric Joyner u8 reserved1[2]; 2146*ceebc2f3SEric Joyner __le32 reg_address; 2147*ceebc2f3SEric Joyner __le32 reg_value; 2148*ceebc2f3SEric Joyner u8 reserved2[4]; 2149*ceebc2f3SEric Joyner }; 2150*ceebc2f3SEric Joyner 2151*ceebc2f3SEric Joyner I40E_CHECK_CMD_LENGTH(i40e_aqc_phy_register_access); 2152*ceebc2f3SEric Joyner 215361ae650dSJack F Vogel /* NVM Read command (indirect 0x0701) 215461ae650dSJack F Vogel * NVM Erase commands (direct 0x0702) 215561ae650dSJack F Vogel * NVM Update commands (indirect 0x0703) 215661ae650dSJack F Vogel */ 215761ae650dSJack F Vogel struct i40e_aqc_nvm_update { 215861ae650dSJack F Vogel u8 command_flags; 215961ae650dSJack F Vogel #define I40E_AQ_NVM_LAST_CMD 0x01 216061ae650dSJack F Vogel #define I40E_AQ_NVM_FLASH_ONLY 0x80 2161*ceebc2f3SEric Joyner #define I40E_AQ_NVM_PRESERVATION_FLAGS_SHIFT 1 2162*ceebc2f3SEric Joyner #define I40E_AQ_NVM_PRESERVATION_FLAGS_MASK 0x03 2163*ceebc2f3SEric Joyner #define I40E_AQ_NVM_PRESERVATION_FLAGS_SELECTED 0x03 2164*ceebc2f3SEric Joyner #define I40E_AQ_NVM_PRESERVATION_FLAGS_ALL 0x01 216561ae650dSJack F Vogel u8 module_pointer; 216661ae650dSJack F Vogel __le16 length; 216761ae650dSJack F Vogel __le32 offset; 216861ae650dSJack F Vogel __le32 addr_high; 216961ae650dSJack F Vogel __le32 addr_low; 217061ae650dSJack F Vogel }; 217161ae650dSJack F Vogel 217261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_update); 217361ae650dSJack F Vogel 217461ae650dSJack F Vogel /* NVM Config Read (indirect 0x0704) */ 217561ae650dSJack F Vogel struct i40e_aqc_nvm_config_read { 217661ae650dSJack F Vogel __le16 cmd_flags; 2177f247dc25SJack F Vogel #define I40E_AQ_ANVM_SINGLE_OR_MULTIPLE_FEATURES_MASK 1 2178f247dc25SJack F Vogel #define I40E_AQ_ANVM_READ_SINGLE_FEATURE 0 2179f247dc25SJack F Vogel #define I40E_AQ_ANVM_READ_MULTIPLE_FEATURES 1 218061ae650dSJack F Vogel __le16 element_count; 218161ae650dSJack F Vogel __le16 element_id; /* Feature/field ID */ 2182f247dc25SJack F Vogel __le16 element_id_msw; /* MSWord of field ID */ 218361ae650dSJack F Vogel __le32 address_high; 218461ae650dSJack F Vogel __le32 address_low; 218561ae650dSJack F Vogel }; 218661ae650dSJack F Vogel 218761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_config_read); 218861ae650dSJack F Vogel 218961ae650dSJack F Vogel /* NVM Config Write (indirect 0x0705) */ 219061ae650dSJack F Vogel struct i40e_aqc_nvm_config_write { 219161ae650dSJack F Vogel __le16 cmd_flags; 219261ae650dSJack F Vogel __le16 element_count; 219361ae650dSJack F Vogel u8 reserved[4]; 219461ae650dSJack F Vogel __le32 address_high; 219561ae650dSJack F Vogel __le32 address_low; 219661ae650dSJack F Vogel }; 219761ae650dSJack F Vogel 219861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_config_write); 219961ae650dSJack F Vogel 2200f247dc25SJack F Vogel /* Used for 0x0704 as well as for 0x0705 commands */ 2201f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_SHIFT 1 2202d4683565SEric Joyner #define I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_MASK \ 2203d4683565SEric Joyner (1 << I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_SHIFT) 2204f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE 0 2205f247dc25SJack F Vogel #define I40E_AQ_ANVM_IMMEDIATE_FIELD (1 << FEATURE_OR_IMMEDIATE_SHIFT) 220661ae650dSJack F Vogel struct i40e_aqc_nvm_config_data_feature { 220761ae650dSJack F Vogel __le16 feature_id; 2208f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE_OPTION_OEM_ONLY 0x01 2209f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE_OPTION_DWORD_MAP 0x08 2210f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE_OPTION_POR_CSR 0x10 221161ae650dSJack F Vogel __le16 feature_options; 221261ae650dSJack F Vogel __le16 feature_selection; 221361ae650dSJack F Vogel }; 221461ae650dSJack F Vogel 2215f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x6, i40e_aqc_nvm_config_data_feature); 2216f247dc25SJack F Vogel 221761ae650dSJack F Vogel struct i40e_aqc_nvm_config_data_immediate_field { 2218f247dc25SJack F Vogel __le32 field_id; 2219f247dc25SJack F Vogel __le32 field_value; 222061ae650dSJack F Vogel __le16 field_options; 2221f247dc25SJack F Vogel __le16 reserved; 222261ae650dSJack F Vogel }; 222361ae650dSJack F Vogel 2224f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0xc, i40e_aqc_nvm_config_data_immediate_field); 2225f247dc25SJack F Vogel 2226be771cdaSJack F Vogel /* OEM Post Update (indirect 0x0720) 2227be771cdaSJack F Vogel * no command data struct used 2228be771cdaSJack F Vogel */ 2229be771cdaSJack F Vogel struct i40e_aqc_nvm_oem_post_update { 2230be771cdaSJack F Vogel #define I40E_AQ_NVM_OEM_POST_UPDATE_EXTERNAL_DATA 0x01 2231be771cdaSJack F Vogel u8 sel_data; 2232be771cdaSJack F Vogel u8 reserved[7]; 2233be771cdaSJack F Vogel }; 2234be771cdaSJack F Vogel 2235be771cdaSJack F Vogel I40E_CHECK_STRUCT_LEN(0x8, i40e_aqc_nvm_oem_post_update); 2236be771cdaSJack F Vogel 2237be771cdaSJack F Vogel struct i40e_aqc_nvm_oem_post_update_buffer { 2238be771cdaSJack F Vogel u8 str_len; 2239be771cdaSJack F Vogel u8 dev_addr; 2240be771cdaSJack F Vogel __le16 eeprom_addr; 2241be771cdaSJack F Vogel u8 data[36]; 2242be771cdaSJack F Vogel }; 2243be771cdaSJack F Vogel 2244be771cdaSJack F Vogel I40E_CHECK_STRUCT_LEN(0x28, i40e_aqc_nvm_oem_post_update_buffer); 2245be771cdaSJack F Vogel 2246fdb6f38aSEric Joyner /* Thermal Sensor (indirect 0x0721) 2247fdb6f38aSEric Joyner * read or set thermal sensor configs and values 2248fdb6f38aSEric Joyner * takes a sensor and command specific data buffer, not detailed here 2249fdb6f38aSEric Joyner */ 2250fdb6f38aSEric Joyner struct i40e_aqc_thermal_sensor { 2251fdb6f38aSEric Joyner u8 sensor_action; 2252fdb6f38aSEric Joyner #define I40E_AQ_THERMAL_SENSOR_READ_CONFIG 0 2253fdb6f38aSEric Joyner #define I40E_AQ_THERMAL_SENSOR_SET_CONFIG 1 2254fdb6f38aSEric Joyner #define I40E_AQ_THERMAL_SENSOR_READ_TEMP 2 2255fdb6f38aSEric Joyner u8 reserved[7]; 2256fdb6f38aSEric Joyner __le32 addr_high; 2257fdb6f38aSEric Joyner __le32 addr_low; 2258fdb6f38aSEric Joyner }; 2259fdb6f38aSEric Joyner 2260fdb6f38aSEric Joyner I40E_CHECK_CMD_LENGTH(i40e_aqc_thermal_sensor); 2261fdb6f38aSEric Joyner 226261ae650dSJack F Vogel /* Send to PF command (indirect 0x0801) id is only used by PF 226361ae650dSJack F Vogel * Send to VF command (indirect 0x0802) id is only used by PF 226461ae650dSJack F Vogel * Send to Peer PF command (indirect 0x0803) 226561ae650dSJack F Vogel */ 226661ae650dSJack F Vogel struct i40e_aqc_pf_vf_message { 226761ae650dSJack F Vogel __le32 id; 226861ae650dSJack F Vogel u8 reserved[4]; 226961ae650dSJack F Vogel __le32 addr_high; 227061ae650dSJack F Vogel __le32 addr_low; 227161ae650dSJack F Vogel }; 227261ae650dSJack F Vogel 227361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_pf_vf_message); 227461ae650dSJack F Vogel 227561ae650dSJack F Vogel /* Alternate structure */ 227661ae650dSJack F Vogel 227761ae650dSJack F Vogel /* Direct write (direct 0x0900) 227861ae650dSJack F Vogel * Direct read (direct 0x0902) 227961ae650dSJack F Vogel */ 228061ae650dSJack F Vogel struct i40e_aqc_alternate_write { 228161ae650dSJack F Vogel __le32 address0; 228261ae650dSJack F Vogel __le32 data0; 228361ae650dSJack F Vogel __le32 address1; 228461ae650dSJack F Vogel __le32 data1; 228561ae650dSJack F Vogel }; 228661ae650dSJack F Vogel 228761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_write); 228861ae650dSJack F Vogel 228961ae650dSJack F Vogel /* Indirect write (indirect 0x0901) 229061ae650dSJack F Vogel * Indirect read (indirect 0x0903) 229161ae650dSJack F Vogel */ 229261ae650dSJack F Vogel 229361ae650dSJack F Vogel struct i40e_aqc_alternate_ind_write { 229461ae650dSJack F Vogel __le32 address; 229561ae650dSJack F Vogel __le32 length; 229661ae650dSJack F Vogel __le32 addr_high; 229761ae650dSJack F Vogel __le32 addr_low; 229861ae650dSJack F Vogel }; 229961ae650dSJack F Vogel 230061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_ind_write); 230161ae650dSJack F Vogel 230261ae650dSJack F Vogel /* Done alternate write (direct 0x0904) 230361ae650dSJack F Vogel * uses i40e_aq_desc 230461ae650dSJack F Vogel */ 230561ae650dSJack F Vogel struct i40e_aqc_alternate_write_done { 230661ae650dSJack F Vogel __le16 cmd_flags; 230761ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_MODE_BIOS_MASK 1 230861ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_MODE_BIOS_LEGACY 0 230961ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_MODE_BIOS_UEFI 1 231061ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_RESET_NEEDED 2 231161ae650dSJack F Vogel u8 reserved[14]; 231261ae650dSJack F Vogel }; 231361ae650dSJack F Vogel 231461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_write_done); 231561ae650dSJack F Vogel 231661ae650dSJack F Vogel /* Set OEM mode (direct 0x0905) */ 231761ae650dSJack F Vogel struct i40e_aqc_alternate_set_mode { 231861ae650dSJack F Vogel __le32 mode; 231961ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_MODE_NONE 0 232061ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_MODE_OEM 1 232161ae650dSJack F Vogel u8 reserved[12]; 232261ae650dSJack F Vogel }; 232361ae650dSJack F Vogel 232461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_set_mode); 232561ae650dSJack F Vogel 232661ae650dSJack F Vogel /* Clear port Alternate RAM (direct 0x0906) uses i40e_aq_desc */ 232761ae650dSJack F Vogel 232861ae650dSJack F Vogel /* async events 0x10xx */ 232961ae650dSJack F Vogel 233061ae650dSJack F Vogel /* Lan Queue Overflow Event (direct, 0x1001) */ 233161ae650dSJack F Vogel struct i40e_aqc_lan_overflow { 233261ae650dSJack F Vogel __le32 prtdcb_rupto; 233361ae650dSJack F Vogel __le32 otx_ctl; 233461ae650dSJack F Vogel u8 reserved[8]; 233561ae650dSJack F Vogel }; 233661ae650dSJack F Vogel 233761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lan_overflow); 233861ae650dSJack F Vogel 233961ae650dSJack F Vogel /* Get LLDP MIB (indirect 0x0A00) */ 234061ae650dSJack F Vogel struct i40e_aqc_lldp_get_mib { 234161ae650dSJack F Vogel u8 type; 234261ae650dSJack F Vogel u8 reserved1; 234361ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_TYPE_MASK 0x3 234461ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_LOCAL 0x0 234561ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_REMOTE 0x1 234661ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_LOCAL_AND_REMOTE 0x2 234761ae650dSJack F Vogel #define I40E_AQ_LLDP_BRIDGE_TYPE_MASK 0xC 234861ae650dSJack F Vogel #define I40E_AQ_LLDP_BRIDGE_TYPE_SHIFT 0x2 234961ae650dSJack F Vogel #define I40E_AQ_LLDP_BRIDGE_TYPE_NEAREST_BRIDGE 0x0 235061ae650dSJack F Vogel #define I40E_AQ_LLDP_BRIDGE_TYPE_NON_TPMR 0x1 235161ae650dSJack F Vogel #define I40E_AQ_LLDP_TX_SHIFT 0x4 235261ae650dSJack F Vogel #define I40E_AQ_LLDP_TX_MASK (0x03 << I40E_AQ_LLDP_TX_SHIFT) 235361ae650dSJack F Vogel /* TX pause flags use I40E_AQ_LINK_TX_* above */ 235461ae650dSJack F Vogel __le16 local_len; 235561ae650dSJack F Vogel __le16 remote_len; 235661ae650dSJack F Vogel u8 reserved2[2]; 235761ae650dSJack F Vogel __le32 addr_high; 235861ae650dSJack F Vogel __le32 addr_low; 235961ae650dSJack F Vogel }; 236061ae650dSJack F Vogel 236161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_get_mib); 236261ae650dSJack F Vogel 236361ae650dSJack F Vogel /* Configure LLDP MIB Change Event (direct 0x0A01) 236461ae650dSJack F Vogel * also used for the event (with type in the command field) 236561ae650dSJack F Vogel */ 236661ae650dSJack F Vogel struct i40e_aqc_lldp_update_mib { 236761ae650dSJack F Vogel u8 command; 236861ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_UPDATE_ENABLE 0x0 236961ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_UPDATE_DISABLE 0x1 237061ae650dSJack F Vogel u8 reserved[7]; 237161ae650dSJack F Vogel __le32 addr_high; 237261ae650dSJack F Vogel __le32 addr_low; 237361ae650dSJack F Vogel }; 237461ae650dSJack F Vogel 237561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_update_mib); 237661ae650dSJack F Vogel 237761ae650dSJack F Vogel /* Add LLDP TLV (indirect 0x0A02) 237861ae650dSJack F Vogel * Delete LLDP TLV (indirect 0x0A04) 237961ae650dSJack F Vogel */ 238061ae650dSJack F Vogel struct i40e_aqc_lldp_add_tlv { 238161ae650dSJack F Vogel u8 type; /* only nearest bridge and non-TPMR from 0x0A00 */ 238261ae650dSJack F Vogel u8 reserved1[1]; 238361ae650dSJack F Vogel __le16 len; 238461ae650dSJack F Vogel u8 reserved2[4]; 238561ae650dSJack F Vogel __le32 addr_high; 238661ae650dSJack F Vogel __le32 addr_low; 238761ae650dSJack F Vogel }; 238861ae650dSJack F Vogel 238961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_add_tlv); 239061ae650dSJack F Vogel 239161ae650dSJack F Vogel /* Update LLDP TLV (indirect 0x0A03) */ 239261ae650dSJack F Vogel struct i40e_aqc_lldp_update_tlv { 239361ae650dSJack F Vogel u8 type; /* only nearest bridge and non-TPMR from 0x0A00 */ 239461ae650dSJack F Vogel u8 reserved; 239561ae650dSJack F Vogel __le16 old_len; 239661ae650dSJack F Vogel __le16 new_offset; 239761ae650dSJack F Vogel __le16 new_len; 239861ae650dSJack F Vogel __le32 addr_high; 239961ae650dSJack F Vogel __le32 addr_low; 240061ae650dSJack F Vogel }; 240161ae650dSJack F Vogel 240261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_update_tlv); 240361ae650dSJack F Vogel 240461ae650dSJack F Vogel /* Stop LLDP (direct 0x0A05) */ 240561ae650dSJack F Vogel struct i40e_aqc_lldp_stop { 240661ae650dSJack F Vogel u8 command; 240761ae650dSJack F Vogel #define I40E_AQ_LLDP_AGENT_STOP 0x0 240861ae650dSJack F Vogel #define I40E_AQ_LLDP_AGENT_SHUTDOWN 0x1 240961ae650dSJack F Vogel u8 reserved[15]; 241061ae650dSJack F Vogel }; 241161ae650dSJack F Vogel 241261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_stop); 241361ae650dSJack F Vogel 241461ae650dSJack F Vogel /* Start LLDP (direct 0x0A06) */ 241561ae650dSJack F Vogel 241661ae650dSJack F Vogel struct i40e_aqc_lldp_start { 241761ae650dSJack F Vogel u8 command; 241861ae650dSJack F Vogel #define I40E_AQ_LLDP_AGENT_START 0x1 241961ae650dSJack F Vogel u8 reserved[15]; 242061ae650dSJack F Vogel }; 242161ae650dSJack F Vogel 242261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_start); 242361ae650dSJack F Vogel 2424*ceebc2f3SEric Joyner /* Set DCB (direct 0x0303) */ 2425*ceebc2f3SEric Joyner struct i40e_aqc_set_dcb_parameters { 2426*ceebc2f3SEric Joyner u8 command; 2427*ceebc2f3SEric Joyner #define I40E_AQ_DCB_SET_AGENT 0x1 2428*ceebc2f3SEric Joyner #define I40E_DCB_VALID 0x1 2429*ceebc2f3SEric Joyner u8 valid_flags; 2430*ceebc2f3SEric Joyner u8 reserved[14]; 2431*ceebc2f3SEric Joyner }; 2432*ceebc2f3SEric Joyner 2433*ceebc2f3SEric Joyner I40E_CHECK_CMD_LENGTH(i40e_aqc_set_dcb_parameters); 2434*ceebc2f3SEric Joyner 2435f247dc25SJack F Vogel /* Get CEE DCBX Oper Config (0x0A07) 2436f247dc25SJack F Vogel * uses the generic descriptor struct 2437f247dc25SJack F Vogel * returns below as indirect response 243861ae650dSJack F Vogel */ 243961ae650dSJack F Vogel 2440f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_FCOE_SHIFT 0x0 2441f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_FCOE_MASK (0x7 << I40E_AQC_CEE_APP_FCOE_SHIFT) 2442f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_ISCSI_SHIFT 0x3 2443f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_ISCSI_MASK (0x7 << I40E_AQC_CEE_APP_ISCSI_SHIFT) 2444f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_FIP_SHIFT 0x8 2445f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_FIP_MASK (0x7 << I40E_AQC_CEE_APP_FIP_SHIFT) 2446be771cdaSJack F Vogel 2447f247dc25SJack F Vogel #define I40E_AQC_CEE_PG_STATUS_SHIFT 0x0 2448f247dc25SJack F Vogel #define I40E_AQC_CEE_PG_STATUS_MASK (0x7 << I40E_AQC_CEE_PG_STATUS_SHIFT) 2449f247dc25SJack F Vogel #define I40E_AQC_CEE_PFC_STATUS_SHIFT 0x3 2450f247dc25SJack F Vogel #define I40E_AQC_CEE_PFC_STATUS_MASK (0x7 << I40E_AQC_CEE_PFC_STATUS_SHIFT) 2451f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_STATUS_SHIFT 0x8 2452f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_STATUS_MASK (0x7 << I40E_AQC_CEE_APP_STATUS_SHIFT) 2453be771cdaSJack F Vogel #define I40E_AQC_CEE_FCOE_STATUS_SHIFT 0x8 2454be771cdaSJack F Vogel #define I40E_AQC_CEE_FCOE_STATUS_MASK (0x7 << I40E_AQC_CEE_FCOE_STATUS_SHIFT) 2455be771cdaSJack F Vogel #define I40E_AQC_CEE_ISCSI_STATUS_SHIFT 0xB 2456be771cdaSJack F Vogel #define I40E_AQC_CEE_ISCSI_STATUS_MASK (0x7 << I40E_AQC_CEE_ISCSI_STATUS_SHIFT) 2457be771cdaSJack F Vogel #define I40E_AQC_CEE_FIP_STATUS_SHIFT 0x10 2458be771cdaSJack F Vogel #define I40E_AQC_CEE_FIP_STATUS_MASK (0x7 << I40E_AQC_CEE_FIP_STATUS_SHIFT) 2459be771cdaSJack F Vogel 2460be771cdaSJack F Vogel /* struct i40e_aqc_get_cee_dcb_cfg_v1_resp was originally defined with 2461be771cdaSJack F Vogel * word boundary layout issues, which the Linux compilers silently deal 2462be771cdaSJack F Vogel * with by adding padding, making the actual struct larger than designed. 2463be771cdaSJack F Vogel * However, the FW compiler for the NIC is less lenient and complains 2464be771cdaSJack F Vogel * about the struct. Hence, the struct defined here has an extra byte in 2465be771cdaSJack F Vogel * fields reserved3 and reserved4 to directly acknowledge that padding, 2466be771cdaSJack F Vogel * and the new length is used in the length check macro. 2467be771cdaSJack F Vogel */ 2468f247dc25SJack F Vogel struct i40e_aqc_get_cee_dcb_cfg_v1_resp { 2469f247dc25SJack F Vogel u8 reserved1; 2470f247dc25SJack F Vogel u8 oper_num_tc; 2471f247dc25SJack F Vogel u8 oper_prio_tc[4]; 2472f247dc25SJack F Vogel u8 reserved2; 2473f247dc25SJack F Vogel u8 oper_tc_bw[8]; 2474f247dc25SJack F Vogel u8 oper_pfc_en; 2475be771cdaSJack F Vogel u8 reserved3[2]; 2476f247dc25SJack F Vogel __le16 oper_app_prio; 2477be771cdaSJack F Vogel u8 reserved4[2]; 2478f247dc25SJack F Vogel __le16 tlv_status; 2479f247dc25SJack F Vogel }; 2480f247dc25SJack F Vogel 2481f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x18, i40e_aqc_get_cee_dcb_cfg_v1_resp); 2482f247dc25SJack F Vogel 2483f247dc25SJack F Vogel struct i40e_aqc_get_cee_dcb_cfg_resp { 2484f247dc25SJack F Vogel u8 oper_num_tc; 2485f247dc25SJack F Vogel u8 oper_prio_tc[4]; 2486f247dc25SJack F Vogel u8 oper_tc_bw[8]; 2487f247dc25SJack F Vogel u8 oper_pfc_en; 2488f247dc25SJack F Vogel __le16 oper_app_prio; 2489f247dc25SJack F Vogel __le32 tlv_status; 2490f247dc25SJack F Vogel u8 reserved[12]; 2491f247dc25SJack F Vogel }; 2492f247dc25SJack F Vogel 2493f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_get_cee_dcb_cfg_resp); 2494f247dc25SJack F Vogel 2495f247dc25SJack F Vogel /* Set Local LLDP MIB (indirect 0x0A08) 2496f247dc25SJack F Vogel * Used to replace the local MIB of a given LLDP agent. e.g. DCBx 2497f247dc25SJack F Vogel */ 2498f247dc25SJack F Vogel struct i40e_aqc_lldp_set_local_mib { 2499f247dc25SJack F Vogel #define SET_LOCAL_MIB_AC_TYPE_DCBX_SHIFT 0 2500ac83ea83SEric Joyner #define SET_LOCAL_MIB_AC_TYPE_DCBX_MASK (1 << \ 2501ac83ea83SEric Joyner SET_LOCAL_MIB_AC_TYPE_DCBX_SHIFT) 2502ac83ea83SEric Joyner #define SET_LOCAL_MIB_AC_TYPE_LOCAL_MIB 0x0 2503ac83ea83SEric Joyner #define SET_LOCAL_MIB_AC_TYPE_NON_WILLING_APPS_SHIFT (1) 2504ac83ea83SEric Joyner #define SET_LOCAL_MIB_AC_TYPE_NON_WILLING_APPS_MASK (1 << \ 2505ac83ea83SEric Joyner SET_LOCAL_MIB_AC_TYPE_NON_WILLING_APPS_SHIFT) 2506ac83ea83SEric Joyner #define SET_LOCAL_MIB_AC_TYPE_NON_WILLING_APPS 0x1 2507f247dc25SJack F Vogel u8 type; 2508f247dc25SJack F Vogel u8 reserved0; 2509f247dc25SJack F Vogel __le16 length; 2510f247dc25SJack F Vogel u8 reserved1[4]; 2511f247dc25SJack F Vogel __le32 address_high; 2512f247dc25SJack F Vogel __le32 address_low; 2513f247dc25SJack F Vogel }; 2514f247dc25SJack F Vogel 2515f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_set_local_mib); 2516f247dc25SJack F Vogel 2517223d846dSEric Joyner struct i40e_aqc_lldp_set_local_mib_resp { 2518223d846dSEric Joyner #define SET_LOCAL_MIB_RESP_EVENT_TRIGGERED_MASK 0x01 2519223d846dSEric Joyner u8 status; 2520223d846dSEric Joyner u8 reserved[15]; 2521223d846dSEric Joyner }; 2522223d846dSEric Joyner 2523223d846dSEric Joyner I40E_CHECK_STRUCT_LEN(0x10, i40e_aqc_lldp_set_local_mib_resp); 2524223d846dSEric Joyner 2525f247dc25SJack F Vogel /* Stop/Start LLDP Agent (direct 0x0A09) 2526f247dc25SJack F Vogel * Used for stopping/starting specific LLDP agent. e.g. DCBx 2527f247dc25SJack F Vogel */ 2528f247dc25SJack F Vogel struct i40e_aqc_lldp_stop_start_specific_agent { 2529f247dc25SJack F Vogel #define I40E_AQC_START_SPECIFIC_AGENT_SHIFT 0 2530d4683565SEric Joyner #define I40E_AQC_START_SPECIFIC_AGENT_MASK \ 2531d4683565SEric Joyner (1 << I40E_AQC_START_SPECIFIC_AGENT_SHIFT) 2532f247dc25SJack F Vogel u8 command; 2533f247dc25SJack F Vogel u8 reserved[15]; 2534f247dc25SJack F Vogel }; 2535f247dc25SJack F Vogel 2536f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_stop_start_specific_agent); 2537f247dc25SJack F Vogel 253861ae650dSJack F Vogel /* Add Udp Tunnel command and completion (direct 0x0B00) */ 253961ae650dSJack F Vogel struct i40e_aqc_add_udp_tunnel { 254061ae650dSJack F Vogel __le16 udp_port; 254161ae650dSJack F Vogel u8 reserved0[3]; 254261ae650dSJack F Vogel u8 protocol_type; 254361ae650dSJack F Vogel #define I40E_AQC_TUNNEL_TYPE_VXLAN 0x00 254461ae650dSJack F Vogel #define I40E_AQC_TUNNEL_TYPE_NGE 0x01 254561ae650dSJack F Vogel #define I40E_AQC_TUNNEL_TYPE_TEREDO 0x10 2546fdb6f38aSEric Joyner #define I40E_AQC_TUNNEL_TYPE_VXLAN_GPE 0x11 254761ae650dSJack F Vogel u8 reserved1[10]; 254861ae650dSJack F Vogel }; 254961ae650dSJack F Vogel 255061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_udp_tunnel); 255161ae650dSJack F Vogel 255261ae650dSJack F Vogel struct i40e_aqc_add_udp_tunnel_completion { 255361ae650dSJack F Vogel __le16 udp_port; 255461ae650dSJack F Vogel u8 filter_entry_index; 255561ae650dSJack F Vogel u8 multiple_pfs; 255661ae650dSJack F Vogel #define I40E_AQC_SINGLE_PF 0x0 255761ae650dSJack F Vogel #define I40E_AQC_MULTIPLE_PFS 0x1 255861ae650dSJack F Vogel u8 total_filters; 255961ae650dSJack F Vogel u8 reserved[11]; 256061ae650dSJack F Vogel }; 256161ae650dSJack F Vogel 256261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_udp_tunnel_completion); 256361ae650dSJack F Vogel 256461ae650dSJack F Vogel /* remove UDP Tunnel command (0x0B01) */ 256561ae650dSJack F Vogel struct i40e_aqc_remove_udp_tunnel { 256661ae650dSJack F Vogel u8 reserved[2]; 256761ae650dSJack F Vogel u8 index; /* 0 to 15 */ 256861ae650dSJack F Vogel u8 reserved2[13]; 256961ae650dSJack F Vogel }; 257061ae650dSJack F Vogel 257161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_udp_tunnel); 257261ae650dSJack F Vogel 257361ae650dSJack F Vogel struct i40e_aqc_del_udp_tunnel_completion { 257461ae650dSJack F Vogel __le16 udp_port; 257561ae650dSJack F Vogel u8 index; /* 0 to 15 */ 257661ae650dSJack F Vogel u8 multiple_pfs; 257761ae650dSJack F Vogel u8 total_filters_used; 257861ae650dSJack F Vogel u8 reserved1[11]; 257961ae650dSJack F Vogel }; 258061ae650dSJack F Vogel 258161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_del_udp_tunnel_completion); 258261ae650dSJack F Vogel 25834294f337SSean Bruno struct i40e_aqc_get_set_rss_key { 25844294f337SSean Bruno #define I40E_AQC_SET_RSS_KEY_VSI_VALID (0x1 << 15) 25854294f337SSean Bruno #define I40E_AQC_SET_RSS_KEY_VSI_ID_SHIFT 0 25864294f337SSean Bruno #define I40E_AQC_SET_RSS_KEY_VSI_ID_MASK (0x3FF << \ 25874294f337SSean Bruno I40E_AQC_SET_RSS_KEY_VSI_ID_SHIFT) 25884294f337SSean Bruno __le16 vsi_id; 25894294f337SSean Bruno u8 reserved[6]; 25904294f337SSean Bruno __le32 addr_high; 25914294f337SSean Bruno __le32 addr_low; 25924294f337SSean Bruno }; 25934294f337SSean Bruno 25944294f337SSean Bruno I40E_CHECK_CMD_LENGTH(i40e_aqc_get_set_rss_key); 25954294f337SSean Bruno 25964294f337SSean Bruno struct i40e_aqc_get_set_rss_key_data { 25974294f337SSean Bruno u8 standard_rss_key[0x28]; 25984294f337SSean Bruno u8 extended_hash_key[0xc]; 25994294f337SSean Bruno }; 26004294f337SSean Bruno 26014294f337SSean Bruno I40E_CHECK_STRUCT_LEN(0x34, i40e_aqc_get_set_rss_key_data); 26024294f337SSean Bruno 26034294f337SSean Bruno struct i40e_aqc_get_set_rss_lut { 26044294f337SSean Bruno #define I40E_AQC_SET_RSS_LUT_VSI_VALID (0x1 << 15) 26054294f337SSean Bruno #define I40E_AQC_SET_RSS_LUT_VSI_ID_SHIFT 0 26064294f337SSean Bruno #define I40E_AQC_SET_RSS_LUT_VSI_ID_MASK (0x3FF << \ 26074294f337SSean Bruno I40E_AQC_SET_RSS_LUT_VSI_ID_SHIFT) 26084294f337SSean Bruno __le16 vsi_id; 26094294f337SSean Bruno #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_SHIFT 0 26104294f337SSean Bruno #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_MASK (0x1 << \ 26114294f337SSean Bruno I40E_AQC_SET_RSS_LUT_TABLE_TYPE_SHIFT) 26124294f337SSean Bruno 26134294f337SSean Bruno #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_VSI 0 26144294f337SSean Bruno #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_PF 1 26154294f337SSean Bruno __le16 flags; 26164294f337SSean Bruno u8 reserved[4]; 26174294f337SSean Bruno __le32 addr_high; 26184294f337SSean Bruno __le32 addr_low; 26194294f337SSean Bruno }; 26204294f337SSean Bruno 26214294f337SSean Bruno I40E_CHECK_CMD_LENGTH(i40e_aqc_get_set_rss_lut); 26224294f337SSean Bruno 262361ae650dSJack F Vogel /* tunnel key structure 0x0B10 */ 262461ae650dSJack F Vogel 262561ae650dSJack F Vogel struct i40e_aqc_tunnel_key_structure { 262661ae650dSJack F Vogel u8 key1_off; 262761ae650dSJack F Vogel u8 key2_off; 262861ae650dSJack F Vogel u8 key1_len; /* 0 to 15 */ 262961ae650dSJack F Vogel u8 key2_len; /* 0 to 15 */ 263061ae650dSJack F Vogel u8 flags; 263161ae650dSJack F Vogel #define I40E_AQC_TUNNEL_KEY_STRUCT_OVERRIDE 0x01 263261ae650dSJack F Vogel /* response flags */ 263361ae650dSJack F Vogel #define I40E_AQC_TUNNEL_KEY_STRUCT_SUCCESS 0x01 263461ae650dSJack F Vogel #define I40E_AQC_TUNNEL_KEY_STRUCT_MODIFIED 0x02 263561ae650dSJack F Vogel #define I40E_AQC_TUNNEL_KEY_STRUCT_OVERRIDDEN 0x03 263661ae650dSJack F Vogel u8 network_key_index; 263761ae650dSJack F Vogel #define I40E_AQC_NETWORK_KEY_INDEX_VXLAN 0x0 263861ae650dSJack F Vogel #define I40E_AQC_NETWORK_KEY_INDEX_NGE 0x1 263961ae650dSJack F Vogel #define I40E_AQC_NETWORK_KEY_INDEX_FLEX_MAC_IN_UDP 0x2 264061ae650dSJack F Vogel #define I40E_AQC_NETWORK_KEY_INDEX_GRE 0x3 264161ae650dSJack F Vogel u8 reserved[10]; 264261ae650dSJack F Vogel }; 264361ae650dSJack F Vogel 264461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_tunnel_key_structure); 264561ae650dSJack F Vogel 264661ae650dSJack F Vogel /* OEM mode commands (direct 0xFE0x) */ 264761ae650dSJack F Vogel struct i40e_aqc_oem_param_change { 264861ae650dSJack F Vogel __le32 param_type; 264961ae650dSJack F Vogel #define I40E_AQ_OEM_PARAM_TYPE_PF_CTL 0 265061ae650dSJack F Vogel #define I40E_AQ_OEM_PARAM_TYPE_BW_CTL 1 265161ae650dSJack F Vogel #define I40E_AQ_OEM_PARAM_MAC 2 265261ae650dSJack F Vogel __le32 param_value1; 2653f247dc25SJack F Vogel __le16 param_value2; 2654f247dc25SJack F Vogel u8 reserved[6]; 265561ae650dSJack F Vogel }; 265661ae650dSJack F Vogel 265761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_oem_param_change); 265861ae650dSJack F Vogel 265961ae650dSJack F Vogel struct i40e_aqc_oem_state_change { 266061ae650dSJack F Vogel __le32 state; 266161ae650dSJack F Vogel #define I40E_AQ_OEM_STATE_LINK_DOWN 0x0 266261ae650dSJack F Vogel #define I40E_AQ_OEM_STATE_LINK_UP 0x1 266361ae650dSJack F Vogel u8 reserved[12]; 266461ae650dSJack F Vogel }; 266561ae650dSJack F Vogel 266661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_oem_state_change); 266761ae650dSJack F Vogel 2668f247dc25SJack F Vogel /* Initialize OCSD (0xFE02, direct) */ 2669f247dc25SJack F Vogel struct i40e_aqc_opc_oem_ocsd_initialize { 2670f247dc25SJack F Vogel u8 type_status; 2671f247dc25SJack F Vogel u8 reserved1[3]; 2672f247dc25SJack F Vogel __le32 ocsd_memory_block_addr_high; 2673f247dc25SJack F Vogel __le32 ocsd_memory_block_addr_low; 2674f247dc25SJack F Vogel __le32 requested_update_interval; 2675f247dc25SJack F Vogel }; 2676f247dc25SJack F Vogel 2677f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_opc_oem_ocsd_initialize); 2678f247dc25SJack F Vogel 2679f247dc25SJack F Vogel /* Initialize OCBB (0xFE03, direct) */ 2680f247dc25SJack F Vogel struct i40e_aqc_opc_oem_ocbb_initialize { 2681f247dc25SJack F Vogel u8 type_status; 2682f247dc25SJack F Vogel u8 reserved1[3]; 2683f247dc25SJack F Vogel __le32 ocbb_memory_block_addr_high; 2684f247dc25SJack F Vogel __le32 ocbb_memory_block_addr_low; 2685f247dc25SJack F Vogel u8 reserved2[4]; 2686f247dc25SJack F Vogel }; 2687f247dc25SJack F Vogel 2688f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_opc_oem_ocbb_initialize); 2689f247dc25SJack F Vogel 269061ae650dSJack F Vogel /* debug commands */ 269161ae650dSJack F Vogel 269261ae650dSJack F Vogel /* get device id (0xFF00) uses the generic structure */ 269361ae650dSJack F Vogel 269461ae650dSJack F Vogel /* set test more (0xFF01, internal) */ 269561ae650dSJack F Vogel 269661ae650dSJack F Vogel struct i40e_acq_set_test_mode { 269761ae650dSJack F Vogel u8 mode; 269861ae650dSJack F Vogel #define I40E_AQ_TEST_PARTIAL 0 269961ae650dSJack F Vogel #define I40E_AQ_TEST_FULL 1 270061ae650dSJack F Vogel #define I40E_AQ_TEST_NVM 2 270161ae650dSJack F Vogel u8 reserved[3]; 270261ae650dSJack F Vogel u8 command; 270361ae650dSJack F Vogel #define I40E_AQ_TEST_OPEN 0 270461ae650dSJack F Vogel #define I40E_AQ_TEST_CLOSE 1 270561ae650dSJack F Vogel #define I40E_AQ_TEST_INC 2 270661ae650dSJack F Vogel u8 reserved2[3]; 270761ae650dSJack F Vogel __le32 address_high; 270861ae650dSJack F Vogel __le32 address_low; 270961ae650dSJack F Vogel }; 271061ae650dSJack F Vogel 271161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_acq_set_test_mode); 271261ae650dSJack F Vogel 271361ae650dSJack F Vogel /* Debug Read Register command (0xFF03) 271461ae650dSJack F Vogel * Debug Write Register command (0xFF04) 271561ae650dSJack F Vogel */ 271661ae650dSJack F Vogel struct i40e_aqc_debug_reg_read_write { 271761ae650dSJack F Vogel __le32 reserved; 271861ae650dSJack F Vogel __le32 address; 271961ae650dSJack F Vogel __le32 value_high; 272061ae650dSJack F Vogel __le32 value_low; 272161ae650dSJack F Vogel }; 272261ae650dSJack F Vogel 272361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_reg_read_write); 272461ae650dSJack F Vogel 272561ae650dSJack F Vogel /* Scatter/gather Reg Read (indirect 0xFF05) 272661ae650dSJack F Vogel * Scatter/gather Reg Write (indirect 0xFF06) 272761ae650dSJack F Vogel */ 272861ae650dSJack F Vogel 272961ae650dSJack F Vogel /* i40e_aq_desc is used for the command */ 273061ae650dSJack F Vogel struct i40e_aqc_debug_reg_sg_element_data { 273161ae650dSJack F Vogel __le32 address; 273261ae650dSJack F Vogel __le32 value; 273361ae650dSJack F Vogel }; 273461ae650dSJack F Vogel 273561ae650dSJack F Vogel /* Debug Modify register (direct 0xFF07) */ 273661ae650dSJack F Vogel struct i40e_aqc_debug_modify_reg { 273761ae650dSJack F Vogel __le32 address; 273861ae650dSJack F Vogel __le32 value; 273961ae650dSJack F Vogel __le32 clear_mask; 274061ae650dSJack F Vogel __le32 set_mask; 274161ae650dSJack F Vogel }; 274261ae650dSJack F Vogel 274361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_modify_reg); 274461ae650dSJack F Vogel 274561ae650dSJack F Vogel /* dump internal data (0xFF08, indirect) */ 274661ae650dSJack F Vogel 274761ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_AUX 0 274861ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_SWITCH_FLU 1 274961ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_TXSCHED 2 275061ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_HMC 3 275161ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_MAC0 4 275261ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_MAC1 5 275361ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_MAC2 6 275461ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_MAC3 7 275561ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_DCB 8 275661ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_EMP_MEM 9 275761ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_PKT_BUF 10 275861ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_ALTRAM 11 275961ae650dSJack F Vogel 276061ae650dSJack F Vogel struct i40e_aqc_debug_dump_internals { 276161ae650dSJack F Vogel u8 cluster_id; 276261ae650dSJack F Vogel u8 table_id; 276361ae650dSJack F Vogel __le16 data_size; 276461ae650dSJack F Vogel __le32 idx; 276561ae650dSJack F Vogel __le32 address_high; 276661ae650dSJack F Vogel __le32 address_low; 276761ae650dSJack F Vogel }; 276861ae650dSJack F Vogel 276961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_dump_internals); 277061ae650dSJack F Vogel 277161ae650dSJack F Vogel struct i40e_aqc_debug_modify_internals { 277261ae650dSJack F Vogel u8 cluster_id; 277361ae650dSJack F Vogel u8 cluster_specific_params[7]; 277461ae650dSJack F Vogel __le32 address_high; 277561ae650dSJack F Vogel __le32 address_low; 277661ae650dSJack F Vogel }; 277761ae650dSJack F Vogel 277861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_modify_internals); 277961ae650dSJack F Vogel 2780223d846dSEric Joyner #endif /* _I40E_ADMINQ_CMD_H_ */ 2781