161ae650dSJack F Vogel /****************************************************************************** 261ae650dSJack F Vogel 3b6c8f260SJack F Vogel Copyright (c) 2013-2015, Intel Corporation 461ae650dSJack F Vogel All rights reserved. 561ae650dSJack F Vogel 661ae650dSJack F Vogel Redistribution and use in source and binary forms, with or without 761ae650dSJack F Vogel modification, are permitted provided that the following conditions are met: 861ae650dSJack F Vogel 961ae650dSJack F Vogel 1. Redistributions of source code must retain the above copyright notice, 1061ae650dSJack F Vogel this list of conditions and the following disclaimer. 1161ae650dSJack F Vogel 1261ae650dSJack F Vogel 2. Redistributions in binary form must reproduce the above copyright 1361ae650dSJack F Vogel notice, this list of conditions and the following disclaimer in the 1461ae650dSJack F Vogel documentation and/or other materials provided with the distribution. 1561ae650dSJack F Vogel 1661ae650dSJack F Vogel 3. Neither the name of the Intel Corporation nor the names of its 1761ae650dSJack F Vogel contributors may be used to endorse or promote products derived from 1861ae650dSJack F Vogel this software without specific prior written permission. 1961ae650dSJack F Vogel 2061ae650dSJack F Vogel THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 2161ae650dSJack F Vogel AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2261ae650dSJack F Vogel IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2361ae650dSJack F Vogel ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 2461ae650dSJack F Vogel LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2561ae650dSJack F Vogel CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2661ae650dSJack F Vogel SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2761ae650dSJack F Vogel INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2861ae650dSJack F Vogel CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 2961ae650dSJack F Vogel ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 3061ae650dSJack F Vogel POSSIBILITY OF SUCH DAMAGE. 3161ae650dSJack F Vogel 3261ae650dSJack F Vogel ******************************************************************************/ 3361ae650dSJack F Vogel /*$FreeBSD$*/ 3461ae650dSJack F Vogel 3561ae650dSJack F Vogel #ifndef _I40E_ADMINQ_CMD_H_ 3661ae650dSJack F Vogel #define _I40E_ADMINQ_CMD_H_ 3761ae650dSJack F Vogel 3861ae650dSJack F Vogel /* This header file defines the i40e Admin Queue commands and is shared between 3961ae650dSJack F Vogel * i40e Firmware and Software. 4061ae650dSJack F Vogel * 4161ae650dSJack F Vogel * This file needs to comply with the Linux Kernel coding style. 4261ae650dSJack F Vogel */ 4361ae650dSJack F Vogel 4461ae650dSJack F Vogel #define I40E_FW_API_VERSION_MAJOR 0x0001 45fdb6f38aSEric Joyner #define I40E_FW_API_VERSION_MINOR 0x0005 4661ae650dSJack F Vogel 4761ae650dSJack F Vogel struct i40e_aq_desc { 4861ae650dSJack F Vogel __le16 flags; 4961ae650dSJack F Vogel __le16 opcode; 5061ae650dSJack F Vogel __le16 datalen; 5161ae650dSJack F Vogel __le16 retval; 5261ae650dSJack F Vogel __le32 cookie_high; 5361ae650dSJack F Vogel __le32 cookie_low; 5461ae650dSJack F Vogel union { 5561ae650dSJack F Vogel struct { 5661ae650dSJack F Vogel __le32 param0; 5761ae650dSJack F Vogel __le32 param1; 5861ae650dSJack F Vogel __le32 param2; 5961ae650dSJack F Vogel __le32 param3; 6061ae650dSJack F Vogel } internal; 6161ae650dSJack F Vogel struct { 6261ae650dSJack F Vogel __le32 param0; 6361ae650dSJack F Vogel __le32 param1; 6461ae650dSJack F Vogel __le32 addr_high; 6561ae650dSJack F Vogel __le32 addr_low; 6661ae650dSJack F Vogel } external; 6761ae650dSJack F Vogel u8 raw[16]; 6861ae650dSJack F Vogel } params; 6961ae650dSJack F Vogel }; 7061ae650dSJack F Vogel 7161ae650dSJack F Vogel /* Flags sub-structure 7261ae650dSJack F Vogel * |0 |1 |2 |3 |4 |5 |6 |7 |8 |9 |10 |11 |12 |13 |14 |15 | 7361ae650dSJack F Vogel * |DD |CMP|ERR|VFE| * * RESERVED * * |LB |RD |VFC|BUF|SI |EI |FE | 7461ae650dSJack F Vogel */ 7561ae650dSJack F Vogel 7661ae650dSJack F Vogel /* command flags and offsets*/ 7761ae650dSJack F Vogel #define I40E_AQ_FLAG_DD_SHIFT 0 7861ae650dSJack F Vogel #define I40E_AQ_FLAG_CMP_SHIFT 1 7961ae650dSJack F Vogel #define I40E_AQ_FLAG_ERR_SHIFT 2 8061ae650dSJack F Vogel #define I40E_AQ_FLAG_VFE_SHIFT 3 8161ae650dSJack F Vogel #define I40E_AQ_FLAG_LB_SHIFT 9 8261ae650dSJack F Vogel #define I40E_AQ_FLAG_RD_SHIFT 10 8361ae650dSJack F Vogel #define I40E_AQ_FLAG_VFC_SHIFT 11 8461ae650dSJack F Vogel #define I40E_AQ_FLAG_BUF_SHIFT 12 8561ae650dSJack F Vogel #define I40E_AQ_FLAG_SI_SHIFT 13 8661ae650dSJack F Vogel #define I40E_AQ_FLAG_EI_SHIFT 14 8761ae650dSJack F Vogel #define I40E_AQ_FLAG_FE_SHIFT 15 8861ae650dSJack F Vogel 8961ae650dSJack F Vogel #define I40E_AQ_FLAG_DD (1 << I40E_AQ_FLAG_DD_SHIFT) /* 0x1 */ 9061ae650dSJack F Vogel #define I40E_AQ_FLAG_CMP (1 << I40E_AQ_FLAG_CMP_SHIFT) /* 0x2 */ 9161ae650dSJack F Vogel #define I40E_AQ_FLAG_ERR (1 << I40E_AQ_FLAG_ERR_SHIFT) /* 0x4 */ 9261ae650dSJack F Vogel #define I40E_AQ_FLAG_VFE (1 << I40E_AQ_FLAG_VFE_SHIFT) /* 0x8 */ 9361ae650dSJack F Vogel #define I40E_AQ_FLAG_LB (1 << I40E_AQ_FLAG_LB_SHIFT) /* 0x200 */ 9461ae650dSJack F Vogel #define I40E_AQ_FLAG_RD (1 << I40E_AQ_FLAG_RD_SHIFT) /* 0x400 */ 9561ae650dSJack F Vogel #define I40E_AQ_FLAG_VFC (1 << I40E_AQ_FLAG_VFC_SHIFT) /* 0x800 */ 9661ae650dSJack F Vogel #define I40E_AQ_FLAG_BUF (1 << I40E_AQ_FLAG_BUF_SHIFT) /* 0x1000 */ 9761ae650dSJack F Vogel #define I40E_AQ_FLAG_SI (1 << I40E_AQ_FLAG_SI_SHIFT) /* 0x2000 */ 9861ae650dSJack F Vogel #define I40E_AQ_FLAG_EI (1 << I40E_AQ_FLAG_EI_SHIFT) /* 0x4000 */ 9961ae650dSJack F Vogel #define I40E_AQ_FLAG_FE (1 << I40E_AQ_FLAG_FE_SHIFT) /* 0x8000 */ 10061ae650dSJack F Vogel 10161ae650dSJack F Vogel /* error codes */ 10261ae650dSJack F Vogel enum i40e_admin_queue_err { 10361ae650dSJack F Vogel I40E_AQ_RC_OK = 0, /* success */ 10461ae650dSJack F Vogel I40E_AQ_RC_EPERM = 1, /* Operation not permitted */ 10561ae650dSJack F Vogel I40E_AQ_RC_ENOENT = 2, /* No such element */ 10661ae650dSJack F Vogel I40E_AQ_RC_ESRCH = 3, /* Bad opcode */ 10761ae650dSJack F Vogel I40E_AQ_RC_EINTR = 4, /* operation interrupted */ 10861ae650dSJack F Vogel I40E_AQ_RC_EIO = 5, /* I/O error */ 10961ae650dSJack F Vogel I40E_AQ_RC_ENXIO = 6, /* No such resource */ 11061ae650dSJack F Vogel I40E_AQ_RC_E2BIG = 7, /* Arg too long */ 11161ae650dSJack F Vogel I40E_AQ_RC_EAGAIN = 8, /* Try again */ 11261ae650dSJack F Vogel I40E_AQ_RC_ENOMEM = 9, /* Out of memory */ 11361ae650dSJack F Vogel I40E_AQ_RC_EACCES = 10, /* Permission denied */ 11461ae650dSJack F Vogel I40E_AQ_RC_EFAULT = 11, /* Bad address */ 11561ae650dSJack F Vogel I40E_AQ_RC_EBUSY = 12, /* Device or resource busy */ 11661ae650dSJack F Vogel I40E_AQ_RC_EEXIST = 13, /* object already exists */ 11761ae650dSJack F Vogel I40E_AQ_RC_EINVAL = 14, /* Invalid argument */ 11861ae650dSJack F Vogel I40E_AQ_RC_ENOTTY = 15, /* Not a typewriter */ 11961ae650dSJack F Vogel I40E_AQ_RC_ENOSPC = 16, /* No space left or alloc failure */ 12061ae650dSJack F Vogel I40E_AQ_RC_ENOSYS = 17, /* Function not implemented */ 12161ae650dSJack F Vogel I40E_AQ_RC_ERANGE = 18, /* Parameter out of range */ 12261ae650dSJack F Vogel I40E_AQ_RC_EFLUSHED = 19, /* Cmd flushed due to prev cmd error */ 12361ae650dSJack F Vogel I40E_AQ_RC_BAD_ADDR = 20, /* Descriptor contains a bad pointer */ 12461ae650dSJack F Vogel I40E_AQ_RC_EMODE = 21, /* Op not allowed in current dev mode */ 12561ae650dSJack F Vogel I40E_AQ_RC_EFBIG = 22, /* File too large */ 12661ae650dSJack F Vogel }; 12761ae650dSJack F Vogel 12861ae650dSJack F Vogel /* Admin Queue command opcodes */ 12961ae650dSJack F Vogel enum i40e_admin_queue_opc { 13061ae650dSJack F Vogel /* aq commands */ 13161ae650dSJack F Vogel i40e_aqc_opc_get_version = 0x0001, 13261ae650dSJack F Vogel i40e_aqc_opc_driver_version = 0x0002, 13361ae650dSJack F Vogel i40e_aqc_opc_queue_shutdown = 0x0003, 13461ae650dSJack F Vogel i40e_aqc_opc_set_pf_context = 0x0004, 13561ae650dSJack F Vogel 13661ae650dSJack F Vogel /* resource ownership */ 13761ae650dSJack F Vogel i40e_aqc_opc_request_resource = 0x0008, 13861ae650dSJack F Vogel i40e_aqc_opc_release_resource = 0x0009, 13961ae650dSJack F Vogel 14061ae650dSJack F Vogel i40e_aqc_opc_list_func_capabilities = 0x000A, 14161ae650dSJack F Vogel i40e_aqc_opc_list_dev_capabilities = 0x000B, 14261ae650dSJack F Vogel 1434294f337SSean Bruno /* Proxy commands */ 1444294f337SSean Bruno i40e_aqc_opc_set_proxy_config = 0x0104, 1454294f337SSean Bruno i40e_aqc_opc_set_ns_proxy_table_entry = 0x0105, 1464294f337SSean Bruno 14761ae650dSJack F Vogel /* LAA */ 14861ae650dSJack F Vogel i40e_aqc_opc_mac_address_read = 0x0107, 14961ae650dSJack F Vogel i40e_aqc_opc_mac_address_write = 0x0108, 15061ae650dSJack F Vogel 15161ae650dSJack F Vogel /* PXE */ 15261ae650dSJack F Vogel i40e_aqc_opc_clear_pxe_mode = 0x0110, 15361ae650dSJack F Vogel 1544294f337SSean Bruno /* WoL commands */ 1554294f337SSean Bruno i40e_aqc_opc_set_wol_filter = 0x0120, 1564294f337SSean Bruno i40e_aqc_opc_get_wake_reason = 0x0121, 157*cb6b8299SEric Joyner i40e_aqc_opc_clear_all_wol_filters = 0x025E, 1584294f337SSean Bruno 15961ae650dSJack F Vogel /* internal switch commands */ 16061ae650dSJack F Vogel i40e_aqc_opc_get_switch_config = 0x0200, 16161ae650dSJack F Vogel i40e_aqc_opc_add_statistics = 0x0201, 16261ae650dSJack F Vogel i40e_aqc_opc_remove_statistics = 0x0202, 16361ae650dSJack F Vogel i40e_aqc_opc_set_port_parameters = 0x0203, 16461ae650dSJack F Vogel i40e_aqc_opc_get_switch_resource_alloc = 0x0204, 165fdb6f38aSEric Joyner i40e_aqc_opc_set_switch_config = 0x0205, 166d4683565SEric Joyner i40e_aqc_opc_rx_ctl_reg_read = 0x0206, 167d4683565SEric Joyner i40e_aqc_opc_rx_ctl_reg_write = 0x0207, 16861ae650dSJack F Vogel 16961ae650dSJack F Vogel i40e_aqc_opc_add_vsi = 0x0210, 17061ae650dSJack F Vogel i40e_aqc_opc_update_vsi_parameters = 0x0211, 17161ae650dSJack F Vogel i40e_aqc_opc_get_vsi_parameters = 0x0212, 17261ae650dSJack F Vogel 17361ae650dSJack F Vogel i40e_aqc_opc_add_pv = 0x0220, 17461ae650dSJack F Vogel i40e_aqc_opc_update_pv_parameters = 0x0221, 17561ae650dSJack F Vogel i40e_aqc_opc_get_pv_parameters = 0x0222, 17661ae650dSJack F Vogel 17761ae650dSJack F Vogel i40e_aqc_opc_add_veb = 0x0230, 17861ae650dSJack F Vogel i40e_aqc_opc_update_veb_parameters = 0x0231, 17961ae650dSJack F Vogel i40e_aqc_opc_get_veb_parameters = 0x0232, 18061ae650dSJack F Vogel 18161ae650dSJack F Vogel i40e_aqc_opc_delete_element = 0x0243, 18261ae650dSJack F Vogel 18361ae650dSJack F Vogel i40e_aqc_opc_add_macvlan = 0x0250, 18461ae650dSJack F Vogel i40e_aqc_opc_remove_macvlan = 0x0251, 18561ae650dSJack F Vogel i40e_aqc_opc_add_vlan = 0x0252, 18661ae650dSJack F Vogel i40e_aqc_opc_remove_vlan = 0x0253, 18761ae650dSJack F Vogel i40e_aqc_opc_set_vsi_promiscuous_modes = 0x0254, 18861ae650dSJack F Vogel i40e_aqc_opc_add_tag = 0x0255, 18961ae650dSJack F Vogel i40e_aqc_opc_remove_tag = 0x0256, 19061ae650dSJack F Vogel i40e_aqc_opc_add_multicast_etag = 0x0257, 19161ae650dSJack F Vogel i40e_aqc_opc_remove_multicast_etag = 0x0258, 19261ae650dSJack F Vogel i40e_aqc_opc_update_tag = 0x0259, 19361ae650dSJack F Vogel i40e_aqc_opc_add_control_packet_filter = 0x025A, 19461ae650dSJack F Vogel i40e_aqc_opc_remove_control_packet_filter = 0x025B, 19561ae650dSJack F Vogel i40e_aqc_opc_add_cloud_filters = 0x025C, 19661ae650dSJack F Vogel i40e_aqc_opc_remove_cloud_filters = 0x025D, 1974294f337SSean Bruno i40e_aqc_opc_clear_wol_switch_filters = 0x025E, 19861ae650dSJack F Vogel 19961ae650dSJack F Vogel i40e_aqc_opc_add_mirror_rule = 0x0260, 20061ae650dSJack F Vogel i40e_aqc_opc_delete_mirror_rule = 0x0261, 20161ae650dSJack F Vogel 20261ae650dSJack F Vogel /* DCB commands */ 20361ae650dSJack F Vogel i40e_aqc_opc_dcb_ignore_pfc = 0x0301, 20461ae650dSJack F Vogel i40e_aqc_opc_dcb_updated = 0x0302, 20561ae650dSJack F Vogel 20661ae650dSJack F Vogel /* TX scheduler */ 20761ae650dSJack F Vogel i40e_aqc_opc_configure_vsi_bw_limit = 0x0400, 20861ae650dSJack F Vogel i40e_aqc_opc_configure_vsi_ets_sla_bw_limit = 0x0406, 20961ae650dSJack F Vogel i40e_aqc_opc_configure_vsi_tc_bw = 0x0407, 21061ae650dSJack F Vogel i40e_aqc_opc_query_vsi_bw_config = 0x0408, 21161ae650dSJack F Vogel i40e_aqc_opc_query_vsi_ets_sla_config = 0x040A, 21261ae650dSJack F Vogel i40e_aqc_opc_configure_switching_comp_bw_limit = 0x0410, 21361ae650dSJack F Vogel 21461ae650dSJack F Vogel i40e_aqc_opc_enable_switching_comp_ets = 0x0413, 21561ae650dSJack F Vogel i40e_aqc_opc_modify_switching_comp_ets = 0x0414, 21661ae650dSJack F Vogel i40e_aqc_opc_disable_switching_comp_ets = 0x0415, 21761ae650dSJack F Vogel i40e_aqc_opc_configure_switching_comp_ets_bw_limit = 0x0416, 21861ae650dSJack F Vogel i40e_aqc_opc_configure_switching_comp_bw_config = 0x0417, 21961ae650dSJack F Vogel i40e_aqc_opc_query_switching_comp_ets_config = 0x0418, 22061ae650dSJack F Vogel i40e_aqc_opc_query_port_ets_config = 0x0419, 22161ae650dSJack F Vogel i40e_aqc_opc_query_switching_comp_bw_config = 0x041A, 22261ae650dSJack F Vogel i40e_aqc_opc_suspend_port_tx = 0x041B, 22361ae650dSJack F Vogel i40e_aqc_opc_resume_port_tx = 0x041C, 22461ae650dSJack F Vogel i40e_aqc_opc_configure_partition_bw = 0x041D, 22561ae650dSJack F Vogel /* hmc */ 22661ae650dSJack F Vogel i40e_aqc_opc_query_hmc_resource_profile = 0x0500, 22761ae650dSJack F Vogel i40e_aqc_opc_set_hmc_resource_profile = 0x0501, 22861ae650dSJack F Vogel 22961ae650dSJack F Vogel /* phy commands*/ 23061ae650dSJack F Vogel i40e_aqc_opc_get_phy_abilities = 0x0600, 23161ae650dSJack F Vogel i40e_aqc_opc_set_phy_config = 0x0601, 23261ae650dSJack F Vogel i40e_aqc_opc_set_mac_config = 0x0603, 23361ae650dSJack F Vogel i40e_aqc_opc_set_link_restart_an = 0x0605, 23461ae650dSJack F Vogel i40e_aqc_opc_get_link_status = 0x0607, 23561ae650dSJack F Vogel i40e_aqc_opc_set_phy_int_mask = 0x0613, 23661ae650dSJack F Vogel i40e_aqc_opc_get_local_advt_reg = 0x0614, 23761ae650dSJack F Vogel i40e_aqc_opc_set_local_advt_reg = 0x0615, 23861ae650dSJack F Vogel i40e_aqc_opc_get_partner_advt = 0x0616, 23961ae650dSJack F Vogel i40e_aqc_opc_set_lb_modes = 0x0618, 24061ae650dSJack F Vogel i40e_aqc_opc_get_phy_wol_caps = 0x0621, 24161ae650dSJack F Vogel i40e_aqc_opc_set_phy_debug = 0x0622, 24261ae650dSJack F Vogel i40e_aqc_opc_upload_ext_phy_fm = 0x0625, 243fdb6f38aSEric Joyner i40e_aqc_opc_run_phy_activity = 0x0626, 24461ae650dSJack F Vogel 24561ae650dSJack F Vogel /* NVM commands */ 24661ae650dSJack F Vogel i40e_aqc_opc_nvm_read = 0x0701, 24761ae650dSJack F Vogel i40e_aqc_opc_nvm_erase = 0x0702, 24861ae650dSJack F Vogel i40e_aqc_opc_nvm_update = 0x0703, 24961ae650dSJack F Vogel i40e_aqc_opc_nvm_config_read = 0x0704, 25061ae650dSJack F Vogel i40e_aqc_opc_nvm_config_write = 0x0705, 251be771cdaSJack F Vogel i40e_aqc_opc_oem_post_update = 0x0720, 252fdb6f38aSEric Joyner i40e_aqc_opc_thermal_sensor = 0x0721, 25361ae650dSJack F Vogel 25461ae650dSJack F Vogel /* virtualization commands */ 25561ae650dSJack F Vogel i40e_aqc_opc_send_msg_to_pf = 0x0801, 25661ae650dSJack F Vogel i40e_aqc_opc_send_msg_to_vf = 0x0802, 25761ae650dSJack F Vogel i40e_aqc_opc_send_msg_to_peer = 0x0803, 25861ae650dSJack F Vogel 25961ae650dSJack F Vogel /* alternate structure */ 26061ae650dSJack F Vogel i40e_aqc_opc_alternate_write = 0x0900, 26161ae650dSJack F Vogel i40e_aqc_opc_alternate_write_indirect = 0x0901, 26261ae650dSJack F Vogel i40e_aqc_opc_alternate_read = 0x0902, 26361ae650dSJack F Vogel i40e_aqc_opc_alternate_read_indirect = 0x0903, 26461ae650dSJack F Vogel i40e_aqc_opc_alternate_write_done = 0x0904, 26561ae650dSJack F Vogel i40e_aqc_opc_alternate_set_mode = 0x0905, 26661ae650dSJack F Vogel i40e_aqc_opc_alternate_clear_port = 0x0906, 26761ae650dSJack F Vogel 26861ae650dSJack F Vogel /* LLDP commands */ 26961ae650dSJack F Vogel i40e_aqc_opc_lldp_get_mib = 0x0A00, 27061ae650dSJack F Vogel i40e_aqc_opc_lldp_update_mib = 0x0A01, 27161ae650dSJack F Vogel i40e_aqc_opc_lldp_add_tlv = 0x0A02, 27261ae650dSJack F Vogel i40e_aqc_opc_lldp_update_tlv = 0x0A03, 27361ae650dSJack F Vogel i40e_aqc_opc_lldp_delete_tlv = 0x0A04, 27461ae650dSJack F Vogel i40e_aqc_opc_lldp_stop = 0x0A05, 27561ae650dSJack F Vogel i40e_aqc_opc_lldp_start = 0x0A06, 276f247dc25SJack F Vogel i40e_aqc_opc_get_cee_dcb_cfg = 0x0A07, 277f247dc25SJack F Vogel i40e_aqc_opc_lldp_set_local_mib = 0x0A08, 278f247dc25SJack F Vogel i40e_aqc_opc_lldp_stop_start_spec_agent = 0x0A09, 27961ae650dSJack F Vogel 28061ae650dSJack F Vogel /* Tunnel commands */ 28161ae650dSJack F Vogel i40e_aqc_opc_add_udp_tunnel = 0x0B00, 28261ae650dSJack F Vogel i40e_aqc_opc_del_udp_tunnel = 0x0B01, 2834294f337SSean Bruno i40e_aqc_opc_set_rss_key = 0x0B02, 2844294f337SSean Bruno i40e_aqc_opc_set_rss_lut = 0x0B03, 2854294f337SSean Bruno i40e_aqc_opc_get_rss_key = 0x0B04, 2864294f337SSean Bruno i40e_aqc_opc_get_rss_lut = 0x0B05, 28761ae650dSJack F Vogel 28861ae650dSJack F Vogel /* Async Events */ 28961ae650dSJack F Vogel i40e_aqc_opc_event_lan_overflow = 0x1001, 29061ae650dSJack F Vogel 29161ae650dSJack F Vogel /* OEM commands */ 29261ae650dSJack F Vogel i40e_aqc_opc_oem_parameter_change = 0xFE00, 29361ae650dSJack F Vogel i40e_aqc_opc_oem_device_status_change = 0xFE01, 294f247dc25SJack F Vogel i40e_aqc_opc_oem_ocsd_initialize = 0xFE02, 295f247dc25SJack F Vogel i40e_aqc_opc_oem_ocbb_initialize = 0xFE03, 29661ae650dSJack F Vogel 29761ae650dSJack F Vogel /* debug commands */ 29861ae650dSJack F Vogel i40e_aqc_opc_debug_read_reg = 0xFF03, 29961ae650dSJack F Vogel i40e_aqc_opc_debug_write_reg = 0xFF04, 30061ae650dSJack F Vogel i40e_aqc_opc_debug_modify_reg = 0xFF07, 30161ae650dSJack F Vogel i40e_aqc_opc_debug_dump_internals = 0xFF08, 30261ae650dSJack F Vogel }; 30361ae650dSJack F Vogel 30461ae650dSJack F Vogel /* command structures and indirect data structures */ 30561ae650dSJack F Vogel 30661ae650dSJack F Vogel /* Structure naming conventions: 30761ae650dSJack F Vogel * - no suffix for direct command descriptor structures 30861ae650dSJack F Vogel * - _data for indirect sent data 30961ae650dSJack F Vogel * - _resp for indirect return data (data which is both will use _data) 31061ae650dSJack F Vogel * - _completion for direct return data 31161ae650dSJack F Vogel * - _element_ for repeated elements (may also be _data or _resp) 31261ae650dSJack F Vogel * 31361ae650dSJack F Vogel * Command structures are expected to overlay the params.raw member of the basic 31461ae650dSJack F Vogel * descriptor, and as such cannot exceed 16 bytes in length. 31561ae650dSJack F Vogel */ 31661ae650dSJack F Vogel 31761ae650dSJack F Vogel /* This macro is used to generate a compilation error if a structure 31861ae650dSJack F Vogel * is not exactly the correct length. It gives a divide by zero error if the 31961ae650dSJack F Vogel * structure is not of the correct size, otherwise it creates an enum that is 32061ae650dSJack F Vogel * never used. 32161ae650dSJack F Vogel */ 32261ae650dSJack F Vogel #define I40E_CHECK_STRUCT_LEN(n, X) enum i40e_static_assert_enum_##X \ 32361ae650dSJack F Vogel { i40e_static_assert_##X = (n)/((sizeof(struct X) == (n)) ? 1 : 0) } 32461ae650dSJack F Vogel 32561ae650dSJack F Vogel /* This macro is used extensively to ensure that command structures are 16 32661ae650dSJack F Vogel * bytes in length as they have to map to the raw array of that size. 32761ae650dSJack F Vogel */ 32861ae650dSJack F Vogel #define I40E_CHECK_CMD_LENGTH(X) I40E_CHECK_STRUCT_LEN(16, X) 32961ae650dSJack F Vogel 33061ae650dSJack F Vogel /* internal (0x00XX) commands */ 33161ae650dSJack F Vogel 33261ae650dSJack F Vogel /* Get version (direct 0x0001) */ 33361ae650dSJack F Vogel struct i40e_aqc_get_version { 33461ae650dSJack F Vogel __le32 rom_ver; 33561ae650dSJack F Vogel __le32 fw_build; 33661ae650dSJack F Vogel __le16 fw_major; 33761ae650dSJack F Vogel __le16 fw_minor; 33861ae650dSJack F Vogel __le16 api_major; 33961ae650dSJack F Vogel __le16 api_minor; 34061ae650dSJack F Vogel }; 34161ae650dSJack F Vogel 34261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_version); 34361ae650dSJack F Vogel 34461ae650dSJack F Vogel /* Send driver version (indirect 0x0002) */ 34561ae650dSJack F Vogel struct i40e_aqc_driver_version { 34661ae650dSJack F Vogel u8 driver_major_ver; 34761ae650dSJack F Vogel u8 driver_minor_ver; 34861ae650dSJack F Vogel u8 driver_build_ver; 34961ae650dSJack F Vogel u8 driver_subbuild_ver; 35061ae650dSJack F Vogel u8 reserved[4]; 35161ae650dSJack F Vogel __le32 address_high; 35261ae650dSJack F Vogel __le32 address_low; 35361ae650dSJack F Vogel }; 35461ae650dSJack F Vogel 35561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_driver_version); 35661ae650dSJack F Vogel 35761ae650dSJack F Vogel /* Queue Shutdown (direct 0x0003) */ 35861ae650dSJack F Vogel struct i40e_aqc_queue_shutdown { 35961ae650dSJack F Vogel __le32 driver_unloading; 36061ae650dSJack F Vogel #define I40E_AQ_DRIVER_UNLOADING 0x1 36161ae650dSJack F Vogel u8 reserved[12]; 36261ae650dSJack F Vogel }; 36361ae650dSJack F Vogel 36461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_queue_shutdown); 36561ae650dSJack F Vogel 36661ae650dSJack F Vogel /* Set PF context (0x0004, direct) */ 36761ae650dSJack F Vogel struct i40e_aqc_set_pf_context { 36861ae650dSJack F Vogel u8 pf_id; 36961ae650dSJack F Vogel u8 reserved[15]; 37061ae650dSJack F Vogel }; 37161ae650dSJack F Vogel 37261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_pf_context); 37361ae650dSJack F Vogel 37461ae650dSJack F Vogel /* Request resource ownership (direct 0x0008) 37561ae650dSJack F Vogel * Release resource ownership (direct 0x0009) 37661ae650dSJack F Vogel */ 37761ae650dSJack F Vogel #define I40E_AQ_RESOURCE_NVM 1 37861ae650dSJack F Vogel #define I40E_AQ_RESOURCE_SDP 2 37961ae650dSJack F Vogel #define I40E_AQ_RESOURCE_ACCESS_READ 1 38061ae650dSJack F Vogel #define I40E_AQ_RESOURCE_ACCESS_WRITE 2 38161ae650dSJack F Vogel #define I40E_AQ_RESOURCE_NVM_READ_TIMEOUT 3000 38261ae650dSJack F Vogel #define I40E_AQ_RESOURCE_NVM_WRITE_TIMEOUT 180000 38361ae650dSJack F Vogel 38461ae650dSJack F Vogel struct i40e_aqc_request_resource { 38561ae650dSJack F Vogel __le16 resource_id; 38661ae650dSJack F Vogel __le16 access_type; 38761ae650dSJack F Vogel __le32 timeout; 38861ae650dSJack F Vogel __le32 resource_number; 38961ae650dSJack F Vogel u8 reserved[4]; 39061ae650dSJack F Vogel }; 39161ae650dSJack F Vogel 39261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_request_resource); 39361ae650dSJack F Vogel 39461ae650dSJack F Vogel /* Get function capabilities (indirect 0x000A) 39561ae650dSJack F Vogel * Get device capabilities (indirect 0x000B) 39661ae650dSJack F Vogel */ 39761ae650dSJack F Vogel struct i40e_aqc_list_capabilites { 39861ae650dSJack F Vogel u8 command_flags; 39961ae650dSJack F Vogel #define I40E_AQ_LIST_CAP_PF_INDEX_EN 1 40061ae650dSJack F Vogel u8 pf_index; 40161ae650dSJack F Vogel u8 reserved[2]; 40261ae650dSJack F Vogel __le32 count; 40361ae650dSJack F Vogel __le32 addr_high; 40461ae650dSJack F Vogel __le32 addr_low; 40561ae650dSJack F Vogel }; 40661ae650dSJack F Vogel 40761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_list_capabilites); 40861ae650dSJack F Vogel 40961ae650dSJack F Vogel struct i40e_aqc_list_capabilities_element_resp { 41061ae650dSJack F Vogel __le16 id; 41161ae650dSJack F Vogel u8 major_rev; 41261ae650dSJack F Vogel u8 minor_rev; 41361ae650dSJack F Vogel __le32 number; 41461ae650dSJack F Vogel __le32 logical_id; 41561ae650dSJack F Vogel __le32 phys_id; 41661ae650dSJack F Vogel u8 reserved[16]; 41761ae650dSJack F Vogel }; 41861ae650dSJack F Vogel 41961ae650dSJack F Vogel /* list of caps */ 42061ae650dSJack F Vogel 42161ae650dSJack F Vogel #define I40E_AQ_CAP_ID_SWITCH_MODE 0x0001 42261ae650dSJack F Vogel #define I40E_AQ_CAP_ID_MNG_MODE 0x0002 42361ae650dSJack F Vogel #define I40E_AQ_CAP_ID_NPAR_ACTIVE 0x0003 42461ae650dSJack F Vogel #define I40E_AQ_CAP_ID_OS2BMC_CAP 0x0004 42561ae650dSJack F Vogel #define I40E_AQ_CAP_ID_FUNCTIONS_VALID 0x0005 42661ae650dSJack F Vogel #define I40E_AQ_CAP_ID_ALTERNATE_RAM 0x0006 4277f70bec6SEric Joyner #define I40E_AQ_CAP_ID_WOL_AND_PROXY 0x0008 42861ae650dSJack F Vogel #define I40E_AQ_CAP_ID_SRIOV 0x0012 42961ae650dSJack F Vogel #define I40E_AQ_CAP_ID_VF 0x0013 43061ae650dSJack F Vogel #define I40E_AQ_CAP_ID_VMDQ 0x0014 43161ae650dSJack F Vogel #define I40E_AQ_CAP_ID_8021QBG 0x0015 43261ae650dSJack F Vogel #define I40E_AQ_CAP_ID_8021QBR 0x0016 43361ae650dSJack F Vogel #define I40E_AQ_CAP_ID_VSI 0x0017 43461ae650dSJack F Vogel #define I40E_AQ_CAP_ID_DCB 0x0018 43561ae650dSJack F Vogel #define I40E_AQ_CAP_ID_FCOE 0x0021 436f247dc25SJack F Vogel #define I40E_AQ_CAP_ID_ISCSI 0x0022 43761ae650dSJack F Vogel #define I40E_AQ_CAP_ID_RSS 0x0040 43861ae650dSJack F Vogel #define I40E_AQ_CAP_ID_RXQ 0x0041 43961ae650dSJack F Vogel #define I40E_AQ_CAP_ID_TXQ 0x0042 44061ae650dSJack F Vogel #define I40E_AQ_CAP_ID_MSIX 0x0043 44161ae650dSJack F Vogel #define I40E_AQ_CAP_ID_VF_MSIX 0x0044 44261ae650dSJack F Vogel #define I40E_AQ_CAP_ID_FLOW_DIRECTOR 0x0045 44361ae650dSJack F Vogel #define I40E_AQ_CAP_ID_1588 0x0046 44461ae650dSJack F Vogel #define I40E_AQ_CAP_ID_IWARP 0x0051 44561ae650dSJack F Vogel #define I40E_AQ_CAP_ID_LED 0x0061 44661ae650dSJack F Vogel #define I40E_AQ_CAP_ID_SDP 0x0062 44761ae650dSJack F Vogel #define I40E_AQ_CAP_ID_MDIO 0x0063 4487f70bec6SEric Joyner #define I40E_AQ_CAP_ID_WSR_PROT 0x0064 4494294f337SSean Bruno #define I40E_AQ_CAP_ID_NVM_MGMT 0x0080 45061ae650dSJack F Vogel #define I40E_AQ_CAP_ID_FLEX10 0x00F1 45161ae650dSJack F Vogel #define I40E_AQ_CAP_ID_CEM 0x00F2 45261ae650dSJack F Vogel 45361ae650dSJack F Vogel /* Set CPPM Configuration (direct 0x0103) */ 45461ae650dSJack F Vogel struct i40e_aqc_cppm_configuration { 45561ae650dSJack F Vogel __le16 command_flags; 45661ae650dSJack F Vogel #define I40E_AQ_CPPM_EN_LTRC 0x0800 45761ae650dSJack F Vogel #define I40E_AQ_CPPM_EN_DMCTH 0x1000 45861ae650dSJack F Vogel #define I40E_AQ_CPPM_EN_DMCTLX 0x2000 45961ae650dSJack F Vogel #define I40E_AQ_CPPM_EN_HPTC 0x4000 46061ae650dSJack F Vogel #define I40E_AQ_CPPM_EN_DMARC 0x8000 46161ae650dSJack F Vogel __le16 ttlx; 46261ae650dSJack F Vogel __le32 dmacr; 46361ae650dSJack F Vogel __le16 dmcth; 46461ae650dSJack F Vogel u8 hptc; 46561ae650dSJack F Vogel u8 reserved; 46661ae650dSJack F Vogel __le32 pfltrc; 46761ae650dSJack F Vogel }; 46861ae650dSJack F Vogel 46961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_cppm_configuration); 47061ae650dSJack F Vogel 47161ae650dSJack F Vogel /* Set ARP Proxy command / response (indirect 0x0104) */ 47261ae650dSJack F Vogel struct i40e_aqc_arp_proxy_data { 47361ae650dSJack F Vogel __le16 command_flags; 4744294f337SSean Bruno #define I40E_AQ_ARP_INIT_IPV4 0x0800 4754294f337SSean Bruno #define I40E_AQ_ARP_UNSUP_CTL 0x1000 4764294f337SSean Bruno #define I40E_AQ_ARP_ENA 0x2000 4774294f337SSean Bruno #define I40E_AQ_ARP_ADD_IPV4 0x4000 4784294f337SSean Bruno #define I40E_AQ_ARP_DEL_IPV4 0x8000 47961ae650dSJack F Vogel __le16 table_id; 4804294f337SSean Bruno __le32 enabled_offloads; 4814294f337SSean Bruno #define I40E_AQ_ARP_DIRECTED_OFFLOAD_ENABLE 0x00000020 4824294f337SSean Bruno #define I40E_AQ_ARP_OFFLOAD_ENABLE 0x00000800 48361ae650dSJack F Vogel __le32 ip_addr; 48461ae650dSJack F Vogel u8 mac_addr[6]; 485f247dc25SJack F Vogel u8 reserved[2]; 48661ae650dSJack F Vogel }; 48761ae650dSJack F Vogel 488f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x14, i40e_aqc_arp_proxy_data); 489f247dc25SJack F Vogel 49061ae650dSJack F Vogel /* Set NS Proxy Table Entry Command (indirect 0x0105) */ 49161ae650dSJack F Vogel struct i40e_aqc_ns_proxy_data { 49261ae650dSJack F Vogel __le16 table_idx_mac_addr_0; 49361ae650dSJack F Vogel __le16 table_idx_mac_addr_1; 49461ae650dSJack F Vogel __le16 table_idx_ipv6_0; 49561ae650dSJack F Vogel __le16 table_idx_ipv6_1; 49661ae650dSJack F Vogel __le16 control; 4974294f337SSean Bruno #define I40E_AQ_NS_PROXY_ADD_0 0x0001 4984294f337SSean Bruno #define I40E_AQ_NS_PROXY_DEL_0 0x0002 4994294f337SSean Bruno #define I40E_AQ_NS_PROXY_ADD_1 0x0004 5004294f337SSean Bruno #define I40E_AQ_NS_PROXY_DEL_1 0x0008 5014294f337SSean Bruno #define I40E_AQ_NS_PROXY_ADD_IPV6_0 0x0010 5024294f337SSean Bruno #define I40E_AQ_NS_PROXY_DEL_IPV6_0 0x0020 5034294f337SSean Bruno #define I40E_AQ_NS_PROXY_ADD_IPV6_1 0x0040 5044294f337SSean Bruno #define I40E_AQ_NS_PROXY_DEL_IPV6_1 0x0080 5054294f337SSean Bruno #define I40E_AQ_NS_PROXY_COMMAND_SEQ 0x0100 5064294f337SSean Bruno #define I40E_AQ_NS_PROXY_INIT_IPV6_TBL 0x0200 5074294f337SSean Bruno #define I40E_AQ_NS_PROXY_INIT_MAC_TBL 0x0400 5084294f337SSean Bruno #define I40E_AQ_NS_PROXY_OFFLOAD_ENABLE 0x0800 5094294f337SSean Bruno #define I40E_AQ_NS_PROXY_DIRECTED_OFFLOAD_ENABLE 0x1000 51061ae650dSJack F Vogel u8 mac_addr_0[6]; 51161ae650dSJack F Vogel u8 mac_addr_1[6]; 51261ae650dSJack F Vogel u8 local_mac_addr[6]; 51361ae650dSJack F Vogel u8 ipv6_addr_0[16]; /* Warning! spec specifies BE byte order */ 51461ae650dSJack F Vogel u8 ipv6_addr_1[16]; 51561ae650dSJack F Vogel }; 51661ae650dSJack F Vogel 517f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x3c, i40e_aqc_ns_proxy_data); 518f247dc25SJack F Vogel 51961ae650dSJack F Vogel /* Manage LAA Command (0x0106) - obsolete */ 52061ae650dSJack F Vogel struct i40e_aqc_mng_laa { 52161ae650dSJack F Vogel __le16 command_flags; 52261ae650dSJack F Vogel #define I40E_AQ_LAA_FLAG_WR 0x8000 52361ae650dSJack F Vogel u8 reserved[2]; 52461ae650dSJack F Vogel __le32 sal; 52561ae650dSJack F Vogel __le16 sah; 52661ae650dSJack F Vogel u8 reserved2[6]; 52761ae650dSJack F Vogel }; 52861ae650dSJack F Vogel 529f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_mng_laa); 530f247dc25SJack F Vogel 53161ae650dSJack F Vogel /* Manage MAC Address Read Command (indirect 0x0107) */ 53261ae650dSJack F Vogel struct i40e_aqc_mac_address_read { 53361ae650dSJack F Vogel __le16 command_flags; 53461ae650dSJack F Vogel #define I40E_AQC_LAN_ADDR_VALID 0x10 53561ae650dSJack F Vogel #define I40E_AQC_SAN_ADDR_VALID 0x20 53661ae650dSJack F Vogel #define I40E_AQC_PORT_ADDR_VALID 0x40 53761ae650dSJack F Vogel #define I40E_AQC_WOL_ADDR_VALID 0x80 538be771cdaSJack F Vogel #define I40E_AQC_MC_MAG_EN_VALID 0x100 539*cb6b8299SEric Joyner #define I40E_AQC_WOL_PRESERVE_STATUS 0x200 540*cb6b8299SEric Joyner #define I40E_AQC_ADDR_VALID_MASK 0x3F0 54161ae650dSJack F Vogel u8 reserved[6]; 54261ae650dSJack F Vogel __le32 addr_high; 54361ae650dSJack F Vogel __le32 addr_low; 54461ae650dSJack F Vogel }; 54561ae650dSJack F Vogel 54661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_mac_address_read); 54761ae650dSJack F Vogel 54861ae650dSJack F Vogel struct i40e_aqc_mac_address_read_data { 54961ae650dSJack F Vogel u8 pf_lan_mac[6]; 55061ae650dSJack F Vogel u8 pf_san_mac[6]; 55161ae650dSJack F Vogel u8 port_mac[6]; 55261ae650dSJack F Vogel u8 pf_wol_mac[6]; 55361ae650dSJack F Vogel }; 55461ae650dSJack F Vogel 55561ae650dSJack F Vogel I40E_CHECK_STRUCT_LEN(24, i40e_aqc_mac_address_read_data); 55661ae650dSJack F Vogel 55761ae650dSJack F Vogel /* Manage MAC Address Write Command (0x0108) */ 55861ae650dSJack F Vogel struct i40e_aqc_mac_address_write { 55961ae650dSJack F Vogel __le16 command_flags; 5604294f337SSean Bruno #define I40E_AQC_MC_MAG_EN 0x0100 561*cb6b8299SEric Joyner #define I40E_AQC_WOL_PRESERVE_ON_PFR 0x0200 56261ae650dSJack F Vogel #define I40E_AQC_WRITE_TYPE_LAA_ONLY 0x0000 56361ae650dSJack F Vogel #define I40E_AQC_WRITE_TYPE_LAA_WOL 0x4000 56461ae650dSJack F Vogel #define I40E_AQC_WRITE_TYPE_PORT 0x8000 565be771cdaSJack F Vogel #define I40E_AQC_WRITE_TYPE_UPDATE_MC_MAG 0xC000 566be771cdaSJack F Vogel #define I40E_AQC_WRITE_TYPE_MASK 0xC000 567be771cdaSJack F Vogel 56861ae650dSJack F Vogel __le16 mac_sah; 56961ae650dSJack F Vogel __le32 mac_sal; 57061ae650dSJack F Vogel u8 reserved[8]; 57161ae650dSJack F Vogel }; 57261ae650dSJack F Vogel 57361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_mac_address_write); 57461ae650dSJack F Vogel 57561ae650dSJack F Vogel /* PXE commands (0x011x) */ 57661ae650dSJack F Vogel 57761ae650dSJack F Vogel /* Clear PXE Command and response (direct 0x0110) */ 57861ae650dSJack F Vogel struct i40e_aqc_clear_pxe { 57961ae650dSJack F Vogel u8 rx_cnt; 58061ae650dSJack F Vogel u8 reserved[15]; 58161ae650dSJack F Vogel }; 58261ae650dSJack F Vogel 58361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_clear_pxe); 58461ae650dSJack F Vogel 5854294f337SSean Bruno /* Set WoL Filter (0x0120) */ 5864294f337SSean Bruno 5874294f337SSean Bruno struct i40e_aqc_set_wol_filter { 5884294f337SSean Bruno __le16 filter_index; 5894294f337SSean Bruno #define I40E_AQC_MAX_NUM_WOL_FILTERS 8 5904294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_TYPE_MAGIC_SHIFT 15 5914294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_TYPE_MAGIC_MASK (0x1 << \ 5924294f337SSean Bruno I40E_AQC_SET_WOL_FILTER_TYPE_MAGIC_SHIFT) 5934294f337SSean Bruno 5944294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_INDEX_SHIFT 0 5954294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_INDEX_MASK (0x7 << \ 5964294f337SSean Bruno I40E_AQC_SET_WOL_FILTER_INDEX_SHIFT) 5974294f337SSean Bruno __le16 cmd_flags; 5984294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER 0x8000 5994294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_NO_TCO_WOL 0x4000 600*cb6b8299SEric Joyner #define I40E_AQC_SET_WOL_FILTER_WOL_PRESERVE_ON_PFR 0x2000 6014294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_ACTION_CLEAR 0 6024294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_ACTION_SET 1 6034294f337SSean Bruno __le16 valid_flags; 6044294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_ACTION_VALID 0x8000 6054294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_NO_TCO_ACTION_VALID 0x4000 6064294f337SSean Bruno u8 reserved[2]; 6074294f337SSean Bruno __le32 address_high; 6084294f337SSean Bruno __le32 address_low; 6094294f337SSean Bruno }; 6104294f337SSean Bruno 6114294f337SSean Bruno I40E_CHECK_CMD_LENGTH(i40e_aqc_set_wol_filter); 6124294f337SSean Bruno 6134294f337SSean Bruno struct i40e_aqc_set_wol_filter_data { 6144294f337SSean Bruno u8 filter[128]; 6154294f337SSean Bruno u8 mask[16]; 6164294f337SSean Bruno }; 6174294f337SSean Bruno 6184294f337SSean Bruno I40E_CHECK_STRUCT_LEN(0x90, i40e_aqc_set_wol_filter_data); 6194294f337SSean Bruno 6204294f337SSean Bruno /* Get Wake Reason (0x0121) */ 6214294f337SSean Bruno 6224294f337SSean Bruno struct i40e_aqc_get_wake_reason_completion { 6234294f337SSean Bruno u8 reserved_1[2]; 6244294f337SSean Bruno __le16 wake_reason; 6254294f337SSean Bruno #define I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_MATCHED_INDEX_SHIFT 0 6264294f337SSean Bruno #define I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_MATCHED_INDEX_MASK (0xFF << \ 6274294f337SSean Bruno I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_MATCHED_INDEX_SHIFT) 6284294f337SSean Bruno #define I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_RESERVED_SHIFT 8 6294294f337SSean Bruno #define I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_RESERVED_MASK (0xFF << \ 6304294f337SSean Bruno I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_RESERVED_SHIFT) 6314294f337SSean Bruno u8 reserved_2[12]; 6324294f337SSean Bruno }; 6334294f337SSean Bruno 6344294f337SSean Bruno I40E_CHECK_CMD_LENGTH(i40e_aqc_get_wake_reason_completion); 6354294f337SSean Bruno 63661ae650dSJack F Vogel /* Switch configuration commands (0x02xx) */ 63761ae650dSJack F Vogel 63861ae650dSJack F Vogel /* Used by many indirect commands that only pass an seid and a buffer in the 63961ae650dSJack F Vogel * command 64061ae650dSJack F Vogel */ 64161ae650dSJack F Vogel struct i40e_aqc_switch_seid { 64261ae650dSJack F Vogel __le16 seid; 64361ae650dSJack F Vogel u8 reserved[6]; 64461ae650dSJack F Vogel __le32 addr_high; 64561ae650dSJack F Vogel __le32 addr_low; 64661ae650dSJack F Vogel }; 64761ae650dSJack F Vogel 64861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_switch_seid); 64961ae650dSJack F Vogel 65061ae650dSJack F Vogel /* Get Switch Configuration command (indirect 0x0200) 65161ae650dSJack F Vogel * uses i40e_aqc_switch_seid for the descriptor 65261ae650dSJack F Vogel */ 65361ae650dSJack F Vogel struct i40e_aqc_get_switch_config_header_resp { 65461ae650dSJack F Vogel __le16 num_reported; 65561ae650dSJack F Vogel __le16 num_total; 65661ae650dSJack F Vogel u8 reserved[12]; 65761ae650dSJack F Vogel }; 65861ae650dSJack F Vogel 659f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_switch_config_header_resp); 660f247dc25SJack F Vogel 66161ae650dSJack F Vogel struct i40e_aqc_switch_config_element_resp { 66261ae650dSJack F Vogel u8 element_type; 66361ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_MAC 1 66461ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_PF 2 66561ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_VF 3 66661ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_EMP 4 66761ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_BMC 5 66861ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_PV 16 66961ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_VEB 17 67061ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_PA 18 67161ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_VSI 19 67261ae650dSJack F Vogel u8 revision; 67361ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_REV_1 1 67461ae650dSJack F Vogel __le16 seid; 67561ae650dSJack F Vogel __le16 uplink_seid; 67661ae650dSJack F Vogel __le16 downlink_seid; 67761ae650dSJack F Vogel u8 reserved[3]; 67861ae650dSJack F Vogel u8 connection_type; 67961ae650dSJack F Vogel #define I40E_AQ_CONN_TYPE_REGULAR 0x1 68061ae650dSJack F Vogel #define I40E_AQ_CONN_TYPE_DEFAULT 0x2 68161ae650dSJack F Vogel #define I40E_AQ_CONN_TYPE_CASCADED 0x3 68261ae650dSJack F Vogel __le16 scheduler_id; 68361ae650dSJack F Vogel __le16 element_info; 68461ae650dSJack F Vogel }; 68561ae650dSJack F Vogel 686f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x10, i40e_aqc_switch_config_element_resp); 687f247dc25SJack F Vogel 68861ae650dSJack F Vogel /* Get Switch Configuration (indirect 0x0200) 68961ae650dSJack F Vogel * an array of elements are returned in the response buffer 69061ae650dSJack F Vogel * the first in the array is the header, remainder are elements 69161ae650dSJack F Vogel */ 69261ae650dSJack F Vogel struct i40e_aqc_get_switch_config_resp { 69361ae650dSJack F Vogel struct i40e_aqc_get_switch_config_header_resp header; 69461ae650dSJack F Vogel struct i40e_aqc_switch_config_element_resp element[1]; 69561ae650dSJack F Vogel }; 69661ae650dSJack F Vogel 697f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_get_switch_config_resp); 698f247dc25SJack F Vogel 69961ae650dSJack F Vogel /* Add Statistics (direct 0x0201) 70061ae650dSJack F Vogel * Remove Statistics (direct 0x0202) 70161ae650dSJack F Vogel */ 70261ae650dSJack F Vogel struct i40e_aqc_add_remove_statistics { 70361ae650dSJack F Vogel __le16 seid; 70461ae650dSJack F Vogel __le16 vlan; 70561ae650dSJack F Vogel __le16 stat_index; 70661ae650dSJack F Vogel u8 reserved[10]; 70761ae650dSJack F Vogel }; 70861ae650dSJack F Vogel 70961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_statistics); 71061ae650dSJack F Vogel 71161ae650dSJack F Vogel /* Set Port Parameters command (direct 0x0203) */ 71261ae650dSJack F Vogel struct i40e_aqc_set_port_parameters { 71361ae650dSJack F Vogel __le16 command_flags; 71461ae650dSJack F Vogel #define I40E_AQ_SET_P_PARAMS_SAVE_BAD_PACKETS 1 71561ae650dSJack F Vogel #define I40E_AQ_SET_P_PARAMS_PAD_SHORT_PACKETS 2 /* must set! */ 71661ae650dSJack F Vogel #define I40E_AQ_SET_P_PARAMS_DOUBLE_VLAN_ENA 4 71761ae650dSJack F Vogel __le16 bad_frame_vsi; 7184294f337SSean Bruno #define I40E_AQ_SET_P_PARAMS_BFRAME_SEID_SHIFT 0x0 7194294f337SSean Bruno #define I40E_AQ_SET_P_PARAMS_BFRAME_SEID_MASK 0x3FF 72061ae650dSJack F Vogel __le16 default_seid; /* reserved for command */ 72161ae650dSJack F Vogel u8 reserved[10]; 72261ae650dSJack F Vogel }; 72361ae650dSJack F Vogel 72461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_port_parameters); 72561ae650dSJack F Vogel 72661ae650dSJack F Vogel /* Get Switch Resource Allocation (indirect 0x0204) */ 72761ae650dSJack F Vogel struct i40e_aqc_get_switch_resource_alloc { 72861ae650dSJack F Vogel u8 num_entries; /* reserved for command */ 72961ae650dSJack F Vogel u8 reserved[7]; 73061ae650dSJack F Vogel __le32 addr_high; 73161ae650dSJack F Vogel __le32 addr_low; 73261ae650dSJack F Vogel }; 73361ae650dSJack F Vogel 73461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_switch_resource_alloc); 73561ae650dSJack F Vogel 73661ae650dSJack F Vogel /* expect an array of these structs in the response buffer */ 73761ae650dSJack F Vogel struct i40e_aqc_switch_resource_alloc_element_resp { 73861ae650dSJack F Vogel u8 resource_type; 73961ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VEB 0x0 74061ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VSI 0x1 74161ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_MACADDR 0x2 74261ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_STAG 0x3 74361ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_ETAG 0x4 74461ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_MULTICAST_HASH 0x5 74561ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_UNICAST_HASH 0x6 74661ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VLAN 0x7 74761ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VSI_LIST_ENTRY 0x8 74861ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_ETAG_LIST_ENTRY 0x9 74961ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VLAN_STAT_POOL 0xA 75061ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_MIRROR_RULE 0xB 75161ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_QUEUE_SETS 0xC 75261ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VLAN_FILTERS 0xD 75361ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_INNER_MAC_FILTERS 0xF 75461ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_IP_FILTERS 0x10 75561ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_GRE_VN_KEYS 0x11 75661ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VN2_KEYS 0x12 75761ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_TUNNEL_PORTS 0x13 75861ae650dSJack F Vogel u8 reserved1; 75961ae650dSJack F Vogel __le16 guaranteed; 76061ae650dSJack F Vogel __le16 total; 76161ae650dSJack F Vogel __le16 used; 76261ae650dSJack F Vogel __le16 total_unalloced; 76361ae650dSJack F Vogel u8 reserved2[6]; 76461ae650dSJack F Vogel }; 76561ae650dSJack F Vogel 766f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x10, i40e_aqc_switch_resource_alloc_element_resp); 767f247dc25SJack F Vogel 768fdb6f38aSEric Joyner /* Set Switch Configuration (direct 0x0205) */ 769fdb6f38aSEric Joyner struct i40e_aqc_set_switch_config { 770fdb6f38aSEric Joyner __le16 flags; 7714294f337SSean Bruno /* flags used for both fields below */ 772fdb6f38aSEric Joyner #define I40E_AQ_SET_SWITCH_CFG_PROMISC 0x0001 773fdb6f38aSEric Joyner #define I40E_AQ_SET_SWITCH_CFG_L2_FILTER 0x0002 774fdb6f38aSEric Joyner __le16 valid_flags; 775fdb6f38aSEric Joyner u8 reserved[12]; 776fdb6f38aSEric Joyner }; 777fdb6f38aSEric Joyner 778fdb6f38aSEric Joyner I40E_CHECK_CMD_LENGTH(i40e_aqc_set_switch_config); 779fdb6f38aSEric Joyner 780d4683565SEric Joyner /* Read Receive control registers (direct 0x0206) 781d4683565SEric Joyner * Write Receive control registers (direct 0x0207) 782d4683565SEric Joyner * used for accessing Rx control registers that can be 783d4683565SEric Joyner * slow and need special handling when under high Rx load 784d4683565SEric Joyner */ 785d4683565SEric Joyner struct i40e_aqc_rx_ctl_reg_read_write { 786d4683565SEric Joyner __le32 reserved1; 787d4683565SEric Joyner __le32 address; 788d4683565SEric Joyner __le32 reserved2; 789d4683565SEric Joyner __le32 value; 790d4683565SEric Joyner }; 791d4683565SEric Joyner 792d4683565SEric Joyner I40E_CHECK_CMD_LENGTH(i40e_aqc_rx_ctl_reg_read_write); 793d4683565SEric Joyner 79461ae650dSJack F Vogel /* Add VSI (indirect 0x0210) 79561ae650dSJack F Vogel * this indirect command uses struct i40e_aqc_vsi_properties_data 79661ae650dSJack F Vogel * as the indirect buffer (128 bytes) 79761ae650dSJack F Vogel * 79861ae650dSJack F Vogel * Update VSI (indirect 0x211) 79961ae650dSJack F Vogel * uses the same data structure as Add VSI 80061ae650dSJack F Vogel * 80161ae650dSJack F Vogel * Get VSI (indirect 0x0212) 80261ae650dSJack F Vogel * uses the same completion and data structure as Add VSI 80361ae650dSJack F Vogel */ 80461ae650dSJack F Vogel struct i40e_aqc_add_get_update_vsi { 80561ae650dSJack F Vogel __le16 uplink_seid; 80661ae650dSJack F Vogel u8 connection_type; 80761ae650dSJack F Vogel #define I40E_AQ_VSI_CONN_TYPE_NORMAL 0x1 80861ae650dSJack F Vogel #define I40E_AQ_VSI_CONN_TYPE_DEFAULT 0x2 80961ae650dSJack F Vogel #define I40E_AQ_VSI_CONN_TYPE_CASCADED 0x3 81061ae650dSJack F Vogel u8 reserved1; 81161ae650dSJack F Vogel u8 vf_id; 81261ae650dSJack F Vogel u8 reserved2; 81361ae650dSJack F Vogel __le16 vsi_flags; 81461ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_SHIFT 0x0 81561ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_MASK (0x3 << I40E_AQ_VSI_TYPE_SHIFT) 81661ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_VF 0x0 81761ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_VMDQ2 0x1 81861ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_PF 0x2 81961ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_EMP_MNG 0x3 82061ae650dSJack F Vogel #define I40E_AQ_VSI_FLAG_CASCADED_PV 0x4 82161ae650dSJack F Vogel __le32 addr_high; 82261ae650dSJack F Vogel __le32 addr_low; 82361ae650dSJack F Vogel }; 82461ae650dSJack F Vogel 82561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_get_update_vsi); 82661ae650dSJack F Vogel 82761ae650dSJack F Vogel struct i40e_aqc_add_get_update_vsi_completion { 82861ae650dSJack F Vogel __le16 seid; 82961ae650dSJack F Vogel __le16 vsi_number; 83061ae650dSJack F Vogel __le16 vsi_used; 83161ae650dSJack F Vogel __le16 vsi_free; 83261ae650dSJack F Vogel __le32 addr_high; 83361ae650dSJack F Vogel __le32 addr_low; 83461ae650dSJack F Vogel }; 83561ae650dSJack F Vogel 83661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_get_update_vsi_completion); 83761ae650dSJack F Vogel 83861ae650dSJack F Vogel struct i40e_aqc_vsi_properties_data { 83961ae650dSJack F Vogel /* first 96 byte are written by SW */ 84061ae650dSJack F Vogel __le16 valid_sections; 84161ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_SWITCH_VALID 0x0001 84261ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_SECURITY_VALID 0x0002 84361ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_VLAN_VALID 0x0004 84461ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_CAS_PV_VALID 0x0008 84561ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_INGRESS_UP_VALID 0x0010 84661ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_EGRESS_UP_VALID 0x0020 84761ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_QUEUE_MAP_VALID 0x0040 84861ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_QUEUE_OPT_VALID 0x0080 84961ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_OUTER_UP_VALID 0x0100 85061ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_SCHED_VALID 0x0200 85161ae650dSJack F Vogel /* switch section */ 85261ae650dSJack F Vogel __le16 switch_id; /* 12bit id combined with flags below */ 85361ae650dSJack F Vogel #define I40E_AQ_VSI_SW_ID_SHIFT 0x0000 85461ae650dSJack F Vogel #define I40E_AQ_VSI_SW_ID_MASK (0xFFF << I40E_AQ_VSI_SW_ID_SHIFT) 85561ae650dSJack F Vogel #define I40E_AQ_VSI_SW_ID_FLAG_NOT_STAG 0x1000 85661ae650dSJack F Vogel #define I40E_AQ_VSI_SW_ID_FLAG_ALLOW_LB 0x2000 85761ae650dSJack F Vogel #define I40E_AQ_VSI_SW_ID_FLAG_LOCAL_LB 0x4000 85861ae650dSJack F Vogel u8 sw_reserved[2]; 85961ae650dSJack F Vogel /* security section */ 86061ae650dSJack F Vogel u8 sec_flags; 86161ae650dSJack F Vogel #define I40E_AQ_VSI_SEC_FLAG_ALLOW_DEST_OVRD 0x01 86261ae650dSJack F Vogel #define I40E_AQ_VSI_SEC_FLAG_ENABLE_VLAN_CHK 0x02 86361ae650dSJack F Vogel #define I40E_AQ_VSI_SEC_FLAG_ENABLE_MAC_CHK 0x04 86461ae650dSJack F Vogel u8 sec_reserved; 86561ae650dSJack F Vogel /* VLAN section */ 86661ae650dSJack F Vogel __le16 pvid; /* VLANS include priority bits */ 86761ae650dSJack F Vogel __le16 fcoe_pvid; 86861ae650dSJack F Vogel u8 port_vlan_flags; 86961ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_MODE_SHIFT 0x00 87061ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_MODE_MASK (0x03 << \ 87161ae650dSJack F Vogel I40E_AQ_VSI_PVLAN_MODE_SHIFT) 87261ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_MODE_TAGGED 0x01 87361ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_MODE_UNTAGGED 0x02 87461ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_MODE_ALL 0x03 87561ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_INSERT_PVID 0x04 87661ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_SHIFT 0x03 87761ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_MASK (0x3 << \ 87861ae650dSJack F Vogel I40E_AQ_VSI_PVLAN_EMOD_SHIFT) 87961ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_STR_BOTH 0x0 88061ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_STR_UP 0x08 88161ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_STR 0x10 88261ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_NOTHING 0x18 88361ae650dSJack F Vogel u8 pvlan_reserved[3]; 88461ae650dSJack F Vogel /* ingress egress up sections */ 88561ae650dSJack F Vogel __le32 ingress_table; /* bitmap, 3 bits per up */ 88661ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP0_SHIFT 0 88761ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP0_MASK (0x7 << \ 88861ae650dSJack F Vogel I40E_AQ_VSI_UP_TABLE_UP0_SHIFT) 88961ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP1_SHIFT 3 89061ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP1_MASK (0x7 << \ 89161ae650dSJack F Vogel I40E_AQ_VSI_UP_TABLE_UP1_SHIFT) 89261ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP2_SHIFT 6 89361ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP2_MASK (0x7 << \ 89461ae650dSJack F Vogel I40E_AQ_VSI_UP_TABLE_UP2_SHIFT) 89561ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP3_SHIFT 9 89661ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP3_MASK (0x7 << \ 89761ae650dSJack F Vogel I40E_AQ_VSI_UP_TABLE_UP3_SHIFT) 89861ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP4_SHIFT 12 89961ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP4_MASK (0x7 << \ 90061ae650dSJack F Vogel I40E_AQ_VSI_UP_TABLE_UP4_SHIFT) 90161ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP5_SHIFT 15 90261ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP5_MASK (0x7 << \ 90361ae650dSJack F Vogel I40E_AQ_VSI_UP_TABLE_UP5_SHIFT) 90461ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP6_SHIFT 18 90561ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP6_MASK (0x7 << \ 90661ae650dSJack F Vogel I40E_AQ_VSI_UP_TABLE_UP6_SHIFT) 90761ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP7_SHIFT 21 90861ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP7_MASK (0x7 << \ 90961ae650dSJack F Vogel I40E_AQ_VSI_UP_TABLE_UP7_SHIFT) 91061ae650dSJack F Vogel __le32 egress_table; /* same defines as for ingress table */ 91161ae650dSJack F Vogel /* cascaded PV section */ 91261ae650dSJack F Vogel __le16 cas_pv_tag; 91361ae650dSJack F Vogel u8 cas_pv_flags; 91461ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_TAGX_SHIFT 0x00 91561ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_TAGX_MASK (0x03 << \ 91661ae650dSJack F Vogel I40E_AQ_VSI_CAS_PV_TAGX_SHIFT) 91761ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_TAGX_LEAVE 0x00 91861ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_TAGX_REMOVE 0x01 91961ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_TAGX_COPY 0x02 92061ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_INSERT_TAG 0x10 92161ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_ETAG_PRUNE 0x20 92261ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_ACCEPT_HOST_TAG 0x40 92361ae650dSJack F Vogel u8 cas_pv_reserved; 92461ae650dSJack F Vogel /* queue mapping section */ 92561ae650dSJack F Vogel __le16 mapping_flags; 92661ae650dSJack F Vogel #define I40E_AQ_VSI_QUE_MAP_CONTIG 0x0 92761ae650dSJack F Vogel #define I40E_AQ_VSI_QUE_MAP_NONCONTIG 0x1 92861ae650dSJack F Vogel __le16 queue_mapping[16]; 92961ae650dSJack F Vogel #define I40E_AQ_VSI_QUEUE_SHIFT 0x0 93061ae650dSJack F Vogel #define I40E_AQ_VSI_QUEUE_MASK (0x7FF << I40E_AQ_VSI_QUEUE_SHIFT) 93161ae650dSJack F Vogel __le16 tc_mapping[8]; 93261ae650dSJack F Vogel #define I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT 0 93361ae650dSJack F Vogel #define I40E_AQ_VSI_TC_QUE_OFFSET_MASK (0x1FF << \ 93461ae650dSJack F Vogel I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT) 93561ae650dSJack F Vogel #define I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT 9 93661ae650dSJack F Vogel #define I40E_AQ_VSI_TC_QUE_NUMBER_MASK (0x7 << \ 93761ae650dSJack F Vogel I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT) 93861ae650dSJack F Vogel /* queueing option section */ 93961ae650dSJack F Vogel u8 queueing_opt_flags; 9404294f337SSean Bruno #define I40E_AQ_VSI_QUE_OPT_MULTICAST_UDP_ENA 0x04 9414294f337SSean Bruno #define I40E_AQ_VSI_QUE_OPT_UNICAST_UDP_ENA 0x08 94261ae650dSJack F Vogel #define I40E_AQ_VSI_QUE_OPT_TCP_ENA 0x10 94361ae650dSJack F Vogel #define I40E_AQ_VSI_QUE_OPT_FCOE_ENA 0x20 9444294f337SSean Bruno #define I40E_AQ_VSI_QUE_OPT_RSS_LUT_PF 0x00 9454294f337SSean Bruno #define I40E_AQ_VSI_QUE_OPT_RSS_LUT_VSI 0x40 94661ae650dSJack F Vogel u8 queueing_opt_reserved[3]; 94761ae650dSJack F Vogel /* scheduler section */ 94861ae650dSJack F Vogel u8 up_enable_bits; 94961ae650dSJack F Vogel u8 sched_reserved; 95061ae650dSJack F Vogel /* outer up section */ 951d4683565SEric Joyner __le32 outer_up_table; /* same structure and defines as ingress tbl */ 95261ae650dSJack F Vogel u8 cmd_reserved[8]; 95361ae650dSJack F Vogel /* last 32 bytes are written by FW */ 95461ae650dSJack F Vogel __le16 qs_handle[8]; 95561ae650dSJack F Vogel #define I40E_AQ_VSI_QS_HANDLE_INVALID 0xFFFF 95661ae650dSJack F Vogel __le16 stat_counter_idx; 95761ae650dSJack F Vogel __le16 sched_id; 95861ae650dSJack F Vogel u8 resp_reserved[12]; 95961ae650dSJack F Vogel }; 96061ae650dSJack F Vogel 96161ae650dSJack F Vogel I40E_CHECK_STRUCT_LEN(128, i40e_aqc_vsi_properties_data); 96261ae650dSJack F Vogel 96361ae650dSJack F Vogel /* Add Port Virtualizer (direct 0x0220) 96461ae650dSJack F Vogel * also used for update PV (direct 0x0221) but only flags are used 96561ae650dSJack F Vogel * (IS_CTRL_PORT only works on add PV) 96661ae650dSJack F Vogel */ 96761ae650dSJack F Vogel struct i40e_aqc_add_update_pv { 96861ae650dSJack F Vogel __le16 command_flags; 96961ae650dSJack F Vogel #define I40E_AQC_PV_FLAG_PV_TYPE 0x1 97061ae650dSJack F Vogel #define I40E_AQC_PV_FLAG_FWD_UNKNOWN_STAG_EN 0x2 97161ae650dSJack F Vogel #define I40E_AQC_PV_FLAG_FWD_UNKNOWN_ETAG_EN 0x4 97261ae650dSJack F Vogel #define I40E_AQC_PV_FLAG_IS_CTRL_PORT 0x8 97361ae650dSJack F Vogel __le16 uplink_seid; 97461ae650dSJack F Vogel __le16 connected_seid; 97561ae650dSJack F Vogel u8 reserved[10]; 97661ae650dSJack F Vogel }; 97761ae650dSJack F Vogel 97861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_update_pv); 97961ae650dSJack F Vogel 98061ae650dSJack F Vogel struct i40e_aqc_add_update_pv_completion { 98161ae650dSJack F Vogel /* reserved for update; for add also encodes error if rc == ENOSPC */ 98261ae650dSJack F Vogel __le16 pv_seid; 98361ae650dSJack F Vogel #define I40E_AQC_PV_ERR_FLAG_NO_PV 0x1 98461ae650dSJack F Vogel #define I40E_AQC_PV_ERR_FLAG_NO_SCHED 0x2 98561ae650dSJack F Vogel #define I40E_AQC_PV_ERR_FLAG_NO_COUNTER 0x4 98661ae650dSJack F Vogel #define I40E_AQC_PV_ERR_FLAG_NO_ENTRY 0x8 98761ae650dSJack F Vogel u8 reserved[14]; 98861ae650dSJack F Vogel }; 98961ae650dSJack F Vogel 99061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_update_pv_completion); 99161ae650dSJack F Vogel 99261ae650dSJack F Vogel /* Get PV Params (direct 0x0222) 99361ae650dSJack F Vogel * uses i40e_aqc_switch_seid for the descriptor 99461ae650dSJack F Vogel */ 99561ae650dSJack F Vogel 99661ae650dSJack F Vogel struct i40e_aqc_get_pv_params_completion { 99761ae650dSJack F Vogel __le16 seid; 99861ae650dSJack F Vogel __le16 default_stag; 99961ae650dSJack F Vogel __le16 pv_flags; /* same flags as add_pv */ 100061ae650dSJack F Vogel #define I40E_AQC_GET_PV_PV_TYPE 0x1 100161ae650dSJack F Vogel #define I40E_AQC_GET_PV_FRWD_UNKNOWN_STAG 0x2 100261ae650dSJack F Vogel #define I40E_AQC_GET_PV_FRWD_UNKNOWN_ETAG 0x4 100361ae650dSJack F Vogel u8 reserved[8]; 100461ae650dSJack F Vogel __le16 default_port_seid; 100561ae650dSJack F Vogel }; 100661ae650dSJack F Vogel 100761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_pv_params_completion); 100861ae650dSJack F Vogel 100961ae650dSJack F Vogel /* Add VEB (direct 0x0230) */ 101061ae650dSJack F Vogel struct i40e_aqc_add_veb { 101161ae650dSJack F Vogel __le16 uplink_seid; 101261ae650dSJack F Vogel __le16 downlink_seid; 101361ae650dSJack F Vogel __le16 veb_flags; 101461ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_FLOATING 0x1 101561ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_PORT_TYPE_SHIFT 1 101661ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_PORT_TYPE_MASK (0x3 << \ 101761ae650dSJack F Vogel I40E_AQC_ADD_VEB_PORT_TYPE_SHIFT) 101861ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_PORT_TYPE_DEFAULT 0x2 101961ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_PORT_TYPE_DATA 0x4 1020fdb6f38aSEric Joyner #define I40E_AQC_ADD_VEB_ENABLE_L2_FILTER 0x8 /* deprecated */ 1021fdb6f38aSEric Joyner #define I40E_AQC_ADD_VEB_ENABLE_DISABLE_STATS 0x10 102261ae650dSJack F Vogel u8 enable_tcs; 102361ae650dSJack F Vogel u8 reserved[9]; 102461ae650dSJack F Vogel }; 102561ae650dSJack F Vogel 102661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_veb); 102761ae650dSJack F Vogel 102861ae650dSJack F Vogel struct i40e_aqc_add_veb_completion { 102961ae650dSJack F Vogel u8 reserved[6]; 103061ae650dSJack F Vogel __le16 switch_seid; 103161ae650dSJack F Vogel /* also encodes error if rc == ENOSPC; codes are the same as add_pv */ 103261ae650dSJack F Vogel __le16 veb_seid; 103361ae650dSJack F Vogel #define I40E_AQC_VEB_ERR_FLAG_NO_VEB 0x1 103461ae650dSJack F Vogel #define I40E_AQC_VEB_ERR_FLAG_NO_SCHED 0x2 103561ae650dSJack F Vogel #define I40E_AQC_VEB_ERR_FLAG_NO_COUNTER 0x4 103661ae650dSJack F Vogel #define I40E_AQC_VEB_ERR_FLAG_NO_ENTRY 0x8 103761ae650dSJack F Vogel __le16 statistic_index; 103861ae650dSJack F Vogel __le16 vebs_used; 103961ae650dSJack F Vogel __le16 vebs_free; 104061ae650dSJack F Vogel }; 104161ae650dSJack F Vogel 104261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_veb_completion); 104361ae650dSJack F Vogel 104461ae650dSJack F Vogel /* Get VEB Parameters (direct 0x0232) 104561ae650dSJack F Vogel * uses i40e_aqc_switch_seid for the descriptor 104661ae650dSJack F Vogel */ 104761ae650dSJack F Vogel struct i40e_aqc_get_veb_parameters_completion { 104861ae650dSJack F Vogel __le16 seid; 104961ae650dSJack F Vogel __le16 switch_id; 105061ae650dSJack F Vogel __le16 veb_flags; /* only the first/last flags from 0x0230 is valid */ 105161ae650dSJack F Vogel __le16 statistic_index; 105261ae650dSJack F Vogel __le16 vebs_used; 105361ae650dSJack F Vogel __le16 vebs_free; 105461ae650dSJack F Vogel u8 reserved[4]; 105561ae650dSJack F Vogel }; 105661ae650dSJack F Vogel 105761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_veb_parameters_completion); 105861ae650dSJack F Vogel 105961ae650dSJack F Vogel /* Delete Element (direct 0x0243) 106061ae650dSJack F Vogel * uses the generic i40e_aqc_switch_seid 106161ae650dSJack F Vogel */ 106261ae650dSJack F Vogel 106361ae650dSJack F Vogel /* Add MAC-VLAN (indirect 0x0250) */ 106461ae650dSJack F Vogel 106561ae650dSJack F Vogel /* used for the command for most vlan commands */ 106661ae650dSJack F Vogel struct i40e_aqc_macvlan { 106761ae650dSJack F Vogel __le16 num_addresses; 106861ae650dSJack F Vogel __le16 seid[3]; 106961ae650dSJack F Vogel #define I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT 0 107061ae650dSJack F Vogel #define I40E_AQC_MACVLAN_CMD_SEID_NUM_MASK (0x3FF << \ 107161ae650dSJack F Vogel I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT) 107261ae650dSJack F Vogel #define I40E_AQC_MACVLAN_CMD_SEID_VALID 0x8000 107361ae650dSJack F Vogel __le32 addr_high; 107461ae650dSJack F Vogel __le32 addr_low; 107561ae650dSJack F Vogel }; 107661ae650dSJack F Vogel 107761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_macvlan); 107861ae650dSJack F Vogel 107961ae650dSJack F Vogel /* indirect data for command and response */ 108061ae650dSJack F Vogel struct i40e_aqc_add_macvlan_element_data { 108161ae650dSJack F Vogel u8 mac_addr[6]; 108261ae650dSJack F Vogel __le16 vlan_tag; 108361ae650dSJack F Vogel __le16 flags; 108461ae650dSJack F Vogel #define I40E_AQC_MACVLAN_ADD_PERFECT_MATCH 0x0001 108561ae650dSJack F Vogel #define I40E_AQC_MACVLAN_ADD_HASH_MATCH 0x0002 108661ae650dSJack F Vogel #define I40E_AQC_MACVLAN_ADD_IGNORE_VLAN 0x0004 108761ae650dSJack F Vogel #define I40E_AQC_MACVLAN_ADD_TO_QUEUE 0x0008 1088fdb6f38aSEric Joyner #define I40E_AQC_MACVLAN_ADD_USE_SHARED_MAC 0x0010 108961ae650dSJack F Vogel __le16 queue_number; 109061ae650dSJack F Vogel #define I40E_AQC_MACVLAN_CMD_QUEUE_SHIFT 0 109161ae650dSJack F Vogel #define I40E_AQC_MACVLAN_CMD_QUEUE_MASK (0x7FF << \ 109261ae650dSJack F Vogel I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT) 109361ae650dSJack F Vogel /* response section */ 109461ae650dSJack F Vogel u8 match_method; 109561ae650dSJack F Vogel #define I40E_AQC_MM_PERFECT_MATCH 0x01 109661ae650dSJack F Vogel #define I40E_AQC_MM_HASH_MATCH 0x02 109761ae650dSJack F Vogel #define I40E_AQC_MM_ERR_NO_RES 0xFF 109861ae650dSJack F Vogel u8 reserved1[3]; 109961ae650dSJack F Vogel }; 110061ae650dSJack F Vogel 110161ae650dSJack F Vogel struct i40e_aqc_add_remove_macvlan_completion { 110261ae650dSJack F Vogel __le16 perfect_mac_used; 110361ae650dSJack F Vogel __le16 perfect_mac_free; 110461ae650dSJack F Vogel __le16 unicast_hash_free; 110561ae650dSJack F Vogel __le16 multicast_hash_free; 110661ae650dSJack F Vogel __le32 addr_high; 110761ae650dSJack F Vogel __le32 addr_low; 110861ae650dSJack F Vogel }; 110961ae650dSJack F Vogel 111061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_macvlan_completion); 111161ae650dSJack F Vogel 111261ae650dSJack F Vogel /* Remove MAC-VLAN (indirect 0x0251) 111361ae650dSJack F Vogel * uses i40e_aqc_macvlan for the descriptor 111461ae650dSJack F Vogel * data points to an array of num_addresses of elements 111561ae650dSJack F Vogel */ 111661ae650dSJack F Vogel 111761ae650dSJack F Vogel struct i40e_aqc_remove_macvlan_element_data { 111861ae650dSJack F Vogel u8 mac_addr[6]; 111961ae650dSJack F Vogel __le16 vlan_tag; 112061ae650dSJack F Vogel u8 flags; 112161ae650dSJack F Vogel #define I40E_AQC_MACVLAN_DEL_PERFECT_MATCH 0x01 112261ae650dSJack F Vogel #define I40E_AQC_MACVLAN_DEL_HASH_MATCH 0x02 112361ae650dSJack F Vogel #define I40E_AQC_MACVLAN_DEL_IGNORE_VLAN 0x08 112461ae650dSJack F Vogel #define I40E_AQC_MACVLAN_DEL_ALL_VSIS 0x10 112561ae650dSJack F Vogel u8 reserved[3]; 112661ae650dSJack F Vogel /* reply section */ 112761ae650dSJack F Vogel u8 error_code; 112861ae650dSJack F Vogel #define I40E_AQC_REMOVE_MACVLAN_SUCCESS 0x0 112961ae650dSJack F Vogel #define I40E_AQC_REMOVE_MACVLAN_FAIL 0xFF 113061ae650dSJack F Vogel u8 reply_reserved[3]; 113161ae650dSJack F Vogel }; 113261ae650dSJack F Vogel 113361ae650dSJack F Vogel /* Add VLAN (indirect 0x0252) 113461ae650dSJack F Vogel * Remove VLAN (indirect 0x0253) 113561ae650dSJack F Vogel * use the generic i40e_aqc_macvlan for the command 113661ae650dSJack F Vogel */ 113761ae650dSJack F Vogel struct i40e_aqc_add_remove_vlan_element_data { 113861ae650dSJack F Vogel __le16 vlan_tag; 113961ae650dSJack F Vogel u8 vlan_flags; 114061ae650dSJack F Vogel /* flags for add VLAN */ 114161ae650dSJack F Vogel #define I40E_AQC_ADD_VLAN_LOCAL 0x1 114261ae650dSJack F Vogel #define I40E_AQC_ADD_PVLAN_TYPE_SHIFT 1 114361ae650dSJack F Vogel #define I40E_AQC_ADD_PVLAN_TYPE_MASK (0x3 << I40E_AQC_ADD_PVLAN_TYPE_SHIFT) 114461ae650dSJack F Vogel #define I40E_AQC_ADD_PVLAN_TYPE_REGULAR 0x0 114561ae650dSJack F Vogel #define I40E_AQC_ADD_PVLAN_TYPE_PRIMARY 0x2 114661ae650dSJack F Vogel #define I40E_AQC_ADD_PVLAN_TYPE_SECONDARY 0x4 114761ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_SHIFT 3 114861ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_MASK (0x3 << I40E_AQC_VLAN_PTYPE_SHIFT) 114961ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_REGULAR_VSI 0x0 115061ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_PROMISC_VSI 0x8 115161ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_COMMUNITY_VSI 0x10 115261ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_ISOLATED_VSI 0x18 115361ae650dSJack F Vogel /* flags for remove VLAN */ 115461ae650dSJack F Vogel #define I40E_AQC_REMOVE_VLAN_ALL 0x1 115561ae650dSJack F Vogel u8 reserved; 115661ae650dSJack F Vogel u8 result; 115761ae650dSJack F Vogel /* flags for add VLAN */ 115861ae650dSJack F Vogel #define I40E_AQC_ADD_VLAN_SUCCESS 0x0 115961ae650dSJack F Vogel #define I40E_AQC_ADD_VLAN_FAIL_REQUEST 0xFE 116061ae650dSJack F Vogel #define I40E_AQC_ADD_VLAN_FAIL_RESOURCE 0xFF 116161ae650dSJack F Vogel /* flags for remove VLAN */ 116261ae650dSJack F Vogel #define I40E_AQC_REMOVE_VLAN_SUCCESS 0x0 116361ae650dSJack F Vogel #define I40E_AQC_REMOVE_VLAN_FAIL 0xFF 116461ae650dSJack F Vogel u8 reserved1[3]; 116561ae650dSJack F Vogel }; 116661ae650dSJack F Vogel 116761ae650dSJack F Vogel struct i40e_aqc_add_remove_vlan_completion { 116861ae650dSJack F Vogel u8 reserved[4]; 116961ae650dSJack F Vogel __le16 vlans_used; 117061ae650dSJack F Vogel __le16 vlans_free; 117161ae650dSJack F Vogel __le32 addr_high; 117261ae650dSJack F Vogel __le32 addr_low; 117361ae650dSJack F Vogel }; 117461ae650dSJack F Vogel 117561ae650dSJack F Vogel /* Set VSI Promiscuous Modes (direct 0x0254) */ 117661ae650dSJack F Vogel struct i40e_aqc_set_vsi_promiscuous_modes { 117761ae650dSJack F Vogel __le16 promiscuous_flags; 117861ae650dSJack F Vogel __le16 valid_flags; 117961ae650dSJack F Vogel /* flags used for both fields above */ 118061ae650dSJack F Vogel #define I40E_AQC_SET_VSI_PROMISC_UNICAST 0x01 118161ae650dSJack F Vogel #define I40E_AQC_SET_VSI_PROMISC_MULTICAST 0x02 118261ae650dSJack F Vogel #define I40E_AQC_SET_VSI_PROMISC_BROADCAST 0x04 118361ae650dSJack F Vogel #define I40E_AQC_SET_VSI_DEFAULT 0x08 118461ae650dSJack F Vogel #define I40E_AQC_SET_VSI_PROMISC_VLAN 0x10 11856d011ad5SEric Joyner #define I40E_AQC_SET_VSI_PROMISC_TX 0x8000 118661ae650dSJack F Vogel __le16 seid; 118761ae650dSJack F Vogel #define I40E_AQC_VSI_PROM_CMD_SEID_MASK 0x3FF 118861ae650dSJack F Vogel __le16 vlan_tag; 1189be771cdaSJack F Vogel #define I40E_AQC_SET_VSI_VLAN_MASK 0x0FFF 119061ae650dSJack F Vogel #define I40E_AQC_SET_VSI_VLAN_VALID 0x8000 119161ae650dSJack F Vogel u8 reserved[8]; 119261ae650dSJack F Vogel }; 119361ae650dSJack F Vogel 119461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_vsi_promiscuous_modes); 119561ae650dSJack F Vogel 119661ae650dSJack F Vogel /* Add S/E-tag command (direct 0x0255) 119761ae650dSJack F Vogel * Uses generic i40e_aqc_add_remove_tag_completion for completion 119861ae650dSJack F Vogel */ 119961ae650dSJack F Vogel struct i40e_aqc_add_tag { 120061ae650dSJack F Vogel __le16 flags; 120161ae650dSJack F Vogel #define I40E_AQC_ADD_TAG_FLAG_TO_QUEUE 0x0001 120261ae650dSJack F Vogel __le16 seid; 120361ae650dSJack F Vogel #define I40E_AQC_ADD_TAG_CMD_SEID_NUM_SHIFT 0 120461ae650dSJack F Vogel #define I40E_AQC_ADD_TAG_CMD_SEID_NUM_MASK (0x3FF << \ 120561ae650dSJack F Vogel I40E_AQC_ADD_TAG_CMD_SEID_NUM_SHIFT) 120661ae650dSJack F Vogel __le16 tag; 120761ae650dSJack F Vogel __le16 queue_number; 120861ae650dSJack F Vogel u8 reserved[8]; 120961ae650dSJack F Vogel }; 121061ae650dSJack F Vogel 121161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_tag); 121261ae650dSJack F Vogel 121361ae650dSJack F Vogel struct i40e_aqc_add_remove_tag_completion { 121461ae650dSJack F Vogel u8 reserved[12]; 121561ae650dSJack F Vogel __le16 tags_used; 121661ae650dSJack F Vogel __le16 tags_free; 121761ae650dSJack F Vogel }; 121861ae650dSJack F Vogel 121961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_tag_completion); 122061ae650dSJack F Vogel 122161ae650dSJack F Vogel /* Remove S/E-tag command (direct 0x0256) 122261ae650dSJack F Vogel * Uses generic i40e_aqc_add_remove_tag_completion for completion 122361ae650dSJack F Vogel */ 122461ae650dSJack F Vogel struct i40e_aqc_remove_tag { 122561ae650dSJack F Vogel __le16 seid; 122661ae650dSJack F Vogel #define I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_SHIFT 0 122761ae650dSJack F Vogel #define I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_MASK (0x3FF << \ 122861ae650dSJack F Vogel I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_SHIFT) 122961ae650dSJack F Vogel __le16 tag; 123061ae650dSJack F Vogel u8 reserved[12]; 123161ae650dSJack F Vogel }; 123261ae650dSJack F Vogel 1233f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_tag); 1234f247dc25SJack F Vogel 123561ae650dSJack F Vogel /* Add multicast E-Tag (direct 0x0257) 123661ae650dSJack F Vogel * del multicast E-Tag (direct 0x0258) only uses pv_seid and etag fields 123761ae650dSJack F Vogel * and no external data 123861ae650dSJack F Vogel */ 123961ae650dSJack F Vogel struct i40e_aqc_add_remove_mcast_etag { 124061ae650dSJack F Vogel __le16 pv_seid; 124161ae650dSJack F Vogel __le16 etag; 124261ae650dSJack F Vogel u8 num_unicast_etags; 124361ae650dSJack F Vogel u8 reserved[3]; 124461ae650dSJack F Vogel __le32 addr_high; /* address of array of 2-byte s-tags */ 124561ae650dSJack F Vogel __le32 addr_low; 124661ae650dSJack F Vogel }; 124761ae650dSJack F Vogel 124861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_mcast_etag); 124961ae650dSJack F Vogel 125061ae650dSJack F Vogel struct i40e_aqc_add_remove_mcast_etag_completion { 125161ae650dSJack F Vogel u8 reserved[4]; 125261ae650dSJack F Vogel __le16 mcast_etags_used; 125361ae650dSJack F Vogel __le16 mcast_etags_free; 125461ae650dSJack F Vogel __le32 addr_high; 125561ae650dSJack F Vogel __le32 addr_low; 125661ae650dSJack F Vogel 125761ae650dSJack F Vogel }; 125861ae650dSJack F Vogel 125961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_mcast_etag_completion); 126061ae650dSJack F Vogel 126161ae650dSJack F Vogel /* Update S/E-Tag (direct 0x0259) */ 126261ae650dSJack F Vogel struct i40e_aqc_update_tag { 126361ae650dSJack F Vogel __le16 seid; 126461ae650dSJack F Vogel #define I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_SHIFT 0 126561ae650dSJack F Vogel #define I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_MASK (0x3FF << \ 126661ae650dSJack F Vogel I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_SHIFT) 126761ae650dSJack F Vogel __le16 old_tag; 126861ae650dSJack F Vogel __le16 new_tag; 126961ae650dSJack F Vogel u8 reserved[10]; 127061ae650dSJack F Vogel }; 127161ae650dSJack F Vogel 127261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_update_tag); 127361ae650dSJack F Vogel 127461ae650dSJack F Vogel struct i40e_aqc_update_tag_completion { 127561ae650dSJack F Vogel u8 reserved[12]; 127661ae650dSJack F Vogel __le16 tags_used; 127761ae650dSJack F Vogel __le16 tags_free; 127861ae650dSJack F Vogel }; 127961ae650dSJack F Vogel 128061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_update_tag_completion); 128161ae650dSJack F Vogel 128261ae650dSJack F Vogel /* Add Control Packet filter (direct 0x025A) 128361ae650dSJack F Vogel * Remove Control Packet filter (direct 0x025B) 128461ae650dSJack F Vogel * uses the i40e_aqc_add_oveb_cloud, 128561ae650dSJack F Vogel * and the generic direct completion structure 128661ae650dSJack F Vogel */ 128761ae650dSJack F Vogel struct i40e_aqc_add_remove_control_packet_filter { 128861ae650dSJack F Vogel u8 mac[6]; 128961ae650dSJack F Vogel __le16 etype; 129061ae650dSJack F Vogel __le16 flags; 129161ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_IGNORE_MAC 0x0001 129261ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_DROP 0x0002 129361ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_TO_QUEUE 0x0004 129461ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_TX 0x0008 129561ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_RX 0x0000 129661ae650dSJack F Vogel __le16 seid; 129761ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_SHIFT 0 129861ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_MASK (0x3FF << \ 129961ae650dSJack F Vogel I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_SHIFT) 130061ae650dSJack F Vogel __le16 queue; 130161ae650dSJack F Vogel u8 reserved[2]; 130261ae650dSJack F Vogel }; 130361ae650dSJack F Vogel 130461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_control_packet_filter); 130561ae650dSJack F Vogel 130661ae650dSJack F Vogel struct i40e_aqc_add_remove_control_packet_filter_completion { 130761ae650dSJack F Vogel __le16 mac_etype_used; 130861ae650dSJack F Vogel __le16 etype_used; 130961ae650dSJack F Vogel __le16 mac_etype_free; 131061ae650dSJack F Vogel __le16 etype_free; 131161ae650dSJack F Vogel u8 reserved[8]; 131261ae650dSJack F Vogel }; 131361ae650dSJack F Vogel 131461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_control_packet_filter_completion); 131561ae650dSJack F Vogel 131661ae650dSJack F Vogel /* Add Cloud filters (indirect 0x025C) 131761ae650dSJack F Vogel * Remove Cloud filters (indirect 0x025D) 131861ae650dSJack F Vogel * uses the i40e_aqc_add_remove_cloud_filters, 131961ae650dSJack F Vogel * and the generic indirect completion structure 132061ae650dSJack F Vogel */ 132161ae650dSJack F Vogel struct i40e_aqc_add_remove_cloud_filters { 132261ae650dSJack F Vogel u8 num_filters; 132361ae650dSJack F Vogel u8 reserved; 132461ae650dSJack F Vogel __le16 seid; 132561ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_SHIFT 0 132661ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_MASK (0x3FF << \ 132761ae650dSJack F Vogel I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_SHIFT) 132861ae650dSJack F Vogel u8 reserved2[4]; 132961ae650dSJack F Vogel __le32 addr_high; 133061ae650dSJack F Vogel __le32 addr_low; 133161ae650dSJack F Vogel }; 133261ae650dSJack F Vogel 133361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_cloud_filters); 133461ae650dSJack F Vogel 133561ae650dSJack F Vogel struct i40e_aqc_add_remove_cloud_filters_element_data { 133661ae650dSJack F Vogel u8 outer_mac[6]; 133761ae650dSJack F Vogel u8 inner_mac[6]; 133861ae650dSJack F Vogel __le16 inner_vlan; 133961ae650dSJack F Vogel union { 134061ae650dSJack F Vogel struct { 134161ae650dSJack F Vogel u8 reserved[12]; 134261ae650dSJack F Vogel u8 data[4]; 134361ae650dSJack F Vogel } v4; 134461ae650dSJack F Vogel struct { 134561ae650dSJack F Vogel u8 data[16]; 134661ae650dSJack F Vogel } v6; 134761ae650dSJack F Vogel } ipaddr; 134861ae650dSJack F Vogel __le16 flags; 134961ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_SHIFT 0 135061ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_MASK (0x3F << \ 135161ae650dSJack F Vogel I40E_AQC_ADD_CLOUD_FILTER_SHIFT) 135261ae650dSJack F Vogel /* 0x0000 reserved */ 135361ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_OIP 0x0001 135461ae650dSJack F Vogel /* 0x0002 reserved */ 135561ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_IVLAN 0x0003 135661ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_IVLAN_TEN_ID 0x0004 135761ae650dSJack F Vogel /* 0x0005 reserved */ 135861ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_TEN_ID 0x0006 135961ae650dSJack F Vogel /* 0x0007 reserved */ 136061ae650dSJack F Vogel /* 0x0008 reserved */ 136161ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_OMAC 0x0009 136261ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_IMAC 0x000A 136361ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_OMAC_TEN_ID_IMAC 0x000B 136461ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_IIP 0x000C 136561ae650dSJack F Vogel 136661ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FLAGS_TO_QUEUE 0x0080 136761ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_VNK_SHIFT 6 136861ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_VNK_MASK 0x00C0 136961ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FLAGS_IPV4 0 137061ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FLAGS_IPV6 0x0100 137161ae650dSJack F Vogel 137261ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_TNL_TYPE_SHIFT 9 137361ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_TNL_TYPE_MASK 0x1E00 1374fdb6f38aSEric Joyner #define I40E_AQC_ADD_CLOUD_TNL_TYPE_VXLAN 0 137561ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_TNL_TYPE_NVGRE_OMAC 1 1376fdb6f38aSEric Joyner #define I40E_AQC_ADD_CLOUD_TNL_TYPE_GENEVE 2 137761ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_TNL_TYPE_IP 3 1378fdb6f38aSEric Joyner #define I40E_AQC_ADD_CLOUD_TNL_TYPE_RESERVED 4 1379fdb6f38aSEric Joyner #define I40E_AQC_ADD_CLOUD_TNL_TYPE_VXLAN_GPE 5 1380fdb6f38aSEric Joyner 1381fdb6f38aSEric Joyner #define I40E_AQC_ADD_CLOUD_FLAGS_SHARED_OUTER_MAC 0x2000 1382fdb6f38aSEric Joyner #define I40E_AQC_ADD_CLOUD_FLAGS_SHARED_INNER_MAC 0x4000 1383fdb6f38aSEric Joyner #define I40E_AQC_ADD_CLOUD_FLAGS_SHARED_OUTER_IP 0x8000 138461ae650dSJack F Vogel 138561ae650dSJack F Vogel __le32 tenant_id; 138661ae650dSJack F Vogel u8 reserved[4]; 138761ae650dSJack F Vogel __le16 queue_number; 138861ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_QUEUE_SHIFT 0 1389f247dc25SJack F Vogel #define I40E_AQC_ADD_CLOUD_QUEUE_MASK (0x7FF << \ 139061ae650dSJack F Vogel I40E_AQC_ADD_CLOUD_QUEUE_SHIFT) 139161ae650dSJack F Vogel u8 reserved2[14]; 139261ae650dSJack F Vogel /* response section */ 139361ae650dSJack F Vogel u8 allocation_result; 139461ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_SUCCESS 0x0 139561ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_FAIL 0xFF 139661ae650dSJack F Vogel u8 response_reserved[7]; 139761ae650dSJack F Vogel }; 139861ae650dSJack F Vogel 139961ae650dSJack F Vogel struct i40e_aqc_remove_cloud_filters_completion { 140061ae650dSJack F Vogel __le16 perfect_ovlan_used; 140161ae650dSJack F Vogel __le16 perfect_ovlan_free; 140261ae650dSJack F Vogel __le16 vlan_used; 140361ae650dSJack F Vogel __le16 vlan_free; 140461ae650dSJack F Vogel __le32 addr_high; 140561ae650dSJack F Vogel __le32 addr_low; 140661ae650dSJack F Vogel }; 140761ae650dSJack F Vogel 140861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_cloud_filters_completion); 140961ae650dSJack F Vogel 141061ae650dSJack F Vogel /* Add Mirror Rule (indirect or direct 0x0260) 141161ae650dSJack F Vogel * Delete Mirror Rule (indirect or direct 0x0261) 141261ae650dSJack F Vogel * note: some rule types (4,5) do not use an external buffer. 141361ae650dSJack F Vogel * take care to set the flags correctly. 141461ae650dSJack F Vogel */ 141561ae650dSJack F Vogel struct i40e_aqc_add_delete_mirror_rule { 141661ae650dSJack F Vogel __le16 seid; 141761ae650dSJack F Vogel __le16 rule_type; 141861ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_SHIFT 0 141961ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_MASK (0x7 << \ 142061ae650dSJack F Vogel I40E_AQC_MIRROR_RULE_TYPE_SHIFT) 142161ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_VPORT_INGRESS 1 142261ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_VPORT_EGRESS 2 142361ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_VLAN 3 142461ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_ALL_INGRESS 4 142561ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_ALL_EGRESS 5 142661ae650dSJack F Vogel __le16 num_entries; 142761ae650dSJack F Vogel __le16 destination; /* VSI for add, rule id for delete */ 142861ae650dSJack F Vogel __le32 addr_high; /* address of array of 2-byte VSI or VLAN ids */ 142961ae650dSJack F Vogel __le32 addr_low; 143061ae650dSJack F Vogel }; 143161ae650dSJack F Vogel 143261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_delete_mirror_rule); 143361ae650dSJack F Vogel 143461ae650dSJack F Vogel struct i40e_aqc_add_delete_mirror_rule_completion { 143561ae650dSJack F Vogel u8 reserved[2]; 143661ae650dSJack F Vogel __le16 rule_id; /* only used on add */ 143761ae650dSJack F Vogel __le16 mirror_rules_used; 143861ae650dSJack F Vogel __le16 mirror_rules_free; 143961ae650dSJack F Vogel __le32 addr_high; 144061ae650dSJack F Vogel __le32 addr_low; 144161ae650dSJack F Vogel }; 144261ae650dSJack F Vogel 144361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_delete_mirror_rule_completion); 144461ae650dSJack F Vogel 144561ae650dSJack F Vogel /* DCB 0x03xx*/ 144661ae650dSJack F Vogel 144761ae650dSJack F Vogel /* PFC Ignore (direct 0x0301) 144861ae650dSJack F Vogel * the command and response use the same descriptor structure 144961ae650dSJack F Vogel */ 145061ae650dSJack F Vogel struct i40e_aqc_pfc_ignore { 145161ae650dSJack F Vogel u8 tc_bitmap; 145261ae650dSJack F Vogel u8 command_flags; /* unused on response */ 145361ae650dSJack F Vogel #define I40E_AQC_PFC_IGNORE_SET 0x80 145461ae650dSJack F Vogel #define I40E_AQC_PFC_IGNORE_CLEAR 0x0 145561ae650dSJack F Vogel u8 reserved[14]; 145661ae650dSJack F Vogel }; 145761ae650dSJack F Vogel 145861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_pfc_ignore); 145961ae650dSJack F Vogel 146061ae650dSJack F Vogel /* DCB Update (direct 0x0302) uses the i40e_aq_desc structure 146161ae650dSJack F Vogel * with no parameters 146261ae650dSJack F Vogel */ 146361ae650dSJack F Vogel 146461ae650dSJack F Vogel /* TX scheduler 0x04xx */ 146561ae650dSJack F Vogel 146661ae650dSJack F Vogel /* Almost all the indirect commands use 146761ae650dSJack F Vogel * this generic struct to pass the SEID in param0 146861ae650dSJack F Vogel */ 146961ae650dSJack F Vogel struct i40e_aqc_tx_sched_ind { 147061ae650dSJack F Vogel __le16 vsi_seid; 147161ae650dSJack F Vogel u8 reserved[6]; 147261ae650dSJack F Vogel __le32 addr_high; 147361ae650dSJack F Vogel __le32 addr_low; 147461ae650dSJack F Vogel }; 147561ae650dSJack F Vogel 147661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_tx_sched_ind); 147761ae650dSJack F Vogel 147861ae650dSJack F Vogel /* Several commands respond with a set of queue set handles */ 147961ae650dSJack F Vogel struct i40e_aqc_qs_handles_resp { 148061ae650dSJack F Vogel __le16 qs_handles[8]; 148161ae650dSJack F Vogel }; 148261ae650dSJack F Vogel 148361ae650dSJack F Vogel /* Configure VSI BW limits (direct 0x0400) */ 148461ae650dSJack F Vogel struct i40e_aqc_configure_vsi_bw_limit { 148561ae650dSJack F Vogel __le16 vsi_seid; 148661ae650dSJack F Vogel u8 reserved[2]; 148761ae650dSJack F Vogel __le16 credit; 148861ae650dSJack F Vogel u8 reserved1[2]; 148961ae650dSJack F Vogel u8 max_credit; /* 0-3, limit = 2^max */ 149061ae650dSJack F Vogel u8 reserved2[7]; 149161ae650dSJack F Vogel }; 149261ae650dSJack F Vogel 149361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_configure_vsi_bw_limit); 149461ae650dSJack F Vogel 149561ae650dSJack F Vogel /* Configure VSI Bandwidth Limit per Traffic Type (indirect 0x0406) 149661ae650dSJack F Vogel * responds with i40e_aqc_qs_handles_resp 149761ae650dSJack F Vogel */ 149861ae650dSJack F Vogel struct i40e_aqc_configure_vsi_ets_sla_bw_data { 149961ae650dSJack F Vogel u8 tc_valid_bits; 150061ae650dSJack F Vogel u8 reserved[15]; 150161ae650dSJack F Vogel __le16 tc_bw_credits[8]; /* FW writesback QS handles here */ 150261ae650dSJack F Vogel 150361ae650dSJack F Vogel /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */ 150461ae650dSJack F Vogel __le16 tc_bw_max[2]; 150561ae650dSJack F Vogel u8 reserved1[28]; 150661ae650dSJack F Vogel }; 150761ae650dSJack F Vogel 1508f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_configure_vsi_ets_sla_bw_data); 1509f247dc25SJack F Vogel 151061ae650dSJack F Vogel /* Configure VSI Bandwidth Allocation per Traffic Type (indirect 0x0407) 151161ae650dSJack F Vogel * responds with i40e_aqc_qs_handles_resp 151261ae650dSJack F Vogel */ 151361ae650dSJack F Vogel struct i40e_aqc_configure_vsi_tc_bw_data { 151461ae650dSJack F Vogel u8 tc_valid_bits; 151561ae650dSJack F Vogel u8 reserved[3]; 151661ae650dSJack F Vogel u8 tc_bw_credits[8]; 151761ae650dSJack F Vogel u8 reserved1[4]; 151861ae650dSJack F Vogel __le16 qs_handles[8]; 151961ae650dSJack F Vogel }; 152061ae650dSJack F Vogel 1521f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_configure_vsi_tc_bw_data); 1522f247dc25SJack F Vogel 152361ae650dSJack F Vogel /* Query vsi bw configuration (indirect 0x0408) */ 152461ae650dSJack F Vogel struct i40e_aqc_query_vsi_bw_config_resp { 152561ae650dSJack F Vogel u8 tc_valid_bits; 152661ae650dSJack F Vogel u8 tc_suspended_bits; 152761ae650dSJack F Vogel u8 reserved[14]; 152861ae650dSJack F Vogel __le16 qs_handles[8]; 152961ae650dSJack F Vogel u8 reserved1[4]; 153061ae650dSJack F Vogel __le16 port_bw_limit; 153161ae650dSJack F Vogel u8 reserved2[2]; 153261ae650dSJack F Vogel u8 max_bw; /* 0-3, limit = 2^max */ 153361ae650dSJack F Vogel u8 reserved3[23]; 153461ae650dSJack F Vogel }; 153561ae650dSJack F Vogel 1536f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_query_vsi_bw_config_resp); 1537f247dc25SJack F Vogel 153861ae650dSJack F Vogel /* Query VSI Bandwidth Allocation per Traffic Type (indirect 0x040A) */ 153961ae650dSJack F Vogel struct i40e_aqc_query_vsi_ets_sla_config_resp { 154061ae650dSJack F Vogel u8 tc_valid_bits; 154161ae650dSJack F Vogel u8 reserved[3]; 154261ae650dSJack F Vogel u8 share_credits[8]; 154361ae650dSJack F Vogel __le16 credits[8]; 154461ae650dSJack F Vogel 154561ae650dSJack F Vogel /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */ 154661ae650dSJack F Vogel __le16 tc_bw_max[2]; 154761ae650dSJack F Vogel }; 154861ae650dSJack F Vogel 1549f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_query_vsi_ets_sla_config_resp); 1550f247dc25SJack F Vogel 155161ae650dSJack F Vogel /* Configure Switching Component Bandwidth Limit (direct 0x0410) */ 155261ae650dSJack F Vogel struct i40e_aqc_configure_switching_comp_bw_limit { 155361ae650dSJack F Vogel __le16 seid; 155461ae650dSJack F Vogel u8 reserved[2]; 155561ae650dSJack F Vogel __le16 credit; 155661ae650dSJack F Vogel u8 reserved1[2]; 155761ae650dSJack F Vogel u8 max_bw; /* 0-3, limit = 2^max */ 155861ae650dSJack F Vogel u8 reserved2[7]; 155961ae650dSJack F Vogel }; 156061ae650dSJack F Vogel 156161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_configure_switching_comp_bw_limit); 156261ae650dSJack F Vogel 156361ae650dSJack F Vogel /* Enable Physical Port ETS (indirect 0x0413) 156461ae650dSJack F Vogel * Modify Physical Port ETS (indirect 0x0414) 156561ae650dSJack F Vogel * Disable Physical Port ETS (indirect 0x0415) 156661ae650dSJack F Vogel */ 156761ae650dSJack F Vogel struct i40e_aqc_configure_switching_comp_ets_data { 156861ae650dSJack F Vogel u8 reserved[4]; 156961ae650dSJack F Vogel u8 tc_valid_bits; 157061ae650dSJack F Vogel u8 seepage; 157161ae650dSJack F Vogel #define I40E_AQ_ETS_SEEPAGE_EN_MASK 0x1 157261ae650dSJack F Vogel u8 tc_strict_priority_flags; 157361ae650dSJack F Vogel u8 reserved1[17]; 157461ae650dSJack F Vogel u8 tc_bw_share_credits[8]; 157561ae650dSJack F Vogel u8 reserved2[96]; 157661ae650dSJack F Vogel }; 157761ae650dSJack F Vogel 1578f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x80, i40e_aqc_configure_switching_comp_ets_data); 1579f247dc25SJack F Vogel 158061ae650dSJack F Vogel /* Configure Switching Component Bandwidth Limits per Tc (indirect 0x0416) */ 158161ae650dSJack F Vogel struct i40e_aqc_configure_switching_comp_ets_bw_limit_data { 158261ae650dSJack F Vogel u8 tc_valid_bits; 158361ae650dSJack F Vogel u8 reserved[15]; 158461ae650dSJack F Vogel __le16 tc_bw_credit[8]; 158561ae650dSJack F Vogel 158661ae650dSJack F Vogel /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */ 158761ae650dSJack F Vogel __le16 tc_bw_max[2]; 158861ae650dSJack F Vogel u8 reserved1[28]; 158961ae650dSJack F Vogel }; 159061ae650dSJack F Vogel 1591d4683565SEric Joyner I40E_CHECK_STRUCT_LEN(0x40, 1592d4683565SEric Joyner i40e_aqc_configure_switching_comp_ets_bw_limit_data); 1593f247dc25SJack F Vogel 159461ae650dSJack F Vogel /* Configure Switching Component Bandwidth Allocation per Tc 159561ae650dSJack F Vogel * (indirect 0x0417) 159661ae650dSJack F Vogel */ 159761ae650dSJack F Vogel struct i40e_aqc_configure_switching_comp_bw_config_data { 159861ae650dSJack F Vogel u8 tc_valid_bits; 159961ae650dSJack F Vogel u8 reserved[2]; 160061ae650dSJack F Vogel u8 absolute_credits; /* bool */ 160161ae650dSJack F Vogel u8 tc_bw_share_credits[8]; 160261ae650dSJack F Vogel u8 reserved1[20]; 160361ae650dSJack F Vogel }; 160461ae650dSJack F Vogel 1605f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_configure_switching_comp_bw_config_data); 1606f247dc25SJack F Vogel 160761ae650dSJack F Vogel /* Query Switching Component Configuration (indirect 0x0418) */ 160861ae650dSJack F Vogel struct i40e_aqc_query_switching_comp_ets_config_resp { 160961ae650dSJack F Vogel u8 tc_valid_bits; 161061ae650dSJack F Vogel u8 reserved[35]; 161161ae650dSJack F Vogel __le16 port_bw_limit; 161261ae650dSJack F Vogel u8 reserved1[2]; 161361ae650dSJack F Vogel u8 tc_bw_max; /* 0-3, limit = 2^max */ 161461ae650dSJack F Vogel u8 reserved2[23]; 161561ae650dSJack F Vogel }; 161661ae650dSJack F Vogel 1617f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_query_switching_comp_ets_config_resp); 1618f247dc25SJack F Vogel 161961ae650dSJack F Vogel /* Query PhysicalPort ETS Configuration (indirect 0x0419) */ 162061ae650dSJack F Vogel struct i40e_aqc_query_port_ets_config_resp { 162161ae650dSJack F Vogel u8 reserved[4]; 162261ae650dSJack F Vogel u8 tc_valid_bits; 162361ae650dSJack F Vogel u8 reserved1; 162461ae650dSJack F Vogel u8 tc_strict_priority_bits; 162561ae650dSJack F Vogel u8 reserved2; 162661ae650dSJack F Vogel u8 tc_bw_share_credits[8]; 162761ae650dSJack F Vogel __le16 tc_bw_limits[8]; 162861ae650dSJack F Vogel 162961ae650dSJack F Vogel /* 4 bits per tc 0-7, 4th bit reserved, limit = 2^max */ 163061ae650dSJack F Vogel __le16 tc_bw_max[2]; 163161ae650dSJack F Vogel u8 reserved3[32]; 163261ae650dSJack F Vogel }; 163361ae650dSJack F Vogel 1634f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x44, i40e_aqc_query_port_ets_config_resp); 1635f247dc25SJack F Vogel 163661ae650dSJack F Vogel /* Query Switching Component Bandwidth Allocation per Traffic Type 163761ae650dSJack F Vogel * (indirect 0x041A) 163861ae650dSJack F Vogel */ 163961ae650dSJack F Vogel struct i40e_aqc_query_switching_comp_bw_config_resp { 164061ae650dSJack F Vogel u8 tc_valid_bits; 164161ae650dSJack F Vogel u8 reserved[2]; 164261ae650dSJack F Vogel u8 absolute_credits_enable; /* bool */ 164361ae650dSJack F Vogel u8 tc_bw_share_credits[8]; 164461ae650dSJack F Vogel __le16 tc_bw_limits[8]; 164561ae650dSJack F Vogel 164661ae650dSJack F Vogel /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */ 164761ae650dSJack F Vogel __le16 tc_bw_max[2]; 164861ae650dSJack F Vogel }; 164961ae650dSJack F Vogel 1650f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_query_switching_comp_bw_config_resp); 1651f247dc25SJack F Vogel 165261ae650dSJack F Vogel /* Suspend/resume port TX traffic 165361ae650dSJack F Vogel * (direct 0x041B and 0x041C) uses the generic SEID struct 165461ae650dSJack F Vogel */ 165561ae650dSJack F Vogel 165661ae650dSJack F Vogel /* Configure partition BW 165761ae650dSJack F Vogel * (indirect 0x041D) 165861ae650dSJack F Vogel */ 165961ae650dSJack F Vogel struct i40e_aqc_configure_partition_bw_data { 166061ae650dSJack F Vogel __le16 pf_valid_bits; 166161ae650dSJack F Vogel u8 min_bw[16]; /* guaranteed bandwidth */ 166261ae650dSJack F Vogel u8 max_bw[16]; /* bandwidth limit */ 166361ae650dSJack F Vogel }; 166461ae650dSJack F Vogel 1665f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x22, i40e_aqc_configure_partition_bw_data); 1666f247dc25SJack F Vogel 166761ae650dSJack F Vogel /* Get and set the active HMC resource profile and status. 166861ae650dSJack F Vogel * (direct 0x0500) and (direct 0x0501) 166961ae650dSJack F Vogel */ 167061ae650dSJack F Vogel struct i40e_aq_get_set_hmc_resource_profile { 167161ae650dSJack F Vogel u8 pm_profile; 167261ae650dSJack F Vogel u8 pe_vf_enabled; 167361ae650dSJack F Vogel u8 reserved[14]; 167461ae650dSJack F Vogel }; 167561ae650dSJack F Vogel 167661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aq_get_set_hmc_resource_profile); 167761ae650dSJack F Vogel 167861ae650dSJack F Vogel enum i40e_aq_hmc_profile { 167961ae650dSJack F Vogel /* I40E_HMC_PROFILE_NO_CHANGE = 0, reserved */ 168061ae650dSJack F Vogel I40E_HMC_PROFILE_DEFAULT = 1, 168161ae650dSJack F Vogel I40E_HMC_PROFILE_FAVOR_VF = 2, 168261ae650dSJack F Vogel I40E_HMC_PROFILE_EQUAL = 3, 168361ae650dSJack F Vogel }; 168461ae650dSJack F Vogel 168561ae650dSJack F Vogel /* Get PHY Abilities (indirect 0x0600) uses the generic indirect struct */ 168661ae650dSJack F Vogel 168761ae650dSJack F Vogel /* set in param0 for get phy abilities to report qualified modules */ 168861ae650dSJack F Vogel #define I40E_AQ_PHY_REPORT_QUALIFIED_MODULES 0x0001 168961ae650dSJack F Vogel #define I40E_AQ_PHY_REPORT_INITIAL_VALUES 0x0002 169061ae650dSJack F Vogel 169161ae650dSJack F Vogel enum i40e_aq_phy_type { 169261ae650dSJack F Vogel I40E_PHY_TYPE_SGMII = 0x0, 169361ae650dSJack F Vogel I40E_PHY_TYPE_1000BASE_KX = 0x1, 169461ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_KX4 = 0x2, 169561ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_KR = 0x3, 169661ae650dSJack F Vogel I40E_PHY_TYPE_40GBASE_KR4 = 0x4, 169761ae650dSJack F Vogel I40E_PHY_TYPE_XAUI = 0x5, 169861ae650dSJack F Vogel I40E_PHY_TYPE_XFI = 0x6, 169961ae650dSJack F Vogel I40E_PHY_TYPE_SFI = 0x7, 170061ae650dSJack F Vogel I40E_PHY_TYPE_XLAUI = 0x8, 170161ae650dSJack F Vogel I40E_PHY_TYPE_XLPPI = 0x9, 170261ae650dSJack F Vogel I40E_PHY_TYPE_40GBASE_CR4_CU = 0xA, 170361ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_CR1_CU = 0xB, 170461ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_AOC = 0xC, 170561ae650dSJack F Vogel I40E_PHY_TYPE_40GBASE_AOC = 0xD, 170661ae650dSJack F Vogel I40E_PHY_TYPE_100BASE_TX = 0x11, 170761ae650dSJack F Vogel I40E_PHY_TYPE_1000BASE_T = 0x12, 170861ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_T = 0x13, 170961ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_SR = 0x14, 171061ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_LR = 0x15, 171161ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_SFPP_CU = 0x16, 171261ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_CR1 = 0x17, 171361ae650dSJack F Vogel I40E_PHY_TYPE_40GBASE_CR4 = 0x18, 171461ae650dSJack F Vogel I40E_PHY_TYPE_40GBASE_SR4 = 0x19, 171561ae650dSJack F Vogel I40E_PHY_TYPE_40GBASE_LR4 = 0x1A, 171661ae650dSJack F Vogel I40E_PHY_TYPE_1000BASE_SX = 0x1B, 171761ae650dSJack F Vogel I40E_PHY_TYPE_1000BASE_LX = 0x1C, 171861ae650dSJack F Vogel I40E_PHY_TYPE_1000BASE_T_OPTICAL = 0x1D, 171961ae650dSJack F Vogel I40E_PHY_TYPE_20GBASE_KR2 = 0x1E, 17204294f337SSean Bruno I40E_PHY_TYPE_25GBASE_KR = 0x1F, 17214294f337SSean Bruno I40E_PHY_TYPE_25GBASE_CR = 0x20, 17224294f337SSean Bruno I40E_PHY_TYPE_25GBASE_SR = 0x21, 17234294f337SSean Bruno I40E_PHY_TYPE_25GBASE_LR = 0x22, 172461ae650dSJack F Vogel I40E_PHY_TYPE_MAX 172561ae650dSJack F Vogel }; 172661ae650dSJack F Vogel 172761ae650dSJack F Vogel #define I40E_LINK_SPEED_100MB_SHIFT 0x1 172861ae650dSJack F Vogel #define I40E_LINK_SPEED_1000MB_SHIFT 0x2 172961ae650dSJack F Vogel #define I40E_LINK_SPEED_10GB_SHIFT 0x3 173061ae650dSJack F Vogel #define I40E_LINK_SPEED_40GB_SHIFT 0x4 173161ae650dSJack F Vogel #define I40E_LINK_SPEED_20GB_SHIFT 0x5 17324294f337SSean Bruno #define I40E_LINK_SPEED_25GB_SHIFT 0x6 173361ae650dSJack F Vogel 173461ae650dSJack F Vogel enum i40e_aq_link_speed { 173561ae650dSJack F Vogel I40E_LINK_SPEED_UNKNOWN = 0, 173661ae650dSJack F Vogel I40E_LINK_SPEED_100MB = (1 << I40E_LINK_SPEED_100MB_SHIFT), 173761ae650dSJack F Vogel I40E_LINK_SPEED_1GB = (1 << I40E_LINK_SPEED_1000MB_SHIFT), 173861ae650dSJack F Vogel I40E_LINK_SPEED_10GB = (1 << I40E_LINK_SPEED_10GB_SHIFT), 173961ae650dSJack F Vogel I40E_LINK_SPEED_40GB = (1 << I40E_LINK_SPEED_40GB_SHIFT), 17404294f337SSean Bruno I40E_LINK_SPEED_20GB = (1 << I40E_LINK_SPEED_20GB_SHIFT), 17414294f337SSean Bruno I40E_LINK_SPEED_25GB = (1 << I40E_LINK_SPEED_25GB_SHIFT), 174261ae650dSJack F Vogel }; 174361ae650dSJack F Vogel 174461ae650dSJack F Vogel struct i40e_aqc_module_desc { 174561ae650dSJack F Vogel u8 oui[3]; 174661ae650dSJack F Vogel u8 reserved1; 174761ae650dSJack F Vogel u8 part_number[16]; 174861ae650dSJack F Vogel u8 revision[4]; 174961ae650dSJack F Vogel u8 reserved2[8]; 175061ae650dSJack F Vogel }; 175161ae650dSJack F Vogel 1752f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_module_desc); 1753f247dc25SJack F Vogel 175461ae650dSJack F Vogel struct i40e_aq_get_phy_abilities_resp { 175561ae650dSJack F Vogel __le32 phy_type; /* bitmap using the above enum for offsets */ 175661ae650dSJack F Vogel u8 link_speed; /* bitmap using the above enum bit patterns */ 175761ae650dSJack F Vogel u8 abilities; 175861ae650dSJack F Vogel #define I40E_AQ_PHY_FLAG_PAUSE_TX 0x01 175961ae650dSJack F Vogel #define I40E_AQ_PHY_FLAG_PAUSE_RX 0x02 176061ae650dSJack F Vogel #define I40E_AQ_PHY_FLAG_LOW_POWER 0x04 176161ae650dSJack F Vogel #define I40E_AQ_PHY_LINK_ENABLED 0x08 176261ae650dSJack F Vogel #define I40E_AQ_PHY_AN_ENABLED 0x10 176361ae650dSJack F Vogel #define I40E_AQ_PHY_FLAG_MODULE_QUAL 0x20 1764*cb6b8299SEric Joyner #define I40E_AQ_PHY_FEC_ABILITY_KR 0x40 1765*cb6b8299SEric Joyner #define I40E_AQ_PHY_FEC_ABILITY_RS 0x80 176661ae650dSJack F Vogel __le16 eee_capability; 176761ae650dSJack F Vogel #define I40E_AQ_EEE_100BASE_TX 0x0002 176861ae650dSJack F Vogel #define I40E_AQ_EEE_1000BASE_T 0x0004 176961ae650dSJack F Vogel #define I40E_AQ_EEE_10GBASE_T 0x0008 177061ae650dSJack F Vogel #define I40E_AQ_EEE_1000BASE_KX 0x0010 177161ae650dSJack F Vogel #define I40E_AQ_EEE_10GBASE_KX4 0x0020 177261ae650dSJack F Vogel #define I40E_AQ_EEE_10GBASE_KR 0x0040 177361ae650dSJack F Vogel __le32 eeer_val; 177461ae650dSJack F Vogel u8 d3_lpan; 177561ae650dSJack F Vogel #define I40E_AQ_SET_PHY_D3_LPAN_ENA 0x01 17764294f337SSean Bruno u8 phy_type_ext; 1777*cb6b8299SEric Joyner #define I40E_AQ_PHY_TYPE_EXT_25G_KR 0x01 1778*cb6b8299SEric Joyner #define I40E_AQ_PHY_TYPE_EXT_25G_CR 0x02 17794294f337SSean Bruno #define I40E_AQ_PHY_TYPE_EXT_25G_SR 0x04 17804294f337SSean Bruno #define I40E_AQ_PHY_TYPE_EXT_25G_LR 0x08 1781*cb6b8299SEric Joyner u8 fec_cfg_curr_mod_ext_info; 1782*cb6b8299SEric Joyner #define I40E_AQ_ENABLE_FEC_KR 0x01 1783*cb6b8299SEric Joyner #define I40E_AQ_ENABLE_FEC_RS 0x02 1784*cb6b8299SEric Joyner #define I40E_AQ_REQUEST_FEC_KR 0x04 1785*cb6b8299SEric Joyner #define I40E_AQ_REQUEST_FEC_RS 0x08 1786*cb6b8299SEric Joyner #define I40E_AQ_ENABLE_FEC_AUTO 0x10 1787*cb6b8299SEric Joyner #define I40E_AQ_FEC 1788*cb6b8299SEric Joyner #define I40E_AQ_MODULE_TYPE_EXT_MASK 0xE0 1789*cb6b8299SEric Joyner #define I40E_AQ_MODULE_TYPE_EXT_SHIFT 5 1790*cb6b8299SEric Joyner 17914294f337SSean Bruno u8 ext_comp_code; 179261ae650dSJack F Vogel u8 phy_id[4]; 179361ae650dSJack F Vogel u8 module_type[3]; 179461ae650dSJack F Vogel u8 qualified_module_count; 179561ae650dSJack F Vogel #define I40E_AQ_PHY_MAX_QMS 16 179661ae650dSJack F Vogel struct i40e_aqc_module_desc qualified_module[I40E_AQ_PHY_MAX_QMS]; 179761ae650dSJack F Vogel }; 179861ae650dSJack F Vogel 1799f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x218, i40e_aq_get_phy_abilities_resp); 1800f247dc25SJack F Vogel 180161ae650dSJack F Vogel /* Set PHY Config (direct 0x0601) */ 180261ae650dSJack F Vogel struct i40e_aq_set_phy_config { /* same bits as above in all */ 180361ae650dSJack F Vogel __le32 phy_type; 180461ae650dSJack F Vogel u8 link_speed; 180561ae650dSJack F Vogel u8 abilities; 180661ae650dSJack F Vogel /* bits 0-2 use the values from get_phy_abilities_resp */ 180761ae650dSJack F Vogel #define I40E_AQ_PHY_ENABLE_LINK 0x08 180861ae650dSJack F Vogel #define I40E_AQ_PHY_ENABLE_AN 0x10 180961ae650dSJack F Vogel #define I40E_AQ_PHY_ENABLE_ATOMIC_LINK 0x20 181061ae650dSJack F Vogel __le16 eee_capability; 181161ae650dSJack F Vogel __le32 eeer; 181261ae650dSJack F Vogel u8 low_power_ctrl; 18134294f337SSean Bruno u8 phy_type_ext; 1814*cb6b8299SEric Joyner u8 fec_config; 1815*cb6b8299SEric Joyner #define I40E_AQ_SET_FEC_ABILITY_KR BIT(0) 1816*cb6b8299SEric Joyner #define I40E_AQ_SET_FEC_ABILITY_RS BIT(1) 1817*cb6b8299SEric Joyner #define I40E_AQ_SET_FEC_REQUEST_KR BIT(2) 1818*cb6b8299SEric Joyner #define I40E_AQ_SET_FEC_REQUEST_RS BIT(3) 1819*cb6b8299SEric Joyner #define I40E_AQ_SET_FEC_AUTO BIT(4) 1820*cb6b8299SEric Joyner #define I40E_AQ_PHY_FEC_CONFIG_SHIFT 0x0 1821*cb6b8299SEric Joyner #define I40E_AQ_PHY_FEC_CONFIG_MASK (0x1F << I40E_AQ_PHY_FEC_CONFIG_SHIFT) 1822*cb6b8299SEric Joyner u8 reserved; 182361ae650dSJack F Vogel }; 182461ae650dSJack F Vogel 182561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aq_set_phy_config); 182661ae650dSJack F Vogel 182761ae650dSJack F Vogel /* Set MAC Config command data structure (direct 0x0603) */ 182861ae650dSJack F Vogel struct i40e_aq_set_mac_config { 182961ae650dSJack F Vogel __le16 max_frame_size; 183061ae650dSJack F Vogel u8 params; 183161ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_CRC_EN 0x04 183261ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_MASK 0x78 183361ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_SHIFT 3 183461ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_NONE 0x0 183561ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_1B_13TX 0xF 183661ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_9TX 0x9 183761ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_4TX 0x8 183861ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_3DW_7TX 0x7 183961ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_2DW_3TX 0x6 184061ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_1TX 0x5 184161ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_3DW_2TX 0x4 184261ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_7DW_3TX 0x3 184361ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_4DW_1TX 0x2 184461ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_9DW_1TX 0x1 184561ae650dSJack F Vogel u8 tx_timer_priority; /* bitmap */ 184661ae650dSJack F Vogel __le16 tx_timer_value; 184761ae650dSJack F Vogel __le16 fc_refresh_threshold; 184861ae650dSJack F Vogel u8 reserved[8]; 184961ae650dSJack F Vogel }; 185061ae650dSJack F Vogel 185161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aq_set_mac_config); 185261ae650dSJack F Vogel 185361ae650dSJack F Vogel /* Restart Auto-Negotiation (direct 0x605) */ 185461ae650dSJack F Vogel struct i40e_aqc_set_link_restart_an { 185561ae650dSJack F Vogel u8 command; 185661ae650dSJack F Vogel #define I40E_AQ_PHY_RESTART_AN 0x02 185761ae650dSJack F Vogel #define I40E_AQ_PHY_LINK_ENABLE 0x04 185861ae650dSJack F Vogel u8 reserved[15]; 185961ae650dSJack F Vogel }; 186061ae650dSJack F Vogel 186161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_link_restart_an); 186261ae650dSJack F Vogel 186361ae650dSJack F Vogel /* Get Link Status cmd & response data structure (direct 0x0607) */ 186461ae650dSJack F Vogel struct i40e_aqc_get_link_status { 186561ae650dSJack F Vogel __le16 command_flags; /* only field set on command */ 186661ae650dSJack F Vogel #define I40E_AQ_LSE_MASK 0x3 186761ae650dSJack F Vogel #define I40E_AQ_LSE_NOP 0x0 186861ae650dSJack F Vogel #define I40E_AQ_LSE_DISABLE 0x2 186961ae650dSJack F Vogel #define I40E_AQ_LSE_ENABLE 0x3 187061ae650dSJack F Vogel /* only response uses this flag */ 187161ae650dSJack F Vogel #define I40E_AQ_LSE_IS_ENABLED 0x1 187261ae650dSJack F Vogel u8 phy_type; /* i40e_aq_phy_type */ 187361ae650dSJack F Vogel u8 link_speed; /* i40e_aq_link_speed */ 187461ae650dSJack F Vogel u8 link_info; 1875be771cdaSJack F Vogel #define I40E_AQ_LINK_UP 0x01 /* obsolete */ 1876be771cdaSJack F Vogel #define I40E_AQ_LINK_UP_FUNCTION 0x01 187761ae650dSJack F Vogel #define I40E_AQ_LINK_FAULT 0x02 187861ae650dSJack F Vogel #define I40E_AQ_LINK_FAULT_TX 0x04 187961ae650dSJack F Vogel #define I40E_AQ_LINK_FAULT_RX 0x08 188061ae650dSJack F Vogel #define I40E_AQ_LINK_FAULT_REMOTE 0x10 1881be771cdaSJack F Vogel #define I40E_AQ_LINK_UP_PORT 0x20 188261ae650dSJack F Vogel #define I40E_AQ_MEDIA_AVAILABLE 0x40 188361ae650dSJack F Vogel #define I40E_AQ_SIGNAL_DETECT 0x80 188461ae650dSJack F Vogel u8 an_info; 188561ae650dSJack F Vogel #define I40E_AQ_AN_COMPLETED 0x01 188661ae650dSJack F Vogel #define I40E_AQ_LP_AN_ABILITY 0x02 188761ae650dSJack F Vogel #define I40E_AQ_PD_FAULT 0x04 188861ae650dSJack F Vogel #define I40E_AQ_FEC_EN 0x08 188961ae650dSJack F Vogel #define I40E_AQ_PHY_LOW_POWER 0x10 189061ae650dSJack F Vogel #define I40E_AQ_LINK_PAUSE_TX 0x20 189161ae650dSJack F Vogel #define I40E_AQ_LINK_PAUSE_RX 0x40 189261ae650dSJack F Vogel #define I40E_AQ_QUALIFIED_MODULE 0x80 189361ae650dSJack F Vogel u8 ext_info; 189461ae650dSJack F Vogel #define I40E_AQ_LINK_PHY_TEMP_ALARM 0x01 189561ae650dSJack F Vogel #define I40E_AQ_LINK_XCESSIVE_ERRORS 0x02 189661ae650dSJack F Vogel #define I40E_AQ_LINK_TX_SHIFT 0x02 189761ae650dSJack F Vogel #define I40E_AQ_LINK_TX_MASK (0x03 << I40E_AQ_LINK_TX_SHIFT) 189861ae650dSJack F Vogel #define I40E_AQ_LINK_TX_ACTIVE 0x00 189961ae650dSJack F Vogel #define I40E_AQ_LINK_TX_DRAINED 0x01 190061ae650dSJack F Vogel #define I40E_AQ_LINK_TX_FLUSHED 0x03 190161ae650dSJack F Vogel #define I40E_AQ_LINK_FORCED_40G 0x10 19024294f337SSean Bruno /* 25G Error Codes */ 19034294f337SSean Bruno #define I40E_AQ_25G_NO_ERR 0X00 19044294f337SSean Bruno #define I40E_AQ_25G_NOT_PRESENT 0X01 19054294f337SSean Bruno #define I40E_AQ_25G_NVM_CRC_ERR 0X02 19064294f337SSean Bruno #define I40E_AQ_25G_SBUS_UCODE_ERR 0X03 19074294f337SSean Bruno #define I40E_AQ_25G_SERDES_UCODE_ERR 0X04 19084294f337SSean Bruno #define I40E_AQ_25G_NIMB_UCODE_ERR 0X05 190961ae650dSJack F Vogel u8 loopback; /* use defines from i40e_aqc_set_lb_mode */ 191061ae650dSJack F Vogel __le16 max_frame_size; 191161ae650dSJack F Vogel u8 config; 1912*cb6b8299SEric Joyner #define I40E_AQ_CONFIG_FEC_KR_ENA 0x01 1913*cb6b8299SEric Joyner #define I40E_AQ_CONFIG_FEC_RS_ENA 0x02 191461ae650dSJack F Vogel #define I40E_AQ_CONFIG_CRC_ENA 0x04 191561ae650dSJack F Vogel #define I40E_AQ_CONFIG_PACING_MASK 0x78 19164294f337SSean Bruno u8 power_desc; 1917fdb6f38aSEric Joyner #define I40E_AQ_LINK_POWER_CLASS_1 0x00 1918fdb6f38aSEric Joyner #define I40E_AQ_LINK_POWER_CLASS_2 0x01 1919fdb6f38aSEric Joyner #define I40E_AQ_LINK_POWER_CLASS_3 0x02 1920fdb6f38aSEric Joyner #define I40E_AQ_LINK_POWER_CLASS_4 0x03 19214294f337SSean Bruno #define I40E_AQ_PWR_CLASS_MASK 0x03 1922fdb6f38aSEric Joyner u8 reserved[4]; 192361ae650dSJack F Vogel }; 192461ae650dSJack F Vogel 192561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_link_status); 192661ae650dSJack F Vogel 192761ae650dSJack F Vogel /* Set event mask command (direct 0x613) */ 192861ae650dSJack F Vogel struct i40e_aqc_set_phy_int_mask { 192961ae650dSJack F Vogel u8 reserved[8]; 193061ae650dSJack F Vogel __le16 event_mask; 193161ae650dSJack F Vogel #define I40E_AQ_EVENT_LINK_UPDOWN 0x0002 193261ae650dSJack F Vogel #define I40E_AQ_EVENT_MEDIA_NA 0x0004 193361ae650dSJack F Vogel #define I40E_AQ_EVENT_LINK_FAULT 0x0008 193461ae650dSJack F Vogel #define I40E_AQ_EVENT_PHY_TEMP_ALARM 0x0010 193561ae650dSJack F Vogel #define I40E_AQ_EVENT_EXCESSIVE_ERRORS 0x0020 193661ae650dSJack F Vogel #define I40E_AQ_EVENT_SIGNAL_DETECT 0x0040 193761ae650dSJack F Vogel #define I40E_AQ_EVENT_AN_COMPLETED 0x0080 193861ae650dSJack F Vogel #define I40E_AQ_EVENT_MODULE_QUAL_FAIL 0x0100 193961ae650dSJack F Vogel #define I40E_AQ_EVENT_PORT_TX_SUSPENDED 0x0200 194061ae650dSJack F Vogel u8 reserved1[6]; 194161ae650dSJack F Vogel }; 194261ae650dSJack F Vogel 194361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_phy_int_mask); 194461ae650dSJack F Vogel 194561ae650dSJack F Vogel /* Get Local AN advt register (direct 0x0614) 194661ae650dSJack F Vogel * Set Local AN advt register (direct 0x0615) 194761ae650dSJack F Vogel * Get Link Partner AN advt register (direct 0x0616) 194861ae650dSJack F Vogel */ 194961ae650dSJack F Vogel struct i40e_aqc_an_advt_reg { 195061ae650dSJack F Vogel __le32 local_an_reg0; 195161ae650dSJack F Vogel __le16 local_an_reg1; 195261ae650dSJack F Vogel u8 reserved[10]; 195361ae650dSJack F Vogel }; 195461ae650dSJack F Vogel 195561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_an_advt_reg); 195661ae650dSJack F Vogel 195761ae650dSJack F Vogel /* Set Loopback mode (0x0618) */ 195861ae650dSJack F Vogel struct i40e_aqc_set_lb_mode { 195961ae650dSJack F Vogel __le16 lb_mode; 196061ae650dSJack F Vogel #define I40E_AQ_LB_PHY_LOCAL 0x01 196161ae650dSJack F Vogel #define I40E_AQ_LB_PHY_REMOTE 0x02 196261ae650dSJack F Vogel #define I40E_AQ_LB_MAC_LOCAL 0x04 196361ae650dSJack F Vogel u8 reserved[14]; 196461ae650dSJack F Vogel }; 196561ae650dSJack F Vogel 196661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_lb_mode); 196761ae650dSJack F Vogel 196861ae650dSJack F Vogel /* Set PHY Debug command (0x0622) */ 196961ae650dSJack F Vogel struct i40e_aqc_set_phy_debug { 197061ae650dSJack F Vogel u8 command_flags; 197161ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_INTERNAL 0x02 197261ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SHIFT 2 197361ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_MASK (0x03 << \ 197461ae650dSJack F Vogel I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SHIFT) 197561ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_NONE 0x00 197661ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_HARD 0x01 197761ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SOFT 0x02 19784294f337SSean Bruno /* Disable link manageability on a single port */ 197961ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_DISABLE_LINK_FW 0x10 19804294f337SSean Bruno /* Disable link manageability on all ports needs both bits 4 and 5 */ 19814294f337SSean Bruno #define I40E_AQ_PHY_DEBUG_DISABLE_ALL_LINK_FW 0x20 198261ae650dSJack F Vogel u8 reserved[15]; 198361ae650dSJack F Vogel }; 198461ae650dSJack F Vogel 198561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_phy_debug); 198661ae650dSJack F Vogel 198761ae650dSJack F Vogel enum i40e_aq_phy_reg_type { 198861ae650dSJack F Vogel I40E_AQC_PHY_REG_INTERNAL = 0x1, 198961ae650dSJack F Vogel I40E_AQC_PHY_REG_EXERNAL_BASET = 0x2, 199061ae650dSJack F Vogel I40E_AQC_PHY_REG_EXERNAL_MODULE = 0x3 199161ae650dSJack F Vogel }; 199261ae650dSJack F Vogel 1993fdb6f38aSEric Joyner /* Run PHY Activity (0x0626) */ 1994fdb6f38aSEric Joyner struct i40e_aqc_run_phy_activity { 1995fdb6f38aSEric Joyner __le16 activity_id; 1996fdb6f38aSEric Joyner u8 flags; 1997fdb6f38aSEric Joyner u8 reserved1; 1998fdb6f38aSEric Joyner __le32 control; 1999fdb6f38aSEric Joyner __le32 data; 2000fdb6f38aSEric Joyner u8 reserved2[4]; 2001fdb6f38aSEric Joyner }; 2002fdb6f38aSEric Joyner 2003fdb6f38aSEric Joyner I40E_CHECK_CMD_LENGTH(i40e_aqc_run_phy_activity); 2004fdb6f38aSEric Joyner 200561ae650dSJack F Vogel /* NVM Read command (indirect 0x0701) 200661ae650dSJack F Vogel * NVM Erase commands (direct 0x0702) 200761ae650dSJack F Vogel * NVM Update commands (indirect 0x0703) 200861ae650dSJack F Vogel */ 200961ae650dSJack F Vogel struct i40e_aqc_nvm_update { 201061ae650dSJack F Vogel u8 command_flags; 201161ae650dSJack F Vogel #define I40E_AQ_NVM_LAST_CMD 0x01 201261ae650dSJack F Vogel #define I40E_AQ_NVM_FLASH_ONLY 0x80 201361ae650dSJack F Vogel u8 module_pointer; 201461ae650dSJack F Vogel __le16 length; 201561ae650dSJack F Vogel __le32 offset; 201661ae650dSJack F Vogel __le32 addr_high; 201761ae650dSJack F Vogel __le32 addr_low; 201861ae650dSJack F Vogel }; 201961ae650dSJack F Vogel 202061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_update); 202161ae650dSJack F Vogel 202261ae650dSJack F Vogel /* NVM Config Read (indirect 0x0704) */ 202361ae650dSJack F Vogel struct i40e_aqc_nvm_config_read { 202461ae650dSJack F Vogel __le16 cmd_flags; 2025f247dc25SJack F Vogel #define I40E_AQ_ANVM_SINGLE_OR_MULTIPLE_FEATURES_MASK 1 2026f247dc25SJack F Vogel #define I40E_AQ_ANVM_READ_SINGLE_FEATURE 0 2027f247dc25SJack F Vogel #define I40E_AQ_ANVM_READ_MULTIPLE_FEATURES 1 202861ae650dSJack F Vogel __le16 element_count; 202961ae650dSJack F Vogel __le16 element_id; /* Feature/field ID */ 2030f247dc25SJack F Vogel __le16 element_id_msw; /* MSWord of field ID */ 203161ae650dSJack F Vogel __le32 address_high; 203261ae650dSJack F Vogel __le32 address_low; 203361ae650dSJack F Vogel }; 203461ae650dSJack F Vogel 203561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_config_read); 203661ae650dSJack F Vogel 203761ae650dSJack F Vogel /* NVM Config Write (indirect 0x0705) */ 203861ae650dSJack F Vogel struct i40e_aqc_nvm_config_write { 203961ae650dSJack F Vogel __le16 cmd_flags; 204061ae650dSJack F Vogel __le16 element_count; 204161ae650dSJack F Vogel u8 reserved[4]; 204261ae650dSJack F Vogel __le32 address_high; 204361ae650dSJack F Vogel __le32 address_low; 204461ae650dSJack F Vogel }; 204561ae650dSJack F Vogel 204661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_config_write); 204761ae650dSJack F Vogel 2048f247dc25SJack F Vogel /* Used for 0x0704 as well as for 0x0705 commands */ 2049f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_SHIFT 1 2050d4683565SEric Joyner #define I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_MASK \ 2051d4683565SEric Joyner (1 << I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_SHIFT) 2052f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE 0 2053f247dc25SJack F Vogel #define I40E_AQ_ANVM_IMMEDIATE_FIELD (1 << FEATURE_OR_IMMEDIATE_SHIFT) 205461ae650dSJack F Vogel struct i40e_aqc_nvm_config_data_feature { 205561ae650dSJack F Vogel __le16 feature_id; 2056f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE_OPTION_OEM_ONLY 0x01 2057f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE_OPTION_DWORD_MAP 0x08 2058f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE_OPTION_POR_CSR 0x10 205961ae650dSJack F Vogel __le16 feature_options; 206061ae650dSJack F Vogel __le16 feature_selection; 206161ae650dSJack F Vogel }; 206261ae650dSJack F Vogel 2063f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x6, i40e_aqc_nvm_config_data_feature); 2064f247dc25SJack F Vogel 206561ae650dSJack F Vogel struct i40e_aqc_nvm_config_data_immediate_field { 2066f247dc25SJack F Vogel __le32 field_id; 2067f247dc25SJack F Vogel __le32 field_value; 206861ae650dSJack F Vogel __le16 field_options; 2069f247dc25SJack F Vogel __le16 reserved; 207061ae650dSJack F Vogel }; 207161ae650dSJack F Vogel 2072f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0xc, i40e_aqc_nvm_config_data_immediate_field); 2073f247dc25SJack F Vogel 2074be771cdaSJack F Vogel /* OEM Post Update (indirect 0x0720) 2075be771cdaSJack F Vogel * no command data struct used 2076be771cdaSJack F Vogel */ 2077be771cdaSJack F Vogel struct i40e_aqc_nvm_oem_post_update { 2078be771cdaSJack F Vogel #define I40E_AQ_NVM_OEM_POST_UPDATE_EXTERNAL_DATA 0x01 2079be771cdaSJack F Vogel u8 sel_data; 2080be771cdaSJack F Vogel u8 reserved[7]; 2081be771cdaSJack F Vogel }; 2082be771cdaSJack F Vogel 2083be771cdaSJack F Vogel I40E_CHECK_STRUCT_LEN(0x8, i40e_aqc_nvm_oem_post_update); 2084be771cdaSJack F Vogel 2085be771cdaSJack F Vogel struct i40e_aqc_nvm_oem_post_update_buffer { 2086be771cdaSJack F Vogel u8 str_len; 2087be771cdaSJack F Vogel u8 dev_addr; 2088be771cdaSJack F Vogel __le16 eeprom_addr; 2089be771cdaSJack F Vogel u8 data[36]; 2090be771cdaSJack F Vogel }; 2091be771cdaSJack F Vogel 2092be771cdaSJack F Vogel I40E_CHECK_STRUCT_LEN(0x28, i40e_aqc_nvm_oem_post_update_buffer); 2093be771cdaSJack F Vogel 2094fdb6f38aSEric Joyner /* Thermal Sensor (indirect 0x0721) 2095fdb6f38aSEric Joyner * read or set thermal sensor configs and values 2096fdb6f38aSEric Joyner * takes a sensor and command specific data buffer, not detailed here 2097fdb6f38aSEric Joyner */ 2098fdb6f38aSEric Joyner struct i40e_aqc_thermal_sensor { 2099fdb6f38aSEric Joyner u8 sensor_action; 2100fdb6f38aSEric Joyner #define I40E_AQ_THERMAL_SENSOR_READ_CONFIG 0 2101fdb6f38aSEric Joyner #define I40E_AQ_THERMAL_SENSOR_SET_CONFIG 1 2102fdb6f38aSEric Joyner #define I40E_AQ_THERMAL_SENSOR_READ_TEMP 2 2103fdb6f38aSEric Joyner u8 reserved[7]; 2104fdb6f38aSEric Joyner __le32 addr_high; 2105fdb6f38aSEric Joyner __le32 addr_low; 2106fdb6f38aSEric Joyner }; 2107fdb6f38aSEric Joyner 2108fdb6f38aSEric Joyner I40E_CHECK_CMD_LENGTH(i40e_aqc_thermal_sensor); 2109fdb6f38aSEric Joyner 211061ae650dSJack F Vogel /* Send to PF command (indirect 0x0801) id is only used by PF 211161ae650dSJack F Vogel * Send to VF command (indirect 0x0802) id is only used by PF 211261ae650dSJack F Vogel * Send to Peer PF command (indirect 0x0803) 211361ae650dSJack F Vogel */ 211461ae650dSJack F Vogel struct i40e_aqc_pf_vf_message { 211561ae650dSJack F Vogel __le32 id; 211661ae650dSJack F Vogel u8 reserved[4]; 211761ae650dSJack F Vogel __le32 addr_high; 211861ae650dSJack F Vogel __le32 addr_low; 211961ae650dSJack F Vogel }; 212061ae650dSJack F Vogel 212161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_pf_vf_message); 212261ae650dSJack F Vogel 212361ae650dSJack F Vogel /* Alternate structure */ 212461ae650dSJack F Vogel 212561ae650dSJack F Vogel /* Direct write (direct 0x0900) 212661ae650dSJack F Vogel * Direct read (direct 0x0902) 212761ae650dSJack F Vogel */ 212861ae650dSJack F Vogel struct i40e_aqc_alternate_write { 212961ae650dSJack F Vogel __le32 address0; 213061ae650dSJack F Vogel __le32 data0; 213161ae650dSJack F Vogel __le32 address1; 213261ae650dSJack F Vogel __le32 data1; 213361ae650dSJack F Vogel }; 213461ae650dSJack F Vogel 213561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_write); 213661ae650dSJack F Vogel 213761ae650dSJack F Vogel /* Indirect write (indirect 0x0901) 213861ae650dSJack F Vogel * Indirect read (indirect 0x0903) 213961ae650dSJack F Vogel */ 214061ae650dSJack F Vogel 214161ae650dSJack F Vogel struct i40e_aqc_alternate_ind_write { 214261ae650dSJack F Vogel __le32 address; 214361ae650dSJack F Vogel __le32 length; 214461ae650dSJack F Vogel __le32 addr_high; 214561ae650dSJack F Vogel __le32 addr_low; 214661ae650dSJack F Vogel }; 214761ae650dSJack F Vogel 214861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_ind_write); 214961ae650dSJack F Vogel 215061ae650dSJack F Vogel /* Done alternate write (direct 0x0904) 215161ae650dSJack F Vogel * uses i40e_aq_desc 215261ae650dSJack F Vogel */ 215361ae650dSJack F Vogel struct i40e_aqc_alternate_write_done { 215461ae650dSJack F Vogel __le16 cmd_flags; 215561ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_MODE_BIOS_MASK 1 215661ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_MODE_BIOS_LEGACY 0 215761ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_MODE_BIOS_UEFI 1 215861ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_RESET_NEEDED 2 215961ae650dSJack F Vogel u8 reserved[14]; 216061ae650dSJack F Vogel }; 216161ae650dSJack F Vogel 216261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_write_done); 216361ae650dSJack F Vogel 216461ae650dSJack F Vogel /* Set OEM mode (direct 0x0905) */ 216561ae650dSJack F Vogel struct i40e_aqc_alternate_set_mode { 216661ae650dSJack F Vogel __le32 mode; 216761ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_MODE_NONE 0 216861ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_MODE_OEM 1 216961ae650dSJack F Vogel u8 reserved[12]; 217061ae650dSJack F Vogel }; 217161ae650dSJack F Vogel 217261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_set_mode); 217361ae650dSJack F Vogel 217461ae650dSJack F Vogel /* Clear port Alternate RAM (direct 0x0906) uses i40e_aq_desc */ 217561ae650dSJack F Vogel 217661ae650dSJack F Vogel /* async events 0x10xx */ 217761ae650dSJack F Vogel 217861ae650dSJack F Vogel /* Lan Queue Overflow Event (direct, 0x1001) */ 217961ae650dSJack F Vogel struct i40e_aqc_lan_overflow { 218061ae650dSJack F Vogel __le32 prtdcb_rupto; 218161ae650dSJack F Vogel __le32 otx_ctl; 218261ae650dSJack F Vogel u8 reserved[8]; 218361ae650dSJack F Vogel }; 218461ae650dSJack F Vogel 218561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lan_overflow); 218661ae650dSJack F Vogel 218761ae650dSJack F Vogel /* Get LLDP MIB (indirect 0x0A00) */ 218861ae650dSJack F Vogel struct i40e_aqc_lldp_get_mib { 218961ae650dSJack F Vogel u8 type; 219061ae650dSJack F Vogel u8 reserved1; 219161ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_TYPE_MASK 0x3 219261ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_LOCAL 0x0 219361ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_REMOTE 0x1 219461ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_LOCAL_AND_REMOTE 0x2 219561ae650dSJack F Vogel #define I40E_AQ_LLDP_BRIDGE_TYPE_MASK 0xC 219661ae650dSJack F Vogel #define I40E_AQ_LLDP_BRIDGE_TYPE_SHIFT 0x2 219761ae650dSJack F Vogel #define I40E_AQ_LLDP_BRIDGE_TYPE_NEAREST_BRIDGE 0x0 219861ae650dSJack F Vogel #define I40E_AQ_LLDP_BRIDGE_TYPE_NON_TPMR 0x1 219961ae650dSJack F Vogel #define I40E_AQ_LLDP_TX_SHIFT 0x4 220061ae650dSJack F Vogel #define I40E_AQ_LLDP_TX_MASK (0x03 << I40E_AQ_LLDP_TX_SHIFT) 220161ae650dSJack F Vogel /* TX pause flags use I40E_AQ_LINK_TX_* above */ 220261ae650dSJack F Vogel __le16 local_len; 220361ae650dSJack F Vogel __le16 remote_len; 220461ae650dSJack F Vogel u8 reserved2[2]; 220561ae650dSJack F Vogel __le32 addr_high; 220661ae650dSJack F Vogel __le32 addr_low; 220761ae650dSJack F Vogel }; 220861ae650dSJack F Vogel 220961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_get_mib); 221061ae650dSJack F Vogel 221161ae650dSJack F Vogel /* Configure LLDP MIB Change Event (direct 0x0A01) 221261ae650dSJack F Vogel * also used for the event (with type in the command field) 221361ae650dSJack F Vogel */ 221461ae650dSJack F Vogel struct i40e_aqc_lldp_update_mib { 221561ae650dSJack F Vogel u8 command; 221661ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_UPDATE_ENABLE 0x0 221761ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_UPDATE_DISABLE 0x1 221861ae650dSJack F Vogel u8 reserved[7]; 221961ae650dSJack F Vogel __le32 addr_high; 222061ae650dSJack F Vogel __le32 addr_low; 222161ae650dSJack F Vogel }; 222261ae650dSJack F Vogel 222361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_update_mib); 222461ae650dSJack F Vogel 222561ae650dSJack F Vogel /* Add LLDP TLV (indirect 0x0A02) 222661ae650dSJack F Vogel * Delete LLDP TLV (indirect 0x0A04) 222761ae650dSJack F Vogel */ 222861ae650dSJack F Vogel struct i40e_aqc_lldp_add_tlv { 222961ae650dSJack F Vogel u8 type; /* only nearest bridge and non-TPMR from 0x0A00 */ 223061ae650dSJack F Vogel u8 reserved1[1]; 223161ae650dSJack F Vogel __le16 len; 223261ae650dSJack F Vogel u8 reserved2[4]; 223361ae650dSJack F Vogel __le32 addr_high; 223461ae650dSJack F Vogel __le32 addr_low; 223561ae650dSJack F Vogel }; 223661ae650dSJack F Vogel 223761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_add_tlv); 223861ae650dSJack F Vogel 223961ae650dSJack F Vogel /* Update LLDP TLV (indirect 0x0A03) */ 224061ae650dSJack F Vogel struct i40e_aqc_lldp_update_tlv { 224161ae650dSJack F Vogel u8 type; /* only nearest bridge and non-TPMR from 0x0A00 */ 224261ae650dSJack F Vogel u8 reserved; 224361ae650dSJack F Vogel __le16 old_len; 224461ae650dSJack F Vogel __le16 new_offset; 224561ae650dSJack F Vogel __le16 new_len; 224661ae650dSJack F Vogel __le32 addr_high; 224761ae650dSJack F Vogel __le32 addr_low; 224861ae650dSJack F Vogel }; 224961ae650dSJack F Vogel 225061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_update_tlv); 225161ae650dSJack F Vogel 225261ae650dSJack F Vogel /* Stop LLDP (direct 0x0A05) */ 225361ae650dSJack F Vogel struct i40e_aqc_lldp_stop { 225461ae650dSJack F Vogel u8 command; 225561ae650dSJack F Vogel #define I40E_AQ_LLDP_AGENT_STOP 0x0 225661ae650dSJack F Vogel #define I40E_AQ_LLDP_AGENT_SHUTDOWN 0x1 225761ae650dSJack F Vogel u8 reserved[15]; 225861ae650dSJack F Vogel }; 225961ae650dSJack F Vogel 226061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_stop); 226161ae650dSJack F Vogel 226261ae650dSJack F Vogel /* Start LLDP (direct 0x0A06) */ 226361ae650dSJack F Vogel 226461ae650dSJack F Vogel struct i40e_aqc_lldp_start { 226561ae650dSJack F Vogel u8 command; 226661ae650dSJack F Vogel #define I40E_AQ_LLDP_AGENT_START 0x1 226761ae650dSJack F Vogel u8 reserved[15]; 226861ae650dSJack F Vogel }; 226961ae650dSJack F Vogel 227061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_start); 227161ae650dSJack F Vogel 2272f247dc25SJack F Vogel /* Get CEE DCBX Oper Config (0x0A07) 2273f247dc25SJack F Vogel * uses the generic descriptor struct 2274f247dc25SJack F Vogel * returns below as indirect response 227561ae650dSJack F Vogel */ 227661ae650dSJack F Vogel 2277f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_FCOE_SHIFT 0x0 2278f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_FCOE_MASK (0x7 << I40E_AQC_CEE_APP_FCOE_SHIFT) 2279f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_ISCSI_SHIFT 0x3 2280f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_ISCSI_MASK (0x7 << I40E_AQC_CEE_APP_ISCSI_SHIFT) 2281f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_FIP_SHIFT 0x8 2282f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_FIP_MASK (0x7 << I40E_AQC_CEE_APP_FIP_SHIFT) 2283be771cdaSJack F Vogel 2284f247dc25SJack F Vogel #define I40E_AQC_CEE_PG_STATUS_SHIFT 0x0 2285f247dc25SJack F Vogel #define I40E_AQC_CEE_PG_STATUS_MASK (0x7 << I40E_AQC_CEE_PG_STATUS_SHIFT) 2286f247dc25SJack F Vogel #define I40E_AQC_CEE_PFC_STATUS_SHIFT 0x3 2287f247dc25SJack F Vogel #define I40E_AQC_CEE_PFC_STATUS_MASK (0x7 << I40E_AQC_CEE_PFC_STATUS_SHIFT) 2288f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_STATUS_SHIFT 0x8 2289f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_STATUS_MASK (0x7 << I40E_AQC_CEE_APP_STATUS_SHIFT) 2290be771cdaSJack F Vogel #define I40E_AQC_CEE_FCOE_STATUS_SHIFT 0x8 2291be771cdaSJack F Vogel #define I40E_AQC_CEE_FCOE_STATUS_MASK (0x7 << I40E_AQC_CEE_FCOE_STATUS_SHIFT) 2292be771cdaSJack F Vogel #define I40E_AQC_CEE_ISCSI_STATUS_SHIFT 0xB 2293be771cdaSJack F Vogel #define I40E_AQC_CEE_ISCSI_STATUS_MASK (0x7 << I40E_AQC_CEE_ISCSI_STATUS_SHIFT) 2294be771cdaSJack F Vogel #define I40E_AQC_CEE_FIP_STATUS_SHIFT 0x10 2295be771cdaSJack F Vogel #define I40E_AQC_CEE_FIP_STATUS_MASK (0x7 << I40E_AQC_CEE_FIP_STATUS_SHIFT) 2296be771cdaSJack F Vogel 2297be771cdaSJack F Vogel /* struct i40e_aqc_get_cee_dcb_cfg_v1_resp was originally defined with 2298be771cdaSJack F Vogel * word boundary layout issues, which the Linux compilers silently deal 2299be771cdaSJack F Vogel * with by adding padding, making the actual struct larger than designed. 2300be771cdaSJack F Vogel * However, the FW compiler for the NIC is less lenient and complains 2301be771cdaSJack F Vogel * about the struct. Hence, the struct defined here has an extra byte in 2302be771cdaSJack F Vogel * fields reserved3 and reserved4 to directly acknowledge that padding, 2303be771cdaSJack F Vogel * and the new length is used in the length check macro. 2304be771cdaSJack F Vogel */ 2305f247dc25SJack F Vogel struct i40e_aqc_get_cee_dcb_cfg_v1_resp { 2306f247dc25SJack F Vogel u8 reserved1; 2307f247dc25SJack F Vogel u8 oper_num_tc; 2308f247dc25SJack F Vogel u8 oper_prio_tc[4]; 2309f247dc25SJack F Vogel u8 reserved2; 2310f247dc25SJack F Vogel u8 oper_tc_bw[8]; 2311f247dc25SJack F Vogel u8 oper_pfc_en; 2312be771cdaSJack F Vogel u8 reserved3[2]; 2313f247dc25SJack F Vogel __le16 oper_app_prio; 2314be771cdaSJack F Vogel u8 reserved4[2]; 2315f247dc25SJack F Vogel __le16 tlv_status; 2316f247dc25SJack F Vogel }; 2317f247dc25SJack F Vogel 2318f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x18, i40e_aqc_get_cee_dcb_cfg_v1_resp); 2319f247dc25SJack F Vogel 2320f247dc25SJack F Vogel struct i40e_aqc_get_cee_dcb_cfg_resp { 2321f247dc25SJack F Vogel u8 oper_num_tc; 2322f247dc25SJack F Vogel u8 oper_prio_tc[4]; 2323f247dc25SJack F Vogel u8 oper_tc_bw[8]; 2324f247dc25SJack F Vogel u8 oper_pfc_en; 2325f247dc25SJack F Vogel __le16 oper_app_prio; 2326f247dc25SJack F Vogel __le32 tlv_status; 2327f247dc25SJack F Vogel u8 reserved[12]; 2328f247dc25SJack F Vogel }; 2329f247dc25SJack F Vogel 2330f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_get_cee_dcb_cfg_resp); 2331f247dc25SJack F Vogel 2332f247dc25SJack F Vogel /* Set Local LLDP MIB (indirect 0x0A08) 2333f247dc25SJack F Vogel * Used to replace the local MIB of a given LLDP agent. e.g. DCBx 2334f247dc25SJack F Vogel */ 2335f247dc25SJack F Vogel struct i40e_aqc_lldp_set_local_mib { 2336f247dc25SJack F Vogel #define SET_LOCAL_MIB_AC_TYPE_DCBX_SHIFT 0 2337ac83ea83SEric Joyner #define SET_LOCAL_MIB_AC_TYPE_DCBX_MASK (1 << \ 2338ac83ea83SEric Joyner SET_LOCAL_MIB_AC_TYPE_DCBX_SHIFT) 2339ac83ea83SEric Joyner #define SET_LOCAL_MIB_AC_TYPE_LOCAL_MIB 0x0 2340ac83ea83SEric Joyner #define SET_LOCAL_MIB_AC_TYPE_NON_WILLING_APPS_SHIFT (1) 2341ac83ea83SEric Joyner #define SET_LOCAL_MIB_AC_TYPE_NON_WILLING_APPS_MASK (1 << \ 2342ac83ea83SEric Joyner SET_LOCAL_MIB_AC_TYPE_NON_WILLING_APPS_SHIFT) 2343ac83ea83SEric Joyner #define SET_LOCAL_MIB_AC_TYPE_NON_WILLING_APPS 0x1 2344f247dc25SJack F Vogel u8 type; 2345f247dc25SJack F Vogel u8 reserved0; 2346f247dc25SJack F Vogel __le16 length; 2347f247dc25SJack F Vogel u8 reserved1[4]; 2348f247dc25SJack F Vogel __le32 address_high; 2349f247dc25SJack F Vogel __le32 address_low; 2350f247dc25SJack F Vogel }; 2351f247dc25SJack F Vogel 2352f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_set_local_mib); 2353f247dc25SJack F Vogel 2354223d846dSEric Joyner struct i40e_aqc_lldp_set_local_mib_resp { 2355223d846dSEric Joyner #define SET_LOCAL_MIB_RESP_EVENT_TRIGGERED_MASK 0x01 2356223d846dSEric Joyner u8 status; 2357223d846dSEric Joyner u8 reserved[15]; 2358223d846dSEric Joyner }; 2359223d846dSEric Joyner 2360223d846dSEric Joyner I40E_CHECK_STRUCT_LEN(0x10, i40e_aqc_lldp_set_local_mib_resp); 2361223d846dSEric Joyner 2362f247dc25SJack F Vogel /* Stop/Start LLDP Agent (direct 0x0A09) 2363f247dc25SJack F Vogel * Used for stopping/starting specific LLDP agent. e.g. DCBx 2364f247dc25SJack F Vogel */ 2365f247dc25SJack F Vogel struct i40e_aqc_lldp_stop_start_specific_agent { 2366f247dc25SJack F Vogel #define I40E_AQC_START_SPECIFIC_AGENT_SHIFT 0 2367d4683565SEric Joyner #define I40E_AQC_START_SPECIFIC_AGENT_MASK \ 2368d4683565SEric Joyner (1 << I40E_AQC_START_SPECIFIC_AGENT_SHIFT) 2369f247dc25SJack F Vogel u8 command; 2370f247dc25SJack F Vogel u8 reserved[15]; 2371f247dc25SJack F Vogel }; 2372f247dc25SJack F Vogel 2373f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_stop_start_specific_agent); 2374f247dc25SJack F Vogel 237561ae650dSJack F Vogel /* Add Udp Tunnel command and completion (direct 0x0B00) */ 237661ae650dSJack F Vogel struct i40e_aqc_add_udp_tunnel { 237761ae650dSJack F Vogel __le16 udp_port; 237861ae650dSJack F Vogel u8 reserved0[3]; 237961ae650dSJack F Vogel u8 protocol_type; 238061ae650dSJack F Vogel #define I40E_AQC_TUNNEL_TYPE_VXLAN 0x00 238161ae650dSJack F Vogel #define I40E_AQC_TUNNEL_TYPE_NGE 0x01 238261ae650dSJack F Vogel #define I40E_AQC_TUNNEL_TYPE_TEREDO 0x10 2383fdb6f38aSEric Joyner #define I40E_AQC_TUNNEL_TYPE_VXLAN_GPE 0x11 238461ae650dSJack F Vogel u8 reserved1[10]; 238561ae650dSJack F Vogel }; 238661ae650dSJack F Vogel 238761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_udp_tunnel); 238861ae650dSJack F Vogel 238961ae650dSJack F Vogel struct i40e_aqc_add_udp_tunnel_completion { 239061ae650dSJack F Vogel __le16 udp_port; 239161ae650dSJack F Vogel u8 filter_entry_index; 239261ae650dSJack F Vogel u8 multiple_pfs; 239361ae650dSJack F Vogel #define I40E_AQC_SINGLE_PF 0x0 239461ae650dSJack F Vogel #define I40E_AQC_MULTIPLE_PFS 0x1 239561ae650dSJack F Vogel u8 total_filters; 239661ae650dSJack F Vogel u8 reserved[11]; 239761ae650dSJack F Vogel }; 239861ae650dSJack F Vogel 239961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_udp_tunnel_completion); 240061ae650dSJack F Vogel 240161ae650dSJack F Vogel /* remove UDP Tunnel command (0x0B01) */ 240261ae650dSJack F Vogel struct i40e_aqc_remove_udp_tunnel { 240361ae650dSJack F Vogel u8 reserved[2]; 240461ae650dSJack F Vogel u8 index; /* 0 to 15 */ 240561ae650dSJack F Vogel u8 reserved2[13]; 240661ae650dSJack F Vogel }; 240761ae650dSJack F Vogel 240861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_udp_tunnel); 240961ae650dSJack F Vogel 241061ae650dSJack F Vogel struct i40e_aqc_del_udp_tunnel_completion { 241161ae650dSJack F Vogel __le16 udp_port; 241261ae650dSJack F Vogel u8 index; /* 0 to 15 */ 241361ae650dSJack F Vogel u8 multiple_pfs; 241461ae650dSJack F Vogel u8 total_filters_used; 241561ae650dSJack F Vogel u8 reserved1[11]; 241661ae650dSJack F Vogel }; 241761ae650dSJack F Vogel 241861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_del_udp_tunnel_completion); 241961ae650dSJack F Vogel 24204294f337SSean Bruno struct i40e_aqc_get_set_rss_key { 24214294f337SSean Bruno #define I40E_AQC_SET_RSS_KEY_VSI_VALID (0x1 << 15) 24224294f337SSean Bruno #define I40E_AQC_SET_RSS_KEY_VSI_ID_SHIFT 0 24234294f337SSean Bruno #define I40E_AQC_SET_RSS_KEY_VSI_ID_MASK (0x3FF << \ 24244294f337SSean Bruno I40E_AQC_SET_RSS_KEY_VSI_ID_SHIFT) 24254294f337SSean Bruno __le16 vsi_id; 24264294f337SSean Bruno u8 reserved[6]; 24274294f337SSean Bruno __le32 addr_high; 24284294f337SSean Bruno __le32 addr_low; 24294294f337SSean Bruno }; 24304294f337SSean Bruno 24314294f337SSean Bruno I40E_CHECK_CMD_LENGTH(i40e_aqc_get_set_rss_key); 24324294f337SSean Bruno 24334294f337SSean Bruno struct i40e_aqc_get_set_rss_key_data { 24344294f337SSean Bruno u8 standard_rss_key[0x28]; 24354294f337SSean Bruno u8 extended_hash_key[0xc]; 24364294f337SSean Bruno }; 24374294f337SSean Bruno 24384294f337SSean Bruno I40E_CHECK_STRUCT_LEN(0x34, i40e_aqc_get_set_rss_key_data); 24394294f337SSean Bruno 24404294f337SSean Bruno struct i40e_aqc_get_set_rss_lut { 24414294f337SSean Bruno #define I40E_AQC_SET_RSS_LUT_VSI_VALID (0x1 << 15) 24424294f337SSean Bruno #define I40E_AQC_SET_RSS_LUT_VSI_ID_SHIFT 0 24434294f337SSean Bruno #define I40E_AQC_SET_RSS_LUT_VSI_ID_MASK (0x3FF << \ 24444294f337SSean Bruno I40E_AQC_SET_RSS_LUT_VSI_ID_SHIFT) 24454294f337SSean Bruno __le16 vsi_id; 24464294f337SSean Bruno #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_SHIFT 0 24474294f337SSean Bruno #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_MASK (0x1 << \ 24484294f337SSean Bruno I40E_AQC_SET_RSS_LUT_TABLE_TYPE_SHIFT) 24494294f337SSean Bruno 24504294f337SSean Bruno #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_VSI 0 24514294f337SSean Bruno #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_PF 1 24524294f337SSean Bruno __le16 flags; 24534294f337SSean Bruno u8 reserved[4]; 24544294f337SSean Bruno __le32 addr_high; 24554294f337SSean Bruno __le32 addr_low; 24564294f337SSean Bruno }; 24574294f337SSean Bruno 24584294f337SSean Bruno I40E_CHECK_CMD_LENGTH(i40e_aqc_get_set_rss_lut); 24594294f337SSean Bruno 246061ae650dSJack F Vogel /* tunnel key structure 0x0B10 */ 246161ae650dSJack F Vogel 246261ae650dSJack F Vogel struct i40e_aqc_tunnel_key_structure { 246361ae650dSJack F Vogel u8 key1_off; 246461ae650dSJack F Vogel u8 key2_off; 246561ae650dSJack F Vogel u8 key1_len; /* 0 to 15 */ 246661ae650dSJack F Vogel u8 key2_len; /* 0 to 15 */ 246761ae650dSJack F Vogel u8 flags; 246861ae650dSJack F Vogel #define I40E_AQC_TUNNEL_KEY_STRUCT_OVERRIDE 0x01 246961ae650dSJack F Vogel /* response flags */ 247061ae650dSJack F Vogel #define I40E_AQC_TUNNEL_KEY_STRUCT_SUCCESS 0x01 247161ae650dSJack F Vogel #define I40E_AQC_TUNNEL_KEY_STRUCT_MODIFIED 0x02 247261ae650dSJack F Vogel #define I40E_AQC_TUNNEL_KEY_STRUCT_OVERRIDDEN 0x03 247361ae650dSJack F Vogel u8 network_key_index; 247461ae650dSJack F Vogel #define I40E_AQC_NETWORK_KEY_INDEX_VXLAN 0x0 247561ae650dSJack F Vogel #define I40E_AQC_NETWORK_KEY_INDEX_NGE 0x1 247661ae650dSJack F Vogel #define I40E_AQC_NETWORK_KEY_INDEX_FLEX_MAC_IN_UDP 0x2 247761ae650dSJack F Vogel #define I40E_AQC_NETWORK_KEY_INDEX_GRE 0x3 247861ae650dSJack F Vogel u8 reserved[10]; 247961ae650dSJack F Vogel }; 248061ae650dSJack F Vogel 248161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_tunnel_key_structure); 248261ae650dSJack F Vogel 248361ae650dSJack F Vogel /* OEM mode commands (direct 0xFE0x) */ 248461ae650dSJack F Vogel struct i40e_aqc_oem_param_change { 248561ae650dSJack F Vogel __le32 param_type; 248661ae650dSJack F Vogel #define I40E_AQ_OEM_PARAM_TYPE_PF_CTL 0 248761ae650dSJack F Vogel #define I40E_AQ_OEM_PARAM_TYPE_BW_CTL 1 248861ae650dSJack F Vogel #define I40E_AQ_OEM_PARAM_MAC 2 248961ae650dSJack F Vogel __le32 param_value1; 2490f247dc25SJack F Vogel __le16 param_value2; 2491f247dc25SJack F Vogel u8 reserved[6]; 249261ae650dSJack F Vogel }; 249361ae650dSJack F Vogel 249461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_oem_param_change); 249561ae650dSJack F Vogel 249661ae650dSJack F Vogel struct i40e_aqc_oem_state_change { 249761ae650dSJack F Vogel __le32 state; 249861ae650dSJack F Vogel #define I40E_AQ_OEM_STATE_LINK_DOWN 0x0 249961ae650dSJack F Vogel #define I40E_AQ_OEM_STATE_LINK_UP 0x1 250061ae650dSJack F Vogel u8 reserved[12]; 250161ae650dSJack F Vogel }; 250261ae650dSJack F Vogel 250361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_oem_state_change); 250461ae650dSJack F Vogel 2505f247dc25SJack F Vogel /* Initialize OCSD (0xFE02, direct) */ 2506f247dc25SJack F Vogel struct i40e_aqc_opc_oem_ocsd_initialize { 2507f247dc25SJack F Vogel u8 type_status; 2508f247dc25SJack F Vogel u8 reserved1[3]; 2509f247dc25SJack F Vogel __le32 ocsd_memory_block_addr_high; 2510f247dc25SJack F Vogel __le32 ocsd_memory_block_addr_low; 2511f247dc25SJack F Vogel __le32 requested_update_interval; 2512f247dc25SJack F Vogel }; 2513f247dc25SJack F Vogel 2514f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_opc_oem_ocsd_initialize); 2515f247dc25SJack F Vogel 2516f247dc25SJack F Vogel /* Initialize OCBB (0xFE03, direct) */ 2517f247dc25SJack F Vogel struct i40e_aqc_opc_oem_ocbb_initialize { 2518f247dc25SJack F Vogel u8 type_status; 2519f247dc25SJack F Vogel u8 reserved1[3]; 2520f247dc25SJack F Vogel __le32 ocbb_memory_block_addr_high; 2521f247dc25SJack F Vogel __le32 ocbb_memory_block_addr_low; 2522f247dc25SJack F Vogel u8 reserved2[4]; 2523f247dc25SJack F Vogel }; 2524f247dc25SJack F Vogel 2525f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_opc_oem_ocbb_initialize); 2526f247dc25SJack F Vogel 252761ae650dSJack F Vogel /* debug commands */ 252861ae650dSJack F Vogel 252961ae650dSJack F Vogel /* get device id (0xFF00) uses the generic structure */ 253061ae650dSJack F Vogel 253161ae650dSJack F Vogel /* set test more (0xFF01, internal) */ 253261ae650dSJack F Vogel 253361ae650dSJack F Vogel struct i40e_acq_set_test_mode { 253461ae650dSJack F Vogel u8 mode; 253561ae650dSJack F Vogel #define I40E_AQ_TEST_PARTIAL 0 253661ae650dSJack F Vogel #define I40E_AQ_TEST_FULL 1 253761ae650dSJack F Vogel #define I40E_AQ_TEST_NVM 2 253861ae650dSJack F Vogel u8 reserved[3]; 253961ae650dSJack F Vogel u8 command; 254061ae650dSJack F Vogel #define I40E_AQ_TEST_OPEN 0 254161ae650dSJack F Vogel #define I40E_AQ_TEST_CLOSE 1 254261ae650dSJack F Vogel #define I40E_AQ_TEST_INC 2 254361ae650dSJack F Vogel u8 reserved2[3]; 254461ae650dSJack F Vogel __le32 address_high; 254561ae650dSJack F Vogel __le32 address_low; 254661ae650dSJack F Vogel }; 254761ae650dSJack F Vogel 254861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_acq_set_test_mode); 254961ae650dSJack F Vogel 255061ae650dSJack F Vogel /* Debug Read Register command (0xFF03) 255161ae650dSJack F Vogel * Debug Write Register command (0xFF04) 255261ae650dSJack F Vogel */ 255361ae650dSJack F Vogel struct i40e_aqc_debug_reg_read_write { 255461ae650dSJack F Vogel __le32 reserved; 255561ae650dSJack F Vogel __le32 address; 255661ae650dSJack F Vogel __le32 value_high; 255761ae650dSJack F Vogel __le32 value_low; 255861ae650dSJack F Vogel }; 255961ae650dSJack F Vogel 256061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_reg_read_write); 256161ae650dSJack F Vogel 256261ae650dSJack F Vogel /* Scatter/gather Reg Read (indirect 0xFF05) 256361ae650dSJack F Vogel * Scatter/gather Reg Write (indirect 0xFF06) 256461ae650dSJack F Vogel */ 256561ae650dSJack F Vogel 256661ae650dSJack F Vogel /* i40e_aq_desc is used for the command */ 256761ae650dSJack F Vogel struct i40e_aqc_debug_reg_sg_element_data { 256861ae650dSJack F Vogel __le32 address; 256961ae650dSJack F Vogel __le32 value; 257061ae650dSJack F Vogel }; 257161ae650dSJack F Vogel 257261ae650dSJack F Vogel /* Debug Modify register (direct 0xFF07) */ 257361ae650dSJack F Vogel struct i40e_aqc_debug_modify_reg { 257461ae650dSJack F Vogel __le32 address; 257561ae650dSJack F Vogel __le32 value; 257661ae650dSJack F Vogel __le32 clear_mask; 257761ae650dSJack F Vogel __le32 set_mask; 257861ae650dSJack F Vogel }; 257961ae650dSJack F Vogel 258061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_modify_reg); 258161ae650dSJack F Vogel 258261ae650dSJack F Vogel /* dump internal data (0xFF08, indirect) */ 258361ae650dSJack F Vogel 258461ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_AUX 0 258561ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_SWITCH_FLU 1 258661ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_TXSCHED 2 258761ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_HMC 3 258861ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_MAC0 4 258961ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_MAC1 5 259061ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_MAC2 6 259161ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_MAC3 7 259261ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_DCB 8 259361ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_EMP_MEM 9 259461ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_PKT_BUF 10 259561ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_ALTRAM 11 259661ae650dSJack F Vogel 259761ae650dSJack F Vogel struct i40e_aqc_debug_dump_internals { 259861ae650dSJack F Vogel u8 cluster_id; 259961ae650dSJack F Vogel u8 table_id; 260061ae650dSJack F Vogel __le16 data_size; 260161ae650dSJack F Vogel __le32 idx; 260261ae650dSJack F Vogel __le32 address_high; 260361ae650dSJack F Vogel __le32 address_low; 260461ae650dSJack F Vogel }; 260561ae650dSJack F Vogel 260661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_dump_internals); 260761ae650dSJack F Vogel 260861ae650dSJack F Vogel struct i40e_aqc_debug_modify_internals { 260961ae650dSJack F Vogel u8 cluster_id; 261061ae650dSJack F Vogel u8 cluster_specific_params[7]; 261161ae650dSJack F Vogel __le32 address_high; 261261ae650dSJack F Vogel __le32 address_low; 261361ae650dSJack F Vogel }; 261461ae650dSJack F Vogel 261561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_modify_internals); 261661ae650dSJack F Vogel 2617223d846dSEric Joyner #endif /* _I40E_ADMINQ_CMD_H_ */ 2618