161ae650dSJack F Vogel /****************************************************************************** 261ae650dSJack F Vogel 3b6c8f260SJack F Vogel Copyright (c) 2013-2015, Intel Corporation 461ae650dSJack F Vogel All rights reserved. 561ae650dSJack F Vogel 661ae650dSJack F Vogel Redistribution and use in source and binary forms, with or without 761ae650dSJack F Vogel modification, are permitted provided that the following conditions are met: 861ae650dSJack F Vogel 961ae650dSJack F Vogel 1. Redistributions of source code must retain the above copyright notice, 1061ae650dSJack F Vogel this list of conditions and the following disclaimer. 1161ae650dSJack F Vogel 1261ae650dSJack F Vogel 2. Redistributions in binary form must reproduce the above copyright 1361ae650dSJack F Vogel notice, this list of conditions and the following disclaimer in the 1461ae650dSJack F Vogel documentation and/or other materials provided with the distribution. 1561ae650dSJack F Vogel 1661ae650dSJack F Vogel 3. Neither the name of the Intel Corporation nor the names of its 1761ae650dSJack F Vogel contributors may be used to endorse or promote products derived from 1861ae650dSJack F Vogel this software without specific prior written permission. 1961ae650dSJack F Vogel 2061ae650dSJack F Vogel THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 2161ae650dSJack F Vogel AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2261ae650dSJack F Vogel IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2361ae650dSJack F Vogel ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 2461ae650dSJack F Vogel LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2561ae650dSJack F Vogel CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2661ae650dSJack F Vogel SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2761ae650dSJack F Vogel INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2861ae650dSJack F Vogel CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 2961ae650dSJack F Vogel ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 3061ae650dSJack F Vogel POSSIBILITY OF SUCH DAMAGE. 3161ae650dSJack F Vogel 3261ae650dSJack F Vogel ******************************************************************************/ 3361ae650dSJack F Vogel /*$FreeBSD$*/ 3461ae650dSJack F Vogel 3561ae650dSJack F Vogel #ifndef _I40E_ADMINQ_CMD_H_ 3661ae650dSJack F Vogel #define _I40E_ADMINQ_CMD_H_ 3761ae650dSJack F Vogel 3861ae650dSJack F Vogel /* This header file defines the i40e Admin Queue commands and is shared between 3961ae650dSJack F Vogel * i40e Firmware and Software. 4061ae650dSJack F Vogel * 4161ae650dSJack F Vogel * This file needs to comply with the Linux Kernel coding style. 4261ae650dSJack F Vogel */ 4361ae650dSJack F Vogel 4461ae650dSJack F Vogel #define I40E_FW_API_VERSION_MAJOR 0x0001 45*be771cdaSJack F Vogel #ifdef X722_SUPPORT 46*be771cdaSJack F Vogel #define I40E_FW_API_VERSION_MINOR 0x0003 47*be771cdaSJack F Vogel #else 48*be771cdaSJack F Vogel #define I40E_FW_API_VERSION_MINOR 0x0004 49*be771cdaSJack F Vogel #endif 5061ae650dSJack F Vogel 5161ae650dSJack F Vogel struct i40e_aq_desc { 5261ae650dSJack F Vogel __le16 flags; 5361ae650dSJack F Vogel __le16 opcode; 5461ae650dSJack F Vogel __le16 datalen; 5561ae650dSJack F Vogel __le16 retval; 5661ae650dSJack F Vogel __le32 cookie_high; 5761ae650dSJack F Vogel __le32 cookie_low; 5861ae650dSJack F Vogel union { 5961ae650dSJack F Vogel struct { 6061ae650dSJack F Vogel __le32 param0; 6161ae650dSJack F Vogel __le32 param1; 6261ae650dSJack F Vogel __le32 param2; 6361ae650dSJack F Vogel __le32 param3; 6461ae650dSJack F Vogel } internal; 6561ae650dSJack F Vogel struct { 6661ae650dSJack F Vogel __le32 param0; 6761ae650dSJack F Vogel __le32 param1; 6861ae650dSJack F Vogel __le32 addr_high; 6961ae650dSJack F Vogel __le32 addr_low; 7061ae650dSJack F Vogel } external; 7161ae650dSJack F Vogel u8 raw[16]; 7261ae650dSJack F Vogel } params; 7361ae650dSJack F Vogel }; 7461ae650dSJack F Vogel 7561ae650dSJack F Vogel /* Flags sub-structure 7661ae650dSJack F Vogel * |0 |1 |2 |3 |4 |5 |6 |7 |8 |9 |10 |11 |12 |13 |14 |15 | 7761ae650dSJack F Vogel * |DD |CMP|ERR|VFE| * * RESERVED * * |LB |RD |VFC|BUF|SI |EI |FE | 7861ae650dSJack F Vogel */ 7961ae650dSJack F Vogel 8061ae650dSJack F Vogel /* command flags and offsets*/ 8161ae650dSJack F Vogel #define I40E_AQ_FLAG_DD_SHIFT 0 8261ae650dSJack F Vogel #define I40E_AQ_FLAG_CMP_SHIFT 1 8361ae650dSJack F Vogel #define I40E_AQ_FLAG_ERR_SHIFT 2 8461ae650dSJack F Vogel #define I40E_AQ_FLAG_VFE_SHIFT 3 8561ae650dSJack F Vogel #define I40E_AQ_FLAG_LB_SHIFT 9 8661ae650dSJack F Vogel #define I40E_AQ_FLAG_RD_SHIFT 10 8761ae650dSJack F Vogel #define I40E_AQ_FLAG_VFC_SHIFT 11 8861ae650dSJack F Vogel #define I40E_AQ_FLAG_BUF_SHIFT 12 8961ae650dSJack F Vogel #define I40E_AQ_FLAG_SI_SHIFT 13 9061ae650dSJack F Vogel #define I40E_AQ_FLAG_EI_SHIFT 14 9161ae650dSJack F Vogel #define I40E_AQ_FLAG_FE_SHIFT 15 9261ae650dSJack F Vogel 9361ae650dSJack F Vogel #define I40E_AQ_FLAG_DD (1 << I40E_AQ_FLAG_DD_SHIFT) /* 0x1 */ 9461ae650dSJack F Vogel #define I40E_AQ_FLAG_CMP (1 << I40E_AQ_FLAG_CMP_SHIFT) /* 0x2 */ 9561ae650dSJack F Vogel #define I40E_AQ_FLAG_ERR (1 << I40E_AQ_FLAG_ERR_SHIFT) /* 0x4 */ 9661ae650dSJack F Vogel #define I40E_AQ_FLAG_VFE (1 << I40E_AQ_FLAG_VFE_SHIFT) /* 0x8 */ 9761ae650dSJack F Vogel #define I40E_AQ_FLAG_LB (1 << I40E_AQ_FLAG_LB_SHIFT) /* 0x200 */ 9861ae650dSJack F Vogel #define I40E_AQ_FLAG_RD (1 << I40E_AQ_FLAG_RD_SHIFT) /* 0x400 */ 9961ae650dSJack F Vogel #define I40E_AQ_FLAG_VFC (1 << I40E_AQ_FLAG_VFC_SHIFT) /* 0x800 */ 10061ae650dSJack F Vogel #define I40E_AQ_FLAG_BUF (1 << I40E_AQ_FLAG_BUF_SHIFT) /* 0x1000 */ 10161ae650dSJack F Vogel #define I40E_AQ_FLAG_SI (1 << I40E_AQ_FLAG_SI_SHIFT) /* 0x2000 */ 10261ae650dSJack F Vogel #define I40E_AQ_FLAG_EI (1 << I40E_AQ_FLAG_EI_SHIFT) /* 0x4000 */ 10361ae650dSJack F Vogel #define I40E_AQ_FLAG_FE (1 << I40E_AQ_FLAG_FE_SHIFT) /* 0x8000 */ 10461ae650dSJack F Vogel 10561ae650dSJack F Vogel /* error codes */ 10661ae650dSJack F Vogel enum i40e_admin_queue_err { 10761ae650dSJack F Vogel I40E_AQ_RC_OK = 0, /* success */ 10861ae650dSJack F Vogel I40E_AQ_RC_EPERM = 1, /* Operation not permitted */ 10961ae650dSJack F Vogel I40E_AQ_RC_ENOENT = 2, /* No such element */ 11061ae650dSJack F Vogel I40E_AQ_RC_ESRCH = 3, /* Bad opcode */ 11161ae650dSJack F Vogel I40E_AQ_RC_EINTR = 4, /* operation interrupted */ 11261ae650dSJack F Vogel I40E_AQ_RC_EIO = 5, /* I/O error */ 11361ae650dSJack F Vogel I40E_AQ_RC_ENXIO = 6, /* No such resource */ 11461ae650dSJack F Vogel I40E_AQ_RC_E2BIG = 7, /* Arg too long */ 11561ae650dSJack F Vogel I40E_AQ_RC_EAGAIN = 8, /* Try again */ 11661ae650dSJack F Vogel I40E_AQ_RC_ENOMEM = 9, /* Out of memory */ 11761ae650dSJack F Vogel I40E_AQ_RC_EACCES = 10, /* Permission denied */ 11861ae650dSJack F Vogel I40E_AQ_RC_EFAULT = 11, /* Bad address */ 11961ae650dSJack F Vogel I40E_AQ_RC_EBUSY = 12, /* Device or resource busy */ 12061ae650dSJack F Vogel I40E_AQ_RC_EEXIST = 13, /* object already exists */ 12161ae650dSJack F Vogel I40E_AQ_RC_EINVAL = 14, /* Invalid argument */ 12261ae650dSJack F Vogel I40E_AQ_RC_ENOTTY = 15, /* Not a typewriter */ 12361ae650dSJack F Vogel I40E_AQ_RC_ENOSPC = 16, /* No space left or alloc failure */ 12461ae650dSJack F Vogel I40E_AQ_RC_ENOSYS = 17, /* Function not implemented */ 12561ae650dSJack F Vogel I40E_AQ_RC_ERANGE = 18, /* Parameter out of range */ 12661ae650dSJack F Vogel I40E_AQ_RC_EFLUSHED = 19, /* Cmd flushed due to prev cmd error */ 12761ae650dSJack F Vogel I40E_AQ_RC_BAD_ADDR = 20, /* Descriptor contains a bad pointer */ 12861ae650dSJack F Vogel I40E_AQ_RC_EMODE = 21, /* Op not allowed in current dev mode */ 12961ae650dSJack F Vogel I40E_AQ_RC_EFBIG = 22, /* File too large */ 13061ae650dSJack F Vogel }; 13161ae650dSJack F Vogel 13261ae650dSJack F Vogel /* Admin Queue command opcodes */ 13361ae650dSJack F Vogel enum i40e_admin_queue_opc { 13461ae650dSJack F Vogel /* aq commands */ 13561ae650dSJack F Vogel i40e_aqc_opc_get_version = 0x0001, 13661ae650dSJack F Vogel i40e_aqc_opc_driver_version = 0x0002, 13761ae650dSJack F Vogel i40e_aqc_opc_queue_shutdown = 0x0003, 13861ae650dSJack F Vogel i40e_aqc_opc_set_pf_context = 0x0004, 13961ae650dSJack F Vogel 14061ae650dSJack F Vogel /* resource ownership */ 14161ae650dSJack F Vogel i40e_aqc_opc_request_resource = 0x0008, 14261ae650dSJack F Vogel i40e_aqc_opc_release_resource = 0x0009, 14361ae650dSJack F Vogel 14461ae650dSJack F Vogel i40e_aqc_opc_list_func_capabilities = 0x000A, 14561ae650dSJack F Vogel i40e_aqc_opc_list_dev_capabilities = 0x000B, 14661ae650dSJack F Vogel 14761ae650dSJack F Vogel /* LAA */ 14861ae650dSJack F Vogel i40e_aqc_opc_mac_address_read = 0x0107, 14961ae650dSJack F Vogel i40e_aqc_opc_mac_address_write = 0x0108, 15061ae650dSJack F Vogel 15161ae650dSJack F Vogel /* PXE */ 15261ae650dSJack F Vogel i40e_aqc_opc_clear_pxe_mode = 0x0110, 15361ae650dSJack F Vogel 15461ae650dSJack F Vogel /* internal switch commands */ 15561ae650dSJack F Vogel i40e_aqc_opc_get_switch_config = 0x0200, 15661ae650dSJack F Vogel i40e_aqc_opc_add_statistics = 0x0201, 15761ae650dSJack F Vogel i40e_aqc_opc_remove_statistics = 0x0202, 15861ae650dSJack F Vogel i40e_aqc_opc_set_port_parameters = 0x0203, 15961ae650dSJack F Vogel i40e_aqc_opc_get_switch_resource_alloc = 0x0204, 16061ae650dSJack F Vogel 16161ae650dSJack F Vogel i40e_aqc_opc_add_vsi = 0x0210, 16261ae650dSJack F Vogel i40e_aqc_opc_update_vsi_parameters = 0x0211, 16361ae650dSJack F Vogel i40e_aqc_opc_get_vsi_parameters = 0x0212, 16461ae650dSJack F Vogel 16561ae650dSJack F Vogel i40e_aqc_opc_add_pv = 0x0220, 16661ae650dSJack F Vogel i40e_aqc_opc_update_pv_parameters = 0x0221, 16761ae650dSJack F Vogel i40e_aqc_opc_get_pv_parameters = 0x0222, 16861ae650dSJack F Vogel 16961ae650dSJack F Vogel i40e_aqc_opc_add_veb = 0x0230, 17061ae650dSJack F Vogel i40e_aqc_opc_update_veb_parameters = 0x0231, 17161ae650dSJack F Vogel i40e_aqc_opc_get_veb_parameters = 0x0232, 17261ae650dSJack F Vogel 17361ae650dSJack F Vogel i40e_aqc_opc_delete_element = 0x0243, 17461ae650dSJack F Vogel 17561ae650dSJack F Vogel i40e_aqc_opc_add_macvlan = 0x0250, 17661ae650dSJack F Vogel i40e_aqc_opc_remove_macvlan = 0x0251, 17761ae650dSJack F Vogel i40e_aqc_opc_add_vlan = 0x0252, 17861ae650dSJack F Vogel i40e_aqc_opc_remove_vlan = 0x0253, 17961ae650dSJack F Vogel i40e_aqc_opc_set_vsi_promiscuous_modes = 0x0254, 18061ae650dSJack F Vogel i40e_aqc_opc_add_tag = 0x0255, 18161ae650dSJack F Vogel i40e_aqc_opc_remove_tag = 0x0256, 18261ae650dSJack F Vogel i40e_aqc_opc_add_multicast_etag = 0x0257, 18361ae650dSJack F Vogel i40e_aqc_opc_remove_multicast_etag = 0x0258, 18461ae650dSJack F Vogel i40e_aqc_opc_update_tag = 0x0259, 18561ae650dSJack F Vogel i40e_aqc_opc_add_control_packet_filter = 0x025A, 18661ae650dSJack F Vogel i40e_aqc_opc_remove_control_packet_filter = 0x025B, 18761ae650dSJack F Vogel i40e_aqc_opc_add_cloud_filters = 0x025C, 18861ae650dSJack F Vogel i40e_aqc_opc_remove_cloud_filters = 0x025D, 18961ae650dSJack F Vogel 19061ae650dSJack F Vogel i40e_aqc_opc_add_mirror_rule = 0x0260, 19161ae650dSJack F Vogel i40e_aqc_opc_delete_mirror_rule = 0x0261, 19261ae650dSJack F Vogel 19361ae650dSJack F Vogel /* DCB commands */ 19461ae650dSJack F Vogel i40e_aqc_opc_dcb_ignore_pfc = 0x0301, 19561ae650dSJack F Vogel i40e_aqc_opc_dcb_updated = 0x0302, 19661ae650dSJack F Vogel 19761ae650dSJack F Vogel /* TX scheduler */ 19861ae650dSJack F Vogel i40e_aqc_opc_configure_vsi_bw_limit = 0x0400, 19961ae650dSJack F Vogel i40e_aqc_opc_configure_vsi_ets_sla_bw_limit = 0x0406, 20061ae650dSJack F Vogel i40e_aqc_opc_configure_vsi_tc_bw = 0x0407, 20161ae650dSJack F Vogel i40e_aqc_opc_query_vsi_bw_config = 0x0408, 20261ae650dSJack F Vogel i40e_aqc_opc_query_vsi_ets_sla_config = 0x040A, 20361ae650dSJack F Vogel i40e_aqc_opc_configure_switching_comp_bw_limit = 0x0410, 20461ae650dSJack F Vogel 20561ae650dSJack F Vogel i40e_aqc_opc_enable_switching_comp_ets = 0x0413, 20661ae650dSJack F Vogel i40e_aqc_opc_modify_switching_comp_ets = 0x0414, 20761ae650dSJack F Vogel i40e_aqc_opc_disable_switching_comp_ets = 0x0415, 20861ae650dSJack F Vogel i40e_aqc_opc_configure_switching_comp_ets_bw_limit = 0x0416, 20961ae650dSJack F Vogel i40e_aqc_opc_configure_switching_comp_bw_config = 0x0417, 21061ae650dSJack F Vogel i40e_aqc_opc_query_switching_comp_ets_config = 0x0418, 21161ae650dSJack F Vogel i40e_aqc_opc_query_port_ets_config = 0x0419, 21261ae650dSJack F Vogel i40e_aqc_opc_query_switching_comp_bw_config = 0x041A, 21361ae650dSJack F Vogel i40e_aqc_opc_suspend_port_tx = 0x041B, 21461ae650dSJack F Vogel i40e_aqc_opc_resume_port_tx = 0x041C, 21561ae650dSJack F Vogel i40e_aqc_opc_configure_partition_bw = 0x041D, 21661ae650dSJack F Vogel 21761ae650dSJack F Vogel /* hmc */ 21861ae650dSJack F Vogel i40e_aqc_opc_query_hmc_resource_profile = 0x0500, 21961ae650dSJack F Vogel i40e_aqc_opc_set_hmc_resource_profile = 0x0501, 22061ae650dSJack F Vogel 22161ae650dSJack F Vogel /* phy commands*/ 22261ae650dSJack F Vogel i40e_aqc_opc_get_phy_abilities = 0x0600, 22361ae650dSJack F Vogel i40e_aqc_opc_set_phy_config = 0x0601, 22461ae650dSJack F Vogel i40e_aqc_opc_set_mac_config = 0x0603, 22561ae650dSJack F Vogel i40e_aqc_opc_set_link_restart_an = 0x0605, 22661ae650dSJack F Vogel i40e_aqc_opc_get_link_status = 0x0607, 22761ae650dSJack F Vogel i40e_aqc_opc_set_phy_int_mask = 0x0613, 22861ae650dSJack F Vogel i40e_aqc_opc_get_local_advt_reg = 0x0614, 22961ae650dSJack F Vogel i40e_aqc_opc_set_local_advt_reg = 0x0615, 23061ae650dSJack F Vogel i40e_aqc_opc_get_partner_advt = 0x0616, 23161ae650dSJack F Vogel i40e_aqc_opc_set_lb_modes = 0x0618, 23261ae650dSJack F Vogel i40e_aqc_opc_get_phy_wol_caps = 0x0621, 23361ae650dSJack F Vogel i40e_aqc_opc_set_phy_debug = 0x0622, 23461ae650dSJack F Vogel i40e_aqc_opc_upload_ext_phy_fm = 0x0625, 23561ae650dSJack F Vogel 23661ae650dSJack F Vogel /* NVM commands */ 23761ae650dSJack F Vogel i40e_aqc_opc_nvm_read = 0x0701, 23861ae650dSJack F Vogel i40e_aqc_opc_nvm_erase = 0x0702, 23961ae650dSJack F Vogel i40e_aqc_opc_nvm_update = 0x0703, 24061ae650dSJack F Vogel i40e_aqc_opc_nvm_config_read = 0x0704, 24161ae650dSJack F Vogel i40e_aqc_opc_nvm_config_write = 0x0705, 242*be771cdaSJack F Vogel i40e_aqc_opc_oem_post_update = 0x0720, 24361ae650dSJack F Vogel 24461ae650dSJack F Vogel /* virtualization commands */ 24561ae650dSJack F Vogel i40e_aqc_opc_send_msg_to_pf = 0x0801, 24661ae650dSJack F Vogel i40e_aqc_opc_send_msg_to_vf = 0x0802, 24761ae650dSJack F Vogel i40e_aqc_opc_send_msg_to_peer = 0x0803, 24861ae650dSJack F Vogel 24961ae650dSJack F Vogel /* alternate structure */ 25061ae650dSJack F Vogel i40e_aqc_opc_alternate_write = 0x0900, 25161ae650dSJack F Vogel i40e_aqc_opc_alternate_write_indirect = 0x0901, 25261ae650dSJack F Vogel i40e_aqc_opc_alternate_read = 0x0902, 25361ae650dSJack F Vogel i40e_aqc_opc_alternate_read_indirect = 0x0903, 25461ae650dSJack F Vogel i40e_aqc_opc_alternate_write_done = 0x0904, 25561ae650dSJack F Vogel i40e_aqc_opc_alternate_set_mode = 0x0905, 25661ae650dSJack F Vogel i40e_aqc_opc_alternate_clear_port = 0x0906, 25761ae650dSJack F Vogel 25861ae650dSJack F Vogel /* LLDP commands */ 25961ae650dSJack F Vogel i40e_aqc_opc_lldp_get_mib = 0x0A00, 26061ae650dSJack F Vogel i40e_aqc_opc_lldp_update_mib = 0x0A01, 26161ae650dSJack F Vogel i40e_aqc_opc_lldp_add_tlv = 0x0A02, 26261ae650dSJack F Vogel i40e_aqc_opc_lldp_update_tlv = 0x0A03, 26361ae650dSJack F Vogel i40e_aqc_opc_lldp_delete_tlv = 0x0A04, 26461ae650dSJack F Vogel i40e_aqc_opc_lldp_stop = 0x0A05, 26561ae650dSJack F Vogel i40e_aqc_opc_lldp_start = 0x0A06, 266f247dc25SJack F Vogel i40e_aqc_opc_get_cee_dcb_cfg = 0x0A07, 267f247dc25SJack F Vogel i40e_aqc_opc_lldp_set_local_mib = 0x0A08, 268f247dc25SJack F Vogel i40e_aqc_opc_lldp_stop_start_spec_agent = 0x0A09, 26961ae650dSJack F Vogel 27061ae650dSJack F Vogel /* Tunnel commands */ 27161ae650dSJack F Vogel i40e_aqc_opc_add_udp_tunnel = 0x0B00, 27261ae650dSJack F Vogel i40e_aqc_opc_del_udp_tunnel = 0x0B01, 273*be771cdaSJack F Vogel #ifdef X722_SUPPORT 274*be771cdaSJack F Vogel i40e_aqc_opc_set_rss_key = 0x0B02, 275*be771cdaSJack F Vogel i40e_aqc_opc_set_rss_lut = 0x0B03, 276*be771cdaSJack F Vogel i40e_aqc_opc_get_rss_key = 0x0B04, 277*be771cdaSJack F Vogel i40e_aqc_opc_get_rss_lut = 0x0B05, 278*be771cdaSJack F Vogel #endif 27961ae650dSJack F Vogel 28061ae650dSJack F Vogel /* Async Events */ 28161ae650dSJack F Vogel i40e_aqc_opc_event_lan_overflow = 0x1001, 28261ae650dSJack F Vogel 28361ae650dSJack F Vogel /* OEM commands */ 28461ae650dSJack F Vogel i40e_aqc_opc_oem_parameter_change = 0xFE00, 28561ae650dSJack F Vogel i40e_aqc_opc_oem_device_status_change = 0xFE01, 286f247dc25SJack F Vogel i40e_aqc_opc_oem_ocsd_initialize = 0xFE02, 287f247dc25SJack F Vogel i40e_aqc_opc_oem_ocbb_initialize = 0xFE03, 28861ae650dSJack F Vogel 28961ae650dSJack F Vogel /* debug commands */ 29061ae650dSJack F Vogel i40e_aqc_opc_debug_read_reg = 0xFF03, 29161ae650dSJack F Vogel i40e_aqc_opc_debug_write_reg = 0xFF04, 29261ae650dSJack F Vogel i40e_aqc_opc_debug_modify_reg = 0xFF07, 29361ae650dSJack F Vogel i40e_aqc_opc_debug_dump_internals = 0xFF08, 29461ae650dSJack F Vogel }; 29561ae650dSJack F Vogel 29661ae650dSJack F Vogel /* command structures and indirect data structures */ 29761ae650dSJack F Vogel 29861ae650dSJack F Vogel /* Structure naming conventions: 29961ae650dSJack F Vogel * - no suffix for direct command descriptor structures 30061ae650dSJack F Vogel * - _data for indirect sent data 30161ae650dSJack F Vogel * - _resp for indirect return data (data which is both will use _data) 30261ae650dSJack F Vogel * - _completion for direct return data 30361ae650dSJack F Vogel * - _element_ for repeated elements (may also be _data or _resp) 30461ae650dSJack F Vogel * 30561ae650dSJack F Vogel * Command structures are expected to overlay the params.raw member of the basic 30661ae650dSJack F Vogel * descriptor, and as such cannot exceed 16 bytes in length. 30761ae650dSJack F Vogel */ 30861ae650dSJack F Vogel 30961ae650dSJack F Vogel /* This macro is used to generate a compilation error if a structure 31061ae650dSJack F Vogel * is not exactly the correct length. It gives a divide by zero error if the 31161ae650dSJack F Vogel * structure is not of the correct size, otherwise it creates an enum that is 31261ae650dSJack F Vogel * never used. 31361ae650dSJack F Vogel */ 31461ae650dSJack F Vogel #define I40E_CHECK_STRUCT_LEN(n, X) enum i40e_static_assert_enum_##X \ 31561ae650dSJack F Vogel { i40e_static_assert_##X = (n)/((sizeof(struct X) == (n)) ? 1 : 0) } 31661ae650dSJack F Vogel 31761ae650dSJack F Vogel /* This macro is used extensively to ensure that command structures are 16 31861ae650dSJack F Vogel * bytes in length as they have to map to the raw array of that size. 31961ae650dSJack F Vogel */ 32061ae650dSJack F Vogel #define I40E_CHECK_CMD_LENGTH(X) I40E_CHECK_STRUCT_LEN(16, X) 32161ae650dSJack F Vogel 32261ae650dSJack F Vogel /* internal (0x00XX) commands */ 32361ae650dSJack F Vogel 32461ae650dSJack F Vogel /* Get version (direct 0x0001) */ 32561ae650dSJack F Vogel struct i40e_aqc_get_version { 32661ae650dSJack F Vogel __le32 rom_ver; 32761ae650dSJack F Vogel __le32 fw_build; 32861ae650dSJack F Vogel __le16 fw_major; 32961ae650dSJack F Vogel __le16 fw_minor; 33061ae650dSJack F Vogel __le16 api_major; 33161ae650dSJack F Vogel __le16 api_minor; 33261ae650dSJack F Vogel }; 33361ae650dSJack F Vogel 33461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_version); 33561ae650dSJack F Vogel 33661ae650dSJack F Vogel /* Send driver version (indirect 0x0002) */ 33761ae650dSJack F Vogel struct i40e_aqc_driver_version { 33861ae650dSJack F Vogel u8 driver_major_ver; 33961ae650dSJack F Vogel u8 driver_minor_ver; 34061ae650dSJack F Vogel u8 driver_build_ver; 34161ae650dSJack F Vogel u8 driver_subbuild_ver; 34261ae650dSJack F Vogel u8 reserved[4]; 34361ae650dSJack F Vogel __le32 address_high; 34461ae650dSJack F Vogel __le32 address_low; 34561ae650dSJack F Vogel }; 34661ae650dSJack F Vogel 34761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_driver_version); 34861ae650dSJack F Vogel 34961ae650dSJack F Vogel /* Queue Shutdown (direct 0x0003) */ 35061ae650dSJack F Vogel struct i40e_aqc_queue_shutdown { 35161ae650dSJack F Vogel __le32 driver_unloading; 35261ae650dSJack F Vogel #define I40E_AQ_DRIVER_UNLOADING 0x1 35361ae650dSJack F Vogel u8 reserved[12]; 35461ae650dSJack F Vogel }; 35561ae650dSJack F Vogel 35661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_queue_shutdown); 35761ae650dSJack F Vogel 35861ae650dSJack F Vogel /* Set PF context (0x0004, direct) */ 35961ae650dSJack F Vogel struct i40e_aqc_set_pf_context { 36061ae650dSJack F Vogel u8 pf_id; 36161ae650dSJack F Vogel u8 reserved[15]; 36261ae650dSJack F Vogel }; 36361ae650dSJack F Vogel 36461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_pf_context); 36561ae650dSJack F Vogel 36661ae650dSJack F Vogel /* Request resource ownership (direct 0x0008) 36761ae650dSJack F Vogel * Release resource ownership (direct 0x0009) 36861ae650dSJack F Vogel */ 36961ae650dSJack F Vogel #define I40E_AQ_RESOURCE_NVM 1 37061ae650dSJack F Vogel #define I40E_AQ_RESOURCE_SDP 2 37161ae650dSJack F Vogel #define I40E_AQ_RESOURCE_ACCESS_READ 1 37261ae650dSJack F Vogel #define I40E_AQ_RESOURCE_ACCESS_WRITE 2 37361ae650dSJack F Vogel #define I40E_AQ_RESOURCE_NVM_READ_TIMEOUT 3000 37461ae650dSJack F Vogel #define I40E_AQ_RESOURCE_NVM_WRITE_TIMEOUT 180000 37561ae650dSJack F Vogel 37661ae650dSJack F Vogel struct i40e_aqc_request_resource { 37761ae650dSJack F Vogel __le16 resource_id; 37861ae650dSJack F Vogel __le16 access_type; 37961ae650dSJack F Vogel __le32 timeout; 38061ae650dSJack F Vogel __le32 resource_number; 38161ae650dSJack F Vogel u8 reserved[4]; 38261ae650dSJack F Vogel }; 38361ae650dSJack F Vogel 38461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_request_resource); 38561ae650dSJack F Vogel 38661ae650dSJack F Vogel /* Get function capabilities (indirect 0x000A) 38761ae650dSJack F Vogel * Get device capabilities (indirect 0x000B) 38861ae650dSJack F Vogel */ 38961ae650dSJack F Vogel struct i40e_aqc_list_capabilites { 39061ae650dSJack F Vogel u8 command_flags; 39161ae650dSJack F Vogel #define I40E_AQ_LIST_CAP_PF_INDEX_EN 1 39261ae650dSJack F Vogel u8 pf_index; 39361ae650dSJack F Vogel u8 reserved[2]; 39461ae650dSJack F Vogel __le32 count; 39561ae650dSJack F Vogel __le32 addr_high; 39661ae650dSJack F Vogel __le32 addr_low; 39761ae650dSJack F Vogel }; 39861ae650dSJack F Vogel 39961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_list_capabilites); 40061ae650dSJack F Vogel 40161ae650dSJack F Vogel struct i40e_aqc_list_capabilities_element_resp { 40261ae650dSJack F Vogel __le16 id; 40361ae650dSJack F Vogel u8 major_rev; 40461ae650dSJack F Vogel u8 minor_rev; 40561ae650dSJack F Vogel __le32 number; 40661ae650dSJack F Vogel __le32 logical_id; 40761ae650dSJack F Vogel __le32 phys_id; 40861ae650dSJack F Vogel u8 reserved[16]; 40961ae650dSJack F Vogel }; 41061ae650dSJack F Vogel 41161ae650dSJack F Vogel /* list of caps */ 41261ae650dSJack F Vogel 41361ae650dSJack F Vogel #define I40E_AQ_CAP_ID_SWITCH_MODE 0x0001 41461ae650dSJack F Vogel #define I40E_AQ_CAP_ID_MNG_MODE 0x0002 41561ae650dSJack F Vogel #define I40E_AQ_CAP_ID_NPAR_ACTIVE 0x0003 41661ae650dSJack F Vogel #define I40E_AQ_CAP_ID_OS2BMC_CAP 0x0004 41761ae650dSJack F Vogel #define I40E_AQ_CAP_ID_FUNCTIONS_VALID 0x0005 41861ae650dSJack F Vogel #define I40E_AQ_CAP_ID_ALTERNATE_RAM 0x0006 41961ae650dSJack F Vogel #define I40E_AQ_CAP_ID_SRIOV 0x0012 42061ae650dSJack F Vogel #define I40E_AQ_CAP_ID_VF 0x0013 42161ae650dSJack F Vogel #define I40E_AQ_CAP_ID_VMDQ 0x0014 42261ae650dSJack F Vogel #define I40E_AQ_CAP_ID_8021QBG 0x0015 42361ae650dSJack F Vogel #define I40E_AQ_CAP_ID_8021QBR 0x0016 42461ae650dSJack F Vogel #define I40E_AQ_CAP_ID_VSI 0x0017 42561ae650dSJack F Vogel #define I40E_AQ_CAP_ID_DCB 0x0018 42661ae650dSJack F Vogel #define I40E_AQ_CAP_ID_FCOE 0x0021 427f247dc25SJack F Vogel #define I40E_AQ_CAP_ID_ISCSI 0x0022 42861ae650dSJack F Vogel #define I40E_AQ_CAP_ID_RSS 0x0040 42961ae650dSJack F Vogel #define I40E_AQ_CAP_ID_RXQ 0x0041 43061ae650dSJack F Vogel #define I40E_AQ_CAP_ID_TXQ 0x0042 43161ae650dSJack F Vogel #define I40E_AQ_CAP_ID_MSIX 0x0043 43261ae650dSJack F Vogel #define I40E_AQ_CAP_ID_VF_MSIX 0x0044 43361ae650dSJack F Vogel #define I40E_AQ_CAP_ID_FLOW_DIRECTOR 0x0045 43461ae650dSJack F Vogel #define I40E_AQ_CAP_ID_1588 0x0046 43561ae650dSJack F Vogel #define I40E_AQ_CAP_ID_IWARP 0x0051 43661ae650dSJack F Vogel #define I40E_AQ_CAP_ID_LED 0x0061 43761ae650dSJack F Vogel #define I40E_AQ_CAP_ID_SDP 0x0062 43861ae650dSJack F Vogel #define I40E_AQ_CAP_ID_MDIO 0x0063 43961ae650dSJack F Vogel #define I40E_AQ_CAP_ID_FLEX10 0x00F1 44061ae650dSJack F Vogel #define I40E_AQ_CAP_ID_CEM 0x00F2 44161ae650dSJack F Vogel 44261ae650dSJack F Vogel /* Set CPPM Configuration (direct 0x0103) */ 44361ae650dSJack F Vogel struct i40e_aqc_cppm_configuration { 44461ae650dSJack F Vogel __le16 command_flags; 44561ae650dSJack F Vogel #define I40E_AQ_CPPM_EN_LTRC 0x0800 44661ae650dSJack F Vogel #define I40E_AQ_CPPM_EN_DMCTH 0x1000 44761ae650dSJack F Vogel #define I40E_AQ_CPPM_EN_DMCTLX 0x2000 44861ae650dSJack F Vogel #define I40E_AQ_CPPM_EN_HPTC 0x4000 44961ae650dSJack F Vogel #define I40E_AQ_CPPM_EN_DMARC 0x8000 45061ae650dSJack F Vogel __le16 ttlx; 45161ae650dSJack F Vogel __le32 dmacr; 45261ae650dSJack F Vogel __le16 dmcth; 45361ae650dSJack F Vogel u8 hptc; 45461ae650dSJack F Vogel u8 reserved; 45561ae650dSJack F Vogel __le32 pfltrc; 45661ae650dSJack F Vogel }; 45761ae650dSJack F Vogel 45861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_cppm_configuration); 45961ae650dSJack F Vogel 46061ae650dSJack F Vogel /* Set ARP Proxy command / response (indirect 0x0104) */ 46161ae650dSJack F Vogel struct i40e_aqc_arp_proxy_data { 46261ae650dSJack F Vogel __le16 command_flags; 46361ae650dSJack F Vogel #define I40E_AQ_ARP_INIT_IPV4 0x0008 46461ae650dSJack F Vogel #define I40E_AQ_ARP_UNSUP_CTL 0x0010 46561ae650dSJack F Vogel #define I40E_AQ_ARP_ENA 0x0020 46661ae650dSJack F Vogel #define I40E_AQ_ARP_ADD_IPV4 0x0040 46761ae650dSJack F Vogel #define I40E_AQ_ARP_DEL_IPV4 0x0080 46861ae650dSJack F Vogel __le16 table_id; 46961ae650dSJack F Vogel __le32 pfpm_proxyfc; 47061ae650dSJack F Vogel __le32 ip_addr; 47161ae650dSJack F Vogel u8 mac_addr[6]; 472f247dc25SJack F Vogel u8 reserved[2]; 47361ae650dSJack F Vogel }; 47461ae650dSJack F Vogel 475f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x14, i40e_aqc_arp_proxy_data); 476f247dc25SJack F Vogel 47761ae650dSJack F Vogel /* Set NS Proxy Table Entry Command (indirect 0x0105) */ 47861ae650dSJack F Vogel struct i40e_aqc_ns_proxy_data { 47961ae650dSJack F Vogel __le16 table_idx_mac_addr_0; 48061ae650dSJack F Vogel __le16 table_idx_mac_addr_1; 48161ae650dSJack F Vogel __le16 table_idx_ipv6_0; 48261ae650dSJack F Vogel __le16 table_idx_ipv6_1; 48361ae650dSJack F Vogel __le16 control; 48461ae650dSJack F Vogel #define I40E_AQ_NS_PROXY_ADD_0 0x0100 48561ae650dSJack F Vogel #define I40E_AQ_NS_PROXY_DEL_0 0x0200 48661ae650dSJack F Vogel #define I40E_AQ_NS_PROXY_ADD_1 0x0400 48761ae650dSJack F Vogel #define I40E_AQ_NS_PROXY_DEL_1 0x0800 48861ae650dSJack F Vogel #define I40E_AQ_NS_PROXY_ADD_IPV6_0 0x1000 48961ae650dSJack F Vogel #define I40E_AQ_NS_PROXY_DEL_IPV6_0 0x2000 49061ae650dSJack F Vogel #define I40E_AQ_NS_PROXY_ADD_IPV6_1 0x4000 49161ae650dSJack F Vogel #define I40E_AQ_NS_PROXY_DEL_IPV6_1 0x8000 49261ae650dSJack F Vogel #define I40E_AQ_NS_PROXY_COMMAND_SEQ 0x0001 49361ae650dSJack F Vogel #define I40E_AQ_NS_PROXY_INIT_IPV6_TBL 0x0002 49461ae650dSJack F Vogel #define I40E_AQ_NS_PROXY_INIT_MAC_TBL 0x0004 49561ae650dSJack F Vogel u8 mac_addr_0[6]; 49661ae650dSJack F Vogel u8 mac_addr_1[6]; 49761ae650dSJack F Vogel u8 local_mac_addr[6]; 49861ae650dSJack F Vogel u8 ipv6_addr_0[16]; /* Warning! spec specifies BE byte order */ 49961ae650dSJack F Vogel u8 ipv6_addr_1[16]; 50061ae650dSJack F Vogel }; 50161ae650dSJack F Vogel 502f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x3c, i40e_aqc_ns_proxy_data); 503f247dc25SJack F Vogel 50461ae650dSJack F Vogel /* Manage LAA Command (0x0106) - obsolete */ 50561ae650dSJack F Vogel struct i40e_aqc_mng_laa { 50661ae650dSJack F Vogel __le16 command_flags; 50761ae650dSJack F Vogel #define I40E_AQ_LAA_FLAG_WR 0x8000 50861ae650dSJack F Vogel u8 reserved[2]; 50961ae650dSJack F Vogel __le32 sal; 51061ae650dSJack F Vogel __le16 sah; 51161ae650dSJack F Vogel u8 reserved2[6]; 51261ae650dSJack F Vogel }; 51361ae650dSJack F Vogel 514f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_mng_laa); 515f247dc25SJack F Vogel 51661ae650dSJack F Vogel /* Manage MAC Address Read Command (indirect 0x0107) */ 51761ae650dSJack F Vogel struct i40e_aqc_mac_address_read { 51861ae650dSJack F Vogel __le16 command_flags; 51961ae650dSJack F Vogel #define I40E_AQC_LAN_ADDR_VALID 0x10 52061ae650dSJack F Vogel #define I40E_AQC_SAN_ADDR_VALID 0x20 52161ae650dSJack F Vogel #define I40E_AQC_PORT_ADDR_VALID 0x40 52261ae650dSJack F Vogel #define I40E_AQC_WOL_ADDR_VALID 0x80 523*be771cdaSJack F Vogel #define I40E_AQC_MC_MAG_EN_VALID 0x100 524*be771cdaSJack F Vogel #define I40E_AQC_ADDR_VALID_MASK 0x1F0 52561ae650dSJack F Vogel u8 reserved[6]; 52661ae650dSJack F Vogel __le32 addr_high; 52761ae650dSJack F Vogel __le32 addr_low; 52861ae650dSJack F Vogel }; 52961ae650dSJack F Vogel 53061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_mac_address_read); 53161ae650dSJack F Vogel 53261ae650dSJack F Vogel struct i40e_aqc_mac_address_read_data { 53361ae650dSJack F Vogel u8 pf_lan_mac[6]; 53461ae650dSJack F Vogel u8 pf_san_mac[6]; 53561ae650dSJack F Vogel u8 port_mac[6]; 53661ae650dSJack F Vogel u8 pf_wol_mac[6]; 53761ae650dSJack F Vogel }; 53861ae650dSJack F Vogel 53961ae650dSJack F Vogel I40E_CHECK_STRUCT_LEN(24, i40e_aqc_mac_address_read_data); 54061ae650dSJack F Vogel 54161ae650dSJack F Vogel /* Manage MAC Address Write Command (0x0108) */ 54261ae650dSJack F Vogel struct i40e_aqc_mac_address_write { 54361ae650dSJack F Vogel __le16 command_flags; 54461ae650dSJack F Vogel #define I40E_AQC_WRITE_TYPE_LAA_ONLY 0x0000 54561ae650dSJack F Vogel #define I40E_AQC_WRITE_TYPE_LAA_WOL 0x4000 54661ae650dSJack F Vogel #define I40E_AQC_WRITE_TYPE_PORT 0x8000 547*be771cdaSJack F Vogel #define I40E_AQC_WRITE_TYPE_UPDATE_MC_MAG 0xC000 548*be771cdaSJack F Vogel #define I40E_AQC_WRITE_TYPE_MASK 0xC000 549*be771cdaSJack F Vogel 55061ae650dSJack F Vogel __le16 mac_sah; 55161ae650dSJack F Vogel __le32 mac_sal; 55261ae650dSJack F Vogel u8 reserved[8]; 55361ae650dSJack F Vogel }; 55461ae650dSJack F Vogel 55561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_mac_address_write); 55661ae650dSJack F Vogel 55761ae650dSJack F Vogel /* PXE commands (0x011x) */ 55861ae650dSJack F Vogel 55961ae650dSJack F Vogel /* Clear PXE Command and response (direct 0x0110) */ 56061ae650dSJack F Vogel struct i40e_aqc_clear_pxe { 56161ae650dSJack F Vogel u8 rx_cnt; 56261ae650dSJack F Vogel u8 reserved[15]; 56361ae650dSJack F Vogel }; 56461ae650dSJack F Vogel 56561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_clear_pxe); 56661ae650dSJack F Vogel 56761ae650dSJack F Vogel /* Switch configuration commands (0x02xx) */ 56861ae650dSJack F Vogel 56961ae650dSJack F Vogel /* Used by many indirect commands that only pass an seid and a buffer in the 57061ae650dSJack F Vogel * command 57161ae650dSJack F Vogel */ 57261ae650dSJack F Vogel struct i40e_aqc_switch_seid { 57361ae650dSJack F Vogel __le16 seid; 57461ae650dSJack F Vogel u8 reserved[6]; 57561ae650dSJack F Vogel __le32 addr_high; 57661ae650dSJack F Vogel __le32 addr_low; 57761ae650dSJack F Vogel }; 57861ae650dSJack F Vogel 57961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_switch_seid); 58061ae650dSJack F Vogel 58161ae650dSJack F Vogel /* Get Switch Configuration command (indirect 0x0200) 58261ae650dSJack F Vogel * uses i40e_aqc_switch_seid for the descriptor 58361ae650dSJack F Vogel */ 58461ae650dSJack F Vogel struct i40e_aqc_get_switch_config_header_resp { 58561ae650dSJack F Vogel __le16 num_reported; 58661ae650dSJack F Vogel __le16 num_total; 58761ae650dSJack F Vogel u8 reserved[12]; 58861ae650dSJack F Vogel }; 58961ae650dSJack F Vogel 590f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_switch_config_header_resp); 591f247dc25SJack F Vogel 59261ae650dSJack F Vogel struct i40e_aqc_switch_config_element_resp { 59361ae650dSJack F Vogel u8 element_type; 59461ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_MAC 1 59561ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_PF 2 59661ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_VF 3 59761ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_EMP 4 59861ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_BMC 5 59961ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_PV 16 60061ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_VEB 17 60161ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_PA 18 60261ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_VSI 19 60361ae650dSJack F Vogel u8 revision; 60461ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_REV_1 1 60561ae650dSJack F Vogel __le16 seid; 60661ae650dSJack F Vogel __le16 uplink_seid; 60761ae650dSJack F Vogel __le16 downlink_seid; 60861ae650dSJack F Vogel u8 reserved[3]; 60961ae650dSJack F Vogel u8 connection_type; 61061ae650dSJack F Vogel #define I40E_AQ_CONN_TYPE_REGULAR 0x1 61161ae650dSJack F Vogel #define I40E_AQ_CONN_TYPE_DEFAULT 0x2 61261ae650dSJack F Vogel #define I40E_AQ_CONN_TYPE_CASCADED 0x3 61361ae650dSJack F Vogel __le16 scheduler_id; 61461ae650dSJack F Vogel __le16 element_info; 61561ae650dSJack F Vogel }; 61661ae650dSJack F Vogel 617f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x10, i40e_aqc_switch_config_element_resp); 618f247dc25SJack F Vogel 61961ae650dSJack F Vogel /* Get Switch Configuration (indirect 0x0200) 62061ae650dSJack F Vogel * an array of elements are returned in the response buffer 62161ae650dSJack F Vogel * the first in the array is the header, remainder are elements 62261ae650dSJack F Vogel */ 62361ae650dSJack F Vogel struct i40e_aqc_get_switch_config_resp { 62461ae650dSJack F Vogel struct i40e_aqc_get_switch_config_header_resp header; 62561ae650dSJack F Vogel struct i40e_aqc_switch_config_element_resp element[1]; 62661ae650dSJack F Vogel }; 62761ae650dSJack F Vogel 628f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_get_switch_config_resp); 629f247dc25SJack F Vogel 63061ae650dSJack F Vogel /* Add Statistics (direct 0x0201) 63161ae650dSJack F Vogel * Remove Statistics (direct 0x0202) 63261ae650dSJack F Vogel */ 63361ae650dSJack F Vogel struct i40e_aqc_add_remove_statistics { 63461ae650dSJack F Vogel __le16 seid; 63561ae650dSJack F Vogel __le16 vlan; 63661ae650dSJack F Vogel __le16 stat_index; 63761ae650dSJack F Vogel u8 reserved[10]; 63861ae650dSJack F Vogel }; 63961ae650dSJack F Vogel 64061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_statistics); 64161ae650dSJack F Vogel 64261ae650dSJack F Vogel /* Set Port Parameters command (direct 0x0203) */ 64361ae650dSJack F Vogel struct i40e_aqc_set_port_parameters { 64461ae650dSJack F Vogel __le16 command_flags; 64561ae650dSJack F Vogel #define I40E_AQ_SET_P_PARAMS_SAVE_BAD_PACKETS 1 64661ae650dSJack F Vogel #define I40E_AQ_SET_P_PARAMS_PAD_SHORT_PACKETS 2 /* must set! */ 64761ae650dSJack F Vogel #define I40E_AQ_SET_P_PARAMS_DOUBLE_VLAN_ENA 4 64861ae650dSJack F Vogel __le16 bad_frame_vsi; 64961ae650dSJack F Vogel __le16 default_seid; /* reserved for command */ 65061ae650dSJack F Vogel u8 reserved[10]; 65161ae650dSJack F Vogel }; 65261ae650dSJack F Vogel 65361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_port_parameters); 65461ae650dSJack F Vogel 65561ae650dSJack F Vogel /* Get Switch Resource Allocation (indirect 0x0204) */ 65661ae650dSJack F Vogel struct i40e_aqc_get_switch_resource_alloc { 65761ae650dSJack F Vogel u8 num_entries; /* reserved for command */ 65861ae650dSJack F Vogel u8 reserved[7]; 65961ae650dSJack F Vogel __le32 addr_high; 66061ae650dSJack F Vogel __le32 addr_low; 66161ae650dSJack F Vogel }; 66261ae650dSJack F Vogel 66361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_switch_resource_alloc); 66461ae650dSJack F Vogel 66561ae650dSJack F Vogel /* expect an array of these structs in the response buffer */ 66661ae650dSJack F Vogel struct i40e_aqc_switch_resource_alloc_element_resp { 66761ae650dSJack F Vogel u8 resource_type; 66861ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VEB 0x0 66961ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VSI 0x1 67061ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_MACADDR 0x2 67161ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_STAG 0x3 67261ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_ETAG 0x4 67361ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_MULTICAST_HASH 0x5 67461ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_UNICAST_HASH 0x6 67561ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VLAN 0x7 67661ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VSI_LIST_ENTRY 0x8 67761ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_ETAG_LIST_ENTRY 0x9 67861ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VLAN_STAT_POOL 0xA 67961ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_MIRROR_RULE 0xB 68061ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_QUEUE_SETS 0xC 68161ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VLAN_FILTERS 0xD 68261ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_INNER_MAC_FILTERS 0xF 68361ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_IP_FILTERS 0x10 68461ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_GRE_VN_KEYS 0x11 68561ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VN2_KEYS 0x12 68661ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_TUNNEL_PORTS 0x13 68761ae650dSJack F Vogel u8 reserved1; 68861ae650dSJack F Vogel __le16 guaranteed; 68961ae650dSJack F Vogel __le16 total; 69061ae650dSJack F Vogel __le16 used; 69161ae650dSJack F Vogel __le16 total_unalloced; 69261ae650dSJack F Vogel u8 reserved2[6]; 69361ae650dSJack F Vogel }; 69461ae650dSJack F Vogel 695f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x10, i40e_aqc_switch_resource_alloc_element_resp); 696f247dc25SJack F Vogel 69761ae650dSJack F Vogel /* Add VSI (indirect 0x0210) 69861ae650dSJack F Vogel * this indirect command uses struct i40e_aqc_vsi_properties_data 69961ae650dSJack F Vogel * as the indirect buffer (128 bytes) 70061ae650dSJack F Vogel * 70161ae650dSJack F Vogel * Update VSI (indirect 0x211) 70261ae650dSJack F Vogel * uses the same data structure as Add VSI 70361ae650dSJack F Vogel * 70461ae650dSJack F Vogel * Get VSI (indirect 0x0212) 70561ae650dSJack F Vogel * uses the same completion and data structure as Add VSI 70661ae650dSJack F Vogel */ 70761ae650dSJack F Vogel struct i40e_aqc_add_get_update_vsi { 70861ae650dSJack F Vogel __le16 uplink_seid; 70961ae650dSJack F Vogel u8 connection_type; 71061ae650dSJack F Vogel #define I40E_AQ_VSI_CONN_TYPE_NORMAL 0x1 71161ae650dSJack F Vogel #define I40E_AQ_VSI_CONN_TYPE_DEFAULT 0x2 71261ae650dSJack F Vogel #define I40E_AQ_VSI_CONN_TYPE_CASCADED 0x3 71361ae650dSJack F Vogel u8 reserved1; 71461ae650dSJack F Vogel u8 vf_id; 71561ae650dSJack F Vogel u8 reserved2; 71661ae650dSJack F Vogel __le16 vsi_flags; 71761ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_SHIFT 0x0 71861ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_MASK (0x3 << I40E_AQ_VSI_TYPE_SHIFT) 71961ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_VF 0x0 72061ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_VMDQ2 0x1 72161ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_PF 0x2 72261ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_EMP_MNG 0x3 72361ae650dSJack F Vogel #define I40E_AQ_VSI_FLAG_CASCADED_PV 0x4 72461ae650dSJack F Vogel __le32 addr_high; 72561ae650dSJack F Vogel __le32 addr_low; 72661ae650dSJack F Vogel }; 72761ae650dSJack F Vogel 72861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_get_update_vsi); 72961ae650dSJack F Vogel 73061ae650dSJack F Vogel struct i40e_aqc_add_get_update_vsi_completion { 73161ae650dSJack F Vogel __le16 seid; 73261ae650dSJack F Vogel __le16 vsi_number; 73361ae650dSJack F Vogel __le16 vsi_used; 73461ae650dSJack F Vogel __le16 vsi_free; 73561ae650dSJack F Vogel __le32 addr_high; 73661ae650dSJack F Vogel __le32 addr_low; 73761ae650dSJack F Vogel }; 73861ae650dSJack F Vogel 73961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_get_update_vsi_completion); 74061ae650dSJack F Vogel 74161ae650dSJack F Vogel struct i40e_aqc_vsi_properties_data { 74261ae650dSJack F Vogel /* first 96 byte are written by SW */ 74361ae650dSJack F Vogel __le16 valid_sections; 74461ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_SWITCH_VALID 0x0001 74561ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_SECURITY_VALID 0x0002 74661ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_VLAN_VALID 0x0004 74761ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_CAS_PV_VALID 0x0008 74861ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_INGRESS_UP_VALID 0x0010 74961ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_EGRESS_UP_VALID 0x0020 75061ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_QUEUE_MAP_VALID 0x0040 75161ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_QUEUE_OPT_VALID 0x0080 75261ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_OUTER_UP_VALID 0x0100 75361ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_SCHED_VALID 0x0200 75461ae650dSJack F Vogel /* switch section */ 75561ae650dSJack F Vogel __le16 switch_id; /* 12bit id combined with flags below */ 75661ae650dSJack F Vogel #define I40E_AQ_VSI_SW_ID_SHIFT 0x0000 75761ae650dSJack F Vogel #define I40E_AQ_VSI_SW_ID_MASK (0xFFF << I40E_AQ_VSI_SW_ID_SHIFT) 75861ae650dSJack F Vogel #define I40E_AQ_VSI_SW_ID_FLAG_NOT_STAG 0x1000 75961ae650dSJack F Vogel #define I40E_AQ_VSI_SW_ID_FLAG_ALLOW_LB 0x2000 76061ae650dSJack F Vogel #define I40E_AQ_VSI_SW_ID_FLAG_LOCAL_LB 0x4000 76161ae650dSJack F Vogel u8 sw_reserved[2]; 76261ae650dSJack F Vogel /* security section */ 76361ae650dSJack F Vogel u8 sec_flags; 76461ae650dSJack F Vogel #define I40E_AQ_VSI_SEC_FLAG_ALLOW_DEST_OVRD 0x01 76561ae650dSJack F Vogel #define I40E_AQ_VSI_SEC_FLAG_ENABLE_VLAN_CHK 0x02 76661ae650dSJack F Vogel #define I40E_AQ_VSI_SEC_FLAG_ENABLE_MAC_CHK 0x04 76761ae650dSJack F Vogel u8 sec_reserved; 76861ae650dSJack F Vogel /* VLAN section */ 76961ae650dSJack F Vogel __le16 pvid; /* VLANS include priority bits */ 77061ae650dSJack F Vogel __le16 fcoe_pvid; 77161ae650dSJack F Vogel u8 port_vlan_flags; 77261ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_MODE_SHIFT 0x00 77361ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_MODE_MASK (0x03 << \ 77461ae650dSJack F Vogel I40E_AQ_VSI_PVLAN_MODE_SHIFT) 77561ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_MODE_TAGGED 0x01 77661ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_MODE_UNTAGGED 0x02 77761ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_MODE_ALL 0x03 77861ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_INSERT_PVID 0x04 77961ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_SHIFT 0x03 78061ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_MASK (0x3 << \ 78161ae650dSJack F Vogel I40E_AQ_VSI_PVLAN_EMOD_SHIFT) 78261ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_STR_BOTH 0x0 78361ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_STR_UP 0x08 78461ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_STR 0x10 78561ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_NOTHING 0x18 78661ae650dSJack F Vogel u8 pvlan_reserved[3]; 78761ae650dSJack F Vogel /* ingress egress up sections */ 78861ae650dSJack F Vogel __le32 ingress_table; /* bitmap, 3 bits per up */ 78961ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP0_SHIFT 0 79061ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP0_MASK (0x7 << \ 79161ae650dSJack F Vogel I40E_AQ_VSI_UP_TABLE_UP0_SHIFT) 79261ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP1_SHIFT 3 79361ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP1_MASK (0x7 << \ 79461ae650dSJack F Vogel I40E_AQ_VSI_UP_TABLE_UP1_SHIFT) 79561ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP2_SHIFT 6 79661ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP2_MASK (0x7 << \ 79761ae650dSJack F Vogel I40E_AQ_VSI_UP_TABLE_UP2_SHIFT) 79861ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP3_SHIFT 9 79961ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP3_MASK (0x7 << \ 80061ae650dSJack F Vogel I40E_AQ_VSI_UP_TABLE_UP3_SHIFT) 80161ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP4_SHIFT 12 80261ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP4_MASK (0x7 << \ 80361ae650dSJack F Vogel I40E_AQ_VSI_UP_TABLE_UP4_SHIFT) 80461ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP5_SHIFT 15 80561ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP5_MASK (0x7 << \ 80661ae650dSJack F Vogel I40E_AQ_VSI_UP_TABLE_UP5_SHIFT) 80761ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP6_SHIFT 18 80861ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP6_MASK (0x7 << \ 80961ae650dSJack F Vogel I40E_AQ_VSI_UP_TABLE_UP6_SHIFT) 81061ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP7_SHIFT 21 81161ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP7_MASK (0x7 << \ 81261ae650dSJack F Vogel I40E_AQ_VSI_UP_TABLE_UP7_SHIFT) 81361ae650dSJack F Vogel __le32 egress_table; /* same defines as for ingress table */ 81461ae650dSJack F Vogel /* cascaded PV section */ 81561ae650dSJack F Vogel __le16 cas_pv_tag; 81661ae650dSJack F Vogel u8 cas_pv_flags; 81761ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_TAGX_SHIFT 0x00 81861ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_TAGX_MASK (0x03 << \ 81961ae650dSJack F Vogel I40E_AQ_VSI_CAS_PV_TAGX_SHIFT) 82061ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_TAGX_LEAVE 0x00 82161ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_TAGX_REMOVE 0x01 82261ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_TAGX_COPY 0x02 82361ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_INSERT_TAG 0x10 82461ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_ETAG_PRUNE 0x20 82561ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_ACCEPT_HOST_TAG 0x40 82661ae650dSJack F Vogel u8 cas_pv_reserved; 82761ae650dSJack F Vogel /* queue mapping section */ 82861ae650dSJack F Vogel __le16 mapping_flags; 82961ae650dSJack F Vogel #define I40E_AQ_VSI_QUE_MAP_CONTIG 0x0 83061ae650dSJack F Vogel #define I40E_AQ_VSI_QUE_MAP_NONCONTIG 0x1 83161ae650dSJack F Vogel __le16 queue_mapping[16]; 83261ae650dSJack F Vogel #define I40E_AQ_VSI_QUEUE_SHIFT 0x0 83361ae650dSJack F Vogel #define I40E_AQ_VSI_QUEUE_MASK (0x7FF << I40E_AQ_VSI_QUEUE_SHIFT) 83461ae650dSJack F Vogel __le16 tc_mapping[8]; 83561ae650dSJack F Vogel #define I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT 0 83661ae650dSJack F Vogel #define I40E_AQ_VSI_TC_QUE_OFFSET_MASK (0x1FF << \ 83761ae650dSJack F Vogel I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT) 83861ae650dSJack F Vogel #define I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT 9 83961ae650dSJack F Vogel #define I40E_AQ_VSI_TC_QUE_NUMBER_MASK (0x7 << \ 84061ae650dSJack F Vogel I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT) 84161ae650dSJack F Vogel /* queueing option section */ 84261ae650dSJack F Vogel u8 queueing_opt_flags; 843*be771cdaSJack F Vogel #ifdef X722_SUPPORT 844*be771cdaSJack F Vogel #define I40E_AQ_VSI_QUE_OPT_MULTICAST_UDP_ENA 0x04 845*be771cdaSJack F Vogel #define I40E_AQ_VSI_QUE_OPT_UNICAST_UDP_ENA 0x08 846*be771cdaSJack F Vogel #endif 84761ae650dSJack F Vogel #define I40E_AQ_VSI_QUE_OPT_TCP_ENA 0x10 84861ae650dSJack F Vogel #define I40E_AQ_VSI_QUE_OPT_FCOE_ENA 0x20 849*be771cdaSJack F Vogel #ifdef X722_SUPPORT 850*be771cdaSJack F Vogel #define I40E_AQ_VSI_QUE_OPT_RSS_LUT_PF 0x00 851*be771cdaSJack F Vogel #define I40E_AQ_VSI_QUE_OPT_RSS_LUT_VSI 0x40 852*be771cdaSJack F Vogel #endif 85361ae650dSJack F Vogel u8 queueing_opt_reserved[3]; 85461ae650dSJack F Vogel /* scheduler section */ 85561ae650dSJack F Vogel u8 up_enable_bits; 85661ae650dSJack F Vogel u8 sched_reserved; 85761ae650dSJack F Vogel /* outer up section */ 85861ae650dSJack F Vogel __le32 outer_up_table; /* same structure and defines as ingress table */ 85961ae650dSJack F Vogel u8 cmd_reserved[8]; 86061ae650dSJack F Vogel /* last 32 bytes are written by FW */ 86161ae650dSJack F Vogel __le16 qs_handle[8]; 86261ae650dSJack F Vogel #define I40E_AQ_VSI_QS_HANDLE_INVALID 0xFFFF 86361ae650dSJack F Vogel __le16 stat_counter_idx; 86461ae650dSJack F Vogel __le16 sched_id; 86561ae650dSJack F Vogel u8 resp_reserved[12]; 86661ae650dSJack F Vogel }; 86761ae650dSJack F Vogel 86861ae650dSJack F Vogel I40E_CHECK_STRUCT_LEN(128, i40e_aqc_vsi_properties_data); 86961ae650dSJack F Vogel 87061ae650dSJack F Vogel /* Add Port Virtualizer (direct 0x0220) 87161ae650dSJack F Vogel * also used for update PV (direct 0x0221) but only flags are used 87261ae650dSJack F Vogel * (IS_CTRL_PORT only works on add PV) 87361ae650dSJack F Vogel */ 87461ae650dSJack F Vogel struct i40e_aqc_add_update_pv { 87561ae650dSJack F Vogel __le16 command_flags; 87661ae650dSJack F Vogel #define I40E_AQC_PV_FLAG_PV_TYPE 0x1 87761ae650dSJack F Vogel #define I40E_AQC_PV_FLAG_FWD_UNKNOWN_STAG_EN 0x2 87861ae650dSJack F Vogel #define I40E_AQC_PV_FLAG_FWD_UNKNOWN_ETAG_EN 0x4 87961ae650dSJack F Vogel #define I40E_AQC_PV_FLAG_IS_CTRL_PORT 0x8 88061ae650dSJack F Vogel __le16 uplink_seid; 88161ae650dSJack F Vogel __le16 connected_seid; 88261ae650dSJack F Vogel u8 reserved[10]; 88361ae650dSJack F Vogel }; 88461ae650dSJack F Vogel 88561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_update_pv); 88661ae650dSJack F Vogel 88761ae650dSJack F Vogel struct i40e_aqc_add_update_pv_completion { 88861ae650dSJack F Vogel /* reserved for update; for add also encodes error if rc == ENOSPC */ 88961ae650dSJack F Vogel __le16 pv_seid; 89061ae650dSJack F Vogel #define I40E_AQC_PV_ERR_FLAG_NO_PV 0x1 89161ae650dSJack F Vogel #define I40E_AQC_PV_ERR_FLAG_NO_SCHED 0x2 89261ae650dSJack F Vogel #define I40E_AQC_PV_ERR_FLAG_NO_COUNTER 0x4 89361ae650dSJack F Vogel #define I40E_AQC_PV_ERR_FLAG_NO_ENTRY 0x8 89461ae650dSJack F Vogel u8 reserved[14]; 89561ae650dSJack F Vogel }; 89661ae650dSJack F Vogel 89761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_update_pv_completion); 89861ae650dSJack F Vogel 89961ae650dSJack F Vogel /* Get PV Params (direct 0x0222) 90061ae650dSJack F Vogel * uses i40e_aqc_switch_seid for the descriptor 90161ae650dSJack F Vogel */ 90261ae650dSJack F Vogel 90361ae650dSJack F Vogel struct i40e_aqc_get_pv_params_completion { 90461ae650dSJack F Vogel __le16 seid; 90561ae650dSJack F Vogel __le16 default_stag; 90661ae650dSJack F Vogel __le16 pv_flags; /* same flags as add_pv */ 90761ae650dSJack F Vogel #define I40E_AQC_GET_PV_PV_TYPE 0x1 90861ae650dSJack F Vogel #define I40E_AQC_GET_PV_FRWD_UNKNOWN_STAG 0x2 90961ae650dSJack F Vogel #define I40E_AQC_GET_PV_FRWD_UNKNOWN_ETAG 0x4 91061ae650dSJack F Vogel u8 reserved[8]; 91161ae650dSJack F Vogel __le16 default_port_seid; 91261ae650dSJack F Vogel }; 91361ae650dSJack F Vogel 91461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_pv_params_completion); 91561ae650dSJack F Vogel 91661ae650dSJack F Vogel /* Add VEB (direct 0x0230) */ 91761ae650dSJack F Vogel struct i40e_aqc_add_veb { 91861ae650dSJack F Vogel __le16 uplink_seid; 91961ae650dSJack F Vogel __le16 downlink_seid; 92061ae650dSJack F Vogel __le16 veb_flags; 92161ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_FLOATING 0x1 92261ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_PORT_TYPE_SHIFT 1 92361ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_PORT_TYPE_MASK (0x3 << \ 92461ae650dSJack F Vogel I40E_AQC_ADD_VEB_PORT_TYPE_SHIFT) 92561ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_PORT_TYPE_DEFAULT 0x2 92661ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_PORT_TYPE_DATA 0x4 92761ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_ENABLE_L2_FILTER 0x8 92861ae650dSJack F Vogel u8 enable_tcs; 92961ae650dSJack F Vogel u8 reserved[9]; 93061ae650dSJack F Vogel }; 93161ae650dSJack F Vogel 93261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_veb); 93361ae650dSJack F Vogel 93461ae650dSJack F Vogel struct i40e_aqc_add_veb_completion { 93561ae650dSJack F Vogel u8 reserved[6]; 93661ae650dSJack F Vogel __le16 switch_seid; 93761ae650dSJack F Vogel /* also encodes error if rc == ENOSPC; codes are the same as add_pv */ 93861ae650dSJack F Vogel __le16 veb_seid; 93961ae650dSJack F Vogel #define I40E_AQC_VEB_ERR_FLAG_NO_VEB 0x1 94061ae650dSJack F Vogel #define I40E_AQC_VEB_ERR_FLAG_NO_SCHED 0x2 94161ae650dSJack F Vogel #define I40E_AQC_VEB_ERR_FLAG_NO_COUNTER 0x4 94261ae650dSJack F Vogel #define I40E_AQC_VEB_ERR_FLAG_NO_ENTRY 0x8 94361ae650dSJack F Vogel __le16 statistic_index; 94461ae650dSJack F Vogel __le16 vebs_used; 94561ae650dSJack F Vogel __le16 vebs_free; 94661ae650dSJack F Vogel }; 94761ae650dSJack F Vogel 94861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_veb_completion); 94961ae650dSJack F Vogel 95061ae650dSJack F Vogel /* Get VEB Parameters (direct 0x0232) 95161ae650dSJack F Vogel * uses i40e_aqc_switch_seid for the descriptor 95261ae650dSJack F Vogel */ 95361ae650dSJack F Vogel struct i40e_aqc_get_veb_parameters_completion { 95461ae650dSJack F Vogel __le16 seid; 95561ae650dSJack F Vogel __le16 switch_id; 95661ae650dSJack F Vogel __le16 veb_flags; /* only the first/last flags from 0x0230 is valid */ 95761ae650dSJack F Vogel __le16 statistic_index; 95861ae650dSJack F Vogel __le16 vebs_used; 95961ae650dSJack F Vogel __le16 vebs_free; 96061ae650dSJack F Vogel u8 reserved[4]; 96161ae650dSJack F Vogel }; 96261ae650dSJack F Vogel 96361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_veb_parameters_completion); 96461ae650dSJack F Vogel 96561ae650dSJack F Vogel /* Delete Element (direct 0x0243) 96661ae650dSJack F Vogel * uses the generic i40e_aqc_switch_seid 96761ae650dSJack F Vogel */ 96861ae650dSJack F Vogel 96961ae650dSJack F Vogel /* Add MAC-VLAN (indirect 0x0250) */ 97061ae650dSJack F Vogel 97161ae650dSJack F Vogel /* used for the command for most vlan commands */ 97261ae650dSJack F Vogel struct i40e_aqc_macvlan { 97361ae650dSJack F Vogel __le16 num_addresses; 97461ae650dSJack F Vogel __le16 seid[3]; 97561ae650dSJack F Vogel #define I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT 0 97661ae650dSJack F Vogel #define I40E_AQC_MACVLAN_CMD_SEID_NUM_MASK (0x3FF << \ 97761ae650dSJack F Vogel I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT) 97861ae650dSJack F Vogel #define I40E_AQC_MACVLAN_CMD_SEID_VALID 0x8000 97961ae650dSJack F Vogel __le32 addr_high; 98061ae650dSJack F Vogel __le32 addr_low; 98161ae650dSJack F Vogel }; 98261ae650dSJack F Vogel 98361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_macvlan); 98461ae650dSJack F Vogel 98561ae650dSJack F Vogel /* indirect data for command and response */ 98661ae650dSJack F Vogel struct i40e_aqc_add_macvlan_element_data { 98761ae650dSJack F Vogel u8 mac_addr[6]; 98861ae650dSJack F Vogel __le16 vlan_tag; 98961ae650dSJack F Vogel __le16 flags; 99061ae650dSJack F Vogel #define I40E_AQC_MACVLAN_ADD_PERFECT_MATCH 0x0001 99161ae650dSJack F Vogel #define I40E_AQC_MACVLAN_ADD_HASH_MATCH 0x0002 99261ae650dSJack F Vogel #define I40E_AQC_MACVLAN_ADD_IGNORE_VLAN 0x0004 99361ae650dSJack F Vogel #define I40E_AQC_MACVLAN_ADD_TO_QUEUE 0x0008 99461ae650dSJack F Vogel __le16 queue_number; 99561ae650dSJack F Vogel #define I40E_AQC_MACVLAN_CMD_QUEUE_SHIFT 0 99661ae650dSJack F Vogel #define I40E_AQC_MACVLAN_CMD_QUEUE_MASK (0x7FF << \ 99761ae650dSJack F Vogel I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT) 99861ae650dSJack F Vogel /* response section */ 99961ae650dSJack F Vogel u8 match_method; 100061ae650dSJack F Vogel #define I40E_AQC_MM_PERFECT_MATCH 0x01 100161ae650dSJack F Vogel #define I40E_AQC_MM_HASH_MATCH 0x02 100261ae650dSJack F Vogel #define I40E_AQC_MM_ERR_NO_RES 0xFF 100361ae650dSJack F Vogel u8 reserved1[3]; 100461ae650dSJack F Vogel }; 100561ae650dSJack F Vogel 100661ae650dSJack F Vogel struct i40e_aqc_add_remove_macvlan_completion { 100761ae650dSJack F Vogel __le16 perfect_mac_used; 100861ae650dSJack F Vogel __le16 perfect_mac_free; 100961ae650dSJack F Vogel __le16 unicast_hash_free; 101061ae650dSJack F Vogel __le16 multicast_hash_free; 101161ae650dSJack F Vogel __le32 addr_high; 101261ae650dSJack F Vogel __le32 addr_low; 101361ae650dSJack F Vogel }; 101461ae650dSJack F Vogel 101561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_macvlan_completion); 101661ae650dSJack F Vogel 101761ae650dSJack F Vogel /* Remove MAC-VLAN (indirect 0x0251) 101861ae650dSJack F Vogel * uses i40e_aqc_macvlan for the descriptor 101961ae650dSJack F Vogel * data points to an array of num_addresses of elements 102061ae650dSJack F Vogel */ 102161ae650dSJack F Vogel 102261ae650dSJack F Vogel struct i40e_aqc_remove_macvlan_element_data { 102361ae650dSJack F Vogel u8 mac_addr[6]; 102461ae650dSJack F Vogel __le16 vlan_tag; 102561ae650dSJack F Vogel u8 flags; 102661ae650dSJack F Vogel #define I40E_AQC_MACVLAN_DEL_PERFECT_MATCH 0x01 102761ae650dSJack F Vogel #define I40E_AQC_MACVLAN_DEL_HASH_MATCH 0x02 102861ae650dSJack F Vogel #define I40E_AQC_MACVLAN_DEL_IGNORE_VLAN 0x08 102961ae650dSJack F Vogel #define I40E_AQC_MACVLAN_DEL_ALL_VSIS 0x10 103061ae650dSJack F Vogel u8 reserved[3]; 103161ae650dSJack F Vogel /* reply section */ 103261ae650dSJack F Vogel u8 error_code; 103361ae650dSJack F Vogel #define I40E_AQC_REMOVE_MACVLAN_SUCCESS 0x0 103461ae650dSJack F Vogel #define I40E_AQC_REMOVE_MACVLAN_FAIL 0xFF 103561ae650dSJack F Vogel u8 reply_reserved[3]; 103661ae650dSJack F Vogel }; 103761ae650dSJack F Vogel 103861ae650dSJack F Vogel /* Add VLAN (indirect 0x0252) 103961ae650dSJack F Vogel * Remove VLAN (indirect 0x0253) 104061ae650dSJack F Vogel * use the generic i40e_aqc_macvlan for the command 104161ae650dSJack F Vogel */ 104261ae650dSJack F Vogel struct i40e_aqc_add_remove_vlan_element_data { 104361ae650dSJack F Vogel __le16 vlan_tag; 104461ae650dSJack F Vogel u8 vlan_flags; 104561ae650dSJack F Vogel /* flags for add VLAN */ 104661ae650dSJack F Vogel #define I40E_AQC_ADD_VLAN_LOCAL 0x1 104761ae650dSJack F Vogel #define I40E_AQC_ADD_PVLAN_TYPE_SHIFT 1 104861ae650dSJack F Vogel #define I40E_AQC_ADD_PVLAN_TYPE_MASK (0x3 << I40E_AQC_ADD_PVLAN_TYPE_SHIFT) 104961ae650dSJack F Vogel #define I40E_AQC_ADD_PVLAN_TYPE_REGULAR 0x0 105061ae650dSJack F Vogel #define I40E_AQC_ADD_PVLAN_TYPE_PRIMARY 0x2 105161ae650dSJack F Vogel #define I40E_AQC_ADD_PVLAN_TYPE_SECONDARY 0x4 105261ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_SHIFT 3 105361ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_MASK (0x3 << I40E_AQC_VLAN_PTYPE_SHIFT) 105461ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_REGULAR_VSI 0x0 105561ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_PROMISC_VSI 0x8 105661ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_COMMUNITY_VSI 0x10 105761ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_ISOLATED_VSI 0x18 105861ae650dSJack F Vogel /* flags for remove VLAN */ 105961ae650dSJack F Vogel #define I40E_AQC_REMOVE_VLAN_ALL 0x1 106061ae650dSJack F Vogel u8 reserved; 106161ae650dSJack F Vogel u8 result; 106261ae650dSJack F Vogel /* flags for add VLAN */ 106361ae650dSJack F Vogel #define I40E_AQC_ADD_VLAN_SUCCESS 0x0 106461ae650dSJack F Vogel #define I40E_AQC_ADD_VLAN_FAIL_REQUEST 0xFE 106561ae650dSJack F Vogel #define I40E_AQC_ADD_VLAN_FAIL_RESOURCE 0xFF 106661ae650dSJack F Vogel /* flags for remove VLAN */ 106761ae650dSJack F Vogel #define I40E_AQC_REMOVE_VLAN_SUCCESS 0x0 106861ae650dSJack F Vogel #define I40E_AQC_REMOVE_VLAN_FAIL 0xFF 106961ae650dSJack F Vogel u8 reserved1[3]; 107061ae650dSJack F Vogel }; 107161ae650dSJack F Vogel 107261ae650dSJack F Vogel struct i40e_aqc_add_remove_vlan_completion { 107361ae650dSJack F Vogel u8 reserved[4]; 107461ae650dSJack F Vogel __le16 vlans_used; 107561ae650dSJack F Vogel __le16 vlans_free; 107661ae650dSJack F Vogel __le32 addr_high; 107761ae650dSJack F Vogel __le32 addr_low; 107861ae650dSJack F Vogel }; 107961ae650dSJack F Vogel 108061ae650dSJack F Vogel /* Set VSI Promiscuous Modes (direct 0x0254) */ 108161ae650dSJack F Vogel struct i40e_aqc_set_vsi_promiscuous_modes { 108261ae650dSJack F Vogel __le16 promiscuous_flags; 108361ae650dSJack F Vogel __le16 valid_flags; 108461ae650dSJack F Vogel /* flags used for both fields above */ 108561ae650dSJack F Vogel #define I40E_AQC_SET_VSI_PROMISC_UNICAST 0x01 108661ae650dSJack F Vogel #define I40E_AQC_SET_VSI_PROMISC_MULTICAST 0x02 108761ae650dSJack F Vogel #define I40E_AQC_SET_VSI_PROMISC_BROADCAST 0x04 108861ae650dSJack F Vogel #define I40E_AQC_SET_VSI_DEFAULT 0x08 108961ae650dSJack F Vogel #define I40E_AQC_SET_VSI_PROMISC_VLAN 0x10 109061ae650dSJack F Vogel __le16 seid; 109161ae650dSJack F Vogel #define I40E_AQC_VSI_PROM_CMD_SEID_MASK 0x3FF 109261ae650dSJack F Vogel __le16 vlan_tag; 1093*be771cdaSJack F Vogel #define I40E_AQC_SET_VSI_VLAN_MASK 0x0FFF 109461ae650dSJack F Vogel #define I40E_AQC_SET_VSI_VLAN_VALID 0x8000 109561ae650dSJack F Vogel u8 reserved[8]; 109661ae650dSJack F Vogel }; 109761ae650dSJack F Vogel 109861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_vsi_promiscuous_modes); 109961ae650dSJack F Vogel 110061ae650dSJack F Vogel /* Add S/E-tag command (direct 0x0255) 110161ae650dSJack F Vogel * Uses generic i40e_aqc_add_remove_tag_completion for completion 110261ae650dSJack F Vogel */ 110361ae650dSJack F Vogel struct i40e_aqc_add_tag { 110461ae650dSJack F Vogel __le16 flags; 110561ae650dSJack F Vogel #define I40E_AQC_ADD_TAG_FLAG_TO_QUEUE 0x0001 110661ae650dSJack F Vogel __le16 seid; 110761ae650dSJack F Vogel #define I40E_AQC_ADD_TAG_CMD_SEID_NUM_SHIFT 0 110861ae650dSJack F Vogel #define I40E_AQC_ADD_TAG_CMD_SEID_NUM_MASK (0x3FF << \ 110961ae650dSJack F Vogel I40E_AQC_ADD_TAG_CMD_SEID_NUM_SHIFT) 111061ae650dSJack F Vogel __le16 tag; 111161ae650dSJack F Vogel __le16 queue_number; 111261ae650dSJack F Vogel u8 reserved[8]; 111361ae650dSJack F Vogel }; 111461ae650dSJack F Vogel 111561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_tag); 111661ae650dSJack F Vogel 111761ae650dSJack F Vogel struct i40e_aqc_add_remove_tag_completion { 111861ae650dSJack F Vogel u8 reserved[12]; 111961ae650dSJack F Vogel __le16 tags_used; 112061ae650dSJack F Vogel __le16 tags_free; 112161ae650dSJack F Vogel }; 112261ae650dSJack F Vogel 112361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_tag_completion); 112461ae650dSJack F Vogel 112561ae650dSJack F Vogel /* Remove S/E-tag command (direct 0x0256) 112661ae650dSJack F Vogel * Uses generic i40e_aqc_add_remove_tag_completion for completion 112761ae650dSJack F Vogel */ 112861ae650dSJack F Vogel struct i40e_aqc_remove_tag { 112961ae650dSJack F Vogel __le16 seid; 113061ae650dSJack F Vogel #define I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_SHIFT 0 113161ae650dSJack F Vogel #define I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_MASK (0x3FF << \ 113261ae650dSJack F Vogel I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_SHIFT) 113361ae650dSJack F Vogel __le16 tag; 113461ae650dSJack F Vogel u8 reserved[12]; 113561ae650dSJack F Vogel }; 113661ae650dSJack F Vogel 1137f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_tag); 1138f247dc25SJack F Vogel 113961ae650dSJack F Vogel /* Add multicast E-Tag (direct 0x0257) 114061ae650dSJack F Vogel * del multicast E-Tag (direct 0x0258) only uses pv_seid and etag fields 114161ae650dSJack F Vogel * and no external data 114261ae650dSJack F Vogel */ 114361ae650dSJack F Vogel struct i40e_aqc_add_remove_mcast_etag { 114461ae650dSJack F Vogel __le16 pv_seid; 114561ae650dSJack F Vogel __le16 etag; 114661ae650dSJack F Vogel u8 num_unicast_etags; 114761ae650dSJack F Vogel u8 reserved[3]; 114861ae650dSJack F Vogel __le32 addr_high; /* address of array of 2-byte s-tags */ 114961ae650dSJack F Vogel __le32 addr_low; 115061ae650dSJack F Vogel }; 115161ae650dSJack F Vogel 115261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_mcast_etag); 115361ae650dSJack F Vogel 115461ae650dSJack F Vogel struct i40e_aqc_add_remove_mcast_etag_completion { 115561ae650dSJack F Vogel u8 reserved[4]; 115661ae650dSJack F Vogel __le16 mcast_etags_used; 115761ae650dSJack F Vogel __le16 mcast_etags_free; 115861ae650dSJack F Vogel __le32 addr_high; 115961ae650dSJack F Vogel __le32 addr_low; 116061ae650dSJack F Vogel 116161ae650dSJack F Vogel }; 116261ae650dSJack F Vogel 116361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_mcast_etag_completion); 116461ae650dSJack F Vogel 116561ae650dSJack F Vogel /* Update S/E-Tag (direct 0x0259) */ 116661ae650dSJack F Vogel struct i40e_aqc_update_tag { 116761ae650dSJack F Vogel __le16 seid; 116861ae650dSJack F Vogel #define I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_SHIFT 0 116961ae650dSJack F Vogel #define I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_MASK (0x3FF << \ 117061ae650dSJack F Vogel I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_SHIFT) 117161ae650dSJack F Vogel __le16 old_tag; 117261ae650dSJack F Vogel __le16 new_tag; 117361ae650dSJack F Vogel u8 reserved[10]; 117461ae650dSJack F Vogel }; 117561ae650dSJack F Vogel 117661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_update_tag); 117761ae650dSJack F Vogel 117861ae650dSJack F Vogel struct i40e_aqc_update_tag_completion { 117961ae650dSJack F Vogel u8 reserved[12]; 118061ae650dSJack F Vogel __le16 tags_used; 118161ae650dSJack F Vogel __le16 tags_free; 118261ae650dSJack F Vogel }; 118361ae650dSJack F Vogel 118461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_update_tag_completion); 118561ae650dSJack F Vogel 118661ae650dSJack F Vogel /* Add Control Packet filter (direct 0x025A) 118761ae650dSJack F Vogel * Remove Control Packet filter (direct 0x025B) 118861ae650dSJack F Vogel * uses the i40e_aqc_add_oveb_cloud, 118961ae650dSJack F Vogel * and the generic direct completion structure 119061ae650dSJack F Vogel */ 119161ae650dSJack F Vogel struct i40e_aqc_add_remove_control_packet_filter { 119261ae650dSJack F Vogel u8 mac[6]; 119361ae650dSJack F Vogel __le16 etype; 119461ae650dSJack F Vogel __le16 flags; 119561ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_IGNORE_MAC 0x0001 119661ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_DROP 0x0002 119761ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_TO_QUEUE 0x0004 119861ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_TX 0x0008 119961ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_RX 0x0000 120061ae650dSJack F Vogel __le16 seid; 120161ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_SHIFT 0 120261ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_MASK (0x3FF << \ 120361ae650dSJack F Vogel I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_SHIFT) 120461ae650dSJack F Vogel __le16 queue; 120561ae650dSJack F Vogel u8 reserved[2]; 120661ae650dSJack F Vogel }; 120761ae650dSJack F Vogel 120861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_control_packet_filter); 120961ae650dSJack F Vogel 121061ae650dSJack F Vogel struct i40e_aqc_add_remove_control_packet_filter_completion { 121161ae650dSJack F Vogel __le16 mac_etype_used; 121261ae650dSJack F Vogel __le16 etype_used; 121361ae650dSJack F Vogel __le16 mac_etype_free; 121461ae650dSJack F Vogel __le16 etype_free; 121561ae650dSJack F Vogel u8 reserved[8]; 121661ae650dSJack F Vogel }; 121761ae650dSJack F Vogel 121861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_control_packet_filter_completion); 121961ae650dSJack F Vogel 122061ae650dSJack F Vogel /* Add Cloud filters (indirect 0x025C) 122161ae650dSJack F Vogel * Remove Cloud filters (indirect 0x025D) 122261ae650dSJack F Vogel * uses the i40e_aqc_add_remove_cloud_filters, 122361ae650dSJack F Vogel * and the generic indirect completion structure 122461ae650dSJack F Vogel */ 122561ae650dSJack F Vogel struct i40e_aqc_add_remove_cloud_filters { 122661ae650dSJack F Vogel u8 num_filters; 122761ae650dSJack F Vogel u8 reserved; 122861ae650dSJack F Vogel __le16 seid; 122961ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_SHIFT 0 123061ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_MASK (0x3FF << \ 123161ae650dSJack F Vogel I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_SHIFT) 123261ae650dSJack F Vogel u8 reserved2[4]; 123361ae650dSJack F Vogel __le32 addr_high; 123461ae650dSJack F Vogel __le32 addr_low; 123561ae650dSJack F Vogel }; 123661ae650dSJack F Vogel 123761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_cloud_filters); 123861ae650dSJack F Vogel 123961ae650dSJack F Vogel struct i40e_aqc_add_remove_cloud_filters_element_data { 124061ae650dSJack F Vogel u8 outer_mac[6]; 124161ae650dSJack F Vogel u8 inner_mac[6]; 124261ae650dSJack F Vogel __le16 inner_vlan; 124361ae650dSJack F Vogel union { 124461ae650dSJack F Vogel struct { 124561ae650dSJack F Vogel u8 reserved[12]; 124661ae650dSJack F Vogel u8 data[4]; 124761ae650dSJack F Vogel } v4; 124861ae650dSJack F Vogel struct { 124961ae650dSJack F Vogel u8 data[16]; 125061ae650dSJack F Vogel } v6; 125161ae650dSJack F Vogel } ipaddr; 125261ae650dSJack F Vogel __le16 flags; 125361ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_SHIFT 0 125461ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_MASK (0x3F << \ 125561ae650dSJack F Vogel I40E_AQC_ADD_CLOUD_FILTER_SHIFT) 125661ae650dSJack F Vogel /* 0x0000 reserved */ 125761ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_OIP 0x0001 125861ae650dSJack F Vogel /* 0x0002 reserved */ 125961ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_IVLAN 0x0003 126061ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_IVLAN_TEN_ID 0x0004 126161ae650dSJack F Vogel /* 0x0005 reserved */ 126261ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_TEN_ID 0x0006 126361ae650dSJack F Vogel /* 0x0007 reserved */ 126461ae650dSJack F Vogel /* 0x0008 reserved */ 126561ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_OMAC 0x0009 126661ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_IMAC 0x000A 126761ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_OMAC_TEN_ID_IMAC 0x000B 126861ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_IIP 0x000C 126961ae650dSJack F Vogel 127061ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FLAGS_TO_QUEUE 0x0080 127161ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_VNK_SHIFT 6 127261ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_VNK_MASK 0x00C0 127361ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FLAGS_IPV4 0 127461ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FLAGS_IPV6 0x0100 127561ae650dSJack F Vogel 127661ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_TNL_TYPE_SHIFT 9 127761ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_TNL_TYPE_MASK 0x1E00 127861ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_TNL_TYPE_XVLAN 0 127961ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_TNL_TYPE_NVGRE_OMAC 1 128061ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_TNL_TYPE_NGE 2 128161ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_TNL_TYPE_IP 3 128261ae650dSJack F Vogel 128361ae650dSJack F Vogel __le32 tenant_id; 128461ae650dSJack F Vogel u8 reserved[4]; 128561ae650dSJack F Vogel __le16 queue_number; 128661ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_QUEUE_SHIFT 0 1287f247dc25SJack F Vogel #define I40E_AQC_ADD_CLOUD_QUEUE_MASK (0x7FF << \ 128861ae650dSJack F Vogel I40E_AQC_ADD_CLOUD_QUEUE_SHIFT) 128961ae650dSJack F Vogel u8 reserved2[14]; 129061ae650dSJack F Vogel /* response section */ 129161ae650dSJack F Vogel u8 allocation_result; 129261ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_SUCCESS 0x0 129361ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_FAIL 0xFF 129461ae650dSJack F Vogel u8 response_reserved[7]; 129561ae650dSJack F Vogel }; 129661ae650dSJack F Vogel 129761ae650dSJack F Vogel struct i40e_aqc_remove_cloud_filters_completion { 129861ae650dSJack F Vogel __le16 perfect_ovlan_used; 129961ae650dSJack F Vogel __le16 perfect_ovlan_free; 130061ae650dSJack F Vogel __le16 vlan_used; 130161ae650dSJack F Vogel __le16 vlan_free; 130261ae650dSJack F Vogel __le32 addr_high; 130361ae650dSJack F Vogel __le32 addr_low; 130461ae650dSJack F Vogel }; 130561ae650dSJack F Vogel 130661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_cloud_filters_completion); 130761ae650dSJack F Vogel 130861ae650dSJack F Vogel /* Add Mirror Rule (indirect or direct 0x0260) 130961ae650dSJack F Vogel * Delete Mirror Rule (indirect or direct 0x0261) 131061ae650dSJack F Vogel * note: some rule types (4,5) do not use an external buffer. 131161ae650dSJack F Vogel * take care to set the flags correctly. 131261ae650dSJack F Vogel */ 131361ae650dSJack F Vogel struct i40e_aqc_add_delete_mirror_rule { 131461ae650dSJack F Vogel __le16 seid; 131561ae650dSJack F Vogel __le16 rule_type; 131661ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_SHIFT 0 131761ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_MASK (0x7 << \ 131861ae650dSJack F Vogel I40E_AQC_MIRROR_RULE_TYPE_SHIFT) 131961ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_VPORT_INGRESS 1 132061ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_VPORT_EGRESS 2 132161ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_VLAN 3 132261ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_ALL_INGRESS 4 132361ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_ALL_EGRESS 5 132461ae650dSJack F Vogel __le16 num_entries; 132561ae650dSJack F Vogel __le16 destination; /* VSI for add, rule id for delete */ 132661ae650dSJack F Vogel __le32 addr_high; /* address of array of 2-byte VSI or VLAN ids */ 132761ae650dSJack F Vogel __le32 addr_low; 132861ae650dSJack F Vogel }; 132961ae650dSJack F Vogel 133061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_delete_mirror_rule); 133161ae650dSJack F Vogel 133261ae650dSJack F Vogel struct i40e_aqc_add_delete_mirror_rule_completion { 133361ae650dSJack F Vogel u8 reserved[2]; 133461ae650dSJack F Vogel __le16 rule_id; /* only used on add */ 133561ae650dSJack F Vogel __le16 mirror_rules_used; 133661ae650dSJack F Vogel __le16 mirror_rules_free; 133761ae650dSJack F Vogel __le32 addr_high; 133861ae650dSJack F Vogel __le32 addr_low; 133961ae650dSJack F Vogel }; 134061ae650dSJack F Vogel 134161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_delete_mirror_rule_completion); 134261ae650dSJack F Vogel 134361ae650dSJack F Vogel /* DCB 0x03xx*/ 134461ae650dSJack F Vogel 134561ae650dSJack F Vogel /* PFC Ignore (direct 0x0301) 134661ae650dSJack F Vogel * the command and response use the same descriptor structure 134761ae650dSJack F Vogel */ 134861ae650dSJack F Vogel struct i40e_aqc_pfc_ignore { 134961ae650dSJack F Vogel u8 tc_bitmap; 135061ae650dSJack F Vogel u8 command_flags; /* unused on response */ 135161ae650dSJack F Vogel #define I40E_AQC_PFC_IGNORE_SET 0x80 135261ae650dSJack F Vogel #define I40E_AQC_PFC_IGNORE_CLEAR 0x0 135361ae650dSJack F Vogel u8 reserved[14]; 135461ae650dSJack F Vogel }; 135561ae650dSJack F Vogel 135661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_pfc_ignore); 135761ae650dSJack F Vogel 135861ae650dSJack F Vogel /* DCB Update (direct 0x0302) uses the i40e_aq_desc structure 135961ae650dSJack F Vogel * with no parameters 136061ae650dSJack F Vogel */ 136161ae650dSJack F Vogel 136261ae650dSJack F Vogel /* TX scheduler 0x04xx */ 136361ae650dSJack F Vogel 136461ae650dSJack F Vogel /* Almost all the indirect commands use 136561ae650dSJack F Vogel * this generic struct to pass the SEID in param0 136661ae650dSJack F Vogel */ 136761ae650dSJack F Vogel struct i40e_aqc_tx_sched_ind { 136861ae650dSJack F Vogel __le16 vsi_seid; 136961ae650dSJack F Vogel u8 reserved[6]; 137061ae650dSJack F Vogel __le32 addr_high; 137161ae650dSJack F Vogel __le32 addr_low; 137261ae650dSJack F Vogel }; 137361ae650dSJack F Vogel 137461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_tx_sched_ind); 137561ae650dSJack F Vogel 137661ae650dSJack F Vogel /* Several commands respond with a set of queue set handles */ 137761ae650dSJack F Vogel struct i40e_aqc_qs_handles_resp { 137861ae650dSJack F Vogel __le16 qs_handles[8]; 137961ae650dSJack F Vogel }; 138061ae650dSJack F Vogel 138161ae650dSJack F Vogel /* Configure VSI BW limits (direct 0x0400) */ 138261ae650dSJack F Vogel struct i40e_aqc_configure_vsi_bw_limit { 138361ae650dSJack F Vogel __le16 vsi_seid; 138461ae650dSJack F Vogel u8 reserved[2]; 138561ae650dSJack F Vogel __le16 credit; 138661ae650dSJack F Vogel u8 reserved1[2]; 138761ae650dSJack F Vogel u8 max_credit; /* 0-3, limit = 2^max */ 138861ae650dSJack F Vogel u8 reserved2[7]; 138961ae650dSJack F Vogel }; 139061ae650dSJack F Vogel 139161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_configure_vsi_bw_limit); 139261ae650dSJack F Vogel 139361ae650dSJack F Vogel /* Configure VSI Bandwidth Limit per Traffic Type (indirect 0x0406) 139461ae650dSJack F Vogel * responds with i40e_aqc_qs_handles_resp 139561ae650dSJack F Vogel */ 139661ae650dSJack F Vogel struct i40e_aqc_configure_vsi_ets_sla_bw_data { 139761ae650dSJack F Vogel u8 tc_valid_bits; 139861ae650dSJack F Vogel u8 reserved[15]; 139961ae650dSJack F Vogel __le16 tc_bw_credits[8]; /* FW writesback QS handles here */ 140061ae650dSJack F Vogel 140161ae650dSJack F Vogel /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */ 140261ae650dSJack F Vogel __le16 tc_bw_max[2]; 140361ae650dSJack F Vogel u8 reserved1[28]; 140461ae650dSJack F Vogel }; 140561ae650dSJack F Vogel 1406f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_configure_vsi_ets_sla_bw_data); 1407f247dc25SJack F Vogel 140861ae650dSJack F Vogel /* Configure VSI Bandwidth Allocation per Traffic Type (indirect 0x0407) 140961ae650dSJack F Vogel * responds with i40e_aqc_qs_handles_resp 141061ae650dSJack F Vogel */ 141161ae650dSJack F Vogel struct i40e_aqc_configure_vsi_tc_bw_data { 141261ae650dSJack F Vogel u8 tc_valid_bits; 141361ae650dSJack F Vogel u8 reserved[3]; 141461ae650dSJack F Vogel u8 tc_bw_credits[8]; 141561ae650dSJack F Vogel u8 reserved1[4]; 141661ae650dSJack F Vogel __le16 qs_handles[8]; 141761ae650dSJack F Vogel }; 141861ae650dSJack F Vogel 1419f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_configure_vsi_tc_bw_data); 1420f247dc25SJack F Vogel 142161ae650dSJack F Vogel /* Query vsi bw configuration (indirect 0x0408) */ 142261ae650dSJack F Vogel struct i40e_aqc_query_vsi_bw_config_resp { 142361ae650dSJack F Vogel u8 tc_valid_bits; 142461ae650dSJack F Vogel u8 tc_suspended_bits; 142561ae650dSJack F Vogel u8 reserved[14]; 142661ae650dSJack F Vogel __le16 qs_handles[8]; 142761ae650dSJack F Vogel u8 reserved1[4]; 142861ae650dSJack F Vogel __le16 port_bw_limit; 142961ae650dSJack F Vogel u8 reserved2[2]; 143061ae650dSJack F Vogel u8 max_bw; /* 0-3, limit = 2^max */ 143161ae650dSJack F Vogel u8 reserved3[23]; 143261ae650dSJack F Vogel }; 143361ae650dSJack F Vogel 1434f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_query_vsi_bw_config_resp); 1435f247dc25SJack F Vogel 143661ae650dSJack F Vogel /* Query VSI Bandwidth Allocation per Traffic Type (indirect 0x040A) */ 143761ae650dSJack F Vogel struct i40e_aqc_query_vsi_ets_sla_config_resp { 143861ae650dSJack F Vogel u8 tc_valid_bits; 143961ae650dSJack F Vogel u8 reserved[3]; 144061ae650dSJack F Vogel u8 share_credits[8]; 144161ae650dSJack F Vogel __le16 credits[8]; 144261ae650dSJack F Vogel 144361ae650dSJack F Vogel /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */ 144461ae650dSJack F Vogel __le16 tc_bw_max[2]; 144561ae650dSJack F Vogel }; 144661ae650dSJack F Vogel 1447f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_query_vsi_ets_sla_config_resp); 1448f247dc25SJack F Vogel 144961ae650dSJack F Vogel /* Configure Switching Component Bandwidth Limit (direct 0x0410) */ 145061ae650dSJack F Vogel struct i40e_aqc_configure_switching_comp_bw_limit { 145161ae650dSJack F Vogel __le16 seid; 145261ae650dSJack F Vogel u8 reserved[2]; 145361ae650dSJack F Vogel __le16 credit; 145461ae650dSJack F Vogel u8 reserved1[2]; 145561ae650dSJack F Vogel u8 max_bw; /* 0-3, limit = 2^max */ 145661ae650dSJack F Vogel u8 reserved2[7]; 145761ae650dSJack F Vogel }; 145861ae650dSJack F Vogel 145961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_configure_switching_comp_bw_limit); 146061ae650dSJack F Vogel 146161ae650dSJack F Vogel /* Enable Physical Port ETS (indirect 0x0413) 146261ae650dSJack F Vogel * Modify Physical Port ETS (indirect 0x0414) 146361ae650dSJack F Vogel * Disable Physical Port ETS (indirect 0x0415) 146461ae650dSJack F Vogel */ 146561ae650dSJack F Vogel struct i40e_aqc_configure_switching_comp_ets_data { 146661ae650dSJack F Vogel u8 reserved[4]; 146761ae650dSJack F Vogel u8 tc_valid_bits; 146861ae650dSJack F Vogel u8 seepage; 146961ae650dSJack F Vogel #define I40E_AQ_ETS_SEEPAGE_EN_MASK 0x1 147061ae650dSJack F Vogel u8 tc_strict_priority_flags; 147161ae650dSJack F Vogel u8 reserved1[17]; 147261ae650dSJack F Vogel u8 tc_bw_share_credits[8]; 147361ae650dSJack F Vogel u8 reserved2[96]; 147461ae650dSJack F Vogel }; 147561ae650dSJack F Vogel 1476f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x80, i40e_aqc_configure_switching_comp_ets_data); 1477f247dc25SJack F Vogel 147861ae650dSJack F Vogel /* Configure Switching Component Bandwidth Limits per Tc (indirect 0x0416) */ 147961ae650dSJack F Vogel struct i40e_aqc_configure_switching_comp_ets_bw_limit_data { 148061ae650dSJack F Vogel u8 tc_valid_bits; 148161ae650dSJack F Vogel u8 reserved[15]; 148261ae650dSJack F Vogel __le16 tc_bw_credit[8]; 148361ae650dSJack F Vogel 148461ae650dSJack F Vogel /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */ 148561ae650dSJack F Vogel __le16 tc_bw_max[2]; 148661ae650dSJack F Vogel u8 reserved1[28]; 148761ae650dSJack F Vogel }; 148861ae650dSJack F Vogel 1489f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_configure_switching_comp_ets_bw_limit_data); 1490f247dc25SJack F Vogel 149161ae650dSJack F Vogel /* Configure Switching Component Bandwidth Allocation per Tc 149261ae650dSJack F Vogel * (indirect 0x0417) 149361ae650dSJack F Vogel */ 149461ae650dSJack F Vogel struct i40e_aqc_configure_switching_comp_bw_config_data { 149561ae650dSJack F Vogel u8 tc_valid_bits; 149661ae650dSJack F Vogel u8 reserved[2]; 149761ae650dSJack F Vogel u8 absolute_credits; /* bool */ 149861ae650dSJack F Vogel u8 tc_bw_share_credits[8]; 149961ae650dSJack F Vogel u8 reserved1[20]; 150061ae650dSJack F Vogel }; 150161ae650dSJack F Vogel 1502f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_configure_switching_comp_bw_config_data); 1503f247dc25SJack F Vogel 150461ae650dSJack F Vogel /* Query Switching Component Configuration (indirect 0x0418) */ 150561ae650dSJack F Vogel struct i40e_aqc_query_switching_comp_ets_config_resp { 150661ae650dSJack F Vogel u8 tc_valid_bits; 150761ae650dSJack F Vogel u8 reserved[35]; 150861ae650dSJack F Vogel __le16 port_bw_limit; 150961ae650dSJack F Vogel u8 reserved1[2]; 151061ae650dSJack F Vogel u8 tc_bw_max; /* 0-3, limit = 2^max */ 151161ae650dSJack F Vogel u8 reserved2[23]; 151261ae650dSJack F Vogel }; 151361ae650dSJack F Vogel 1514f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_query_switching_comp_ets_config_resp); 1515f247dc25SJack F Vogel 151661ae650dSJack F Vogel /* Query PhysicalPort ETS Configuration (indirect 0x0419) */ 151761ae650dSJack F Vogel struct i40e_aqc_query_port_ets_config_resp { 151861ae650dSJack F Vogel u8 reserved[4]; 151961ae650dSJack F Vogel u8 tc_valid_bits; 152061ae650dSJack F Vogel u8 reserved1; 152161ae650dSJack F Vogel u8 tc_strict_priority_bits; 152261ae650dSJack F Vogel u8 reserved2; 152361ae650dSJack F Vogel u8 tc_bw_share_credits[8]; 152461ae650dSJack F Vogel __le16 tc_bw_limits[8]; 152561ae650dSJack F Vogel 152661ae650dSJack F Vogel /* 4 bits per tc 0-7, 4th bit reserved, limit = 2^max */ 152761ae650dSJack F Vogel __le16 tc_bw_max[2]; 152861ae650dSJack F Vogel u8 reserved3[32]; 152961ae650dSJack F Vogel }; 153061ae650dSJack F Vogel 1531f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x44, i40e_aqc_query_port_ets_config_resp); 1532f247dc25SJack F Vogel 153361ae650dSJack F Vogel /* Query Switching Component Bandwidth Allocation per Traffic Type 153461ae650dSJack F Vogel * (indirect 0x041A) 153561ae650dSJack F Vogel */ 153661ae650dSJack F Vogel struct i40e_aqc_query_switching_comp_bw_config_resp { 153761ae650dSJack F Vogel u8 tc_valid_bits; 153861ae650dSJack F Vogel u8 reserved[2]; 153961ae650dSJack F Vogel u8 absolute_credits_enable; /* bool */ 154061ae650dSJack F Vogel u8 tc_bw_share_credits[8]; 154161ae650dSJack F Vogel __le16 tc_bw_limits[8]; 154261ae650dSJack F Vogel 154361ae650dSJack F Vogel /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */ 154461ae650dSJack F Vogel __le16 tc_bw_max[2]; 154561ae650dSJack F Vogel }; 154661ae650dSJack F Vogel 1547f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_query_switching_comp_bw_config_resp); 1548f247dc25SJack F Vogel 154961ae650dSJack F Vogel /* Suspend/resume port TX traffic 155061ae650dSJack F Vogel * (direct 0x041B and 0x041C) uses the generic SEID struct 155161ae650dSJack F Vogel */ 155261ae650dSJack F Vogel 155361ae650dSJack F Vogel /* Configure partition BW 155461ae650dSJack F Vogel * (indirect 0x041D) 155561ae650dSJack F Vogel */ 155661ae650dSJack F Vogel struct i40e_aqc_configure_partition_bw_data { 155761ae650dSJack F Vogel __le16 pf_valid_bits; 155861ae650dSJack F Vogel u8 min_bw[16]; /* guaranteed bandwidth */ 155961ae650dSJack F Vogel u8 max_bw[16]; /* bandwidth limit */ 156061ae650dSJack F Vogel }; 156161ae650dSJack F Vogel 1562f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x22, i40e_aqc_configure_partition_bw_data); 1563f247dc25SJack F Vogel 156461ae650dSJack F Vogel /* Get and set the active HMC resource profile and status. 156561ae650dSJack F Vogel * (direct 0x0500) and (direct 0x0501) 156661ae650dSJack F Vogel */ 156761ae650dSJack F Vogel struct i40e_aq_get_set_hmc_resource_profile { 156861ae650dSJack F Vogel u8 pm_profile; 156961ae650dSJack F Vogel u8 pe_vf_enabled; 157061ae650dSJack F Vogel u8 reserved[14]; 157161ae650dSJack F Vogel }; 157261ae650dSJack F Vogel 157361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aq_get_set_hmc_resource_profile); 157461ae650dSJack F Vogel 157561ae650dSJack F Vogel enum i40e_aq_hmc_profile { 157661ae650dSJack F Vogel /* I40E_HMC_PROFILE_NO_CHANGE = 0, reserved */ 157761ae650dSJack F Vogel I40E_HMC_PROFILE_DEFAULT = 1, 157861ae650dSJack F Vogel I40E_HMC_PROFILE_FAVOR_VF = 2, 157961ae650dSJack F Vogel I40E_HMC_PROFILE_EQUAL = 3, 158061ae650dSJack F Vogel }; 158161ae650dSJack F Vogel 158261ae650dSJack F Vogel #define I40E_AQ_GET_HMC_RESOURCE_PROFILE_PM_MASK 0xF 158361ae650dSJack F Vogel #define I40E_AQ_GET_HMC_RESOURCE_PROFILE_COUNT_MASK 0x3F 158461ae650dSJack F Vogel 158561ae650dSJack F Vogel /* Get PHY Abilities (indirect 0x0600) uses the generic indirect struct */ 158661ae650dSJack F Vogel 158761ae650dSJack F Vogel /* set in param0 for get phy abilities to report qualified modules */ 158861ae650dSJack F Vogel #define I40E_AQ_PHY_REPORT_QUALIFIED_MODULES 0x0001 158961ae650dSJack F Vogel #define I40E_AQ_PHY_REPORT_INITIAL_VALUES 0x0002 159061ae650dSJack F Vogel 159161ae650dSJack F Vogel enum i40e_aq_phy_type { 159261ae650dSJack F Vogel I40E_PHY_TYPE_SGMII = 0x0, 159361ae650dSJack F Vogel I40E_PHY_TYPE_1000BASE_KX = 0x1, 159461ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_KX4 = 0x2, 159561ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_KR = 0x3, 159661ae650dSJack F Vogel I40E_PHY_TYPE_40GBASE_KR4 = 0x4, 159761ae650dSJack F Vogel I40E_PHY_TYPE_XAUI = 0x5, 159861ae650dSJack F Vogel I40E_PHY_TYPE_XFI = 0x6, 159961ae650dSJack F Vogel I40E_PHY_TYPE_SFI = 0x7, 160061ae650dSJack F Vogel I40E_PHY_TYPE_XLAUI = 0x8, 160161ae650dSJack F Vogel I40E_PHY_TYPE_XLPPI = 0x9, 160261ae650dSJack F Vogel I40E_PHY_TYPE_40GBASE_CR4_CU = 0xA, 160361ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_CR1_CU = 0xB, 160461ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_AOC = 0xC, 160561ae650dSJack F Vogel I40E_PHY_TYPE_40GBASE_AOC = 0xD, 160661ae650dSJack F Vogel I40E_PHY_TYPE_100BASE_TX = 0x11, 160761ae650dSJack F Vogel I40E_PHY_TYPE_1000BASE_T = 0x12, 160861ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_T = 0x13, 160961ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_SR = 0x14, 161061ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_LR = 0x15, 161161ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_SFPP_CU = 0x16, 161261ae650dSJack F Vogel I40E_PHY_TYPE_10GBASE_CR1 = 0x17, 161361ae650dSJack F Vogel I40E_PHY_TYPE_40GBASE_CR4 = 0x18, 161461ae650dSJack F Vogel I40E_PHY_TYPE_40GBASE_SR4 = 0x19, 161561ae650dSJack F Vogel I40E_PHY_TYPE_40GBASE_LR4 = 0x1A, 161661ae650dSJack F Vogel I40E_PHY_TYPE_1000BASE_SX = 0x1B, 161761ae650dSJack F Vogel I40E_PHY_TYPE_1000BASE_LX = 0x1C, 161861ae650dSJack F Vogel I40E_PHY_TYPE_1000BASE_T_OPTICAL = 0x1D, 161961ae650dSJack F Vogel I40E_PHY_TYPE_20GBASE_KR2 = 0x1E, 162061ae650dSJack F Vogel I40E_PHY_TYPE_MAX 162161ae650dSJack F Vogel }; 162261ae650dSJack F Vogel 162361ae650dSJack F Vogel #define I40E_LINK_SPEED_100MB_SHIFT 0x1 162461ae650dSJack F Vogel #define I40E_LINK_SPEED_1000MB_SHIFT 0x2 162561ae650dSJack F Vogel #define I40E_LINK_SPEED_10GB_SHIFT 0x3 162661ae650dSJack F Vogel #define I40E_LINK_SPEED_40GB_SHIFT 0x4 162761ae650dSJack F Vogel #define I40E_LINK_SPEED_20GB_SHIFT 0x5 162861ae650dSJack F Vogel 162961ae650dSJack F Vogel enum i40e_aq_link_speed { 163061ae650dSJack F Vogel I40E_LINK_SPEED_UNKNOWN = 0, 163161ae650dSJack F Vogel I40E_LINK_SPEED_100MB = (1 << I40E_LINK_SPEED_100MB_SHIFT), 163261ae650dSJack F Vogel I40E_LINK_SPEED_1GB = (1 << I40E_LINK_SPEED_1000MB_SHIFT), 163361ae650dSJack F Vogel I40E_LINK_SPEED_10GB = (1 << I40E_LINK_SPEED_10GB_SHIFT), 163461ae650dSJack F Vogel I40E_LINK_SPEED_40GB = (1 << I40E_LINK_SPEED_40GB_SHIFT), 163561ae650dSJack F Vogel I40E_LINK_SPEED_20GB = (1 << I40E_LINK_SPEED_20GB_SHIFT) 163661ae650dSJack F Vogel }; 163761ae650dSJack F Vogel 163861ae650dSJack F Vogel struct i40e_aqc_module_desc { 163961ae650dSJack F Vogel u8 oui[3]; 164061ae650dSJack F Vogel u8 reserved1; 164161ae650dSJack F Vogel u8 part_number[16]; 164261ae650dSJack F Vogel u8 revision[4]; 164361ae650dSJack F Vogel u8 reserved2[8]; 164461ae650dSJack F Vogel }; 164561ae650dSJack F Vogel 1646f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_module_desc); 1647f247dc25SJack F Vogel 164861ae650dSJack F Vogel struct i40e_aq_get_phy_abilities_resp { 164961ae650dSJack F Vogel __le32 phy_type; /* bitmap using the above enum for offsets */ 165061ae650dSJack F Vogel u8 link_speed; /* bitmap using the above enum bit patterns */ 165161ae650dSJack F Vogel u8 abilities; 165261ae650dSJack F Vogel #define I40E_AQ_PHY_FLAG_PAUSE_TX 0x01 165361ae650dSJack F Vogel #define I40E_AQ_PHY_FLAG_PAUSE_RX 0x02 165461ae650dSJack F Vogel #define I40E_AQ_PHY_FLAG_LOW_POWER 0x04 165561ae650dSJack F Vogel #define I40E_AQ_PHY_LINK_ENABLED 0x08 165661ae650dSJack F Vogel #define I40E_AQ_PHY_AN_ENABLED 0x10 165761ae650dSJack F Vogel #define I40E_AQ_PHY_FLAG_MODULE_QUAL 0x20 165861ae650dSJack F Vogel __le16 eee_capability; 165961ae650dSJack F Vogel #define I40E_AQ_EEE_100BASE_TX 0x0002 166061ae650dSJack F Vogel #define I40E_AQ_EEE_1000BASE_T 0x0004 166161ae650dSJack F Vogel #define I40E_AQ_EEE_10GBASE_T 0x0008 166261ae650dSJack F Vogel #define I40E_AQ_EEE_1000BASE_KX 0x0010 166361ae650dSJack F Vogel #define I40E_AQ_EEE_10GBASE_KX4 0x0020 166461ae650dSJack F Vogel #define I40E_AQ_EEE_10GBASE_KR 0x0040 166561ae650dSJack F Vogel __le32 eeer_val; 166661ae650dSJack F Vogel u8 d3_lpan; 166761ae650dSJack F Vogel #define I40E_AQ_SET_PHY_D3_LPAN_ENA 0x01 166861ae650dSJack F Vogel u8 reserved[3]; 166961ae650dSJack F Vogel u8 phy_id[4]; 167061ae650dSJack F Vogel u8 module_type[3]; 167161ae650dSJack F Vogel u8 qualified_module_count; 167261ae650dSJack F Vogel #define I40E_AQ_PHY_MAX_QMS 16 167361ae650dSJack F Vogel struct i40e_aqc_module_desc qualified_module[I40E_AQ_PHY_MAX_QMS]; 167461ae650dSJack F Vogel }; 167561ae650dSJack F Vogel 1676f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x218, i40e_aq_get_phy_abilities_resp); 1677f247dc25SJack F Vogel 167861ae650dSJack F Vogel /* Set PHY Config (direct 0x0601) */ 167961ae650dSJack F Vogel struct i40e_aq_set_phy_config { /* same bits as above in all */ 168061ae650dSJack F Vogel __le32 phy_type; 168161ae650dSJack F Vogel u8 link_speed; 168261ae650dSJack F Vogel u8 abilities; 168361ae650dSJack F Vogel /* bits 0-2 use the values from get_phy_abilities_resp */ 168461ae650dSJack F Vogel #define I40E_AQ_PHY_ENABLE_LINK 0x08 168561ae650dSJack F Vogel #define I40E_AQ_PHY_ENABLE_AN 0x10 168661ae650dSJack F Vogel #define I40E_AQ_PHY_ENABLE_ATOMIC_LINK 0x20 168761ae650dSJack F Vogel __le16 eee_capability; 168861ae650dSJack F Vogel __le32 eeer; 168961ae650dSJack F Vogel u8 low_power_ctrl; 169061ae650dSJack F Vogel u8 reserved[3]; 169161ae650dSJack F Vogel }; 169261ae650dSJack F Vogel 169361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aq_set_phy_config); 169461ae650dSJack F Vogel 169561ae650dSJack F Vogel /* Set MAC Config command data structure (direct 0x0603) */ 169661ae650dSJack F Vogel struct i40e_aq_set_mac_config { 169761ae650dSJack F Vogel __le16 max_frame_size; 169861ae650dSJack F Vogel u8 params; 169961ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_CRC_EN 0x04 170061ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_MASK 0x78 170161ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_SHIFT 3 170261ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_NONE 0x0 170361ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_1B_13TX 0xF 170461ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_9TX 0x9 170561ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_4TX 0x8 170661ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_3DW_7TX 0x7 170761ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_2DW_3TX 0x6 170861ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_1TX 0x5 170961ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_3DW_2TX 0x4 171061ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_7DW_3TX 0x3 171161ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_4DW_1TX 0x2 171261ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_9DW_1TX 0x1 171361ae650dSJack F Vogel u8 tx_timer_priority; /* bitmap */ 171461ae650dSJack F Vogel __le16 tx_timer_value; 171561ae650dSJack F Vogel __le16 fc_refresh_threshold; 171661ae650dSJack F Vogel u8 reserved[8]; 171761ae650dSJack F Vogel }; 171861ae650dSJack F Vogel 171961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aq_set_mac_config); 172061ae650dSJack F Vogel 172161ae650dSJack F Vogel /* Restart Auto-Negotiation (direct 0x605) */ 172261ae650dSJack F Vogel struct i40e_aqc_set_link_restart_an { 172361ae650dSJack F Vogel u8 command; 172461ae650dSJack F Vogel #define I40E_AQ_PHY_RESTART_AN 0x02 172561ae650dSJack F Vogel #define I40E_AQ_PHY_LINK_ENABLE 0x04 172661ae650dSJack F Vogel u8 reserved[15]; 172761ae650dSJack F Vogel }; 172861ae650dSJack F Vogel 172961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_link_restart_an); 173061ae650dSJack F Vogel 173161ae650dSJack F Vogel /* Get Link Status cmd & response data structure (direct 0x0607) */ 173261ae650dSJack F Vogel struct i40e_aqc_get_link_status { 173361ae650dSJack F Vogel __le16 command_flags; /* only field set on command */ 173461ae650dSJack F Vogel #define I40E_AQ_LSE_MASK 0x3 173561ae650dSJack F Vogel #define I40E_AQ_LSE_NOP 0x0 173661ae650dSJack F Vogel #define I40E_AQ_LSE_DISABLE 0x2 173761ae650dSJack F Vogel #define I40E_AQ_LSE_ENABLE 0x3 173861ae650dSJack F Vogel /* only response uses this flag */ 173961ae650dSJack F Vogel #define I40E_AQ_LSE_IS_ENABLED 0x1 174061ae650dSJack F Vogel u8 phy_type; /* i40e_aq_phy_type */ 174161ae650dSJack F Vogel u8 link_speed; /* i40e_aq_link_speed */ 174261ae650dSJack F Vogel u8 link_info; 1743*be771cdaSJack F Vogel #define I40E_AQ_LINK_UP 0x01 /* obsolete */ 1744*be771cdaSJack F Vogel #define I40E_AQ_LINK_UP_FUNCTION 0x01 174561ae650dSJack F Vogel #define I40E_AQ_LINK_FAULT 0x02 174661ae650dSJack F Vogel #define I40E_AQ_LINK_FAULT_TX 0x04 174761ae650dSJack F Vogel #define I40E_AQ_LINK_FAULT_RX 0x08 174861ae650dSJack F Vogel #define I40E_AQ_LINK_FAULT_REMOTE 0x10 1749*be771cdaSJack F Vogel #define I40E_AQ_LINK_UP_PORT 0x20 175061ae650dSJack F Vogel #define I40E_AQ_MEDIA_AVAILABLE 0x40 175161ae650dSJack F Vogel #define I40E_AQ_SIGNAL_DETECT 0x80 175261ae650dSJack F Vogel u8 an_info; 175361ae650dSJack F Vogel #define I40E_AQ_AN_COMPLETED 0x01 175461ae650dSJack F Vogel #define I40E_AQ_LP_AN_ABILITY 0x02 175561ae650dSJack F Vogel #define I40E_AQ_PD_FAULT 0x04 175661ae650dSJack F Vogel #define I40E_AQ_FEC_EN 0x08 175761ae650dSJack F Vogel #define I40E_AQ_PHY_LOW_POWER 0x10 175861ae650dSJack F Vogel #define I40E_AQ_LINK_PAUSE_TX 0x20 175961ae650dSJack F Vogel #define I40E_AQ_LINK_PAUSE_RX 0x40 176061ae650dSJack F Vogel #define I40E_AQ_QUALIFIED_MODULE 0x80 176161ae650dSJack F Vogel u8 ext_info; 176261ae650dSJack F Vogel #define I40E_AQ_LINK_PHY_TEMP_ALARM 0x01 176361ae650dSJack F Vogel #define I40E_AQ_LINK_XCESSIVE_ERRORS 0x02 176461ae650dSJack F Vogel #define I40E_AQ_LINK_TX_SHIFT 0x02 176561ae650dSJack F Vogel #define I40E_AQ_LINK_TX_MASK (0x03 << I40E_AQ_LINK_TX_SHIFT) 176661ae650dSJack F Vogel #define I40E_AQ_LINK_TX_ACTIVE 0x00 176761ae650dSJack F Vogel #define I40E_AQ_LINK_TX_DRAINED 0x01 176861ae650dSJack F Vogel #define I40E_AQ_LINK_TX_FLUSHED 0x03 176961ae650dSJack F Vogel #define I40E_AQ_LINK_FORCED_40G 0x10 177061ae650dSJack F Vogel u8 loopback; /* use defines from i40e_aqc_set_lb_mode */ 177161ae650dSJack F Vogel __le16 max_frame_size; 177261ae650dSJack F Vogel u8 config; 177361ae650dSJack F Vogel #define I40E_AQ_CONFIG_CRC_ENA 0x04 177461ae650dSJack F Vogel #define I40E_AQ_CONFIG_PACING_MASK 0x78 177561ae650dSJack F Vogel u8 reserved[5]; 177661ae650dSJack F Vogel }; 177761ae650dSJack F Vogel 177861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_link_status); 177961ae650dSJack F Vogel 178061ae650dSJack F Vogel /* Set event mask command (direct 0x613) */ 178161ae650dSJack F Vogel struct i40e_aqc_set_phy_int_mask { 178261ae650dSJack F Vogel u8 reserved[8]; 178361ae650dSJack F Vogel __le16 event_mask; 178461ae650dSJack F Vogel #define I40E_AQ_EVENT_LINK_UPDOWN 0x0002 178561ae650dSJack F Vogel #define I40E_AQ_EVENT_MEDIA_NA 0x0004 178661ae650dSJack F Vogel #define I40E_AQ_EVENT_LINK_FAULT 0x0008 178761ae650dSJack F Vogel #define I40E_AQ_EVENT_PHY_TEMP_ALARM 0x0010 178861ae650dSJack F Vogel #define I40E_AQ_EVENT_EXCESSIVE_ERRORS 0x0020 178961ae650dSJack F Vogel #define I40E_AQ_EVENT_SIGNAL_DETECT 0x0040 179061ae650dSJack F Vogel #define I40E_AQ_EVENT_AN_COMPLETED 0x0080 179161ae650dSJack F Vogel #define I40E_AQ_EVENT_MODULE_QUAL_FAIL 0x0100 179261ae650dSJack F Vogel #define I40E_AQ_EVENT_PORT_TX_SUSPENDED 0x0200 179361ae650dSJack F Vogel u8 reserved1[6]; 179461ae650dSJack F Vogel }; 179561ae650dSJack F Vogel 179661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_phy_int_mask); 179761ae650dSJack F Vogel 179861ae650dSJack F Vogel /* Get Local AN advt register (direct 0x0614) 179961ae650dSJack F Vogel * Set Local AN advt register (direct 0x0615) 180061ae650dSJack F Vogel * Get Link Partner AN advt register (direct 0x0616) 180161ae650dSJack F Vogel */ 180261ae650dSJack F Vogel struct i40e_aqc_an_advt_reg { 180361ae650dSJack F Vogel __le32 local_an_reg0; 180461ae650dSJack F Vogel __le16 local_an_reg1; 180561ae650dSJack F Vogel u8 reserved[10]; 180661ae650dSJack F Vogel }; 180761ae650dSJack F Vogel 180861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_an_advt_reg); 180961ae650dSJack F Vogel 181061ae650dSJack F Vogel /* Set Loopback mode (0x0618) */ 181161ae650dSJack F Vogel struct i40e_aqc_set_lb_mode { 181261ae650dSJack F Vogel __le16 lb_mode; 181361ae650dSJack F Vogel #define I40E_AQ_LB_PHY_LOCAL 0x01 181461ae650dSJack F Vogel #define I40E_AQ_LB_PHY_REMOTE 0x02 181561ae650dSJack F Vogel #define I40E_AQ_LB_MAC_LOCAL 0x04 181661ae650dSJack F Vogel u8 reserved[14]; 181761ae650dSJack F Vogel }; 181861ae650dSJack F Vogel 181961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_lb_mode); 182061ae650dSJack F Vogel 182161ae650dSJack F Vogel /* Set PHY Debug command (0x0622) */ 182261ae650dSJack F Vogel struct i40e_aqc_set_phy_debug { 182361ae650dSJack F Vogel u8 command_flags; 182461ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_INTERNAL 0x02 182561ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SHIFT 2 182661ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_MASK (0x03 << \ 182761ae650dSJack F Vogel I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SHIFT) 182861ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_NONE 0x00 182961ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_HARD 0x01 183061ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SOFT 0x02 183161ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_DISABLE_LINK_FW 0x10 183261ae650dSJack F Vogel u8 reserved[15]; 183361ae650dSJack F Vogel }; 183461ae650dSJack F Vogel 183561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_phy_debug); 183661ae650dSJack F Vogel 183761ae650dSJack F Vogel enum i40e_aq_phy_reg_type { 183861ae650dSJack F Vogel I40E_AQC_PHY_REG_INTERNAL = 0x1, 183961ae650dSJack F Vogel I40E_AQC_PHY_REG_EXERNAL_BASET = 0x2, 184061ae650dSJack F Vogel I40E_AQC_PHY_REG_EXERNAL_MODULE = 0x3 184161ae650dSJack F Vogel }; 184261ae650dSJack F Vogel 184361ae650dSJack F Vogel /* NVM Read command (indirect 0x0701) 184461ae650dSJack F Vogel * NVM Erase commands (direct 0x0702) 184561ae650dSJack F Vogel * NVM Update commands (indirect 0x0703) 184661ae650dSJack F Vogel */ 184761ae650dSJack F Vogel struct i40e_aqc_nvm_update { 184861ae650dSJack F Vogel u8 command_flags; 184961ae650dSJack F Vogel #define I40E_AQ_NVM_LAST_CMD 0x01 185061ae650dSJack F Vogel #define I40E_AQ_NVM_FLASH_ONLY 0x80 185161ae650dSJack F Vogel u8 module_pointer; 185261ae650dSJack F Vogel __le16 length; 185361ae650dSJack F Vogel __le32 offset; 185461ae650dSJack F Vogel __le32 addr_high; 185561ae650dSJack F Vogel __le32 addr_low; 185661ae650dSJack F Vogel }; 185761ae650dSJack F Vogel 185861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_update); 185961ae650dSJack F Vogel 186061ae650dSJack F Vogel /* NVM Config Read (indirect 0x0704) */ 186161ae650dSJack F Vogel struct i40e_aqc_nvm_config_read { 186261ae650dSJack F Vogel __le16 cmd_flags; 1863f247dc25SJack F Vogel #define I40E_AQ_ANVM_SINGLE_OR_MULTIPLE_FEATURES_MASK 1 1864f247dc25SJack F Vogel #define I40E_AQ_ANVM_READ_SINGLE_FEATURE 0 1865f247dc25SJack F Vogel #define I40E_AQ_ANVM_READ_MULTIPLE_FEATURES 1 186661ae650dSJack F Vogel __le16 element_count; 186761ae650dSJack F Vogel __le16 element_id; /* Feature/field ID */ 1868f247dc25SJack F Vogel __le16 element_id_msw; /* MSWord of field ID */ 186961ae650dSJack F Vogel __le32 address_high; 187061ae650dSJack F Vogel __le32 address_low; 187161ae650dSJack F Vogel }; 187261ae650dSJack F Vogel 187361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_config_read); 187461ae650dSJack F Vogel 187561ae650dSJack F Vogel /* NVM Config Write (indirect 0x0705) */ 187661ae650dSJack F Vogel struct i40e_aqc_nvm_config_write { 187761ae650dSJack F Vogel __le16 cmd_flags; 187861ae650dSJack F Vogel __le16 element_count; 187961ae650dSJack F Vogel u8 reserved[4]; 188061ae650dSJack F Vogel __le32 address_high; 188161ae650dSJack F Vogel __le32 address_low; 188261ae650dSJack F Vogel }; 188361ae650dSJack F Vogel 188461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_config_write); 188561ae650dSJack F Vogel 1886f247dc25SJack F Vogel /* Used for 0x0704 as well as for 0x0705 commands */ 1887f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_SHIFT 1 1888f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_MASK (1 << I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_SHIFT) 1889f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE 0 1890f247dc25SJack F Vogel #define I40E_AQ_ANVM_IMMEDIATE_FIELD (1 << FEATURE_OR_IMMEDIATE_SHIFT) 189161ae650dSJack F Vogel struct i40e_aqc_nvm_config_data_feature { 189261ae650dSJack F Vogel __le16 feature_id; 1893f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE_OPTION_OEM_ONLY 0x01 1894f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE_OPTION_DWORD_MAP 0x08 1895f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE_OPTION_POR_CSR 0x10 189661ae650dSJack F Vogel __le16 feature_options; 189761ae650dSJack F Vogel __le16 feature_selection; 189861ae650dSJack F Vogel }; 189961ae650dSJack F Vogel 1900f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x6, i40e_aqc_nvm_config_data_feature); 1901f247dc25SJack F Vogel 190261ae650dSJack F Vogel struct i40e_aqc_nvm_config_data_immediate_field { 1903f247dc25SJack F Vogel __le32 field_id; 1904f247dc25SJack F Vogel __le32 field_value; 190561ae650dSJack F Vogel __le16 field_options; 1906f247dc25SJack F Vogel __le16 reserved; 190761ae650dSJack F Vogel }; 190861ae650dSJack F Vogel 1909f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0xc, i40e_aqc_nvm_config_data_immediate_field); 1910f247dc25SJack F Vogel 1911*be771cdaSJack F Vogel /* OEM Post Update (indirect 0x0720) 1912*be771cdaSJack F Vogel * no command data struct used 1913*be771cdaSJack F Vogel */ 1914*be771cdaSJack F Vogel struct i40e_aqc_nvm_oem_post_update { 1915*be771cdaSJack F Vogel #define I40E_AQ_NVM_OEM_POST_UPDATE_EXTERNAL_DATA 0x01 1916*be771cdaSJack F Vogel u8 sel_data; 1917*be771cdaSJack F Vogel u8 reserved[7]; 1918*be771cdaSJack F Vogel }; 1919*be771cdaSJack F Vogel 1920*be771cdaSJack F Vogel I40E_CHECK_STRUCT_LEN(0x8, i40e_aqc_nvm_oem_post_update); 1921*be771cdaSJack F Vogel 1922*be771cdaSJack F Vogel struct i40e_aqc_nvm_oem_post_update_buffer { 1923*be771cdaSJack F Vogel u8 str_len; 1924*be771cdaSJack F Vogel u8 dev_addr; 1925*be771cdaSJack F Vogel __le16 eeprom_addr; 1926*be771cdaSJack F Vogel u8 data[36]; 1927*be771cdaSJack F Vogel }; 1928*be771cdaSJack F Vogel 1929*be771cdaSJack F Vogel I40E_CHECK_STRUCT_LEN(0x28, i40e_aqc_nvm_oem_post_update_buffer); 1930*be771cdaSJack F Vogel 193161ae650dSJack F Vogel /* Send to PF command (indirect 0x0801) id is only used by PF 193261ae650dSJack F Vogel * Send to VF command (indirect 0x0802) id is only used by PF 193361ae650dSJack F Vogel * Send to Peer PF command (indirect 0x0803) 193461ae650dSJack F Vogel */ 193561ae650dSJack F Vogel struct i40e_aqc_pf_vf_message { 193661ae650dSJack F Vogel __le32 id; 193761ae650dSJack F Vogel u8 reserved[4]; 193861ae650dSJack F Vogel __le32 addr_high; 193961ae650dSJack F Vogel __le32 addr_low; 194061ae650dSJack F Vogel }; 194161ae650dSJack F Vogel 194261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_pf_vf_message); 194361ae650dSJack F Vogel 194461ae650dSJack F Vogel /* Alternate structure */ 194561ae650dSJack F Vogel 194661ae650dSJack F Vogel /* Direct write (direct 0x0900) 194761ae650dSJack F Vogel * Direct read (direct 0x0902) 194861ae650dSJack F Vogel */ 194961ae650dSJack F Vogel struct i40e_aqc_alternate_write { 195061ae650dSJack F Vogel __le32 address0; 195161ae650dSJack F Vogel __le32 data0; 195261ae650dSJack F Vogel __le32 address1; 195361ae650dSJack F Vogel __le32 data1; 195461ae650dSJack F Vogel }; 195561ae650dSJack F Vogel 195661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_write); 195761ae650dSJack F Vogel 195861ae650dSJack F Vogel /* Indirect write (indirect 0x0901) 195961ae650dSJack F Vogel * Indirect read (indirect 0x0903) 196061ae650dSJack F Vogel */ 196161ae650dSJack F Vogel 196261ae650dSJack F Vogel struct i40e_aqc_alternate_ind_write { 196361ae650dSJack F Vogel __le32 address; 196461ae650dSJack F Vogel __le32 length; 196561ae650dSJack F Vogel __le32 addr_high; 196661ae650dSJack F Vogel __le32 addr_low; 196761ae650dSJack F Vogel }; 196861ae650dSJack F Vogel 196961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_ind_write); 197061ae650dSJack F Vogel 197161ae650dSJack F Vogel /* Done alternate write (direct 0x0904) 197261ae650dSJack F Vogel * uses i40e_aq_desc 197361ae650dSJack F Vogel */ 197461ae650dSJack F Vogel struct i40e_aqc_alternate_write_done { 197561ae650dSJack F Vogel __le16 cmd_flags; 197661ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_MODE_BIOS_MASK 1 197761ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_MODE_BIOS_LEGACY 0 197861ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_MODE_BIOS_UEFI 1 197961ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_RESET_NEEDED 2 198061ae650dSJack F Vogel u8 reserved[14]; 198161ae650dSJack F Vogel }; 198261ae650dSJack F Vogel 198361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_write_done); 198461ae650dSJack F Vogel 198561ae650dSJack F Vogel /* Set OEM mode (direct 0x0905) */ 198661ae650dSJack F Vogel struct i40e_aqc_alternate_set_mode { 198761ae650dSJack F Vogel __le32 mode; 198861ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_MODE_NONE 0 198961ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_MODE_OEM 1 199061ae650dSJack F Vogel u8 reserved[12]; 199161ae650dSJack F Vogel }; 199261ae650dSJack F Vogel 199361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_set_mode); 199461ae650dSJack F Vogel 199561ae650dSJack F Vogel /* Clear port Alternate RAM (direct 0x0906) uses i40e_aq_desc */ 199661ae650dSJack F Vogel 199761ae650dSJack F Vogel /* async events 0x10xx */ 199861ae650dSJack F Vogel 199961ae650dSJack F Vogel /* Lan Queue Overflow Event (direct, 0x1001) */ 200061ae650dSJack F Vogel struct i40e_aqc_lan_overflow { 200161ae650dSJack F Vogel __le32 prtdcb_rupto; 200261ae650dSJack F Vogel __le32 otx_ctl; 200361ae650dSJack F Vogel u8 reserved[8]; 200461ae650dSJack F Vogel }; 200561ae650dSJack F Vogel 200661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lan_overflow); 200761ae650dSJack F Vogel 200861ae650dSJack F Vogel /* Get LLDP MIB (indirect 0x0A00) */ 200961ae650dSJack F Vogel struct i40e_aqc_lldp_get_mib { 201061ae650dSJack F Vogel u8 type; 201161ae650dSJack F Vogel u8 reserved1; 201261ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_TYPE_MASK 0x3 201361ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_LOCAL 0x0 201461ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_REMOTE 0x1 201561ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_LOCAL_AND_REMOTE 0x2 201661ae650dSJack F Vogel #define I40E_AQ_LLDP_BRIDGE_TYPE_MASK 0xC 201761ae650dSJack F Vogel #define I40E_AQ_LLDP_BRIDGE_TYPE_SHIFT 0x2 201861ae650dSJack F Vogel #define I40E_AQ_LLDP_BRIDGE_TYPE_NEAREST_BRIDGE 0x0 201961ae650dSJack F Vogel #define I40E_AQ_LLDP_BRIDGE_TYPE_NON_TPMR 0x1 202061ae650dSJack F Vogel #define I40E_AQ_LLDP_TX_SHIFT 0x4 202161ae650dSJack F Vogel #define I40E_AQ_LLDP_TX_MASK (0x03 << I40E_AQ_LLDP_TX_SHIFT) 202261ae650dSJack F Vogel /* TX pause flags use I40E_AQ_LINK_TX_* above */ 202361ae650dSJack F Vogel __le16 local_len; 202461ae650dSJack F Vogel __le16 remote_len; 202561ae650dSJack F Vogel u8 reserved2[2]; 202661ae650dSJack F Vogel __le32 addr_high; 202761ae650dSJack F Vogel __le32 addr_low; 202861ae650dSJack F Vogel }; 202961ae650dSJack F Vogel 203061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_get_mib); 203161ae650dSJack F Vogel 203261ae650dSJack F Vogel /* Configure LLDP MIB Change Event (direct 0x0A01) 203361ae650dSJack F Vogel * also used for the event (with type in the command field) 203461ae650dSJack F Vogel */ 203561ae650dSJack F Vogel struct i40e_aqc_lldp_update_mib { 203661ae650dSJack F Vogel u8 command; 203761ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_UPDATE_ENABLE 0x0 203861ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_UPDATE_DISABLE 0x1 203961ae650dSJack F Vogel u8 reserved[7]; 204061ae650dSJack F Vogel __le32 addr_high; 204161ae650dSJack F Vogel __le32 addr_low; 204261ae650dSJack F Vogel }; 204361ae650dSJack F Vogel 204461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_update_mib); 204561ae650dSJack F Vogel 204661ae650dSJack F Vogel /* Add LLDP TLV (indirect 0x0A02) 204761ae650dSJack F Vogel * Delete LLDP TLV (indirect 0x0A04) 204861ae650dSJack F Vogel */ 204961ae650dSJack F Vogel struct i40e_aqc_lldp_add_tlv { 205061ae650dSJack F Vogel u8 type; /* only nearest bridge and non-TPMR from 0x0A00 */ 205161ae650dSJack F Vogel u8 reserved1[1]; 205261ae650dSJack F Vogel __le16 len; 205361ae650dSJack F Vogel u8 reserved2[4]; 205461ae650dSJack F Vogel __le32 addr_high; 205561ae650dSJack F Vogel __le32 addr_low; 205661ae650dSJack F Vogel }; 205761ae650dSJack F Vogel 205861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_add_tlv); 205961ae650dSJack F Vogel 206061ae650dSJack F Vogel /* Update LLDP TLV (indirect 0x0A03) */ 206161ae650dSJack F Vogel struct i40e_aqc_lldp_update_tlv { 206261ae650dSJack F Vogel u8 type; /* only nearest bridge and non-TPMR from 0x0A00 */ 206361ae650dSJack F Vogel u8 reserved; 206461ae650dSJack F Vogel __le16 old_len; 206561ae650dSJack F Vogel __le16 new_offset; 206661ae650dSJack F Vogel __le16 new_len; 206761ae650dSJack F Vogel __le32 addr_high; 206861ae650dSJack F Vogel __le32 addr_low; 206961ae650dSJack F Vogel }; 207061ae650dSJack F Vogel 207161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_update_tlv); 207261ae650dSJack F Vogel 207361ae650dSJack F Vogel /* Stop LLDP (direct 0x0A05) */ 207461ae650dSJack F Vogel struct i40e_aqc_lldp_stop { 207561ae650dSJack F Vogel u8 command; 207661ae650dSJack F Vogel #define I40E_AQ_LLDP_AGENT_STOP 0x0 207761ae650dSJack F Vogel #define I40E_AQ_LLDP_AGENT_SHUTDOWN 0x1 207861ae650dSJack F Vogel u8 reserved[15]; 207961ae650dSJack F Vogel }; 208061ae650dSJack F Vogel 208161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_stop); 208261ae650dSJack F Vogel 208361ae650dSJack F Vogel /* Start LLDP (direct 0x0A06) */ 208461ae650dSJack F Vogel 208561ae650dSJack F Vogel struct i40e_aqc_lldp_start { 208661ae650dSJack F Vogel u8 command; 208761ae650dSJack F Vogel #define I40E_AQ_LLDP_AGENT_START 0x1 208861ae650dSJack F Vogel u8 reserved[15]; 208961ae650dSJack F Vogel }; 209061ae650dSJack F Vogel 209161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_start); 209261ae650dSJack F Vogel 2093f247dc25SJack F Vogel /* Get CEE DCBX Oper Config (0x0A07) 2094f247dc25SJack F Vogel * uses the generic descriptor struct 2095f247dc25SJack F Vogel * returns below as indirect response 209661ae650dSJack F Vogel */ 209761ae650dSJack F Vogel 2098f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_FCOE_SHIFT 0x0 2099f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_FCOE_MASK (0x7 << I40E_AQC_CEE_APP_FCOE_SHIFT) 2100f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_ISCSI_SHIFT 0x3 2101f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_ISCSI_MASK (0x7 << I40E_AQC_CEE_APP_ISCSI_SHIFT) 2102f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_FIP_SHIFT 0x8 2103f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_FIP_MASK (0x7 << I40E_AQC_CEE_APP_FIP_SHIFT) 2104*be771cdaSJack F Vogel 2105f247dc25SJack F Vogel #define I40E_AQC_CEE_PG_STATUS_SHIFT 0x0 2106f247dc25SJack F Vogel #define I40E_AQC_CEE_PG_STATUS_MASK (0x7 << I40E_AQC_CEE_PG_STATUS_SHIFT) 2107f247dc25SJack F Vogel #define I40E_AQC_CEE_PFC_STATUS_SHIFT 0x3 2108f247dc25SJack F Vogel #define I40E_AQC_CEE_PFC_STATUS_MASK (0x7 << I40E_AQC_CEE_PFC_STATUS_SHIFT) 2109f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_STATUS_SHIFT 0x8 2110f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_STATUS_MASK (0x7 << I40E_AQC_CEE_APP_STATUS_SHIFT) 2111*be771cdaSJack F Vogel #define I40E_AQC_CEE_FCOE_STATUS_SHIFT 0x8 2112*be771cdaSJack F Vogel #define I40E_AQC_CEE_FCOE_STATUS_MASK (0x7 << I40E_AQC_CEE_FCOE_STATUS_SHIFT) 2113*be771cdaSJack F Vogel #define I40E_AQC_CEE_ISCSI_STATUS_SHIFT 0xB 2114*be771cdaSJack F Vogel #define I40E_AQC_CEE_ISCSI_STATUS_MASK (0x7 << I40E_AQC_CEE_ISCSI_STATUS_SHIFT) 2115*be771cdaSJack F Vogel #define I40E_AQC_CEE_FIP_STATUS_SHIFT 0x10 2116*be771cdaSJack F Vogel #define I40E_AQC_CEE_FIP_STATUS_MASK (0x7 << I40E_AQC_CEE_FIP_STATUS_SHIFT) 2117*be771cdaSJack F Vogel 2118*be771cdaSJack F Vogel /* struct i40e_aqc_get_cee_dcb_cfg_v1_resp was originally defined with 2119*be771cdaSJack F Vogel * word boundary layout issues, which the Linux compilers silently deal 2120*be771cdaSJack F Vogel * with by adding padding, making the actual struct larger than designed. 2121*be771cdaSJack F Vogel * However, the FW compiler for the NIC is less lenient and complains 2122*be771cdaSJack F Vogel * about the struct. Hence, the struct defined here has an extra byte in 2123*be771cdaSJack F Vogel * fields reserved3 and reserved4 to directly acknowledge that padding, 2124*be771cdaSJack F Vogel * and the new length is used in the length check macro. 2125*be771cdaSJack F Vogel */ 2126f247dc25SJack F Vogel struct i40e_aqc_get_cee_dcb_cfg_v1_resp { 2127f247dc25SJack F Vogel u8 reserved1; 2128f247dc25SJack F Vogel u8 oper_num_tc; 2129f247dc25SJack F Vogel u8 oper_prio_tc[4]; 2130f247dc25SJack F Vogel u8 reserved2; 2131f247dc25SJack F Vogel u8 oper_tc_bw[8]; 2132f247dc25SJack F Vogel u8 oper_pfc_en; 2133*be771cdaSJack F Vogel u8 reserved3[2]; 2134f247dc25SJack F Vogel __le16 oper_app_prio; 2135*be771cdaSJack F Vogel u8 reserved4[2]; 2136f247dc25SJack F Vogel __le16 tlv_status; 2137f247dc25SJack F Vogel }; 2138f247dc25SJack F Vogel 2139f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x18, i40e_aqc_get_cee_dcb_cfg_v1_resp); 2140f247dc25SJack F Vogel 2141f247dc25SJack F Vogel struct i40e_aqc_get_cee_dcb_cfg_resp { 2142f247dc25SJack F Vogel u8 oper_num_tc; 2143f247dc25SJack F Vogel u8 oper_prio_tc[4]; 2144f247dc25SJack F Vogel u8 oper_tc_bw[8]; 2145f247dc25SJack F Vogel u8 oper_pfc_en; 2146f247dc25SJack F Vogel __le16 oper_app_prio; 2147f247dc25SJack F Vogel __le32 tlv_status; 2148f247dc25SJack F Vogel u8 reserved[12]; 2149f247dc25SJack F Vogel }; 2150f247dc25SJack F Vogel 2151f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_get_cee_dcb_cfg_resp); 2152f247dc25SJack F Vogel 2153f247dc25SJack F Vogel /* Set Local LLDP MIB (indirect 0x0A08) 2154f247dc25SJack F Vogel * Used to replace the local MIB of a given LLDP agent. e.g. DCBx 2155f247dc25SJack F Vogel */ 2156f247dc25SJack F Vogel struct i40e_aqc_lldp_set_local_mib { 2157f247dc25SJack F Vogel #define SET_LOCAL_MIB_AC_TYPE_DCBX_SHIFT 0 2158f247dc25SJack F Vogel #define SET_LOCAL_MIB_AC_TYPE_DCBX_MASK (1 << SET_LOCAL_MIB_AC_TYPE_DCBX_SHIFT) 2159f247dc25SJack F Vogel u8 type; 2160f247dc25SJack F Vogel u8 reserved0; 2161f247dc25SJack F Vogel __le16 length; 2162f247dc25SJack F Vogel u8 reserved1[4]; 2163f247dc25SJack F Vogel __le32 address_high; 2164f247dc25SJack F Vogel __le32 address_low; 2165f247dc25SJack F Vogel }; 2166f247dc25SJack F Vogel 2167f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_set_local_mib); 2168f247dc25SJack F Vogel 2169f247dc25SJack F Vogel /* Stop/Start LLDP Agent (direct 0x0A09) 2170f247dc25SJack F Vogel * Used for stopping/starting specific LLDP agent. e.g. DCBx 2171f247dc25SJack F Vogel */ 2172f247dc25SJack F Vogel struct i40e_aqc_lldp_stop_start_specific_agent { 2173f247dc25SJack F Vogel #define I40E_AQC_START_SPECIFIC_AGENT_SHIFT 0 2174f247dc25SJack F Vogel #define I40E_AQC_START_SPECIFIC_AGENT_MASK (1 << I40E_AQC_START_SPECIFIC_AGENT_SHIFT) 2175f247dc25SJack F Vogel u8 command; 2176f247dc25SJack F Vogel u8 reserved[15]; 2177f247dc25SJack F Vogel }; 2178f247dc25SJack F Vogel 2179f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_stop_start_specific_agent); 2180f247dc25SJack F Vogel 218161ae650dSJack F Vogel /* Add Udp Tunnel command and completion (direct 0x0B00) */ 218261ae650dSJack F Vogel struct i40e_aqc_add_udp_tunnel { 218361ae650dSJack F Vogel __le16 udp_port; 218461ae650dSJack F Vogel u8 reserved0[3]; 218561ae650dSJack F Vogel u8 protocol_type; 218661ae650dSJack F Vogel #define I40E_AQC_TUNNEL_TYPE_VXLAN 0x00 218761ae650dSJack F Vogel #define I40E_AQC_TUNNEL_TYPE_NGE 0x01 218861ae650dSJack F Vogel #define I40E_AQC_TUNNEL_TYPE_TEREDO 0x10 218961ae650dSJack F Vogel u8 reserved1[10]; 219061ae650dSJack F Vogel }; 219161ae650dSJack F Vogel 219261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_udp_tunnel); 219361ae650dSJack F Vogel 219461ae650dSJack F Vogel struct i40e_aqc_add_udp_tunnel_completion { 219561ae650dSJack F Vogel __le16 udp_port; 219661ae650dSJack F Vogel u8 filter_entry_index; 219761ae650dSJack F Vogel u8 multiple_pfs; 219861ae650dSJack F Vogel #define I40E_AQC_SINGLE_PF 0x0 219961ae650dSJack F Vogel #define I40E_AQC_MULTIPLE_PFS 0x1 220061ae650dSJack F Vogel u8 total_filters; 220161ae650dSJack F Vogel u8 reserved[11]; 220261ae650dSJack F Vogel }; 220361ae650dSJack F Vogel 220461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_udp_tunnel_completion); 220561ae650dSJack F Vogel 220661ae650dSJack F Vogel /* remove UDP Tunnel command (0x0B01) */ 220761ae650dSJack F Vogel struct i40e_aqc_remove_udp_tunnel { 220861ae650dSJack F Vogel u8 reserved[2]; 220961ae650dSJack F Vogel u8 index; /* 0 to 15 */ 221061ae650dSJack F Vogel u8 reserved2[13]; 221161ae650dSJack F Vogel }; 221261ae650dSJack F Vogel 221361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_udp_tunnel); 221461ae650dSJack F Vogel 221561ae650dSJack F Vogel struct i40e_aqc_del_udp_tunnel_completion { 221661ae650dSJack F Vogel __le16 udp_port; 221761ae650dSJack F Vogel u8 index; /* 0 to 15 */ 221861ae650dSJack F Vogel u8 multiple_pfs; 221961ae650dSJack F Vogel u8 total_filters_used; 222061ae650dSJack F Vogel u8 reserved1[11]; 222161ae650dSJack F Vogel }; 222261ae650dSJack F Vogel 222361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_del_udp_tunnel_completion); 2224*be771cdaSJack F Vogel #ifdef X722_SUPPORT 2225*be771cdaSJack F Vogel 2226*be771cdaSJack F Vogel struct i40e_aqc_get_set_rss_key { 2227*be771cdaSJack F Vogel #define I40E_AQC_SET_RSS_KEY_VSI_VALID (0x1 << 15) 2228*be771cdaSJack F Vogel #define I40E_AQC_SET_RSS_KEY_VSI_ID_SHIFT 0 2229*be771cdaSJack F Vogel #define I40E_AQC_SET_RSS_KEY_VSI_ID_MASK (0x3FF << \ 2230*be771cdaSJack F Vogel I40E_AQC_SET_RSS_KEY_VSI_ID_SHIFT) 2231*be771cdaSJack F Vogel __le16 vsi_id; 2232*be771cdaSJack F Vogel u8 reserved[6]; 2233*be771cdaSJack F Vogel __le32 addr_high; 2234*be771cdaSJack F Vogel __le32 addr_low; 2235*be771cdaSJack F Vogel }; 2236*be771cdaSJack F Vogel 2237*be771cdaSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_set_rss_key); 2238*be771cdaSJack F Vogel 2239*be771cdaSJack F Vogel struct i40e_aqc_get_set_rss_key_data { 2240*be771cdaSJack F Vogel u8 standard_rss_key[0x28]; 2241*be771cdaSJack F Vogel u8 extended_hash_key[0xc]; 2242*be771cdaSJack F Vogel }; 2243*be771cdaSJack F Vogel 2244*be771cdaSJack F Vogel I40E_CHECK_STRUCT_LEN(0x34, i40e_aqc_get_set_rss_key_data); 2245*be771cdaSJack F Vogel 2246*be771cdaSJack F Vogel struct i40e_aqc_get_set_rss_lut { 2247*be771cdaSJack F Vogel #define I40E_AQC_SET_RSS_LUT_VSI_VALID (0x1 << 15) 2248*be771cdaSJack F Vogel #define I40E_AQC_SET_RSS_LUT_VSI_ID_SHIFT 0 2249*be771cdaSJack F Vogel #define I40E_AQC_SET_RSS_LUT_VSI_ID_MASK (0x3FF << \ 2250*be771cdaSJack F Vogel I40E_AQC_SET_RSS_LUT_VSI_ID_SHIFT) 2251*be771cdaSJack F Vogel __le16 vsi_id; 2252*be771cdaSJack F Vogel #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_SHIFT 0 2253*be771cdaSJack F Vogel #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_MASK (0x1 << \ 2254*be771cdaSJack F Vogel I40E_AQC_SET_RSS_LUT_TABLE_TYPE_SHIFT) 2255*be771cdaSJack F Vogel 2256*be771cdaSJack F Vogel #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_VSI 0 2257*be771cdaSJack F Vogel #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_PF 1 2258*be771cdaSJack F Vogel __le16 flags; 2259*be771cdaSJack F Vogel u8 reserved[4]; 2260*be771cdaSJack F Vogel __le32 addr_high; 2261*be771cdaSJack F Vogel __le32 addr_low; 2262*be771cdaSJack F Vogel }; 2263*be771cdaSJack F Vogel 2264*be771cdaSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_set_rss_lut); 2265*be771cdaSJack F Vogel #endif 226661ae650dSJack F Vogel 226761ae650dSJack F Vogel /* tunnel key structure 0x0B10 */ 226861ae650dSJack F Vogel 226961ae650dSJack F Vogel struct i40e_aqc_tunnel_key_structure { 227061ae650dSJack F Vogel u8 key1_off; 227161ae650dSJack F Vogel u8 key2_off; 227261ae650dSJack F Vogel u8 key1_len; /* 0 to 15 */ 227361ae650dSJack F Vogel u8 key2_len; /* 0 to 15 */ 227461ae650dSJack F Vogel u8 flags; 227561ae650dSJack F Vogel #define I40E_AQC_TUNNEL_KEY_STRUCT_OVERRIDE 0x01 227661ae650dSJack F Vogel /* response flags */ 227761ae650dSJack F Vogel #define I40E_AQC_TUNNEL_KEY_STRUCT_SUCCESS 0x01 227861ae650dSJack F Vogel #define I40E_AQC_TUNNEL_KEY_STRUCT_MODIFIED 0x02 227961ae650dSJack F Vogel #define I40E_AQC_TUNNEL_KEY_STRUCT_OVERRIDDEN 0x03 228061ae650dSJack F Vogel u8 network_key_index; 228161ae650dSJack F Vogel #define I40E_AQC_NETWORK_KEY_INDEX_VXLAN 0x0 228261ae650dSJack F Vogel #define I40E_AQC_NETWORK_KEY_INDEX_NGE 0x1 228361ae650dSJack F Vogel #define I40E_AQC_NETWORK_KEY_INDEX_FLEX_MAC_IN_UDP 0x2 228461ae650dSJack F Vogel #define I40E_AQC_NETWORK_KEY_INDEX_GRE 0x3 228561ae650dSJack F Vogel u8 reserved[10]; 228661ae650dSJack F Vogel }; 228761ae650dSJack F Vogel 228861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_tunnel_key_structure); 228961ae650dSJack F Vogel 229061ae650dSJack F Vogel /* OEM mode commands (direct 0xFE0x) */ 229161ae650dSJack F Vogel struct i40e_aqc_oem_param_change { 229261ae650dSJack F Vogel __le32 param_type; 229361ae650dSJack F Vogel #define I40E_AQ_OEM_PARAM_TYPE_PF_CTL 0 229461ae650dSJack F Vogel #define I40E_AQ_OEM_PARAM_TYPE_BW_CTL 1 229561ae650dSJack F Vogel #define I40E_AQ_OEM_PARAM_MAC 2 229661ae650dSJack F Vogel __le32 param_value1; 2297f247dc25SJack F Vogel __le16 param_value2; 2298f247dc25SJack F Vogel u8 reserved[6]; 229961ae650dSJack F Vogel }; 230061ae650dSJack F Vogel 230161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_oem_param_change); 230261ae650dSJack F Vogel 230361ae650dSJack F Vogel struct i40e_aqc_oem_state_change { 230461ae650dSJack F Vogel __le32 state; 230561ae650dSJack F Vogel #define I40E_AQ_OEM_STATE_LINK_DOWN 0x0 230661ae650dSJack F Vogel #define I40E_AQ_OEM_STATE_LINK_UP 0x1 230761ae650dSJack F Vogel u8 reserved[12]; 230861ae650dSJack F Vogel }; 230961ae650dSJack F Vogel 231061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_oem_state_change); 231161ae650dSJack F Vogel 2312f247dc25SJack F Vogel /* Initialize OCSD (0xFE02, direct) */ 2313f247dc25SJack F Vogel struct i40e_aqc_opc_oem_ocsd_initialize { 2314f247dc25SJack F Vogel u8 type_status; 2315f247dc25SJack F Vogel u8 reserved1[3]; 2316f247dc25SJack F Vogel __le32 ocsd_memory_block_addr_high; 2317f247dc25SJack F Vogel __le32 ocsd_memory_block_addr_low; 2318f247dc25SJack F Vogel __le32 requested_update_interval; 2319f247dc25SJack F Vogel }; 2320f247dc25SJack F Vogel 2321f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_opc_oem_ocsd_initialize); 2322f247dc25SJack F Vogel 2323f247dc25SJack F Vogel /* Initialize OCBB (0xFE03, direct) */ 2324f247dc25SJack F Vogel struct i40e_aqc_opc_oem_ocbb_initialize { 2325f247dc25SJack F Vogel u8 type_status; 2326f247dc25SJack F Vogel u8 reserved1[3]; 2327f247dc25SJack F Vogel __le32 ocbb_memory_block_addr_high; 2328f247dc25SJack F Vogel __le32 ocbb_memory_block_addr_low; 2329f247dc25SJack F Vogel u8 reserved2[4]; 2330f247dc25SJack F Vogel }; 2331f247dc25SJack F Vogel 2332f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_opc_oem_ocbb_initialize); 2333f247dc25SJack F Vogel 233461ae650dSJack F Vogel /* debug commands */ 233561ae650dSJack F Vogel 233661ae650dSJack F Vogel /* get device id (0xFF00) uses the generic structure */ 233761ae650dSJack F Vogel 233861ae650dSJack F Vogel /* set test more (0xFF01, internal) */ 233961ae650dSJack F Vogel 234061ae650dSJack F Vogel struct i40e_acq_set_test_mode { 234161ae650dSJack F Vogel u8 mode; 234261ae650dSJack F Vogel #define I40E_AQ_TEST_PARTIAL 0 234361ae650dSJack F Vogel #define I40E_AQ_TEST_FULL 1 234461ae650dSJack F Vogel #define I40E_AQ_TEST_NVM 2 234561ae650dSJack F Vogel u8 reserved[3]; 234661ae650dSJack F Vogel u8 command; 234761ae650dSJack F Vogel #define I40E_AQ_TEST_OPEN 0 234861ae650dSJack F Vogel #define I40E_AQ_TEST_CLOSE 1 234961ae650dSJack F Vogel #define I40E_AQ_TEST_INC 2 235061ae650dSJack F Vogel u8 reserved2[3]; 235161ae650dSJack F Vogel __le32 address_high; 235261ae650dSJack F Vogel __le32 address_low; 235361ae650dSJack F Vogel }; 235461ae650dSJack F Vogel 235561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_acq_set_test_mode); 235661ae650dSJack F Vogel 235761ae650dSJack F Vogel /* Debug Read Register command (0xFF03) 235861ae650dSJack F Vogel * Debug Write Register command (0xFF04) 235961ae650dSJack F Vogel */ 236061ae650dSJack F Vogel struct i40e_aqc_debug_reg_read_write { 236161ae650dSJack F Vogel __le32 reserved; 236261ae650dSJack F Vogel __le32 address; 236361ae650dSJack F Vogel __le32 value_high; 236461ae650dSJack F Vogel __le32 value_low; 236561ae650dSJack F Vogel }; 236661ae650dSJack F Vogel 236761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_reg_read_write); 236861ae650dSJack F Vogel 236961ae650dSJack F Vogel /* Scatter/gather Reg Read (indirect 0xFF05) 237061ae650dSJack F Vogel * Scatter/gather Reg Write (indirect 0xFF06) 237161ae650dSJack F Vogel */ 237261ae650dSJack F Vogel 237361ae650dSJack F Vogel /* i40e_aq_desc is used for the command */ 237461ae650dSJack F Vogel struct i40e_aqc_debug_reg_sg_element_data { 237561ae650dSJack F Vogel __le32 address; 237661ae650dSJack F Vogel __le32 value; 237761ae650dSJack F Vogel }; 237861ae650dSJack F Vogel 237961ae650dSJack F Vogel /* Debug Modify register (direct 0xFF07) */ 238061ae650dSJack F Vogel struct i40e_aqc_debug_modify_reg { 238161ae650dSJack F Vogel __le32 address; 238261ae650dSJack F Vogel __le32 value; 238361ae650dSJack F Vogel __le32 clear_mask; 238461ae650dSJack F Vogel __le32 set_mask; 238561ae650dSJack F Vogel }; 238661ae650dSJack F Vogel 238761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_modify_reg); 238861ae650dSJack F Vogel 238961ae650dSJack F Vogel /* dump internal data (0xFF08, indirect) */ 239061ae650dSJack F Vogel 239161ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_AUX 0 239261ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_SWITCH_FLU 1 239361ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_TXSCHED 2 239461ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_HMC 3 239561ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_MAC0 4 239661ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_MAC1 5 239761ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_MAC2 6 239861ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_MAC3 7 239961ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_DCB 8 240061ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_EMP_MEM 9 240161ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_PKT_BUF 10 240261ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_ALTRAM 11 240361ae650dSJack F Vogel 240461ae650dSJack F Vogel struct i40e_aqc_debug_dump_internals { 240561ae650dSJack F Vogel u8 cluster_id; 240661ae650dSJack F Vogel u8 table_id; 240761ae650dSJack F Vogel __le16 data_size; 240861ae650dSJack F Vogel __le32 idx; 240961ae650dSJack F Vogel __le32 address_high; 241061ae650dSJack F Vogel __le32 address_low; 241161ae650dSJack F Vogel }; 241261ae650dSJack F Vogel 241361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_dump_internals); 241461ae650dSJack F Vogel 241561ae650dSJack F Vogel struct i40e_aqc_debug_modify_internals { 241661ae650dSJack F Vogel u8 cluster_id; 241761ae650dSJack F Vogel u8 cluster_specific_params[7]; 241861ae650dSJack F Vogel __le32 address_high; 241961ae650dSJack F Vogel __le32 address_low; 242061ae650dSJack F Vogel }; 242161ae650dSJack F Vogel 242261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_modify_internals); 242361ae650dSJack F Vogel 242461ae650dSJack F Vogel #endif 2425