1 /* 2 * Copyright (c) 2003 Marcel Moolenaar 3 * All rights reserved. 4 * 5 * Redistribution and use in source and binary forms, with or without 6 * modification, are permitted provided that the following conditions 7 * are met: 8 * 9 * 1. Redistributions of source code must retain the above copyright 10 * notice, this list of conditions and the following disclaimer. 11 * 2. Redistributions in binary form must reproduce the above copyright 12 * notice, this list of conditions and the following disclaimer in the 13 * documentation and/or other materials provided with the distribution. 14 * 15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 16 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 17 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 18 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 19 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 20 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 21 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 22 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 23 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 24 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 25 * 26 * $FreeBSD$ 27 */ 28 29 #ifndef _DEV_UART_DEV_Z8530_H_ 30 #define _DEV_UART_DEV_Z8530_H_ 31 32 /* 33 * Channel B control: 0 34 * Channel B data: 1 35 * Channel A control: 2 36 * Channel A data: 3 37 * 38 * We expect a seperate subregion for each channel. 39 */ 40 #define REG_CTRL 0 41 #define REG_DATA 1 42 43 /* Write registers. */ 44 #define WR_CR 0 /* Command Register. */ 45 #define WR_IDT 1 /* Interrupt and Data Transfer Mode. */ 46 #define WR_IV 2 /* Interrupt Vector (shared). */ 47 #define WR_RPC 3 /* Receive Parameters and Control. */ 48 #define WR_MPM 4 /* Miscellaneous Parameters and Modes. */ 49 #define WR_TPC 5 /* Transmit Parameters and Control. */ 50 #define WR_SCAF 6 /* Sync Character or (SDLC) Address Field. */ 51 #define WR_SCF 7 /* Sync Character or (SDCL) Flag. */ 52 #define WR_EFC 7 /* Extended Feature and FIFO Control. */ 53 #define WR_TB 8 /* Transmit Buffer. */ 54 #define WR_MIC 9 /* Master Interrupt Control (shared). */ 55 #define WR_MCB1 10 /* Miscellaneous Control Bits (part 1 :-). */ 56 #define WR_CMC 11 /* Clock Mode Control. */ 57 #define WR_TCL 12 /* BRG Time Constant Low. */ 58 #define WR_TCH 13 /* BRG Time Constant High. */ 59 #define WR_MCB2 14 /* Miscellaneous Control Bits (part 2 :-). */ 60 #define WR_IC 15 /* Interrupt Control. */ 61 62 /* Read registers. */ 63 #define RR_BES 0 /* Buffer and External Status. */ 64 #define RR_SRC 1 /* Special Receive Condition. */ 65 #define RR_IV 2 /* Interrupt Vector. */ 66 #define RR_IP 3 /* Interrupt Pending (ch A only). */ 67 #define RR_MPM 4 /* Miscellaneous Parameters and Modes. */ 68 #define RR_TPC 5 /* Transmit Parameters and Control. */ 69 #define RR_BCL 6 /* Byte Count Low. */ 70 #define RR_BCH 7 /* Byte Count High. */ 71 #define RR_RB 8 /* Receive Buffer. */ 72 #define RR_RPC 9 /* Receive Parameters and Contro. */ 73 #define RR_MSB 10 /* Miscellaneous Status Bits. */ 74 #define RR_MCB1 11 /* Miscellaneous Control Bits (part 1). */ 75 #define RR_TCL 12 /* BRG Time Constant Low. */ 76 #define RR_TCH 13 /* BRG Time Constant High. */ 77 #define RR_EFC 14 /* Extended Feature and FIFO Control. */ 78 #define RR_IC 15 /* Interrupt Control. */ 79 80 /* Buffer and External Status (RR0). */ 81 #define BES_BRK 0x80 /* Break (Abort). */ 82 #define BES_TXU 0x40 /* Tx Underrun (EOM). */ 83 #define BES_CTS 0x20 /* CTS. */ 84 #define BES_SYNC 0x10 /* Sync. */ 85 #define BES_DCD 0x08 /* DCD. */ 86 #define BES_TXE 0x04 /* Tx Empty. */ 87 #define BES_ZC 0x02 /* Zero Count. */ 88 #define BES_RXA 0x01 /* Rx Available. */ 89 90 /* Clock Mode Control (WR11). */ 91 #define CMC_XTAL 0x80 /* -RTxC connects to quartz crystal. */ 92 #define CMC_RC_DPLL 0x60 /* Rx Clock from DPLL. */ 93 #define CMC_RC_BRG 0x40 /* Rx Clock from BRG. */ 94 #define CMC_RC_TRXC 0x20 /* Rx Clock from -TRxC. */ 95 #define CMC_RC_RTXC 0x00 /* Rx Clock from -RTxC. */ 96 #define CMC_TC_DPLL 0x18 /* Tx Clock from DPLL */ 97 #define CMC_TC_BRG 0x10 /* Tx Clock from BRG */ 98 #define CMC_TC_TRXC 0x08 /* Tx Clock from -TRxC. */ 99 #define CMC_TC_RTXC 0x00 /* Tx Clock from -RTxC. */ 100 #define CMC_TRXC_OUT 0x04 /* -TRxC is output. */ 101 #define CMC_TRXC_DPLL 0x03 /* -TRxC from DPLL */ 102 #define CMC_TRXC_BRG 0x02 /* -TRxC from BRG */ 103 #define CMC_TRXC_XMIT 0x01 /* -TRxC from Tx clock. */ 104 #define CMC_TRXC_XTAL 0x00 /* -TRxC from XTAL. */ 105 106 /* Command Register (WR0). */ 107 #define CR_RSTTXU 0xc0 /* Reset Tx. Underrun/EOM. */ 108 #define CR_RSTTXCRC 0x80 /* Reset Tx. CRC. */ 109 #define CR_RSTRXCRC 0x40 /* Reset Rx. CRC. */ 110 #define CR_RSTIUS 0x38 /* Reset Int. Under Service. */ 111 #define CR_RSTERR 0x30 /* Error Reset. */ 112 #define CR_RSTTXI 0x28 /* Reset Tx. Int. */ 113 #define CR_ENARXI 0x20 /* Enable Rx. Int. */ 114 #define CR_ABORT 0x18 /* Send Abort. */ 115 #define CR_RSTXSI 0x10 /* Reset Ext/Status Int. */ 116 117 /* Extended Feature and FIFO Control (WR7 prime). */ 118 #define EFC_ERE 0x40 /* Extended Read Enable. */ 119 #define EFC_FE 0x20 /* Transmit FIFO Empty. */ 120 #define EFC_RQT 0x10 /* Request Timing. */ 121 #define EFC_FHF 0x08 /* Receive FIFO Half Full. */ 122 #define EFC_RTS 0x04 /* Auto RTS Deactivation. */ 123 #define EFC_EOM 0x02 /* Auto EOM Reset. */ 124 #define EFC_FLAG 0x01 /* Auto SDLC Flag on Tx. */ 125 126 /* Interrupt Control (WR15). */ 127 #define IC_BRK 0x80 /* Break (Abort) IE. */ 128 #define IC_TXU 0x40 /* Tx Underrun IE. */ 129 #define IC_CTS 0x20 /* CTS IE. */ 130 #define IC_SYNC 0x10 /* Sync IE. */ 131 #define IC_DCD 0x08 /* DCD IE. */ 132 #define IC_FIFO 0x04 /* SDLC FIFO Enable. */ 133 #define IC_ZC 0x02 /* Zero Count IE. */ 134 #define IC_EF 0x01 /* Extended Feature Enable. */ 135 136 /* Interrupt and Data Transfer Mode (WR1). */ 137 #define IDT_WRE 0x80 /* Wait/DMA Request Enable. */ 138 #define IDT_REQ 0x40 /* DMA Request. */ 139 #define IDT_WRR 0x20 /* Wait/DMA Reuest on Receive. */ 140 #define IDT_RISC 0x18 /* Rx Int. on Special Condition Only. */ 141 #define IDT_RIA 0x10 /* Rx Int. on All Characters. */ 142 #define IDT_RIF 0x08 /* Rx Int. on First Character. */ 143 #define IDT_PSC 0x04 /* Parity is Special Condition. */ 144 #define IDT_TIE 0x02 /* Tx Int. Enable. */ 145 #define IDT_XIE 0x01 /* Ext. Int. Enable. */ 146 147 /* Interrupt Pending (RR3). */ 148 #define IP_RIA 0x20 /* Rx. Int. ch. A. */ 149 #define IP_TIA 0x10 /* Tx. Int. ch. A. */ 150 #define IP_SIA 0x08 /* Ext/Status Int. ch. A. */ 151 #define IP_RIB 0x04 /* Rx. Int. ch. B. */ 152 #define IP_TIB 0x02 /* Tx. Int. ch. B. */ 153 #define IP_SIB 0x01 /* Ext/Status Int. ch. B. */ 154 155 /* Interrupt Vector Status Low (RR2). */ 156 #define IV_SCA 0x0e /* Special Condition ch. A. */ 157 #define IV_RAA 0x0c /* Receive Available ch. A. */ 158 #define IV_XSA 0x0a /* External/Status Change ch. A. */ 159 #define IV_TEA 0x08 /* Transmitter Empty ch. A. */ 160 #define IV_SCB 0x06 /* Special Condition ch. B. */ 161 #define IV_RAB 0x04 /* Receive Available ch. B. */ 162 #define IV_XSB 0x02 /* External/Status Change ch. B. */ 163 #define IV_TEB 0x00 /* Transmitter Empty ch. B. */ 164 165 /* Miscellaneous Control Bits part 1 (WR10). */ 166 #define MCB1_CRC1 0x80 /* CRC presets to 1. */ 167 #define MCB1_FM0 0x60 /* FM0 Encoding. */ 168 #define MCB1_FM1 0x40 /* FM1 Encoding. */ 169 #define MCB1_NRZI 0x20 /* NRZI Encoding. */ 170 #define MCB1_NRZ 0x00 /* NRZ Encoding. */ 171 #define MCB1_AOP 0x10 /* Active On Poll. */ 172 #define MCB1_MI 0x08 /* Mark Idle. */ 173 #define MCB1_AOU 0x04 /* Abort On Underrun. */ 174 #define MCB1_LM 0x02 /* Loop Mode. */ 175 #define MCB1_SIX 0x01 /* 6 or 12 bit SYNC. */ 176 177 /* Miscellaneous Control Bits part 2 (WR14). */ 178 #define MCB2_NRZI 0xe0 /* DPLL - NRZI mode. */ 179 #define MCB2_FM 0xc0 /* DPLL - FM mode. */ 180 #define MCB2_RTXC 0xa0 /* DPLL - Clock from -RTxC. */ 181 #define MCB2_BRG 0x80 /* DPLL - Clock from BRG. */ 182 #define MCB2_OFF 0x60 /* DPLL - Disable. */ 183 #define MCB2_RMC 0x40 /* DPLL - Reset Missing Clock. */ 184 #define MCB2_ESM 0x20 /* DPLL - Enter Search Mode. */ 185 #define MCB2_LL 0x10 /* Local Loopback. */ 186 #define MCB2_AE 0x08 /* Auto Echo. */ 187 #define MCB2_REQ 0x04 /* Request Function. */ 188 #define MCB2_PCLK 0x02 /* BRG source is PCLK. */ 189 #define MCB2_BRGE 0x01 /* BRG enable. */ 190 191 /* Master Interrupt Control (WR9). */ 192 #define MIC_FHR 0xc0 /* Force Hardware Reset. */ 193 #define MIC_CRA 0x80 /* Channel Reset A. */ 194 #define MIC_CRB 0x40 /* Channel Reset B. */ 195 #define MIC_SIE 0x20 /* Software INTACK Enable. */ 196 #define MIC_SH 0x10 /* Status High. */ 197 #define MIC_MIE 0x08 /* Master Interrupt Enable. */ 198 #define MIC_DLC 0x04 /* Disable Lower Chain. */ 199 #define MIC_NV 0x02 /* No Vector. */ 200 #define MIC_VIS 0x01 /* Vector Includes Status. */ 201 202 /* Transmit/Receive Miscellaneous Parameters and Modes (WR4). */ 203 #define MPM_CM64 0xc0 /* X64 Clock Mode. */ 204 #define MPM_CM32 0x80 /* X32 Clock Mode. */ 205 #define MPM_CM16 0x40 /* X16 Clock Mode. */ 206 #define MPM_CM1 0x00 /* X1 Clock Mode. */ 207 #define MPM_EXT 0x30 /* External Sync Mode. */ 208 #define MPM_SDLC 0x20 /* SDLC mode. */ 209 #define MPM_BI 0x10 /* 16-bit Sync (bi-sync). */ 210 #define MPM_MONO 0x00 /* 8-bit Sync (mono-sync). */ 211 #define MPM_SB2 0x0c /* Async mode: 2 stopbits. */ 212 #define MPM_SB15 0x08 /* Async mode: 1.5 stopbits. */ 213 #define MPM_SB1 0x04 /* Async mode: 1 stopbit. */ 214 #define MPM_SYNC 0x00 /* Sync Mode Enable. */ 215 #define MPM_EVEN 0x02 /* Async mode: even parity. */ 216 #define MPM_PE 0x01 /* Async mode: parity enable. */ 217 218 /* Receive Parameters and Control (WR3). */ 219 #define RPC_RB8 0xc0 /* 8 databits. */ 220 #define RPC_RB6 0x80 /* 6 databits. */ 221 #define RPC_RB7 0x40 /* 7 databits. */ 222 #define RPC_RB5 0x00 /* 5 databits. */ 223 #define RPC_AE 0x20 /* Auto Enable. */ 224 #define RPC_EHM 0x10 /* Enter Hunt Mode. */ 225 #define RPC_CRC 0x08 /* CRC Enable. */ 226 #define RPC_ASM 0x04 /* Address Search Mode. */ 227 #define RPC_LI 0x02 /* SYNC Character Load Inhibit */ 228 #define RPC_RXE 0x01 /* Receiver Enable */ 229 230 /* Special Receive Condition (RR1). */ 231 #define SRC_EOF 0x80 /* End Of Frame. */ 232 #define SRC_FE 0x40 /* Framing Error. */ 233 #define SRC_OVR 0x20 /* Rx. Overrun. */ 234 #define SRC_PE 0x10 /* Parity Error. */ 235 #define SRC_RC0 0x08 /* Residue Code 0. */ 236 #define SRC_RC1 0x04 /* Residue Code 1. */ 237 #define SRC_RC2 0x02 /* Residue Code 2. */ 238 #define SRC_AS 0x01 /* All Sent. */ 239 240 /* Transmit Parameter and Control (WR5). */ 241 #define TPC_DTR 0x80 /* DTR. */ 242 #define TPC_TB8 0x60 /* 8 databits. */ 243 #define TPC_TB6 0x40 /* 6 databits. */ 244 #define TPC_TB7 0x20 /* 7 databits. */ 245 #define TPC_TB5 0x00 /* 5 or fewer databits. */ 246 #define TPC_BRK 0x10 /* Send break. */ 247 #define TPC_TXE 0x08 /* Transmitter Enable. */ 248 #define TPC_CRC16 0x04 /* CRC16. */ 249 #define TPC_RTS 0x02 /* RTS. */ 250 #define TPC_CRC 0x01 /* CRC Enable. */ 251 252 #endif /* _DEV_UART_DEV_Z8530_H_ */ 253