xref: /freebsd/sys/dev/ena/ena.h (revision 274319acb48424958242d55e1b0c7d4528da7f70)
19b8d05b8SZbigniew Bodek /*-
20835cc78SMarcin Wojtas  * SPDX-License-Identifier: BSD-2-Clause
39b8d05b8SZbigniew Bodek  *
48d6806cdSOsama Abboud  * Copyright (c) 2015-2024 Amazon.com, Inc. or its affiliates.
59b8d05b8SZbigniew Bodek  * All rights reserved.
69b8d05b8SZbigniew Bodek  *
79b8d05b8SZbigniew Bodek  * Redistribution and use in source and binary forms, with or without
89b8d05b8SZbigniew Bodek  * modification, are permitted provided that the following conditions
99b8d05b8SZbigniew Bodek  * are met:
109b8d05b8SZbigniew Bodek  *
119b8d05b8SZbigniew Bodek  * 1. Redistributions of source code must retain the above copyright
129b8d05b8SZbigniew Bodek  *    notice, this list of conditions and the following disclaimer.
139b8d05b8SZbigniew Bodek  *
149b8d05b8SZbigniew Bodek  * 2. Redistributions in binary form must reproduce the above copyright
159b8d05b8SZbigniew Bodek  *    notice, this list of conditions and the following disclaimer in the
169b8d05b8SZbigniew Bodek  *    documentation and/or other materials provided with the distribution.
179b8d05b8SZbigniew Bodek  *
189b8d05b8SZbigniew Bodek  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
199b8d05b8SZbigniew Bodek  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
209b8d05b8SZbigniew Bodek  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
219b8d05b8SZbigniew Bodek  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
229b8d05b8SZbigniew Bodek  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
239b8d05b8SZbigniew Bodek  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
249b8d05b8SZbigniew Bodek  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
259b8d05b8SZbigniew Bodek  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
269b8d05b8SZbigniew Bodek  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
279b8d05b8SZbigniew Bodek  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
289b8d05b8SZbigniew Bodek  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
299b8d05b8SZbigniew Bodek  *
309b8d05b8SZbigniew Bodek  */
319b8d05b8SZbigniew Bodek 
329b8d05b8SZbigniew Bodek #ifndef ENA_H
339b8d05b8SZbigniew Bodek #define ENA_H
349b8d05b8SZbigniew Bodek 
356d1ef2abSArtur Rojek #include "opt_rss.h"
369b8d05b8SZbigniew Bodek 
379b8d05b8SZbigniew Bodek #include "ena-com/ena_com.h"
389b8d05b8SZbigniew Bodek #include "ena-com/ena_eth_com.h"
399b8d05b8SZbigniew Bodek 
408f15f8a7SDawid Gorecki #define ENA_DRV_MODULE_VER_MAJOR	2
414e2688ccSOsama Abboud #define ENA_DRV_MODULE_VER_MINOR	7
424e2688ccSOsama Abboud #define ENA_DRV_MODULE_VER_SUBMINOR	0
439b8d05b8SZbigniew Bodek 
448f15f8a7SDawid Gorecki #define ENA_DRV_MODULE_NAME		"ena"
459b8d05b8SZbigniew Bodek 
468f15f8a7SDawid Gorecki #ifndef ENA_DRV_MODULE_VERSION
478f15f8a7SDawid Gorecki #define ENA_DRV_MODULE_VERSION				\
488f15f8a7SDawid Gorecki 	__XSTRING(ENA_DRV_MODULE_VER_MAJOR) "."		\
498f15f8a7SDawid Gorecki 	__XSTRING(ENA_DRV_MODULE_VER_MINOR) "."		\
508f15f8a7SDawid Gorecki 	__XSTRING(ENA_DRV_MODULE_VER_SUBMINOR)
519b8d05b8SZbigniew Bodek #endif
528f15f8a7SDawid Gorecki #define ENA_DEVICE_NAME	"Elastic Network Adapter (ENA)"
538f15f8a7SDawid Gorecki #define ENA_DEVICE_DESC	"ENA adapter"
549b8d05b8SZbigniew Bodek 
559b8d05b8SZbigniew Bodek /* Calculate DMA mask - width for ena cannot exceed 48, so it is safe */
569b8d05b8SZbigniew Bodek #define ENA_DMA_BIT_MASK(x)		((1ULL << (x)) - 1ULL)
579b8d05b8SZbigniew Bodek 
589b8d05b8SZbigniew Bodek /* 1 for AENQ + ADMIN */
598805021aSMarcin Wojtas #define ENA_ADMIN_MSIX_VEC		1
608805021aSMarcin Wojtas #define ENA_MAX_MSIX_VEC(io_queues)	(ENA_ADMIN_MSIX_VEC + (io_queues))
619b8d05b8SZbigniew Bodek 
629b8d05b8SZbigniew Bodek #define ENA_REG_BAR			0
639b8d05b8SZbigniew Bodek #define ENA_MEM_BAR			2
649b8d05b8SZbigniew Bodek 
659b8d05b8SZbigniew Bodek #define ENA_BUS_DMA_SEGS		32
669b8d05b8SZbigniew Bodek 
676064f289SMarcin Wojtas #define ENA_DEFAULT_BUF_RING_SIZE	4096
686064f289SMarcin Wojtas 
699b8d05b8SZbigniew Bodek #define ENA_DEFAULT_RING_SIZE		1024
707d8c4feeSMarcin Wojtas #define ENA_MIN_RING_SIZE		256
719b8d05b8SZbigniew Bodek 
72f9e1d947SOsama Abboud #define ENA_BASE_CPU_UNSPECIFIED 	-1
7382f5a792SMarcin Wojtas /*
7482f5a792SMarcin Wojtas  * Refill Rx queue when number of required descriptors is above
7582f5a792SMarcin Wojtas  * QUEUE_SIZE / ENA_RX_REFILL_THRESH_DIVIDER or ENA_RX_REFILL_THRESH_PACKET
7682f5a792SMarcin Wojtas  */
775a990212SMarcin Wojtas #define ENA_RX_REFILL_THRESH_DIVIDER	8
7882f5a792SMarcin Wojtas #define ENA_RX_REFILL_THRESH_PACKET	256
799b8d05b8SZbigniew Bodek 
809b8d05b8SZbigniew Bodek #define ENA_IRQNAME_SIZE		40
819b8d05b8SZbigniew Bodek 
829b8d05b8SZbigniew Bodek #define ENA_PKT_MAX_BUFS 		19
839b8d05b8SZbigniew Bodek 
849b8d05b8SZbigniew Bodek #define ENA_RX_RSS_TABLE_LOG_SIZE	7
859b8d05b8SZbigniew Bodek #define ENA_RX_RSS_TABLE_SIZE		(1 << ENA_RX_RSS_TABLE_LOG_SIZE)
869b8d05b8SZbigniew Bodek 
879b8d05b8SZbigniew Bodek #define ENA_HASH_KEY_SIZE		40
889b8d05b8SZbigniew Bodek 
899b8d05b8SZbigniew Bodek #define ENA_MAX_FRAME_LEN		10000
909b8d05b8SZbigniew Bodek #define ENA_MIN_FRAME_LEN 		60
919b8d05b8SZbigniew Bodek 
925cb9db07SMarcin Wojtas #define ENA_TX_RESUME_THRESH		(ENA_PKT_MAX_BUFS + 2)
939b8d05b8SZbigniew Bodek 
948f15f8a7SDawid Gorecki #define ENA_DB_THRESHOLD	64
959b8d05b8SZbigniew Bodek 
968f15f8a7SDawid Gorecki #define ENA_TX_COMMIT	32
979b8d05b8SZbigniew Bodek  /*
989b8d05b8SZbigniew Bodek  * TX budget for cleaning. It should be half of the RX budget to reduce amount
999b8d05b8SZbigniew Bodek  *  of TCP retransmissions.
1009b8d05b8SZbigniew Bodek  */
1018f15f8a7SDawid Gorecki #define ENA_TX_BUDGET	128
1029b8d05b8SZbigniew Bodek /* RX cleanup budget. -1 stands for infinity. */
1038f15f8a7SDawid Gorecki #define ENA_RX_BUDGET	256
1049b8d05b8SZbigniew Bodek /*
1059b8d05b8SZbigniew Bodek  * How many times we can repeat cleanup in the io irq handling routine if the
1069b8d05b8SZbigniew Bodek  * RX or TX budget was depleted.
1079b8d05b8SZbigniew Bodek  */
1088f15f8a7SDawid Gorecki #define ENA_CLEAN_BUDGET	8
1099b8d05b8SZbigniew Bodek 
1108f15f8a7SDawid Gorecki #define ENA_RX_IRQ_INTERVAL	20
1118f15f8a7SDawid Gorecki #define ENA_TX_IRQ_INTERVAL	50
1129b8d05b8SZbigniew Bodek 
1133cfadb28SMarcin Wojtas #define ENA_MIN_MTU		128
1143cfadb28SMarcin Wojtas 
1158a573700SZbigniew Bodek #define ENA_TSO_MAXSIZE		65536
1169b8d05b8SZbigniew Bodek 
1179b8d05b8SZbigniew Bodek #define ENA_MMIO_DISABLE_REG_READ	BIT(0)
1189b8d05b8SZbigniew Bodek 
1199b8d05b8SZbigniew Bodek #define ENA_TX_RING_IDX_NEXT(idx, ring_size) (((idx) + 1) & ((ring_size) - 1))
1209b8d05b8SZbigniew Bodek 
1219b8d05b8SZbigniew Bodek #define ENA_RX_RING_IDX_NEXT(idx, ring_size) (((idx) + 1) & ((ring_size) - 1))
1229b8d05b8SZbigniew Bodek 
1239b8d05b8SZbigniew Bodek #define ENA_IO_TXQ_IDX(q)		(2 * (q))
1249b8d05b8SZbigniew Bodek #define ENA_IO_RXQ_IDX(q)		(2 * (q) + 1)
1256d1ef2abSArtur Rojek #define ENA_IO_TXQ_IDX_TO_COMBINED_IDX(q)	((q) / 2)
1266d1ef2abSArtur Rojek #define ENA_IO_RXQ_IDX_TO_COMBINED_IDX(q)	(((q) - 1) / 2)
1279b8d05b8SZbigniew Bodek 
1289b8d05b8SZbigniew Bodek #define ENA_MGMNT_IRQ_IDX		0
1299b8d05b8SZbigniew Bodek #define ENA_IO_IRQ_FIRST_IDX		1
1309b8d05b8SZbigniew Bodek #define ENA_IO_IRQ_IDX(q)		(ENA_IO_IRQ_FIRST_IDX + (q))
1319b8d05b8SZbigniew Bodek 
132d12f7bfcSMarcin Wojtas #define ENA_MAX_NO_INTERRUPT_ITERATIONS	3
133d12f7bfcSMarcin Wojtas 
1349b8d05b8SZbigniew Bodek /*
1359b8d05b8SZbigniew Bodek  * ENA device should send keep alive msg every 1 sec.
1369b8d05b8SZbigniew Bodek  * We wait for 6 sec just to be on the safe side.
1379b8d05b8SZbigniew Bodek  */
1388f15f8a7SDawid Gorecki #define ENA_DEFAULT_KEEP_ALIVE_TO	(SBT_1S * 6)
1399b8d05b8SZbigniew Bodek 
1409b8d05b8SZbigniew Bodek /* Time in jiffies before concluding the transmitter is hung. */
1418f15f8a7SDawid Gorecki #define ENA_DEFAULT_TX_CMP_TO		(SBT_1S * 5)
1429b8d05b8SZbigniew Bodek 
1439b8d05b8SZbigniew Bodek /* Number of queues to check for missing queues per timer tick */
1448f15f8a7SDawid Gorecki #define ENA_DEFAULT_TX_MONITORED_QUEUES	(4)
1459b8d05b8SZbigniew Bodek 
1469b8d05b8SZbigniew Bodek /* Max number of timeouted packets before device reset */
1478f15f8a7SDawid Gorecki #define ENA_DEFAULT_TX_CMP_THRESHOLD	(128)
1489b8d05b8SZbigniew Bodek 
1499b8d05b8SZbigniew Bodek /*
1509b8d05b8SZbigniew Bodek  * Supported PCI vendor and devices IDs
1519b8d05b8SZbigniew Bodek  */
1529b8d05b8SZbigniew Bodek #define PCI_VENDOR_ID_AMAZON	0x1d0f
1539b8d05b8SZbigniew Bodek 
1549b8d05b8SZbigniew Bodek #define PCI_DEV_ID_ENA_PF		0x0ec2
1557d2e6f20SMarcin Wojtas #define PCI_DEV_ID_ENA_PF_RSERV0	0x1ec2
1569b8d05b8SZbigniew Bodek #define PCI_DEV_ID_ENA_VF		0xec20
1577d2e6f20SMarcin Wojtas #define PCI_DEV_ID_ENA_VF_RSERV0	0xec21
1589b8d05b8SZbigniew Bodek 
159fd43fd2aSMarcin Wojtas /*
160fd43fd2aSMarcin Wojtas  * Flags indicating current ENA driver state
161fd43fd2aSMarcin Wojtas  */
162fd43fd2aSMarcin Wojtas enum ena_flags_t {
163fd43fd2aSMarcin Wojtas 	ENA_FLAG_DEVICE_RUNNING,
164fd43fd2aSMarcin Wojtas 	ENA_FLAG_DEV_UP,
165fd43fd2aSMarcin Wojtas 	ENA_FLAG_LINK_UP,
166fd43fd2aSMarcin Wojtas 	ENA_FLAG_MSIX_ENABLED,
167fd43fd2aSMarcin Wojtas 	ENA_FLAG_TRIGGER_RESET,
168fd43fd2aSMarcin Wojtas 	ENA_FLAG_ONGOING_RESET,
16932f63fa7SMarcin Wojtas 	ENA_FLAG_DEV_UP_BEFORE_RESET,
170fd43fd2aSMarcin Wojtas 	ENA_FLAG_RSS_ACTIVE,
171fd43fd2aSMarcin Wojtas 	ENA_FLAGS_NUMBER = ENA_FLAG_RSS_ACTIVE
172fd43fd2aSMarcin Wojtas };
173fd43fd2aSMarcin Wojtas 
174fd43fd2aSMarcin Wojtas BITSET_DEFINE(_ena_state, ENA_FLAGS_NUMBER);
175fd43fd2aSMarcin Wojtas typedef struct _ena_state ena_state_t;
176fd43fd2aSMarcin Wojtas 
177fd43fd2aSMarcin Wojtas #define ENA_FLAG_ZERO(adapter)		\
178fd43fd2aSMarcin Wojtas 	BIT_ZERO(ENA_FLAGS_NUMBER, &(adapter)->flags)
179fd43fd2aSMarcin Wojtas #define ENA_FLAG_ISSET(bit, adapter)	\
180fd43fd2aSMarcin Wojtas 	BIT_ISSET(ENA_FLAGS_NUMBER, (bit), &(adapter)->flags)
181fd43fd2aSMarcin Wojtas #define ENA_FLAG_SET_ATOMIC(bit, adapter)	\
182fd43fd2aSMarcin Wojtas 	BIT_SET_ATOMIC(ENA_FLAGS_NUMBER, (bit), &(adapter)->flags)
183fd43fd2aSMarcin Wojtas #define ENA_FLAG_CLEAR_ATOMIC(bit, adapter)	\
184fd43fd2aSMarcin Wojtas 	BIT_CLR_ATOMIC(ENA_FLAGS_NUMBER, (bit), &(adapter)->flags)
185fd43fd2aSMarcin Wojtas 
1869b8d05b8SZbigniew Bodek struct msix_entry {
1879b8d05b8SZbigniew Bodek 	int entry;
1889b8d05b8SZbigniew Bodek 	int vector;
1899b8d05b8SZbigniew Bodek };
1909b8d05b8SZbigniew Bodek 
1919b8d05b8SZbigniew Bodek typedef struct _ena_vendor_info_t {
19240abe76bSWarner Losh 	uint16_t vendor_id;
19340abe76bSWarner Losh 	uint16_t device_id;
1949b8d05b8SZbigniew Bodek 	unsigned int index;
1959b8d05b8SZbigniew Bodek } ena_vendor_info_t;
1969b8d05b8SZbigniew Bodek 
1979b8d05b8SZbigniew Bodek struct ena_irq {
1989b8d05b8SZbigniew Bodek 	/* Interrupt resources */
1999b8d05b8SZbigniew Bodek 	struct resource *res;
2005cb9db07SMarcin Wojtas 	driver_filter_t *handler;
2019b8d05b8SZbigniew Bodek 	void *data;
2029b8d05b8SZbigniew Bodek 	void *cookie;
2039b8d05b8SZbigniew Bodek 	unsigned int vector;
2049b8d05b8SZbigniew Bodek 	bool requested;
2059b8d05b8SZbigniew Bodek 	int cpu;
2069b8d05b8SZbigniew Bodek 	char name[ENA_IRQNAME_SIZE];
2079b8d05b8SZbigniew Bodek };
2089b8d05b8SZbigniew Bodek 
2099b8d05b8SZbigniew Bodek struct ena_que {
2109b8d05b8SZbigniew Bodek 	struct ena_adapter *adapter;
2119b8d05b8SZbigniew Bodek 	struct ena_ring *tx_ring;
2129b8d05b8SZbigniew Bodek 	struct ena_ring *rx_ring;
2135cb9db07SMarcin Wojtas 
2145cb9db07SMarcin Wojtas 	struct task cleanup_task;
2155cb9db07SMarcin Wojtas 	struct taskqueue *cleanup_tq;
2165cb9db07SMarcin Wojtas 
2179b8d05b8SZbigniew Bodek 	uint32_t id;
2189b8d05b8SZbigniew Bodek 	int cpu;
2196d1ef2abSArtur Rojek 	cpuset_t cpu_mask;
220eb4c4f4aSMarcin Wojtas 	int domain;
2210e7d31f6SMarcin Wojtas 	struct sysctl_oid *oid;
2229b8d05b8SZbigniew Bodek };
2239b8d05b8SZbigniew Bodek 
2246064f289SMarcin Wojtas struct ena_calc_queue_size_ctx {
2256064f289SMarcin Wojtas 	struct ena_com_dev_get_features_ctx *get_feat_ctx;
2266064f289SMarcin Wojtas 	struct ena_com_dev *ena_dev;
2276064f289SMarcin Wojtas 	device_t pdev;
2287d8c4feeSMarcin Wojtas 	uint32_t tx_queue_size;
2297d8c4feeSMarcin Wojtas 	uint32_t rx_queue_size;
2307d8c4feeSMarcin Wojtas 	uint32_t max_tx_queue_size;
2317d8c4feeSMarcin Wojtas 	uint32_t max_rx_queue_size;
2326064f289SMarcin Wojtas 	uint16_t max_tx_sgl_size;
2336064f289SMarcin Wojtas 	uint16_t max_rx_sgl_size;
2346064f289SMarcin Wojtas };
2356064f289SMarcin Wojtas 
2366f2128c7SMarcin Wojtas #ifdef DEV_NETMAP
2376f2128c7SMarcin Wojtas struct ena_netmap_tx_info {
2386f2128c7SMarcin Wojtas 	uint32_t socket_buf_idx[ENA_PKT_MAX_BUFS];
2396f2128c7SMarcin Wojtas 	bus_dmamap_t map_seg[ENA_PKT_MAX_BUFS];
2406f2128c7SMarcin Wojtas 	unsigned int sockets_used;
2416f2128c7SMarcin Wojtas };
2426f2128c7SMarcin Wojtas #endif
2436f2128c7SMarcin Wojtas 
2449b8d05b8SZbigniew Bodek struct ena_tx_buffer {
2459b8d05b8SZbigniew Bodek 	struct mbuf *mbuf;
2469b8d05b8SZbigniew Bodek 	/* # of ena desc for this specific mbuf
2479b8d05b8SZbigniew Bodek 	 * (includes data desc and metadata desc) */
2489b8d05b8SZbigniew Bodek 	unsigned int tx_descs;
2499b8d05b8SZbigniew Bodek 	/* # of buffers used by this mbuf */
2509b8d05b8SZbigniew Bodek 	unsigned int num_of_bufs;
2514fa9e02dSMarcin Wojtas 
252888810f0SMarcin Wojtas 	bus_dmamap_t dmamap;
2539b8d05b8SZbigniew Bodek 
2549b8d05b8SZbigniew Bodek 	/* Used to detect missing tx packets */
2559b8d05b8SZbigniew Bodek 	struct bintime timestamp;
2569b8d05b8SZbigniew Bodek 	bool print_once;
2579b8d05b8SZbigniew Bodek 
2586f2128c7SMarcin Wojtas #ifdef DEV_NETMAP
2596f2128c7SMarcin Wojtas 	struct ena_netmap_tx_info nm_info;
2606f2128c7SMarcin Wojtas #endif /* DEV_NETMAP */
2616f2128c7SMarcin Wojtas 
2629b8d05b8SZbigniew Bodek 	struct ena_com_buf bufs[ENA_PKT_MAX_BUFS];
2639b8d05b8SZbigniew Bodek } __aligned(CACHE_LINE_SIZE);
2649b8d05b8SZbigniew Bodek 
2659b8d05b8SZbigniew Bodek struct ena_rx_buffer {
2669b8d05b8SZbigniew Bodek 	struct mbuf *mbuf;
2679b8d05b8SZbigniew Bodek 	bus_dmamap_t map;
2689b8d05b8SZbigniew Bodek 	struct ena_com_buf ena_buf;
2699a0f2079SMarcin Wojtas #ifdef DEV_NETMAP
2709a0f2079SMarcin Wojtas 	uint32_t netmap_buf_idx;
2719a0f2079SMarcin Wojtas #endif /* DEV_NETMAP */
2729b8d05b8SZbigniew Bodek } __aligned(CACHE_LINE_SIZE);
2739b8d05b8SZbigniew Bodek 
2749b8d05b8SZbigniew Bodek struct ena_stats_tx {
2759b8d05b8SZbigniew Bodek 	counter_u64_t cnt;
2769b8d05b8SZbigniew Bodek 	counter_u64_t bytes;
2779b8d05b8SZbigniew Bodek 	counter_u64_t prepare_ctx_err;
2789b8d05b8SZbigniew Bodek 	counter_u64_t dma_mapping_err;
2799b8d05b8SZbigniew Bodek 	counter_u64_t doorbells;
2809b8d05b8SZbigniew Bodek 	counter_u64_t missing_tx_comp;
2819b8d05b8SZbigniew Bodek 	counter_u64_t bad_req_id;
2821b069f1cSZbigniew Bodek 	counter_u64_t collapse;
2831b069f1cSZbigniew Bodek 	counter_u64_t collapse_err;
2845cb9db07SMarcin Wojtas 	counter_u64_t queue_wakeup;
2855cb9db07SMarcin Wojtas 	counter_u64_t queue_stop;
2864fa9e02dSMarcin Wojtas 	counter_u64_t llq_buffer_copy;
287223c8cb1SArtur Rojek 	counter_u64_t unmask_interrupt_num;
2889b8d05b8SZbigniew Bodek };
2899b8d05b8SZbigniew Bodek 
2909b8d05b8SZbigniew Bodek struct ena_stats_rx {
2919b8d05b8SZbigniew Bodek 	counter_u64_t cnt;
2929b8d05b8SZbigniew Bodek 	counter_u64_t bytes;
2939b8d05b8SZbigniew Bodek 	counter_u64_t refil_partial;
294223c8cb1SArtur Rojek 	counter_u64_t csum_bad;
2954727bda6SMarcin Wojtas 	counter_u64_t mjum_alloc_fail;
2969b8d05b8SZbigniew Bodek 	counter_u64_t mbuf_alloc_fail;
2979b8d05b8SZbigniew Bodek 	counter_u64_t dma_mapping_err;
2989b8d05b8SZbigniew Bodek 	counter_u64_t bad_desc_num;
29943fefd16SMarcin Wojtas 	counter_u64_t bad_req_id;
30043fefd16SMarcin Wojtas 	counter_u64_t empty_rx_ring;
301223c8cb1SArtur Rojek 	counter_u64_t csum_good;
3029b8d05b8SZbigniew Bodek };
3039b8d05b8SZbigniew Bodek 
3049b8d05b8SZbigniew Bodek struct ena_ring {
30543fefd16SMarcin Wojtas 	/* Holds the empty requests for TX/RX out of order completions */
30643fefd16SMarcin Wojtas 	union {
3079b8d05b8SZbigniew Bodek 		uint16_t *free_tx_ids;
30843fefd16SMarcin Wojtas 		uint16_t *free_rx_ids;
30943fefd16SMarcin Wojtas 	};
3109b8d05b8SZbigniew Bodek 	struct ena_com_dev *ena_dev;
3119b8d05b8SZbigniew Bodek 	struct ena_adapter *adapter;
3129b8d05b8SZbigniew Bodek 	struct ena_com_io_cq *ena_com_io_cq;
3139b8d05b8SZbigniew Bodek 	struct ena_com_io_sq *ena_com_io_sq;
3149b8d05b8SZbigniew Bodek 
3159b8d05b8SZbigniew Bodek 	uint16_t qid;
3165a990212SMarcin Wojtas 
3175a990212SMarcin Wojtas 	/* Determines if device will use LLQ or normal mode for TX */
3185a990212SMarcin Wojtas 	enum ena_admin_placement_policy_type tx_mem_queue_type;
31904cf2b88SMarcin Wojtas 	union {
3205a990212SMarcin Wojtas 		/* The maximum length the driver can push to the device (For LLQ) */
3219b8d05b8SZbigniew Bodek 		uint8_t tx_max_header_size;
32204cf2b88SMarcin Wojtas 		/* The maximum (and default) mbuf size for the Rx descriptor. */
32304cf2b88SMarcin Wojtas 		uint16_t rx_mbuf_sz;
32404cf2b88SMarcin Wojtas 
32504cf2b88SMarcin Wojtas 	};
3269b8d05b8SZbigniew Bodek 
327b72f1f45SMark Johnston 	uint8_t first_interrupt;
328d12f7bfcSMarcin Wojtas 	uint16_t no_interrupt_event_cnt;
329d12f7bfcSMarcin Wojtas 
3309b8d05b8SZbigniew Bodek 	struct ena_com_rx_buf_info ena_bufs[ENA_PKT_MAX_BUFS];
3315a990212SMarcin Wojtas 
3329b8d05b8SZbigniew Bodek 	struct ena_que *que;
3339b8d05b8SZbigniew Bodek 	struct lro_ctrl lro;
3349b8d05b8SZbigniew Bodek 
3359b8d05b8SZbigniew Bodek 	uint16_t next_to_use;
3369b8d05b8SZbigniew Bodek 	uint16_t next_to_clean;
3379b8d05b8SZbigniew Bodek 
3389b8d05b8SZbigniew Bodek 	union {
3399b8d05b8SZbigniew Bodek 		struct ena_tx_buffer *tx_buffer_info; /* contex of tx packet */
3409b8d05b8SZbigniew Bodek 		struct ena_rx_buffer *rx_buffer_info; /* contex of rx packet */
3419b8d05b8SZbigniew Bodek 	};
3429b8d05b8SZbigniew Bodek 	int ring_size; /* number of tx/rx_buffer_info's entries */
3439b8d05b8SZbigniew Bodek 
3449b8d05b8SZbigniew Bodek 	struct buf_ring *br; /* only for TX */
3456064f289SMarcin Wojtas 	uint32_t buf_ring_size;
3465a990212SMarcin Wojtas 
3479b8d05b8SZbigniew Bodek 	struct mtx ring_mtx;
3489b8d05b8SZbigniew Bodek 	char mtx_name[16];
3495a990212SMarcin Wojtas 
350efe6ab18SMarcin Wojtas 	struct {
3519b8d05b8SZbigniew Bodek 		struct task enqueue_task;
3529b8d05b8SZbigniew Bodek 		struct taskqueue *enqueue_tq;
353efe6ab18SMarcin Wojtas 	};
3549b8d05b8SZbigniew Bodek 
3559b8d05b8SZbigniew Bodek 	union {
3569b8d05b8SZbigniew Bodek 		struct ena_stats_tx tx_stats;
3579b8d05b8SZbigniew Bodek 		struct ena_stats_rx rx_stats;
3589b8d05b8SZbigniew Bodek 	};
3599b8d05b8SZbigniew Bodek 
3605cb9db07SMarcin Wojtas 	union {
361efe6ab18SMarcin Wojtas 		int empty_rx_queue;
3625cb9db07SMarcin Wojtas 		/* For Tx ring to indicate if it's running or not */
3635cb9db07SMarcin Wojtas 		bool running;
3645cb9db07SMarcin Wojtas 	};
3654fa9e02dSMarcin Wojtas 
366af66d7d0SMarcin Wojtas 	/* How many packets are sent in one Tx loop, used for doorbells */
367af66d7d0SMarcin Wojtas 	uint32_t acum_pkts;
368af66d7d0SMarcin Wojtas 
3694fa9e02dSMarcin Wojtas 	/* Used for LLQ */
3704fa9e02dSMarcin Wojtas 	uint8_t *push_buf_intermediate_buf;
3719a0f2079SMarcin Wojtas 
372d8aba82bSDawid Gorecki 	int tx_last_cleanup_ticks;
373d8aba82bSDawid Gorecki 
3749a0f2079SMarcin Wojtas #ifdef DEV_NETMAP
3759a0f2079SMarcin Wojtas 	bool initialized;
3769a0f2079SMarcin Wojtas #endif /* DEV_NETMAP */
3779b8d05b8SZbigniew Bodek } __aligned(CACHE_LINE_SIZE);
3789b8d05b8SZbigniew Bodek 
3799b8d05b8SZbigniew Bodek struct ena_stats_dev {
3809b8d05b8SZbigniew Bodek 	counter_u64_t wd_expired;
3819b8d05b8SZbigniew Bodek 	counter_u64_t interface_up;
3829b8d05b8SZbigniew Bodek 	counter_u64_t interface_down;
3839b8d05b8SZbigniew Bodek 	counter_u64_t admin_q_pause;
38489ce3f63SOsama Abboud 	counter_u64_t total_resets;
38589ce3f63SOsama Abboud 	counter_u64_t os_trigger;
38689ce3f63SOsama Abboud 	counter_u64_t missing_tx_cmpl;
38789ce3f63SOsama Abboud 	counter_u64_t bad_rx_req_id;
38889ce3f63SOsama Abboud 	counter_u64_t bad_tx_req_id;
38989ce3f63SOsama Abboud 	counter_u64_t bad_rx_desc_num;
39089ce3f63SOsama Abboud 	counter_u64_t invalid_state;
39189ce3f63SOsama Abboud 	counter_u64_t missing_intr;
39238727218SOsama Abboud 	counter_u64_t tx_desc_malformed;
3934af71159SOsama Abboud 	counter_u64_t rx_desc_malformed;
394*274319acSOsama Abboud 	counter_u64_t missing_admin_interrupt;
395*274319acSOsama Abboud 	counter_u64_t admin_to;
3969b8d05b8SZbigniew Bodek };
3979b8d05b8SZbigniew Bodek 
3989b8d05b8SZbigniew Bodek struct ena_hw_stats {
39930217e2dSMarcin Wojtas 	counter_u64_t rx_packets;
40030217e2dSMarcin Wojtas 	counter_u64_t tx_packets;
4019b8d05b8SZbigniew Bodek 
40230217e2dSMarcin Wojtas 	counter_u64_t rx_bytes;
40330217e2dSMarcin Wojtas 	counter_u64_t tx_bytes;
4049b8d05b8SZbigniew Bodek 
40530217e2dSMarcin Wojtas 	counter_u64_t rx_drops;
4066c84cec3SMarcin Wojtas 	counter_u64_t tx_drops;
4079b8d05b8SZbigniew Bodek };
4089b8d05b8SZbigniew Bodek 
4099b8d05b8SZbigniew Bodek /* Board specific private data structure */
4109b8d05b8SZbigniew Bodek struct ena_adapter {
4119b8d05b8SZbigniew Bodek 	struct ena_com_dev *ena_dev;
4129b8d05b8SZbigniew Bodek 
4139b8d05b8SZbigniew Bodek 	/* OS defined structs */
4149b8d05b8SZbigniew Bodek 	if_t ifp;
4159b8d05b8SZbigniew Bodek 	device_t pdev;
4169b8d05b8SZbigniew Bodek 	struct ifmedia	media;
4179b8d05b8SZbigniew Bodek 
4189b8d05b8SZbigniew Bodek 	/* OS resources */
4199b8d05b8SZbigniew Bodek 	struct resource *memory;
4209b8d05b8SZbigniew Bodek 	struct resource *registers;
4211c808fcdSMichal Krawczyk 	struct resource *msix;
4221c808fcdSMichal Krawczyk 	int msix_rid;
4239b8d05b8SZbigniew Bodek 
4249b8d05b8SZbigniew Bodek 	/* MSI-X */
4259b8d05b8SZbigniew Bodek 	struct msix_entry *msix_entries;
4269b8d05b8SZbigniew Bodek 	int msix_vecs;
4279b8d05b8SZbigniew Bodek 
4289b8d05b8SZbigniew Bodek 	/* DMA tags used throughout the driver adapter for Tx and Rx */
4299b8d05b8SZbigniew Bodek 	bus_dma_tag_t tx_buf_tag;
4309b8d05b8SZbigniew Bodek 	bus_dma_tag_t rx_buf_tag;
4319b8d05b8SZbigniew Bodek 	int dma_width;
4329b8d05b8SZbigniew Bodek 
4333cfadb28SMarcin Wojtas 	uint32_t max_mtu;
4343cfadb28SMarcin Wojtas 
4357d8c4feeSMarcin Wojtas 	uint32_t num_io_queues;
4367d8c4feeSMarcin Wojtas 	uint32_t max_num_io_queues;
4377d8c4feeSMarcin Wojtas 
4389762a033SMarcin Wojtas 	uint32_t requested_tx_ring_size;
4399762a033SMarcin Wojtas 	uint32_t requested_rx_ring_size;
4407d8c4feeSMarcin Wojtas 
4417d8c4feeSMarcin Wojtas 	uint32_t max_tx_ring_size;
4427d8c4feeSMarcin Wojtas 	uint32_t max_rx_ring_size;
4437d8c4feeSMarcin Wojtas 
4449b8d05b8SZbigniew Bodek 	uint16_t max_tx_sgl_size;
4459b8d05b8SZbigniew Bodek 	uint16_t max_rx_sgl_size;
4469b8d05b8SZbigniew Bodek 
4479b8d05b8SZbigniew Bodek 	uint32_t tx_offload_cap;
4489b8d05b8SZbigniew Bodek 
44921823546SMarcin Wojtas 	uint32_t buf_ring_size;
4506064f289SMarcin Wojtas 
4519b8d05b8SZbigniew Bodek 	/* RSS*/
452eb4c4f4aSMarcin Wojtas 	int first_bind;
4536d1ef2abSArtur Rojek 	struct ena_indir *rss_indir;
4549b8d05b8SZbigniew Bodek 
4559b8d05b8SZbigniew Bodek 	uint8_t mac_addr[ETHER_ADDR_LEN];
4569b8d05b8SZbigniew Bodek 	/* mdio and phy*/
4579b8d05b8SZbigniew Bodek 
458fd43fd2aSMarcin Wojtas 	ena_state_t flags;
4599b8d05b8SZbigniew Bodek 
460f9e1d947SOsama Abboud 	/* IRQ CPU affinity */
461f9e1d947SOsama Abboud 	int irq_cpu_base;
462f9e1d947SOsama Abboud 	uint32_t irq_cpu_stride;
463f9e1d947SOsama Abboud 
464f9e1d947SOsama Abboud 	uint8_t rss_enabled;
465f9e1d947SOsama Abboud 
4669b8d05b8SZbigniew Bodek 	/* Queue will represent one TX and one RX ring */
4679b8d05b8SZbigniew Bodek 	struct ena_que que[ENA_MAX_NUM_IO_QUEUES]
4689b8d05b8SZbigniew Bodek 	    __aligned(CACHE_LINE_SIZE);
4699b8d05b8SZbigniew Bodek 
4709b8d05b8SZbigniew Bodek 	/* TX */
4719b8d05b8SZbigniew Bodek 	struct ena_ring tx_ring[ENA_MAX_NUM_IO_QUEUES]
4729b8d05b8SZbigniew Bodek 	    __aligned(CACHE_LINE_SIZE);
4739b8d05b8SZbigniew Bodek 
4749b8d05b8SZbigniew Bodek 	/* RX */
4759b8d05b8SZbigniew Bodek 	struct ena_ring rx_ring[ENA_MAX_NUM_IO_QUEUES]
4769b8d05b8SZbigniew Bodek 	    __aligned(CACHE_LINE_SIZE);
4779b8d05b8SZbigniew Bodek 
4789b8d05b8SZbigniew Bodek 	struct ena_irq irq_tbl[ENA_MAX_MSIX_VEC(ENA_MAX_NUM_IO_QUEUES)];
4799b8d05b8SZbigniew Bodek 
4809b8d05b8SZbigniew Bodek 	/* Timer service */
4819b8d05b8SZbigniew Bodek 	struct callout timer_service;
4829b8d05b8SZbigniew Bodek 	sbintime_t keep_alive_timestamp;
4839b8d05b8SZbigniew Bodek 	uint32_t next_monitored_tx_qid;
4849b8d05b8SZbigniew Bodek 	struct task reset_task;
4859b8d05b8SZbigniew Bodek 	struct taskqueue *reset_tq;
486b899a02aSDawid Gorecki 	struct task metrics_task;
487b899a02aSDawid Gorecki 	struct taskqueue *metrics_tq;
4889b8d05b8SZbigniew Bodek 	int wd_active;
4899b8d05b8SZbigniew Bodek 	sbintime_t keep_alive_timeout;
4909b8d05b8SZbigniew Bodek 	sbintime_t missing_tx_timeout;
4919b8d05b8SZbigniew Bodek 	uint32_t missing_tx_max_queues;
4929b8d05b8SZbigniew Bodek 	uint32_t missing_tx_threshold;
4930b432b70SMarcin Wojtas 	bool disable_meta_caching;
4949b8d05b8SZbigniew Bodek 
4955b925280SOsama Abboud 	uint16_t metrics_sample_interval;
4965b925280SOsama Abboud 	uint16_t metrics_sample_interval_cnt;
497f180142cSMarcin Wojtas 
4989b8d05b8SZbigniew Bodek 	/* Statistics */
4999b8d05b8SZbigniew Bodek 	struct ena_stats_dev dev_stats;
5009b8d05b8SZbigniew Bodek 	struct ena_hw_stats hw_stats;
501f180142cSMarcin Wojtas 	struct ena_admin_eni_stats eni_metrics;
50236d42c86SOsama Abboud 	struct ena_admin_ena_srd_info ena_srd_info;
503f97993adSOsama Abboud 	uint64_t *customer_metrics_array;
504a195fab0SMarcin Wojtas 
505a195fab0SMarcin Wojtas 	enum ena_regs_reset_reason_types reset_reason;
5069b8d05b8SZbigniew Bodek };
5079b8d05b8SZbigniew Bodek 
5089b8d05b8SZbigniew Bodek #define ENA_RING_MTX_LOCK(_ring)		mtx_lock(&(_ring)->ring_mtx)
5099b8d05b8SZbigniew Bodek #define ENA_RING_MTX_TRYLOCK(_ring)		mtx_trylock(&(_ring)->ring_mtx)
5109b8d05b8SZbigniew Bodek #define ENA_RING_MTX_UNLOCK(_ring)		mtx_unlock(&(_ring)->ring_mtx)
511cb98c439SArtur Rojek #define ENA_RING_MTX_ASSERT(_ring)		\
512cb98c439SArtur Rojek 	mtx_assert(&(_ring)->ring_mtx, MA_OWNED)
5139b8d05b8SZbigniew Bodek 
51407aff471SArtur Rojek #define ENA_LOCK_INIT()					\
51507aff471SArtur Rojek 	sx_init(&ena_global_lock,	"ENA global lock")
51607aff471SArtur Rojek #define ENA_LOCK_DESTROY()		sx_destroy(&ena_global_lock)
51707aff471SArtur Rojek #define ENA_LOCK_LOCK()			sx_xlock(&ena_global_lock)
51807aff471SArtur Rojek #define ENA_LOCK_UNLOCK()		sx_unlock(&ena_global_lock)
51907aff471SArtur Rojek #define ENA_LOCK_ASSERT()		sx_assert(&ena_global_lock, SA_XLOCKED)
5206959869eSMarcin Wojtas 
52178554d0cSDawid Gorecki #define ENA_TIMER_INIT(_adapter)					\
52278554d0cSDawid Gorecki 	callout_init(&(_adapter)->timer_service, true)
52378554d0cSDawid Gorecki #define ENA_TIMER_DRAIN(_adapter)					\
52478554d0cSDawid Gorecki 	callout_drain(&(_adapter)->timer_service)
52578554d0cSDawid Gorecki #define ENA_TIMER_RESET(_adapter)					\
52678554d0cSDawid Gorecki 	callout_reset_sbt(&(_adapter)->timer_service, SBT_1S, SBT_1S,	\
52778554d0cSDawid Gorecki 			ena_timer_service, (void*)(_adapter), 0)
52878554d0cSDawid Gorecki 
5297d8c4feeSMarcin Wojtas #define clamp_t(type, _x, min, max)	min_t(type, max_t(type, _x, min), max)
5307d8c4feeSMarcin Wojtas #define clamp_val(val, lo, hi)		clamp_t(__typeof(val), val, lo, hi)
5317d8c4feeSMarcin Wojtas 
53207aff471SArtur Rojek extern struct sx ena_global_lock;
53307aff471SArtur Rojek 
53489ce3f63SOsama Abboud #define ENA_RESET_STATS_ENTRY(reset_reason, stat) \
53589ce3f63SOsama Abboud 	[reset_reason] = { \
53689ce3f63SOsama Abboud 	.stat_offset = offsetof(struct ena_stats_dev, stat) / sizeof(u64), \
53789ce3f63SOsama Abboud 	.has_counter = true \
53889ce3f63SOsama Abboud }
53989ce3f63SOsama Abboud 
54089ce3f63SOsama Abboud struct ena_reset_stats_offset {
54189ce3f63SOsama Abboud 	int stat_offset;
54289ce3f63SOsama Abboud 	bool has_counter;
54389ce3f63SOsama Abboud };
54489ce3f63SOsama Abboud 
54589ce3f63SOsama Abboud static const struct ena_reset_stats_offset resets_to_stats_offset_map[ENA_REGS_RESET_LAST] = {
54689ce3f63SOsama Abboud 	ENA_RESET_STATS_ENTRY(ENA_REGS_RESET_KEEP_ALIVE_TO, wd_expired),
547*274319acSOsama Abboud 	ENA_RESET_STATS_ENTRY(ENA_REGS_RESET_ADMIN_TO, admin_to),
54889ce3f63SOsama Abboud 	ENA_RESET_STATS_ENTRY(ENA_REGS_RESET_OS_TRIGGER, os_trigger),
54989ce3f63SOsama Abboud 	ENA_RESET_STATS_ENTRY(ENA_REGS_RESET_MISS_TX_CMPL, missing_tx_cmpl),
55089ce3f63SOsama Abboud 	ENA_RESET_STATS_ENTRY(ENA_REGS_RESET_INV_RX_REQ_ID, bad_rx_req_id),
55189ce3f63SOsama Abboud 	ENA_RESET_STATS_ENTRY(ENA_REGS_RESET_INV_TX_REQ_ID, bad_tx_req_id),
55289ce3f63SOsama Abboud 	ENA_RESET_STATS_ENTRY(ENA_REGS_RESET_TOO_MANY_RX_DESCS, bad_rx_desc_num),
55389ce3f63SOsama Abboud 	ENA_RESET_STATS_ENTRY(ENA_REGS_RESET_DRIVER_INVALID_STATE, invalid_state),
55489ce3f63SOsama Abboud 	ENA_RESET_STATS_ENTRY(ENA_REGS_RESET_MISS_INTERRUPT, missing_intr),
55538727218SOsama Abboud 	ENA_RESET_STATS_ENTRY(ENA_REGS_RESET_TX_DESCRIPTOR_MALFORMED, tx_desc_malformed),
5564af71159SOsama Abboud 	ENA_RESET_STATS_ENTRY(ENA_REGS_RESET_RX_DESCRIPTOR_MALFORMED, rx_desc_malformed),
557*274319acSOsama Abboud 	ENA_RESET_STATS_ENTRY(ENA_REGS_RESET_MISSING_ADMIN_INTERRUPT, missing_admin_interrupt),
55889ce3f63SOsama Abboud };
55989ce3f63SOsama Abboud 
56002a2a7ceSMarcin Wojtas int	ena_up(struct ena_adapter *adapter);
56102a2a7ceSMarcin Wojtas void	ena_down(struct ena_adapter *adapter);
56202a2a7ceSMarcin Wojtas int	ena_restore_device(struct ena_adapter *adapter);
56302a2a7ceSMarcin Wojtas void	ena_destroy_device(struct ena_adapter *adapter, bool graceful);
56402a2a7ceSMarcin Wojtas int	ena_refill_rx_bufs(struct ena_ring *rx_ring, uint32_t num);
56521823546SMarcin Wojtas int	ena_update_buf_ring_size(struct ena_adapter *adapter,
56621823546SMarcin Wojtas     uint32_t new_buf_ring_size);
5677d8c4feeSMarcin Wojtas int	ena_update_queue_size(struct ena_adapter *adapter, uint32_t new_tx_size,
5687d8c4feeSMarcin Wojtas     uint32_t new_rx_size);
56956d41ad5SMarcin Wojtas int	ena_update_io_queue_nb(struct ena_adapter *adapter, uint32_t new_num);
570f9e1d947SOsama Abboud int     ena_update_base_cpu(struct ena_adapter *adapter, int new_num);
571f9e1d947SOsama Abboud int     ena_update_cpu_stride(struct ena_adapter *adapter, uint32_t new_num);
57238727218SOsama Abboud int     validate_tx_req_id(struct ena_ring *tx_ring, uint16_t req_id, int tx_req_id_rc);
57382e558eaSDawid Gorecki static inline int
57482e558eaSDawid Gorecki ena_mbuf_count(struct mbuf *mbuf)
57582e558eaSDawid Gorecki {
57682e558eaSDawid Gorecki 	int count = 1;
57782e558eaSDawid Gorecki 
57882e558eaSDawid Gorecki 	while ((mbuf = mbuf->m_next) != NULL)
57982e558eaSDawid Gorecki 		++count;
58082e558eaSDawid Gorecki 
58182e558eaSDawid Gorecki 	return count;
58282e558eaSDawid Gorecki }
58382e558eaSDawid Gorecki 
5847926bc44SMarcin Wojtas static inline void
5857926bc44SMarcin Wojtas ena_trigger_reset(struct ena_adapter *adapter,
5867926bc44SMarcin Wojtas     enum ena_regs_reset_reason_types reset_reason)
5877926bc44SMarcin Wojtas {
5887926bc44SMarcin Wojtas 	if (likely(!ENA_FLAG_ISSET(ENA_FLAG_TRIGGER_RESET, adapter))) {
58989ce3f63SOsama Abboud 		const struct ena_reset_stats_offset *ena_reset_stats_offset =
59089ce3f63SOsama Abboud 		    &resets_to_stats_offset_map[reset_reason];
59189ce3f63SOsama Abboud 
59289ce3f63SOsama Abboud 		if (ena_reset_stats_offset->has_counter) {
59389ce3f63SOsama Abboud 			uint64_t *stat_ptr = (uint64_t *)&adapter->dev_stats +
59489ce3f63SOsama Abboud 			    ena_reset_stats_offset->stat_offset;
59589ce3f63SOsama Abboud 
59689ce3f63SOsama Abboud 			counter_u64_add((counter_u64_t)(*stat_ptr), 1);
59789ce3f63SOsama Abboud 		}
59889ce3f63SOsama Abboud 
59989ce3f63SOsama Abboud 		counter_u64_add(adapter->dev_stats.total_resets, 1);
6007926bc44SMarcin Wojtas 		adapter->reset_reason = reset_reason;
6017926bc44SMarcin Wojtas 		ENA_FLAG_SET_ATOMIC(ENA_FLAG_TRIGGER_RESET, adapter);
6027926bc44SMarcin Wojtas 	}
6037926bc44SMarcin Wojtas }
6047926bc44SMarcin Wojtas 
6053501d4f1SDawid Gorecki static inline void
6063501d4f1SDawid Gorecki ena_ring_tx_doorbell(struct ena_ring *tx_ring)
6073501d4f1SDawid Gorecki {
6083501d4f1SDawid Gorecki 	ena_com_write_sq_doorbell(tx_ring->ena_com_io_sq);
6093501d4f1SDawid Gorecki 	counter_u64_add(tx_ring->tx_stats.doorbells, 1);
6103501d4f1SDawid Gorecki 	tx_ring->acum_pkts = 0;
6113501d4f1SDawid Gorecki }
6123501d4f1SDawid Gorecki 
6139b8d05b8SZbigniew Bodek #endif /* !(ENA_H) */
614