xref: /freebsd/sys/dev/cxgbe/t4_sge.c (revision f549e3521d7824a65d23bf4f34e68c6d3392531f)
154e4ee71SNavdeep Parhar /*-
2718cf2ccSPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3718cf2ccSPedro F. Giffuni  *
454e4ee71SNavdeep Parhar  * Copyright (c) 2011 Chelsio Communications, Inc.
554e4ee71SNavdeep Parhar  * All rights reserved.
654e4ee71SNavdeep Parhar  * Written by: Navdeep Parhar <np@FreeBSD.org>
754e4ee71SNavdeep Parhar  *
854e4ee71SNavdeep Parhar  * Redistribution and use in source and binary forms, with or without
954e4ee71SNavdeep Parhar  * modification, are permitted provided that the following conditions
1054e4ee71SNavdeep Parhar  * are met:
1154e4ee71SNavdeep Parhar  * 1. Redistributions of source code must retain the above copyright
1254e4ee71SNavdeep Parhar  *    notice, this list of conditions and the following disclaimer.
1354e4ee71SNavdeep Parhar  * 2. Redistributions in binary form must reproduce the above copyright
1454e4ee71SNavdeep Parhar  *    notice, this list of conditions and the following disclaimer in the
1554e4ee71SNavdeep Parhar  *    documentation and/or other materials provided with the distribution.
1654e4ee71SNavdeep Parhar  *
1754e4ee71SNavdeep Parhar  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
1854e4ee71SNavdeep Parhar  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1954e4ee71SNavdeep Parhar  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2054e4ee71SNavdeep Parhar  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
2154e4ee71SNavdeep Parhar  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2254e4ee71SNavdeep Parhar  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2354e4ee71SNavdeep Parhar  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2454e4ee71SNavdeep Parhar  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2554e4ee71SNavdeep Parhar  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2654e4ee71SNavdeep Parhar  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2754e4ee71SNavdeep Parhar  * SUCH DAMAGE.
2854e4ee71SNavdeep Parhar  */
2954e4ee71SNavdeep Parhar 
3054e4ee71SNavdeep Parhar #include <sys/cdefs.h>
3154e4ee71SNavdeep Parhar __FBSDID("$FreeBSD$");
3254e4ee71SNavdeep Parhar 
3354e4ee71SNavdeep Parhar #include "opt_inet.h"
34a1ea9a82SNavdeep Parhar #include "opt_inet6.h"
3554e4ee71SNavdeep Parhar 
3654e4ee71SNavdeep Parhar #include <sys/types.h>
37c3322cb9SGleb Smirnoff #include <sys/eventhandler.h>
3854e4ee71SNavdeep Parhar #include <sys/mbuf.h>
3954e4ee71SNavdeep Parhar #include <sys/socket.h>
4054e4ee71SNavdeep Parhar #include <sys/kernel.h>
41ecb79ca4SNavdeep Parhar #include <sys/malloc.h>
42ecb79ca4SNavdeep Parhar #include <sys/queue.h>
4338035ed6SNavdeep Parhar #include <sys/sbuf.h>
44ecb79ca4SNavdeep Parhar #include <sys/taskqueue.h>
45480e603cSNavdeep Parhar #include <sys/time.h>
467951040fSNavdeep Parhar #include <sys/sglist.h>
4754e4ee71SNavdeep Parhar #include <sys/sysctl.h>
48733b9277SNavdeep Parhar #include <sys/smp.h>
4982eff304SNavdeep Parhar #include <sys/counter.h>
5054e4ee71SNavdeep Parhar #include <net/bpf.h>
5154e4ee71SNavdeep Parhar #include <net/ethernet.h>
5254e4ee71SNavdeep Parhar #include <net/if.h>
5354e4ee71SNavdeep Parhar #include <net/if_vlan_var.h>
5454e4ee71SNavdeep Parhar #include <netinet/in.h>
5554e4ee71SNavdeep Parhar #include <netinet/ip.h>
56a1ea9a82SNavdeep Parhar #include <netinet/ip6.h>
5754e4ee71SNavdeep Parhar #include <netinet/tcp.h>
586af45170SJohn Baldwin #include <machine/in_cksum.h>
5964db8966SDimitry Andric #include <machine/md_var.h>
6038035ed6SNavdeep Parhar #include <vm/vm.h>
6138035ed6SNavdeep Parhar #include <vm/pmap.h>
62298d969cSNavdeep Parhar #ifdef DEV_NETMAP
63298d969cSNavdeep Parhar #include <machine/bus.h>
64298d969cSNavdeep Parhar #include <sys/selinfo.h>
65298d969cSNavdeep Parhar #include <net/if_var.h>
66298d969cSNavdeep Parhar #include <net/netmap.h>
67298d969cSNavdeep Parhar #include <dev/netmap/netmap_kern.h>
68298d969cSNavdeep Parhar #endif
6954e4ee71SNavdeep Parhar 
7054e4ee71SNavdeep Parhar #include "common/common.h"
7154e4ee71SNavdeep Parhar #include "common/t4_regs.h"
7254e4ee71SNavdeep Parhar #include "common/t4_regs_values.h"
7354e4ee71SNavdeep Parhar #include "common/t4_msg.h"
74671bf2b8SNavdeep Parhar #include "t4_l2t.h"
757951040fSNavdeep Parhar #include "t4_mp_ring.h"
7654e4ee71SNavdeep Parhar 
77d14b0ac1SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP
78d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD (MINCLSIZE - 8)
79d14b0ac1SNavdeep Parhar #else
80d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD MINCLSIZE
81d14b0ac1SNavdeep Parhar #endif
82d14b0ac1SNavdeep Parhar 
839fb8886bSNavdeep Parhar /*
849fb8886bSNavdeep Parhar  * Ethernet frames are DMA'd at this byte offset into the freelist buffer.
859fb8886bSNavdeep Parhar  * 0-7 are valid values.
869fb8886bSNavdeep Parhar  */
8729c229e9SJohn Baldwin static int fl_pktshift = 2;
889fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.fl_pktshift", &fl_pktshift);
8954e4ee71SNavdeep Parhar 
909fb8886bSNavdeep Parhar /*
919fb8886bSNavdeep Parhar  * Pad ethernet payload up to this boundary.
929fb8886bSNavdeep Parhar  * -1: driver should figure out a good value.
931458bff9SNavdeep Parhar  *  0: disable padding.
941458bff9SNavdeep Parhar  *  Any power of 2 from 32 to 4096 (both inclusive) is also a valid value.
959fb8886bSNavdeep Parhar  */
96298d969cSNavdeep Parhar int fl_pad = -1;
979fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.fl_pad", &fl_pad);
989fb8886bSNavdeep Parhar 
999fb8886bSNavdeep Parhar /*
1009fb8886bSNavdeep Parhar  * Status page length.
1019fb8886bSNavdeep Parhar  * -1: driver should figure out a good value.
1029fb8886bSNavdeep Parhar  *  64 or 128 are the only other valid values.
1039fb8886bSNavdeep Parhar  */
10429c229e9SJohn Baldwin static int spg_len = -1;
1059fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.spg_len", &spg_len);
1069fb8886bSNavdeep Parhar 
1079fb8886bSNavdeep Parhar /*
1089fb8886bSNavdeep Parhar  * Congestion drops.
1099fb8886bSNavdeep Parhar  * -1: no congestion feedback (not recommended).
1109fb8886bSNavdeep Parhar  *  0: backpressure the channel instead of dropping packets right away.
1119fb8886bSNavdeep Parhar  *  1: no backpressure, drop packets for the congested queue immediately.
1129fb8886bSNavdeep Parhar  */
1139fb8886bSNavdeep Parhar static int cong_drop = 0;
1149fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.cong_drop", &cong_drop);
11554e4ee71SNavdeep Parhar 
1161458bff9SNavdeep Parhar /*
1171458bff9SNavdeep Parhar  * Deliver multiple frames in the same free list buffer if they fit.
1181458bff9SNavdeep Parhar  * -1: let the driver decide whether to enable buffer packing or not.
1191458bff9SNavdeep Parhar  *  0: disable buffer packing.
1201458bff9SNavdeep Parhar  *  1: enable buffer packing.
1211458bff9SNavdeep Parhar  */
1221458bff9SNavdeep Parhar static int buffer_packing = -1;
1231458bff9SNavdeep Parhar TUNABLE_INT("hw.cxgbe.buffer_packing", &buffer_packing);
1241458bff9SNavdeep Parhar 
1251458bff9SNavdeep Parhar /*
1261458bff9SNavdeep Parhar  * Start next frame in a packed buffer at this boundary.
1271458bff9SNavdeep Parhar  * -1: driver should figure out a good value.
128e3207e19SNavdeep Parhar  * T4: driver will ignore this and use the same value as fl_pad above.
129e3207e19SNavdeep Parhar  * T5: 16, or a power of 2 from 64 to 4096 (both inclusive) is a valid value.
1301458bff9SNavdeep Parhar  */
1311458bff9SNavdeep Parhar static int fl_pack = -1;
1321458bff9SNavdeep Parhar TUNABLE_INT("hw.cxgbe.fl_pack", &fl_pack);
1331458bff9SNavdeep Parhar 
13438035ed6SNavdeep Parhar /*
13538035ed6SNavdeep Parhar  * Allow the driver to create mbuf(s) in a cluster allocated for rx.
13638035ed6SNavdeep Parhar  * 0: never; always allocate mbufs from the zone_mbuf UMA zone.
13738035ed6SNavdeep Parhar  * 1: ok to create mbuf(s) within a cluster if there is room.
13838035ed6SNavdeep Parhar  */
13938035ed6SNavdeep Parhar static int allow_mbufs_in_cluster = 1;
14038035ed6SNavdeep Parhar TUNABLE_INT("hw.cxgbe.allow_mbufs_in_cluster", &allow_mbufs_in_cluster);
14138035ed6SNavdeep Parhar 
14238035ed6SNavdeep Parhar /*
14338035ed6SNavdeep Parhar  * Largest rx cluster size that the driver is allowed to allocate.
14438035ed6SNavdeep Parhar  */
14538035ed6SNavdeep Parhar static int largest_rx_cluster = MJUM16BYTES;
14638035ed6SNavdeep Parhar TUNABLE_INT("hw.cxgbe.largest_rx_cluster", &largest_rx_cluster);
14738035ed6SNavdeep Parhar 
14838035ed6SNavdeep Parhar /*
14938035ed6SNavdeep Parhar  * Size of cluster allocation that's most likely to succeed.  The driver will
15038035ed6SNavdeep Parhar  * fall back to this size if it fails to allocate clusters larger than this.
15138035ed6SNavdeep Parhar  */
15238035ed6SNavdeep Parhar static int safest_rx_cluster = PAGE_SIZE;
15338035ed6SNavdeep Parhar TUNABLE_INT("hw.cxgbe.safest_rx_cluster", &safest_rx_cluster);
15438035ed6SNavdeep Parhar 
155d491f8caSNavdeep Parhar /*
156d491f8caSNavdeep Parhar  * The interrupt holdoff timers are multiplied by this value on T6+.
157d491f8caSNavdeep Parhar  * 1 and 3-17 (both inclusive) are legal values.
158d491f8caSNavdeep Parhar  */
159d491f8caSNavdeep Parhar static int tscale = 1;
160d491f8caSNavdeep Parhar TUNABLE_INT("hw.cxgbe.tscale", &tscale);
161d491f8caSNavdeep Parhar 
16246f48ee5SNavdeep Parhar /*
16346f48ee5SNavdeep Parhar  * Number of LRO entries in the lro_ctrl structure per rx queue.
16446f48ee5SNavdeep Parhar  */
16546f48ee5SNavdeep Parhar static int lro_entries = TCP_LRO_ENTRIES;
16646f48ee5SNavdeep Parhar TUNABLE_INT("hw.cxgbe.lro_entries", &lro_entries);
16746f48ee5SNavdeep Parhar 
16846f48ee5SNavdeep Parhar /*
16946f48ee5SNavdeep Parhar  * This enables presorting of frames before they're fed into tcp_lro_rx.
17046f48ee5SNavdeep Parhar  */
17146f48ee5SNavdeep Parhar static int lro_mbufs = 0;
17246f48ee5SNavdeep Parhar TUNABLE_INT("hw.cxgbe.lro_mbufs", &lro_mbufs);
17346f48ee5SNavdeep Parhar 
17454e4ee71SNavdeep Parhar struct txpkts {
1757951040fSNavdeep Parhar 	u_int wr_type;		/* type 0 or type 1 */
1767951040fSNavdeep Parhar 	u_int npkt;		/* # of packets in this work request */
1777951040fSNavdeep Parhar 	u_int plen;		/* total payload (sum of all packets) */
1787951040fSNavdeep Parhar 	u_int len16;		/* # of 16B pieces used by this work request */
17954e4ee71SNavdeep Parhar };
18054e4ee71SNavdeep Parhar 
18154e4ee71SNavdeep Parhar /* A packet's SGL.  This + m_pkthdr has all info needed for tx */
18254e4ee71SNavdeep Parhar struct sgl {
1837951040fSNavdeep Parhar 	struct sglist sg;
1847951040fSNavdeep Parhar 	struct sglist_seg seg[TX_SGL_SEGS];
18554e4ee71SNavdeep Parhar };
18654e4ee71SNavdeep Parhar 
187733b9277SNavdeep Parhar static int service_iq(struct sge_iq *, int);
1884d6db4e0SNavdeep Parhar static struct mbuf *get_fl_payload(struct adapter *, struct sge_fl *, uint32_t);
189733b9277SNavdeep Parhar static int t4_eth_rx(struct sge_iq *, const struct rss_header *, struct mbuf *);
190b2daa9a9SNavdeep Parhar static inline void init_iq(struct sge_iq *, struct adapter *, int, int, int);
191e3207e19SNavdeep Parhar static inline void init_fl(struct adapter *, struct sge_fl *, int, int, char *);
19290e7434aSNavdeep Parhar static inline void init_eq(struct adapter *, struct sge_eq *, int, int, uint8_t,
19390e7434aSNavdeep Parhar     uint16_t, char *);
19454e4ee71SNavdeep Parhar static int alloc_ring(struct adapter *, size_t, bus_dma_tag_t *, bus_dmamap_t *,
19554e4ee71SNavdeep Parhar     bus_addr_t *, void **);
19654e4ee71SNavdeep Parhar static int free_ring(struct adapter *, bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
19754e4ee71SNavdeep Parhar     void *);
198fe2ebb76SJohn Baldwin static int alloc_iq_fl(struct vi_info *, struct sge_iq *, struct sge_fl *,
199bc14b14dSNavdeep Parhar     int, int);
200fe2ebb76SJohn Baldwin static int free_iq_fl(struct vi_info *, struct sge_iq *, struct sge_fl *);
201aa93b99aSNavdeep Parhar static void add_fl_sysctls(struct adapter *, struct sysctl_ctx_list *,
202aa93b99aSNavdeep Parhar     struct sysctl_oid *, struct sge_fl *);
203733b9277SNavdeep Parhar static int alloc_fwq(struct adapter *);
204733b9277SNavdeep Parhar static int free_fwq(struct adapter *);
205733b9277SNavdeep Parhar static int alloc_mgmtq(struct adapter *);
206733b9277SNavdeep Parhar static int free_mgmtq(struct adapter *);
207fe2ebb76SJohn Baldwin static int alloc_rxq(struct vi_info *, struct sge_rxq *, int, int,
208733b9277SNavdeep Parhar     struct sysctl_oid *);
209fe2ebb76SJohn Baldwin static int free_rxq(struct vi_info *, struct sge_rxq *);
21009fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
211fe2ebb76SJohn Baldwin static int alloc_ofld_rxq(struct vi_info *, struct sge_ofld_rxq *, int, int,
212733b9277SNavdeep Parhar     struct sysctl_oid *);
213fe2ebb76SJohn Baldwin static int free_ofld_rxq(struct vi_info *, struct sge_ofld_rxq *);
214733b9277SNavdeep Parhar #endif
215298d969cSNavdeep Parhar #ifdef DEV_NETMAP
216fe2ebb76SJohn Baldwin static int alloc_nm_rxq(struct vi_info *, struct sge_nm_rxq *, int, int,
217298d969cSNavdeep Parhar     struct sysctl_oid *);
218fe2ebb76SJohn Baldwin static int free_nm_rxq(struct vi_info *, struct sge_nm_rxq *);
219fe2ebb76SJohn Baldwin static int alloc_nm_txq(struct vi_info *, struct sge_nm_txq *, int, int,
220298d969cSNavdeep Parhar     struct sysctl_oid *);
221fe2ebb76SJohn Baldwin static int free_nm_txq(struct vi_info *, struct sge_nm_txq *);
222298d969cSNavdeep Parhar #endif
223733b9277SNavdeep Parhar static int ctrl_eq_alloc(struct adapter *, struct sge_eq *);
224fe2ebb76SJohn Baldwin static int eth_eq_alloc(struct adapter *, struct vi_info *, struct sge_eq *);
22509fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
226fe2ebb76SJohn Baldwin static int ofld_eq_alloc(struct adapter *, struct vi_info *, struct sge_eq *);
227733b9277SNavdeep Parhar #endif
228fe2ebb76SJohn Baldwin static int alloc_eq(struct adapter *, struct vi_info *, struct sge_eq *);
229733b9277SNavdeep Parhar static int free_eq(struct adapter *, struct sge_eq *);
230fe2ebb76SJohn Baldwin static int alloc_wrq(struct adapter *, struct vi_info *, struct sge_wrq *,
231733b9277SNavdeep Parhar     struct sysctl_oid *);
232733b9277SNavdeep Parhar static int free_wrq(struct adapter *, struct sge_wrq *);
233fe2ebb76SJohn Baldwin static int alloc_txq(struct vi_info *, struct sge_txq *, int,
234733b9277SNavdeep Parhar     struct sysctl_oid *);
235fe2ebb76SJohn Baldwin static int free_txq(struct vi_info *, struct sge_txq *);
23654e4ee71SNavdeep Parhar static void oneseg_dma_callback(void *, bus_dma_segment_t *, int, int);
23754e4ee71SNavdeep Parhar static inline void ring_fl_db(struct adapter *, struct sge_fl *);
238733b9277SNavdeep Parhar static int refill_fl(struct adapter *, struct sge_fl *, int);
239733b9277SNavdeep Parhar static void refill_sfl(void *);
24054e4ee71SNavdeep Parhar static int alloc_fl_sdesc(struct sge_fl *);
2411458bff9SNavdeep Parhar static void free_fl_sdesc(struct adapter *, struct sge_fl *);
24238035ed6SNavdeep Parhar static void find_best_refill_source(struct adapter *, struct sge_fl *, int);
24338035ed6SNavdeep Parhar static void find_safe_refill_source(struct adapter *, struct sge_fl *);
244733b9277SNavdeep Parhar static void add_fl_to_sfl(struct adapter *, struct sge_fl *);
24554e4ee71SNavdeep Parhar 
2467951040fSNavdeep Parhar static inline void get_pkt_gl(struct mbuf *, struct sglist *);
2477951040fSNavdeep Parhar static inline u_int txpkt_len16(u_int, u_int);
2486af45170SJohn Baldwin static inline u_int txpkt_vm_len16(u_int, u_int);
2497951040fSNavdeep Parhar static inline u_int txpkts0_len16(u_int);
2507951040fSNavdeep Parhar static inline u_int txpkts1_len16(void);
2517951040fSNavdeep Parhar static u_int write_txpkt_wr(struct sge_txq *, struct fw_eth_tx_pkt_wr *,
2527951040fSNavdeep Parhar     struct mbuf *, u_int);
253472a6004SNavdeep Parhar static u_int write_txpkt_vm_wr(struct adapter *, struct sge_txq *,
254472a6004SNavdeep Parhar     struct fw_eth_tx_pkt_vm_wr *, struct mbuf *, u_int);
2557951040fSNavdeep Parhar static int try_txpkts(struct mbuf *, struct mbuf *, struct txpkts *, u_int);
2567951040fSNavdeep Parhar static int add_to_txpkts(struct mbuf *, struct txpkts *, u_int);
2577951040fSNavdeep Parhar static u_int write_txpkts_wr(struct sge_txq *, struct fw_eth_tx_pkts_wr *,
2587951040fSNavdeep Parhar     struct mbuf *, const struct txpkts *, u_int);
2597951040fSNavdeep Parhar static void write_gl_to_txd(struct sge_txq *, struct mbuf *, caddr_t *, int);
26054e4ee71SNavdeep Parhar static inline void copy_to_txd(struct sge_eq *, caddr_t, caddr_t *, int);
2617951040fSNavdeep Parhar static inline void ring_eq_db(struct adapter *, struct sge_eq *, u_int);
2627951040fSNavdeep Parhar static inline uint16_t read_hw_cidx(struct sge_eq *);
2637951040fSNavdeep Parhar static inline u_int reclaimable_tx_desc(struct sge_eq *);
2647951040fSNavdeep Parhar static inline u_int total_available_tx_desc(struct sge_eq *);
2657951040fSNavdeep Parhar static u_int reclaim_tx_descs(struct sge_txq *, u_int);
2667951040fSNavdeep Parhar static void tx_reclaim(void *, int);
2677951040fSNavdeep Parhar static __be64 get_flit(struct sglist_seg *, int, int);
268733b9277SNavdeep Parhar static int handle_sge_egr_update(struct sge_iq *, const struct rss_header *,
269733b9277SNavdeep Parhar     struct mbuf *);
2701b4cc91fSNavdeep Parhar static int handle_fw_msg(struct sge_iq *, const struct rss_header *,
271733b9277SNavdeep Parhar     struct mbuf *);
272069af0ebSJohn Baldwin static int t4_handle_wrerr_rpl(struct adapter *, const __be64 *);
2737951040fSNavdeep Parhar static void wrq_tx_drain(void *, int);
2747951040fSNavdeep Parhar static void drain_wrq_wr_list(struct adapter *, struct sge_wrq *);
27554e4ee71SNavdeep Parhar 
27656599263SNavdeep Parhar static int sysctl_uint16(SYSCTL_HANDLER_ARGS);
27738035ed6SNavdeep Parhar static int sysctl_bufsizes(SYSCTL_HANDLER_ARGS);
27802f972e8SNavdeep Parhar static int sysctl_tc(SYSCTL_HANDLER_ARGS);
279f7dfe243SNavdeep Parhar 
28082eff304SNavdeep Parhar static counter_u64_t extfree_refs;
28182eff304SNavdeep Parhar static counter_u64_t extfree_rels;
28282eff304SNavdeep Parhar 
283671bf2b8SNavdeep Parhar an_handler_t t4_an_handler;
284671bf2b8SNavdeep Parhar fw_msg_handler_t t4_fw_msg_handler[NUM_FW6_TYPES];
285671bf2b8SNavdeep Parhar cpl_handler_t t4_cpl_handler[NUM_CPL_CMDS];
286671bf2b8SNavdeep Parhar 
287671bf2b8SNavdeep Parhar 
288671bf2b8SNavdeep Parhar static int
289671bf2b8SNavdeep Parhar an_not_handled(struct sge_iq *iq, const struct rsp_ctrl *ctrl)
290671bf2b8SNavdeep Parhar {
291671bf2b8SNavdeep Parhar 
292671bf2b8SNavdeep Parhar #ifdef INVARIANTS
293671bf2b8SNavdeep Parhar 	panic("%s: async notification on iq %p (ctrl %p)", __func__, iq, ctrl);
294671bf2b8SNavdeep Parhar #else
295671bf2b8SNavdeep Parhar 	log(LOG_ERR, "%s: async notification on iq %p (ctrl %p)\n",
296671bf2b8SNavdeep Parhar 	    __func__, iq, ctrl);
297671bf2b8SNavdeep Parhar #endif
298671bf2b8SNavdeep Parhar 	return (EDOOFUS);
299671bf2b8SNavdeep Parhar }
300671bf2b8SNavdeep Parhar 
301671bf2b8SNavdeep Parhar int
302671bf2b8SNavdeep Parhar t4_register_an_handler(an_handler_t h)
303671bf2b8SNavdeep Parhar {
304671bf2b8SNavdeep Parhar 	uintptr_t *loc, new;
305671bf2b8SNavdeep Parhar 
306671bf2b8SNavdeep Parhar 	new = h ? (uintptr_t)h : (uintptr_t)an_not_handled;
307671bf2b8SNavdeep Parhar 	loc = (uintptr_t *) &t4_an_handler;
308671bf2b8SNavdeep Parhar 	atomic_store_rel_ptr(loc, new);
309671bf2b8SNavdeep Parhar 
310671bf2b8SNavdeep Parhar 	return (0);
311671bf2b8SNavdeep Parhar }
312671bf2b8SNavdeep Parhar 
313671bf2b8SNavdeep Parhar static int
314671bf2b8SNavdeep Parhar fw_msg_not_handled(struct adapter *sc, const __be64 *rpl)
315671bf2b8SNavdeep Parhar {
316671bf2b8SNavdeep Parhar 	const struct cpl_fw6_msg *cpl =
317671bf2b8SNavdeep Parhar 	    __containerof(rpl, struct cpl_fw6_msg, data[0]);
318671bf2b8SNavdeep Parhar 
319671bf2b8SNavdeep Parhar #ifdef INVARIANTS
320671bf2b8SNavdeep Parhar 	panic("%s: fw_msg type %d", __func__, cpl->type);
321671bf2b8SNavdeep Parhar #else
322671bf2b8SNavdeep Parhar 	log(LOG_ERR, "%s: fw_msg type %d\n", __func__, cpl->type);
323671bf2b8SNavdeep Parhar #endif
324671bf2b8SNavdeep Parhar 	return (EDOOFUS);
325671bf2b8SNavdeep Parhar }
326671bf2b8SNavdeep Parhar 
327671bf2b8SNavdeep Parhar int
328671bf2b8SNavdeep Parhar t4_register_fw_msg_handler(int type, fw_msg_handler_t h)
329671bf2b8SNavdeep Parhar {
330671bf2b8SNavdeep Parhar 	uintptr_t *loc, new;
331671bf2b8SNavdeep Parhar 
332671bf2b8SNavdeep Parhar 	if (type >= nitems(t4_fw_msg_handler))
333671bf2b8SNavdeep Parhar 		return (EINVAL);
334671bf2b8SNavdeep Parhar 
335671bf2b8SNavdeep Parhar 	/*
336671bf2b8SNavdeep Parhar 	 * These are dispatched by the handler for FW{4|6}_CPL_MSG using the CPL
337671bf2b8SNavdeep Parhar 	 * handler dispatch table.  Reject any attempt to install a handler for
338671bf2b8SNavdeep Parhar 	 * this subtype.
339671bf2b8SNavdeep Parhar 	 */
340671bf2b8SNavdeep Parhar 	if (type == FW_TYPE_RSSCPL || type == FW6_TYPE_RSSCPL)
341671bf2b8SNavdeep Parhar 		return (EINVAL);
342671bf2b8SNavdeep Parhar 
343671bf2b8SNavdeep Parhar 	new = h ? (uintptr_t)h : (uintptr_t)fw_msg_not_handled;
344671bf2b8SNavdeep Parhar 	loc = (uintptr_t *) &t4_fw_msg_handler[type];
345671bf2b8SNavdeep Parhar 	atomic_store_rel_ptr(loc, new);
346671bf2b8SNavdeep Parhar 
347671bf2b8SNavdeep Parhar 	return (0);
348671bf2b8SNavdeep Parhar }
349671bf2b8SNavdeep Parhar 
350671bf2b8SNavdeep Parhar static int
351671bf2b8SNavdeep Parhar cpl_not_handled(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m)
352671bf2b8SNavdeep Parhar {
353671bf2b8SNavdeep Parhar 
354671bf2b8SNavdeep Parhar #ifdef INVARIANTS
355671bf2b8SNavdeep Parhar 	panic("%s: opcode 0x%02x on iq %p with payload %p",
356671bf2b8SNavdeep Parhar 	    __func__, rss->opcode, iq, m);
357671bf2b8SNavdeep Parhar #else
358671bf2b8SNavdeep Parhar 	log(LOG_ERR, "%s: opcode 0x%02x on iq %p with payload %p\n",
359671bf2b8SNavdeep Parhar 	    __func__, rss->opcode, iq, m);
360671bf2b8SNavdeep Parhar 	m_freem(m);
361671bf2b8SNavdeep Parhar #endif
362671bf2b8SNavdeep Parhar 	return (EDOOFUS);
363671bf2b8SNavdeep Parhar }
364671bf2b8SNavdeep Parhar 
365671bf2b8SNavdeep Parhar int
366671bf2b8SNavdeep Parhar t4_register_cpl_handler(int opcode, cpl_handler_t h)
367671bf2b8SNavdeep Parhar {
368671bf2b8SNavdeep Parhar 	uintptr_t *loc, new;
369671bf2b8SNavdeep Parhar 
370671bf2b8SNavdeep Parhar 	if (opcode >= nitems(t4_cpl_handler))
371671bf2b8SNavdeep Parhar 		return (EINVAL);
372671bf2b8SNavdeep Parhar 
373671bf2b8SNavdeep Parhar 	new = h ? (uintptr_t)h : (uintptr_t)cpl_not_handled;
374671bf2b8SNavdeep Parhar 	loc = (uintptr_t *) &t4_cpl_handler[opcode];
375671bf2b8SNavdeep Parhar 	atomic_store_rel_ptr(loc, new);
376671bf2b8SNavdeep Parhar 
377671bf2b8SNavdeep Parhar 	return (0);
378671bf2b8SNavdeep Parhar }
379671bf2b8SNavdeep Parhar 
38094586193SNavdeep Parhar /*
3811458bff9SNavdeep Parhar  * Called on MOD_LOAD.  Validates and calculates the SGE tunables.
38294586193SNavdeep Parhar  */
38394586193SNavdeep Parhar void
38494586193SNavdeep Parhar t4_sge_modload(void)
38594586193SNavdeep Parhar {
386671bf2b8SNavdeep Parhar 	int i;
3874defc81bSNavdeep Parhar 
3889fb8886bSNavdeep Parhar 	if (fl_pktshift < 0 || fl_pktshift > 7) {
3899fb8886bSNavdeep Parhar 		printf("Invalid hw.cxgbe.fl_pktshift value (%d),"
3909fb8886bSNavdeep Parhar 		    " using 2 instead.\n", fl_pktshift);
3919fb8886bSNavdeep Parhar 		fl_pktshift = 2;
3929fb8886bSNavdeep Parhar 	}
3939fb8886bSNavdeep Parhar 
3949fb8886bSNavdeep Parhar 	if (spg_len != 64 && spg_len != 128) {
3959fb8886bSNavdeep Parhar 		int len;
3969fb8886bSNavdeep Parhar 
3979fb8886bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__)
3989fb8886bSNavdeep Parhar 		len = cpu_clflush_line_size > 64 ? 128 : 64;
3999fb8886bSNavdeep Parhar #else
4009fb8886bSNavdeep Parhar 		len = 64;
4019fb8886bSNavdeep Parhar #endif
4029fb8886bSNavdeep Parhar 		if (spg_len != -1) {
4039fb8886bSNavdeep Parhar 			printf("Invalid hw.cxgbe.spg_len value (%d),"
4049fb8886bSNavdeep Parhar 			    " using %d instead.\n", spg_len, len);
4059fb8886bSNavdeep Parhar 		}
4069fb8886bSNavdeep Parhar 		spg_len = len;
4079fb8886bSNavdeep Parhar 	}
4089fb8886bSNavdeep Parhar 
4099fb8886bSNavdeep Parhar 	if (cong_drop < -1 || cong_drop > 1) {
4109fb8886bSNavdeep Parhar 		printf("Invalid hw.cxgbe.cong_drop value (%d),"
4119fb8886bSNavdeep Parhar 		    " using 0 instead.\n", cong_drop);
4129fb8886bSNavdeep Parhar 		cong_drop = 0;
4139fb8886bSNavdeep Parhar 	}
41482eff304SNavdeep Parhar 
415d491f8caSNavdeep Parhar 	if (tscale != 1 && (tscale < 3 || tscale > 17)) {
416d491f8caSNavdeep Parhar 		printf("Invalid hw.cxgbe.tscale value (%d),"
417d491f8caSNavdeep Parhar 		    " using 1 instead.\n", tscale);
418d491f8caSNavdeep Parhar 		tscale = 1;
419d491f8caSNavdeep Parhar 	}
420d491f8caSNavdeep Parhar 
42182eff304SNavdeep Parhar 	extfree_refs = counter_u64_alloc(M_WAITOK);
42282eff304SNavdeep Parhar 	extfree_rels = counter_u64_alloc(M_WAITOK);
42382eff304SNavdeep Parhar 	counter_u64_zero(extfree_refs);
42482eff304SNavdeep Parhar 	counter_u64_zero(extfree_rels);
425671bf2b8SNavdeep Parhar 
426671bf2b8SNavdeep Parhar 	t4_an_handler = an_not_handled;
427671bf2b8SNavdeep Parhar 	for (i = 0; i < nitems(t4_fw_msg_handler); i++)
428671bf2b8SNavdeep Parhar 		t4_fw_msg_handler[i] = fw_msg_not_handled;
429671bf2b8SNavdeep Parhar 	for (i = 0; i < nitems(t4_cpl_handler); i++)
430671bf2b8SNavdeep Parhar 		t4_cpl_handler[i] = cpl_not_handled;
431671bf2b8SNavdeep Parhar 
432671bf2b8SNavdeep Parhar 	t4_register_cpl_handler(CPL_FW4_MSG, handle_fw_msg);
433671bf2b8SNavdeep Parhar 	t4_register_cpl_handler(CPL_FW6_MSG, handle_fw_msg);
434671bf2b8SNavdeep Parhar 	t4_register_cpl_handler(CPL_SGE_EGR_UPDATE, handle_sge_egr_update);
435671bf2b8SNavdeep Parhar 	t4_register_cpl_handler(CPL_RX_PKT, t4_eth_rx);
436671bf2b8SNavdeep Parhar 	t4_register_fw_msg_handler(FW6_TYPE_CMD_RPL, t4_handle_fw_rpl);
437069af0ebSJohn Baldwin 	t4_register_fw_msg_handler(FW6_TYPE_WRERR_RPL, t4_handle_wrerr_rpl);
43882eff304SNavdeep Parhar }
43982eff304SNavdeep Parhar 
44082eff304SNavdeep Parhar void
44182eff304SNavdeep Parhar t4_sge_modunload(void)
44282eff304SNavdeep Parhar {
44382eff304SNavdeep Parhar 
44482eff304SNavdeep Parhar 	counter_u64_free(extfree_refs);
44582eff304SNavdeep Parhar 	counter_u64_free(extfree_rels);
44682eff304SNavdeep Parhar }
44782eff304SNavdeep Parhar 
44882eff304SNavdeep Parhar uint64_t
44982eff304SNavdeep Parhar t4_sge_extfree_refs(void)
45082eff304SNavdeep Parhar {
45182eff304SNavdeep Parhar 	uint64_t refs, rels;
45282eff304SNavdeep Parhar 
45382eff304SNavdeep Parhar 	rels = counter_u64_fetch(extfree_rels);
45482eff304SNavdeep Parhar 	refs = counter_u64_fetch(extfree_refs);
45582eff304SNavdeep Parhar 
45682eff304SNavdeep Parhar 	return (refs - rels);
45794586193SNavdeep Parhar }
45894586193SNavdeep Parhar 
459e3207e19SNavdeep Parhar static inline void
460e3207e19SNavdeep Parhar setup_pad_and_pack_boundaries(struct adapter *sc)
461e3207e19SNavdeep Parhar {
462e3207e19SNavdeep Parhar 	uint32_t v, m;
4630dbc6cfdSNavdeep Parhar 	int pad, pack, pad_shift;
464e3207e19SNavdeep Parhar 
4650dbc6cfdSNavdeep Parhar 	pad_shift = chip_id(sc) > CHELSIO_T5 ? X_T6_INGPADBOUNDARY_SHIFT :
4660dbc6cfdSNavdeep Parhar 	    X_INGPADBOUNDARY_SHIFT;
467e3207e19SNavdeep Parhar 	pad = fl_pad;
4680dbc6cfdSNavdeep Parhar 	if (fl_pad < (1 << pad_shift) ||
4690dbc6cfdSNavdeep Parhar 	    fl_pad > (1 << (pad_shift + M_INGPADBOUNDARY)) ||
4700dbc6cfdSNavdeep Parhar 	    !powerof2(fl_pad)) {
471e3207e19SNavdeep Parhar 		/*
472e3207e19SNavdeep Parhar 		 * If there is any chance that we might use buffer packing and
473e3207e19SNavdeep Parhar 		 * the chip is a T4, then pick 64 as the pad/pack boundary.  Set
4740dbc6cfdSNavdeep Parhar 		 * it to the minimum allowed in all other cases.
475e3207e19SNavdeep Parhar 		 */
4760dbc6cfdSNavdeep Parhar 		pad = is_t4(sc) && buffer_packing ? 64 : 1 << pad_shift;
477e3207e19SNavdeep Parhar 
478e3207e19SNavdeep Parhar 		/*
479e3207e19SNavdeep Parhar 		 * For fl_pad = 0 we'll still write a reasonable value to the
480e3207e19SNavdeep Parhar 		 * register but all the freelists will opt out of padding.
481e3207e19SNavdeep Parhar 		 * We'll complain here only if the user tried to set it to a
482e3207e19SNavdeep Parhar 		 * value greater than 0 that was invalid.
483e3207e19SNavdeep Parhar 		 */
484e3207e19SNavdeep Parhar 		if (fl_pad > 0) {
485e3207e19SNavdeep Parhar 			device_printf(sc->dev, "Invalid hw.cxgbe.fl_pad value"
486e3207e19SNavdeep Parhar 			    " (%d), using %d instead.\n", fl_pad, pad);
487e3207e19SNavdeep Parhar 		}
488e3207e19SNavdeep Parhar 	}
489e3207e19SNavdeep Parhar 	m = V_INGPADBOUNDARY(M_INGPADBOUNDARY);
4900dbc6cfdSNavdeep Parhar 	v = V_INGPADBOUNDARY(ilog2(pad) - pad_shift);
491e3207e19SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL, m, v);
492e3207e19SNavdeep Parhar 
493e3207e19SNavdeep Parhar 	if (is_t4(sc)) {
494e3207e19SNavdeep Parhar 		if (fl_pack != -1 && fl_pack != pad) {
495e3207e19SNavdeep Parhar 			/* Complain but carry on. */
496e3207e19SNavdeep Parhar 			device_printf(sc->dev, "hw.cxgbe.fl_pack (%d) ignored,"
497e3207e19SNavdeep Parhar 			    " using %d instead.\n", fl_pack, pad);
498e3207e19SNavdeep Parhar 		}
499e3207e19SNavdeep Parhar 		return;
500e3207e19SNavdeep Parhar 	}
501e3207e19SNavdeep Parhar 
502e3207e19SNavdeep Parhar 	pack = fl_pack;
503e3207e19SNavdeep Parhar 	if (fl_pack < 16 || fl_pack == 32 || fl_pack > 4096 ||
504e3207e19SNavdeep Parhar 	    !powerof2(fl_pack)) {
505e3207e19SNavdeep Parhar 		pack = max(sc->params.pci.mps, CACHE_LINE_SIZE);
506e3207e19SNavdeep Parhar 		MPASS(powerof2(pack));
507e3207e19SNavdeep Parhar 		if (pack < 16)
508e3207e19SNavdeep Parhar 			pack = 16;
509e3207e19SNavdeep Parhar 		if (pack == 32)
510e3207e19SNavdeep Parhar 			pack = 64;
511e3207e19SNavdeep Parhar 		if (pack > 4096)
512e3207e19SNavdeep Parhar 			pack = 4096;
513e3207e19SNavdeep Parhar 		if (fl_pack != -1) {
514e3207e19SNavdeep Parhar 			device_printf(sc->dev, "Invalid hw.cxgbe.fl_pack value"
515e3207e19SNavdeep Parhar 			    " (%d), using %d instead.\n", fl_pack, pack);
516e3207e19SNavdeep Parhar 		}
517e3207e19SNavdeep Parhar 	}
518e3207e19SNavdeep Parhar 	m = V_INGPACKBOUNDARY(M_INGPACKBOUNDARY);
519e3207e19SNavdeep Parhar 	if (pack == 16)
520e3207e19SNavdeep Parhar 		v = V_INGPACKBOUNDARY(0);
521e3207e19SNavdeep Parhar 	else
522e3207e19SNavdeep Parhar 		v = V_INGPACKBOUNDARY(ilog2(pack) - 5);
523e3207e19SNavdeep Parhar 
524e3207e19SNavdeep Parhar 	MPASS(!is_t4(sc));	/* T4 doesn't have SGE_CONTROL2 */
525e3207e19SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL2, m, v);
526e3207e19SNavdeep Parhar }
527e3207e19SNavdeep Parhar 
528cf738022SNavdeep Parhar /*
529cf738022SNavdeep Parhar  * adap->params.vpd.cclk must be set up before this is called.
530cf738022SNavdeep Parhar  */
531d14b0ac1SNavdeep Parhar void
532d14b0ac1SNavdeep Parhar t4_tweak_chip_settings(struct adapter *sc)
533d14b0ac1SNavdeep Parhar {
534d14b0ac1SNavdeep Parhar 	int i;
535d14b0ac1SNavdeep Parhar 	uint32_t v, m;
536d14b0ac1SNavdeep Parhar 	int intr_timer[SGE_NTIMERS] = {1, 5, 10, 50, 100, 200};
537cf738022SNavdeep Parhar 	int timer_max = M_TIMERVALUE0 * 1000 / sc->params.vpd.cclk;
538d14b0ac1SNavdeep Parhar 	int intr_pktcount[SGE_NCOUNTERS] = {1, 8, 16, 32}; /* 63 max */
539d14b0ac1SNavdeep Parhar 	uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE);
54038035ed6SNavdeep Parhar 	static int sge_flbuf_sizes[] = {
5411458bff9SNavdeep Parhar 		MCLBYTES,
5421458bff9SNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES
5431458bff9SNavdeep Parhar 		MJUMPAGESIZE,
54438035ed6SNavdeep Parhar 		MJUMPAGESIZE - CL_METADATA_SIZE,
54538035ed6SNavdeep Parhar 		MJUMPAGESIZE - 2 * MSIZE - CL_METADATA_SIZE,
5461458bff9SNavdeep Parhar #endif
5471458bff9SNavdeep Parhar 		MJUM9BYTES,
5481458bff9SNavdeep Parhar 		MJUM16BYTES,
54938035ed6SNavdeep Parhar 		MCLBYTES - MSIZE - CL_METADATA_SIZE,
55038035ed6SNavdeep Parhar 		MJUM9BYTES - CL_METADATA_SIZE,
55138035ed6SNavdeep Parhar 		MJUM16BYTES - CL_METADATA_SIZE,
5521458bff9SNavdeep Parhar 	};
553d14b0ac1SNavdeep Parhar 
554d14b0ac1SNavdeep Parhar 	KASSERT(sc->flags & MASTER_PF,
555d14b0ac1SNavdeep Parhar 	    ("%s: trying to change chip settings when not master.", __func__));
556d14b0ac1SNavdeep Parhar 
5571458bff9SNavdeep Parhar 	m = V_PKTSHIFT(M_PKTSHIFT) | F_RXPKTCPLMODE | F_EGRSTATUSPAGESIZE;
558d14b0ac1SNavdeep Parhar 	v = V_PKTSHIFT(fl_pktshift) | F_RXPKTCPLMODE |
5594defc81bSNavdeep Parhar 	    V_EGRSTATUSPAGESIZE(spg_len == 128);
560d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL, m, v);
56154e4ee71SNavdeep Parhar 
562e3207e19SNavdeep Parhar 	setup_pad_and_pack_boundaries(sc);
5631458bff9SNavdeep Parhar 
564d14b0ac1SNavdeep Parhar 	v = V_HOSTPAGESIZEPF0(PAGE_SHIFT - 10) |
565733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF1(PAGE_SHIFT - 10) |
566733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF2(PAGE_SHIFT - 10) |
567733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF3(PAGE_SHIFT - 10) |
568733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF4(PAGE_SHIFT - 10) |
569733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF5(PAGE_SHIFT - 10) |
570733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF6(PAGE_SHIFT - 10) |
571733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF7(PAGE_SHIFT - 10);
572d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_HOST_PAGE_SIZE, v);
573733b9277SNavdeep Parhar 
57438035ed6SNavdeep Parhar 	KASSERT(nitems(sge_flbuf_sizes) <= SGE_FLBUF_SIZES,
57538035ed6SNavdeep Parhar 	    ("%s: hw buffer size table too big", __func__));
57638035ed6SNavdeep Parhar 	for (i = 0; i < min(nitems(sge_flbuf_sizes), SGE_FLBUF_SIZES); i++) {
57754e4ee71SNavdeep Parhar 		t4_write_reg(sc, A_SGE_FL_BUFFER_SIZE0 + (4 * i),
57838035ed6SNavdeep Parhar 		    sge_flbuf_sizes[i]);
57954e4ee71SNavdeep Parhar 	}
58054e4ee71SNavdeep Parhar 
581d14b0ac1SNavdeep Parhar 	v = V_THRESHOLD_0(intr_pktcount[0]) | V_THRESHOLD_1(intr_pktcount[1]) |
582d14b0ac1SNavdeep Parhar 	    V_THRESHOLD_2(intr_pktcount[2]) | V_THRESHOLD_3(intr_pktcount[3]);
583d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_INGRESS_RX_THRESHOLD, v);
58454e4ee71SNavdeep Parhar 
585cf738022SNavdeep Parhar 	KASSERT(intr_timer[0] <= timer_max,
586cf738022SNavdeep Parhar 	    ("%s: not a single usable timer (%d, %d)", __func__, intr_timer[0],
587cf738022SNavdeep Parhar 	    timer_max));
588cf738022SNavdeep Parhar 	for (i = 1; i < nitems(intr_timer); i++) {
589cf738022SNavdeep Parhar 		KASSERT(intr_timer[i] >= intr_timer[i - 1],
590cf738022SNavdeep Parhar 		    ("%s: timers not listed in increasing order (%d)",
591cf738022SNavdeep Parhar 		    __func__, i));
592cf738022SNavdeep Parhar 
593cf738022SNavdeep Parhar 		while (intr_timer[i] > timer_max) {
594cf738022SNavdeep Parhar 			if (i == nitems(intr_timer) - 1) {
595cf738022SNavdeep Parhar 				intr_timer[i] = timer_max;
596cf738022SNavdeep Parhar 				break;
597cf738022SNavdeep Parhar 			}
598cf738022SNavdeep Parhar 			intr_timer[i] += intr_timer[i - 1];
599cf738022SNavdeep Parhar 			intr_timer[i] /= 2;
600cf738022SNavdeep Parhar 		}
601cf738022SNavdeep Parhar 	}
602cf738022SNavdeep Parhar 
603d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE0(us_to_core_ticks(sc, intr_timer[0])) |
604d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE1(us_to_core_ticks(sc, intr_timer[1]));
605d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_0_AND_1, v);
606d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE2(us_to_core_ticks(sc, intr_timer[2])) |
607d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE3(us_to_core_ticks(sc, intr_timer[3]));
608d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_2_AND_3, v);
609d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE4(us_to_core_ticks(sc, intr_timer[4])) |
610d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE5(us_to_core_ticks(sc, intr_timer[5]));
611d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_4_AND_5, v);
61286e02bf2SNavdeep Parhar 
613d491f8caSNavdeep Parhar 	if (chip_id(sc) >= CHELSIO_T6) {
614d491f8caSNavdeep Parhar 		m = V_TSCALE(M_TSCALE);
615d491f8caSNavdeep Parhar 		if (tscale == 1)
616d491f8caSNavdeep Parhar 			v = 0;
617d491f8caSNavdeep Parhar 		else
618d491f8caSNavdeep Parhar 			v = V_TSCALE(tscale - 2);
619d491f8caSNavdeep Parhar 		t4_set_reg_field(sc, A_SGE_ITP_CONTROL, m, v);
6202f318252SNavdeep Parhar 
6212f318252SNavdeep Parhar 		if (sc->debug_flags & DF_DISABLE_TCB_CACHE) {
6222f318252SNavdeep Parhar 			m = V_RDTHRESHOLD(M_RDTHRESHOLD) | F_WRTHRTHRESHEN |
6232f318252SNavdeep Parhar 			    V_WRTHRTHRESH(M_WRTHRTHRESH);
6242f318252SNavdeep Parhar 			t4_tp_pio_read(sc, &v, 1, A_TP_CMM_CONFIG, 1);
6252f318252SNavdeep Parhar 			v &= ~m;
6262f318252SNavdeep Parhar 			v |= V_RDTHRESHOLD(1) | F_WRTHRTHRESHEN |
6272f318252SNavdeep Parhar 			    V_WRTHRTHRESH(16);
6282f318252SNavdeep Parhar 			t4_tp_pio_write(sc, &v, 1, A_TP_CMM_CONFIG, 1);
6292f318252SNavdeep Parhar 		}
630d491f8caSNavdeep Parhar 	}
631d491f8caSNavdeep Parhar 
6327cba15b1SNavdeep Parhar 	/* 4K, 16K, 64K, 256K DDP "page sizes" for TDDP */
633d14b0ac1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6);
634d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_ULP_RX_TDDP_PSZ, v);
635d14b0ac1SNavdeep Parhar 
6367cba15b1SNavdeep Parhar 	/*
6377cba15b1SNavdeep Parhar 	 * 4K, 8K, 16K, 64K DDP "page sizes" for iSCSI DDP.  These have been
6387cba15b1SNavdeep Parhar 	 * chosen with MAXPHYS = 128K in mind.  The largest DDP buffer that we
6397cba15b1SNavdeep Parhar 	 * may have to deal with is MAXPHYS + 1 page.
6407cba15b1SNavdeep Parhar 	 */
6417cba15b1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(1) | V_HPZ2(2) | V_HPZ3(4);
6427cba15b1SNavdeep Parhar 	t4_write_reg(sc, A_ULP_RX_ISCSI_PSZ, v);
6437cba15b1SNavdeep Parhar 
6447cba15b1SNavdeep Parhar 	/* We use multiple DDP page sizes both in plain-TOE and ISCSI modes. */
6457cba15b1SNavdeep Parhar 	m = v = F_TDDPTAGTCB | F_ISCSITAGTCB;
646d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_ULP_RX_CTL, m, v);
647d14b0ac1SNavdeep Parhar 
648d14b0ac1SNavdeep Parhar 	m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET |
649d14b0ac1SNavdeep Parhar 	    F_RESETDDPOFFSET;
650d14b0ac1SNavdeep Parhar 	v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET;
651d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_TP_PARA_REG5, m, v);
652d14b0ac1SNavdeep Parhar }
653d14b0ac1SNavdeep Parhar 
654d14b0ac1SNavdeep Parhar /*
655e3207e19SNavdeep Parhar  * SGE wants the buffer to be at least 64B and then a multiple of 16.  If
6568f6690d3SJohn Baldwin  * padding is in use, the buffer's start and end need to be aligned to the pad
657b741402cSNavdeep Parhar  * boundary as well.  We'll just make sure that the size is a multiple of the
658b741402cSNavdeep Parhar  * boundary here, it is up to the buffer allocation code to make sure the start
659b741402cSNavdeep Parhar  * of the buffer is aligned as well.
66038035ed6SNavdeep Parhar  */
66138035ed6SNavdeep Parhar static inline int
662e3207e19SNavdeep Parhar hwsz_ok(struct adapter *sc, int hwsz)
66338035ed6SNavdeep Parhar {
66490e7434aSNavdeep Parhar 	int mask = fl_pad ? sc->params.sge.pad_boundary - 1 : 16 - 1;
66538035ed6SNavdeep Parhar 
666b741402cSNavdeep Parhar 	return (hwsz >= 64 && (hwsz & mask) == 0);
66738035ed6SNavdeep Parhar }
66838035ed6SNavdeep Parhar 
66938035ed6SNavdeep Parhar /*
670d14b0ac1SNavdeep Parhar  * XXX: driver really should be able to deal with unexpected settings.
671d14b0ac1SNavdeep Parhar  */
672d14b0ac1SNavdeep Parhar int
673d14b0ac1SNavdeep Parhar t4_read_chip_settings(struct adapter *sc)
674d14b0ac1SNavdeep Parhar {
675d14b0ac1SNavdeep Parhar 	struct sge *s = &sc->sge;
67690e7434aSNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
6771458bff9SNavdeep Parhar 	int i, j, n, rc = 0;
678d14b0ac1SNavdeep Parhar 	uint32_t m, v, r;
679d14b0ac1SNavdeep Parhar 	uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE);
68038035ed6SNavdeep Parhar 	static int sw_buf_sizes[] = {	/* Sorted by size */
6811458bff9SNavdeep Parhar 		MCLBYTES,
6821458bff9SNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES
6831458bff9SNavdeep Parhar 		MJUMPAGESIZE,
6841458bff9SNavdeep Parhar #endif
6851458bff9SNavdeep Parhar 		MJUM9BYTES,
6861458bff9SNavdeep Parhar 		MJUM16BYTES
6871458bff9SNavdeep Parhar 	};
68838035ed6SNavdeep Parhar 	struct sw_zone_info *swz, *safe_swz;
68938035ed6SNavdeep Parhar 	struct hw_buf_info *hwb;
690d14b0ac1SNavdeep Parhar 
69190e7434aSNavdeep Parhar 	m = F_RXPKTCPLMODE;
69290e7434aSNavdeep Parhar 	v = F_RXPKTCPLMODE;
69359c1e950SJohn Baldwin 	r = sc->params.sge.sge_control;
694d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
695d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid SGE_CONTROL(0x%x)\n", r);
696733b9277SNavdeep Parhar 		rc = EINVAL;
697733b9277SNavdeep Parhar 	}
698733b9277SNavdeep Parhar 
69990e7434aSNavdeep Parhar 	/*
70090e7434aSNavdeep Parhar 	 * If this changes then every single use of PAGE_SHIFT in the driver
70190e7434aSNavdeep Parhar 	 * needs to be carefully reviewed for PAGE_SHIFT vs sp->page_shift.
70290e7434aSNavdeep Parhar 	 */
70390e7434aSNavdeep Parhar 	if (sp->page_shift != PAGE_SHIFT) {
704d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid SGE_HOST_PAGE_SIZE(0x%x)\n", r);
705733b9277SNavdeep Parhar 		rc = EINVAL;
706733b9277SNavdeep Parhar 	}
707733b9277SNavdeep Parhar 
70838035ed6SNavdeep Parhar 	/* Filter out unusable hw buffer sizes entirely (mark with -2). */
70938035ed6SNavdeep Parhar 	hwb = &s->hw_buf_info[0];
71038035ed6SNavdeep Parhar 	for (i = 0; i < nitems(s->hw_buf_info); i++, hwb++) {
71159c1e950SJohn Baldwin 		r = sc->params.sge.sge_fl_buffer_size[i];
71238035ed6SNavdeep Parhar 		hwb->size = r;
713e3207e19SNavdeep Parhar 		hwb->zidx = hwsz_ok(sc, r) ? -1 : -2;
71438035ed6SNavdeep Parhar 		hwb->next = -1;
7151458bff9SNavdeep Parhar 	}
71638035ed6SNavdeep Parhar 
71738035ed6SNavdeep Parhar 	/*
71838035ed6SNavdeep Parhar 	 * Create a sorted list in decreasing order of hw buffer sizes (and so
71938035ed6SNavdeep Parhar 	 * increasing order of spare area) for each software zone.
720e3207e19SNavdeep Parhar 	 *
721e3207e19SNavdeep Parhar 	 * If padding is enabled then the start and end of the buffer must align
722e3207e19SNavdeep Parhar 	 * to the pad boundary; if packing is enabled then they must align with
723e3207e19SNavdeep Parhar 	 * the pack boundary as well.  Allocations from the cluster zones are
724e3207e19SNavdeep Parhar 	 * aligned to min(size, 4K), so the buffer starts at that alignment and
725e3207e19SNavdeep Parhar 	 * ends at hwb->size alignment.  If mbuf inlining is allowed the
726e3207e19SNavdeep Parhar 	 * starting alignment will be reduced to MSIZE and the driver will
727e3207e19SNavdeep Parhar 	 * exercise appropriate caution when deciding on the best buffer layout
728e3207e19SNavdeep Parhar 	 * to use.
72938035ed6SNavdeep Parhar 	 */
73038035ed6SNavdeep Parhar 	n = 0;	/* no usable buffer size to begin with */
73138035ed6SNavdeep Parhar 	swz = &s->sw_zone_info[0];
73238035ed6SNavdeep Parhar 	safe_swz = NULL;
73338035ed6SNavdeep Parhar 	for (i = 0; i < SW_ZONE_SIZES; i++, swz++) {
73438035ed6SNavdeep Parhar 		int8_t head = -1, tail = -1;
73538035ed6SNavdeep Parhar 
73638035ed6SNavdeep Parhar 		swz->size = sw_buf_sizes[i];
73738035ed6SNavdeep Parhar 		swz->zone = m_getzone(swz->size);
73838035ed6SNavdeep Parhar 		swz->type = m_gettype(swz->size);
73938035ed6SNavdeep Parhar 
740e3207e19SNavdeep Parhar 		if (swz->size < PAGE_SIZE) {
741e3207e19SNavdeep Parhar 			MPASS(powerof2(swz->size));
74290e7434aSNavdeep Parhar 			if (fl_pad && (swz->size % sp->pad_boundary != 0))
743e3207e19SNavdeep Parhar 				continue;
744e3207e19SNavdeep Parhar 		}
745e3207e19SNavdeep Parhar 
74638035ed6SNavdeep Parhar 		if (swz->size == safest_rx_cluster)
74738035ed6SNavdeep Parhar 			safe_swz = swz;
74838035ed6SNavdeep Parhar 
74938035ed6SNavdeep Parhar 		hwb = &s->hw_buf_info[0];
75038035ed6SNavdeep Parhar 		for (j = 0; j < SGE_FLBUF_SIZES; j++, hwb++) {
75138035ed6SNavdeep Parhar 			if (hwb->zidx != -1 || hwb->size > swz->size)
7521458bff9SNavdeep Parhar 				continue;
753e3207e19SNavdeep Parhar #ifdef INVARIANTS
754e3207e19SNavdeep Parhar 			if (fl_pad)
75590e7434aSNavdeep Parhar 				MPASS(hwb->size % sp->pad_boundary == 0);
756e3207e19SNavdeep Parhar #endif
75738035ed6SNavdeep Parhar 			hwb->zidx = i;
75838035ed6SNavdeep Parhar 			if (head == -1)
75938035ed6SNavdeep Parhar 				head = tail = j;
76038035ed6SNavdeep Parhar 			else if (hwb->size < s->hw_buf_info[tail].size) {
76138035ed6SNavdeep Parhar 				s->hw_buf_info[tail].next = j;
76238035ed6SNavdeep Parhar 				tail = j;
76338035ed6SNavdeep Parhar 			} else {
76438035ed6SNavdeep Parhar 				int8_t *cur;
76538035ed6SNavdeep Parhar 				struct hw_buf_info *t;
76638035ed6SNavdeep Parhar 
76738035ed6SNavdeep Parhar 				for (cur = &head; *cur != -1; cur = &t->next) {
76838035ed6SNavdeep Parhar 					t = &s->hw_buf_info[*cur];
76938035ed6SNavdeep Parhar 					if (hwb->size == t->size) {
77038035ed6SNavdeep Parhar 						hwb->zidx = -2;
7711458bff9SNavdeep Parhar 						break;
7721458bff9SNavdeep Parhar 					}
77338035ed6SNavdeep Parhar 					if (hwb->size > t->size) {
77438035ed6SNavdeep Parhar 						hwb->next = *cur;
77538035ed6SNavdeep Parhar 						*cur = j;
77638035ed6SNavdeep Parhar 						break;
77738035ed6SNavdeep Parhar 					}
77838035ed6SNavdeep Parhar 				}
77938035ed6SNavdeep Parhar 			}
78038035ed6SNavdeep Parhar 		}
78138035ed6SNavdeep Parhar 		swz->head_hwidx = head;
78238035ed6SNavdeep Parhar 		swz->tail_hwidx = tail;
78338035ed6SNavdeep Parhar 
78438035ed6SNavdeep Parhar 		if (tail != -1) {
78538035ed6SNavdeep Parhar 			n++;
78638035ed6SNavdeep Parhar 			if (swz->size - s->hw_buf_info[tail].size >=
78738035ed6SNavdeep Parhar 			    CL_METADATA_SIZE)
78838035ed6SNavdeep Parhar 				sc->flags |= BUF_PACKING_OK;
78938035ed6SNavdeep Parhar 		}
7901458bff9SNavdeep Parhar 	}
7911458bff9SNavdeep Parhar 	if (n == 0) {
7921458bff9SNavdeep Parhar 		device_printf(sc->dev, "no usable SGE FL buffer size.\n");
7931458bff9SNavdeep Parhar 		rc = EINVAL;
794733b9277SNavdeep Parhar 	}
79538035ed6SNavdeep Parhar 
79638035ed6SNavdeep Parhar 	s->safe_hwidx1 = -1;
79738035ed6SNavdeep Parhar 	s->safe_hwidx2 = -1;
79838035ed6SNavdeep Parhar 	if (safe_swz != NULL) {
79938035ed6SNavdeep Parhar 		s->safe_hwidx1 = safe_swz->head_hwidx;
80038035ed6SNavdeep Parhar 		for (i = safe_swz->head_hwidx; i != -1; i = hwb->next) {
80138035ed6SNavdeep Parhar 			int spare;
80238035ed6SNavdeep Parhar 
80338035ed6SNavdeep Parhar 			hwb = &s->hw_buf_info[i];
804e3207e19SNavdeep Parhar #ifdef INVARIANTS
805e3207e19SNavdeep Parhar 			if (fl_pad)
80690e7434aSNavdeep Parhar 				MPASS(hwb->size % sp->pad_boundary == 0);
807e3207e19SNavdeep Parhar #endif
80838035ed6SNavdeep Parhar 			spare = safe_swz->size - hwb->size;
809e3207e19SNavdeep Parhar 			if (spare >= CL_METADATA_SIZE) {
81038035ed6SNavdeep Parhar 				s->safe_hwidx2 = i;
81138035ed6SNavdeep Parhar 				break;
81238035ed6SNavdeep Parhar 			}
81338035ed6SNavdeep Parhar 		}
814e3207e19SNavdeep Parhar 	}
815733b9277SNavdeep Parhar 
8166af45170SJohn Baldwin 	if (sc->flags & IS_VF)
8176af45170SJohn Baldwin 		return (0);
8186af45170SJohn Baldwin 
819d14b0ac1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6);
820d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_ULP_RX_TDDP_PSZ);
821d14b0ac1SNavdeep Parhar 	if (r != v) {
822d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid ULP_RX_TDDP_PSZ(0x%x)\n", r);
823d14b0ac1SNavdeep Parhar 		rc = EINVAL;
824d14b0ac1SNavdeep Parhar 	}
825733b9277SNavdeep Parhar 
826d14b0ac1SNavdeep Parhar 	m = v = F_TDDPTAGTCB;
827d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_ULP_RX_CTL);
828d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
829d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid ULP_RX_CTL(0x%x)\n", r);
830d14b0ac1SNavdeep Parhar 		rc = EINVAL;
831d14b0ac1SNavdeep Parhar 	}
832d14b0ac1SNavdeep Parhar 
833d14b0ac1SNavdeep Parhar 	m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET |
834d14b0ac1SNavdeep Parhar 	    F_RESETDDPOFFSET;
835d14b0ac1SNavdeep Parhar 	v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET;
836d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_TP_PARA_REG5);
837d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
838d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid TP_PARA_REG5(0x%x)\n", r);
839d14b0ac1SNavdeep Parhar 		rc = EINVAL;
840d14b0ac1SNavdeep Parhar 	}
841d14b0ac1SNavdeep Parhar 
842c45b1868SNavdeep Parhar 	t4_init_tp_params(sc, 1);
843d14b0ac1SNavdeep Parhar 
844d14b0ac1SNavdeep Parhar 	t4_read_mtu_tbl(sc, sc->params.mtus, NULL);
845d14b0ac1SNavdeep Parhar 	t4_load_mtus(sc, sc->params.mtus, sc->params.a_wnd, sc->params.b_wnd);
846d14b0ac1SNavdeep Parhar 
847733b9277SNavdeep Parhar 	return (rc);
84854e4ee71SNavdeep Parhar }
84954e4ee71SNavdeep Parhar 
85054e4ee71SNavdeep Parhar int
85154e4ee71SNavdeep Parhar t4_create_dma_tag(struct adapter *sc)
85254e4ee71SNavdeep Parhar {
85354e4ee71SNavdeep Parhar 	int rc;
85454e4ee71SNavdeep Parhar 
85554e4ee71SNavdeep Parhar 	rc = bus_dma_tag_create(bus_get_dma_tag(sc->dev), 1, 0,
85654e4ee71SNavdeep Parhar 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, BUS_SPACE_MAXSIZE,
85754e4ee71SNavdeep Parhar 	    BUS_SPACE_UNRESTRICTED, BUS_SPACE_MAXSIZE, BUS_DMA_ALLOCNOW, NULL,
85854e4ee71SNavdeep Parhar 	    NULL, &sc->dmat);
85954e4ee71SNavdeep Parhar 	if (rc != 0) {
86054e4ee71SNavdeep Parhar 		device_printf(sc->dev,
86154e4ee71SNavdeep Parhar 		    "failed to create main DMA tag: %d\n", rc);
86254e4ee71SNavdeep Parhar 	}
86354e4ee71SNavdeep Parhar 
86454e4ee71SNavdeep Parhar 	return (rc);
86554e4ee71SNavdeep Parhar }
86654e4ee71SNavdeep Parhar 
8676e22f9f3SNavdeep Parhar void
8686e22f9f3SNavdeep Parhar t4_sge_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx,
8696e22f9f3SNavdeep Parhar     struct sysctl_oid_list *children)
8706e22f9f3SNavdeep Parhar {
87190e7434aSNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
8726e22f9f3SNavdeep Parhar 
87338035ed6SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "buffer_sizes",
87438035ed6SNavdeep Parhar 	    CTLTYPE_STRING | CTLFLAG_RD, &sc->sge, 0, sysctl_bufsizes, "A",
87538035ed6SNavdeep Parhar 	    "freelist buffer sizes");
87638035ed6SNavdeep Parhar 
8776e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pktshift", CTLFLAG_RD,
87890e7434aSNavdeep Parhar 	    NULL, sp->fl_pktshift, "payload DMA offset in rx buffer (bytes)");
8796e22f9f3SNavdeep Parhar 
8806e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pad", CTLFLAG_RD,
88190e7434aSNavdeep Parhar 	    NULL, sp->pad_boundary, "payload pad boundary (bytes)");
8826e22f9f3SNavdeep Parhar 
8836e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "spg_len", CTLFLAG_RD,
88490e7434aSNavdeep Parhar 	    NULL, sp->spg_len, "status page size (bytes)");
8856e22f9f3SNavdeep Parhar 
8866e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "cong_drop", CTLFLAG_RD,
8876e22f9f3SNavdeep Parhar 	    NULL, cong_drop, "congestion drop setting");
8881458bff9SNavdeep Parhar 
8891458bff9SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pack", CTLFLAG_RD,
89090e7434aSNavdeep Parhar 	    NULL, sp->pack_boundary, "payload pack boundary (bytes)");
8916e22f9f3SNavdeep Parhar }
8926e22f9f3SNavdeep Parhar 
89354e4ee71SNavdeep Parhar int
89454e4ee71SNavdeep Parhar t4_destroy_dma_tag(struct adapter *sc)
89554e4ee71SNavdeep Parhar {
89654e4ee71SNavdeep Parhar 	if (sc->dmat)
89754e4ee71SNavdeep Parhar 		bus_dma_tag_destroy(sc->dmat);
89854e4ee71SNavdeep Parhar 
89954e4ee71SNavdeep Parhar 	return (0);
90054e4ee71SNavdeep Parhar }
90154e4ee71SNavdeep Parhar 
90254e4ee71SNavdeep Parhar /*
903733b9277SNavdeep Parhar  * Allocate and initialize the firmware event queue and the management queue.
90454e4ee71SNavdeep Parhar  *
90554e4ee71SNavdeep Parhar  * Returns errno on failure.  Resources allocated up to that point may still be
90654e4ee71SNavdeep Parhar  * allocated.  Caller is responsible for cleanup in case this function fails.
90754e4ee71SNavdeep Parhar  */
90854e4ee71SNavdeep Parhar int
909f7dfe243SNavdeep Parhar t4_setup_adapter_queues(struct adapter *sc)
91054e4ee71SNavdeep Parhar {
911733b9277SNavdeep Parhar 	int rc;
91254e4ee71SNavdeep Parhar 
91354e4ee71SNavdeep Parhar 	ADAPTER_LOCK_ASSERT_NOTOWNED(sc);
91454e4ee71SNavdeep Parhar 
915733b9277SNavdeep Parhar 	sysctl_ctx_init(&sc->ctx);
916733b9277SNavdeep Parhar 	sc->flags |= ADAP_SYSCTL_CTX;
91754e4ee71SNavdeep Parhar 
91856599263SNavdeep Parhar 	/*
91956599263SNavdeep Parhar 	 * Firmware event queue
92056599263SNavdeep Parhar 	 */
921733b9277SNavdeep Parhar 	rc = alloc_fwq(sc);
922aa95b653SNavdeep Parhar 	if (rc != 0)
923f7dfe243SNavdeep Parhar 		return (rc);
924f7dfe243SNavdeep Parhar 
925f7dfe243SNavdeep Parhar 	/*
926733b9277SNavdeep Parhar 	 * Management queue.  This is just a control queue that uses the fwq as
927733b9277SNavdeep Parhar 	 * its associated iq.
928f7dfe243SNavdeep Parhar 	 */
9296af45170SJohn Baldwin 	if (!(sc->flags & IS_VF))
930733b9277SNavdeep Parhar 		rc = alloc_mgmtq(sc);
93154e4ee71SNavdeep Parhar 
93254e4ee71SNavdeep Parhar 	return (rc);
93354e4ee71SNavdeep Parhar }
93454e4ee71SNavdeep Parhar 
93554e4ee71SNavdeep Parhar /*
93654e4ee71SNavdeep Parhar  * Idempotent
93754e4ee71SNavdeep Parhar  */
93854e4ee71SNavdeep Parhar int
939f7dfe243SNavdeep Parhar t4_teardown_adapter_queues(struct adapter *sc)
94054e4ee71SNavdeep Parhar {
94154e4ee71SNavdeep Parhar 
94254e4ee71SNavdeep Parhar 	ADAPTER_LOCK_ASSERT_NOTOWNED(sc);
94354e4ee71SNavdeep Parhar 
944733b9277SNavdeep Parhar 	/* Do this before freeing the queue */
945733b9277SNavdeep Parhar 	if (sc->flags & ADAP_SYSCTL_CTX) {
946f7dfe243SNavdeep Parhar 		sysctl_ctx_free(&sc->ctx);
947733b9277SNavdeep Parhar 		sc->flags &= ~ADAP_SYSCTL_CTX;
948f7dfe243SNavdeep Parhar 	}
949f7dfe243SNavdeep Parhar 
950733b9277SNavdeep Parhar 	free_mgmtq(sc);
951733b9277SNavdeep Parhar 	free_fwq(sc);
95254e4ee71SNavdeep Parhar 
95354e4ee71SNavdeep Parhar 	return (0);
95454e4ee71SNavdeep Parhar }
95554e4ee71SNavdeep Parhar 
95638035ed6SNavdeep Parhar /* Maximum payload that can be delivered with a single iq descriptor */
9578340ece5SNavdeep Parhar static inline int
95838035ed6SNavdeep Parhar mtu_to_max_payload(struct adapter *sc, int mtu, const int toe)
9598340ece5SNavdeep Parhar {
96038035ed6SNavdeep Parhar 	int payload;
9618340ece5SNavdeep Parhar 
9626eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD
96338035ed6SNavdeep Parhar 	if (toe) {
96438035ed6SNavdeep Parhar 		payload = sc->tt.rx_coalesce ?
96538035ed6SNavdeep Parhar 		    G_RXCOALESCESIZE(t4_read_reg(sc, A_TP_PARA_REG2)) : mtu;
96638035ed6SNavdeep Parhar 	} else {
96738035ed6SNavdeep Parhar #endif
96838035ed6SNavdeep Parhar 		/* large enough even when hw VLAN extraction is disabled */
96990e7434aSNavdeep Parhar 		payload = sc->params.sge.fl_pktshift + ETHER_HDR_LEN +
97090e7434aSNavdeep Parhar 		    ETHER_VLAN_ENCAP_LEN + mtu;
97138035ed6SNavdeep Parhar #ifdef TCP_OFFLOAD
9726eb3180fSNavdeep Parhar 	}
9736eb3180fSNavdeep Parhar #endif
97438035ed6SNavdeep Parhar 
97538035ed6SNavdeep Parhar 	return (payload);
97638035ed6SNavdeep Parhar }
9776eb3180fSNavdeep Parhar 
978733b9277SNavdeep Parhar int
979fe2ebb76SJohn Baldwin t4_setup_vi_queues(struct vi_info *vi)
980733b9277SNavdeep Parhar {
981*f549e352SNavdeep Parhar 	int rc = 0, i, intr_idx, iqidx;
982733b9277SNavdeep Parhar 	struct sge_rxq *rxq;
983733b9277SNavdeep Parhar 	struct sge_txq *txq;
984733b9277SNavdeep Parhar 	struct sge_wrq *ctrlq;
98509fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
986733b9277SNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
987733b9277SNavdeep Parhar 	struct sge_wrq *ofld_txq;
988298d969cSNavdeep Parhar #endif
989298d969cSNavdeep Parhar #ifdef DEV_NETMAP
99062291463SNavdeep Parhar 	int saved_idx;
991298d969cSNavdeep Parhar 	struct sge_nm_rxq *nm_rxq;
992298d969cSNavdeep Parhar 	struct sge_nm_txq *nm_txq;
993733b9277SNavdeep Parhar #endif
994733b9277SNavdeep Parhar 	char name[16];
995fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
996733b9277SNavdeep Parhar 	struct adapter *sc = pi->adapter;
997fe2ebb76SJohn Baldwin 	struct ifnet *ifp = vi->ifp;
998fe2ebb76SJohn Baldwin 	struct sysctl_oid *oid = device_get_sysctl_tree(vi->dev);
999733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
1000e3207e19SNavdeep Parhar 	int maxp, mtu = ifp->if_mtu;
1001733b9277SNavdeep Parhar 
1002733b9277SNavdeep Parhar 	/* Interrupt vector to start from (when using multiple vectors) */
1003*f549e352SNavdeep Parhar 	intr_idx = vi->first_intr;
1004fe2ebb76SJohn Baldwin 
1005fe2ebb76SJohn Baldwin #ifdef DEV_NETMAP
100662291463SNavdeep Parhar 	saved_idx = intr_idx;
100762291463SNavdeep Parhar 	if (ifp->if_capabilities & IFCAP_NETMAP) {
100862291463SNavdeep Parhar 
100962291463SNavdeep Parhar 		/* netmap is supported with direct interrupts only. */
1010*f549e352SNavdeep Parhar 		MPASS(!forwarding_intr_to_fwq(sc));
101162291463SNavdeep Parhar 
1012fe2ebb76SJohn Baldwin 		/*
1013fe2ebb76SJohn Baldwin 		 * We don't have buffers to back the netmap rx queues
1014fe2ebb76SJohn Baldwin 		 * right now so we create the queues in a way that
1015fe2ebb76SJohn Baldwin 		 * doesn't set off any congestion signal in the chip.
1016fe2ebb76SJohn Baldwin 		 */
101762291463SNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "nm_rxq",
1018fe2ebb76SJohn Baldwin 		    CTLFLAG_RD, NULL, "rx queues");
1019fe2ebb76SJohn Baldwin 		for_each_nm_rxq(vi, i, nm_rxq) {
1020fe2ebb76SJohn Baldwin 			rc = alloc_nm_rxq(vi, nm_rxq, intr_idx, i, oid);
1021fe2ebb76SJohn Baldwin 			if (rc != 0)
1022fe2ebb76SJohn Baldwin 				goto done;
1023fe2ebb76SJohn Baldwin 			intr_idx++;
1024fe2ebb76SJohn Baldwin 		}
1025fe2ebb76SJohn Baldwin 
102662291463SNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "nm_txq",
1027fe2ebb76SJohn Baldwin 		    CTLFLAG_RD, NULL, "tx queues");
1028fe2ebb76SJohn Baldwin 		for_each_nm_txq(vi, i, nm_txq) {
1029*f549e352SNavdeep Parhar 			iqidx = vi->first_nm_rxq + (i % vi->nnmrxq);
1030*f549e352SNavdeep Parhar 			rc = alloc_nm_txq(vi, nm_txq, iqidx, i, oid);
1031fe2ebb76SJohn Baldwin 			if (rc != 0)
1032fe2ebb76SJohn Baldwin 				goto done;
1033fe2ebb76SJohn Baldwin 		}
1034fe2ebb76SJohn Baldwin 	}
103562291463SNavdeep Parhar 
103662291463SNavdeep Parhar 	/* Normal rx queues and netmap rx queues share the same interrupts. */
103762291463SNavdeep Parhar 	intr_idx = saved_idx;
1038fe2ebb76SJohn Baldwin #endif
1039733b9277SNavdeep Parhar 
1040733b9277SNavdeep Parhar 	/*
1041*f549e352SNavdeep Parhar 	 * Allocate rx queues first because a default iqid is required when
1042*f549e352SNavdeep Parhar 	 * creating a tx queue.
1043733b9277SNavdeep Parhar 	 */
104438035ed6SNavdeep Parhar 	maxp = mtu_to_max_payload(sc, mtu, 0);
1045fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "rxq",
1046298d969cSNavdeep Parhar 	    CTLFLAG_RD, NULL, "rx queues");
1047fe2ebb76SJohn Baldwin 	for_each_rxq(vi, i, rxq) {
104854e4ee71SNavdeep Parhar 
1049fe2ebb76SJohn Baldwin 		init_iq(&rxq->iq, sc, vi->tmr_idx, vi->pktc_idx, vi->qsize_rxq);
105054e4ee71SNavdeep Parhar 
105154e4ee71SNavdeep Parhar 		snprintf(name, sizeof(name), "%s rxq%d-fl",
1052fe2ebb76SJohn Baldwin 		    device_get_nameunit(vi->dev), i);
1053fe2ebb76SJohn Baldwin 		init_fl(sc, &rxq->fl, vi->qsize_rxq / 8, maxp, name);
105454e4ee71SNavdeep Parhar 
1055*f549e352SNavdeep Parhar 		rc = alloc_rxq(vi, rxq,
1056*f549e352SNavdeep Parhar 		    forwarding_intr_to_fwq(sc) ? -1 : intr_idx, i, oid);
105754e4ee71SNavdeep Parhar 		if (rc != 0)
105854e4ee71SNavdeep Parhar 			goto done;
1059733b9277SNavdeep Parhar 		intr_idx++;
1060733b9277SNavdeep Parhar 	}
106162291463SNavdeep Parhar #ifdef DEV_NETMAP
106262291463SNavdeep Parhar 	if (ifp->if_capabilities & IFCAP_NETMAP)
106362291463SNavdeep Parhar 		intr_idx = saved_idx + max(vi->nrxq, vi->nnmrxq);
106462291463SNavdeep Parhar #endif
106509fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
106638035ed6SNavdeep Parhar 	maxp = mtu_to_max_payload(sc, mtu, 1);
1067fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "ofld_rxq",
1068*f549e352SNavdeep Parhar 	    CTLFLAG_RD, NULL, "rx queues for offloaded TCP connections");
1069fe2ebb76SJohn Baldwin 	for_each_ofld_rxq(vi, i, ofld_rxq) {
1070733b9277SNavdeep Parhar 
107108cd1f11SNavdeep Parhar 		init_iq(&ofld_rxq->iq, sc, vi->ofld_tmr_idx, vi->ofld_pktc_idx,
1072fe2ebb76SJohn Baldwin 		    vi->qsize_rxq);
1073733b9277SNavdeep Parhar 
1074733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%s ofld_rxq%d-fl",
1075fe2ebb76SJohn Baldwin 		    device_get_nameunit(vi->dev), i);
1076fe2ebb76SJohn Baldwin 		init_fl(sc, &ofld_rxq->fl, vi->qsize_rxq / 8, maxp, name);
1077733b9277SNavdeep Parhar 
1078*f549e352SNavdeep Parhar 		rc = alloc_ofld_rxq(vi, ofld_rxq,
1079*f549e352SNavdeep Parhar 		    forwarding_intr_to_fwq(sc) ? -1 : intr_idx, i, oid);
1080733b9277SNavdeep Parhar 		if (rc != 0)
1081733b9277SNavdeep Parhar 			goto done;
1082733b9277SNavdeep Parhar 		intr_idx++;
1083733b9277SNavdeep Parhar 	}
1084733b9277SNavdeep Parhar #endif
1085733b9277SNavdeep Parhar 
1086733b9277SNavdeep Parhar 	/*
1087*f549e352SNavdeep Parhar 	 * Now the tx queues.
1088733b9277SNavdeep Parhar 	 */
1089fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "txq", CTLFLAG_RD,
1090733b9277SNavdeep Parhar 	    NULL, "tx queues");
1091fe2ebb76SJohn Baldwin 	for_each_txq(vi, i, txq) {
1092*f549e352SNavdeep Parhar 		iqidx = vi->first_rxq + (i % vi->nrxq);
109354e4ee71SNavdeep Parhar 		snprintf(name, sizeof(name), "%s txq%d",
1094fe2ebb76SJohn Baldwin 		    device_get_nameunit(vi->dev), i);
1095*f549e352SNavdeep Parhar 		init_eq(sc, &txq->eq, EQ_ETH, vi->qsize_txq, pi->tx_chan,
1096*f549e352SNavdeep Parhar 		    sc->sge.rxq[iqidx].iq.cntxt_id, name);
109754e4ee71SNavdeep Parhar 
1098fe2ebb76SJohn Baldwin 		rc = alloc_txq(vi, txq, i, oid);
109954e4ee71SNavdeep Parhar 		if (rc != 0)
110054e4ee71SNavdeep Parhar 			goto done;
110154e4ee71SNavdeep Parhar 	}
110209fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1103fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "ofld_txq",
1104733b9277SNavdeep Parhar 	    CTLFLAG_RD, NULL, "tx queues for offloaded TCP connections");
1105fe2ebb76SJohn Baldwin 	for_each_ofld_txq(vi, i, ofld_txq) {
1106298d969cSNavdeep Parhar 		struct sysctl_oid *oid2;
1107733b9277SNavdeep Parhar 
1108*f549e352SNavdeep Parhar 		iqidx = vi->first_ofld_rxq + (i % vi->nofldrxq);
1109733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%s ofld_txq%d",
1110fe2ebb76SJohn Baldwin 		    device_get_nameunit(vi->dev), i);
111190e7434aSNavdeep Parhar 		init_eq(sc, &ofld_txq->eq, EQ_OFLD, vi->qsize_txq, pi->tx_chan,
1112*f549e352SNavdeep Parhar 		    sc->sge.ofld_rxq[iqidx].iq.cntxt_id, name);
1113733b9277SNavdeep Parhar 
1114733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%d", i);
1115fe2ebb76SJohn Baldwin 		oid2 = SYSCTL_ADD_NODE(&vi->ctx, SYSCTL_CHILDREN(oid), OID_AUTO,
1116733b9277SNavdeep Parhar 		    name, CTLFLAG_RD, NULL, "offload tx queue");
1117733b9277SNavdeep Parhar 
1118fe2ebb76SJohn Baldwin 		rc = alloc_wrq(sc, vi, ofld_txq, oid2);
1119298d969cSNavdeep Parhar 		if (rc != 0)
1120298d969cSNavdeep Parhar 			goto done;
1121298d969cSNavdeep Parhar 	}
1122298d969cSNavdeep Parhar #endif
1123733b9277SNavdeep Parhar 
1124733b9277SNavdeep Parhar 	/*
1125733b9277SNavdeep Parhar 	 * Finally, the control queue.
1126733b9277SNavdeep Parhar 	 */
11276af45170SJohn Baldwin 	if (!IS_MAIN_VI(vi) || sc->flags & IS_VF)
1128fe2ebb76SJohn Baldwin 		goto done;
1129fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "ctrlq", CTLFLAG_RD,
1130733b9277SNavdeep Parhar 	    NULL, "ctrl queue");
1131733b9277SNavdeep Parhar 	ctrlq = &sc->sge.ctrlq[pi->port_id];
1132fe2ebb76SJohn Baldwin 	snprintf(name, sizeof(name), "%s ctrlq", device_get_nameunit(vi->dev));
1133*f549e352SNavdeep Parhar 	init_eq(sc, &ctrlq->eq, EQ_CTRL, CTRL_EQ_QSIZE, pi->tx_chan,
1134*f549e352SNavdeep Parhar 	    sc->sge.rxq[vi->first_rxq].iq.cntxt_id, name);
1135fe2ebb76SJohn Baldwin 	rc = alloc_wrq(sc, vi, ctrlq, oid);
1136733b9277SNavdeep Parhar 
113754e4ee71SNavdeep Parhar done:
113854e4ee71SNavdeep Parhar 	if (rc)
1139fe2ebb76SJohn Baldwin 		t4_teardown_vi_queues(vi);
114054e4ee71SNavdeep Parhar 
114154e4ee71SNavdeep Parhar 	return (rc);
114254e4ee71SNavdeep Parhar }
114354e4ee71SNavdeep Parhar 
114454e4ee71SNavdeep Parhar /*
114554e4ee71SNavdeep Parhar  * Idempotent
114654e4ee71SNavdeep Parhar  */
114754e4ee71SNavdeep Parhar int
1148fe2ebb76SJohn Baldwin t4_teardown_vi_queues(struct vi_info *vi)
114954e4ee71SNavdeep Parhar {
115054e4ee71SNavdeep Parhar 	int i;
1151fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
1152733b9277SNavdeep Parhar 	struct adapter *sc = pi->adapter;
115354e4ee71SNavdeep Parhar 	struct sge_rxq *rxq;
115454e4ee71SNavdeep Parhar 	struct sge_txq *txq;
115509fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1156733b9277SNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
1157733b9277SNavdeep Parhar 	struct sge_wrq *ofld_txq;
1158733b9277SNavdeep Parhar #endif
1159298d969cSNavdeep Parhar #ifdef DEV_NETMAP
1160298d969cSNavdeep Parhar 	struct sge_nm_rxq *nm_rxq;
1161298d969cSNavdeep Parhar 	struct sge_nm_txq *nm_txq;
1162298d969cSNavdeep Parhar #endif
116354e4ee71SNavdeep Parhar 
116454e4ee71SNavdeep Parhar 	/* Do this before freeing the queues */
1165fe2ebb76SJohn Baldwin 	if (vi->flags & VI_SYSCTL_CTX) {
1166fe2ebb76SJohn Baldwin 		sysctl_ctx_free(&vi->ctx);
1167fe2ebb76SJohn Baldwin 		vi->flags &= ~VI_SYSCTL_CTX;
116854e4ee71SNavdeep Parhar 	}
116954e4ee71SNavdeep Parhar 
1170fe2ebb76SJohn Baldwin #ifdef DEV_NETMAP
117162291463SNavdeep Parhar 	if (vi->ifp->if_capabilities & IFCAP_NETMAP) {
1172fe2ebb76SJohn Baldwin 		for_each_nm_txq(vi, i, nm_txq) {
1173fe2ebb76SJohn Baldwin 			free_nm_txq(vi, nm_txq);
1174fe2ebb76SJohn Baldwin 		}
1175fe2ebb76SJohn Baldwin 
1176fe2ebb76SJohn Baldwin 		for_each_nm_rxq(vi, i, nm_rxq) {
1177fe2ebb76SJohn Baldwin 			free_nm_rxq(vi, nm_rxq);
1178fe2ebb76SJohn Baldwin 		}
1179fe2ebb76SJohn Baldwin 	}
1180fe2ebb76SJohn Baldwin #endif
1181fe2ebb76SJohn Baldwin 
1182733b9277SNavdeep Parhar 	/*
1183733b9277SNavdeep Parhar 	 * Take down all the tx queues first, as they reference the rx queues
1184733b9277SNavdeep Parhar 	 * (for egress updates, etc.).
1185733b9277SNavdeep Parhar 	 */
1186733b9277SNavdeep Parhar 
11876af45170SJohn Baldwin 	if (IS_MAIN_VI(vi) && !(sc->flags & IS_VF))
1188733b9277SNavdeep Parhar 		free_wrq(sc, &sc->sge.ctrlq[pi->port_id]);
1189733b9277SNavdeep Parhar 
1190fe2ebb76SJohn Baldwin 	for_each_txq(vi, i, txq) {
1191fe2ebb76SJohn Baldwin 		free_txq(vi, txq);
119254e4ee71SNavdeep Parhar 	}
119309fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1194fe2ebb76SJohn Baldwin 	for_each_ofld_txq(vi, i, ofld_txq) {
1195733b9277SNavdeep Parhar 		free_wrq(sc, ofld_txq);
1196733b9277SNavdeep Parhar 	}
1197733b9277SNavdeep Parhar #endif
1198733b9277SNavdeep Parhar 
1199733b9277SNavdeep Parhar 	/*
1200*f549e352SNavdeep Parhar 	 * Then take down the rx queues.
1201733b9277SNavdeep Parhar 	 */
1202733b9277SNavdeep Parhar 
1203fe2ebb76SJohn Baldwin 	for_each_rxq(vi, i, rxq) {
1204fe2ebb76SJohn Baldwin 		free_rxq(vi, rxq);
120554e4ee71SNavdeep Parhar 	}
120609fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1207fe2ebb76SJohn Baldwin 	for_each_ofld_rxq(vi, i, ofld_rxq) {
1208fe2ebb76SJohn Baldwin 		free_ofld_rxq(vi, ofld_rxq);
1209733b9277SNavdeep Parhar 	}
1210733b9277SNavdeep Parhar #endif
1211733b9277SNavdeep Parhar 
121254e4ee71SNavdeep Parhar 	return (0);
121354e4ee71SNavdeep Parhar }
121454e4ee71SNavdeep Parhar 
1215733b9277SNavdeep Parhar /*
1216733b9277SNavdeep Parhar  * Deals with errors and the firmware event queue.  All data rx queues forward
1217733b9277SNavdeep Parhar  * their interrupt to the firmware event queue.
1218733b9277SNavdeep Parhar  */
121954e4ee71SNavdeep Parhar void
122054e4ee71SNavdeep Parhar t4_intr_all(void *arg)
122154e4ee71SNavdeep Parhar {
122254e4ee71SNavdeep Parhar 	struct adapter *sc = arg;
1223733b9277SNavdeep Parhar 	struct sge_iq *fwq = &sc->sge.fwq;
122454e4ee71SNavdeep Parhar 
122554e4ee71SNavdeep Parhar 	t4_intr_err(arg);
1226733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&fwq->state, IQS_IDLE, IQS_BUSY)) {
1227733b9277SNavdeep Parhar 		service_iq(fwq, 0);
1228733b9277SNavdeep Parhar 		atomic_cmpset_int(&fwq->state, IQS_BUSY, IQS_IDLE);
122954e4ee71SNavdeep Parhar 	}
123054e4ee71SNavdeep Parhar }
123154e4ee71SNavdeep Parhar 
123254e4ee71SNavdeep Parhar /* Deals with error interrupts */
123354e4ee71SNavdeep Parhar void
123454e4ee71SNavdeep Parhar t4_intr_err(void *arg)
123554e4ee71SNavdeep Parhar {
123654e4ee71SNavdeep Parhar 	struct adapter *sc = arg;
123754e4ee71SNavdeep Parhar 
123854e4ee71SNavdeep Parhar 	t4_write_reg(sc, MYPF_REG(A_PCIE_PF_CLI), 0);
123954e4ee71SNavdeep Parhar 	t4_slow_intr_handler(sc);
124054e4ee71SNavdeep Parhar }
124154e4ee71SNavdeep Parhar 
124254e4ee71SNavdeep Parhar void
124354e4ee71SNavdeep Parhar t4_intr_evt(void *arg)
124454e4ee71SNavdeep Parhar {
124554e4ee71SNavdeep Parhar 	struct sge_iq *iq = arg;
12462be67d29SNavdeep Parhar 
1247733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) {
1248733b9277SNavdeep Parhar 		service_iq(iq, 0);
1249733b9277SNavdeep Parhar 		atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE);
12502be67d29SNavdeep Parhar 	}
12512be67d29SNavdeep Parhar }
12522be67d29SNavdeep Parhar 
1253733b9277SNavdeep Parhar void
1254733b9277SNavdeep Parhar t4_intr(void *arg)
12552be67d29SNavdeep Parhar {
12562be67d29SNavdeep Parhar 	struct sge_iq *iq = arg;
1257733b9277SNavdeep Parhar 
1258733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) {
1259733b9277SNavdeep Parhar 		service_iq(iq, 0);
1260733b9277SNavdeep Parhar 		atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE);
1261733b9277SNavdeep Parhar 	}
1262733b9277SNavdeep Parhar }
1263733b9277SNavdeep Parhar 
126462291463SNavdeep Parhar void
126562291463SNavdeep Parhar t4_vi_intr(void *arg)
126662291463SNavdeep Parhar {
126762291463SNavdeep Parhar 	struct irq *irq = arg;
126862291463SNavdeep Parhar 
126962291463SNavdeep Parhar #ifdef DEV_NETMAP
127062291463SNavdeep Parhar 	if (atomic_cmpset_int(&irq->nm_state, NM_ON, NM_BUSY)) {
127162291463SNavdeep Parhar 		t4_nm_intr(irq->nm_rxq);
127262291463SNavdeep Parhar 		atomic_cmpset_int(&irq->nm_state, NM_BUSY, NM_ON);
127362291463SNavdeep Parhar 	}
127462291463SNavdeep Parhar #endif
127562291463SNavdeep Parhar 	if (irq->rxq != NULL)
127662291463SNavdeep Parhar 		t4_intr(irq->rxq);
127762291463SNavdeep Parhar }
127862291463SNavdeep Parhar 
127946f48ee5SNavdeep Parhar static inline int
128046f48ee5SNavdeep Parhar sort_before_lro(struct lro_ctrl *lro)
128146f48ee5SNavdeep Parhar {
128246f48ee5SNavdeep Parhar 
128346f48ee5SNavdeep Parhar 	return (lro->lro_mbuf_max != 0);
128446f48ee5SNavdeep Parhar }
128546f48ee5SNavdeep Parhar 
1286733b9277SNavdeep Parhar /*
1287733b9277SNavdeep Parhar  * Deals with anything and everything on the given ingress queue.
1288733b9277SNavdeep Parhar  */
1289733b9277SNavdeep Parhar static int
1290733b9277SNavdeep Parhar service_iq(struct sge_iq *iq, int budget)
1291733b9277SNavdeep Parhar {
1292733b9277SNavdeep Parhar 	struct sge_iq *q;
129309fe6320SNavdeep Parhar 	struct sge_rxq *rxq = iq_to_rxq(iq);	/* Use iff iq is part of rxq */
12944d6db4e0SNavdeep Parhar 	struct sge_fl *fl;			/* Use iff IQ_HAS_FL */
129554e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
1296b2daa9a9SNavdeep Parhar 	struct iq_desc *d = &iq->desc[iq->cidx];
12974d6db4e0SNavdeep Parhar 	int ndescs = 0, limit;
12984d6db4e0SNavdeep Parhar 	int rsp_type, refill;
1299733b9277SNavdeep Parhar 	uint32_t lq;
13004d6db4e0SNavdeep Parhar 	uint16_t fl_hw_cidx;
1301733b9277SNavdeep Parhar 	struct mbuf *m0;
1302733b9277SNavdeep Parhar 	STAILQ_HEAD(, sge_iq) iql = STAILQ_HEAD_INITIALIZER(iql);
1303480e603cSNavdeep Parhar #if defined(INET) || defined(INET6)
1304480e603cSNavdeep Parhar 	const struct timeval lro_timeout = {0, sc->lro_timeout};
130546f48ee5SNavdeep Parhar 	struct lro_ctrl *lro = &rxq->lro;
1306480e603cSNavdeep Parhar #endif
1307733b9277SNavdeep Parhar 
1308733b9277SNavdeep Parhar 	KASSERT(iq->state == IQS_BUSY, ("%s: iq %p not BUSY", __func__, iq));
1309733b9277SNavdeep Parhar 
13104d6db4e0SNavdeep Parhar 	limit = budget ? budget : iq->qsize / 16;
13114d6db4e0SNavdeep Parhar 
13124d6db4e0SNavdeep Parhar 	if (iq->flags & IQ_HAS_FL) {
13134d6db4e0SNavdeep Parhar 		fl = &rxq->fl;
13144d6db4e0SNavdeep Parhar 		fl_hw_cidx = fl->hw_cidx;	/* stable snapshot */
13154d6db4e0SNavdeep Parhar 	} else {
13164d6db4e0SNavdeep Parhar 		fl = NULL;
13174d6db4e0SNavdeep Parhar 		fl_hw_cidx = 0;			/* to silence gcc warning */
13184d6db4e0SNavdeep Parhar 	}
13194d6db4e0SNavdeep Parhar 
132046f48ee5SNavdeep Parhar #if defined(INET) || defined(INET6)
132146f48ee5SNavdeep Parhar 	if (iq->flags & IQ_ADJ_CREDIT) {
132246f48ee5SNavdeep Parhar 		MPASS(sort_before_lro(lro));
132346f48ee5SNavdeep Parhar 		iq->flags &= ~IQ_ADJ_CREDIT;
132446f48ee5SNavdeep Parhar 		if ((d->rsp.u.type_gen & F_RSPD_GEN) != iq->gen) {
132546f48ee5SNavdeep Parhar 			tcp_lro_flush_all(lro);
132646f48ee5SNavdeep Parhar 			t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(1) |
132746f48ee5SNavdeep Parhar 			    V_INGRESSQID((u32)iq->cntxt_id) |
132846f48ee5SNavdeep Parhar 			    V_SEINTARM(iq->intr_params));
132946f48ee5SNavdeep Parhar 			return (0);
133046f48ee5SNavdeep Parhar 		}
133146f48ee5SNavdeep Parhar 		ndescs = 1;
133246f48ee5SNavdeep Parhar 	}
133346f48ee5SNavdeep Parhar #else
133446f48ee5SNavdeep Parhar 	MPASS((iq->flags & IQ_ADJ_CREDIT) == 0);
133546f48ee5SNavdeep Parhar #endif
133646f48ee5SNavdeep Parhar 
1337733b9277SNavdeep Parhar 	/*
1338733b9277SNavdeep Parhar 	 * We always come back and check the descriptor ring for new indirect
1339733b9277SNavdeep Parhar 	 * interrupts and other responses after running a single handler.
1340733b9277SNavdeep Parhar 	 */
1341733b9277SNavdeep Parhar 	for (;;) {
1342b2daa9a9SNavdeep Parhar 		while ((d->rsp.u.type_gen & F_RSPD_GEN) == iq->gen) {
134354e4ee71SNavdeep Parhar 
134454e4ee71SNavdeep Parhar 			rmb();
134554e4ee71SNavdeep Parhar 
13464d6db4e0SNavdeep Parhar 			refill = 0;
1347733b9277SNavdeep Parhar 			m0 = NULL;
1348b2daa9a9SNavdeep Parhar 			rsp_type = G_RSPD_TYPE(d->rsp.u.type_gen);
1349b2daa9a9SNavdeep Parhar 			lq = be32toh(d->rsp.pldbuflen_qid);
135054e4ee71SNavdeep Parhar 
1351733b9277SNavdeep Parhar 			switch (rsp_type) {
1352733b9277SNavdeep Parhar 			case X_RSPD_TYPE_FLBUF:
135354e4ee71SNavdeep Parhar 
1354733b9277SNavdeep Parhar 				KASSERT(iq->flags & IQ_HAS_FL,
1355733b9277SNavdeep Parhar 				    ("%s: data for an iq (%p) with no freelist",
1356733b9277SNavdeep Parhar 				    __func__, iq));
1357733b9277SNavdeep Parhar 
13584d6db4e0SNavdeep Parhar 				m0 = get_fl_payload(sc, fl, lq);
13591458bff9SNavdeep Parhar 				if (__predict_false(m0 == NULL))
13601458bff9SNavdeep Parhar 					goto process_iql;
13614d6db4e0SNavdeep Parhar 				refill = IDXDIFF(fl->hw_cidx, fl_hw_cidx, fl->sidx) > 2;
1362733b9277SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP
1363733b9277SNavdeep Parhar 				/*
1364733b9277SNavdeep Parhar 				 * 60 bit timestamp for the payload is
1365733b9277SNavdeep Parhar 				 * *(uint64_t *)m0->m_pktdat.  Note that it is
1366733b9277SNavdeep Parhar 				 * in the leading free-space in the mbuf.  The
1367733b9277SNavdeep Parhar 				 * kernel can clobber it during a pullup,
1368733b9277SNavdeep Parhar 				 * m_copymdata, etc.  You need to make sure that
1369733b9277SNavdeep Parhar 				 * the mbuf reaches you unmolested if you care
1370733b9277SNavdeep Parhar 				 * about the timestamp.
1371733b9277SNavdeep Parhar 				 */
1372733b9277SNavdeep Parhar 				*(uint64_t *)m0->m_pktdat =
1373733b9277SNavdeep Parhar 				    be64toh(ctrl->u.last_flit) &
1374733b9277SNavdeep Parhar 				    0xfffffffffffffff;
1375733b9277SNavdeep Parhar #endif
1376733b9277SNavdeep Parhar 
1377733b9277SNavdeep Parhar 				/* fall through */
1378733b9277SNavdeep Parhar 
1379733b9277SNavdeep Parhar 			case X_RSPD_TYPE_CPL:
1380b2daa9a9SNavdeep Parhar 				KASSERT(d->rss.opcode < NUM_CPL_CMDS,
1381733b9277SNavdeep Parhar 				    ("%s: bad opcode %02x.", __func__,
1382b2daa9a9SNavdeep Parhar 				    d->rss.opcode));
1383671bf2b8SNavdeep Parhar 				t4_cpl_handler[d->rss.opcode](iq, &d->rss, m0);
1384733b9277SNavdeep Parhar 				break;
1385733b9277SNavdeep Parhar 
1386733b9277SNavdeep Parhar 			case X_RSPD_TYPE_INTR:
1387733b9277SNavdeep Parhar 
1388733b9277SNavdeep Parhar 				/*
1389733b9277SNavdeep Parhar 				 * Interrupts should be forwarded only to queues
1390733b9277SNavdeep Parhar 				 * that are not forwarding their interrupts.
1391733b9277SNavdeep Parhar 				 * This means service_iq can recurse but only 1
1392733b9277SNavdeep Parhar 				 * level deep.
1393733b9277SNavdeep Parhar 				 */
1394733b9277SNavdeep Parhar 				KASSERT(budget == 0,
1395733b9277SNavdeep Parhar 				    ("%s: budget %u, rsp_type %u", __func__,
1396733b9277SNavdeep Parhar 				    budget, rsp_type));
1397733b9277SNavdeep Parhar 
139898005176SNavdeep Parhar 				/*
139998005176SNavdeep Parhar 				 * There are 1K interrupt-capable queues (qids 0
140098005176SNavdeep Parhar 				 * through 1023).  A response type indicating a
140198005176SNavdeep Parhar 				 * forwarded interrupt with a qid >= 1K is an
140298005176SNavdeep Parhar 				 * iWARP async notification.
140398005176SNavdeep Parhar 				 */
140498005176SNavdeep Parhar 				if (lq >= 1024) {
1405671bf2b8SNavdeep Parhar                                         t4_an_handler(iq, &d->rsp);
140698005176SNavdeep Parhar                                         break;
140798005176SNavdeep Parhar                                 }
140898005176SNavdeep Parhar 
1409ec55567cSJohn Baldwin 				q = sc->sge.iqmap[lq - sc->sge.iq_start -
1410ec55567cSJohn Baldwin 				    sc->sge.iq_base];
1411733b9277SNavdeep Parhar 				if (atomic_cmpset_int(&q->state, IQS_IDLE,
1412733b9277SNavdeep Parhar 				    IQS_BUSY)) {
14134d6db4e0SNavdeep Parhar 					if (service_iq(q, q->qsize / 16) == 0) {
1414733b9277SNavdeep Parhar 						atomic_cmpset_int(&q->state,
1415733b9277SNavdeep Parhar 						    IQS_BUSY, IQS_IDLE);
1416733b9277SNavdeep Parhar 					} else {
1417733b9277SNavdeep Parhar 						STAILQ_INSERT_TAIL(&iql, q,
1418733b9277SNavdeep Parhar 						    link);
1419733b9277SNavdeep Parhar 					}
1420733b9277SNavdeep Parhar 				}
1421733b9277SNavdeep Parhar 				break;
1422733b9277SNavdeep Parhar 
1423733b9277SNavdeep Parhar 			default:
142498005176SNavdeep Parhar 				KASSERT(0,
142598005176SNavdeep Parhar 				    ("%s: illegal response type %d on iq %p",
142698005176SNavdeep Parhar 				    __func__, rsp_type, iq));
142798005176SNavdeep Parhar 				log(LOG_ERR,
142898005176SNavdeep Parhar 				    "%s: illegal response type %d on iq %p",
142998005176SNavdeep Parhar 				    device_get_nameunit(sc->dev), rsp_type, iq);
143009fe6320SNavdeep Parhar 				break;
143154e4ee71SNavdeep Parhar 			}
143256599263SNavdeep Parhar 
1433b2daa9a9SNavdeep Parhar 			d++;
1434b2daa9a9SNavdeep Parhar 			if (__predict_false(++iq->cidx == iq->sidx)) {
1435b2daa9a9SNavdeep Parhar 				iq->cidx = 0;
1436b2daa9a9SNavdeep Parhar 				iq->gen ^= F_RSPD_GEN;
1437b2daa9a9SNavdeep Parhar 				d = &iq->desc[0];
1438b2daa9a9SNavdeep Parhar 			}
1439b2daa9a9SNavdeep Parhar 			if (__predict_false(++ndescs == limit)) {
1440315048f2SJohn Baldwin 				t4_write_reg(sc, sc->sge_gts_reg,
1441733b9277SNavdeep Parhar 				    V_CIDXINC(ndescs) |
1442733b9277SNavdeep Parhar 				    V_INGRESSQID(iq->cntxt_id) |
1443733b9277SNavdeep Parhar 				    V_SEINTARM(V_QINTR_TIMER_IDX(X_TIMERREG_UPDATE_CIDX)));
1444733b9277SNavdeep Parhar 				ndescs = 0;
1445733b9277SNavdeep Parhar 
1446480e603cSNavdeep Parhar #if defined(INET) || defined(INET6)
1447480e603cSNavdeep Parhar 				if (iq->flags & IQ_LRO_ENABLED &&
144846f48ee5SNavdeep Parhar 				    !sort_before_lro(lro) &&
1449480e603cSNavdeep Parhar 				    sc->lro_timeout != 0) {
145046f48ee5SNavdeep Parhar 					tcp_lro_flush_inactive(lro,
1451480e603cSNavdeep Parhar 					    &lro_timeout);
1452480e603cSNavdeep Parhar 				}
1453480e603cSNavdeep Parhar #endif
1454480e603cSNavdeep Parhar 
1455861e42b2SNavdeep Parhar 				if (budget) {
14564d6db4e0SNavdeep Parhar 					if (iq->flags & IQ_HAS_FL) {
1457861e42b2SNavdeep Parhar 						FL_LOCK(fl);
1458861e42b2SNavdeep Parhar 						refill_fl(sc, fl, 32);
1459861e42b2SNavdeep Parhar 						FL_UNLOCK(fl);
1460861e42b2SNavdeep Parhar 					}
1461733b9277SNavdeep Parhar 					return (EINPROGRESS);
146254e4ee71SNavdeep Parhar 				}
1463733b9277SNavdeep Parhar 			}
14644d6db4e0SNavdeep Parhar 			if (refill) {
14654d6db4e0SNavdeep Parhar 				FL_LOCK(fl);
14664d6db4e0SNavdeep Parhar 				refill_fl(sc, fl, 32);
14674d6db4e0SNavdeep Parhar 				FL_UNLOCK(fl);
14684d6db4e0SNavdeep Parhar 				fl_hw_cidx = fl->hw_cidx;
14694d6db4e0SNavdeep Parhar 			}
1470861e42b2SNavdeep Parhar 		}
1471733b9277SNavdeep Parhar 
14721458bff9SNavdeep Parhar process_iql:
1473733b9277SNavdeep Parhar 		if (STAILQ_EMPTY(&iql))
1474733b9277SNavdeep Parhar 			break;
1475733b9277SNavdeep Parhar 
1476733b9277SNavdeep Parhar 		/*
1477733b9277SNavdeep Parhar 		 * Process the head only, and send it to the back of the list if
1478733b9277SNavdeep Parhar 		 * it's still not done.
1479733b9277SNavdeep Parhar 		 */
1480733b9277SNavdeep Parhar 		q = STAILQ_FIRST(&iql);
1481733b9277SNavdeep Parhar 		STAILQ_REMOVE_HEAD(&iql, link);
1482733b9277SNavdeep Parhar 		if (service_iq(q, q->qsize / 8) == 0)
1483733b9277SNavdeep Parhar 			atomic_cmpset_int(&q->state, IQS_BUSY, IQS_IDLE);
1484733b9277SNavdeep Parhar 		else
1485733b9277SNavdeep Parhar 			STAILQ_INSERT_TAIL(&iql, q, link);
1486733b9277SNavdeep Parhar 	}
1487733b9277SNavdeep Parhar 
1488a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
1489733b9277SNavdeep Parhar 	if (iq->flags & IQ_LRO_ENABLED) {
149046f48ee5SNavdeep Parhar 		if (ndescs > 0 && lro->lro_mbuf_count > 8) {
149146f48ee5SNavdeep Parhar 			MPASS(sort_before_lro(lro));
149246f48ee5SNavdeep Parhar 			/* hold back one credit and don't flush LRO state */
149346f48ee5SNavdeep Parhar 			iq->flags |= IQ_ADJ_CREDIT;
149446f48ee5SNavdeep Parhar 			ndescs--;
149546f48ee5SNavdeep Parhar 		} else {
14966dd38b87SSepherosa Ziehau 			tcp_lro_flush_all(lro);
1497733b9277SNavdeep Parhar 		}
149846f48ee5SNavdeep Parhar 	}
1499733b9277SNavdeep Parhar #endif
1500733b9277SNavdeep Parhar 
1501315048f2SJohn Baldwin 	t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(ndescs) |
1502733b9277SNavdeep Parhar 	    V_INGRESSQID((u32)iq->cntxt_id) | V_SEINTARM(iq->intr_params));
1503733b9277SNavdeep Parhar 
1504733b9277SNavdeep Parhar 	if (iq->flags & IQ_HAS_FL) {
1505733b9277SNavdeep Parhar 		int starved;
1506733b9277SNavdeep Parhar 
1507733b9277SNavdeep Parhar 		FL_LOCK(fl);
150838035ed6SNavdeep Parhar 		starved = refill_fl(sc, fl, 64);
1509733b9277SNavdeep Parhar 		FL_UNLOCK(fl);
1510733b9277SNavdeep Parhar 		if (__predict_false(starved != 0))
1511733b9277SNavdeep Parhar 			add_fl_to_sfl(sc, fl);
1512733b9277SNavdeep Parhar 	}
1513733b9277SNavdeep Parhar 
1514733b9277SNavdeep Parhar 	return (0);
1515733b9277SNavdeep Parhar }
1516733b9277SNavdeep Parhar 
151738035ed6SNavdeep Parhar static inline int
151838035ed6SNavdeep Parhar cl_has_metadata(struct sge_fl *fl, struct cluster_layout *cll)
15191458bff9SNavdeep Parhar {
152038035ed6SNavdeep Parhar 	int rc = fl->flags & FL_BUF_PACKING || cll->region1 > 0;
15211458bff9SNavdeep Parhar 
152238035ed6SNavdeep Parhar 	if (rc)
152338035ed6SNavdeep Parhar 		MPASS(cll->region3 >= CL_METADATA_SIZE);
152438035ed6SNavdeep Parhar 
152538035ed6SNavdeep Parhar 	return (rc);
15261458bff9SNavdeep Parhar }
15271458bff9SNavdeep Parhar 
152838035ed6SNavdeep Parhar static inline struct cluster_metadata *
152938035ed6SNavdeep Parhar cl_metadata(struct adapter *sc, struct sge_fl *fl, struct cluster_layout *cll,
153038035ed6SNavdeep Parhar     caddr_t cl)
15311458bff9SNavdeep Parhar {
15321458bff9SNavdeep Parhar 
153338035ed6SNavdeep Parhar 	if (cl_has_metadata(fl, cll)) {
153438035ed6SNavdeep Parhar 		struct sw_zone_info *swz = &sc->sge.sw_zone_info[cll->zidx];
15351458bff9SNavdeep Parhar 
153638035ed6SNavdeep Parhar 		return ((struct cluster_metadata *)(cl + swz->size) - 1);
15371458bff9SNavdeep Parhar 	}
153838035ed6SNavdeep Parhar 	return (NULL);
15391458bff9SNavdeep Parhar }
15401458bff9SNavdeep Parhar 
154115c28f87SGleb Smirnoff static void
1542e8fd18f3SGleb Smirnoff rxb_free(struct mbuf *m)
15431458bff9SNavdeep Parhar {
1544e8fd18f3SGleb Smirnoff 	uma_zone_t zone = m->m_ext.ext_arg1;
1545e8fd18f3SGleb Smirnoff 	void *cl = m->m_ext.ext_arg2;
15461458bff9SNavdeep Parhar 
15471458bff9SNavdeep Parhar 	uma_zfree(zone, cl);
154882eff304SNavdeep Parhar 	counter_u64_add(extfree_rels, 1);
15491458bff9SNavdeep Parhar }
15501458bff9SNavdeep Parhar 
155138035ed6SNavdeep Parhar /*
155238035ed6SNavdeep Parhar  * The mbuf returned by this function could be allocated from zone_mbuf or
155338035ed6SNavdeep Parhar  * constructed in spare room in the cluster.
155438035ed6SNavdeep Parhar  *
155538035ed6SNavdeep Parhar  * The mbuf carries the payload in one of these ways
155638035ed6SNavdeep Parhar  * a) frame inside the mbuf (mbuf from zone_mbuf)
155738035ed6SNavdeep Parhar  * b) m_cljset (for clusters without metadata) zone_mbuf
155838035ed6SNavdeep Parhar  * c) m_extaddref (cluster with metadata) inline mbuf
155938035ed6SNavdeep Parhar  * d) m_extaddref (cluster with metadata) zone_mbuf
156038035ed6SNavdeep Parhar  */
15611458bff9SNavdeep Parhar static struct mbuf *
1562b741402cSNavdeep Parhar get_scatter_segment(struct adapter *sc, struct sge_fl *fl, int fr_offset,
1563b741402cSNavdeep Parhar     int remaining)
156438035ed6SNavdeep Parhar {
156538035ed6SNavdeep Parhar 	struct mbuf *m;
156638035ed6SNavdeep Parhar 	struct fl_sdesc *sd = &fl->sdesc[fl->cidx];
156738035ed6SNavdeep Parhar 	struct cluster_layout *cll = &sd->cll;
156838035ed6SNavdeep Parhar 	struct sw_zone_info *swz = &sc->sge.sw_zone_info[cll->zidx];
156938035ed6SNavdeep Parhar 	struct hw_buf_info *hwb = &sc->sge.hw_buf_info[cll->hwidx];
157038035ed6SNavdeep Parhar 	struct cluster_metadata *clm = cl_metadata(sc, fl, cll, sd->cl);
1571b741402cSNavdeep Parhar 	int len, blen;
157238035ed6SNavdeep Parhar 	caddr_t payload;
157338035ed6SNavdeep Parhar 
1574b741402cSNavdeep Parhar 	blen = hwb->size - fl->rx_offset;	/* max possible in this buf */
1575b741402cSNavdeep Parhar 	len = min(remaining, blen);
157638035ed6SNavdeep Parhar 	payload = sd->cl + cll->region1 + fl->rx_offset;
1577e3207e19SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
1578b741402cSNavdeep Parhar 		const u_int l = fr_offset + len;
1579b741402cSNavdeep Parhar 		const u_int pad = roundup2(l, fl->buf_boundary) - l;
1580b741402cSNavdeep Parhar 
1581b741402cSNavdeep Parhar 		if (fl->rx_offset + len + pad < hwb->size)
1582b741402cSNavdeep Parhar 			blen = len + pad;
1583b741402cSNavdeep Parhar 		MPASS(fl->rx_offset + blen <= hwb->size);
1584e3207e19SNavdeep Parhar 	} else {
1585e3207e19SNavdeep Parhar 		MPASS(fl->rx_offset == 0);	/* not packing */
1586e3207e19SNavdeep Parhar 	}
158738035ed6SNavdeep Parhar 
1588b741402cSNavdeep Parhar 
158938035ed6SNavdeep Parhar 	if (sc->sc_do_rxcopy && len < RX_COPY_THRESHOLD) {
159038035ed6SNavdeep Parhar 
159138035ed6SNavdeep Parhar 		/*
159238035ed6SNavdeep Parhar 		 * Copy payload into a freshly allocated mbuf.
159338035ed6SNavdeep Parhar 		 */
159438035ed6SNavdeep Parhar 
1595b741402cSNavdeep Parhar 		m = fr_offset == 0 ?
159638035ed6SNavdeep Parhar 		    m_gethdr(M_NOWAIT, MT_DATA) : m_get(M_NOWAIT, MT_DATA);
159738035ed6SNavdeep Parhar 		if (m == NULL)
159838035ed6SNavdeep Parhar 			return (NULL);
159938035ed6SNavdeep Parhar 		fl->mbuf_allocated++;
160038035ed6SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP
160138035ed6SNavdeep Parhar 		/* Leave room for a timestamp */
160238035ed6SNavdeep Parhar 		m->m_data += 8;
160338035ed6SNavdeep Parhar #endif
160438035ed6SNavdeep Parhar 		/* copy data to mbuf */
160538035ed6SNavdeep Parhar 		bcopy(payload, mtod(m, caddr_t), len);
160638035ed6SNavdeep Parhar 
1607c3fb7725SNavdeep Parhar 	} else if (sd->nmbuf * MSIZE < cll->region1) {
160838035ed6SNavdeep Parhar 
160938035ed6SNavdeep Parhar 		/*
161038035ed6SNavdeep Parhar 		 * There's spare room in the cluster for an mbuf.  Create one
1611ccc69b2fSNavdeep Parhar 		 * and associate it with the payload that's in the cluster.
161238035ed6SNavdeep Parhar 		 */
161338035ed6SNavdeep Parhar 
161438035ed6SNavdeep Parhar 		MPASS(clm != NULL);
1615c3fb7725SNavdeep Parhar 		m = (struct mbuf *)(sd->cl + sd->nmbuf * MSIZE);
161638035ed6SNavdeep Parhar 		/* No bzero required */
1617b4b12e52SGleb Smirnoff 		if (m_init(m, M_NOWAIT, MT_DATA,
1618b741402cSNavdeep Parhar 		    fr_offset == 0 ? M_PKTHDR | M_NOFREE : M_NOFREE))
161938035ed6SNavdeep Parhar 			return (NULL);
162038035ed6SNavdeep Parhar 		fl->mbuf_inlined++;
1621b741402cSNavdeep Parhar 		m_extaddref(m, payload, blen, &clm->refcount, rxb_free,
162238035ed6SNavdeep Parhar 		    swz->zone, sd->cl);
162382eff304SNavdeep Parhar 		if (sd->nmbuf++ == 0)
162482eff304SNavdeep Parhar 			counter_u64_add(extfree_refs, 1);
162538035ed6SNavdeep Parhar 
162638035ed6SNavdeep Parhar 	} else {
162738035ed6SNavdeep Parhar 
162838035ed6SNavdeep Parhar 		/*
162938035ed6SNavdeep Parhar 		 * Grab an mbuf from zone_mbuf and associate it with the
163038035ed6SNavdeep Parhar 		 * payload in the cluster.
163138035ed6SNavdeep Parhar 		 */
163238035ed6SNavdeep Parhar 
1633b741402cSNavdeep Parhar 		m = fr_offset == 0 ?
163438035ed6SNavdeep Parhar 		    m_gethdr(M_NOWAIT, MT_DATA) : m_get(M_NOWAIT, MT_DATA);
163538035ed6SNavdeep Parhar 		if (m == NULL)
163638035ed6SNavdeep Parhar 			return (NULL);
163738035ed6SNavdeep Parhar 		fl->mbuf_allocated++;
1638ccc69b2fSNavdeep Parhar 		if (clm != NULL) {
1639b741402cSNavdeep Parhar 			m_extaddref(m, payload, blen, &clm->refcount,
164038035ed6SNavdeep Parhar 			    rxb_free, swz->zone, sd->cl);
164182eff304SNavdeep Parhar 			if (sd->nmbuf++ == 0)
164282eff304SNavdeep Parhar 				counter_u64_add(extfree_refs, 1);
1643ccc69b2fSNavdeep Parhar 		} else {
164438035ed6SNavdeep Parhar 			m_cljset(m, sd->cl, swz->type);
164538035ed6SNavdeep Parhar 			sd->cl = NULL;	/* consumed, not a recycle candidate */
164638035ed6SNavdeep Parhar 		}
164738035ed6SNavdeep Parhar 	}
1648b741402cSNavdeep Parhar 	if (fr_offset == 0)
1649b741402cSNavdeep Parhar 		m->m_pkthdr.len = remaining;
165038035ed6SNavdeep Parhar 	m->m_len = len;
165138035ed6SNavdeep Parhar 
165238035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
1653b741402cSNavdeep Parhar 		fl->rx_offset += blen;
165438035ed6SNavdeep Parhar 		MPASS(fl->rx_offset <= hwb->size);
165538035ed6SNavdeep Parhar 		if (fl->rx_offset < hwb->size)
165638035ed6SNavdeep Parhar 			return (m);	/* without advancing the cidx */
165738035ed6SNavdeep Parhar 	}
165838035ed6SNavdeep Parhar 
16594d6db4e0SNavdeep Parhar 	if (__predict_false(++fl->cidx % 8 == 0)) {
16604d6db4e0SNavdeep Parhar 		uint16_t cidx = fl->cidx / 8;
16614d6db4e0SNavdeep Parhar 
16624d6db4e0SNavdeep Parhar 		if (__predict_false(cidx == fl->sidx))
16634d6db4e0SNavdeep Parhar 			fl->cidx = cidx = 0;
16644d6db4e0SNavdeep Parhar 		fl->hw_cidx = cidx;
16654d6db4e0SNavdeep Parhar 	}
166638035ed6SNavdeep Parhar 	fl->rx_offset = 0;
166738035ed6SNavdeep Parhar 
166838035ed6SNavdeep Parhar 	return (m);
166938035ed6SNavdeep Parhar }
167038035ed6SNavdeep Parhar 
167138035ed6SNavdeep Parhar static struct mbuf *
16724d6db4e0SNavdeep Parhar get_fl_payload(struct adapter *sc, struct sge_fl *fl, uint32_t len_newbuf)
16731458bff9SNavdeep Parhar {
167438035ed6SNavdeep Parhar 	struct mbuf *m0, *m, **pnext;
1675b741402cSNavdeep Parhar 	u_int remaining;
1676b741402cSNavdeep Parhar 	const u_int total = G_RSPD_LEN(len_newbuf);
16771458bff9SNavdeep Parhar 
16784d6db4e0SNavdeep Parhar 	if (__predict_false(fl->flags & FL_BUF_RESUME)) {
1679368541baSNavdeep Parhar 		M_ASSERTPKTHDR(fl->m0);
1680b741402cSNavdeep Parhar 		MPASS(fl->m0->m_pkthdr.len == total);
1681b741402cSNavdeep Parhar 		MPASS(fl->remaining < total);
16821458bff9SNavdeep Parhar 
168338035ed6SNavdeep Parhar 		m0 = fl->m0;
168438035ed6SNavdeep Parhar 		pnext = fl->pnext;
1685b741402cSNavdeep Parhar 		remaining = fl->remaining;
16864d6db4e0SNavdeep Parhar 		fl->flags &= ~FL_BUF_RESUME;
168738035ed6SNavdeep Parhar 		goto get_segment;
16881458bff9SNavdeep Parhar 	}
16891458bff9SNavdeep Parhar 
169038035ed6SNavdeep Parhar 	if (fl->rx_offset > 0 && len_newbuf & F_RSPD_NEWBUF) {
16911458bff9SNavdeep Parhar 		fl->rx_offset = 0;
16924d6db4e0SNavdeep Parhar 		if (__predict_false(++fl->cidx % 8 == 0)) {
16934d6db4e0SNavdeep Parhar 			uint16_t cidx = fl->cidx / 8;
16944d6db4e0SNavdeep Parhar 
16954d6db4e0SNavdeep Parhar 			if (__predict_false(cidx == fl->sidx))
16964d6db4e0SNavdeep Parhar 				fl->cidx = cidx = 0;
16974d6db4e0SNavdeep Parhar 			fl->hw_cidx = cidx;
16984d6db4e0SNavdeep Parhar 		}
16991458bff9SNavdeep Parhar 	}
17001458bff9SNavdeep Parhar 
17011458bff9SNavdeep Parhar 	/*
170238035ed6SNavdeep Parhar 	 * Payload starts at rx_offset in the current hw buffer.  Its length is
170338035ed6SNavdeep Parhar 	 * 'len' and it may span multiple hw buffers.
17041458bff9SNavdeep Parhar 	 */
17051458bff9SNavdeep Parhar 
1706b741402cSNavdeep Parhar 	m0 = get_scatter_segment(sc, fl, 0, total);
1707368541baSNavdeep Parhar 	if (m0 == NULL)
17084d6db4e0SNavdeep Parhar 		return (NULL);
1709b741402cSNavdeep Parhar 	remaining = total - m0->m_len;
171038035ed6SNavdeep Parhar 	pnext = &m0->m_next;
1711b741402cSNavdeep Parhar 	while (remaining > 0) {
171238035ed6SNavdeep Parhar get_segment:
171338035ed6SNavdeep Parhar 		MPASS(fl->rx_offset == 0);
1714b741402cSNavdeep Parhar 		m = get_scatter_segment(sc, fl, total - remaining, remaining);
17154d6db4e0SNavdeep Parhar 		if (__predict_false(m == NULL)) {
171638035ed6SNavdeep Parhar 			fl->m0 = m0;
171738035ed6SNavdeep Parhar 			fl->pnext = pnext;
1718b741402cSNavdeep Parhar 			fl->remaining = remaining;
17194d6db4e0SNavdeep Parhar 			fl->flags |= FL_BUF_RESUME;
17204d6db4e0SNavdeep Parhar 			return (NULL);
17211458bff9SNavdeep Parhar 		}
172238035ed6SNavdeep Parhar 		*pnext = m;
172338035ed6SNavdeep Parhar 		pnext = &m->m_next;
1724b741402cSNavdeep Parhar 		remaining -= m->m_len;
1725733b9277SNavdeep Parhar 	}
172638035ed6SNavdeep Parhar 	*pnext = NULL;
17274d6db4e0SNavdeep Parhar 
1728dbbf46c4SNavdeep Parhar 	M_ASSERTPKTHDR(m0);
1729733b9277SNavdeep Parhar 	return (m0);
1730733b9277SNavdeep Parhar }
1731733b9277SNavdeep Parhar 
1732733b9277SNavdeep Parhar static int
1733733b9277SNavdeep Parhar t4_eth_rx(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m0)
1734733b9277SNavdeep Parhar {
17353c51d154SNavdeep Parhar 	struct sge_rxq *rxq = iq_to_rxq(iq);
1736733b9277SNavdeep Parhar 	struct ifnet *ifp = rxq->ifp;
173790e7434aSNavdeep Parhar 	struct adapter *sc = iq->adapter;
1738733b9277SNavdeep Parhar 	const struct cpl_rx_pkt *cpl = (const void *)(rss + 1);
1739a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
1740733b9277SNavdeep Parhar 	struct lro_ctrl *lro = &rxq->lro;
1741733b9277SNavdeep Parhar #endif
174270ca6229SNavdeep Parhar 	static const int sw_hashtype[4][2] = {
174370ca6229SNavdeep Parhar 		{M_HASHTYPE_NONE, M_HASHTYPE_NONE},
174470ca6229SNavdeep Parhar 		{M_HASHTYPE_RSS_IPV4, M_HASHTYPE_RSS_IPV6},
174570ca6229SNavdeep Parhar 		{M_HASHTYPE_RSS_TCP_IPV4, M_HASHTYPE_RSS_TCP_IPV6},
174670ca6229SNavdeep Parhar 		{M_HASHTYPE_RSS_UDP_IPV4, M_HASHTYPE_RSS_UDP_IPV6},
174770ca6229SNavdeep Parhar 	};
1748733b9277SNavdeep Parhar 
1749733b9277SNavdeep Parhar 	KASSERT(m0 != NULL, ("%s: no payload with opcode %02x", __func__,
1750733b9277SNavdeep Parhar 	    rss->opcode));
1751733b9277SNavdeep Parhar 
175290e7434aSNavdeep Parhar 	m0->m_pkthdr.len -= sc->params.sge.fl_pktshift;
175390e7434aSNavdeep Parhar 	m0->m_len -= sc->params.sge.fl_pktshift;
175490e7434aSNavdeep Parhar 	m0->m_data += sc->params.sge.fl_pktshift;
175554e4ee71SNavdeep Parhar 
175654e4ee71SNavdeep Parhar 	m0->m_pkthdr.rcvif = ifp;
175770ca6229SNavdeep Parhar 	M_HASHTYPE_SET(m0, sw_hashtype[rss->hash_type][rss->ipv6]);
1758273ef991SNavdeep Parhar 	m0->m_pkthdr.flowid = be32toh(rss->hash_val);
175954e4ee71SNavdeep Parhar 
17601de8c69dSNavdeep Parhar 	if (cpl->csum_calc && !(cpl->err_vec & sc->params.tp.err_vec_mask)) {
17619600bf00SNavdeep Parhar 		if (ifp->if_capenable & IFCAP_RXCSUM &&
17629600bf00SNavdeep Parhar 		    cpl->l2info & htobe32(F_RXF_IP)) {
1763932b1a5fSNavdeep Parhar 			m0->m_pkthdr.csum_flags = (CSUM_IP_CHECKED |
176454e4ee71SNavdeep Parhar 			    CSUM_IP_VALID | CSUM_DATA_VALID | CSUM_PSEUDO_HDR);
17659600bf00SNavdeep Parhar 			rxq->rxcsum++;
17669600bf00SNavdeep Parhar 		} else if (ifp->if_capenable & IFCAP_RXCSUM_IPV6 &&
17679600bf00SNavdeep Parhar 		    cpl->l2info & htobe32(F_RXF_IP6)) {
1768932b1a5fSNavdeep Parhar 			m0->m_pkthdr.csum_flags = (CSUM_DATA_VALID_IPV6 |
17699600bf00SNavdeep Parhar 			    CSUM_PSEUDO_HDR);
17709600bf00SNavdeep Parhar 			rxq->rxcsum++;
17719600bf00SNavdeep Parhar 		}
17729600bf00SNavdeep Parhar 
17739600bf00SNavdeep Parhar 		if (__predict_false(cpl->ip_frag))
177454e4ee71SNavdeep Parhar 			m0->m_pkthdr.csum_data = be16toh(cpl->csum);
177554e4ee71SNavdeep Parhar 		else
177654e4ee71SNavdeep Parhar 			m0->m_pkthdr.csum_data = 0xffff;
177754e4ee71SNavdeep Parhar 	}
177854e4ee71SNavdeep Parhar 
177954e4ee71SNavdeep Parhar 	if (cpl->vlan_ex) {
178054e4ee71SNavdeep Parhar 		m0->m_pkthdr.ether_vtag = be16toh(cpl->vlan);
178154e4ee71SNavdeep Parhar 		m0->m_flags |= M_VLANTAG;
178254e4ee71SNavdeep Parhar 		rxq->vlan_extraction++;
178354e4ee71SNavdeep Parhar 	}
178454e4ee71SNavdeep Parhar 
1785a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
178646f48ee5SNavdeep Parhar 	if (iq->flags & IQ_LRO_ENABLED) {
178746f48ee5SNavdeep Parhar 		if (sort_before_lro(lro)) {
178846f48ee5SNavdeep Parhar 			tcp_lro_queue_mbuf(lro, m0);
178946f48ee5SNavdeep Parhar 			return (0); /* queued for sort, then LRO */
179046f48ee5SNavdeep Parhar 		}
179146f48ee5SNavdeep Parhar 		if (tcp_lro_rx(lro, m0, 0) == 0)
179246f48ee5SNavdeep Parhar 			return (0); /* queued for LRO */
179346f48ee5SNavdeep Parhar 	}
179454e4ee71SNavdeep Parhar #endif
17957d29df59SNavdeep Parhar 	ifp->if_input(ifp, m0);
179654e4ee71SNavdeep Parhar 
1797733b9277SNavdeep Parhar 	return (0);
179854e4ee71SNavdeep Parhar }
179954e4ee71SNavdeep Parhar 
1800733b9277SNavdeep Parhar /*
18017951040fSNavdeep Parhar  * Must drain the wrq or make sure that someone else will.
18027951040fSNavdeep Parhar  */
18037951040fSNavdeep Parhar static void
18047951040fSNavdeep Parhar wrq_tx_drain(void *arg, int n)
18057951040fSNavdeep Parhar {
18067951040fSNavdeep Parhar 	struct sge_wrq *wrq = arg;
18077951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
18087951040fSNavdeep Parhar 
18097951040fSNavdeep Parhar 	EQ_LOCK(eq);
18107951040fSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list))
18117951040fSNavdeep Parhar 		drain_wrq_wr_list(wrq->adapter, wrq);
18127951040fSNavdeep Parhar 	EQ_UNLOCK(eq);
18137951040fSNavdeep Parhar }
18147951040fSNavdeep Parhar 
18157951040fSNavdeep Parhar static void
18167951040fSNavdeep Parhar drain_wrq_wr_list(struct adapter *sc, struct sge_wrq *wrq)
18177951040fSNavdeep Parhar {
18187951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
18197951040fSNavdeep Parhar 	u_int available, dbdiff;	/* # of hardware descriptors */
18207951040fSNavdeep Parhar 	u_int n;
18217951040fSNavdeep Parhar 	struct wrqe *wr;
18227951040fSNavdeep Parhar 	struct fw_eth_tx_pkt_wr *dst;	/* any fw WR struct will do */
18237951040fSNavdeep Parhar 
18247951040fSNavdeep Parhar 	EQ_LOCK_ASSERT_OWNED(eq);
18257951040fSNavdeep Parhar 	MPASS(TAILQ_EMPTY(&wrq->incomplete_wrs));
18267951040fSNavdeep Parhar 	wr = STAILQ_FIRST(&wrq->wr_list);
18277951040fSNavdeep Parhar 	MPASS(wr != NULL);	/* Must be called with something useful to do */
1828cda2ab0eSNavdeep Parhar 	MPASS(eq->pidx == eq->dbidx);
1829cda2ab0eSNavdeep Parhar 	dbdiff = 0;
18307951040fSNavdeep Parhar 
18317951040fSNavdeep Parhar 	do {
18327951040fSNavdeep Parhar 		eq->cidx = read_hw_cidx(eq);
18337951040fSNavdeep Parhar 		if (eq->pidx == eq->cidx)
18347951040fSNavdeep Parhar 			available = eq->sidx - 1;
18357951040fSNavdeep Parhar 		else
18367951040fSNavdeep Parhar 			available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
18377951040fSNavdeep Parhar 
18387951040fSNavdeep Parhar 		MPASS(wr->wrq == wrq);
18397951040fSNavdeep Parhar 		n = howmany(wr->wr_len, EQ_ESIZE);
18407951040fSNavdeep Parhar 		if (available < n)
1841cda2ab0eSNavdeep Parhar 			break;
18427951040fSNavdeep Parhar 
18437951040fSNavdeep Parhar 		dst = (void *)&eq->desc[eq->pidx];
18447951040fSNavdeep Parhar 		if (__predict_true(eq->sidx - eq->pidx > n)) {
18457951040fSNavdeep Parhar 			/* Won't wrap, won't end exactly at the status page. */
18467951040fSNavdeep Parhar 			bcopy(&wr->wr[0], dst, wr->wr_len);
18477951040fSNavdeep Parhar 			eq->pidx += n;
18487951040fSNavdeep Parhar 		} else {
18497951040fSNavdeep Parhar 			int first_portion = (eq->sidx - eq->pidx) * EQ_ESIZE;
18507951040fSNavdeep Parhar 
18517951040fSNavdeep Parhar 			bcopy(&wr->wr[0], dst, first_portion);
18527951040fSNavdeep Parhar 			if (wr->wr_len > first_portion) {
18537951040fSNavdeep Parhar 				bcopy(&wr->wr[first_portion], &eq->desc[0],
18547951040fSNavdeep Parhar 				    wr->wr_len - first_portion);
18557951040fSNavdeep Parhar 			}
18567951040fSNavdeep Parhar 			eq->pidx = n - (eq->sidx - eq->pidx);
18577951040fSNavdeep Parhar 		}
18580459a175SNavdeep Parhar 		wrq->tx_wrs_copied++;
18597951040fSNavdeep Parhar 
18607951040fSNavdeep Parhar 		if (available < eq->sidx / 4 &&
18617951040fSNavdeep Parhar 		    atomic_cmpset_int(&eq->equiq, 0, 1)) {
18627951040fSNavdeep Parhar 			dst->equiq_to_len16 |= htobe32(F_FW_WR_EQUIQ |
18637951040fSNavdeep Parhar 			    F_FW_WR_EQUEQ);
18647951040fSNavdeep Parhar 			eq->equeqidx = eq->pidx;
18657951040fSNavdeep Parhar 		} else if (IDXDIFF(eq->pidx, eq->equeqidx, eq->sidx) >= 32) {
18667951040fSNavdeep Parhar 			dst->equiq_to_len16 |= htobe32(F_FW_WR_EQUEQ);
18677951040fSNavdeep Parhar 			eq->equeqidx = eq->pidx;
18687951040fSNavdeep Parhar 		}
18697951040fSNavdeep Parhar 
18707951040fSNavdeep Parhar 		dbdiff += n;
18717951040fSNavdeep Parhar 		if (dbdiff >= 16) {
18727951040fSNavdeep Parhar 			ring_eq_db(sc, eq, dbdiff);
18737951040fSNavdeep Parhar 			dbdiff = 0;
18747951040fSNavdeep Parhar 		}
18757951040fSNavdeep Parhar 
18767951040fSNavdeep Parhar 		STAILQ_REMOVE_HEAD(&wrq->wr_list, link);
18777951040fSNavdeep Parhar 		free_wrqe(wr);
18787951040fSNavdeep Parhar 		MPASS(wrq->nwr_pending > 0);
18797951040fSNavdeep Parhar 		wrq->nwr_pending--;
18807951040fSNavdeep Parhar 		MPASS(wrq->ndesc_needed >= n);
18817951040fSNavdeep Parhar 		wrq->ndesc_needed -= n;
18827951040fSNavdeep Parhar 	} while ((wr = STAILQ_FIRST(&wrq->wr_list)) != NULL);
18837951040fSNavdeep Parhar 
18847951040fSNavdeep Parhar 	if (dbdiff)
18857951040fSNavdeep Parhar 		ring_eq_db(sc, eq, dbdiff);
18867951040fSNavdeep Parhar }
18877951040fSNavdeep Parhar 
18887951040fSNavdeep Parhar /*
1889733b9277SNavdeep Parhar  * Doesn't fail.  Holds on to work requests it can't send right away.
1890733b9277SNavdeep Parhar  */
189109fe6320SNavdeep Parhar void
189209fe6320SNavdeep Parhar t4_wrq_tx_locked(struct adapter *sc, struct sge_wrq *wrq, struct wrqe *wr)
1893733b9277SNavdeep Parhar {
1894733b9277SNavdeep Parhar #ifdef INVARIANTS
18957951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
1896733b9277SNavdeep Parhar #endif
1897733b9277SNavdeep Parhar 
18987951040fSNavdeep Parhar 	EQ_LOCK_ASSERT_OWNED(eq);
18997951040fSNavdeep Parhar 	MPASS(wr != NULL);
19007951040fSNavdeep Parhar 	MPASS(wr->wr_len > 0 && wr->wr_len <= SGE_MAX_WR_LEN);
19017951040fSNavdeep Parhar 	MPASS((wr->wr_len & 0x7) == 0);
1902733b9277SNavdeep Parhar 
19037951040fSNavdeep Parhar 	STAILQ_INSERT_TAIL(&wrq->wr_list, wr, link);
19047951040fSNavdeep Parhar 	wrq->nwr_pending++;
19057951040fSNavdeep Parhar 	wrq->ndesc_needed += howmany(wr->wr_len, EQ_ESIZE);
1906733b9277SNavdeep Parhar 
19077951040fSNavdeep Parhar 	if (!TAILQ_EMPTY(&wrq->incomplete_wrs))
19087951040fSNavdeep Parhar 		return;	/* commit_wrq_wr will drain wr_list as well. */
1909733b9277SNavdeep Parhar 
19107951040fSNavdeep Parhar 	drain_wrq_wr_list(sc, wrq);
1911733b9277SNavdeep Parhar 
19127951040fSNavdeep Parhar 	/* Doorbell must have caught up to the pidx. */
19137951040fSNavdeep Parhar 	MPASS(eq->pidx == eq->dbidx);
191454e4ee71SNavdeep Parhar }
191554e4ee71SNavdeep Parhar 
191654e4ee71SNavdeep Parhar void
191754e4ee71SNavdeep Parhar t4_update_fl_bufsize(struct ifnet *ifp)
191854e4ee71SNavdeep Parhar {
1919fe2ebb76SJohn Baldwin 	struct vi_info *vi = ifp->if_softc;
1920fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
192154e4ee71SNavdeep Parhar 	struct sge_rxq *rxq;
19226eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD
19236eb3180fSNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
19246eb3180fSNavdeep Parhar #endif
192554e4ee71SNavdeep Parhar 	struct sge_fl *fl;
192638035ed6SNavdeep Parhar 	int i, maxp, mtu = ifp->if_mtu;
192754e4ee71SNavdeep Parhar 
192838035ed6SNavdeep Parhar 	maxp = mtu_to_max_payload(sc, mtu, 0);
1929fe2ebb76SJohn Baldwin 	for_each_rxq(vi, i, rxq) {
193054e4ee71SNavdeep Parhar 		fl = &rxq->fl;
193154e4ee71SNavdeep Parhar 
193254e4ee71SNavdeep Parhar 		FL_LOCK(fl);
193338035ed6SNavdeep Parhar 		find_best_refill_source(sc, fl, maxp);
193454e4ee71SNavdeep Parhar 		FL_UNLOCK(fl);
193554e4ee71SNavdeep Parhar 	}
19366eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD
193738035ed6SNavdeep Parhar 	maxp = mtu_to_max_payload(sc, mtu, 1);
1938fe2ebb76SJohn Baldwin 	for_each_ofld_rxq(vi, i, ofld_rxq) {
19396eb3180fSNavdeep Parhar 		fl = &ofld_rxq->fl;
19406eb3180fSNavdeep Parhar 
19416eb3180fSNavdeep Parhar 		FL_LOCK(fl);
194238035ed6SNavdeep Parhar 		find_best_refill_source(sc, fl, maxp);
19436eb3180fSNavdeep Parhar 		FL_UNLOCK(fl);
19446eb3180fSNavdeep Parhar 	}
19456eb3180fSNavdeep Parhar #endif
194654e4ee71SNavdeep Parhar }
194754e4ee71SNavdeep Parhar 
19487951040fSNavdeep Parhar static inline int
19497951040fSNavdeep Parhar mbuf_nsegs(struct mbuf *m)
1950733b9277SNavdeep Parhar {
19510835ddc7SNavdeep Parhar 
19527951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
19537951040fSNavdeep Parhar 	KASSERT(m->m_pkthdr.l5hlen > 0,
19547951040fSNavdeep Parhar 	    ("%s: mbuf %p missing information on # of segments.", __func__, m));
19557951040fSNavdeep Parhar 
19567951040fSNavdeep Parhar 	return (m->m_pkthdr.l5hlen);
19577951040fSNavdeep Parhar }
19587951040fSNavdeep Parhar 
19597951040fSNavdeep Parhar static inline void
19607951040fSNavdeep Parhar set_mbuf_nsegs(struct mbuf *m, uint8_t nsegs)
19617951040fSNavdeep Parhar {
19627951040fSNavdeep Parhar 
19637951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
19647951040fSNavdeep Parhar 	m->m_pkthdr.l5hlen = nsegs;
19657951040fSNavdeep Parhar }
19667951040fSNavdeep Parhar 
19677951040fSNavdeep Parhar static inline int
19687951040fSNavdeep Parhar mbuf_len16(struct mbuf *m)
19697951040fSNavdeep Parhar {
19707951040fSNavdeep Parhar 	int n;
19717951040fSNavdeep Parhar 
19727951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
19737951040fSNavdeep Parhar 	n = m->m_pkthdr.PH_loc.eight[0];
19747951040fSNavdeep Parhar 	MPASS(n > 0 && n <= SGE_MAX_WR_LEN / 16);
19757951040fSNavdeep Parhar 
19767951040fSNavdeep Parhar 	return (n);
19777951040fSNavdeep Parhar }
19787951040fSNavdeep Parhar 
19797951040fSNavdeep Parhar static inline void
19807951040fSNavdeep Parhar set_mbuf_len16(struct mbuf *m, uint8_t len16)
19817951040fSNavdeep Parhar {
19827951040fSNavdeep Parhar 
19837951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
19847951040fSNavdeep Parhar 	m->m_pkthdr.PH_loc.eight[0] = len16;
19857951040fSNavdeep Parhar }
19867951040fSNavdeep Parhar 
19877951040fSNavdeep Parhar static inline int
19887951040fSNavdeep Parhar needs_tso(struct mbuf *m)
19897951040fSNavdeep Parhar {
19907951040fSNavdeep Parhar 
19917951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
19927951040fSNavdeep Parhar 
19937951040fSNavdeep Parhar 	if (m->m_pkthdr.csum_flags & CSUM_TSO) {
19947951040fSNavdeep Parhar 		KASSERT(m->m_pkthdr.tso_segsz > 0,
19957951040fSNavdeep Parhar 		    ("%s: TSO requested in mbuf %p but MSS not provided",
19967951040fSNavdeep Parhar 		    __func__, m));
19977951040fSNavdeep Parhar 		return (1);
19987951040fSNavdeep Parhar 	}
19997951040fSNavdeep Parhar 
20007951040fSNavdeep Parhar 	return (0);
20017951040fSNavdeep Parhar }
20027951040fSNavdeep Parhar 
20037951040fSNavdeep Parhar static inline int
20047951040fSNavdeep Parhar needs_l3_csum(struct mbuf *m)
20057951040fSNavdeep Parhar {
20067951040fSNavdeep Parhar 
20077951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
20087951040fSNavdeep Parhar 
20097951040fSNavdeep Parhar 	if (m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TSO))
20107951040fSNavdeep Parhar 		return (1);
20117951040fSNavdeep Parhar 	return (0);
20127951040fSNavdeep Parhar }
20137951040fSNavdeep Parhar 
20147951040fSNavdeep Parhar static inline int
20157951040fSNavdeep Parhar needs_l4_csum(struct mbuf *m)
20167951040fSNavdeep Parhar {
20177951040fSNavdeep Parhar 
20187951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
20197951040fSNavdeep Parhar 
20207951040fSNavdeep Parhar 	if (m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP | CSUM_UDP_IPV6 |
20217951040fSNavdeep Parhar 	    CSUM_TCP_IPV6 | CSUM_TSO))
20227951040fSNavdeep Parhar 		return (1);
20237951040fSNavdeep Parhar 	return (0);
20247951040fSNavdeep Parhar }
20257951040fSNavdeep Parhar 
20267951040fSNavdeep Parhar static inline int
20277951040fSNavdeep Parhar needs_vlan_insertion(struct mbuf *m)
20287951040fSNavdeep Parhar {
20297951040fSNavdeep Parhar 
20307951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
20317951040fSNavdeep Parhar 
20327951040fSNavdeep Parhar 	if (m->m_flags & M_VLANTAG) {
20337951040fSNavdeep Parhar 		KASSERT(m->m_pkthdr.ether_vtag != 0,
20347951040fSNavdeep Parhar 		    ("%s: HWVLAN requested in mbuf %p but tag not provided",
20357951040fSNavdeep Parhar 		    __func__, m));
20367951040fSNavdeep Parhar 		return (1);
20377951040fSNavdeep Parhar 	}
20387951040fSNavdeep Parhar 	return (0);
20397951040fSNavdeep Parhar }
20407951040fSNavdeep Parhar 
20417951040fSNavdeep Parhar static void *
20427951040fSNavdeep Parhar m_advance(struct mbuf **pm, int *poffset, int len)
20437951040fSNavdeep Parhar {
20447951040fSNavdeep Parhar 	struct mbuf *m = *pm;
20457951040fSNavdeep Parhar 	int offset = *poffset;
20467951040fSNavdeep Parhar 	uintptr_t p = 0;
20477951040fSNavdeep Parhar 
20487951040fSNavdeep Parhar 	MPASS(len > 0);
20497951040fSNavdeep Parhar 
2050e06ab612SJohn Baldwin 	for (;;) {
20517951040fSNavdeep Parhar 		if (offset + len < m->m_len) {
20527951040fSNavdeep Parhar 			offset += len;
20537951040fSNavdeep Parhar 			p = mtod(m, uintptr_t) + offset;
20547951040fSNavdeep Parhar 			break;
20557951040fSNavdeep Parhar 		}
20567951040fSNavdeep Parhar 		len -= m->m_len - offset;
20577951040fSNavdeep Parhar 		m = m->m_next;
20587951040fSNavdeep Parhar 		offset = 0;
20597951040fSNavdeep Parhar 		MPASS(m != NULL);
20607951040fSNavdeep Parhar 	}
20617951040fSNavdeep Parhar 	*poffset = offset;
20627951040fSNavdeep Parhar 	*pm = m;
20637951040fSNavdeep Parhar 	return ((void *)p);
20647951040fSNavdeep Parhar }
20657951040fSNavdeep Parhar 
20667951040fSNavdeep Parhar /*
20677951040fSNavdeep Parhar  * Can deal with empty mbufs in the chain that have m_len = 0, but the chain
20687951040fSNavdeep Parhar  * must have at least one mbuf that's not empty.
20697951040fSNavdeep Parhar  */
20707951040fSNavdeep Parhar static inline int
20717951040fSNavdeep Parhar count_mbuf_nsegs(struct mbuf *m)
20727951040fSNavdeep Parhar {
207377e9044cSNavdeep Parhar 	vm_paddr_t lastb, next;
207477e9044cSNavdeep Parhar 	vm_offset_t va;
20757951040fSNavdeep Parhar 	int len, nsegs;
20767951040fSNavdeep Parhar 
20777951040fSNavdeep Parhar 	MPASS(m != NULL);
20787951040fSNavdeep Parhar 
20797951040fSNavdeep Parhar 	nsegs = 0;
208077e9044cSNavdeep Parhar 	lastb = 0;
20817951040fSNavdeep Parhar 	for (; m; m = m->m_next) {
20827951040fSNavdeep Parhar 
20837951040fSNavdeep Parhar 		len = m->m_len;
20847951040fSNavdeep Parhar 		if (__predict_false(len == 0))
20857951040fSNavdeep Parhar 			continue;
208677e9044cSNavdeep Parhar 		va = mtod(m, vm_offset_t);
208777e9044cSNavdeep Parhar 		next = pmap_kextract(va);
208877e9044cSNavdeep Parhar 		nsegs += sglist_count(m->m_data, len);
208977e9044cSNavdeep Parhar 		if (lastb + 1 == next)
20907951040fSNavdeep Parhar 			nsegs--;
209177e9044cSNavdeep Parhar 		lastb = pmap_kextract(va + len - 1);
20927951040fSNavdeep Parhar 	}
20937951040fSNavdeep Parhar 
20947951040fSNavdeep Parhar 	MPASS(nsegs > 0);
20957951040fSNavdeep Parhar 	return (nsegs);
20967951040fSNavdeep Parhar }
20977951040fSNavdeep Parhar 
20987951040fSNavdeep Parhar /*
20997951040fSNavdeep Parhar  * Analyze the mbuf to determine its tx needs.  The mbuf passed in may change:
21007951040fSNavdeep Parhar  * a) caller can assume it's been freed if this function returns with an error.
21017951040fSNavdeep Parhar  * b) it may get defragged up if the gather list is too long for the hardware.
21027951040fSNavdeep Parhar  */
21037951040fSNavdeep Parhar int
21046af45170SJohn Baldwin parse_pkt(struct adapter *sc, struct mbuf **mp)
21057951040fSNavdeep Parhar {
21067951040fSNavdeep Parhar 	struct mbuf *m0 = *mp, *m;
21077951040fSNavdeep Parhar 	int rc, nsegs, defragged = 0, offset;
21087951040fSNavdeep Parhar 	struct ether_header *eh;
21097951040fSNavdeep Parhar 	void *l3hdr;
21107951040fSNavdeep Parhar #if defined(INET) || defined(INET6)
21117951040fSNavdeep Parhar 	struct tcphdr *tcp;
21127951040fSNavdeep Parhar #endif
21137951040fSNavdeep Parhar 	uint16_t eh_type;
21147951040fSNavdeep Parhar 
21157951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
21167951040fSNavdeep Parhar 	if (__predict_false(m0->m_pkthdr.len < ETHER_HDR_LEN)) {
21177951040fSNavdeep Parhar 		rc = EINVAL;
21187951040fSNavdeep Parhar fail:
21197951040fSNavdeep Parhar 		m_freem(m0);
21207951040fSNavdeep Parhar 		*mp = NULL;
21217951040fSNavdeep Parhar 		return (rc);
21227951040fSNavdeep Parhar 	}
21237951040fSNavdeep Parhar restart:
21247951040fSNavdeep Parhar 	/*
21257951040fSNavdeep Parhar 	 * First count the number of gather list segments in the payload.
21267951040fSNavdeep Parhar 	 * Defrag the mbuf if nsegs exceeds the hardware limit.
21277951040fSNavdeep Parhar 	 */
21287951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
21297951040fSNavdeep Parhar 	MPASS(m0->m_pkthdr.len > 0);
21307951040fSNavdeep Parhar 	nsegs = count_mbuf_nsegs(m0);
21317951040fSNavdeep Parhar 	if (nsegs > (needs_tso(m0) ? TX_SGL_SEGS_TSO : TX_SGL_SEGS)) {
21327951040fSNavdeep Parhar 		if (defragged++ > 0 || (m = m_defrag(m0, M_NOWAIT)) == NULL) {
21337951040fSNavdeep Parhar 			rc = EFBIG;
21347951040fSNavdeep Parhar 			goto fail;
21357951040fSNavdeep Parhar 		}
21367951040fSNavdeep Parhar 		*mp = m0 = m;	/* update caller's copy after defrag */
21377951040fSNavdeep Parhar 		goto restart;
21387951040fSNavdeep Parhar 	}
21397951040fSNavdeep Parhar 
21407951040fSNavdeep Parhar 	if (__predict_false(nsegs > 2 && m0->m_pkthdr.len <= MHLEN)) {
21417951040fSNavdeep Parhar 		m0 = m_pullup(m0, m0->m_pkthdr.len);
21427951040fSNavdeep Parhar 		if (m0 == NULL) {
21437951040fSNavdeep Parhar 			/* Should have left well enough alone. */
21447951040fSNavdeep Parhar 			rc = EFBIG;
21457951040fSNavdeep Parhar 			goto fail;
21467951040fSNavdeep Parhar 		}
21477951040fSNavdeep Parhar 		*mp = m0;	/* update caller's copy after pullup */
21487951040fSNavdeep Parhar 		goto restart;
21497951040fSNavdeep Parhar 	}
21507951040fSNavdeep Parhar 	set_mbuf_nsegs(m0, nsegs);
21516af45170SJohn Baldwin 	if (sc->flags & IS_VF)
21526af45170SJohn Baldwin 		set_mbuf_len16(m0, txpkt_vm_len16(nsegs, needs_tso(m0)));
21536af45170SJohn Baldwin 	else
21547951040fSNavdeep Parhar 		set_mbuf_len16(m0, txpkt_len16(nsegs, needs_tso(m0)));
21557951040fSNavdeep Parhar 
21566af45170SJohn Baldwin 	if (!needs_tso(m0) &&
21576af45170SJohn Baldwin 	    !(sc->flags & IS_VF && (needs_l3_csum(m0) || needs_l4_csum(m0))))
21587951040fSNavdeep Parhar 		return (0);
21597951040fSNavdeep Parhar 
21607951040fSNavdeep Parhar 	m = m0;
21617951040fSNavdeep Parhar 	eh = mtod(m, struct ether_header *);
21627951040fSNavdeep Parhar 	eh_type = ntohs(eh->ether_type);
21637951040fSNavdeep Parhar 	if (eh_type == ETHERTYPE_VLAN) {
21647951040fSNavdeep Parhar 		struct ether_vlan_header *evh = (void *)eh;
21657951040fSNavdeep Parhar 
21667951040fSNavdeep Parhar 		eh_type = ntohs(evh->evl_proto);
21677951040fSNavdeep Parhar 		m0->m_pkthdr.l2hlen = sizeof(*evh);
21687951040fSNavdeep Parhar 	} else
21697951040fSNavdeep Parhar 		m0->m_pkthdr.l2hlen = sizeof(*eh);
21707951040fSNavdeep Parhar 
21717951040fSNavdeep Parhar 	offset = 0;
21727951040fSNavdeep Parhar 	l3hdr = m_advance(&m, &offset, m0->m_pkthdr.l2hlen);
21737951040fSNavdeep Parhar 
21747951040fSNavdeep Parhar 	switch (eh_type) {
21757951040fSNavdeep Parhar #ifdef INET6
21767951040fSNavdeep Parhar 	case ETHERTYPE_IPV6:
21777951040fSNavdeep Parhar 	{
21787951040fSNavdeep Parhar 		struct ip6_hdr *ip6 = l3hdr;
21797951040fSNavdeep Parhar 
21806af45170SJohn Baldwin 		MPASS(!needs_tso(m0) || ip6->ip6_nxt == IPPROTO_TCP);
21817951040fSNavdeep Parhar 
21827951040fSNavdeep Parhar 		m0->m_pkthdr.l3hlen = sizeof(*ip6);
21837951040fSNavdeep Parhar 		break;
21847951040fSNavdeep Parhar 	}
21857951040fSNavdeep Parhar #endif
21867951040fSNavdeep Parhar #ifdef INET
21877951040fSNavdeep Parhar 	case ETHERTYPE_IP:
21887951040fSNavdeep Parhar 	{
21897951040fSNavdeep Parhar 		struct ip *ip = l3hdr;
21907951040fSNavdeep Parhar 
21917951040fSNavdeep Parhar 		m0->m_pkthdr.l3hlen = ip->ip_hl * 4;
21927951040fSNavdeep Parhar 		break;
21937951040fSNavdeep Parhar 	}
21947951040fSNavdeep Parhar #endif
21957951040fSNavdeep Parhar 	default:
21967951040fSNavdeep Parhar 		panic("%s: ethertype 0x%04x unknown.  if_cxgbe must be compiled"
21977951040fSNavdeep Parhar 		    " with the same INET/INET6 options as the kernel.",
21987951040fSNavdeep Parhar 		    __func__, eh_type);
21997951040fSNavdeep Parhar 	}
22007951040fSNavdeep Parhar 
22017951040fSNavdeep Parhar #if defined(INET) || defined(INET6)
22026af45170SJohn Baldwin 	if (needs_tso(m0)) {
22037951040fSNavdeep Parhar 		tcp = m_advance(&m, &offset, m0->m_pkthdr.l3hlen);
22047951040fSNavdeep Parhar 		m0->m_pkthdr.l4hlen = tcp->th_off * 4;
22056af45170SJohn Baldwin 	}
22067951040fSNavdeep Parhar #endif
22077951040fSNavdeep Parhar 	MPASS(m0 == *mp);
22087951040fSNavdeep Parhar 	return (0);
22097951040fSNavdeep Parhar }
22107951040fSNavdeep Parhar 
22117951040fSNavdeep Parhar void *
22127951040fSNavdeep Parhar start_wrq_wr(struct sge_wrq *wrq, int len16, struct wrq_cookie *cookie)
22137951040fSNavdeep Parhar {
22147951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
22157951040fSNavdeep Parhar 	struct adapter *sc = wrq->adapter;
22167951040fSNavdeep Parhar 	int ndesc, available;
22177951040fSNavdeep Parhar 	struct wrqe *wr;
22187951040fSNavdeep Parhar 	void *w;
22197951040fSNavdeep Parhar 
22207951040fSNavdeep Parhar 	MPASS(len16 > 0);
22217951040fSNavdeep Parhar 	ndesc = howmany(len16, EQ_ESIZE / 16);
22227951040fSNavdeep Parhar 	MPASS(ndesc > 0 && ndesc <= SGE_MAX_WR_NDESC);
22237951040fSNavdeep Parhar 
22247951040fSNavdeep Parhar 	EQ_LOCK(eq);
22257951040fSNavdeep Parhar 
22268d6ae10aSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list))
22277951040fSNavdeep Parhar 		drain_wrq_wr_list(sc, wrq);
22287951040fSNavdeep Parhar 
22297951040fSNavdeep Parhar 	if (!STAILQ_EMPTY(&wrq->wr_list)) {
22307951040fSNavdeep Parhar slowpath:
22317951040fSNavdeep Parhar 		EQ_UNLOCK(eq);
22327951040fSNavdeep Parhar 		wr = alloc_wrqe(len16 * 16, wrq);
22337951040fSNavdeep Parhar 		if (__predict_false(wr == NULL))
22347951040fSNavdeep Parhar 			return (NULL);
22357951040fSNavdeep Parhar 		cookie->pidx = -1;
22367951040fSNavdeep Parhar 		cookie->ndesc = ndesc;
22377951040fSNavdeep Parhar 		return (&wr->wr);
22387951040fSNavdeep Parhar 	}
22397951040fSNavdeep Parhar 
22407951040fSNavdeep Parhar 	eq->cidx = read_hw_cidx(eq);
22417951040fSNavdeep Parhar 	if (eq->pidx == eq->cidx)
22427951040fSNavdeep Parhar 		available = eq->sidx - 1;
22437951040fSNavdeep Parhar 	else
22447951040fSNavdeep Parhar 		available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
22457951040fSNavdeep Parhar 	if (available < ndesc)
22467951040fSNavdeep Parhar 		goto slowpath;
22477951040fSNavdeep Parhar 
22487951040fSNavdeep Parhar 	cookie->pidx = eq->pidx;
22497951040fSNavdeep Parhar 	cookie->ndesc = ndesc;
22507951040fSNavdeep Parhar 	TAILQ_INSERT_TAIL(&wrq->incomplete_wrs, cookie, link);
22517951040fSNavdeep Parhar 
22527951040fSNavdeep Parhar 	w = &eq->desc[eq->pidx];
22537951040fSNavdeep Parhar 	IDXINCR(eq->pidx, ndesc, eq->sidx);
2254f50c49ccSNavdeep Parhar 	if (__predict_false(cookie->pidx + ndesc > eq->sidx)) {
22557951040fSNavdeep Parhar 		w = &wrq->ss[0];
22567951040fSNavdeep Parhar 		wrq->ss_pidx = cookie->pidx;
22577951040fSNavdeep Parhar 		wrq->ss_len = len16 * 16;
22587951040fSNavdeep Parhar 	}
22597951040fSNavdeep Parhar 
22607951040fSNavdeep Parhar 	EQ_UNLOCK(eq);
22617951040fSNavdeep Parhar 
22627951040fSNavdeep Parhar 	return (w);
22637951040fSNavdeep Parhar }
22647951040fSNavdeep Parhar 
22657951040fSNavdeep Parhar void
22667951040fSNavdeep Parhar commit_wrq_wr(struct sge_wrq *wrq, void *w, struct wrq_cookie *cookie)
22677951040fSNavdeep Parhar {
22687951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
22697951040fSNavdeep Parhar 	struct adapter *sc = wrq->adapter;
22707951040fSNavdeep Parhar 	int ndesc, pidx;
22717951040fSNavdeep Parhar 	struct wrq_cookie *prev, *next;
22727951040fSNavdeep Parhar 
22737951040fSNavdeep Parhar 	if (cookie->pidx == -1) {
22747951040fSNavdeep Parhar 		struct wrqe *wr = __containerof(w, struct wrqe, wr);
22757951040fSNavdeep Parhar 
22767951040fSNavdeep Parhar 		t4_wrq_tx(sc, wr);
22777951040fSNavdeep Parhar 		return;
22787951040fSNavdeep Parhar 	}
22797951040fSNavdeep Parhar 
22807951040fSNavdeep Parhar 	if (__predict_false(w == &wrq->ss[0])) {
22817951040fSNavdeep Parhar 		int n = (eq->sidx - wrq->ss_pidx) * EQ_ESIZE;
22827951040fSNavdeep Parhar 
22837951040fSNavdeep Parhar 		MPASS(wrq->ss_len > n);	/* WR had better wrap around. */
22847951040fSNavdeep Parhar 		bcopy(&wrq->ss[0], &eq->desc[wrq->ss_pidx], n);
22857951040fSNavdeep Parhar 		bcopy(&wrq->ss[n], &eq->desc[0], wrq->ss_len - n);
22867951040fSNavdeep Parhar 		wrq->tx_wrs_ss++;
22877951040fSNavdeep Parhar 	} else
22887951040fSNavdeep Parhar 		wrq->tx_wrs_direct++;
22897951040fSNavdeep Parhar 
22907951040fSNavdeep Parhar 	EQ_LOCK(eq);
22918d6ae10aSNavdeep Parhar 	ndesc = cookie->ndesc;	/* Can be more than SGE_MAX_WR_NDESC here. */
22928d6ae10aSNavdeep Parhar 	pidx = cookie->pidx;
22938d6ae10aSNavdeep Parhar 	MPASS(pidx >= 0 && pidx < eq->sidx);
22947951040fSNavdeep Parhar 	prev = TAILQ_PREV(cookie, wrq_incomplete_wrs, link);
22957951040fSNavdeep Parhar 	next = TAILQ_NEXT(cookie, link);
22967951040fSNavdeep Parhar 	if (prev == NULL) {
22977951040fSNavdeep Parhar 		MPASS(pidx == eq->dbidx);
22987951040fSNavdeep Parhar 		if (next == NULL || ndesc >= 16)
22997951040fSNavdeep Parhar 			ring_eq_db(wrq->adapter, eq, ndesc);
23007951040fSNavdeep Parhar 		else {
23017951040fSNavdeep Parhar 			MPASS(IDXDIFF(next->pidx, pidx, eq->sidx) == ndesc);
23027951040fSNavdeep Parhar 			next->pidx = pidx;
23037951040fSNavdeep Parhar 			next->ndesc += ndesc;
23047951040fSNavdeep Parhar 		}
23057951040fSNavdeep Parhar 	} else {
23067951040fSNavdeep Parhar 		MPASS(IDXDIFF(pidx, prev->pidx, eq->sidx) == prev->ndesc);
23077951040fSNavdeep Parhar 		prev->ndesc += ndesc;
23087951040fSNavdeep Parhar 	}
23097951040fSNavdeep Parhar 	TAILQ_REMOVE(&wrq->incomplete_wrs, cookie, link);
23107951040fSNavdeep Parhar 
23117951040fSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list))
23127951040fSNavdeep Parhar 		drain_wrq_wr_list(sc, wrq);
23137951040fSNavdeep Parhar 
23147951040fSNavdeep Parhar #ifdef INVARIANTS
23157951040fSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs)) {
23167951040fSNavdeep Parhar 		/* Doorbell must have caught up to the pidx. */
23177951040fSNavdeep Parhar 		MPASS(wrq->eq.pidx == wrq->eq.dbidx);
23187951040fSNavdeep Parhar 	}
23197951040fSNavdeep Parhar #endif
23207951040fSNavdeep Parhar 	EQ_UNLOCK(eq);
23217951040fSNavdeep Parhar }
23227951040fSNavdeep Parhar 
23237951040fSNavdeep Parhar static u_int
23247951040fSNavdeep Parhar can_resume_eth_tx(struct mp_ring *r)
23257951040fSNavdeep Parhar {
23267951040fSNavdeep Parhar 	struct sge_eq *eq = r->cookie;
23277951040fSNavdeep Parhar 
23287951040fSNavdeep Parhar 	return (total_available_tx_desc(eq) > eq->sidx / 8);
23297951040fSNavdeep Parhar }
23307951040fSNavdeep Parhar 
23317951040fSNavdeep Parhar static inline int
23327951040fSNavdeep Parhar cannot_use_txpkts(struct mbuf *m)
23337951040fSNavdeep Parhar {
23347951040fSNavdeep Parhar 	/* maybe put a GL limit too, to avoid silliness? */
23357951040fSNavdeep Parhar 
23367951040fSNavdeep Parhar 	return (needs_tso(m));
23377951040fSNavdeep Parhar }
23387951040fSNavdeep Parhar 
23391404daa7SNavdeep Parhar static inline int
23401404daa7SNavdeep Parhar discard_tx(struct sge_eq *eq)
23411404daa7SNavdeep Parhar {
23421404daa7SNavdeep Parhar 
23431404daa7SNavdeep Parhar 	return ((eq->flags & (EQ_ENABLED | EQ_QFLUSH)) != EQ_ENABLED);
23441404daa7SNavdeep Parhar }
23451404daa7SNavdeep Parhar 
23467951040fSNavdeep Parhar /*
23477951040fSNavdeep Parhar  * r->items[cidx] to r->items[pidx], with a wraparound at r->size, are ready to
23487951040fSNavdeep Parhar  * be consumed.  Return the actual number consumed.  0 indicates a stall.
23497951040fSNavdeep Parhar  */
23507951040fSNavdeep Parhar static u_int
23517951040fSNavdeep Parhar eth_tx(struct mp_ring *r, u_int cidx, u_int pidx)
23527951040fSNavdeep Parhar {
23537951040fSNavdeep Parhar 	struct sge_txq *txq = r->cookie;
23547951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
23557951040fSNavdeep Parhar 	struct ifnet *ifp = txq->ifp;
2356fe2ebb76SJohn Baldwin 	struct vi_info *vi = ifp->if_softc;
2357fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
23587951040fSNavdeep Parhar 	struct adapter *sc = pi->adapter;
23597951040fSNavdeep Parhar 	u_int total, remaining;		/* # of packets */
23607951040fSNavdeep Parhar 	u_int available, dbdiff;	/* # of hardware descriptors */
23617951040fSNavdeep Parhar 	u_int n, next_cidx;
23627951040fSNavdeep Parhar 	struct mbuf *m0, *tail;
23637951040fSNavdeep Parhar 	struct txpkts txp;
23647951040fSNavdeep Parhar 	struct fw_eth_tx_pkts_wr *wr;	/* any fw WR struct will do */
23657951040fSNavdeep Parhar 
23667951040fSNavdeep Parhar 	remaining = IDXDIFF(pidx, cidx, r->size);
23677951040fSNavdeep Parhar 	MPASS(remaining > 0);	/* Must not be called without work to do. */
23687951040fSNavdeep Parhar 	total = 0;
23697951040fSNavdeep Parhar 
23707951040fSNavdeep Parhar 	TXQ_LOCK(txq);
23711404daa7SNavdeep Parhar 	if (__predict_false(discard_tx(eq))) {
23727951040fSNavdeep Parhar 		while (cidx != pidx) {
23737951040fSNavdeep Parhar 			m0 = r->items[cidx];
23747951040fSNavdeep Parhar 			m_freem(m0);
23757951040fSNavdeep Parhar 			if (++cidx == r->size)
23767951040fSNavdeep Parhar 				cidx = 0;
23777951040fSNavdeep Parhar 		}
23787951040fSNavdeep Parhar 		reclaim_tx_descs(txq, 2048);
23797951040fSNavdeep Parhar 		total = remaining;
23807951040fSNavdeep Parhar 		goto done;
23817951040fSNavdeep Parhar 	}
23827951040fSNavdeep Parhar 
23837951040fSNavdeep Parhar 	/* How many hardware descriptors do we have readily available. */
23847951040fSNavdeep Parhar 	if (eq->pidx == eq->cidx)
23857951040fSNavdeep Parhar 		available = eq->sidx - 1;
23867951040fSNavdeep Parhar 	else
23877951040fSNavdeep Parhar 		available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
23887951040fSNavdeep Parhar 	dbdiff = IDXDIFF(eq->pidx, eq->dbidx, eq->sidx);
23897951040fSNavdeep Parhar 
23907951040fSNavdeep Parhar 	while (remaining > 0) {
23917951040fSNavdeep Parhar 
23927951040fSNavdeep Parhar 		m0 = r->items[cidx];
23937951040fSNavdeep Parhar 		M_ASSERTPKTHDR(m0);
23947951040fSNavdeep Parhar 		MPASS(m0->m_nextpkt == NULL);
23957951040fSNavdeep Parhar 
23967951040fSNavdeep Parhar 		if (available < SGE_MAX_WR_NDESC) {
23977951040fSNavdeep Parhar 			available += reclaim_tx_descs(txq, 64);
23987951040fSNavdeep Parhar 			if (available < howmany(mbuf_len16(m0), EQ_ESIZE / 16))
23997951040fSNavdeep Parhar 				break;	/* out of descriptors */
24007951040fSNavdeep Parhar 		}
24017951040fSNavdeep Parhar 
24027951040fSNavdeep Parhar 		next_cidx = cidx + 1;
24037951040fSNavdeep Parhar 		if (__predict_false(next_cidx == r->size))
24047951040fSNavdeep Parhar 			next_cidx = 0;
24057951040fSNavdeep Parhar 
24067951040fSNavdeep Parhar 		wr = (void *)&eq->desc[eq->pidx];
24076af45170SJohn Baldwin 		if (sc->flags & IS_VF) {
24086af45170SJohn Baldwin 			total++;
24096af45170SJohn Baldwin 			remaining--;
24106af45170SJohn Baldwin 			ETHER_BPF_MTAP(ifp, m0);
2411472a6004SNavdeep Parhar 			n = write_txpkt_vm_wr(sc, txq, (void *)wr, m0,
2412472a6004SNavdeep Parhar 			    available);
24136af45170SJohn Baldwin 		} else if (remaining > 1 &&
24147951040fSNavdeep Parhar 		    try_txpkts(m0, r->items[next_cidx], &txp, available) == 0) {
24157951040fSNavdeep Parhar 
24167951040fSNavdeep Parhar 			/* pkts at cidx, next_cidx should both be in txp. */
24177951040fSNavdeep Parhar 			MPASS(txp.npkt == 2);
24187951040fSNavdeep Parhar 			tail = r->items[next_cidx];
24197951040fSNavdeep Parhar 			MPASS(tail->m_nextpkt == NULL);
24207951040fSNavdeep Parhar 			ETHER_BPF_MTAP(ifp, m0);
24217951040fSNavdeep Parhar 			ETHER_BPF_MTAP(ifp, tail);
24227951040fSNavdeep Parhar 			m0->m_nextpkt = tail;
24237951040fSNavdeep Parhar 
24247951040fSNavdeep Parhar 			if (__predict_false(++next_cidx == r->size))
24257951040fSNavdeep Parhar 				next_cidx = 0;
24267951040fSNavdeep Parhar 
24277951040fSNavdeep Parhar 			while (next_cidx != pidx) {
24287951040fSNavdeep Parhar 				if (add_to_txpkts(r->items[next_cidx], &txp,
24297951040fSNavdeep Parhar 				    available) != 0)
24307951040fSNavdeep Parhar 					break;
24317951040fSNavdeep Parhar 				tail->m_nextpkt = r->items[next_cidx];
24327951040fSNavdeep Parhar 				tail = tail->m_nextpkt;
24337951040fSNavdeep Parhar 				ETHER_BPF_MTAP(ifp, tail);
24347951040fSNavdeep Parhar 				if (__predict_false(++next_cidx == r->size))
24357951040fSNavdeep Parhar 					next_cidx = 0;
24367951040fSNavdeep Parhar 			}
24377951040fSNavdeep Parhar 
24387951040fSNavdeep Parhar 			n = write_txpkts_wr(txq, wr, m0, &txp, available);
24397951040fSNavdeep Parhar 			total += txp.npkt;
24407951040fSNavdeep Parhar 			remaining -= txp.npkt;
24417951040fSNavdeep Parhar 		} else {
24427951040fSNavdeep Parhar 			total++;
24437951040fSNavdeep Parhar 			remaining--;
24447951040fSNavdeep Parhar 			ETHER_BPF_MTAP(ifp, m0);
244578552b23SNavdeep Parhar 			n = write_txpkt_wr(txq, (void *)wr, m0, available);
24467951040fSNavdeep Parhar 		}
24477951040fSNavdeep Parhar 		MPASS(n >= 1 && n <= available && n <= SGE_MAX_WR_NDESC);
24487951040fSNavdeep Parhar 
24497951040fSNavdeep Parhar 		available -= n;
24507951040fSNavdeep Parhar 		dbdiff += n;
24517951040fSNavdeep Parhar 		IDXINCR(eq->pidx, n, eq->sidx);
24527951040fSNavdeep Parhar 
24537951040fSNavdeep Parhar 		if (total_available_tx_desc(eq) < eq->sidx / 4 &&
24547951040fSNavdeep Parhar 		    atomic_cmpset_int(&eq->equiq, 0, 1)) {
24557951040fSNavdeep Parhar 			wr->equiq_to_len16 |= htobe32(F_FW_WR_EQUIQ |
24567951040fSNavdeep Parhar 			    F_FW_WR_EQUEQ);
24577951040fSNavdeep Parhar 			eq->equeqidx = eq->pidx;
24587951040fSNavdeep Parhar 		} else if (IDXDIFF(eq->pidx, eq->equeqidx, eq->sidx) >= 32) {
24597951040fSNavdeep Parhar 			wr->equiq_to_len16 |= htobe32(F_FW_WR_EQUEQ);
24607951040fSNavdeep Parhar 			eq->equeqidx = eq->pidx;
24617951040fSNavdeep Parhar 		}
24627951040fSNavdeep Parhar 
24637951040fSNavdeep Parhar 		if (dbdiff >= 16 && remaining >= 4) {
24647951040fSNavdeep Parhar 			ring_eq_db(sc, eq, dbdiff);
24657951040fSNavdeep Parhar 			available += reclaim_tx_descs(txq, 4 * dbdiff);
24667951040fSNavdeep Parhar 			dbdiff = 0;
24677951040fSNavdeep Parhar 		}
24687951040fSNavdeep Parhar 
24697951040fSNavdeep Parhar 		cidx = next_cidx;
24707951040fSNavdeep Parhar 	}
24717951040fSNavdeep Parhar 	if (dbdiff != 0) {
24727951040fSNavdeep Parhar 		ring_eq_db(sc, eq, dbdiff);
24737951040fSNavdeep Parhar 		reclaim_tx_descs(txq, 32);
24747951040fSNavdeep Parhar 	}
24757951040fSNavdeep Parhar done:
24767951040fSNavdeep Parhar 	TXQ_UNLOCK(txq);
24777951040fSNavdeep Parhar 
24787951040fSNavdeep Parhar 	return (total);
2479733b9277SNavdeep Parhar }
2480733b9277SNavdeep Parhar 
248154e4ee71SNavdeep Parhar static inline void
248254e4ee71SNavdeep Parhar init_iq(struct sge_iq *iq, struct adapter *sc, int tmr_idx, int pktc_idx,
2483b2daa9a9SNavdeep Parhar     int qsize)
248454e4ee71SNavdeep Parhar {
2485b2daa9a9SNavdeep Parhar 
248654e4ee71SNavdeep Parhar 	KASSERT(tmr_idx >= 0 && tmr_idx < SGE_NTIMERS,
248754e4ee71SNavdeep Parhar 	    ("%s: bad tmr_idx %d", __func__, tmr_idx));
248854e4ee71SNavdeep Parhar 	KASSERT(pktc_idx < SGE_NCOUNTERS,	/* -ve is ok, means don't use */
248954e4ee71SNavdeep Parhar 	    ("%s: bad pktc_idx %d", __func__, pktc_idx));
249054e4ee71SNavdeep Parhar 
249154e4ee71SNavdeep Parhar 	iq->flags = 0;
249254e4ee71SNavdeep Parhar 	iq->adapter = sc;
24937a32954cSNavdeep Parhar 	iq->intr_params = V_QINTR_TIMER_IDX(tmr_idx);
24947a32954cSNavdeep Parhar 	iq->intr_pktc_idx = SGE_NCOUNTERS - 1;
24957a32954cSNavdeep Parhar 	if (pktc_idx >= 0) {
24967a32954cSNavdeep Parhar 		iq->intr_params |= F_QINTR_CNT_EN;
249754e4ee71SNavdeep Parhar 		iq->intr_pktc_idx = pktc_idx;
24987a32954cSNavdeep Parhar 	}
2499d14b0ac1SNavdeep Parhar 	iq->qsize = roundup2(qsize, 16);	/* See FW_IQ_CMD/iqsize */
250090e7434aSNavdeep Parhar 	iq->sidx = iq->qsize - sc->params.sge.spg_len / IQ_ESIZE;
250154e4ee71SNavdeep Parhar }
250254e4ee71SNavdeep Parhar 
250354e4ee71SNavdeep Parhar static inline void
2504e3207e19SNavdeep Parhar init_fl(struct adapter *sc, struct sge_fl *fl, int qsize, int maxp, char *name)
250554e4ee71SNavdeep Parhar {
25061458bff9SNavdeep Parhar 
250754e4ee71SNavdeep Parhar 	fl->qsize = qsize;
250890e7434aSNavdeep Parhar 	fl->sidx = qsize - sc->params.sge.spg_len / EQ_ESIZE;
250954e4ee71SNavdeep Parhar 	strlcpy(fl->lockname, name, sizeof(fl->lockname));
2510e3207e19SNavdeep Parhar 	if (sc->flags & BUF_PACKING_OK &&
2511e3207e19SNavdeep Parhar 	    ((!is_t4(sc) && buffer_packing) ||	/* T5+: enabled unless 0 */
2512e3207e19SNavdeep Parhar 	    (is_t4(sc) && buffer_packing == 1)))/* T4: disabled unless 1 */
25131458bff9SNavdeep Parhar 		fl->flags |= FL_BUF_PACKING;
251438035ed6SNavdeep Parhar 	find_best_refill_source(sc, fl, maxp);
251538035ed6SNavdeep Parhar 	find_safe_refill_source(sc, fl);
251654e4ee71SNavdeep Parhar }
251754e4ee71SNavdeep Parhar 
251854e4ee71SNavdeep Parhar static inline void
251990e7434aSNavdeep Parhar init_eq(struct adapter *sc, struct sge_eq *eq, int eqtype, int qsize,
252090e7434aSNavdeep Parhar     uint8_t tx_chan, uint16_t iqid, char *name)
252154e4ee71SNavdeep Parhar {
2522733b9277SNavdeep Parhar 	KASSERT(eqtype <= EQ_TYPEMASK, ("%s: bad qtype %d", __func__, eqtype));
2523733b9277SNavdeep Parhar 
2524733b9277SNavdeep Parhar 	eq->flags = eqtype & EQ_TYPEMASK;
2525733b9277SNavdeep Parhar 	eq->tx_chan = tx_chan;
2526733b9277SNavdeep Parhar 	eq->iqid = iqid;
252790e7434aSNavdeep Parhar 	eq->sidx = qsize - sc->params.sge.spg_len / EQ_ESIZE;
2528f7dfe243SNavdeep Parhar 	strlcpy(eq->lockname, name, sizeof(eq->lockname));
252954e4ee71SNavdeep Parhar }
253054e4ee71SNavdeep Parhar 
253154e4ee71SNavdeep Parhar static int
253254e4ee71SNavdeep Parhar alloc_ring(struct adapter *sc, size_t len, bus_dma_tag_t *tag,
253354e4ee71SNavdeep Parhar     bus_dmamap_t *map, bus_addr_t *pa, void **va)
253454e4ee71SNavdeep Parhar {
253554e4ee71SNavdeep Parhar 	int rc;
253654e4ee71SNavdeep Parhar 
253754e4ee71SNavdeep Parhar 	rc = bus_dma_tag_create(sc->dmat, 512, 0, BUS_SPACE_MAXADDR,
253854e4ee71SNavdeep Parhar 	    BUS_SPACE_MAXADDR, NULL, NULL, len, 1, len, 0, NULL, NULL, tag);
253954e4ee71SNavdeep Parhar 	if (rc != 0) {
254054e4ee71SNavdeep Parhar 		device_printf(sc->dev, "cannot allocate DMA tag: %d\n", rc);
254154e4ee71SNavdeep Parhar 		goto done;
254254e4ee71SNavdeep Parhar 	}
254354e4ee71SNavdeep Parhar 
254454e4ee71SNavdeep Parhar 	rc = bus_dmamem_alloc(*tag, va,
254554e4ee71SNavdeep Parhar 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, map);
254654e4ee71SNavdeep Parhar 	if (rc != 0) {
254754e4ee71SNavdeep Parhar 		device_printf(sc->dev, "cannot allocate DMA memory: %d\n", rc);
254854e4ee71SNavdeep Parhar 		goto done;
254954e4ee71SNavdeep Parhar 	}
255054e4ee71SNavdeep Parhar 
255154e4ee71SNavdeep Parhar 	rc = bus_dmamap_load(*tag, *map, *va, len, oneseg_dma_callback, pa, 0);
255254e4ee71SNavdeep Parhar 	if (rc != 0) {
255354e4ee71SNavdeep Parhar 		device_printf(sc->dev, "cannot load DMA map: %d\n", rc);
255454e4ee71SNavdeep Parhar 		goto done;
255554e4ee71SNavdeep Parhar 	}
255654e4ee71SNavdeep Parhar done:
255754e4ee71SNavdeep Parhar 	if (rc)
255854e4ee71SNavdeep Parhar 		free_ring(sc, *tag, *map, *pa, *va);
255954e4ee71SNavdeep Parhar 
256054e4ee71SNavdeep Parhar 	return (rc);
256154e4ee71SNavdeep Parhar }
256254e4ee71SNavdeep Parhar 
256354e4ee71SNavdeep Parhar static int
256454e4ee71SNavdeep Parhar free_ring(struct adapter *sc, bus_dma_tag_t tag, bus_dmamap_t map,
256554e4ee71SNavdeep Parhar     bus_addr_t pa, void *va)
256654e4ee71SNavdeep Parhar {
256754e4ee71SNavdeep Parhar 	if (pa)
256854e4ee71SNavdeep Parhar 		bus_dmamap_unload(tag, map);
256954e4ee71SNavdeep Parhar 	if (va)
257054e4ee71SNavdeep Parhar 		bus_dmamem_free(tag, va, map);
257154e4ee71SNavdeep Parhar 	if (tag)
257254e4ee71SNavdeep Parhar 		bus_dma_tag_destroy(tag);
257354e4ee71SNavdeep Parhar 
257454e4ee71SNavdeep Parhar 	return (0);
257554e4ee71SNavdeep Parhar }
257654e4ee71SNavdeep Parhar 
257754e4ee71SNavdeep Parhar /*
257854e4ee71SNavdeep Parhar  * Allocates the ring for an ingress queue and an optional freelist.  If the
257954e4ee71SNavdeep Parhar  * freelist is specified it will be allocated and then associated with the
258054e4ee71SNavdeep Parhar  * ingress queue.
258154e4ee71SNavdeep Parhar  *
258254e4ee71SNavdeep Parhar  * Returns errno on failure.  Resources allocated up to that point may still be
258354e4ee71SNavdeep Parhar  * allocated.  Caller is responsible for cleanup in case this function fails.
258454e4ee71SNavdeep Parhar  *
2585*f549e352SNavdeep Parhar  * If the ingress queue will take interrupts directly then the intr_idx
2586*f549e352SNavdeep Parhar  * specifies the vector, starting from 0.  -1 means the interrupts for this
2587*f549e352SNavdeep Parhar  * queue should be forwarded to the fwq.
258854e4ee71SNavdeep Parhar  */
258954e4ee71SNavdeep Parhar static int
2590fe2ebb76SJohn Baldwin alloc_iq_fl(struct vi_info *vi, struct sge_iq *iq, struct sge_fl *fl,
2591bc14b14dSNavdeep Parhar     int intr_idx, int cong)
259254e4ee71SNavdeep Parhar {
259354e4ee71SNavdeep Parhar 	int rc, i, cntxt_id;
259454e4ee71SNavdeep Parhar 	size_t len;
259554e4ee71SNavdeep Parhar 	struct fw_iq_cmd c;
2596fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
259754e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
259890e7434aSNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
259954e4ee71SNavdeep Parhar 	__be32 v = 0;
260054e4ee71SNavdeep Parhar 
2601b2daa9a9SNavdeep Parhar 	len = iq->qsize * IQ_ESIZE;
260254e4ee71SNavdeep Parhar 	rc = alloc_ring(sc, len, &iq->desc_tag, &iq->desc_map, &iq->ba,
260354e4ee71SNavdeep Parhar 	    (void **)&iq->desc);
260454e4ee71SNavdeep Parhar 	if (rc != 0)
260554e4ee71SNavdeep Parhar 		return (rc);
260654e4ee71SNavdeep Parhar 
260754e4ee71SNavdeep Parhar 	bzero(&c, sizeof(c));
260854e4ee71SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_IQ_CMD) | F_FW_CMD_REQUEST |
260954e4ee71SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_IQ_CMD_PFN(sc->pf) |
261054e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_VFN(0));
261154e4ee71SNavdeep Parhar 
261254e4ee71SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_IQ_CMD_ALLOC | F_FW_IQ_CMD_IQSTART |
261354e4ee71SNavdeep Parhar 	    FW_LEN16(c));
261454e4ee71SNavdeep Parhar 
261554e4ee71SNavdeep Parhar 	/* Special handling for firmware event queue */
261654e4ee71SNavdeep Parhar 	if (iq == &sc->sge.fwq)
261754e4ee71SNavdeep Parhar 		v |= F_FW_IQ_CMD_IQASYNCH;
261854e4ee71SNavdeep Parhar 
2619*f549e352SNavdeep Parhar 	if (intr_idx < 0) {
2620*f549e352SNavdeep Parhar 		/* Forwarded interrupts, all headed to fwq */
2621*f549e352SNavdeep Parhar 		v |= F_FW_IQ_CMD_IQANDST;
2622*f549e352SNavdeep Parhar 		v |= V_FW_IQ_CMD_IQANDSTINDEX(sc->sge.fwq.cntxt_id);
2623*f549e352SNavdeep Parhar 	} else {
262454e4ee71SNavdeep Parhar 		KASSERT(intr_idx < sc->intr_count,
262554e4ee71SNavdeep Parhar 		    ("%s: invalid direct intr_idx %d", __func__, intr_idx));
262654e4ee71SNavdeep Parhar 		v |= V_FW_IQ_CMD_IQANDSTINDEX(intr_idx);
2627*f549e352SNavdeep Parhar 	}
262854e4ee71SNavdeep Parhar 
262954e4ee71SNavdeep Parhar 	c.type_to_iqandstindex = htobe32(v |
263054e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_TYPE(FW_IQ_TYPE_FL_INT_CAP) |
2631fe2ebb76SJohn Baldwin 	    V_FW_IQ_CMD_VIID(vi->viid) |
263254e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_IQANUD(X_UPDATEDELIVERY_INTERRUPT));
263354e4ee71SNavdeep Parhar 	c.iqdroprss_to_iqesize = htobe16(V_FW_IQ_CMD_IQPCIECH(pi->tx_chan) |
263454e4ee71SNavdeep Parhar 	    F_FW_IQ_CMD_IQGTSMODE |
263554e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_IQINTCNTTHRESH(iq->intr_pktc_idx) |
2636b2daa9a9SNavdeep Parhar 	    V_FW_IQ_CMD_IQESIZE(ilog2(IQ_ESIZE) - 4));
263754e4ee71SNavdeep Parhar 	c.iqsize = htobe16(iq->qsize);
263854e4ee71SNavdeep Parhar 	c.iqaddr = htobe64(iq->ba);
2639bc14b14dSNavdeep Parhar 	if (cong >= 0)
2640bc14b14dSNavdeep Parhar 		c.iqns_to_fl0congen = htobe32(F_FW_IQ_CMD_IQFLINTCONGEN);
264154e4ee71SNavdeep Parhar 
264254e4ee71SNavdeep Parhar 	if (fl) {
264354e4ee71SNavdeep Parhar 		mtx_init(&fl->fl_lock, fl->lockname, NULL, MTX_DEF);
264454e4ee71SNavdeep Parhar 
2645b2daa9a9SNavdeep Parhar 		len = fl->qsize * EQ_ESIZE;
264654e4ee71SNavdeep Parhar 		rc = alloc_ring(sc, len, &fl->desc_tag, &fl->desc_map,
264754e4ee71SNavdeep Parhar 		    &fl->ba, (void **)&fl->desc);
264854e4ee71SNavdeep Parhar 		if (rc)
264954e4ee71SNavdeep Parhar 			return (rc);
265054e4ee71SNavdeep Parhar 
265154e4ee71SNavdeep Parhar 		/* Allocate space for one software descriptor per buffer. */
265254e4ee71SNavdeep Parhar 		rc = alloc_fl_sdesc(fl);
265354e4ee71SNavdeep Parhar 		if (rc != 0) {
265454e4ee71SNavdeep Parhar 			device_printf(sc->dev,
265554e4ee71SNavdeep Parhar 			    "failed to setup fl software descriptors: %d\n",
265654e4ee71SNavdeep Parhar 			    rc);
265754e4ee71SNavdeep Parhar 			return (rc);
265854e4ee71SNavdeep Parhar 		}
26594d6db4e0SNavdeep Parhar 
26604d6db4e0SNavdeep Parhar 		if (fl->flags & FL_BUF_PACKING) {
266190e7434aSNavdeep Parhar 			fl->lowat = roundup2(sp->fl_starve_threshold2, 8);
266290e7434aSNavdeep Parhar 			fl->buf_boundary = sp->pack_boundary;
26634d6db4e0SNavdeep Parhar 		} else {
266490e7434aSNavdeep Parhar 			fl->lowat = roundup2(sp->fl_starve_threshold, 8);
2665e3207e19SNavdeep Parhar 			fl->buf_boundary = 16;
26664d6db4e0SNavdeep Parhar 		}
266790e7434aSNavdeep Parhar 		if (fl_pad && fl->buf_boundary < sp->pad_boundary)
266890e7434aSNavdeep Parhar 			fl->buf_boundary = sp->pad_boundary;
266954e4ee71SNavdeep Parhar 
2670214c3582SNavdeep Parhar 		c.iqns_to_fl0congen |=
2671bc14b14dSNavdeep Parhar 		    htobe32(V_FW_IQ_CMD_FL0HOSTFCMODE(X_HOSTFCMODE_NONE) |
2672bc14b14dSNavdeep Parhar 			F_FW_IQ_CMD_FL0FETCHRO | F_FW_IQ_CMD_FL0DATARO |
26731458bff9SNavdeep Parhar 			(fl_pad ? F_FW_IQ_CMD_FL0PADEN : 0) |
26741458bff9SNavdeep Parhar 			(fl->flags & FL_BUF_PACKING ? F_FW_IQ_CMD_FL0PACKEN :
26751458bff9SNavdeep Parhar 			    0));
2676bc14b14dSNavdeep Parhar 		if (cong >= 0) {
2677bc14b14dSNavdeep Parhar 			c.iqns_to_fl0congen |=
2678bc14b14dSNavdeep Parhar 				htobe32(V_FW_IQ_CMD_FL0CNGCHMAP(cong) |
2679bc14b14dSNavdeep Parhar 				    F_FW_IQ_CMD_FL0CONGCIF |
2680bc14b14dSNavdeep Parhar 				    F_FW_IQ_CMD_FL0CONGEN);
2681bc14b14dSNavdeep Parhar 		}
268254e4ee71SNavdeep Parhar 		c.fl0dcaen_to_fl0cidxfthresh =
2683ed7e5640SNavdeep Parhar 		    htobe16(V_FW_IQ_CMD_FL0FBMIN(chip_id(sc) <= CHELSIO_T5 ?
2684ed7e5640SNavdeep Parhar 			X_FETCHBURSTMIN_128B : X_FETCHBURSTMIN_64B) |
2685ed7e5640SNavdeep Parhar 			V_FW_IQ_CMD_FL0FBMAX(chip_id(sc) <= CHELSIO_T5 ?
2686ed7e5640SNavdeep Parhar 			X_FETCHBURSTMAX_512B : X_FETCHBURSTMAX_256B));
268754e4ee71SNavdeep Parhar 		c.fl0size = htobe16(fl->qsize);
268854e4ee71SNavdeep Parhar 		c.fl0addr = htobe64(fl->ba);
268954e4ee71SNavdeep Parhar 	}
269054e4ee71SNavdeep Parhar 
269154e4ee71SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
269254e4ee71SNavdeep Parhar 	if (rc != 0) {
269354e4ee71SNavdeep Parhar 		device_printf(sc->dev,
269454e4ee71SNavdeep Parhar 		    "failed to create ingress queue: %d\n", rc);
269554e4ee71SNavdeep Parhar 		return (rc);
269654e4ee71SNavdeep Parhar 	}
269754e4ee71SNavdeep Parhar 
269854e4ee71SNavdeep Parhar 	iq->cidx = 0;
2699b2daa9a9SNavdeep Parhar 	iq->gen = F_RSPD_GEN;
270054e4ee71SNavdeep Parhar 	iq->intr_next = iq->intr_params;
270154e4ee71SNavdeep Parhar 	iq->cntxt_id = be16toh(c.iqid);
270254e4ee71SNavdeep Parhar 	iq->abs_id = be16toh(c.physiqid);
2703733b9277SNavdeep Parhar 	iq->flags |= IQ_ALLOCATED;
270454e4ee71SNavdeep Parhar 
270554e4ee71SNavdeep Parhar 	cntxt_id = iq->cntxt_id - sc->sge.iq_start;
2706733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.niq) {
2707733b9277SNavdeep Parhar 		panic ("%s: iq->cntxt_id (%d) more than the max (%d)", __func__,
2708733b9277SNavdeep Parhar 		    cntxt_id, sc->sge.niq - 1);
2709733b9277SNavdeep Parhar 	}
271054e4ee71SNavdeep Parhar 	sc->sge.iqmap[cntxt_id] = iq;
271154e4ee71SNavdeep Parhar 
271254e4ee71SNavdeep Parhar 	if (fl) {
27134d6db4e0SNavdeep Parhar 		u_int qid;
27144d6db4e0SNavdeep Parhar 
27154d6db4e0SNavdeep Parhar 		iq->flags |= IQ_HAS_FL;
271654e4ee71SNavdeep Parhar 		fl->cntxt_id = be16toh(c.fl0id);
271754e4ee71SNavdeep Parhar 		fl->pidx = fl->cidx = 0;
271854e4ee71SNavdeep Parhar 
27199f1f7ec9SNavdeep Parhar 		cntxt_id = fl->cntxt_id - sc->sge.eq_start;
2720733b9277SNavdeep Parhar 		if (cntxt_id >= sc->sge.neq) {
2721733b9277SNavdeep Parhar 			panic("%s: fl->cntxt_id (%d) more than the max (%d)",
2722733b9277SNavdeep Parhar 			    __func__, cntxt_id, sc->sge.neq - 1);
2723733b9277SNavdeep Parhar 		}
272454e4ee71SNavdeep Parhar 		sc->sge.eqmap[cntxt_id] = (void *)fl;
272554e4ee71SNavdeep Parhar 
27264d6db4e0SNavdeep Parhar 		qid = fl->cntxt_id;
27274d6db4e0SNavdeep Parhar 		if (isset(&sc->doorbells, DOORBELL_UDB)) {
272890e7434aSNavdeep Parhar 			uint32_t s_qpp = sc->params.sge.eq_s_qpp;
27294d6db4e0SNavdeep Parhar 			uint32_t mask = (1 << s_qpp) - 1;
27304d6db4e0SNavdeep Parhar 			volatile uint8_t *udb;
27314d6db4e0SNavdeep Parhar 
27324d6db4e0SNavdeep Parhar 			udb = sc->udbs_base + UDBS_DB_OFFSET;
27334d6db4e0SNavdeep Parhar 			udb += (qid >> s_qpp) << PAGE_SHIFT;
27344d6db4e0SNavdeep Parhar 			qid &= mask;
27354d6db4e0SNavdeep Parhar 			if (qid < PAGE_SIZE / UDBS_SEG_SIZE) {
27364d6db4e0SNavdeep Parhar 				udb += qid << UDBS_SEG_SHIFT;
27374d6db4e0SNavdeep Parhar 				qid = 0;
27384d6db4e0SNavdeep Parhar 			}
27394d6db4e0SNavdeep Parhar 			fl->udb = (volatile void *)udb;
27404d6db4e0SNavdeep Parhar 		}
2741d1205d09SNavdeep Parhar 		fl->dbval = V_QID(qid) | sc->chip_params->sge_fl_db;
27424d6db4e0SNavdeep Parhar 
274354e4ee71SNavdeep Parhar 		FL_LOCK(fl);
2744733b9277SNavdeep Parhar 		/* Enough to make sure the SGE doesn't think it's starved */
2745733b9277SNavdeep Parhar 		refill_fl(sc, fl, fl->lowat);
274654e4ee71SNavdeep Parhar 		FL_UNLOCK(fl);
274754e4ee71SNavdeep Parhar 	}
274854e4ee71SNavdeep Parhar 
27498c0ca00bSNavdeep Parhar 	if (chip_id(sc) >= CHELSIO_T5 && !(sc->flags & IS_VF) && cong >= 0) {
2750ba41ec48SNavdeep Parhar 		uint32_t param, val;
2751ba41ec48SNavdeep Parhar 
2752ba41ec48SNavdeep Parhar 		param = V_FW_PARAMS_MNEM(FW_PARAMS_MNEM_DMAQ) |
2753ba41ec48SNavdeep Parhar 		    V_FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_DMAQ_CONM_CTXT) |
2754ba41ec48SNavdeep Parhar 		    V_FW_PARAMS_PARAM_YZ(iq->cntxt_id);
275573cd9220SNavdeep Parhar 		if (cong == 0)
275673cd9220SNavdeep Parhar 			val = 1 << 19;
275773cd9220SNavdeep Parhar 		else {
275873cd9220SNavdeep Parhar 			val = 2 << 19;
275973cd9220SNavdeep Parhar 			for (i = 0; i < 4; i++) {
276073cd9220SNavdeep Parhar 				if (cong & (1 << i))
276173cd9220SNavdeep Parhar 					val |= 1 << (i << 2);
276273cd9220SNavdeep Parhar 			}
276373cd9220SNavdeep Parhar 		}
276473cd9220SNavdeep Parhar 
2765ba41ec48SNavdeep Parhar 		rc = -t4_set_params(sc, sc->mbox, sc->pf, 0, 1, &param, &val);
2766ba41ec48SNavdeep Parhar 		if (rc != 0) {
2767ba41ec48SNavdeep Parhar 			/* report error but carry on */
2768ba41ec48SNavdeep Parhar 			device_printf(sc->dev,
2769ba41ec48SNavdeep Parhar 			    "failed to set congestion manager context for "
2770ba41ec48SNavdeep Parhar 			    "ingress queue %d: %d\n", iq->cntxt_id, rc);
2771ba41ec48SNavdeep Parhar 		}
2772ba41ec48SNavdeep Parhar 	}
2773ba41ec48SNavdeep Parhar 
277454e4ee71SNavdeep Parhar 	/* Enable IQ interrupts */
2775733b9277SNavdeep Parhar 	atomic_store_rel_int(&iq->state, IQS_IDLE);
2776315048f2SJohn Baldwin 	t4_write_reg(sc, sc->sge_gts_reg, V_SEINTARM(iq->intr_params) |
277754e4ee71SNavdeep Parhar 	    V_INGRESSQID(iq->cntxt_id));
277854e4ee71SNavdeep Parhar 
277954e4ee71SNavdeep Parhar 	return (0);
278054e4ee71SNavdeep Parhar }
278154e4ee71SNavdeep Parhar 
278254e4ee71SNavdeep Parhar static int
2783fe2ebb76SJohn Baldwin free_iq_fl(struct vi_info *vi, struct sge_iq *iq, struct sge_fl *fl)
278454e4ee71SNavdeep Parhar {
278538035ed6SNavdeep Parhar 	int rc;
278654e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
278754e4ee71SNavdeep Parhar 	device_t dev;
278854e4ee71SNavdeep Parhar 
278954e4ee71SNavdeep Parhar 	if (sc == NULL)
279054e4ee71SNavdeep Parhar 		return (0);	/* nothing to do */
279154e4ee71SNavdeep Parhar 
2792fe2ebb76SJohn Baldwin 	dev = vi ? vi->dev : sc->dev;
279354e4ee71SNavdeep Parhar 
279454e4ee71SNavdeep Parhar 	if (iq->flags & IQ_ALLOCATED) {
279554e4ee71SNavdeep Parhar 		rc = -t4_iq_free(sc, sc->mbox, sc->pf, 0,
279654e4ee71SNavdeep Parhar 		    FW_IQ_TYPE_FL_INT_CAP, iq->cntxt_id,
279754e4ee71SNavdeep Parhar 		    fl ? fl->cntxt_id : 0xffff, 0xffff);
279854e4ee71SNavdeep Parhar 		if (rc != 0) {
279954e4ee71SNavdeep Parhar 			device_printf(dev,
280054e4ee71SNavdeep Parhar 			    "failed to free queue %p: %d\n", iq, rc);
280154e4ee71SNavdeep Parhar 			return (rc);
280254e4ee71SNavdeep Parhar 		}
280354e4ee71SNavdeep Parhar 		iq->flags &= ~IQ_ALLOCATED;
280454e4ee71SNavdeep Parhar 	}
280554e4ee71SNavdeep Parhar 
280654e4ee71SNavdeep Parhar 	free_ring(sc, iq->desc_tag, iq->desc_map, iq->ba, iq->desc);
280754e4ee71SNavdeep Parhar 
280854e4ee71SNavdeep Parhar 	bzero(iq, sizeof(*iq));
280954e4ee71SNavdeep Parhar 
281054e4ee71SNavdeep Parhar 	if (fl) {
281154e4ee71SNavdeep Parhar 		free_ring(sc, fl->desc_tag, fl->desc_map, fl->ba,
281254e4ee71SNavdeep Parhar 		    fl->desc);
281354e4ee71SNavdeep Parhar 
2814aa9a5cc0SNavdeep Parhar 		if (fl->sdesc)
28151458bff9SNavdeep Parhar 			free_fl_sdesc(sc, fl);
28161458bff9SNavdeep Parhar 
281754e4ee71SNavdeep Parhar 		if (mtx_initialized(&fl->fl_lock))
281854e4ee71SNavdeep Parhar 			mtx_destroy(&fl->fl_lock);
281954e4ee71SNavdeep Parhar 
282054e4ee71SNavdeep Parhar 		bzero(fl, sizeof(*fl));
282154e4ee71SNavdeep Parhar 	}
282254e4ee71SNavdeep Parhar 
282354e4ee71SNavdeep Parhar 	return (0);
282454e4ee71SNavdeep Parhar }
282554e4ee71SNavdeep Parhar 
282638035ed6SNavdeep Parhar static void
2827aa93b99aSNavdeep Parhar add_fl_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx,
2828aa93b99aSNavdeep Parhar     struct sysctl_oid *oid, struct sge_fl *fl)
282938035ed6SNavdeep Parhar {
283038035ed6SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
283138035ed6SNavdeep Parhar 
283238035ed6SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "fl", CTLFLAG_RD, NULL,
283338035ed6SNavdeep Parhar 	    "freelist");
283438035ed6SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
283538035ed6SNavdeep Parhar 
2836aa93b99aSNavdeep Parhar 	SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD,
2837aa93b99aSNavdeep Parhar 	    &fl->ba, "bus address of descriptor ring");
2838aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
2839aa93b99aSNavdeep Parhar 	    fl->sidx * EQ_ESIZE + sc->params.sge.spg_len,
2840aa93b99aSNavdeep Parhar 	    "desc ring size in bytes");
284138035ed6SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id",
284238035ed6SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &fl->cntxt_id, 0, sysctl_uint16, "I",
284338035ed6SNavdeep Parhar 	    "SGE context id of the freelist");
2844e3207e19SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "padding", CTLFLAG_RD, NULL,
2845e3207e19SNavdeep Parhar 	    fl_pad ? 1 : 0, "padding enabled");
2846e3207e19SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "packing", CTLFLAG_RD, NULL,
2847e3207e19SNavdeep Parhar 	    fl->flags & FL_BUF_PACKING ? 1 : 0, "packing enabled");
284838035ed6SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, &fl->cidx,
284938035ed6SNavdeep Parhar 	    0, "consumer index");
285038035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
285138035ed6SNavdeep Parhar 		SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "rx_offset",
285238035ed6SNavdeep Parhar 		    CTLFLAG_RD, &fl->rx_offset, 0, "packing rx offset");
285338035ed6SNavdeep Parhar 	}
285438035ed6SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD, &fl->pidx,
285538035ed6SNavdeep Parhar 	    0, "producer index");
285638035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "mbuf_allocated",
285738035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->mbuf_allocated, "# of mbuf allocated");
285838035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "mbuf_inlined",
285938035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->mbuf_inlined, "# of mbuf inlined in clusters");
286038035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_allocated",
286138035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_allocated, "# of clusters allocated");
286238035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_recycled",
286338035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_recycled, "# of clusters recycled");
286438035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_fast_recycled",
286538035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_fast_recycled, "# of clusters recycled (fast)");
286638035ed6SNavdeep Parhar }
286738035ed6SNavdeep Parhar 
286854e4ee71SNavdeep Parhar static int
2869733b9277SNavdeep Parhar alloc_fwq(struct adapter *sc)
287054e4ee71SNavdeep Parhar {
2871733b9277SNavdeep Parhar 	int rc, intr_idx;
287256599263SNavdeep Parhar 	struct sge_iq *fwq = &sc->sge.fwq;
2873733b9277SNavdeep Parhar 	struct sysctl_oid *oid = device_get_sysctl_tree(sc->dev);
2874733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
287556599263SNavdeep Parhar 
2876b2daa9a9SNavdeep Parhar 	init_iq(fwq, sc, 0, 0, FW_IQ_QSIZE);
28776af45170SJohn Baldwin 	if (sc->flags & IS_VF)
28786af45170SJohn Baldwin 		intr_idx = 0;
28796af45170SJohn Baldwin 	else {
2880733b9277SNavdeep Parhar 		intr_idx = sc->intr_count > 1 ? 1 : 0;
2881671bf2b8SNavdeep Parhar 		fwq->set_tcb_rpl = t4_filter_rpl;
2882671bf2b8SNavdeep Parhar 		fwq->l2t_write_rpl = do_l2t_write_rpl;
28836af45170SJohn Baldwin 	}
2884fe2ebb76SJohn Baldwin 	rc = alloc_iq_fl(&sc->port[0]->vi[0], fwq, NULL, intr_idx, -1);
2885733b9277SNavdeep Parhar 	if (rc != 0) {
2886733b9277SNavdeep Parhar 		device_printf(sc->dev,
2887733b9277SNavdeep Parhar 		    "failed to create firmware event queue: %d\n", rc);
288856599263SNavdeep Parhar 		return (rc);
2889733b9277SNavdeep Parhar 	}
289056599263SNavdeep Parhar 
2891733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&sc->ctx, children, OID_AUTO, "fwq", CTLFLAG_RD,
2892733b9277SNavdeep Parhar 	    NULL, "firmware event queue");
2893733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
289456599263SNavdeep Parhar 
2895aa93b99aSNavdeep Parhar 	SYSCTL_ADD_UAUTO(&sc->ctx, children, OID_AUTO, "ba", CTLFLAG_RD,
2896aa93b99aSNavdeep Parhar 	    &fwq->ba, "bus address of descriptor ring");
2897aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(&sc->ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
2898aa93b99aSNavdeep Parhar 	    fwq->qsize * IQ_ESIZE, "descriptor ring size in bytes");
289959bc8ce0SNavdeep Parhar 	SYSCTL_ADD_PROC(&sc->ctx, children, OID_AUTO, "abs_id",
290059bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &fwq->abs_id, 0, sysctl_uint16, "I",
290159bc8ce0SNavdeep Parhar 	    "absolute id of the queue");
290259bc8ce0SNavdeep Parhar 	SYSCTL_ADD_PROC(&sc->ctx, children, OID_AUTO, "cntxt_id",
290359bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &fwq->cntxt_id, 0, sysctl_uint16, "I",
290459bc8ce0SNavdeep Parhar 	    "SGE context id of the queue");
290556599263SNavdeep Parhar 	SYSCTL_ADD_PROC(&sc->ctx, children, OID_AUTO, "cidx",
290656599263SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &fwq->cidx, 0, sysctl_uint16, "I",
290756599263SNavdeep Parhar 	    "consumer index");
290856599263SNavdeep Parhar 
2909733b9277SNavdeep Parhar 	return (0);
2910733b9277SNavdeep Parhar }
2911733b9277SNavdeep Parhar 
2912733b9277SNavdeep Parhar static int
2913733b9277SNavdeep Parhar free_fwq(struct adapter *sc)
2914733b9277SNavdeep Parhar {
2915733b9277SNavdeep Parhar 	return free_iq_fl(NULL, &sc->sge.fwq, NULL);
2916733b9277SNavdeep Parhar }
2917733b9277SNavdeep Parhar 
2918733b9277SNavdeep Parhar static int
2919733b9277SNavdeep Parhar alloc_mgmtq(struct adapter *sc)
2920733b9277SNavdeep Parhar {
2921733b9277SNavdeep Parhar 	int rc;
2922733b9277SNavdeep Parhar 	struct sge_wrq *mgmtq = &sc->sge.mgmtq;
2923733b9277SNavdeep Parhar 	char name[16];
2924733b9277SNavdeep Parhar 	struct sysctl_oid *oid = device_get_sysctl_tree(sc->dev);
2925733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
2926733b9277SNavdeep Parhar 
2927733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&sc->ctx, children, OID_AUTO, "mgmtq", CTLFLAG_RD,
2928733b9277SNavdeep Parhar 	    NULL, "management queue");
2929733b9277SNavdeep Parhar 
2930733b9277SNavdeep Parhar 	snprintf(name, sizeof(name), "%s mgmtq", device_get_nameunit(sc->dev));
293190e7434aSNavdeep Parhar 	init_eq(sc, &mgmtq->eq, EQ_CTRL, CTRL_EQ_QSIZE, sc->port[0]->tx_chan,
2932733b9277SNavdeep Parhar 	    sc->sge.fwq.cntxt_id, name);
2933733b9277SNavdeep Parhar 	rc = alloc_wrq(sc, NULL, mgmtq, oid);
2934733b9277SNavdeep Parhar 	if (rc != 0) {
2935733b9277SNavdeep Parhar 		device_printf(sc->dev,
2936733b9277SNavdeep Parhar 		    "failed to create management queue: %d\n", rc);
293756599263SNavdeep Parhar 		return (rc);
293856599263SNavdeep Parhar 	}
293956599263SNavdeep Parhar 
2940733b9277SNavdeep Parhar 	return (0);
294154e4ee71SNavdeep Parhar }
294254e4ee71SNavdeep Parhar 
294354e4ee71SNavdeep Parhar static int
2944733b9277SNavdeep Parhar free_mgmtq(struct adapter *sc)
2945733b9277SNavdeep Parhar {
294609fe6320SNavdeep Parhar 
2947733b9277SNavdeep Parhar 	return free_wrq(sc, &sc->sge.mgmtq);
2948733b9277SNavdeep Parhar }
2949733b9277SNavdeep Parhar 
29501605bac6SNavdeep Parhar int
29519af71ab3SNavdeep Parhar tnl_cong(struct port_info *pi, int drop)
29529fb8886bSNavdeep Parhar {
29539fb8886bSNavdeep Parhar 
29549af71ab3SNavdeep Parhar 	if (drop == -1)
29559fb8886bSNavdeep Parhar 		return (-1);
29569af71ab3SNavdeep Parhar 	else if (drop == 1)
29579fb8886bSNavdeep Parhar 		return (0);
29589fb8886bSNavdeep Parhar 	else
29595bcae8ddSNavdeep Parhar 		return (pi->rx_e_chan_map);
29609fb8886bSNavdeep Parhar }
29619fb8886bSNavdeep Parhar 
2962733b9277SNavdeep Parhar static int
2963fe2ebb76SJohn Baldwin alloc_rxq(struct vi_info *vi, struct sge_rxq *rxq, int intr_idx, int idx,
2964733b9277SNavdeep Parhar     struct sysctl_oid *oid)
296554e4ee71SNavdeep Parhar {
296654e4ee71SNavdeep Parhar 	int rc;
2967ec55567cSJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
296854e4ee71SNavdeep Parhar 	struct sysctl_oid_list *children;
296954e4ee71SNavdeep Parhar 	char name[16];
297054e4ee71SNavdeep Parhar 
2971fe2ebb76SJohn Baldwin 	rc = alloc_iq_fl(vi, &rxq->iq, &rxq->fl, intr_idx,
2972fe2ebb76SJohn Baldwin 	    tnl_cong(vi->pi, cong_drop));
297354e4ee71SNavdeep Parhar 	if (rc != 0)
297454e4ee71SNavdeep Parhar 		return (rc);
297554e4ee71SNavdeep Parhar 
2976ec55567cSJohn Baldwin 	if (idx == 0)
2977ec55567cSJohn Baldwin 		sc->sge.iq_base = rxq->iq.abs_id - rxq->iq.cntxt_id;
2978ec55567cSJohn Baldwin 	else
2979ec55567cSJohn Baldwin 		KASSERT(rxq->iq.cntxt_id + sc->sge.iq_base == rxq->iq.abs_id,
2980ec55567cSJohn Baldwin 		    ("iq_base mismatch"));
2981ec55567cSJohn Baldwin 	KASSERT(sc->sge.iq_base == 0 || sc->flags & IS_VF,
2982ec55567cSJohn Baldwin 	    ("PF with non-zero iq_base"));
2983ec55567cSJohn Baldwin 
29844d6db4e0SNavdeep Parhar 	/*
29854d6db4e0SNavdeep Parhar 	 * The freelist is just barely above the starvation threshold right now,
29864d6db4e0SNavdeep Parhar 	 * fill it up a bit more.
29874d6db4e0SNavdeep Parhar 	 */
29889b4d7b4eSNavdeep Parhar 	FL_LOCK(&rxq->fl);
2989ec55567cSJohn Baldwin 	refill_fl(sc, &rxq->fl, 128);
29909b4d7b4eSNavdeep Parhar 	FL_UNLOCK(&rxq->fl);
29919b4d7b4eSNavdeep Parhar 
2992a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
299346f48ee5SNavdeep Parhar 	rc = tcp_lro_init_args(&rxq->lro, vi->ifp, lro_entries, lro_mbufs);
299454e4ee71SNavdeep Parhar 	if (rc != 0)
299554e4ee71SNavdeep Parhar 		return (rc);
299646f48ee5SNavdeep Parhar 	MPASS(rxq->lro.ifp == vi->ifp);	/* also indicates LRO init'ed */
299754e4ee71SNavdeep Parhar 
2998fe2ebb76SJohn Baldwin 	if (vi->ifp->if_capenable & IFCAP_LRO)
2999733b9277SNavdeep Parhar 		rxq->iq.flags |= IQ_LRO_ENABLED;
300054e4ee71SNavdeep Parhar #endif
3001fe2ebb76SJohn Baldwin 	rxq->ifp = vi->ifp;
300254e4ee71SNavdeep Parhar 
3003733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
300454e4ee71SNavdeep Parhar 
300554e4ee71SNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
3006fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
300754e4ee71SNavdeep Parhar 	    NULL, "rx queue");
300854e4ee71SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
300954e4ee71SNavdeep Parhar 
3010aa93b99aSNavdeep Parhar 	SYSCTL_ADD_UAUTO(&vi->ctx, children, OID_AUTO, "ba", CTLFLAG_RD,
3011aa93b99aSNavdeep Parhar 	    &rxq->iq.ba, "bus address of descriptor ring");
3012aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(&vi->ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
3013aa93b99aSNavdeep Parhar 	    rxq->iq.qsize * IQ_ESIZE, "descriptor ring size in bytes");
3014fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "abs_id",
301556599263SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &rxq->iq.abs_id, 0, sysctl_uint16, "I",
3016af49c942SNavdeep Parhar 	    "absolute id of the queue");
3017fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cntxt_id",
301859bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &rxq->iq.cntxt_id, 0, sysctl_uint16, "I",
301959bc8ce0SNavdeep Parhar 	    "SGE context id of the queue");
3020fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cidx",
302159bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &rxq->iq.cidx, 0, sysctl_uint16, "I",
302259bc8ce0SNavdeep Parhar 	    "consumer index");
3023a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
3024e936121dSHans Petter Selasky 	SYSCTL_ADD_U64(&vi->ctx, children, OID_AUTO, "lro_queued", CTLFLAG_RD,
302554e4ee71SNavdeep Parhar 	    &rxq->lro.lro_queued, 0, NULL);
3026e936121dSHans Petter Selasky 	SYSCTL_ADD_U64(&vi->ctx, children, OID_AUTO, "lro_flushed", CTLFLAG_RD,
302754e4ee71SNavdeep Parhar 	    &rxq->lro.lro_flushed, 0, NULL);
30287d29df59SNavdeep Parhar #endif
3029fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "rxcsum", CTLFLAG_RD,
303054e4ee71SNavdeep Parhar 	    &rxq->rxcsum, "# of times hardware assisted with checksum");
3031fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "vlan_extraction",
303254e4ee71SNavdeep Parhar 	    CTLFLAG_RD, &rxq->vlan_extraction,
303354e4ee71SNavdeep Parhar 	    "# of times hardware extracted 802.1Q tag");
303454e4ee71SNavdeep Parhar 
3035aa93b99aSNavdeep Parhar 	add_fl_sysctls(sc, &vi->ctx, oid, &rxq->fl);
303659bc8ce0SNavdeep Parhar 
303754e4ee71SNavdeep Parhar 	return (rc);
303854e4ee71SNavdeep Parhar }
303954e4ee71SNavdeep Parhar 
304054e4ee71SNavdeep Parhar static int
3041fe2ebb76SJohn Baldwin free_rxq(struct vi_info *vi, struct sge_rxq *rxq)
304254e4ee71SNavdeep Parhar {
304354e4ee71SNavdeep Parhar 	int rc;
304454e4ee71SNavdeep Parhar 
3045a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
304654e4ee71SNavdeep Parhar 	if (rxq->lro.ifp) {
304754e4ee71SNavdeep Parhar 		tcp_lro_free(&rxq->lro);
304854e4ee71SNavdeep Parhar 		rxq->lro.ifp = NULL;
304954e4ee71SNavdeep Parhar 	}
305054e4ee71SNavdeep Parhar #endif
305154e4ee71SNavdeep Parhar 
3052fe2ebb76SJohn Baldwin 	rc = free_iq_fl(vi, &rxq->iq, &rxq->fl);
305354e4ee71SNavdeep Parhar 	if (rc == 0)
305454e4ee71SNavdeep Parhar 		bzero(rxq, sizeof(*rxq));
305554e4ee71SNavdeep Parhar 
305654e4ee71SNavdeep Parhar 	return (rc);
305754e4ee71SNavdeep Parhar }
305854e4ee71SNavdeep Parhar 
305909fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
306054e4ee71SNavdeep Parhar static int
3061fe2ebb76SJohn Baldwin alloc_ofld_rxq(struct vi_info *vi, struct sge_ofld_rxq *ofld_rxq,
3062733b9277SNavdeep Parhar     int intr_idx, int idx, struct sysctl_oid *oid)
3063f7dfe243SNavdeep Parhar {
3064aa93b99aSNavdeep Parhar 	struct port_info *pi = vi->pi;
3065733b9277SNavdeep Parhar 	int rc;
3066f7dfe243SNavdeep Parhar 	struct sysctl_oid_list *children;
3067733b9277SNavdeep Parhar 	char name[16];
3068f7dfe243SNavdeep Parhar 
30695bcae8ddSNavdeep Parhar 	rc = alloc_iq_fl(vi, &ofld_rxq->iq, &ofld_rxq->fl, intr_idx, 0);
3070733b9277SNavdeep Parhar 	if (rc != 0)
3071f7dfe243SNavdeep Parhar 		return (rc);
3072f7dfe243SNavdeep Parhar 
3073733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3074733b9277SNavdeep Parhar 
3075733b9277SNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
3076fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
3077733b9277SNavdeep Parhar 	    NULL, "rx queue");
3078733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3079733b9277SNavdeep Parhar 
3080aa93b99aSNavdeep Parhar 	SYSCTL_ADD_UAUTO(&vi->ctx, children, OID_AUTO, "ba", CTLFLAG_RD,
3081aa93b99aSNavdeep Parhar 	    &ofld_rxq->iq.ba, "bus address of descriptor ring");
3082aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(&vi->ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
3083aa93b99aSNavdeep Parhar 	    ofld_rxq->iq.qsize * IQ_ESIZE, "descriptor ring size in bytes");
3084fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "abs_id",
3085733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &ofld_rxq->iq.abs_id, 0, sysctl_uint16,
3086733b9277SNavdeep Parhar 	    "I", "absolute id of the queue");
3087fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cntxt_id",
3088733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &ofld_rxq->iq.cntxt_id, 0, sysctl_uint16,
3089733b9277SNavdeep Parhar 	    "I", "SGE context id of the queue");
3090fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cidx",
3091733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &ofld_rxq->iq.cidx, 0, sysctl_uint16, "I",
3092733b9277SNavdeep Parhar 	    "consumer index");
3093733b9277SNavdeep Parhar 
3094aa93b99aSNavdeep Parhar 	add_fl_sysctls(pi->adapter, &vi->ctx, oid, &ofld_rxq->fl);
3095733b9277SNavdeep Parhar 
3096733b9277SNavdeep Parhar 	return (rc);
3097733b9277SNavdeep Parhar }
3098733b9277SNavdeep Parhar 
3099733b9277SNavdeep Parhar static int
3100fe2ebb76SJohn Baldwin free_ofld_rxq(struct vi_info *vi, struct sge_ofld_rxq *ofld_rxq)
3101733b9277SNavdeep Parhar {
3102733b9277SNavdeep Parhar 	int rc;
3103733b9277SNavdeep Parhar 
3104fe2ebb76SJohn Baldwin 	rc = free_iq_fl(vi, &ofld_rxq->iq, &ofld_rxq->fl);
3105733b9277SNavdeep Parhar 	if (rc == 0)
3106733b9277SNavdeep Parhar 		bzero(ofld_rxq, sizeof(*ofld_rxq));
3107733b9277SNavdeep Parhar 
3108733b9277SNavdeep Parhar 	return (rc);
3109733b9277SNavdeep Parhar }
3110733b9277SNavdeep Parhar #endif
3111733b9277SNavdeep Parhar 
3112298d969cSNavdeep Parhar #ifdef DEV_NETMAP
3113298d969cSNavdeep Parhar static int
3114fe2ebb76SJohn Baldwin alloc_nm_rxq(struct vi_info *vi, struct sge_nm_rxq *nm_rxq, int intr_idx,
3115298d969cSNavdeep Parhar     int idx, struct sysctl_oid *oid)
3116298d969cSNavdeep Parhar {
3117298d969cSNavdeep Parhar 	int rc;
3118298d969cSNavdeep Parhar 	struct sysctl_oid_list *children;
3119298d969cSNavdeep Parhar 	struct sysctl_ctx_list *ctx;
3120298d969cSNavdeep Parhar 	char name[16];
3121298d969cSNavdeep Parhar 	size_t len;
3122fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
3123fe2ebb76SJohn Baldwin 	struct netmap_adapter *na = NA(vi->ifp);
3124298d969cSNavdeep Parhar 
3125298d969cSNavdeep Parhar 	MPASS(na != NULL);
3126298d969cSNavdeep Parhar 
3127fe2ebb76SJohn Baldwin 	len = vi->qsize_rxq * IQ_ESIZE;
3128298d969cSNavdeep Parhar 	rc = alloc_ring(sc, len, &nm_rxq->iq_desc_tag, &nm_rxq->iq_desc_map,
3129298d969cSNavdeep Parhar 	    &nm_rxq->iq_ba, (void **)&nm_rxq->iq_desc);
3130298d969cSNavdeep Parhar 	if (rc != 0)
3131298d969cSNavdeep Parhar 		return (rc);
3132298d969cSNavdeep Parhar 
313390e7434aSNavdeep Parhar 	len = na->num_rx_desc * EQ_ESIZE + sc->params.sge.spg_len;
3134298d969cSNavdeep Parhar 	rc = alloc_ring(sc, len, &nm_rxq->fl_desc_tag, &nm_rxq->fl_desc_map,
3135298d969cSNavdeep Parhar 	    &nm_rxq->fl_ba, (void **)&nm_rxq->fl_desc);
3136298d969cSNavdeep Parhar 	if (rc != 0)
3137298d969cSNavdeep Parhar 		return (rc);
3138298d969cSNavdeep Parhar 
3139fe2ebb76SJohn Baldwin 	nm_rxq->vi = vi;
3140298d969cSNavdeep Parhar 	nm_rxq->nid = idx;
3141298d969cSNavdeep Parhar 	nm_rxq->iq_cidx = 0;
314290e7434aSNavdeep Parhar 	nm_rxq->iq_sidx = vi->qsize_rxq - sc->params.sge.spg_len / IQ_ESIZE;
3143298d969cSNavdeep Parhar 	nm_rxq->iq_gen = F_RSPD_GEN;
3144298d969cSNavdeep Parhar 	nm_rxq->fl_pidx = nm_rxq->fl_cidx = 0;
3145298d969cSNavdeep Parhar 	nm_rxq->fl_sidx = na->num_rx_desc;
3146298d969cSNavdeep Parhar 	nm_rxq->intr_idx = intr_idx;
3147a8c4fcb9SNavdeep Parhar 	nm_rxq->iq_cntxt_id = INVALID_NM_RXQ_CNTXT_ID;
3148298d969cSNavdeep Parhar 
3149fe2ebb76SJohn Baldwin 	ctx = &vi->ctx;
3150298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3151298d969cSNavdeep Parhar 
3152298d969cSNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
3153298d969cSNavdeep Parhar 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, name, CTLFLAG_RD, NULL,
3154298d969cSNavdeep Parhar 	    "rx queue");
3155298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3156298d969cSNavdeep Parhar 
3157298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "abs_id",
3158298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_abs_id, 0, sysctl_uint16,
3159298d969cSNavdeep Parhar 	    "I", "absolute id of the queue");
3160298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id",
3161298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_cntxt_id, 0, sysctl_uint16,
3162298d969cSNavdeep Parhar 	    "I", "SGE context id of the queue");
3163298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cidx",
3164298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_cidx, 0, sysctl_uint16, "I",
3165298d969cSNavdeep Parhar 	    "consumer index");
3166298d969cSNavdeep Parhar 
3167298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3168298d969cSNavdeep Parhar 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "fl", CTLFLAG_RD, NULL,
3169298d969cSNavdeep Parhar 	    "freelist");
3170298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3171298d969cSNavdeep Parhar 
3172298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id",
3173298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->fl_cntxt_id, 0, sysctl_uint16,
3174298d969cSNavdeep Parhar 	    "I", "SGE context id of the freelist");
3175298d969cSNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD,
3176298d969cSNavdeep Parhar 	    &nm_rxq->fl_cidx, 0, "consumer index");
3177298d969cSNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD,
3178298d969cSNavdeep Parhar 	    &nm_rxq->fl_pidx, 0, "producer index");
3179298d969cSNavdeep Parhar 
3180298d969cSNavdeep Parhar 	return (rc);
3181298d969cSNavdeep Parhar }
3182298d969cSNavdeep Parhar 
3183298d969cSNavdeep Parhar 
3184298d969cSNavdeep Parhar static int
3185fe2ebb76SJohn Baldwin free_nm_rxq(struct vi_info *vi, struct sge_nm_rxq *nm_rxq)
3186298d969cSNavdeep Parhar {
3187fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
3188298d969cSNavdeep Parhar 
31890fa7560dSNavdeep Parhar 	if (vi->flags & VI_INIT_DONE)
3190a8c4fcb9SNavdeep Parhar 		MPASS(nm_rxq->iq_cntxt_id == INVALID_NM_RXQ_CNTXT_ID);
31910fa7560dSNavdeep Parhar 	else
31920fa7560dSNavdeep Parhar 		MPASS(nm_rxq->iq_cntxt_id == 0);
3193a8c4fcb9SNavdeep Parhar 
3194298d969cSNavdeep Parhar 	free_ring(sc, nm_rxq->iq_desc_tag, nm_rxq->iq_desc_map, nm_rxq->iq_ba,
3195298d969cSNavdeep Parhar 	    nm_rxq->iq_desc);
3196298d969cSNavdeep Parhar 	free_ring(sc, nm_rxq->fl_desc_tag, nm_rxq->fl_desc_map, nm_rxq->fl_ba,
3197298d969cSNavdeep Parhar 	    nm_rxq->fl_desc);
3198298d969cSNavdeep Parhar 
3199298d969cSNavdeep Parhar 	return (0);
3200298d969cSNavdeep Parhar }
3201298d969cSNavdeep Parhar 
3202298d969cSNavdeep Parhar static int
3203fe2ebb76SJohn Baldwin alloc_nm_txq(struct vi_info *vi, struct sge_nm_txq *nm_txq, int iqidx, int idx,
3204298d969cSNavdeep Parhar     struct sysctl_oid *oid)
3205298d969cSNavdeep Parhar {
3206298d969cSNavdeep Parhar 	int rc;
3207298d969cSNavdeep Parhar 	size_t len;
3208fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
3209298d969cSNavdeep Parhar 	struct adapter *sc = pi->adapter;
3210fe2ebb76SJohn Baldwin 	struct netmap_adapter *na = NA(vi->ifp);
3211298d969cSNavdeep Parhar 	char name[16];
3212298d969cSNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
3213298d969cSNavdeep Parhar 
321490e7434aSNavdeep Parhar 	len = na->num_tx_desc * EQ_ESIZE + sc->params.sge.spg_len;
3215298d969cSNavdeep Parhar 	rc = alloc_ring(sc, len, &nm_txq->desc_tag, &nm_txq->desc_map,
3216298d969cSNavdeep Parhar 	    &nm_txq->ba, (void **)&nm_txq->desc);
3217298d969cSNavdeep Parhar 	if (rc)
3218298d969cSNavdeep Parhar 		return (rc);
3219298d969cSNavdeep Parhar 
3220298d969cSNavdeep Parhar 	nm_txq->pidx = nm_txq->cidx = 0;
3221298d969cSNavdeep Parhar 	nm_txq->sidx = na->num_tx_desc;
3222298d969cSNavdeep Parhar 	nm_txq->nid = idx;
3223298d969cSNavdeep Parhar 	nm_txq->iqidx = iqidx;
3224298d969cSNavdeep Parhar 	nm_txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT) |
322597f2919dSNavdeep Parhar 	    V_TXPKT_INTF(pi->tx_chan) | V_TXPKT_PF(G_FW_VIID_PFN(vi->viid)) |
322697f2919dSNavdeep Parhar 	    V_TXPKT_VF(G_FW_VIID_VIN(vi->viid)) |
322797f2919dSNavdeep Parhar 	    V_TXPKT_VF_VLD(G_FW_VIID_VIVLD(vi->viid)));
3228a8c4fcb9SNavdeep Parhar 	nm_txq->cntxt_id = INVALID_NM_TXQ_CNTXT_ID;
3229298d969cSNavdeep Parhar 
3230298d969cSNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
3231fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
3232298d969cSNavdeep Parhar 	    NULL, "netmap tx queue");
3233298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3234298d969cSNavdeep Parhar 
3235fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UINT(&vi->ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
3236298d969cSNavdeep Parhar 	    &nm_txq->cntxt_id, 0, "SGE context id of the queue");
3237fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cidx",
3238298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_txq->cidx, 0, sysctl_uint16, "I",
3239298d969cSNavdeep Parhar 	    "consumer index");
3240fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "pidx",
3241298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_txq->pidx, 0, sysctl_uint16, "I",
3242298d969cSNavdeep Parhar 	    "producer index");
3243298d969cSNavdeep Parhar 
3244298d969cSNavdeep Parhar 	return (rc);
3245298d969cSNavdeep Parhar }
3246298d969cSNavdeep Parhar 
3247298d969cSNavdeep Parhar static int
3248fe2ebb76SJohn Baldwin free_nm_txq(struct vi_info *vi, struct sge_nm_txq *nm_txq)
3249298d969cSNavdeep Parhar {
3250fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
3251298d969cSNavdeep Parhar 
32520fa7560dSNavdeep Parhar 	if (vi->flags & VI_INIT_DONE)
3253a8c4fcb9SNavdeep Parhar 		MPASS(nm_txq->cntxt_id == INVALID_NM_TXQ_CNTXT_ID);
32540fa7560dSNavdeep Parhar 	else
32550fa7560dSNavdeep Parhar 		MPASS(nm_txq->cntxt_id == 0);
3256a8c4fcb9SNavdeep Parhar 
3257298d969cSNavdeep Parhar 	free_ring(sc, nm_txq->desc_tag, nm_txq->desc_map, nm_txq->ba,
3258298d969cSNavdeep Parhar 	    nm_txq->desc);
3259298d969cSNavdeep Parhar 
3260298d969cSNavdeep Parhar 	return (0);
3261298d969cSNavdeep Parhar }
3262298d969cSNavdeep Parhar #endif
3263298d969cSNavdeep Parhar 
3264733b9277SNavdeep Parhar static int
3265733b9277SNavdeep Parhar ctrl_eq_alloc(struct adapter *sc, struct sge_eq *eq)
3266733b9277SNavdeep Parhar {
3267733b9277SNavdeep Parhar 	int rc, cntxt_id;
3268733b9277SNavdeep Parhar 	struct fw_eq_ctrl_cmd c;
326990e7434aSNavdeep Parhar 	int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
3270f7dfe243SNavdeep Parhar 
3271f7dfe243SNavdeep Parhar 	bzero(&c, sizeof(c));
3272f7dfe243SNavdeep Parhar 
3273f7dfe243SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_CTRL_CMD) | F_FW_CMD_REQUEST |
3274f7dfe243SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_CTRL_CMD_PFN(sc->pf) |
3275f7dfe243SNavdeep Parhar 	    V_FW_EQ_CTRL_CMD_VFN(0));
3276f7dfe243SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_EQ_CTRL_CMD_ALLOC |
3277f7dfe243SNavdeep Parhar 	    F_FW_EQ_CTRL_CMD_EQSTART | FW_LEN16(c));
32787951040fSNavdeep Parhar 	c.cmpliqid_eqid = htonl(V_FW_EQ_CTRL_CMD_CMPLIQID(eq->iqid));
3279f7dfe243SNavdeep Parhar 	c.physeqid_pkd = htobe32(0);
3280f7dfe243SNavdeep Parhar 	c.fetchszm_to_iqid =
328187b027baSNavdeep Parhar 	    htobe32(V_FW_EQ_CTRL_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) |
3282733b9277SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_PCIECHN(eq->tx_chan) |
328356599263SNavdeep Parhar 		F_FW_EQ_CTRL_CMD_FETCHRO | V_FW_EQ_CTRL_CMD_IQID(eq->iqid));
3284f7dfe243SNavdeep Parhar 	c.dcaen_to_eqsize =
3285f7dfe243SNavdeep Parhar 	    htobe32(V_FW_EQ_CTRL_CMD_FBMIN(X_FETCHBURSTMIN_64B) |
3286f7dfe243SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
328787b027baSNavdeep Parhar 		V_FW_EQ_CTRL_CMD_CIDXFTHRESH(X_CIDXFLUSHTHRESH_32) |
32887951040fSNavdeep Parhar 		V_FW_EQ_CTRL_CMD_EQSIZE(qsize));
3289f7dfe243SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
3290f7dfe243SNavdeep Parhar 
3291f7dfe243SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
3292f7dfe243SNavdeep Parhar 	if (rc != 0) {
3293f7dfe243SNavdeep Parhar 		device_printf(sc->dev,
3294733b9277SNavdeep Parhar 		    "failed to create control queue %d: %d\n", eq->tx_chan, rc);
3295f7dfe243SNavdeep Parhar 		return (rc);
3296f7dfe243SNavdeep Parhar 	}
3297733b9277SNavdeep Parhar 	eq->flags |= EQ_ALLOCATED;
3298f7dfe243SNavdeep Parhar 
3299f7dfe243SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_CTRL_CMD_EQID(be32toh(c.cmpliqid_eqid));
3300f7dfe243SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
3301733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.neq)
3302733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
3303733b9277SNavdeep Parhar 		cntxt_id, sc->sge.neq - 1);
3304f7dfe243SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
3305f7dfe243SNavdeep Parhar 
3306f7dfe243SNavdeep Parhar 	return (rc);
3307f7dfe243SNavdeep Parhar }
3308f7dfe243SNavdeep Parhar 
3309f7dfe243SNavdeep Parhar static int
3310fe2ebb76SJohn Baldwin eth_eq_alloc(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq)
331154e4ee71SNavdeep Parhar {
331254e4ee71SNavdeep Parhar 	int rc, cntxt_id;
331354e4ee71SNavdeep Parhar 	struct fw_eq_eth_cmd c;
331490e7434aSNavdeep Parhar 	int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
331554e4ee71SNavdeep Parhar 
331654e4ee71SNavdeep Parhar 	bzero(&c, sizeof(c));
331754e4ee71SNavdeep Parhar 
331854e4ee71SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_ETH_CMD) | F_FW_CMD_REQUEST |
331954e4ee71SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_ETH_CMD_PFN(sc->pf) |
332054e4ee71SNavdeep Parhar 	    V_FW_EQ_ETH_CMD_VFN(0));
332154e4ee71SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_EQ_ETH_CMD_ALLOC |
332254e4ee71SNavdeep Parhar 	    F_FW_EQ_ETH_CMD_EQSTART | FW_LEN16(c));
33237951040fSNavdeep Parhar 	c.autoequiqe_to_viid = htobe32(F_FW_EQ_ETH_CMD_AUTOEQUIQE |
3324fe2ebb76SJohn Baldwin 	    F_FW_EQ_ETH_CMD_AUTOEQUEQE | V_FW_EQ_ETH_CMD_VIID(vi->viid));
332554e4ee71SNavdeep Parhar 	c.fetchszm_to_iqid =
33267951040fSNavdeep Parhar 	    htobe32(V_FW_EQ_ETH_CMD_HOSTFCMODE(X_HOSTFCMODE_NONE) |
3327733b9277SNavdeep Parhar 		V_FW_EQ_ETH_CMD_PCIECHN(eq->tx_chan) | F_FW_EQ_ETH_CMD_FETCHRO |
3328aa2457e1SNavdeep Parhar 		V_FW_EQ_ETH_CMD_IQID(eq->iqid));
332954e4ee71SNavdeep Parhar 	c.dcaen_to_eqsize = htobe32(V_FW_EQ_ETH_CMD_FBMIN(X_FETCHBURSTMIN_64B) |
333054e4ee71SNavdeep Parhar 	    V_FW_EQ_ETH_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
33317951040fSNavdeep Parhar 	    V_FW_EQ_ETH_CMD_EQSIZE(qsize));
333254e4ee71SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
333354e4ee71SNavdeep Parhar 
333454e4ee71SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
333554e4ee71SNavdeep Parhar 	if (rc != 0) {
3336fe2ebb76SJohn Baldwin 		device_printf(vi->dev,
3337733b9277SNavdeep Parhar 		    "failed to create Ethernet egress queue: %d\n", rc);
3338733b9277SNavdeep Parhar 		return (rc);
3339733b9277SNavdeep Parhar 	}
3340733b9277SNavdeep Parhar 	eq->flags |= EQ_ALLOCATED;
3341733b9277SNavdeep Parhar 
3342733b9277SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_ETH_CMD_EQID(be32toh(c.eqid_pkd));
3343ec55567cSJohn Baldwin 	eq->abs_id = G_FW_EQ_ETH_CMD_PHYSEQID(be32toh(c.physeqid_pkd));
3344733b9277SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
3345733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.neq)
3346733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
3347733b9277SNavdeep Parhar 		cntxt_id, sc->sge.neq - 1);
3348733b9277SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
3349733b9277SNavdeep Parhar 
335054e4ee71SNavdeep Parhar 	return (rc);
335154e4ee71SNavdeep Parhar }
335254e4ee71SNavdeep Parhar 
335309fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
3354733b9277SNavdeep Parhar static int
3355fe2ebb76SJohn Baldwin ofld_eq_alloc(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq)
3356733b9277SNavdeep Parhar {
3357733b9277SNavdeep Parhar 	int rc, cntxt_id;
3358733b9277SNavdeep Parhar 	struct fw_eq_ofld_cmd c;
335990e7434aSNavdeep Parhar 	int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
336054e4ee71SNavdeep Parhar 
3361733b9277SNavdeep Parhar 	bzero(&c, sizeof(c));
3362733b9277SNavdeep Parhar 
3363733b9277SNavdeep Parhar 	c.op_to_vfn = htonl(V_FW_CMD_OP(FW_EQ_OFLD_CMD) | F_FW_CMD_REQUEST |
3364733b9277SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_OFLD_CMD_PFN(sc->pf) |
3365733b9277SNavdeep Parhar 	    V_FW_EQ_OFLD_CMD_VFN(0));
3366733b9277SNavdeep Parhar 	c.alloc_to_len16 = htonl(F_FW_EQ_OFLD_CMD_ALLOC |
3367733b9277SNavdeep Parhar 	    F_FW_EQ_OFLD_CMD_EQSTART | FW_LEN16(c));
3368733b9277SNavdeep Parhar 	c.fetchszm_to_iqid =
33697951040fSNavdeep Parhar 		htonl(V_FW_EQ_OFLD_CMD_HOSTFCMODE(X_HOSTFCMODE_NONE) |
3370733b9277SNavdeep Parhar 		    V_FW_EQ_OFLD_CMD_PCIECHN(eq->tx_chan) |
3371733b9277SNavdeep Parhar 		    F_FW_EQ_OFLD_CMD_FETCHRO | V_FW_EQ_OFLD_CMD_IQID(eq->iqid));
3372733b9277SNavdeep Parhar 	c.dcaen_to_eqsize =
3373733b9277SNavdeep Parhar 	    htobe32(V_FW_EQ_OFLD_CMD_FBMIN(X_FETCHBURSTMIN_64B) |
3374733b9277SNavdeep Parhar 		V_FW_EQ_OFLD_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
33757951040fSNavdeep Parhar 		V_FW_EQ_OFLD_CMD_EQSIZE(qsize));
3376733b9277SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
3377733b9277SNavdeep Parhar 
3378733b9277SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
3379733b9277SNavdeep Parhar 	if (rc != 0) {
3380fe2ebb76SJohn Baldwin 		device_printf(vi->dev,
3381733b9277SNavdeep Parhar 		    "failed to create egress queue for TCP offload: %d\n", rc);
3382733b9277SNavdeep Parhar 		return (rc);
3383733b9277SNavdeep Parhar 	}
3384733b9277SNavdeep Parhar 	eq->flags |= EQ_ALLOCATED;
3385733b9277SNavdeep Parhar 
3386733b9277SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_OFLD_CMD_EQID(be32toh(c.eqid_pkd));
338754e4ee71SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
3388733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.neq)
3389733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
3390733b9277SNavdeep Parhar 		cntxt_id, sc->sge.neq - 1);
339154e4ee71SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
339254e4ee71SNavdeep Parhar 
3393733b9277SNavdeep Parhar 	return (rc);
3394733b9277SNavdeep Parhar }
3395733b9277SNavdeep Parhar #endif
3396733b9277SNavdeep Parhar 
3397733b9277SNavdeep Parhar static int
3398fe2ebb76SJohn Baldwin alloc_eq(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq)
3399733b9277SNavdeep Parhar {
34007951040fSNavdeep Parhar 	int rc, qsize;
3401733b9277SNavdeep Parhar 	size_t len;
3402733b9277SNavdeep Parhar 
3403733b9277SNavdeep Parhar 	mtx_init(&eq->eq_lock, eq->lockname, NULL, MTX_DEF);
3404733b9277SNavdeep Parhar 
340590e7434aSNavdeep Parhar 	qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
34067951040fSNavdeep Parhar 	len = qsize * EQ_ESIZE;
3407733b9277SNavdeep Parhar 	rc = alloc_ring(sc, len, &eq->desc_tag, &eq->desc_map,
3408733b9277SNavdeep Parhar 	    &eq->ba, (void **)&eq->desc);
3409733b9277SNavdeep Parhar 	if (rc)
3410733b9277SNavdeep Parhar 		return (rc);
3411733b9277SNavdeep Parhar 
3412733b9277SNavdeep Parhar 	eq->pidx = eq->cidx = 0;
34137951040fSNavdeep Parhar 	eq->equeqidx = eq->dbidx = 0;
3414d14b0ac1SNavdeep Parhar 	eq->doorbells = sc->doorbells;
3415733b9277SNavdeep Parhar 
3416733b9277SNavdeep Parhar 	switch (eq->flags & EQ_TYPEMASK) {
3417733b9277SNavdeep Parhar 	case EQ_CTRL:
3418733b9277SNavdeep Parhar 		rc = ctrl_eq_alloc(sc, eq);
3419733b9277SNavdeep Parhar 		break;
3420733b9277SNavdeep Parhar 
3421733b9277SNavdeep Parhar 	case EQ_ETH:
3422fe2ebb76SJohn Baldwin 		rc = eth_eq_alloc(sc, vi, eq);
3423733b9277SNavdeep Parhar 		break;
3424733b9277SNavdeep Parhar 
342509fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
3426733b9277SNavdeep Parhar 	case EQ_OFLD:
3427fe2ebb76SJohn Baldwin 		rc = ofld_eq_alloc(sc, vi, eq);
3428733b9277SNavdeep Parhar 		break;
3429733b9277SNavdeep Parhar #endif
3430733b9277SNavdeep Parhar 
3431733b9277SNavdeep Parhar 	default:
3432733b9277SNavdeep Parhar 		panic("%s: invalid eq type %d.", __func__,
3433733b9277SNavdeep Parhar 		    eq->flags & EQ_TYPEMASK);
3434733b9277SNavdeep Parhar 	}
3435733b9277SNavdeep Parhar 	if (rc != 0) {
3436733b9277SNavdeep Parhar 		device_printf(sc->dev,
3437c086e3d1SNavdeep Parhar 		    "failed to allocate egress queue(%d): %d\n",
3438733b9277SNavdeep Parhar 		    eq->flags & EQ_TYPEMASK, rc);
3439733b9277SNavdeep Parhar 	}
3440733b9277SNavdeep Parhar 
3441d14b0ac1SNavdeep Parhar 	if (isset(&eq->doorbells, DOORBELL_UDB) ||
3442d14b0ac1SNavdeep Parhar 	    isset(&eq->doorbells, DOORBELL_UDBWC) ||
344377ad3c41SNavdeep Parhar 	    isset(&eq->doorbells, DOORBELL_WCWR)) {
344490e7434aSNavdeep Parhar 		uint32_t s_qpp = sc->params.sge.eq_s_qpp;
3445d14b0ac1SNavdeep Parhar 		uint32_t mask = (1 << s_qpp) - 1;
3446d14b0ac1SNavdeep Parhar 		volatile uint8_t *udb;
3447d14b0ac1SNavdeep Parhar 
3448d14b0ac1SNavdeep Parhar 		udb = sc->udbs_base + UDBS_DB_OFFSET;
3449d14b0ac1SNavdeep Parhar 		udb += (eq->cntxt_id >> s_qpp) << PAGE_SHIFT;	/* pg offset */
3450d14b0ac1SNavdeep Parhar 		eq->udb_qid = eq->cntxt_id & mask;		/* id in page */
3451f10405b3SNavdeep Parhar 		if (eq->udb_qid >= PAGE_SIZE / UDBS_SEG_SIZE)
345277ad3c41SNavdeep Parhar 	    		clrbit(&eq->doorbells, DOORBELL_WCWR);
3453d14b0ac1SNavdeep Parhar 		else {
3454d14b0ac1SNavdeep Parhar 			udb += eq->udb_qid << UDBS_SEG_SHIFT;	/* seg offset */
3455d14b0ac1SNavdeep Parhar 			eq->udb_qid = 0;
3456d14b0ac1SNavdeep Parhar 		}
3457d14b0ac1SNavdeep Parhar 		eq->udb = (volatile void *)udb;
3458d14b0ac1SNavdeep Parhar 	}
3459d14b0ac1SNavdeep Parhar 
3460733b9277SNavdeep Parhar 	return (rc);
3461733b9277SNavdeep Parhar }
3462733b9277SNavdeep Parhar 
3463733b9277SNavdeep Parhar static int
3464733b9277SNavdeep Parhar free_eq(struct adapter *sc, struct sge_eq *eq)
3465733b9277SNavdeep Parhar {
3466733b9277SNavdeep Parhar 	int rc;
3467733b9277SNavdeep Parhar 
3468733b9277SNavdeep Parhar 	if (eq->flags & EQ_ALLOCATED) {
3469733b9277SNavdeep Parhar 		switch (eq->flags & EQ_TYPEMASK) {
3470733b9277SNavdeep Parhar 		case EQ_CTRL:
3471733b9277SNavdeep Parhar 			rc = -t4_ctrl_eq_free(sc, sc->mbox, sc->pf, 0,
3472733b9277SNavdeep Parhar 			    eq->cntxt_id);
3473733b9277SNavdeep Parhar 			break;
3474733b9277SNavdeep Parhar 
3475733b9277SNavdeep Parhar 		case EQ_ETH:
3476733b9277SNavdeep Parhar 			rc = -t4_eth_eq_free(sc, sc->mbox, sc->pf, 0,
3477733b9277SNavdeep Parhar 			    eq->cntxt_id);
3478733b9277SNavdeep Parhar 			break;
3479733b9277SNavdeep Parhar 
348009fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
3481733b9277SNavdeep Parhar 		case EQ_OFLD:
3482733b9277SNavdeep Parhar 			rc = -t4_ofld_eq_free(sc, sc->mbox, sc->pf, 0,
3483733b9277SNavdeep Parhar 			    eq->cntxt_id);
3484733b9277SNavdeep Parhar 			break;
3485733b9277SNavdeep Parhar #endif
3486733b9277SNavdeep Parhar 
3487733b9277SNavdeep Parhar 		default:
3488733b9277SNavdeep Parhar 			panic("%s: invalid eq type %d.", __func__,
3489733b9277SNavdeep Parhar 			    eq->flags & EQ_TYPEMASK);
3490733b9277SNavdeep Parhar 		}
3491733b9277SNavdeep Parhar 		if (rc != 0) {
3492733b9277SNavdeep Parhar 			device_printf(sc->dev,
3493733b9277SNavdeep Parhar 			    "failed to free egress queue (%d): %d\n",
3494733b9277SNavdeep Parhar 			    eq->flags & EQ_TYPEMASK, rc);
3495733b9277SNavdeep Parhar 			return (rc);
3496733b9277SNavdeep Parhar 		}
3497733b9277SNavdeep Parhar 		eq->flags &= ~EQ_ALLOCATED;
3498733b9277SNavdeep Parhar 	}
3499733b9277SNavdeep Parhar 
3500733b9277SNavdeep Parhar 	free_ring(sc, eq->desc_tag, eq->desc_map, eq->ba, eq->desc);
3501733b9277SNavdeep Parhar 
3502733b9277SNavdeep Parhar 	if (mtx_initialized(&eq->eq_lock))
3503733b9277SNavdeep Parhar 		mtx_destroy(&eq->eq_lock);
3504733b9277SNavdeep Parhar 
3505733b9277SNavdeep Parhar 	bzero(eq, sizeof(*eq));
3506733b9277SNavdeep Parhar 	return (0);
3507733b9277SNavdeep Parhar }
3508733b9277SNavdeep Parhar 
3509733b9277SNavdeep Parhar static int
3510fe2ebb76SJohn Baldwin alloc_wrq(struct adapter *sc, struct vi_info *vi, struct sge_wrq *wrq,
3511733b9277SNavdeep Parhar     struct sysctl_oid *oid)
3512733b9277SNavdeep Parhar {
3513733b9277SNavdeep Parhar 	int rc;
3514fe2ebb76SJohn Baldwin 	struct sysctl_ctx_list *ctx = vi ? &vi->ctx : &sc->ctx;
3515733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
3516733b9277SNavdeep Parhar 
3517fe2ebb76SJohn Baldwin 	rc = alloc_eq(sc, vi, &wrq->eq);
3518733b9277SNavdeep Parhar 	if (rc)
3519733b9277SNavdeep Parhar 		return (rc);
3520733b9277SNavdeep Parhar 
3521733b9277SNavdeep Parhar 	wrq->adapter = sc;
35227951040fSNavdeep Parhar 	TASK_INIT(&wrq->wrq_tx_task, 0, wrq_tx_drain, wrq);
35237951040fSNavdeep Parhar 	TAILQ_INIT(&wrq->incomplete_wrs);
352409fe6320SNavdeep Parhar 	STAILQ_INIT(&wrq->wr_list);
35257951040fSNavdeep Parhar 	wrq->nwr_pending = 0;
35267951040fSNavdeep Parhar 	wrq->ndesc_needed = 0;
3527733b9277SNavdeep Parhar 
3528aa93b99aSNavdeep Parhar 	SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD,
3529aa93b99aSNavdeep Parhar 	    &wrq->eq.ba, "bus address of descriptor ring");
3530aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
3531aa93b99aSNavdeep Parhar 	    wrq->eq.sidx * EQ_ESIZE + sc->params.sge.spg_len,
3532aa93b99aSNavdeep Parhar 	    "desc ring size in bytes");
3533733b9277SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
3534733b9277SNavdeep Parhar 	    &wrq->eq.cntxt_id, 0, "SGE context id of the queue");
3535733b9277SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cidx",
3536733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &wrq->eq.cidx, 0, sysctl_uint16, "I",
3537733b9277SNavdeep Parhar 	    "consumer index");
3538733b9277SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "pidx",
3539733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &wrq->eq.pidx, 0, sysctl_uint16, "I",
3540733b9277SNavdeep Parhar 	    "producer index");
3541aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "sidx", CTLFLAG_RD, NULL,
3542aa93b99aSNavdeep Parhar 	    wrq->eq.sidx, "status page index");
35437951040fSNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_direct", CTLFLAG_RD,
35447951040fSNavdeep Parhar 	    &wrq->tx_wrs_direct, "# of work requests (direct)");
35457951040fSNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_copied", CTLFLAG_RD,
35467951040fSNavdeep Parhar 	    &wrq->tx_wrs_copied, "# of work requests (copied)");
35470459a175SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_sspace", CTLFLAG_RD,
35480459a175SNavdeep Parhar 	    &wrq->tx_wrs_ss, "# of work requests (copied from scratch space)");
3549733b9277SNavdeep Parhar 
3550733b9277SNavdeep Parhar 	return (rc);
3551733b9277SNavdeep Parhar }
3552733b9277SNavdeep Parhar 
3553733b9277SNavdeep Parhar static int
3554733b9277SNavdeep Parhar free_wrq(struct adapter *sc, struct sge_wrq *wrq)
3555733b9277SNavdeep Parhar {
3556733b9277SNavdeep Parhar 	int rc;
3557733b9277SNavdeep Parhar 
3558733b9277SNavdeep Parhar 	rc = free_eq(sc, &wrq->eq);
3559733b9277SNavdeep Parhar 	if (rc)
3560733b9277SNavdeep Parhar 		return (rc);
3561733b9277SNavdeep Parhar 
3562733b9277SNavdeep Parhar 	bzero(wrq, sizeof(*wrq));
3563733b9277SNavdeep Parhar 	return (0);
3564733b9277SNavdeep Parhar }
3565733b9277SNavdeep Parhar 
3566733b9277SNavdeep Parhar static int
3567fe2ebb76SJohn Baldwin alloc_txq(struct vi_info *vi, struct sge_txq *txq, int idx,
3568733b9277SNavdeep Parhar     struct sysctl_oid *oid)
3569733b9277SNavdeep Parhar {
3570733b9277SNavdeep Parhar 	int rc;
3571fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
3572733b9277SNavdeep Parhar 	struct adapter *sc = pi->adapter;
3573733b9277SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
3574733b9277SNavdeep Parhar 	char name[16];
3575733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
3576733b9277SNavdeep Parhar 
35777951040fSNavdeep Parhar 	rc = mp_ring_alloc(&txq->r, eq->sidx, txq, eth_tx, can_resume_eth_tx,
35787951040fSNavdeep Parhar 	    M_CXGBE, M_WAITOK);
35797951040fSNavdeep Parhar 	if (rc != 0) {
35807951040fSNavdeep Parhar 		device_printf(sc->dev, "failed to allocate mp_ring: %d\n", rc);
35817951040fSNavdeep Parhar 		return (rc);
35827951040fSNavdeep Parhar 	}
35837951040fSNavdeep Parhar 
3584fe2ebb76SJohn Baldwin 	rc = alloc_eq(sc, vi, eq);
35857951040fSNavdeep Parhar 	if (rc != 0) {
35867951040fSNavdeep Parhar 		mp_ring_free(txq->r);
35877951040fSNavdeep Parhar 		txq->r = NULL;
3588733b9277SNavdeep Parhar 		return (rc);
35897951040fSNavdeep Parhar 	}
3590733b9277SNavdeep Parhar 
35917951040fSNavdeep Parhar 	/* Can't fail after this point. */
35927951040fSNavdeep Parhar 
3593ec55567cSJohn Baldwin 	if (idx == 0)
3594ec55567cSJohn Baldwin 		sc->sge.eq_base = eq->abs_id - eq->cntxt_id;
3595ec55567cSJohn Baldwin 	else
3596ec55567cSJohn Baldwin 		KASSERT(eq->cntxt_id + sc->sge.eq_base == eq->abs_id,
3597ec55567cSJohn Baldwin 		    ("eq_base mismatch"));
3598ec55567cSJohn Baldwin 	KASSERT(sc->sge.eq_base == 0 || sc->flags & IS_VF,
3599ec55567cSJohn Baldwin 	    ("PF with non-zero eq_base"));
3600ec55567cSJohn Baldwin 
36017951040fSNavdeep Parhar 	TASK_INIT(&txq->tx_reclaim_task, 0, tx_reclaim, eq);
3602fe2ebb76SJohn Baldwin 	txq->ifp = vi->ifp;
36037951040fSNavdeep Parhar 	txq->gl = sglist_alloc(TX_SGL_SEGS, M_WAITOK);
36046af45170SJohn Baldwin 	if (sc->flags & IS_VF)
36056af45170SJohn Baldwin 		txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT_XT) |
36066af45170SJohn Baldwin 		    V_TXPKT_INTF(pi->tx_chan));
36076af45170SJohn Baldwin 	else
36087951040fSNavdeep Parhar 		txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT) |
360997f2919dSNavdeep Parhar 		    V_TXPKT_INTF(pi->tx_chan) |
361097f2919dSNavdeep Parhar 		    V_TXPKT_PF(G_FW_VIID_PFN(vi->viid)) |
361197f2919dSNavdeep Parhar 		    V_TXPKT_VF(G_FW_VIID_VIN(vi->viid)) |
361297f2919dSNavdeep Parhar 		    V_TXPKT_VF_VLD(G_FW_VIID_VIVLD(vi->viid)));
361302f972e8SNavdeep Parhar 	txq->tc_idx = -1;
36147951040fSNavdeep Parhar 	txq->sdesc = malloc(eq->sidx * sizeof(struct tx_sdesc), M_CXGBE,
3615733b9277SNavdeep Parhar 	    M_ZERO | M_WAITOK);
361654e4ee71SNavdeep Parhar 
361754e4ee71SNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
3618fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
361954e4ee71SNavdeep Parhar 	    NULL, "tx queue");
362054e4ee71SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
362154e4ee71SNavdeep Parhar 
3622aa93b99aSNavdeep Parhar 	SYSCTL_ADD_UAUTO(&vi->ctx, children, OID_AUTO, "ba", CTLFLAG_RD,
3623aa93b99aSNavdeep Parhar 	    &eq->ba, "bus address of descriptor ring");
3624aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(&vi->ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
3625aa93b99aSNavdeep Parhar 	    eq->sidx * EQ_ESIZE + sc->params.sge.spg_len,
3626aa93b99aSNavdeep Parhar 	    "desc ring size in bytes");
3627ec55567cSJohn Baldwin 	SYSCTL_ADD_UINT(&vi->ctx, children, OID_AUTO, "abs_id", CTLFLAG_RD,
3628ec55567cSJohn Baldwin 	    &eq->abs_id, 0, "absolute id of the queue");
3629fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UINT(&vi->ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
363059bc8ce0SNavdeep Parhar 	    &eq->cntxt_id, 0, "SGE context id of the queue");
3631fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cidx",
363259bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &eq->cidx, 0, sysctl_uint16, "I",
363359bc8ce0SNavdeep Parhar 	    "consumer index");
3634fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "pidx",
363559bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &eq->pidx, 0, sysctl_uint16, "I",
363659bc8ce0SNavdeep Parhar 	    "producer index");
3637aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(&vi->ctx, children, OID_AUTO, "sidx", CTLFLAG_RD, NULL,
3638aa93b99aSNavdeep Parhar 	    eq->sidx, "status page index");
363959bc8ce0SNavdeep Parhar 
364002f972e8SNavdeep Parhar 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "tc",
364102f972e8SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RW, vi, idx, sysctl_tc, "I",
364202f972e8SNavdeep Parhar 	    "traffic class (-1 means none)");
364302f972e8SNavdeep Parhar 
3644fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txcsum", CTLFLAG_RD,
364554e4ee71SNavdeep Parhar 	    &txq->txcsum, "# of times hardware assisted with checksum");
3646fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "vlan_insertion",
364754e4ee71SNavdeep Parhar 	    CTLFLAG_RD, &txq->vlan_insertion,
364854e4ee71SNavdeep Parhar 	    "# of times hardware inserted 802.1Q tag");
3649fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "tso_wrs", CTLFLAG_RD,
3650a1ea9a82SNavdeep Parhar 	    &txq->tso_wrs, "# of TSO work requests");
3651fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "imm_wrs", CTLFLAG_RD,
365254e4ee71SNavdeep Parhar 	    &txq->imm_wrs, "# of work requests with immediate data");
3653fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "sgl_wrs", CTLFLAG_RD,
365454e4ee71SNavdeep Parhar 	    &txq->sgl_wrs, "# of work requests with direct SGL");
3655fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkt_wrs", CTLFLAG_RD,
365654e4ee71SNavdeep Parhar 	    &txq->txpkt_wrs, "# of txpkt work requests (one pkt/WR)");
3657fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts0_wrs",
36587951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->txpkts0_wrs,
36597951040fSNavdeep Parhar 	    "# of txpkts (type 0) work requests");
3660fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts1_wrs",
36617951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->txpkts1_wrs,
36627951040fSNavdeep Parhar 	    "# of txpkts (type 1) work requests");
3663fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts0_pkts",
36647951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->txpkts0_pkts,
36657951040fSNavdeep Parhar 	    "# of frames tx'd using type0 txpkts work requests");
3666fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts1_pkts",
36677951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->txpkts1_pkts,
36687951040fSNavdeep Parhar 	    "# of frames tx'd using type1 txpkts work requests");
366954e4ee71SNavdeep Parhar 
3670fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_enqueues",
36717951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->enqueues,
36727951040fSNavdeep Parhar 	    "# of enqueues to the mp_ring for this queue");
3673fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_drops",
36747951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->drops,
36757951040fSNavdeep Parhar 	    "# of drops in the mp_ring for this queue");
3676fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_starts",
36777951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->starts,
36787951040fSNavdeep Parhar 	    "# of normal consumer starts in the mp_ring for this queue");
3679fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_stalls",
36807951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->stalls,
36817951040fSNavdeep Parhar 	    "# of consumer stalls in the mp_ring for this queue");
3682fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_restarts",
36837951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->restarts,
36847951040fSNavdeep Parhar 	    "# of consumer restarts in the mp_ring for this queue");
3685fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_abdications",
36867951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->abdications,
36877951040fSNavdeep Parhar 	    "# of consumer abdications in the mp_ring for this queue");
368854e4ee71SNavdeep Parhar 
36897951040fSNavdeep Parhar 	return (0);
369054e4ee71SNavdeep Parhar }
369154e4ee71SNavdeep Parhar 
369254e4ee71SNavdeep Parhar static int
3693fe2ebb76SJohn Baldwin free_txq(struct vi_info *vi, struct sge_txq *txq)
369454e4ee71SNavdeep Parhar {
369554e4ee71SNavdeep Parhar 	int rc;
3696fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
369754e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
369854e4ee71SNavdeep Parhar 
3699733b9277SNavdeep Parhar 	rc = free_eq(sc, eq);
3700733b9277SNavdeep Parhar 	if (rc)
370154e4ee71SNavdeep Parhar 		return (rc);
370254e4ee71SNavdeep Parhar 
37037951040fSNavdeep Parhar 	sglist_free(txq->gl);
3704f7dfe243SNavdeep Parhar 	free(txq->sdesc, M_CXGBE);
37057951040fSNavdeep Parhar 	mp_ring_free(txq->r);
370654e4ee71SNavdeep Parhar 
370754e4ee71SNavdeep Parhar 	bzero(txq, sizeof(*txq));
370854e4ee71SNavdeep Parhar 	return (0);
370954e4ee71SNavdeep Parhar }
371054e4ee71SNavdeep Parhar 
371154e4ee71SNavdeep Parhar static void
371254e4ee71SNavdeep Parhar oneseg_dma_callback(void *arg, bus_dma_segment_t *segs, int nseg, int error)
371354e4ee71SNavdeep Parhar {
371454e4ee71SNavdeep Parhar 	bus_addr_t *ba = arg;
371554e4ee71SNavdeep Parhar 
371654e4ee71SNavdeep Parhar 	KASSERT(nseg == 1,
371754e4ee71SNavdeep Parhar 	    ("%s meant for single segment mappings only.", __func__));
371854e4ee71SNavdeep Parhar 
371954e4ee71SNavdeep Parhar 	*ba = error ? 0 : segs->ds_addr;
372054e4ee71SNavdeep Parhar }
372154e4ee71SNavdeep Parhar 
372254e4ee71SNavdeep Parhar static inline void
372354e4ee71SNavdeep Parhar ring_fl_db(struct adapter *sc, struct sge_fl *fl)
372454e4ee71SNavdeep Parhar {
37254d6db4e0SNavdeep Parhar 	uint32_t n, v;
372654e4ee71SNavdeep Parhar 
37274d6db4e0SNavdeep Parhar 	n = IDXDIFF(fl->pidx / 8, fl->dbidx, fl->sidx);
37284d6db4e0SNavdeep Parhar 	MPASS(n > 0);
3729d14b0ac1SNavdeep Parhar 
373054e4ee71SNavdeep Parhar 	wmb();
37314d6db4e0SNavdeep Parhar 	v = fl->dbval | V_PIDX(n);
37324d6db4e0SNavdeep Parhar 	if (fl->udb)
37334d6db4e0SNavdeep Parhar 		*fl->udb = htole32(v);
37344d6db4e0SNavdeep Parhar 	else
3735315048f2SJohn Baldwin 		t4_write_reg(sc, sc->sge_kdoorbell_reg, v);
37364d6db4e0SNavdeep Parhar 	IDXINCR(fl->dbidx, n, fl->sidx);
373754e4ee71SNavdeep Parhar }
373854e4ee71SNavdeep Parhar 
3739fb12416cSNavdeep Parhar /*
37404d6db4e0SNavdeep Parhar  * Fills up the freelist by allocating up to 'n' buffers.  Buffers that are
37414d6db4e0SNavdeep Parhar  * recycled do not count towards this allocation budget.
3742733b9277SNavdeep Parhar  *
37434d6db4e0SNavdeep Parhar  * Returns non-zero to indicate that this freelist should be added to the list
37444d6db4e0SNavdeep Parhar  * of starving freelists.
3745fb12416cSNavdeep Parhar  */
3746733b9277SNavdeep Parhar static int
37474d6db4e0SNavdeep Parhar refill_fl(struct adapter *sc, struct sge_fl *fl, int n)
374854e4ee71SNavdeep Parhar {
37494d6db4e0SNavdeep Parhar 	__be64 *d;
37504d6db4e0SNavdeep Parhar 	struct fl_sdesc *sd;
375138035ed6SNavdeep Parhar 	uintptr_t pa;
375254e4ee71SNavdeep Parhar 	caddr_t cl;
37534d6db4e0SNavdeep Parhar 	struct cluster_layout *cll;
37544d6db4e0SNavdeep Parhar 	struct sw_zone_info *swz;
375538035ed6SNavdeep Parhar 	struct cluster_metadata *clm;
37564d6db4e0SNavdeep Parhar 	uint16_t max_pidx;
37574d6db4e0SNavdeep Parhar 	uint16_t hw_cidx = fl->hw_cidx;		/* stable snapshot */
375854e4ee71SNavdeep Parhar 
375954e4ee71SNavdeep Parhar 	FL_LOCK_ASSERT_OWNED(fl);
376054e4ee71SNavdeep Parhar 
37614d6db4e0SNavdeep Parhar 	/*
3762453130d9SPedro F. Giffuni 	 * We always stop at the beginning of the hardware descriptor that's just
37634d6db4e0SNavdeep Parhar 	 * before the one with the hw cidx.  This is to avoid hw pidx = hw cidx,
37644d6db4e0SNavdeep Parhar 	 * which would mean an empty freelist to the chip.
37654d6db4e0SNavdeep Parhar 	 */
37664d6db4e0SNavdeep Parhar 	max_pidx = __predict_false(hw_cidx == 0) ? fl->sidx - 1 : hw_cidx - 1;
37674d6db4e0SNavdeep Parhar 	if (fl->pidx == max_pidx * 8)
37684d6db4e0SNavdeep Parhar 		return (0);
376954e4ee71SNavdeep Parhar 
37704d6db4e0SNavdeep Parhar 	d = &fl->desc[fl->pidx];
37714d6db4e0SNavdeep Parhar 	sd = &fl->sdesc[fl->pidx];
37724d6db4e0SNavdeep Parhar 	cll = &fl->cll_def;	/* default layout */
37734d6db4e0SNavdeep Parhar 	swz = &sc->sge.sw_zone_info[cll->zidx];
37744d6db4e0SNavdeep Parhar 
37754d6db4e0SNavdeep Parhar 	while (n > 0) {
377654e4ee71SNavdeep Parhar 
377754e4ee71SNavdeep Parhar 		if (sd->cl != NULL) {
377854e4ee71SNavdeep Parhar 
3779c3fb7725SNavdeep Parhar 			if (sd->nmbuf == 0) {
378038035ed6SNavdeep Parhar 				/*
378138035ed6SNavdeep Parhar 				 * Fast recycle without involving any atomics on
378238035ed6SNavdeep Parhar 				 * the cluster's metadata (if the cluster has
378338035ed6SNavdeep Parhar 				 * metadata).  This happens when all frames
378438035ed6SNavdeep Parhar 				 * received in the cluster were small enough to
378538035ed6SNavdeep Parhar 				 * fit within a single mbuf each.
378638035ed6SNavdeep Parhar 				 */
378738035ed6SNavdeep Parhar 				fl->cl_fast_recycled++;
3788ccc69b2fSNavdeep Parhar #ifdef INVARIANTS
3789ccc69b2fSNavdeep Parhar 				clm = cl_metadata(sc, fl, &sd->cll, sd->cl);
3790ccc69b2fSNavdeep Parhar 				if (clm != NULL)
3791ccc69b2fSNavdeep Parhar 					MPASS(clm->refcount == 1);
3792ccc69b2fSNavdeep Parhar #endif
379338035ed6SNavdeep Parhar 				goto recycled_fast;
379438035ed6SNavdeep Parhar 			}
379554e4ee71SNavdeep Parhar 
379638035ed6SNavdeep Parhar 			/*
379738035ed6SNavdeep Parhar 			 * Cluster is guaranteed to have metadata.  Clusters
379838035ed6SNavdeep Parhar 			 * without metadata always take the fast recycle path
379938035ed6SNavdeep Parhar 			 * when they're recycled.
380038035ed6SNavdeep Parhar 			 */
380138035ed6SNavdeep Parhar 			clm = cl_metadata(sc, fl, &sd->cll, sd->cl);
380238035ed6SNavdeep Parhar 			MPASS(clm != NULL);
38031458bff9SNavdeep Parhar 
380438035ed6SNavdeep Parhar 			if (atomic_fetchadd_int(&clm->refcount, -1) == 1) {
380538035ed6SNavdeep Parhar 				fl->cl_recycled++;
380682eff304SNavdeep Parhar 				counter_u64_add(extfree_rels, 1);
380754e4ee71SNavdeep Parhar 				goto recycled;
380854e4ee71SNavdeep Parhar 			}
38091458bff9SNavdeep Parhar 			sd->cl = NULL;	/* gave up my reference */
38101458bff9SNavdeep Parhar 		}
381138035ed6SNavdeep Parhar 		MPASS(sd->cl == NULL);
381238035ed6SNavdeep Parhar alloc:
381338035ed6SNavdeep Parhar 		cl = uma_zalloc(swz->zone, M_NOWAIT);
381438035ed6SNavdeep Parhar 		if (__predict_false(cl == NULL)) {
381538035ed6SNavdeep Parhar 			if (cll == &fl->cll_alt || fl->cll_alt.zidx == -1 ||
381638035ed6SNavdeep Parhar 			    fl->cll_def.zidx == fl->cll_alt.zidx)
381754e4ee71SNavdeep Parhar 				break;
381854e4ee71SNavdeep Parhar 
381938035ed6SNavdeep Parhar 			/* fall back to the safe zone */
382038035ed6SNavdeep Parhar 			cll = &fl->cll_alt;
382138035ed6SNavdeep Parhar 			swz = &sc->sge.sw_zone_info[cll->zidx];
382238035ed6SNavdeep Parhar 			goto alloc;
382354e4ee71SNavdeep Parhar 		}
382438035ed6SNavdeep Parhar 		fl->cl_allocated++;
38254d6db4e0SNavdeep Parhar 		n--;
382654e4ee71SNavdeep Parhar 
382738035ed6SNavdeep Parhar 		pa = pmap_kextract((vm_offset_t)cl);
382838035ed6SNavdeep Parhar 		pa += cll->region1;
382954e4ee71SNavdeep Parhar 		sd->cl = cl;
383038035ed6SNavdeep Parhar 		sd->cll = *cll;
383138035ed6SNavdeep Parhar 		*d = htobe64(pa | cll->hwidx);
383238035ed6SNavdeep Parhar 		clm = cl_metadata(sc, fl, cll, cl);
383338035ed6SNavdeep Parhar 		if (clm != NULL) {
38347d29df59SNavdeep Parhar recycled:
383538035ed6SNavdeep Parhar #ifdef INVARIANTS
383638035ed6SNavdeep Parhar 			clm->sd = sd;
383738035ed6SNavdeep Parhar #endif
383838035ed6SNavdeep Parhar 			clm->refcount = 1;
383938035ed6SNavdeep Parhar 		}
3840c3fb7725SNavdeep Parhar 		sd->nmbuf = 0;
384138035ed6SNavdeep Parhar recycled_fast:
384238035ed6SNavdeep Parhar 		d++;
384354e4ee71SNavdeep Parhar 		sd++;
38444d6db4e0SNavdeep Parhar 		if (__predict_false(++fl->pidx % 8 == 0)) {
38454d6db4e0SNavdeep Parhar 			uint16_t pidx = fl->pidx / 8;
38464d6db4e0SNavdeep Parhar 
38474d6db4e0SNavdeep Parhar 			if (__predict_false(pidx == fl->sidx)) {
384854e4ee71SNavdeep Parhar 				fl->pidx = 0;
38494d6db4e0SNavdeep Parhar 				pidx = 0;
385054e4ee71SNavdeep Parhar 				sd = fl->sdesc;
385154e4ee71SNavdeep Parhar 				d = fl->desc;
385254e4ee71SNavdeep Parhar 			}
38534d6db4e0SNavdeep Parhar 			if (pidx == max_pidx)
38544d6db4e0SNavdeep Parhar 				break;
38554d6db4e0SNavdeep Parhar 
38564d6db4e0SNavdeep Parhar 			if (IDXDIFF(pidx, fl->dbidx, fl->sidx) >= 4)
38574d6db4e0SNavdeep Parhar 				ring_fl_db(sc, fl);
38584d6db4e0SNavdeep Parhar 		}
385954e4ee71SNavdeep Parhar 	}
3860fb12416cSNavdeep Parhar 
38614d6db4e0SNavdeep Parhar 	if (fl->pidx / 8 != fl->dbidx)
3862fb12416cSNavdeep Parhar 		ring_fl_db(sc, fl);
3863733b9277SNavdeep Parhar 
3864733b9277SNavdeep Parhar 	return (FL_RUNNING_LOW(fl) && !(fl->flags & FL_STARVING));
3865733b9277SNavdeep Parhar }
3866733b9277SNavdeep Parhar 
3867733b9277SNavdeep Parhar /*
3868733b9277SNavdeep Parhar  * Attempt to refill all starving freelists.
3869733b9277SNavdeep Parhar  */
3870733b9277SNavdeep Parhar static void
3871733b9277SNavdeep Parhar refill_sfl(void *arg)
3872733b9277SNavdeep Parhar {
3873733b9277SNavdeep Parhar 	struct adapter *sc = arg;
3874733b9277SNavdeep Parhar 	struct sge_fl *fl, *fl_temp;
3875733b9277SNavdeep Parhar 
3876fe2ebb76SJohn Baldwin 	mtx_assert(&sc->sfl_lock, MA_OWNED);
3877733b9277SNavdeep Parhar 	TAILQ_FOREACH_SAFE(fl, &sc->sfl, link, fl_temp) {
3878733b9277SNavdeep Parhar 		FL_LOCK(fl);
3879733b9277SNavdeep Parhar 		refill_fl(sc, fl, 64);
3880733b9277SNavdeep Parhar 		if (FL_NOT_RUNNING_LOW(fl) || fl->flags & FL_DOOMED) {
3881733b9277SNavdeep Parhar 			TAILQ_REMOVE(&sc->sfl, fl, link);
3882733b9277SNavdeep Parhar 			fl->flags &= ~FL_STARVING;
3883733b9277SNavdeep Parhar 		}
3884733b9277SNavdeep Parhar 		FL_UNLOCK(fl);
3885733b9277SNavdeep Parhar 	}
3886733b9277SNavdeep Parhar 
3887733b9277SNavdeep Parhar 	if (!TAILQ_EMPTY(&sc->sfl))
3888733b9277SNavdeep Parhar 		callout_schedule(&sc->sfl_callout, hz / 5);
388954e4ee71SNavdeep Parhar }
389054e4ee71SNavdeep Parhar 
389154e4ee71SNavdeep Parhar static int
389254e4ee71SNavdeep Parhar alloc_fl_sdesc(struct sge_fl *fl)
389354e4ee71SNavdeep Parhar {
389454e4ee71SNavdeep Parhar 
38954d6db4e0SNavdeep Parhar 	fl->sdesc = malloc(fl->sidx * 8 * sizeof(struct fl_sdesc), M_CXGBE,
389654e4ee71SNavdeep Parhar 	    M_ZERO | M_WAITOK);
389754e4ee71SNavdeep Parhar 
389854e4ee71SNavdeep Parhar 	return (0);
389954e4ee71SNavdeep Parhar }
390054e4ee71SNavdeep Parhar 
390154e4ee71SNavdeep Parhar static void
39021458bff9SNavdeep Parhar free_fl_sdesc(struct adapter *sc, struct sge_fl *fl)
390354e4ee71SNavdeep Parhar {
390454e4ee71SNavdeep Parhar 	struct fl_sdesc *sd;
390538035ed6SNavdeep Parhar 	struct cluster_metadata *clm;
390638035ed6SNavdeep Parhar 	struct cluster_layout *cll;
390754e4ee71SNavdeep Parhar 	int i;
390854e4ee71SNavdeep Parhar 
390954e4ee71SNavdeep Parhar 	sd = fl->sdesc;
39104d6db4e0SNavdeep Parhar 	for (i = 0; i < fl->sidx * 8; i++, sd++) {
391138035ed6SNavdeep Parhar 		if (sd->cl == NULL)
391238035ed6SNavdeep Parhar 			continue;
391354e4ee71SNavdeep Parhar 
391438035ed6SNavdeep Parhar 		cll = &sd->cll;
391538035ed6SNavdeep Parhar 		clm = cl_metadata(sc, fl, cll, sd->cl);
391682eff304SNavdeep Parhar 		if (sd->nmbuf == 0)
391738035ed6SNavdeep Parhar 			uma_zfree(sc->sge.sw_zone_info[cll->zidx].zone, sd->cl);
391882eff304SNavdeep Parhar 		else if (clm && atomic_fetchadd_int(&clm->refcount, -1) == 1) {
391982eff304SNavdeep Parhar 			uma_zfree(sc->sge.sw_zone_info[cll->zidx].zone, sd->cl);
392082eff304SNavdeep Parhar 			counter_u64_add(extfree_rels, 1);
392154e4ee71SNavdeep Parhar 		}
392238035ed6SNavdeep Parhar 		sd->cl = NULL;
392354e4ee71SNavdeep Parhar 	}
392454e4ee71SNavdeep Parhar 
392554e4ee71SNavdeep Parhar 	free(fl->sdesc, M_CXGBE);
392654e4ee71SNavdeep Parhar 	fl->sdesc = NULL;
392754e4ee71SNavdeep Parhar }
392854e4ee71SNavdeep Parhar 
39297951040fSNavdeep Parhar static inline void
39307951040fSNavdeep Parhar get_pkt_gl(struct mbuf *m, struct sglist *gl)
393154e4ee71SNavdeep Parhar {
39327951040fSNavdeep Parhar 	int rc;
393354e4ee71SNavdeep Parhar 
39347951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
393554e4ee71SNavdeep Parhar 
39367951040fSNavdeep Parhar 	sglist_reset(gl);
39377951040fSNavdeep Parhar 	rc = sglist_append_mbuf(gl, m);
39387951040fSNavdeep Parhar 	if (__predict_false(rc != 0)) {
39397951040fSNavdeep Parhar 		panic("%s: mbuf %p (%d segs) was vetted earlier but now fails "
39407951040fSNavdeep Parhar 		    "with %d.", __func__, m, mbuf_nsegs(m), rc);
394154e4ee71SNavdeep Parhar 	}
394254e4ee71SNavdeep Parhar 
39437951040fSNavdeep Parhar 	KASSERT(gl->sg_nseg == mbuf_nsegs(m),
39447951040fSNavdeep Parhar 	    ("%s: nsegs changed for mbuf %p from %d to %d", __func__, m,
39457951040fSNavdeep Parhar 	    mbuf_nsegs(m), gl->sg_nseg));
39467951040fSNavdeep Parhar 	KASSERT(gl->sg_nseg > 0 &&
39477951040fSNavdeep Parhar 	    gl->sg_nseg <= (needs_tso(m) ? TX_SGL_SEGS_TSO : TX_SGL_SEGS),
39487951040fSNavdeep Parhar 	    ("%s: %d segments, should have been 1 <= nsegs <= %d", __func__,
39497951040fSNavdeep Parhar 		gl->sg_nseg, needs_tso(m) ? TX_SGL_SEGS_TSO : TX_SGL_SEGS));
395054e4ee71SNavdeep Parhar }
395154e4ee71SNavdeep Parhar 
395254e4ee71SNavdeep Parhar /*
39537951040fSNavdeep Parhar  * len16 for a txpkt WR with a GL.  Includes the firmware work request header.
395454e4ee71SNavdeep Parhar  */
39557951040fSNavdeep Parhar static inline u_int
39567951040fSNavdeep Parhar txpkt_len16(u_int nsegs, u_int tso)
39577951040fSNavdeep Parhar {
39587951040fSNavdeep Parhar 	u_int n;
39597951040fSNavdeep Parhar 
39607951040fSNavdeep Parhar 	MPASS(nsegs > 0);
39617951040fSNavdeep Parhar 
39627951040fSNavdeep Parhar 	nsegs--; /* first segment is part of ulptx_sgl */
39637951040fSNavdeep Parhar 	n = sizeof(struct fw_eth_tx_pkt_wr) + sizeof(struct cpl_tx_pkt_core) +
39647951040fSNavdeep Parhar 	    sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1));
39657951040fSNavdeep Parhar 	if (tso)
39667951040fSNavdeep Parhar 		n += sizeof(struct cpl_tx_pkt_lso_core);
39677951040fSNavdeep Parhar 
39687951040fSNavdeep Parhar 	return (howmany(n, 16));
39697951040fSNavdeep Parhar }
397054e4ee71SNavdeep Parhar 
397154e4ee71SNavdeep Parhar /*
39726af45170SJohn Baldwin  * len16 for a txpkt_vm WR with a GL.  Includes the firmware work
39736af45170SJohn Baldwin  * request header.
39746af45170SJohn Baldwin  */
39756af45170SJohn Baldwin static inline u_int
39766af45170SJohn Baldwin txpkt_vm_len16(u_int nsegs, u_int tso)
39776af45170SJohn Baldwin {
39786af45170SJohn Baldwin 	u_int n;
39796af45170SJohn Baldwin 
39806af45170SJohn Baldwin 	MPASS(nsegs > 0);
39816af45170SJohn Baldwin 
39826af45170SJohn Baldwin 	nsegs--; /* first segment is part of ulptx_sgl */
39836af45170SJohn Baldwin 	n = sizeof(struct fw_eth_tx_pkt_vm_wr) +
39846af45170SJohn Baldwin 	    sizeof(struct cpl_tx_pkt_core) +
39856af45170SJohn Baldwin 	    sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1));
39866af45170SJohn Baldwin 	if (tso)
39876af45170SJohn Baldwin 		n += sizeof(struct cpl_tx_pkt_lso_core);
39886af45170SJohn Baldwin 
39896af45170SJohn Baldwin 	return (howmany(n, 16));
39906af45170SJohn Baldwin }
39916af45170SJohn Baldwin 
39926af45170SJohn Baldwin /*
39937951040fSNavdeep Parhar  * len16 for a txpkts type 0 WR with a GL.  Does not include the firmware work
39947951040fSNavdeep Parhar  * request header.
39957951040fSNavdeep Parhar  */
39967951040fSNavdeep Parhar static inline u_int
39977951040fSNavdeep Parhar txpkts0_len16(u_int nsegs)
39987951040fSNavdeep Parhar {
39997951040fSNavdeep Parhar 	u_int n;
40007951040fSNavdeep Parhar 
40017951040fSNavdeep Parhar 	MPASS(nsegs > 0);
40027951040fSNavdeep Parhar 
40037951040fSNavdeep Parhar 	nsegs--; /* first segment is part of ulptx_sgl */
40047951040fSNavdeep Parhar 	n = sizeof(struct ulp_txpkt) + sizeof(struct ulptx_idata) +
40057951040fSNavdeep Parhar 	    sizeof(struct cpl_tx_pkt_core) + sizeof(struct ulptx_sgl) +
40067951040fSNavdeep Parhar 	    8 * ((3 * nsegs) / 2 + (nsegs & 1));
40077951040fSNavdeep Parhar 
40087951040fSNavdeep Parhar 	return (howmany(n, 16));
40097951040fSNavdeep Parhar }
40107951040fSNavdeep Parhar 
40117951040fSNavdeep Parhar /*
40127951040fSNavdeep Parhar  * len16 for a txpkts type 1 WR with a GL.  Does not include the firmware work
40137951040fSNavdeep Parhar  * request header.
40147951040fSNavdeep Parhar  */
40157951040fSNavdeep Parhar static inline u_int
40167951040fSNavdeep Parhar txpkts1_len16(void)
40177951040fSNavdeep Parhar {
40187951040fSNavdeep Parhar 	u_int n;
40197951040fSNavdeep Parhar 
40207951040fSNavdeep Parhar 	n = sizeof(struct cpl_tx_pkt_core) + sizeof(struct ulptx_sgl);
40217951040fSNavdeep Parhar 
40227951040fSNavdeep Parhar 	return (howmany(n, 16));
40237951040fSNavdeep Parhar }
40247951040fSNavdeep Parhar 
40257951040fSNavdeep Parhar static inline u_int
40267951040fSNavdeep Parhar imm_payload(u_int ndesc)
40277951040fSNavdeep Parhar {
40287951040fSNavdeep Parhar 	u_int n;
40297951040fSNavdeep Parhar 
40307951040fSNavdeep Parhar 	n = ndesc * EQ_ESIZE - sizeof(struct fw_eth_tx_pkt_wr) -
40317951040fSNavdeep Parhar 	    sizeof(struct cpl_tx_pkt_core);
40327951040fSNavdeep Parhar 
40337951040fSNavdeep Parhar 	return (n);
40347951040fSNavdeep Parhar }
40357951040fSNavdeep Parhar 
40367951040fSNavdeep Parhar /*
40376af45170SJohn Baldwin  * Write a VM txpkt WR for this packet to the hardware descriptors, update the
40386af45170SJohn Baldwin  * software descriptor, and advance the pidx.  It is guaranteed that enough
40396af45170SJohn Baldwin  * descriptors are available.
40406af45170SJohn Baldwin  *
40416af45170SJohn Baldwin  * The return value is the # of hardware descriptors used.
40426af45170SJohn Baldwin  */
40436af45170SJohn Baldwin static u_int
4044472a6004SNavdeep Parhar write_txpkt_vm_wr(struct adapter *sc, struct sge_txq *txq,
4045472a6004SNavdeep Parhar     struct fw_eth_tx_pkt_vm_wr *wr, struct mbuf *m0, u_int available)
40466af45170SJohn Baldwin {
40476af45170SJohn Baldwin 	struct sge_eq *eq = &txq->eq;
40486af45170SJohn Baldwin 	struct tx_sdesc *txsd;
40496af45170SJohn Baldwin 	struct cpl_tx_pkt_core *cpl;
40506af45170SJohn Baldwin 	uint32_t ctrl;	/* used in many unrelated places */
40516af45170SJohn Baldwin 	uint64_t ctrl1;
40526af45170SJohn Baldwin 	int csum_type, len16, ndesc, pktlen, nsegs;
40536af45170SJohn Baldwin 	caddr_t dst;
40546af45170SJohn Baldwin 
40556af45170SJohn Baldwin 	TXQ_LOCK_ASSERT_OWNED(txq);
40566af45170SJohn Baldwin 	M_ASSERTPKTHDR(m0);
40576af45170SJohn Baldwin 	MPASS(available > 0 && available < eq->sidx);
40586af45170SJohn Baldwin 
40596af45170SJohn Baldwin 	len16 = mbuf_len16(m0);
40606af45170SJohn Baldwin 	nsegs = mbuf_nsegs(m0);
40616af45170SJohn Baldwin 	pktlen = m0->m_pkthdr.len;
40626af45170SJohn Baldwin 	ctrl = sizeof(struct cpl_tx_pkt_core);
40636af45170SJohn Baldwin 	if (needs_tso(m0))
40646af45170SJohn Baldwin 		ctrl += sizeof(struct cpl_tx_pkt_lso_core);
40656af45170SJohn Baldwin 	ndesc = howmany(len16, EQ_ESIZE / 16);
40666af45170SJohn Baldwin 	MPASS(ndesc <= available);
40676af45170SJohn Baldwin 
40686af45170SJohn Baldwin 	/* Firmware work request header */
40696af45170SJohn Baldwin 	MPASS(wr == (void *)&eq->desc[eq->pidx]);
40706af45170SJohn Baldwin 	wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_VM_WR) |
40716af45170SJohn Baldwin 	    V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl));
40726af45170SJohn Baldwin 
40736af45170SJohn Baldwin 	ctrl = V_FW_WR_LEN16(len16);
40746af45170SJohn Baldwin 	wr->equiq_to_len16 = htobe32(ctrl);
40756af45170SJohn Baldwin 	wr->r3[0] = 0;
40766af45170SJohn Baldwin 	wr->r3[1] = 0;
40776af45170SJohn Baldwin 
40786af45170SJohn Baldwin 	/*
40796af45170SJohn Baldwin 	 * Copy over ethmacdst, ethmacsrc, ethtype, and vlantci.
40806af45170SJohn Baldwin 	 * vlantci is ignored unless the ethtype is 0x8100, so it's
40816af45170SJohn Baldwin 	 * simpler to always copy it rather than making it
40826af45170SJohn Baldwin 	 * conditional.  Also, it seems that we do not have to set
40836af45170SJohn Baldwin 	 * vlantci or fake the ethtype when doing VLAN tag insertion.
40846af45170SJohn Baldwin 	 */
40856af45170SJohn Baldwin 	m_copydata(m0, 0, sizeof(struct ether_header) + 2, wr->ethmacdst);
40866af45170SJohn Baldwin 
40876af45170SJohn Baldwin 	csum_type = -1;
40886af45170SJohn Baldwin 	if (needs_tso(m0)) {
40896af45170SJohn Baldwin 		struct cpl_tx_pkt_lso_core *lso = (void *)(wr + 1);
40906af45170SJohn Baldwin 
40916af45170SJohn Baldwin 		KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 &&
40926af45170SJohn Baldwin 		    m0->m_pkthdr.l4hlen > 0,
40936af45170SJohn Baldwin 		    ("%s: mbuf %p needs TSO but missing header lengths",
40946af45170SJohn Baldwin 			__func__, m0));
40956af45170SJohn Baldwin 
40966af45170SJohn Baldwin 		ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) | F_LSO_FIRST_SLICE |
40976af45170SJohn Baldwin 		    F_LSO_LAST_SLICE | V_LSO_IPHDR_LEN(m0->m_pkthdr.l3hlen >> 2)
40986af45170SJohn Baldwin 		    | V_LSO_TCPHDR_LEN(m0->m_pkthdr.l4hlen >> 2);
40996af45170SJohn Baldwin 		if (m0->m_pkthdr.l2hlen == sizeof(struct ether_vlan_header))
41006af45170SJohn Baldwin 			ctrl |= V_LSO_ETHHDR_LEN(1);
41016af45170SJohn Baldwin 		if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr))
41026af45170SJohn Baldwin 			ctrl |= F_LSO_IPV6;
41036af45170SJohn Baldwin 
41046af45170SJohn Baldwin 		lso->lso_ctrl = htobe32(ctrl);
41056af45170SJohn Baldwin 		lso->ipid_ofst = htobe16(0);
41066af45170SJohn Baldwin 		lso->mss = htobe16(m0->m_pkthdr.tso_segsz);
41076af45170SJohn Baldwin 		lso->seqno_offset = htobe32(0);
41086af45170SJohn Baldwin 		lso->len = htobe32(pktlen);
41096af45170SJohn Baldwin 
41106af45170SJohn Baldwin 		if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr))
41116af45170SJohn Baldwin 			csum_type = TX_CSUM_TCPIP6;
41126af45170SJohn Baldwin 		else
41136af45170SJohn Baldwin 			csum_type = TX_CSUM_TCPIP;
41146af45170SJohn Baldwin 
41156af45170SJohn Baldwin 		cpl = (void *)(lso + 1);
41166af45170SJohn Baldwin 
41176af45170SJohn Baldwin 		txq->tso_wrs++;
41186af45170SJohn Baldwin 	} else {
41196af45170SJohn Baldwin 		if (m0->m_pkthdr.csum_flags & CSUM_IP_TCP)
41206af45170SJohn Baldwin 			csum_type = TX_CSUM_TCPIP;
41216af45170SJohn Baldwin 		else if (m0->m_pkthdr.csum_flags & CSUM_IP_UDP)
41226af45170SJohn Baldwin 			csum_type = TX_CSUM_UDPIP;
41236af45170SJohn Baldwin 		else if (m0->m_pkthdr.csum_flags & CSUM_IP6_TCP)
41246af45170SJohn Baldwin 			csum_type = TX_CSUM_TCPIP6;
41256af45170SJohn Baldwin 		else if (m0->m_pkthdr.csum_flags & CSUM_IP6_UDP)
41266af45170SJohn Baldwin 			csum_type = TX_CSUM_UDPIP6;
41276af45170SJohn Baldwin #if defined(INET)
41286af45170SJohn Baldwin 		else if (m0->m_pkthdr.csum_flags & CSUM_IP) {
41296af45170SJohn Baldwin 			/*
41306af45170SJohn Baldwin 			 * XXX: The firmware appears to stomp on the
41316af45170SJohn Baldwin 			 * fragment/flags field of the IP header when
41326af45170SJohn Baldwin 			 * using TX_CSUM_IP.  Fall back to doing
41336af45170SJohn Baldwin 			 * software checksums.
41346af45170SJohn Baldwin 			 */
41356af45170SJohn Baldwin 			u_short *sump;
41366af45170SJohn Baldwin 			struct mbuf *m;
41376af45170SJohn Baldwin 			int offset;
41386af45170SJohn Baldwin 
41396af45170SJohn Baldwin 			m = m0;
41406af45170SJohn Baldwin 			offset = 0;
41416af45170SJohn Baldwin 			sump = m_advance(&m, &offset, m0->m_pkthdr.l2hlen +
41426af45170SJohn Baldwin 			    offsetof(struct ip, ip_sum));
41436af45170SJohn Baldwin 			*sump = in_cksum_skip(m0, m0->m_pkthdr.l2hlen +
41446af45170SJohn Baldwin 			    m0->m_pkthdr.l3hlen, m0->m_pkthdr.l2hlen);
41456af45170SJohn Baldwin 			m0->m_pkthdr.csum_flags &= ~CSUM_IP;
41466af45170SJohn Baldwin 		}
41476af45170SJohn Baldwin #endif
41486af45170SJohn Baldwin 
41496af45170SJohn Baldwin 		cpl = (void *)(wr + 1);
41506af45170SJohn Baldwin 	}
41516af45170SJohn Baldwin 
41526af45170SJohn Baldwin 	/* Checksum offload */
41536af45170SJohn Baldwin 	ctrl1 = 0;
41546af45170SJohn Baldwin 	if (needs_l3_csum(m0) == 0)
41556af45170SJohn Baldwin 		ctrl1 |= F_TXPKT_IPCSUM_DIS;
41566af45170SJohn Baldwin 	if (csum_type >= 0) {
41576af45170SJohn Baldwin 		KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0,
41586af45170SJohn Baldwin 	    ("%s: mbuf %p needs checksum offload but missing header lengths",
41596af45170SJohn Baldwin 			__func__, m0));
41606af45170SJohn Baldwin 
4161472a6004SNavdeep Parhar 		if (chip_id(sc) <= CHELSIO_T5) {
41626af45170SJohn Baldwin 			ctrl1 |= V_TXPKT_ETHHDR_LEN(m0->m_pkthdr.l2hlen -
41636af45170SJohn Baldwin 			    ETHER_HDR_LEN);
4164472a6004SNavdeep Parhar 		} else {
4165472a6004SNavdeep Parhar 			ctrl1 |= V_T6_TXPKT_ETHHDR_LEN(m0->m_pkthdr.l2hlen -
4166472a6004SNavdeep Parhar 			    ETHER_HDR_LEN);
4167472a6004SNavdeep Parhar 		}
41686af45170SJohn Baldwin 		ctrl1 |= V_TXPKT_IPHDR_LEN(m0->m_pkthdr.l3hlen);
41696af45170SJohn Baldwin 		ctrl1 |= V_TXPKT_CSUM_TYPE(csum_type);
41706af45170SJohn Baldwin 	} else
41716af45170SJohn Baldwin 		ctrl1 |= F_TXPKT_L4CSUM_DIS;
41726af45170SJohn Baldwin 	if (m0->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TCP | CSUM_UDP |
41736af45170SJohn Baldwin 	    CSUM_UDP_IPV6 | CSUM_TCP_IPV6 | CSUM_TSO))
41746af45170SJohn Baldwin 		txq->txcsum++;	/* some hardware assistance provided */
41756af45170SJohn Baldwin 
41766af45170SJohn Baldwin 	/* VLAN tag insertion */
41776af45170SJohn Baldwin 	if (needs_vlan_insertion(m0)) {
41786af45170SJohn Baldwin 		ctrl1 |= F_TXPKT_VLAN_VLD |
41796af45170SJohn Baldwin 		    V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag);
41806af45170SJohn Baldwin 		txq->vlan_insertion++;
41816af45170SJohn Baldwin 	}
41826af45170SJohn Baldwin 
41836af45170SJohn Baldwin 	/* CPL header */
41846af45170SJohn Baldwin 	cpl->ctrl0 = txq->cpl_ctrl0;
41856af45170SJohn Baldwin 	cpl->pack = 0;
41866af45170SJohn Baldwin 	cpl->len = htobe16(pktlen);
41876af45170SJohn Baldwin 	cpl->ctrl1 = htobe64(ctrl1);
41886af45170SJohn Baldwin 
41896af45170SJohn Baldwin 	/* SGL */
41906af45170SJohn Baldwin 	dst = (void *)(cpl + 1);
41916af45170SJohn Baldwin 
41926af45170SJohn Baldwin 	/*
41936af45170SJohn Baldwin 	 * A packet using TSO will use up an entire descriptor for the
41946af45170SJohn Baldwin 	 * firmware work request header, LSO CPL, and TX_PKT_XT CPL.
41956af45170SJohn Baldwin 	 * If this descriptor is the last descriptor in the ring, wrap
41966af45170SJohn Baldwin 	 * around to the front of the ring explicitly for the start of
41976af45170SJohn Baldwin 	 * the sgl.
41986af45170SJohn Baldwin 	 */
41996af45170SJohn Baldwin 	if (dst == (void *)&eq->desc[eq->sidx]) {
42006af45170SJohn Baldwin 		dst = (void *)&eq->desc[0];
42016af45170SJohn Baldwin 		write_gl_to_txd(txq, m0, &dst, 0);
42026af45170SJohn Baldwin 	} else
42036af45170SJohn Baldwin 		write_gl_to_txd(txq, m0, &dst, eq->sidx - ndesc < eq->pidx);
42046af45170SJohn Baldwin 	txq->sgl_wrs++;
42056af45170SJohn Baldwin 
42066af45170SJohn Baldwin 	txq->txpkt_wrs++;
42076af45170SJohn Baldwin 
42086af45170SJohn Baldwin 	txsd = &txq->sdesc[eq->pidx];
42096af45170SJohn Baldwin 	txsd->m = m0;
42106af45170SJohn Baldwin 	txsd->desc_used = ndesc;
42116af45170SJohn Baldwin 
42126af45170SJohn Baldwin 	return (ndesc);
42136af45170SJohn Baldwin }
42146af45170SJohn Baldwin 
42156af45170SJohn Baldwin /*
42167951040fSNavdeep Parhar  * Write a txpkt WR for this packet to the hardware descriptors, update the
42177951040fSNavdeep Parhar  * software descriptor, and advance the pidx.  It is guaranteed that enough
42187951040fSNavdeep Parhar  * descriptors are available.
421954e4ee71SNavdeep Parhar  *
42207951040fSNavdeep Parhar  * The return value is the # of hardware descriptors used.
422154e4ee71SNavdeep Parhar  */
42227951040fSNavdeep Parhar static u_int
42237951040fSNavdeep Parhar write_txpkt_wr(struct sge_txq *txq, struct fw_eth_tx_pkt_wr *wr,
42247951040fSNavdeep Parhar     struct mbuf *m0, u_int available)
422554e4ee71SNavdeep Parhar {
422654e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
42277951040fSNavdeep Parhar 	struct tx_sdesc *txsd;
422854e4ee71SNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
422954e4ee71SNavdeep Parhar 	uint32_t ctrl;	/* used in many unrelated places */
423054e4ee71SNavdeep Parhar 	uint64_t ctrl1;
42317951040fSNavdeep Parhar 	int len16, ndesc, pktlen, nsegs;
423254e4ee71SNavdeep Parhar 	caddr_t dst;
423354e4ee71SNavdeep Parhar 
423454e4ee71SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
42357951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
42367951040fSNavdeep Parhar 	MPASS(available > 0 && available < eq->sidx);
423754e4ee71SNavdeep Parhar 
42387951040fSNavdeep Parhar 	len16 = mbuf_len16(m0);
42397951040fSNavdeep Parhar 	nsegs = mbuf_nsegs(m0);
42407951040fSNavdeep Parhar 	pktlen = m0->m_pkthdr.len;
424154e4ee71SNavdeep Parhar 	ctrl = sizeof(struct cpl_tx_pkt_core);
42427951040fSNavdeep Parhar 	if (needs_tso(m0))
42432a5f6b0eSNavdeep Parhar 		ctrl += sizeof(struct cpl_tx_pkt_lso_core);
42447951040fSNavdeep Parhar 	else if (pktlen <= imm_payload(2) && available >= 2) {
42457951040fSNavdeep Parhar 		/* Immediate data.  Recalculate len16 and set nsegs to 0. */
4246ecb79ca4SNavdeep Parhar 		ctrl += pktlen;
42477951040fSNavdeep Parhar 		len16 = howmany(sizeof(struct fw_eth_tx_pkt_wr) +
42487951040fSNavdeep Parhar 		    sizeof(struct cpl_tx_pkt_core) + pktlen, 16);
42497951040fSNavdeep Parhar 		nsegs = 0;
425054e4ee71SNavdeep Parhar 	}
42517951040fSNavdeep Parhar 	ndesc = howmany(len16, EQ_ESIZE / 16);
42527951040fSNavdeep Parhar 	MPASS(ndesc <= available);
425354e4ee71SNavdeep Parhar 
425454e4ee71SNavdeep Parhar 	/* Firmware work request header */
42557951040fSNavdeep Parhar 	MPASS(wr == (void *)&eq->desc[eq->pidx]);
425654e4ee71SNavdeep Parhar 	wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_WR) |
4257733b9277SNavdeep Parhar 	    V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl));
42586b49a4ecSNavdeep Parhar 
42597951040fSNavdeep Parhar 	ctrl = V_FW_WR_LEN16(len16);
426054e4ee71SNavdeep Parhar 	wr->equiq_to_len16 = htobe32(ctrl);
426154e4ee71SNavdeep Parhar 	wr->r3 = 0;
426254e4ee71SNavdeep Parhar 
42637951040fSNavdeep Parhar 	if (needs_tso(m0)) {
42642a5f6b0eSNavdeep Parhar 		struct cpl_tx_pkt_lso_core *lso = (void *)(wr + 1);
42657951040fSNavdeep Parhar 
42667951040fSNavdeep Parhar 		KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 &&
42677951040fSNavdeep Parhar 		    m0->m_pkthdr.l4hlen > 0,
42687951040fSNavdeep Parhar 		    ("%s: mbuf %p needs TSO but missing header lengths",
42697951040fSNavdeep Parhar 			__func__, m0));
427054e4ee71SNavdeep Parhar 
427154e4ee71SNavdeep Parhar 		ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) | F_LSO_FIRST_SLICE |
42727951040fSNavdeep Parhar 		    F_LSO_LAST_SLICE | V_LSO_IPHDR_LEN(m0->m_pkthdr.l3hlen >> 2)
42737951040fSNavdeep Parhar 		    | V_LSO_TCPHDR_LEN(m0->m_pkthdr.l4hlen >> 2);
42747951040fSNavdeep Parhar 		if (m0->m_pkthdr.l2hlen == sizeof(struct ether_vlan_header))
427554e4ee71SNavdeep Parhar 			ctrl |= V_LSO_ETHHDR_LEN(1);
42767951040fSNavdeep Parhar 		if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr))
4277a1ea9a82SNavdeep Parhar 			ctrl |= F_LSO_IPV6;
427854e4ee71SNavdeep Parhar 
427954e4ee71SNavdeep Parhar 		lso->lso_ctrl = htobe32(ctrl);
428054e4ee71SNavdeep Parhar 		lso->ipid_ofst = htobe16(0);
42817951040fSNavdeep Parhar 		lso->mss = htobe16(m0->m_pkthdr.tso_segsz);
428254e4ee71SNavdeep Parhar 		lso->seqno_offset = htobe32(0);
4283ecb79ca4SNavdeep Parhar 		lso->len = htobe32(pktlen);
428454e4ee71SNavdeep Parhar 
428554e4ee71SNavdeep Parhar 		cpl = (void *)(lso + 1);
428654e4ee71SNavdeep Parhar 
428754e4ee71SNavdeep Parhar 		txq->tso_wrs++;
428854e4ee71SNavdeep Parhar 	} else
428954e4ee71SNavdeep Parhar 		cpl = (void *)(wr + 1);
429054e4ee71SNavdeep Parhar 
429154e4ee71SNavdeep Parhar 	/* Checksum offload */
429254e4ee71SNavdeep Parhar 	ctrl1 = 0;
42937951040fSNavdeep Parhar 	if (needs_l3_csum(m0) == 0)
429454e4ee71SNavdeep Parhar 		ctrl1 |= F_TXPKT_IPCSUM_DIS;
42957951040fSNavdeep Parhar 	if (needs_l4_csum(m0) == 0)
429654e4ee71SNavdeep Parhar 		ctrl1 |= F_TXPKT_L4CSUM_DIS;
42977951040fSNavdeep Parhar 	if (m0->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TCP | CSUM_UDP |
4298b8531380SNavdeep Parhar 	    CSUM_UDP_IPV6 | CSUM_TCP_IPV6 | CSUM_TSO))
429954e4ee71SNavdeep Parhar 		txq->txcsum++;	/* some hardware assistance provided */
430054e4ee71SNavdeep Parhar 
430154e4ee71SNavdeep Parhar 	/* VLAN tag insertion */
43027951040fSNavdeep Parhar 	if (needs_vlan_insertion(m0)) {
43037951040fSNavdeep Parhar 		ctrl1 |= F_TXPKT_VLAN_VLD | V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag);
430454e4ee71SNavdeep Parhar 		txq->vlan_insertion++;
430554e4ee71SNavdeep Parhar 	}
430654e4ee71SNavdeep Parhar 
430754e4ee71SNavdeep Parhar 	/* CPL header */
43087951040fSNavdeep Parhar 	cpl->ctrl0 = txq->cpl_ctrl0;
430954e4ee71SNavdeep Parhar 	cpl->pack = 0;
4310ecb79ca4SNavdeep Parhar 	cpl->len = htobe16(pktlen);
431154e4ee71SNavdeep Parhar 	cpl->ctrl1 = htobe64(ctrl1);
431254e4ee71SNavdeep Parhar 
431354e4ee71SNavdeep Parhar 	/* SGL */
431454e4ee71SNavdeep Parhar 	dst = (void *)(cpl + 1);
43157951040fSNavdeep Parhar 	if (nsegs > 0) {
43167951040fSNavdeep Parhar 
43177951040fSNavdeep Parhar 		write_gl_to_txd(txq, m0, &dst, eq->sidx - ndesc < eq->pidx);
431854e4ee71SNavdeep Parhar 		txq->sgl_wrs++;
431954e4ee71SNavdeep Parhar 	} else {
43207951040fSNavdeep Parhar 		struct mbuf *m;
43217951040fSNavdeep Parhar 
43227951040fSNavdeep Parhar 		for (m = m0; m != NULL; m = m->m_next) {
432354e4ee71SNavdeep Parhar 			copy_to_txd(eq, mtod(m, caddr_t), &dst, m->m_len);
4324ecb79ca4SNavdeep Parhar #ifdef INVARIANTS
4325ecb79ca4SNavdeep Parhar 			pktlen -= m->m_len;
4326ecb79ca4SNavdeep Parhar #endif
432754e4ee71SNavdeep Parhar 		}
4328ecb79ca4SNavdeep Parhar #ifdef INVARIANTS
4329ecb79ca4SNavdeep Parhar 		KASSERT(pktlen == 0, ("%s: %d bytes left.", __func__, pktlen));
4330ecb79ca4SNavdeep Parhar #endif
43317951040fSNavdeep Parhar 		txq->imm_wrs++;
433254e4ee71SNavdeep Parhar 	}
433354e4ee71SNavdeep Parhar 
433454e4ee71SNavdeep Parhar 	txq->txpkt_wrs++;
433554e4ee71SNavdeep Parhar 
4336f7dfe243SNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
43377951040fSNavdeep Parhar 	txsd->m = m0;
433854e4ee71SNavdeep Parhar 	txsd->desc_used = ndesc;
433954e4ee71SNavdeep Parhar 
43407951040fSNavdeep Parhar 	return (ndesc);
434154e4ee71SNavdeep Parhar }
434254e4ee71SNavdeep Parhar 
43437951040fSNavdeep Parhar static int
43447951040fSNavdeep Parhar try_txpkts(struct mbuf *m, struct mbuf *n, struct txpkts *txp, u_int available)
434554e4ee71SNavdeep Parhar {
43467951040fSNavdeep Parhar 	u_int needed, nsegs1, nsegs2, l1, l2;
43477951040fSNavdeep Parhar 
43487951040fSNavdeep Parhar 	if (cannot_use_txpkts(m) || cannot_use_txpkts(n))
43497951040fSNavdeep Parhar 		return (1);
43507951040fSNavdeep Parhar 
43517951040fSNavdeep Parhar 	nsegs1 = mbuf_nsegs(m);
43527951040fSNavdeep Parhar 	nsegs2 = mbuf_nsegs(n);
43537951040fSNavdeep Parhar 	if (nsegs1 + nsegs2 == 2) {
43547951040fSNavdeep Parhar 		txp->wr_type = 1;
43557951040fSNavdeep Parhar 		l1 = l2 = txpkts1_len16();
43567951040fSNavdeep Parhar 	} else {
43577951040fSNavdeep Parhar 		txp->wr_type = 0;
43587951040fSNavdeep Parhar 		l1 = txpkts0_len16(nsegs1);
43597951040fSNavdeep Parhar 		l2 = txpkts0_len16(nsegs2);
43607951040fSNavdeep Parhar 	}
43617951040fSNavdeep Parhar 	txp->len16 = howmany(sizeof(struct fw_eth_tx_pkts_wr), 16) + l1 + l2;
43627951040fSNavdeep Parhar 	needed = howmany(txp->len16, EQ_ESIZE / 16);
43637951040fSNavdeep Parhar 	if (needed > SGE_MAX_WR_NDESC || needed > available)
43647951040fSNavdeep Parhar 		return (1);
43657951040fSNavdeep Parhar 
43667951040fSNavdeep Parhar 	txp->plen = m->m_pkthdr.len + n->m_pkthdr.len;
43677951040fSNavdeep Parhar 	if (txp->plen > 65535)
43687951040fSNavdeep Parhar 		return (1);
43697951040fSNavdeep Parhar 
43707951040fSNavdeep Parhar 	txp->npkt = 2;
43717951040fSNavdeep Parhar 	set_mbuf_len16(m, l1);
43727951040fSNavdeep Parhar 	set_mbuf_len16(n, l2);
43737951040fSNavdeep Parhar 
43747951040fSNavdeep Parhar 	return (0);
43757951040fSNavdeep Parhar }
43767951040fSNavdeep Parhar 
43777951040fSNavdeep Parhar static int
43787951040fSNavdeep Parhar add_to_txpkts(struct mbuf *m, struct txpkts *txp, u_int available)
43797951040fSNavdeep Parhar {
43807951040fSNavdeep Parhar 	u_int plen, len16, needed, nsegs;
43817951040fSNavdeep Parhar 
43827951040fSNavdeep Parhar 	MPASS(txp->wr_type == 0 || txp->wr_type == 1);
43837951040fSNavdeep Parhar 
43847951040fSNavdeep Parhar 	nsegs = mbuf_nsegs(m);
43857951040fSNavdeep Parhar 	if (needs_tso(m) || (txp->wr_type == 1 && nsegs != 1))
43867951040fSNavdeep Parhar 		return (1);
43877951040fSNavdeep Parhar 
43887951040fSNavdeep Parhar 	plen = txp->plen + m->m_pkthdr.len;
43897951040fSNavdeep Parhar 	if (plen > 65535)
43907951040fSNavdeep Parhar 		return (1);
43917951040fSNavdeep Parhar 
43927951040fSNavdeep Parhar 	if (txp->wr_type == 0)
43937951040fSNavdeep Parhar 		len16 = txpkts0_len16(nsegs);
43947951040fSNavdeep Parhar 	else
43957951040fSNavdeep Parhar 		len16 = txpkts1_len16();
43967951040fSNavdeep Parhar 	needed = howmany(txp->len16 + len16, EQ_ESIZE / 16);
43977951040fSNavdeep Parhar 	if (needed > SGE_MAX_WR_NDESC || needed > available)
43987951040fSNavdeep Parhar 		return (1);
43997951040fSNavdeep Parhar 
44007951040fSNavdeep Parhar 	txp->npkt++;
44017951040fSNavdeep Parhar 	txp->plen = plen;
44027951040fSNavdeep Parhar 	txp->len16 += len16;
44037951040fSNavdeep Parhar 	set_mbuf_len16(m, len16);
44047951040fSNavdeep Parhar 
44057951040fSNavdeep Parhar 	return (0);
44067951040fSNavdeep Parhar }
44077951040fSNavdeep Parhar 
44087951040fSNavdeep Parhar /*
44097951040fSNavdeep Parhar  * Write a txpkts WR for the packets in txp to the hardware descriptors, update
44107951040fSNavdeep Parhar  * the software descriptor, and advance the pidx.  It is guaranteed that enough
44117951040fSNavdeep Parhar  * descriptors are available.
44127951040fSNavdeep Parhar  *
44137951040fSNavdeep Parhar  * The return value is the # of hardware descriptors used.
44147951040fSNavdeep Parhar  */
44157951040fSNavdeep Parhar static u_int
44167951040fSNavdeep Parhar write_txpkts_wr(struct sge_txq *txq, struct fw_eth_tx_pkts_wr *wr,
44177951040fSNavdeep Parhar     struct mbuf *m0, const struct txpkts *txp, u_int available)
44187951040fSNavdeep Parhar {
44197951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
44207951040fSNavdeep Parhar 	struct tx_sdesc *txsd;
44217951040fSNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
44227951040fSNavdeep Parhar 	uint32_t ctrl;
44237951040fSNavdeep Parhar 	uint64_t ctrl1;
44247951040fSNavdeep Parhar 	int ndesc, checkwrap;
44257951040fSNavdeep Parhar 	struct mbuf *m;
44267951040fSNavdeep Parhar 	void *flitp;
44277951040fSNavdeep Parhar 
44287951040fSNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
44297951040fSNavdeep Parhar 	MPASS(txp->npkt > 0);
44307951040fSNavdeep Parhar 	MPASS(txp->plen < 65536);
44317951040fSNavdeep Parhar 	MPASS(m0 != NULL);
44327951040fSNavdeep Parhar 	MPASS(m0->m_nextpkt != NULL);
44337951040fSNavdeep Parhar 	MPASS(txp->len16 <= howmany(SGE_MAX_WR_LEN, 16));
44347951040fSNavdeep Parhar 	MPASS(available > 0 && available < eq->sidx);
44357951040fSNavdeep Parhar 
44367951040fSNavdeep Parhar 	ndesc = howmany(txp->len16, EQ_ESIZE / 16);
44377951040fSNavdeep Parhar 	MPASS(ndesc <= available);
44387951040fSNavdeep Parhar 
44397951040fSNavdeep Parhar 	MPASS(wr == (void *)&eq->desc[eq->pidx]);
44407951040fSNavdeep Parhar 	wr->op_pkd = htobe32(V_FW_WR_OP(FW_ETH_TX_PKTS_WR));
44417951040fSNavdeep Parhar 	ctrl = V_FW_WR_LEN16(txp->len16);
44427951040fSNavdeep Parhar 	wr->equiq_to_len16 = htobe32(ctrl);
44437951040fSNavdeep Parhar 	wr->plen = htobe16(txp->plen);
44447951040fSNavdeep Parhar 	wr->npkt = txp->npkt;
44457951040fSNavdeep Parhar 	wr->r3 = 0;
44467951040fSNavdeep Parhar 	wr->type = txp->wr_type;
44477951040fSNavdeep Parhar 	flitp = wr + 1;
44487951040fSNavdeep Parhar 
44497951040fSNavdeep Parhar 	/*
44507951040fSNavdeep Parhar 	 * At this point we are 16B into a hardware descriptor.  If checkwrap is
44517951040fSNavdeep Parhar 	 * set then we know the WR is going to wrap around somewhere.  We'll
44527951040fSNavdeep Parhar 	 * check for that at appropriate points.
44537951040fSNavdeep Parhar 	 */
44547951040fSNavdeep Parhar 	checkwrap = eq->sidx - ndesc < eq->pidx;
44557951040fSNavdeep Parhar 	for (m = m0; m != NULL; m = m->m_nextpkt) {
44567951040fSNavdeep Parhar 		if (txp->wr_type == 0) {
445754e4ee71SNavdeep Parhar 			struct ulp_txpkt *ulpmc;
445854e4ee71SNavdeep Parhar 			struct ulptx_idata *ulpsc;
445954e4ee71SNavdeep Parhar 
44607951040fSNavdeep Parhar 			/* ULP master command */
44617951040fSNavdeep Parhar 			ulpmc = flitp;
44627951040fSNavdeep Parhar 			ulpmc->cmd_dest = htobe32(V_ULPTX_CMD(ULP_TX_PKT) |
44637951040fSNavdeep Parhar 			    V_ULP_TXPKT_DEST(0) | V_ULP_TXPKT_FID(eq->iqid));
44647951040fSNavdeep Parhar 			ulpmc->len = htobe32(mbuf_len16(m));
446554e4ee71SNavdeep Parhar 
44667951040fSNavdeep Parhar 			/* ULP subcommand */
44677951040fSNavdeep Parhar 			ulpsc = (void *)(ulpmc + 1);
44687951040fSNavdeep Parhar 			ulpsc->cmd_more = htobe32(V_ULPTX_CMD(ULP_TX_SC_IMM) |
44697951040fSNavdeep Parhar 			    F_ULP_TX_SC_MORE);
44707951040fSNavdeep Parhar 			ulpsc->len = htobe32(sizeof(struct cpl_tx_pkt_core));
44717951040fSNavdeep Parhar 
44727951040fSNavdeep Parhar 			cpl = (void *)(ulpsc + 1);
44737951040fSNavdeep Parhar 			if (checkwrap &&
44747951040fSNavdeep Parhar 			    (uintptr_t)cpl == (uintptr_t)&eq->desc[eq->sidx])
44757951040fSNavdeep Parhar 				cpl = (void *)&eq->desc[0];
44767951040fSNavdeep Parhar 		} else {
44777951040fSNavdeep Parhar 			cpl = flitp;
44787951040fSNavdeep Parhar 		}
447954e4ee71SNavdeep Parhar 
448054e4ee71SNavdeep Parhar 		/* Checksum offload */
44817951040fSNavdeep Parhar 		ctrl1 = 0;
44827951040fSNavdeep Parhar 		if (needs_l3_csum(m) == 0)
44837951040fSNavdeep Parhar 			ctrl1 |= F_TXPKT_IPCSUM_DIS;
44847951040fSNavdeep Parhar 		if (needs_l4_csum(m) == 0)
44857951040fSNavdeep Parhar 			ctrl1 |= F_TXPKT_L4CSUM_DIS;
4486b8531380SNavdeep Parhar 		if (m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TCP | CSUM_UDP |
4487b8531380SNavdeep Parhar 		    CSUM_UDP_IPV6 | CSUM_TCP_IPV6 | CSUM_TSO))
448854e4ee71SNavdeep Parhar 			txq->txcsum++;	/* some hardware assistance provided */
448954e4ee71SNavdeep Parhar 
449054e4ee71SNavdeep Parhar 		/* VLAN tag insertion */
44917951040fSNavdeep Parhar 		if (needs_vlan_insertion(m)) {
44927951040fSNavdeep Parhar 			ctrl1 |= F_TXPKT_VLAN_VLD |
44937951040fSNavdeep Parhar 			    V_TXPKT_VLAN(m->m_pkthdr.ether_vtag);
449454e4ee71SNavdeep Parhar 			txq->vlan_insertion++;
449554e4ee71SNavdeep Parhar 		}
449654e4ee71SNavdeep Parhar 
44977951040fSNavdeep Parhar 		/* CPL header */
44987951040fSNavdeep Parhar 		cpl->ctrl0 = txq->cpl_ctrl0;
449954e4ee71SNavdeep Parhar 		cpl->pack = 0;
450054e4ee71SNavdeep Parhar 		cpl->len = htobe16(m->m_pkthdr.len);
45017951040fSNavdeep Parhar 		cpl->ctrl1 = htobe64(ctrl1);
450254e4ee71SNavdeep Parhar 
45037951040fSNavdeep Parhar 		flitp = cpl + 1;
45047951040fSNavdeep Parhar 		if (checkwrap &&
45057951040fSNavdeep Parhar 		    (uintptr_t)flitp == (uintptr_t)&eq->desc[eq->sidx])
45067951040fSNavdeep Parhar 			flitp = (void *)&eq->desc[0];
450754e4ee71SNavdeep Parhar 
45087951040fSNavdeep Parhar 		write_gl_to_txd(txq, m, (caddr_t *)(&flitp), checkwrap);
450954e4ee71SNavdeep Parhar 
45107951040fSNavdeep Parhar 	}
45117951040fSNavdeep Parhar 
4512a59a1477SNavdeep Parhar 	if (txp->wr_type == 0) {
4513a59a1477SNavdeep Parhar 		txq->txpkts0_pkts += txp->npkt;
4514a59a1477SNavdeep Parhar 		txq->txpkts0_wrs++;
4515a59a1477SNavdeep Parhar 	} else {
4516a59a1477SNavdeep Parhar 		txq->txpkts1_pkts += txp->npkt;
4517a59a1477SNavdeep Parhar 		txq->txpkts1_wrs++;
4518a59a1477SNavdeep Parhar 	}
4519a59a1477SNavdeep Parhar 
45207951040fSNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
45217951040fSNavdeep Parhar 	txsd->m = m0;
45227951040fSNavdeep Parhar 	txsd->desc_used = ndesc;
45237951040fSNavdeep Parhar 
45247951040fSNavdeep Parhar 	return (ndesc);
452554e4ee71SNavdeep Parhar }
452654e4ee71SNavdeep Parhar 
452754e4ee71SNavdeep Parhar /*
452854e4ee71SNavdeep Parhar  * If the SGL ends on an address that is not 16 byte aligned, this function will
45297951040fSNavdeep Parhar  * add a 0 filled flit at the end.
453054e4ee71SNavdeep Parhar  */
45317951040fSNavdeep Parhar static void
45327951040fSNavdeep Parhar write_gl_to_txd(struct sge_txq *txq, struct mbuf *m, caddr_t *to, int checkwrap)
453354e4ee71SNavdeep Parhar {
45347951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
45357951040fSNavdeep Parhar 	struct sglist *gl = txq->gl;
45367951040fSNavdeep Parhar 	struct sglist_seg *seg;
45377951040fSNavdeep Parhar 	__be64 *flitp, *wrap;
453854e4ee71SNavdeep Parhar 	struct ulptx_sgl *usgl;
45397951040fSNavdeep Parhar 	int i, nflits, nsegs;
454054e4ee71SNavdeep Parhar 
454154e4ee71SNavdeep Parhar 	KASSERT(((uintptr_t)(*to) & 0xf) == 0,
454254e4ee71SNavdeep Parhar 	    ("%s: SGL must start at a 16 byte boundary: %p", __func__, *to));
45437951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) >= (uintptr_t)&eq->desc[0]);
45447951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) < (uintptr_t)&eq->desc[eq->sidx]);
454554e4ee71SNavdeep Parhar 
45467951040fSNavdeep Parhar 	get_pkt_gl(m, gl);
45477951040fSNavdeep Parhar 	nsegs = gl->sg_nseg;
45487951040fSNavdeep Parhar 	MPASS(nsegs > 0);
45497951040fSNavdeep Parhar 
45507951040fSNavdeep Parhar 	nflits = (3 * (nsegs - 1)) / 2 + ((nsegs - 1) & 1) + 2;
455154e4ee71SNavdeep Parhar 	flitp = (__be64 *)(*to);
45527951040fSNavdeep Parhar 	wrap = (__be64 *)(&eq->desc[eq->sidx]);
45537951040fSNavdeep Parhar 	seg = &gl->sg_segs[0];
455454e4ee71SNavdeep Parhar 	usgl = (void *)flitp;
455554e4ee71SNavdeep Parhar 
455654e4ee71SNavdeep Parhar 	/*
455754e4ee71SNavdeep Parhar 	 * We start at a 16 byte boundary somewhere inside the tx descriptor
455854e4ee71SNavdeep Parhar 	 * ring, so we're at least 16 bytes away from the status page.  There is
455954e4ee71SNavdeep Parhar 	 * no chance of a wrap around in the middle of usgl (which is 16 bytes).
456054e4ee71SNavdeep Parhar 	 */
456154e4ee71SNavdeep Parhar 
456254e4ee71SNavdeep Parhar 	usgl->cmd_nsge = htobe32(V_ULPTX_CMD(ULP_TX_SC_DSGL) |
45637951040fSNavdeep Parhar 	    V_ULPTX_NSGE(nsegs));
45647951040fSNavdeep Parhar 	usgl->len0 = htobe32(seg->ss_len);
45657951040fSNavdeep Parhar 	usgl->addr0 = htobe64(seg->ss_paddr);
456654e4ee71SNavdeep Parhar 	seg++;
456754e4ee71SNavdeep Parhar 
45687951040fSNavdeep Parhar 	if (checkwrap == 0 || (uintptr_t)(flitp + nflits) <= (uintptr_t)wrap) {
456954e4ee71SNavdeep Parhar 
457054e4ee71SNavdeep Parhar 		/* Won't wrap around at all */
457154e4ee71SNavdeep Parhar 
45727951040fSNavdeep Parhar 		for (i = 0; i < nsegs - 1; i++, seg++) {
45737951040fSNavdeep Parhar 			usgl->sge[i / 2].len[i & 1] = htobe32(seg->ss_len);
45747951040fSNavdeep Parhar 			usgl->sge[i / 2].addr[i & 1] = htobe64(seg->ss_paddr);
457554e4ee71SNavdeep Parhar 		}
457654e4ee71SNavdeep Parhar 		if (i & 1)
457754e4ee71SNavdeep Parhar 			usgl->sge[i / 2].len[1] = htobe32(0);
45787951040fSNavdeep Parhar 		flitp += nflits;
457954e4ee71SNavdeep Parhar 	} else {
458054e4ee71SNavdeep Parhar 
458154e4ee71SNavdeep Parhar 		/* Will wrap somewhere in the rest of the SGL */
458254e4ee71SNavdeep Parhar 
458354e4ee71SNavdeep Parhar 		/* 2 flits already written, write the rest flit by flit */
458454e4ee71SNavdeep Parhar 		flitp = (void *)(usgl + 1);
45857951040fSNavdeep Parhar 		for (i = 0; i < nflits - 2; i++) {
45867951040fSNavdeep Parhar 			if (flitp == wrap)
458754e4ee71SNavdeep Parhar 				flitp = (void *)eq->desc;
45887951040fSNavdeep Parhar 			*flitp++ = get_flit(seg, nsegs - 1, i);
458954e4ee71SNavdeep Parhar 		}
459054e4ee71SNavdeep Parhar 	}
459154e4ee71SNavdeep Parhar 
45927951040fSNavdeep Parhar 	if (nflits & 1) {
45937951040fSNavdeep Parhar 		MPASS(((uintptr_t)flitp) & 0xf);
45947951040fSNavdeep Parhar 		*flitp++ = 0;
45957951040fSNavdeep Parhar 	}
459654e4ee71SNavdeep Parhar 
45977951040fSNavdeep Parhar 	MPASS((((uintptr_t)flitp) & 0xf) == 0);
45987951040fSNavdeep Parhar 	if (__predict_false(flitp == wrap))
459954e4ee71SNavdeep Parhar 		*to = (void *)eq->desc;
460054e4ee71SNavdeep Parhar 	else
46017951040fSNavdeep Parhar 		*to = (void *)flitp;
460254e4ee71SNavdeep Parhar }
460354e4ee71SNavdeep Parhar 
460454e4ee71SNavdeep Parhar static inline void
460554e4ee71SNavdeep Parhar copy_to_txd(struct sge_eq *eq, caddr_t from, caddr_t *to, int len)
460654e4ee71SNavdeep Parhar {
46077951040fSNavdeep Parhar 
46087951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) >= (uintptr_t)&eq->desc[0]);
46097951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) < (uintptr_t)&eq->desc[eq->sidx]);
46107951040fSNavdeep Parhar 
46117951040fSNavdeep Parhar 	if (__predict_true((uintptr_t)(*to) + len <=
46127951040fSNavdeep Parhar 	    (uintptr_t)&eq->desc[eq->sidx])) {
461354e4ee71SNavdeep Parhar 		bcopy(from, *to, len);
461454e4ee71SNavdeep Parhar 		(*to) += len;
461554e4ee71SNavdeep Parhar 	} else {
46167951040fSNavdeep Parhar 		int portion = (uintptr_t)&eq->desc[eq->sidx] - (uintptr_t)(*to);
461754e4ee71SNavdeep Parhar 
461854e4ee71SNavdeep Parhar 		bcopy(from, *to, portion);
461954e4ee71SNavdeep Parhar 		from += portion;
462054e4ee71SNavdeep Parhar 		portion = len - portion;	/* remaining */
462154e4ee71SNavdeep Parhar 		bcopy(from, (void *)eq->desc, portion);
462254e4ee71SNavdeep Parhar 		(*to) = (caddr_t)eq->desc + portion;
462354e4ee71SNavdeep Parhar 	}
462454e4ee71SNavdeep Parhar }
462554e4ee71SNavdeep Parhar 
462654e4ee71SNavdeep Parhar static inline void
46277951040fSNavdeep Parhar ring_eq_db(struct adapter *sc, struct sge_eq *eq, u_int n)
462854e4ee71SNavdeep Parhar {
46297951040fSNavdeep Parhar 	u_int db;
46307951040fSNavdeep Parhar 
46317951040fSNavdeep Parhar 	MPASS(n > 0);
4632d14b0ac1SNavdeep Parhar 
4633d14b0ac1SNavdeep Parhar 	db = eq->doorbells;
46347951040fSNavdeep Parhar 	if (n > 1)
463577ad3c41SNavdeep Parhar 		clrbit(&db, DOORBELL_WCWR);
4636d14b0ac1SNavdeep Parhar 	wmb();
4637d14b0ac1SNavdeep Parhar 
4638d14b0ac1SNavdeep Parhar 	switch (ffs(db) - 1) {
4639d14b0ac1SNavdeep Parhar 	case DOORBELL_UDB:
46407951040fSNavdeep Parhar 		*eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(n));
46417951040fSNavdeep Parhar 		break;
4642d14b0ac1SNavdeep Parhar 
464377ad3c41SNavdeep Parhar 	case DOORBELL_WCWR: {
4644d14b0ac1SNavdeep Parhar 		volatile uint64_t *dst, *src;
4645d14b0ac1SNavdeep Parhar 		int i;
4646d14b0ac1SNavdeep Parhar 
4647d14b0ac1SNavdeep Parhar 		/*
4648d14b0ac1SNavdeep Parhar 		 * Queues whose 128B doorbell segment fits in the page do not
4649d14b0ac1SNavdeep Parhar 		 * use relative qid (udb_qid is always 0).  Only queues with
465077ad3c41SNavdeep Parhar 		 * doorbell segments can do WCWR.
4651d14b0ac1SNavdeep Parhar 		 */
46527951040fSNavdeep Parhar 		KASSERT(eq->udb_qid == 0 && n == 1,
4653d14b0ac1SNavdeep Parhar 		    ("%s: inappropriate doorbell (0x%x, %d, %d) for eq %p",
46547951040fSNavdeep Parhar 		    __func__, eq->doorbells, n, eq->dbidx, eq));
4655d14b0ac1SNavdeep Parhar 
4656d14b0ac1SNavdeep Parhar 		dst = (volatile void *)((uintptr_t)eq->udb + UDBS_WR_OFFSET -
4657d14b0ac1SNavdeep Parhar 		    UDBS_DB_OFFSET);
46587951040fSNavdeep Parhar 		i = eq->dbidx;
4659d14b0ac1SNavdeep Parhar 		src = (void *)&eq->desc[i];
4660d14b0ac1SNavdeep Parhar 		while (src != (void *)&eq->desc[i + 1])
4661d14b0ac1SNavdeep Parhar 			*dst++ = *src++;
4662d14b0ac1SNavdeep Parhar 		wmb();
46637951040fSNavdeep Parhar 		break;
4664d14b0ac1SNavdeep Parhar 	}
4665d14b0ac1SNavdeep Parhar 
4666d14b0ac1SNavdeep Parhar 	case DOORBELL_UDBWC:
46677951040fSNavdeep Parhar 		*eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(n));
4668d14b0ac1SNavdeep Parhar 		wmb();
46697951040fSNavdeep Parhar 		break;
4670d14b0ac1SNavdeep Parhar 
4671d14b0ac1SNavdeep Parhar 	case DOORBELL_KDB:
4672315048f2SJohn Baldwin 		t4_write_reg(sc, sc->sge_kdoorbell_reg,
46737951040fSNavdeep Parhar 		    V_QID(eq->cntxt_id) | V_PIDX(n));
46747951040fSNavdeep Parhar 		break;
467554e4ee71SNavdeep Parhar 	}
467654e4ee71SNavdeep Parhar 
46777951040fSNavdeep Parhar 	IDXINCR(eq->dbidx, n, eq->sidx);
46787951040fSNavdeep Parhar }
46797951040fSNavdeep Parhar 
46807951040fSNavdeep Parhar static inline u_int
46817951040fSNavdeep Parhar reclaimable_tx_desc(struct sge_eq *eq)
468254e4ee71SNavdeep Parhar {
46837951040fSNavdeep Parhar 	uint16_t hw_cidx;
468454e4ee71SNavdeep Parhar 
46857951040fSNavdeep Parhar 	hw_cidx = read_hw_cidx(eq);
46867951040fSNavdeep Parhar 	return (IDXDIFF(hw_cidx, eq->cidx, eq->sidx));
46877951040fSNavdeep Parhar }
468854e4ee71SNavdeep Parhar 
46897951040fSNavdeep Parhar static inline u_int
46907951040fSNavdeep Parhar total_available_tx_desc(struct sge_eq *eq)
46917951040fSNavdeep Parhar {
46927951040fSNavdeep Parhar 	uint16_t hw_cidx, pidx;
46937951040fSNavdeep Parhar 
46947951040fSNavdeep Parhar 	hw_cidx = read_hw_cidx(eq);
46957951040fSNavdeep Parhar 	pidx = eq->pidx;
46967951040fSNavdeep Parhar 
46977951040fSNavdeep Parhar 	if (pidx == hw_cidx)
46987951040fSNavdeep Parhar 		return (eq->sidx - 1);
469954e4ee71SNavdeep Parhar 	else
47007951040fSNavdeep Parhar 		return (IDXDIFF(hw_cidx, pidx, eq->sidx) - 1);
47017951040fSNavdeep Parhar }
47027951040fSNavdeep Parhar 
47037951040fSNavdeep Parhar static inline uint16_t
47047951040fSNavdeep Parhar read_hw_cidx(struct sge_eq *eq)
47057951040fSNavdeep Parhar {
47067951040fSNavdeep Parhar 	struct sge_qstat *spg = (void *)&eq->desc[eq->sidx];
47077951040fSNavdeep Parhar 	uint16_t cidx = spg->cidx;	/* stable snapshot */
47087951040fSNavdeep Parhar 
47097951040fSNavdeep Parhar 	return (be16toh(cidx));
4710e874ff7aSNavdeep Parhar }
471154e4ee71SNavdeep Parhar 
4712e874ff7aSNavdeep Parhar /*
47137951040fSNavdeep Parhar  * Reclaim 'n' descriptors approximately.
4714e874ff7aSNavdeep Parhar  */
47157951040fSNavdeep Parhar static u_int
47167951040fSNavdeep Parhar reclaim_tx_descs(struct sge_txq *txq, u_int n)
4717e874ff7aSNavdeep Parhar {
4718e874ff7aSNavdeep Parhar 	struct tx_sdesc *txsd;
4719f7dfe243SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
47207951040fSNavdeep Parhar 	u_int can_reclaim, reclaimed;
472154e4ee71SNavdeep Parhar 
4722733b9277SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
47237951040fSNavdeep Parhar 	MPASS(n > 0);
4724e874ff7aSNavdeep Parhar 
47257951040fSNavdeep Parhar 	reclaimed = 0;
47267951040fSNavdeep Parhar 	can_reclaim = reclaimable_tx_desc(eq);
47277951040fSNavdeep Parhar 	while (can_reclaim && reclaimed < n) {
472854e4ee71SNavdeep Parhar 		int ndesc;
47297951040fSNavdeep Parhar 		struct mbuf *m, *nextpkt;
473054e4ee71SNavdeep Parhar 
4731f7dfe243SNavdeep Parhar 		txsd = &txq->sdesc[eq->cidx];
473254e4ee71SNavdeep Parhar 		ndesc = txsd->desc_used;
473354e4ee71SNavdeep Parhar 
473454e4ee71SNavdeep Parhar 		/* Firmware doesn't return "partial" credits. */
473554e4ee71SNavdeep Parhar 		KASSERT(can_reclaim >= ndesc,
473654e4ee71SNavdeep Parhar 		    ("%s: unexpected number of credits: %d, %d",
473754e4ee71SNavdeep Parhar 		    __func__, can_reclaim, ndesc));
473854e4ee71SNavdeep Parhar 
47397951040fSNavdeep Parhar 		for (m = txsd->m; m != NULL; m = nextpkt) {
47407951040fSNavdeep Parhar 			nextpkt = m->m_nextpkt;
47417951040fSNavdeep Parhar 			m->m_nextpkt = NULL;
47427951040fSNavdeep Parhar 			m_freem(m);
47437951040fSNavdeep Parhar 		}
474454e4ee71SNavdeep Parhar 		reclaimed += ndesc;
474554e4ee71SNavdeep Parhar 		can_reclaim -= ndesc;
47467951040fSNavdeep Parhar 		IDXINCR(eq->cidx, ndesc, eq->sidx);
474754e4ee71SNavdeep Parhar 	}
474854e4ee71SNavdeep Parhar 
474954e4ee71SNavdeep Parhar 	return (reclaimed);
475054e4ee71SNavdeep Parhar }
475154e4ee71SNavdeep Parhar 
475254e4ee71SNavdeep Parhar static void
47537951040fSNavdeep Parhar tx_reclaim(void *arg, int n)
475454e4ee71SNavdeep Parhar {
47557951040fSNavdeep Parhar 	struct sge_txq *txq = arg;
47567951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
475754e4ee71SNavdeep Parhar 
47587951040fSNavdeep Parhar 	do {
47597951040fSNavdeep Parhar 		if (TXQ_TRYLOCK(txq) == 0)
47607951040fSNavdeep Parhar 			break;
47617951040fSNavdeep Parhar 		n = reclaim_tx_descs(txq, 32);
47627951040fSNavdeep Parhar 		if (eq->cidx == eq->pidx)
47637951040fSNavdeep Parhar 			eq->equeqidx = eq->pidx;
47647951040fSNavdeep Parhar 		TXQ_UNLOCK(txq);
47657951040fSNavdeep Parhar 	} while (n > 0);
476654e4ee71SNavdeep Parhar }
476754e4ee71SNavdeep Parhar 
476854e4ee71SNavdeep Parhar static __be64
47697951040fSNavdeep Parhar get_flit(struct sglist_seg *segs, int nsegs, int idx)
477054e4ee71SNavdeep Parhar {
477154e4ee71SNavdeep Parhar 	int i = (idx / 3) * 2;
477254e4ee71SNavdeep Parhar 
477354e4ee71SNavdeep Parhar 	switch (idx % 3) {
477454e4ee71SNavdeep Parhar 	case 0: {
477554e4ee71SNavdeep Parhar 		__be64 rc;
477654e4ee71SNavdeep Parhar 
47777951040fSNavdeep Parhar 		rc = htobe32(segs[i].ss_len);
477854e4ee71SNavdeep Parhar 		if (i + 1 < nsegs)
47797951040fSNavdeep Parhar 			rc |= (uint64_t)htobe32(segs[i + 1].ss_len) << 32;
478054e4ee71SNavdeep Parhar 
478154e4ee71SNavdeep Parhar 		return (rc);
478254e4ee71SNavdeep Parhar 	}
478354e4ee71SNavdeep Parhar 	case 1:
47847951040fSNavdeep Parhar 		return (htobe64(segs[i].ss_paddr));
478554e4ee71SNavdeep Parhar 	case 2:
47867951040fSNavdeep Parhar 		return (htobe64(segs[i + 1].ss_paddr));
478754e4ee71SNavdeep Parhar 	}
478854e4ee71SNavdeep Parhar 
478954e4ee71SNavdeep Parhar 	return (0);
479054e4ee71SNavdeep Parhar }
479154e4ee71SNavdeep Parhar 
479254e4ee71SNavdeep Parhar static void
479338035ed6SNavdeep Parhar find_best_refill_source(struct adapter *sc, struct sge_fl *fl, int maxp)
479454e4ee71SNavdeep Parhar {
479538035ed6SNavdeep Parhar 	int8_t zidx, hwidx, idx;
479638035ed6SNavdeep Parhar 	uint16_t region1, region3;
479738035ed6SNavdeep Parhar 	int spare, spare_needed, n;
479838035ed6SNavdeep Parhar 	struct sw_zone_info *swz;
479938035ed6SNavdeep Parhar 	struct hw_buf_info *hwb, *hwb_list = &sc->sge.hw_buf_info[0];
480054e4ee71SNavdeep Parhar 
480138035ed6SNavdeep Parhar 	/*
480238035ed6SNavdeep Parhar 	 * Buffer Packing: Look for PAGE_SIZE or larger zone which has a bufsize
480338035ed6SNavdeep Parhar 	 * large enough for the max payload and cluster metadata.  Otherwise
480438035ed6SNavdeep Parhar 	 * settle for the largest bufsize that leaves enough room in the cluster
480538035ed6SNavdeep Parhar 	 * for metadata.
480638035ed6SNavdeep Parhar 	 *
480738035ed6SNavdeep Parhar 	 * Without buffer packing: Look for the smallest zone which has a
480838035ed6SNavdeep Parhar 	 * bufsize large enough for the max payload.  Settle for the largest
480938035ed6SNavdeep Parhar 	 * bufsize available if there's nothing big enough for max payload.
481038035ed6SNavdeep Parhar 	 */
481138035ed6SNavdeep Parhar 	spare_needed = fl->flags & FL_BUF_PACKING ? CL_METADATA_SIZE : 0;
481238035ed6SNavdeep Parhar 	swz = &sc->sge.sw_zone_info[0];
481338035ed6SNavdeep Parhar 	hwidx = -1;
481438035ed6SNavdeep Parhar 	for (zidx = 0; zidx < SW_ZONE_SIZES; zidx++, swz++) {
481538035ed6SNavdeep Parhar 		if (swz->size > largest_rx_cluster) {
481638035ed6SNavdeep Parhar 			if (__predict_true(hwidx != -1))
481738035ed6SNavdeep Parhar 				break;
481838035ed6SNavdeep Parhar 
481938035ed6SNavdeep Parhar 			/*
482038035ed6SNavdeep Parhar 			 * This is a misconfiguration.  largest_rx_cluster is
482138035ed6SNavdeep Parhar 			 * preventing us from finding a refill source.  See
482238035ed6SNavdeep Parhar 			 * dev.t5nex.<n>.buffer_sizes to figure out why.
482338035ed6SNavdeep Parhar 			 */
482438035ed6SNavdeep Parhar 			device_printf(sc->dev, "largest_rx_cluster=%u leaves no"
482538035ed6SNavdeep Parhar 			    " refill source for fl %p (dma %u).  Ignored.\n",
482638035ed6SNavdeep Parhar 			    largest_rx_cluster, fl, maxp);
482738035ed6SNavdeep Parhar 		}
482838035ed6SNavdeep Parhar 		for (idx = swz->head_hwidx; idx != -1; idx = hwb->next) {
482938035ed6SNavdeep Parhar 			hwb = &hwb_list[idx];
483038035ed6SNavdeep Parhar 			spare = swz->size - hwb->size;
483138035ed6SNavdeep Parhar 			if (spare < spare_needed)
483238035ed6SNavdeep Parhar 				continue;
483338035ed6SNavdeep Parhar 
483438035ed6SNavdeep Parhar 			hwidx = idx;		/* best option so far */
483538035ed6SNavdeep Parhar 			if (hwb->size >= maxp) {
483638035ed6SNavdeep Parhar 
483738035ed6SNavdeep Parhar 				if ((fl->flags & FL_BUF_PACKING) == 0)
483838035ed6SNavdeep Parhar 					goto done; /* stop looking (not packing) */
483938035ed6SNavdeep Parhar 
484038035ed6SNavdeep Parhar 				if (swz->size >= safest_rx_cluster)
484138035ed6SNavdeep Parhar 					goto done; /* stop looking (packing) */
484238035ed6SNavdeep Parhar 			}
484338035ed6SNavdeep Parhar 			break;		/* keep looking, next zone */
484438035ed6SNavdeep Parhar 		}
484538035ed6SNavdeep Parhar 	}
484638035ed6SNavdeep Parhar done:
484738035ed6SNavdeep Parhar 	/* A usable hwidx has been located. */
484838035ed6SNavdeep Parhar 	MPASS(hwidx != -1);
484938035ed6SNavdeep Parhar 	hwb = &hwb_list[hwidx];
485038035ed6SNavdeep Parhar 	zidx = hwb->zidx;
485138035ed6SNavdeep Parhar 	swz = &sc->sge.sw_zone_info[zidx];
485238035ed6SNavdeep Parhar 	region1 = 0;
485338035ed6SNavdeep Parhar 	region3 = swz->size - hwb->size;
485438035ed6SNavdeep Parhar 
485538035ed6SNavdeep Parhar 	/*
485638035ed6SNavdeep Parhar 	 * Stay within this zone and see if there is a better match when mbuf
485738035ed6SNavdeep Parhar 	 * inlining is allowed.  Remember that the hwidx's are sorted in
485838035ed6SNavdeep Parhar 	 * decreasing order of size (so in increasing order of spare area).
485938035ed6SNavdeep Parhar 	 */
486038035ed6SNavdeep Parhar 	for (idx = hwidx; idx != -1; idx = hwb->next) {
486138035ed6SNavdeep Parhar 		hwb = &hwb_list[idx];
486238035ed6SNavdeep Parhar 		spare = swz->size - hwb->size;
486338035ed6SNavdeep Parhar 
486438035ed6SNavdeep Parhar 		if (allow_mbufs_in_cluster == 0 || hwb->size < maxp)
486538035ed6SNavdeep Parhar 			break;
4866e3207e19SNavdeep Parhar 
4867e3207e19SNavdeep Parhar 		/*
4868e3207e19SNavdeep Parhar 		 * Do not inline mbufs if doing so would violate the pad/pack
4869e3207e19SNavdeep Parhar 		 * boundary alignment requirement.
4870e3207e19SNavdeep Parhar 		 */
487190e7434aSNavdeep Parhar 		if (fl_pad && (MSIZE % sc->params.sge.pad_boundary) != 0)
4872e3207e19SNavdeep Parhar 			continue;
4873e3207e19SNavdeep Parhar 		if (fl->flags & FL_BUF_PACKING &&
487490e7434aSNavdeep Parhar 		    (MSIZE % sc->params.sge.pack_boundary) != 0)
4875e3207e19SNavdeep Parhar 			continue;
4876e3207e19SNavdeep Parhar 
487738035ed6SNavdeep Parhar 		if (spare < CL_METADATA_SIZE + MSIZE)
487838035ed6SNavdeep Parhar 			continue;
487938035ed6SNavdeep Parhar 		n = (spare - CL_METADATA_SIZE) / MSIZE;
488038035ed6SNavdeep Parhar 		if (n > howmany(hwb->size, maxp))
488138035ed6SNavdeep Parhar 			break;
488238035ed6SNavdeep Parhar 
488338035ed6SNavdeep Parhar 		hwidx = idx;
48841458bff9SNavdeep Parhar 		if (fl->flags & FL_BUF_PACKING) {
488538035ed6SNavdeep Parhar 			region1 = n * MSIZE;
488638035ed6SNavdeep Parhar 			region3 = spare - region1;
488738035ed6SNavdeep Parhar 		} else {
488838035ed6SNavdeep Parhar 			region1 = MSIZE;
488938035ed6SNavdeep Parhar 			region3 = spare - region1;
489038035ed6SNavdeep Parhar 			break;
489138035ed6SNavdeep Parhar 		}
489238035ed6SNavdeep Parhar 	}
489338035ed6SNavdeep Parhar 
489438035ed6SNavdeep Parhar 	KASSERT(zidx >= 0 && zidx < SW_ZONE_SIZES,
489538035ed6SNavdeep Parhar 	    ("%s: bad zone %d for fl %p, maxp %d", __func__, zidx, fl, maxp));
489638035ed6SNavdeep Parhar 	KASSERT(hwidx >= 0 && hwidx <= SGE_FLBUF_SIZES,
489738035ed6SNavdeep Parhar 	    ("%s: bad hwidx %d for fl %p, maxp %d", __func__, hwidx, fl, maxp));
489838035ed6SNavdeep Parhar 	KASSERT(region1 + sc->sge.hw_buf_info[hwidx].size + region3 ==
489938035ed6SNavdeep Parhar 	    sc->sge.sw_zone_info[zidx].size,
490038035ed6SNavdeep Parhar 	    ("%s: bad buffer layout for fl %p, maxp %d. "
490138035ed6SNavdeep Parhar 		"cl %d; r1 %d, payload %d, r3 %d", __func__, fl, maxp,
490238035ed6SNavdeep Parhar 		sc->sge.sw_zone_info[zidx].size, region1,
490338035ed6SNavdeep Parhar 		sc->sge.hw_buf_info[hwidx].size, region3));
490438035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING || region1 > 0) {
490538035ed6SNavdeep Parhar 		KASSERT(region3 >= CL_METADATA_SIZE,
490638035ed6SNavdeep Parhar 		    ("%s: no room for metadata.  fl %p, maxp %d; "
490738035ed6SNavdeep Parhar 		    "cl %d; r1 %d, payload %d, r3 %d", __func__, fl, maxp,
490838035ed6SNavdeep Parhar 		    sc->sge.sw_zone_info[zidx].size, region1,
490938035ed6SNavdeep Parhar 		    sc->sge.hw_buf_info[hwidx].size, region3));
491038035ed6SNavdeep Parhar 		KASSERT(region1 % MSIZE == 0,
491138035ed6SNavdeep Parhar 		    ("%s: bad mbuf region for fl %p, maxp %d. "
491238035ed6SNavdeep Parhar 		    "cl %d; r1 %d, payload %d, r3 %d", __func__, fl, maxp,
491338035ed6SNavdeep Parhar 		    sc->sge.sw_zone_info[zidx].size, region1,
491438035ed6SNavdeep Parhar 		    sc->sge.hw_buf_info[hwidx].size, region3));
491538035ed6SNavdeep Parhar 	}
491638035ed6SNavdeep Parhar 
491738035ed6SNavdeep Parhar 	fl->cll_def.zidx = zidx;
491838035ed6SNavdeep Parhar 	fl->cll_def.hwidx = hwidx;
491938035ed6SNavdeep Parhar 	fl->cll_def.region1 = region1;
492038035ed6SNavdeep Parhar 	fl->cll_def.region3 = region3;
492138035ed6SNavdeep Parhar }
492238035ed6SNavdeep Parhar 
492338035ed6SNavdeep Parhar static void
492438035ed6SNavdeep Parhar find_safe_refill_source(struct adapter *sc, struct sge_fl *fl)
492538035ed6SNavdeep Parhar {
492638035ed6SNavdeep Parhar 	struct sge *s = &sc->sge;
492738035ed6SNavdeep Parhar 	struct hw_buf_info *hwb;
492838035ed6SNavdeep Parhar 	struct sw_zone_info *swz;
492938035ed6SNavdeep Parhar 	int spare;
493038035ed6SNavdeep Parhar 	int8_t hwidx;
493138035ed6SNavdeep Parhar 
493238035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING)
493338035ed6SNavdeep Parhar 		hwidx = s->safe_hwidx2;	/* with room for metadata */
493438035ed6SNavdeep Parhar 	else if (allow_mbufs_in_cluster && s->safe_hwidx2 != -1) {
493538035ed6SNavdeep Parhar 		hwidx = s->safe_hwidx2;
493638035ed6SNavdeep Parhar 		hwb = &s->hw_buf_info[hwidx];
493738035ed6SNavdeep Parhar 		swz = &s->sw_zone_info[hwb->zidx];
493838035ed6SNavdeep Parhar 		spare = swz->size - hwb->size;
493938035ed6SNavdeep Parhar 
494038035ed6SNavdeep Parhar 		/* no good if there isn't room for an mbuf as well */
494138035ed6SNavdeep Parhar 		if (spare < CL_METADATA_SIZE + MSIZE)
494238035ed6SNavdeep Parhar 			hwidx = s->safe_hwidx1;
494338035ed6SNavdeep Parhar 	} else
494438035ed6SNavdeep Parhar 		hwidx = s->safe_hwidx1;
494538035ed6SNavdeep Parhar 
494638035ed6SNavdeep Parhar 	if (hwidx == -1) {
494738035ed6SNavdeep Parhar 		/* No fallback source */
494838035ed6SNavdeep Parhar 		fl->cll_alt.hwidx = -1;
494938035ed6SNavdeep Parhar 		fl->cll_alt.zidx = -1;
495038035ed6SNavdeep Parhar 
49511458bff9SNavdeep Parhar 		return;
495254e4ee71SNavdeep Parhar 	}
495354e4ee71SNavdeep Parhar 
495438035ed6SNavdeep Parhar 	hwb = &s->hw_buf_info[hwidx];
495538035ed6SNavdeep Parhar 	swz = &s->sw_zone_info[hwb->zidx];
495638035ed6SNavdeep Parhar 	spare = swz->size - hwb->size;
495738035ed6SNavdeep Parhar 	fl->cll_alt.hwidx = hwidx;
495838035ed6SNavdeep Parhar 	fl->cll_alt.zidx = hwb->zidx;
4959e3207e19SNavdeep Parhar 	if (allow_mbufs_in_cluster &&
496090e7434aSNavdeep Parhar 	    (fl_pad == 0 || (MSIZE % sc->params.sge.pad_boundary) == 0))
496138035ed6SNavdeep Parhar 		fl->cll_alt.region1 = ((spare - CL_METADATA_SIZE) / MSIZE) * MSIZE;
49621458bff9SNavdeep Parhar 	else
496338035ed6SNavdeep Parhar 		fl->cll_alt.region1 = 0;
496438035ed6SNavdeep Parhar 	fl->cll_alt.region3 = spare - fl->cll_alt.region1;
496554e4ee71SNavdeep Parhar }
4966ecb79ca4SNavdeep Parhar 
4967733b9277SNavdeep Parhar static void
4968733b9277SNavdeep Parhar add_fl_to_sfl(struct adapter *sc, struct sge_fl *fl)
4969ecb79ca4SNavdeep Parhar {
4970733b9277SNavdeep Parhar 	mtx_lock(&sc->sfl_lock);
4971733b9277SNavdeep Parhar 	FL_LOCK(fl);
4972733b9277SNavdeep Parhar 	if ((fl->flags & FL_DOOMED) == 0) {
4973733b9277SNavdeep Parhar 		fl->flags |= FL_STARVING;
4974733b9277SNavdeep Parhar 		TAILQ_INSERT_TAIL(&sc->sfl, fl, link);
4975733b9277SNavdeep Parhar 		callout_reset(&sc->sfl_callout, hz / 5, refill_sfl, sc);
4976733b9277SNavdeep Parhar 	}
4977733b9277SNavdeep Parhar 	FL_UNLOCK(fl);
4978733b9277SNavdeep Parhar 	mtx_unlock(&sc->sfl_lock);
4979733b9277SNavdeep Parhar }
4980ecb79ca4SNavdeep Parhar 
49817951040fSNavdeep Parhar static void
49827951040fSNavdeep Parhar handle_wrq_egr_update(struct adapter *sc, struct sge_eq *eq)
49837951040fSNavdeep Parhar {
49847951040fSNavdeep Parhar 	struct sge_wrq *wrq = (void *)eq;
49857951040fSNavdeep Parhar 
49867951040fSNavdeep Parhar 	atomic_readandclear_int(&eq->equiq);
49877951040fSNavdeep Parhar 	taskqueue_enqueue(sc->tq[eq->tx_chan], &wrq->wrq_tx_task);
49887951040fSNavdeep Parhar }
49897951040fSNavdeep Parhar 
49907951040fSNavdeep Parhar static void
49917951040fSNavdeep Parhar handle_eth_egr_update(struct adapter *sc, struct sge_eq *eq)
49927951040fSNavdeep Parhar {
49937951040fSNavdeep Parhar 	struct sge_txq *txq = (void *)eq;
49947951040fSNavdeep Parhar 
49957951040fSNavdeep Parhar 	MPASS((eq->flags & EQ_TYPEMASK) == EQ_ETH);
49967951040fSNavdeep Parhar 
49977951040fSNavdeep Parhar 	atomic_readandclear_int(&eq->equiq);
49987951040fSNavdeep Parhar 	mp_ring_check_drainage(txq->r, 0);
49997951040fSNavdeep Parhar 	taskqueue_enqueue(sc->tq[eq->tx_chan], &txq->tx_reclaim_task);
50007951040fSNavdeep Parhar }
50017951040fSNavdeep Parhar 
5002733b9277SNavdeep Parhar static int
5003733b9277SNavdeep Parhar handle_sge_egr_update(struct sge_iq *iq, const struct rss_header *rss,
5004733b9277SNavdeep Parhar     struct mbuf *m)
5005733b9277SNavdeep Parhar {
5006733b9277SNavdeep Parhar 	const struct cpl_sge_egr_update *cpl = (const void *)(rss + 1);
5007733b9277SNavdeep Parhar 	unsigned int qid = G_EGR_QID(ntohl(cpl->opcode_qid));
5008733b9277SNavdeep Parhar 	struct adapter *sc = iq->adapter;
5009733b9277SNavdeep Parhar 	struct sge *s = &sc->sge;
5010733b9277SNavdeep Parhar 	struct sge_eq *eq;
50117951040fSNavdeep Parhar 	static void (*h[])(struct adapter *, struct sge_eq *) = {NULL,
50127951040fSNavdeep Parhar 		&handle_wrq_egr_update, &handle_eth_egr_update,
50137951040fSNavdeep Parhar 		&handle_wrq_egr_update};
5014733b9277SNavdeep Parhar 
5015733b9277SNavdeep Parhar 	KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__,
5016733b9277SNavdeep Parhar 	    rss->opcode));
5017733b9277SNavdeep Parhar 
5018ec55567cSJohn Baldwin 	eq = s->eqmap[qid - s->eq_start - s->eq_base];
50197951040fSNavdeep Parhar 	(*h[eq->flags & EQ_TYPEMASK])(sc, eq);
5020ecb79ca4SNavdeep Parhar 
5021ecb79ca4SNavdeep Parhar 	return (0);
5022ecb79ca4SNavdeep Parhar }
5023f7dfe243SNavdeep Parhar 
50240abd31e2SNavdeep Parhar /* handle_fw_msg works for both fw4_msg and fw6_msg because this is valid */
50250abd31e2SNavdeep Parhar CTASSERT(offsetof(struct cpl_fw4_msg, data) == \
50260abd31e2SNavdeep Parhar     offsetof(struct cpl_fw6_msg, data));
50270abd31e2SNavdeep Parhar 
5028733b9277SNavdeep Parhar static int
50291b4cc91fSNavdeep Parhar handle_fw_msg(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m)
503056599263SNavdeep Parhar {
50311b4cc91fSNavdeep Parhar 	struct adapter *sc = iq->adapter;
503256599263SNavdeep Parhar 	const struct cpl_fw6_msg *cpl = (const void *)(rss + 1);
503356599263SNavdeep Parhar 
5034733b9277SNavdeep Parhar 	KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__,
5035733b9277SNavdeep Parhar 	    rss->opcode));
5036733b9277SNavdeep Parhar 
50370abd31e2SNavdeep Parhar 	if (cpl->type == FW_TYPE_RSSCPL || cpl->type == FW6_TYPE_RSSCPL) {
50380abd31e2SNavdeep Parhar 		const struct rss_header *rss2;
50390abd31e2SNavdeep Parhar 
50400abd31e2SNavdeep Parhar 		rss2 = (const struct rss_header *)&cpl->data[0];
5041671bf2b8SNavdeep Parhar 		return (t4_cpl_handler[rss2->opcode](iq, rss2, m));
50420abd31e2SNavdeep Parhar 	}
50430abd31e2SNavdeep Parhar 
5044671bf2b8SNavdeep Parhar 	return (t4_fw_msg_handler[cpl->type](sc, &cpl->data[0]));
5045f7dfe243SNavdeep Parhar }
5046af49c942SNavdeep Parhar 
5047069af0ebSJohn Baldwin /**
5048069af0ebSJohn Baldwin  *	t4_handle_wrerr_rpl - process a FW work request error message
5049069af0ebSJohn Baldwin  *	@adap: the adapter
5050069af0ebSJohn Baldwin  *	@rpl: start of the FW message
5051069af0ebSJohn Baldwin  */
5052069af0ebSJohn Baldwin static int
5053069af0ebSJohn Baldwin t4_handle_wrerr_rpl(struct adapter *adap, const __be64 *rpl)
5054069af0ebSJohn Baldwin {
5055069af0ebSJohn Baldwin 	u8 opcode = *(const u8 *)rpl;
5056069af0ebSJohn Baldwin 	const struct fw_error_cmd *e = (const void *)rpl;
5057069af0ebSJohn Baldwin 	unsigned int i;
5058069af0ebSJohn Baldwin 
5059069af0ebSJohn Baldwin 	if (opcode != FW_ERROR_CMD) {
5060069af0ebSJohn Baldwin 		log(LOG_ERR,
5061069af0ebSJohn Baldwin 		    "%s: Received WRERR_RPL message with opcode %#x\n",
5062069af0ebSJohn Baldwin 		    device_get_nameunit(adap->dev), opcode);
5063069af0ebSJohn Baldwin 		return (EINVAL);
5064069af0ebSJohn Baldwin 	}
5065069af0ebSJohn Baldwin 	log(LOG_ERR, "%s: FW_ERROR (%s) ", device_get_nameunit(adap->dev),
5066069af0ebSJohn Baldwin 	    G_FW_ERROR_CMD_FATAL(be32toh(e->op_to_type)) ? "fatal" :
5067069af0ebSJohn Baldwin 	    "non-fatal");
5068069af0ebSJohn Baldwin 	switch (G_FW_ERROR_CMD_TYPE(be32toh(e->op_to_type))) {
5069069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_EXCEPTION:
5070069af0ebSJohn Baldwin 		log(LOG_ERR, "exception info:\n");
5071069af0ebSJohn Baldwin 		for (i = 0; i < nitems(e->u.exception.info); i++)
5072069af0ebSJohn Baldwin 			log(LOG_ERR, "%s%08x", i == 0 ? "\t" : " ",
5073069af0ebSJohn Baldwin 			    be32toh(e->u.exception.info[i]));
5074069af0ebSJohn Baldwin 		log(LOG_ERR, "\n");
5075069af0ebSJohn Baldwin 		break;
5076069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_HWMODULE:
5077069af0ebSJohn Baldwin 		log(LOG_ERR, "HW module regaddr %08x regval %08x\n",
5078069af0ebSJohn Baldwin 		    be32toh(e->u.hwmodule.regaddr),
5079069af0ebSJohn Baldwin 		    be32toh(e->u.hwmodule.regval));
5080069af0ebSJohn Baldwin 		break;
5081069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_WR:
5082069af0ebSJohn Baldwin 		log(LOG_ERR, "WR cidx %d PF %d VF %d eqid %d hdr:\n",
5083069af0ebSJohn Baldwin 		    be16toh(e->u.wr.cidx),
5084069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_PFN(be16toh(e->u.wr.pfn_vfn)),
5085069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_VFN(be16toh(e->u.wr.pfn_vfn)),
5086069af0ebSJohn Baldwin 		    be32toh(e->u.wr.eqid));
5087069af0ebSJohn Baldwin 		for (i = 0; i < nitems(e->u.wr.wrhdr); i++)
5088069af0ebSJohn Baldwin 			log(LOG_ERR, "%s%02x", i == 0 ? "\t" : " ",
5089069af0ebSJohn Baldwin 			    e->u.wr.wrhdr[i]);
5090069af0ebSJohn Baldwin 		log(LOG_ERR, "\n");
5091069af0ebSJohn Baldwin 		break;
5092069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_ACL:
5093069af0ebSJohn Baldwin 		log(LOG_ERR, "ACL cidx %d PF %d VF %d eqid %d %s",
5094069af0ebSJohn Baldwin 		    be16toh(e->u.acl.cidx),
5095069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_PFN(be16toh(e->u.acl.pfn_vfn)),
5096069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_VFN(be16toh(e->u.acl.pfn_vfn)),
5097069af0ebSJohn Baldwin 		    be32toh(e->u.acl.eqid),
5098069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_MV(be16toh(e->u.acl.mv_pkd)) ? "vlanid" :
5099069af0ebSJohn Baldwin 		    "MAC");
5100069af0ebSJohn Baldwin 		for (i = 0; i < nitems(e->u.acl.val); i++)
5101069af0ebSJohn Baldwin 			log(LOG_ERR, " %02x", e->u.acl.val[i]);
5102069af0ebSJohn Baldwin 		log(LOG_ERR, "\n");
5103069af0ebSJohn Baldwin 		break;
5104069af0ebSJohn Baldwin 	default:
5105069af0ebSJohn Baldwin 		log(LOG_ERR, "type %#x\n",
5106069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_TYPE(be32toh(e->op_to_type)));
5107069af0ebSJohn Baldwin 		return (EINVAL);
5108069af0ebSJohn Baldwin 	}
5109069af0ebSJohn Baldwin 	return (0);
5110069af0ebSJohn Baldwin }
5111069af0ebSJohn Baldwin 
5112af49c942SNavdeep Parhar static int
511356599263SNavdeep Parhar sysctl_uint16(SYSCTL_HANDLER_ARGS)
5114af49c942SNavdeep Parhar {
5115af49c942SNavdeep Parhar 	uint16_t *id = arg1;
5116af49c942SNavdeep Parhar 	int i = *id;
5117af49c942SNavdeep Parhar 
5118af49c942SNavdeep Parhar 	return sysctl_handle_int(oidp, &i, 0, req);
5119af49c942SNavdeep Parhar }
512038035ed6SNavdeep Parhar 
512138035ed6SNavdeep Parhar static int
512238035ed6SNavdeep Parhar sysctl_bufsizes(SYSCTL_HANDLER_ARGS)
512338035ed6SNavdeep Parhar {
512438035ed6SNavdeep Parhar 	struct sge *s = arg1;
512538035ed6SNavdeep Parhar 	struct hw_buf_info *hwb = &s->hw_buf_info[0];
512638035ed6SNavdeep Parhar 	struct sw_zone_info *swz = &s->sw_zone_info[0];
512738035ed6SNavdeep Parhar 	int i, rc;
512838035ed6SNavdeep Parhar 	struct sbuf sb;
512938035ed6SNavdeep Parhar 	char c;
513038035ed6SNavdeep Parhar 
513138035ed6SNavdeep Parhar 	sbuf_new(&sb, NULL, 32, SBUF_AUTOEXTEND);
513238035ed6SNavdeep Parhar 	for (i = 0; i < SGE_FLBUF_SIZES; i++, hwb++) {
513338035ed6SNavdeep Parhar 		if (hwb->zidx >= 0 && swz[hwb->zidx].size <= largest_rx_cluster)
513438035ed6SNavdeep Parhar 			c = '*';
513538035ed6SNavdeep Parhar 		else
513638035ed6SNavdeep Parhar 			c = '\0';
513738035ed6SNavdeep Parhar 
513838035ed6SNavdeep Parhar 		sbuf_printf(&sb, "%u%c ", hwb->size, c);
513938035ed6SNavdeep Parhar 	}
514038035ed6SNavdeep Parhar 	sbuf_trim(&sb);
514138035ed6SNavdeep Parhar 	sbuf_finish(&sb);
514238035ed6SNavdeep Parhar 	rc = sysctl_handle_string(oidp, sbuf_data(&sb), sbuf_len(&sb), req);
514338035ed6SNavdeep Parhar 	sbuf_delete(&sb);
514438035ed6SNavdeep Parhar 	return (rc);
514538035ed6SNavdeep Parhar }
514602f972e8SNavdeep Parhar 
514702f972e8SNavdeep Parhar static int
514802f972e8SNavdeep Parhar sysctl_tc(SYSCTL_HANDLER_ARGS)
514902f972e8SNavdeep Parhar {
515002f972e8SNavdeep Parhar 	struct vi_info *vi = arg1;
515102f972e8SNavdeep Parhar 	struct port_info *pi;
515202f972e8SNavdeep Parhar 	struct adapter *sc;
515302f972e8SNavdeep Parhar 	struct sge_txq *txq;
51542204b427SNavdeep Parhar 	struct tx_cl_rl_params *tc;
515502f972e8SNavdeep Parhar 	int qidx = arg2, rc, tc_idx;
515602f972e8SNavdeep Parhar 	uint32_t fw_queue, fw_class;
515702f972e8SNavdeep Parhar 
515802f972e8SNavdeep Parhar 	MPASS(qidx >= 0 && qidx < vi->ntxq);
515902f972e8SNavdeep Parhar 	pi = vi->pi;
516002f972e8SNavdeep Parhar 	sc = pi->adapter;
516102f972e8SNavdeep Parhar 	txq = &sc->sge.txq[vi->first_txq + qidx];
516202f972e8SNavdeep Parhar 
516302f972e8SNavdeep Parhar 	tc_idx = txq->tc_idx;
516402f972e8SNavdeep Parhar 	rc = sysctl_handle_int(oidp, &tc_idx, 0, req);
516502f972e8SNavdeep Parhar 	if (rc != 0 || req->newptr == NULL)
516602f972e8SNavdeep Parhar 		return (rc);
516702f972e8SNavdeep Parhar 
51682204b427SNavdeep Parhar 	if (sc->flags & IS_VF)
51692204b427SNavdeep Parhar 		return (EPERM);
51702204b427SNavdeep Parhar 
517102f972e8SNavdeep Parhar 	/* Note that -1 is legitimate input (it means unbind). */
517202f972e8SNavdeep Parhar 	if (tc_idx < -1 || tc_idx >= sc->chip_params->nsched_cls)
517302f972e8SNavdeep Parhar 		return (EINVAL);
517402f972e8SNavdeep Parhar 
51752204b427SNavdeep Parhar 	mtx_lock(&sc->tc_lock);
517602f972e8SNavdeep Parhar 	if (tc_idx == txq->tc_idx) {
517702f972e8SNavdeep Parhar 		rc = 0;		/* No change, nothing to do. */
517802f972e8SNavdeep Parhar 		goto done;
517902f972e8SNavdeep Parhar 	}
518002f972e8SNavdeep Parhar 
518102f972e8SNavdeep Parhar 	fw_queue = V_FW_PARAMS_MNEM(FW_PARAMS_MNEM_DMAQ) |
518202f972e8SNavdeep Parhar 	    V_FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_DMAQ_EQ_SCHEDCLASS_ETH) |
518302f972e8SNavdeep Parhar 	    V_FW_PARAMS_PARAM_YZ(txq->eq.cntxt_id);
518402f972e8SNavdeep Parhar 
518502f972e8SNavdeep Parhar 	if (tc_idx == -1)
518602f972e8SNavdeep Parhar 		fw_class = 0xffffffff;	/* Unbind. */
518702f972e8SNavdeep Parhar 	else {
518802f972e8SNavdeep Parhar 		/*
51892204b427SNavdeep Parhar 		 * Bind to a different class.
519002f972e8SNavdeep Parhar 		 */
51912204b427SNavdeep Parhar 		tc = &pi->sched_params->cl_rl[tc_idx];
51922204b427SNavdeep Parhar 		if (tc->flags & TX_CLRL_ERROR) {
51932204b427SNavdeep Parhar 			/* Previous attempt to set the cl-rl params failed. */
51942204b427SNavdeep Parhar 			rc = EIO;
519502f972e8SNavdeep Parhar 			goto done;
51962204b427SNavdeep Parhar 		} else {
51972204b427SNavdeep Parhar 			/*
51982204b427SNavdeep Parhar 			 * Ok to proceed.  Place a reference on the new class
51992204b427SNavdeep Parhar 			 * while still holding on to the reference on the
52002204b427SNavdeep Parhar 			 * previous class, if any.
52012204b427SNavdeep Parhar 			 */
52022204b427SNavdeep Parhar 			fw_class = tc_idx;
52032204b427SNavdeep Parhar 			tc->refcount++;
520402f972e8SNavdeep Parhar 		}
520502f972e8SNavdeep Parhar 	}
52062204b427SNavdeep Parhar 	mtx_unlock(&sc->tc_lock);
520702f972e8SNavdeep Parhar 
52082204b427SNavdeep Parhar 	rc = begin_synchronized_op(sc, vi, SLEEP_OK | INTR_OK, "t4stc");
52092204b427SNavdeep Parhar 	if (rc)
52102204b427SNavdeep Parhar 		return (rc);
521102f972e8SNavdeep Parhar 	rc = -t4_set_params(sc, sc->mbox, sc->pf, 0, 1, &fw_queue, &fw_class);
52122204b427SNavdeep Parhar 	end_synchronized_op(sc, 0);
52132204b427SNavdeep Parhar 
52142204b427SNavdeep Parhar 	mtx_lock(&sc->tc_lock);
521502f972e8SNavdeep Parhar 	if (rc == 0) {
521602f972e8SNavdeep Parhar 		if (txq->tc_idx != -1) {
52172204b427SNavdeep Parhar 			tc = &pi->sched_params->cl_rl[txq->tc_idx];
521802f972e8SNavdeep Parhar 			MPASS(tc->refcount > 0);
521902f972e8SNavdeep Parhar 			tc->refcount--;
522002f972e8SNavdeep Parhar 		}
522102f972e8SNavdeep Parhar 		txq->tc_idx = tc_idx;
52223f1466a5SNavdeep Parhar 	} else if (tc_idx != -1) {
52232204b427SNavdeep Parhar 		tc = &pi->sched_params->cl_rl[tc_idx];
52242204b427SNavdeep Parhar 		MPASS(tc->refcount > 0);
52252204b427SNavdeep Parhar 		tc->refcount--;
522602f972e8SNavdeep Parhar 	}
522702f972e8SNavdeep Parhar done:
52282204b427SNavdeep Parhar 	mtx_unlock(&sc->tc_lock);
522902f972e8SNavdeep Parhar 	return (rc);
523002f972e8SNavdeep Parhar }
5231