xref: /freebsd/sys/dev/cxgbe/t4_sge.c (revision d1205d093d72f08d9ff48f987384c2b5ef8e7d2e)
154e4ee71SNavdeep Parhar /*-
254e4ee71SNavdeep Parhar  * Copyright (c) 2011 Chelsio Communications, Inc.
354e4ee71SNavdeep Parhar  * All rights reserved.
454e4ee71SNavdeep Parhar  * Written by: Navdeep Parhar <np@FreeBSD.org>
554e4ee71SNavdeep Parhar  *
654e4ee71SNavdeep Parhar  * Redistribution and use in source and binary forms, with or without
754e4ee71SNavdeep Parhar  * modification, are permitted provided that the following conditions
854e4ee71SNavdeep Parhar  * are met:
954e4ee71SNavdeep Parhar  * 1. Redistributions of source code must retain the above copyright
1054e4ee71SNavdeep Parhar  *    notice, this list of conditions and the following disclaimer.
1154e4ee71SNavdeep Parhar  * 2. Redistributions in binary form must reproduce the above copyright
1254e4ee71SNavdeep Parhar  *    notice, this list of conditions and the following disclaimer in the
1354e4ee71SNavdeep Parhar  *    documentation and/or other materials provided with the distribution.
1454e4ee71SNavdeep Parhar  *
1554e4ee71SNavdeep Parhar  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
1654e4ee71SNavdeep Parhar  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1754e4ee71SNavdeep Parhar  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
1854e4ee71SNavdeep Parhar  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
1954e4ee71SNavdeep Parhar  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2054e4ee71SNavdeep Parhar  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2154e4ee71SNavdeep Parhar  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2254e4ee71SNavdeep Parhar  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2354e4ee71SNavdeep Parhar  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2454e4ee71SNavdeep Parhar  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2554e4ee71SNavdeep Parhar  * SUCH DAMAGE.
2654e4ee71SNavdeep Parhar  */
2754e4ee71SNavdeep Parhar 
2854e4ee71SNavdeep Parhar #include <sys/cdefs.h>
2954e4ee71SNavdeep Parhar __FBSDID("$FreeBSD$");
3054e4ee71SNavdeep Parhar 
3154e4ee71SNavdeep Parhar #include "opt_inet.h"
32a1ea9a82SNavdeep Parhar #include "opt_inet6.h"
3354e4ee71SNavdeep Parhar 
3454e4ee71SNavdeep Parhar #include <sys/types.h>
35c3322cb9SGleb Smirnoff #include <sys/eventhandler.h>
3654e4ee71SNavdeep Parhar #include <sys/mbuf.h>
3754e4ee71SNavdeep Parhar #include <sys/socket.h>
3854e4ee71SNavdeep Parhar #include <sys/kernel.h>
39ecb79ca4SNavdeep Parhar #include <sys/malloc.h>
40ecb79ca4SNavdeep Parhar #include <sys/queue.h>
4138035ed6SNavdeep Parhar #include <sys/sbuf.h>
42ecb79ca4SNavdeep Parhar #include <sys/taskqueue.h>
43480e603cSNavdeep Parhar #include <sys/time.h>
447951040fSNavdeep Parhar #include <sys/sglist.h>
4554e4ee71SNavdeep Parhar #include <sys/sysctl.h>
46733b9277SNavdeep Parhar #include <sys/smp.h>
4782eff304SNavdeep Parhar #include <sys/counter.h>
4854e4ee71SNavdeep Parhar #include <net/bpf.h>
4954e4ee71SNavdeep Parhar #include <net/ethernet.h>
5054e4ee71SNavdeep Parhar #include <net/if.h>
5154e4ee71SNavdeep Parhar #include <net/if_vlan_var.h>
5254e4ee71SNavdeep Parhar #include <netinet/in.h>
5354e4ee71SNavdeep Parhar #include <netinet/ip.h>
54a1ea9a82SNavdeep Parhar #include <netinet/ip6.h>
5554e4ee71SNavdeep Parhar #include <netinet/tcp.h>
5664db8966SDimitry Andric #include <machine/md_var.h>
5738035ed6SNavdeep Parhar #include <vm/vm.h>
5838035ed6SNavdeep Parhar #include <vm/pmap.h>
59298d969cSNavdeep Parhar #ifdef DEV_NETMAP
60298d969cSNavdeep Parhar #include <machine/bus.h>
61298d969cSNavdeep Parhar #include <sys/selinfo.h>
62298d969cSNavdeep Parhar #include <net/if_var.h>
63298d969cSNavdeep Parhar #include <net/netmap.h>
64298d969cSNavdeep Parhar #include <dev/netmap/netmap_kern.h>
65298d969cSNavdeep Parhar #endif
6654e4ee71SNavdeep Parhar 
6754e4ee71SNavdeep Parhar #include "common/common.h"
6854e4ee71SNavdeep Parhar #include "common/t4_regs.h"
6954e4ee71SNavdeep Parhar #include "common/t4_regs_values.h"
7054e4ee71SNavdeep Parhar #include "common/t4_msg.h"
717951040fSNavdeep Parhar #include "t4_mp_ring.h"
7254e4ee71SNavdeep Parhar 
73d14b0ac1SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP
74d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD (MINCLSIZE - 8)
75d14b0ac1SNavdeep Parhar #else
76d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD MINCLSIZE
77d14b0ac1SNavdeep Parhar #endif
78d14b0ac1SNavdeep Parhar 
799fb8886bSNavdeep Parhar /*
809fb8886bSNavdeep Parhar  * Ethernet frames are DMA'd at this byte offset into the freelist buffer.
819fb8886bSNavdeep Parhar  * 0-7 are valid values.
829fb8886bSNavdeep Parhar  */
83298d969cSNavdeep Parhar int fl_pktshift = 2;
849fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.fl_pktshift", &fl_pktshift);
8554e4ee71SNavdeep Parhar 
869fb8886bSNavdeep Parhar /*
879fb8886bSNavdeep Parhar  * Pad ethernet payload up to this boundary.
889fb8886bSNavdeep Parhar  * -1: driver should figure out a good value.
891458bff9SNavdeep Parhar  *  0: disable padding.
901458bff9SNavdeep Parhar  *  Any power of 2 from 32 to 4096 (both inclusive) is also a valid value.
919fb8886bSNavdeep Parhar  */
92298d969cSNavdeep Parhar int fl_pad = -1;
939fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.fl_pad", &fl_pad);
949fb8886bSNavdeep Parhar 
959fb8886bSNavdeep Parhar /*
969fb8886bSNavdeep Parhar  * Status page length.
979fb8886bSNavdeep Parhar  * -1: driver should figure out a good value.
989fb8886bSNavdeep Parhar  *  64 or 128 are the only other valid values.
999fb8886bSNavdeep Parhar  */
100298d969cSNavdeep Parhar int spg_len = -1;
1019fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.spg_len", &spg_len);
1029fb8886bSNavdeep Parhar 
1039fb8886bSNavdeep Parhar /*
1049fb8886bSNavdeep Parhar  * Congestion drops.
1059fb8886bSNavdeep Parhar  * -1: no congestion feedback (not recommended).
1069fb8886bSNavdeep Parhar  *  0: backpressure the channel instead of dropping packets right away.
1079fb8886bSNavdeep Parhar  *  1: no backpressure, drop packets for the congested queue immediately.
1089fb8886bSNavdeep Parhar  */
1099fb8886bSNavdeep Parhar static int cong_drop = 0;
1109fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.cong_drop", &cong_drop);
11154e4ee71SNavdeep Parhar 
1121458bff9SNavdeep Parhar /*
1131458bff9SNavdeep Parhar  * Deliver multiple frames in the same free list buffer if they fit.
1141458bff9SNavdeep Parhar  * -1: let the driver decide whether to enable buffer packing or not.
1151458bff9SNavdeep Parhar  *  0: disable buffer packing.
1161458bff9SNavdeep Parhar  *  1: enable buffer packing.
1171458bff9SNavdeep Parhar  */
1181458bff9SNavdeep Parhar static int buffer_packing = -1;
1191458bff9SNavdeep Parhar TUNABLE_INT("hw.cxgbe.buffer_packing", &buffer_packing);
1201458bff9SNavdeep Parhar 
1211458bff9SNavdeep Parhar /*
1221458bff9SNavdeep Parhar  * Start next frame in a packed buffer at this boundary.
1231458bff9SNavdeep Parhar  * -1: driver should figure out a good value.
124e3207e19SNavdeep Parhar  * T4: driver will ignore this and use the same value as fl_pad above.
125e3207e19SNavdeep Parhar  * T5: 16, or a power of 2 from 64 to 4096 (both inclusive) is a valid value.
1261458bff9SNavdeep Parhar  */
1271458bff9SNavdeep Parhar static int fl_pack = -1;
1281458bff9SNavdeep Parhar TUNABLE_INT("hw.cxgbe.fl_pack", &fl_pack);
1291458bff9SNavdeep Parhar 
13038035ed6SNavdeep Parhar /*
13138035ed6SNavdeep Parhar  * Allow the driver to create mbuf(s) in a cluster allocated for rx.
13238035ed6SNavdeep Parhar  * 0: never; always allocate mbufs from the zone_mbuf UMA zone.
13338035ed6SNavdeep Parhar  * 1: ok to create mbuf(s) within a cluster if there is room.
13438035ed6SNavdeep Parhar  */
13538035ed6SNavdeep Parhar static int allow_mbufs_in_cluster = 1;
13638035ed6SNavdeep Parhar TUNABLE_INT("hw.cxgbe.allow_mbufs_in_cluster", &allow_mbufs_in_cluster);
13738035ed6SNavdeep Parhar 
13838035ed6SNavdeep Parhar /*
13938035ed6SNavdeep Parhar  * Largest rx cluster size that the driver is allowed to allocate.
14038035ed6SNavdeep Parhar  */
14138035ed6SNavdeep Parhar static int largest_rx_cluster = MJUM16BYTES;
14238035ed6SNavdeep Parhar TUNABLE_INT("hw.cxgbe.largest_rx_cluster", &largest_rx_cluster);
14338035ed6SNavdeep Parhar 
14438035ed6SNavdeep Parhar /*
14538035ed6SNavdeep Parhar  * Size of cluster allocation that's most likely to succeed.  The driver will
14638035ed6SNavdeep Parhar  * fall back to this size if it fails to allocate clusters larger than this.
14738035ed6SNavdeep Parhar  */
14838035ed6SNavdeep Parhar static int safest_rx_cluster = PAGE_SIZE;
14938035ed6SNavdeep Parhar TUNABLE_INT("hw.cxgbe.safest_rx_cluster", &safest_rx_cluster);
15038035ed6SNavdeep Parhar 
15154e4ee71SNavdeep Parhar struct txpkts {
1527951040fSNavdeep Parhar 	u_int wr_type;		/* type 0 or type 1 */
1537951040fSNavdeep Parhar 	u_int npkt;		/* # of packets in this work request */
1547951040fSNavdeep Parhar 	u_int plen;		/* total payload (sum of all packets) */
1557951040fSNavdeep Parhar 	u_int len16;		/* # of 16B pieces used by this work request */
15654e4ee71SNavdeep Parhar };
15754e4ee71SNavdeep Parhar 
15854e4ee71SNavdeep Parhar /* A packet's SGL.  This + m_pkthdr has all info needed for tx */
15954e4ee71SNavdeep Parhar struct sgl {
1607951040fSNavdeep Parhar 	struct sglist sg;
1617951040fSNavdeep Parhar 	struct sglist_seg seg[TX_SGL_SEGS];
16254e4ee71SNavdeep Parhar };
16354e4ee71SNavdeep Parhar 
164733b9277SNavdeep Parhar static int service_iq(struct sge_iq *, int);
1654d6db4e0SNavdeep Parhar static struct mbuf *get_fl_payload(struct adapter *, struct sge_fl *, uint32_t);
166733b9277SNavdeep Parhar static int t4_eth_rx(struct sge_iq *, const struct rss_header *, struct mbuf *);
167b2daa9a9SNavdeep Parhar static inline void init_iq(struct sge_iq *, struct adapter *, int, int, int);
168e3207e19SNavdeep Parhar static inline void init_fl(struct adapter *, struct sge_fl *, int, int, char *);
169733b9277SNavdeep Parhar static inline void init_eq(struct sge_eq *, int, int, uint8_t, uint16_t,
170733b9277SNavdeep Parhar     char *);
17154e4ee71SNavdeep Parhar static int alloc_ring(struct adapter *, size_t, bus_dma_tag_t *, bus_dmamap_t *,
17254e4ee71SNavdeep Parhar     bus_addr_t *, void **);
17354e4ee71SNavdeep Parhar static int free_ring(struct adapter *, bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
17454e4ee71SNavdeep Parhar     void *);
175fe2ebb76SJohn Baldwin static int alloc_iq_fl(struct vi_info *, struct sge_iq *, struct sge_fl *,
176bc14b14dSNavdeep Parhar     int, int);
177fe2ebb76SJohn Baldwin static int free_iq_fl(struct vi_info *, struct sge_iq *, struct sge_fl *);
17838035ed6SNavdeep Parhar static void add_fl_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *,
17938035ed6SNavdeep Parhar     struct sge_fl *);
180733b9277SNavdeep Parhar static int alloc_fwq(struct adapter *);
181733b9277SNavdeep Parhar static int free_fwq(struct adapter *);
182733b9277SNavdeep Parhar static int alloc_mgmtq(struct adapter *);
183733b9277SNavdeep Parhar static int free_mgmtq(struct adapter *);
184fe2ebb76SJohn Baldwin static int alloc_rxq(struct vi_info *, struct sge_rxq *, int, int,
185733b9277SNavdeep Parhar     struct sysctl_oid *);
186fe2ebb76SJohn Baldwin static int free_rxq(struct vi_info *, struct sge_rxq *);
18709fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
188fe2ebb76SJohn Baldwin static int alloc_ofld_rxq(struct vi_info *, struct sge_ofld_rxq *, int, int,
189733b9277SNavdeep Parhar     struct sysctl_oid *);
190fe2ebb76SJohn Baldwin static int free_ofld_rxq(struct vi_info *, struct sge_ofld_rxq *);
191733b9277SNavdeep Parhar #endif
192298d969cSNavdeep Parhar #ifdef DEV_NETMAP
193fe2ebb76SJohn Baldwin static int alloc_nm_rxq(struct vi_info *, struct sge_nm_rxq *, int, int,
194298d969cSNavdeep Parhar     struct sysctl_oid *);
195fe2ebb76SJohn Baldwin static int free_nm_rxq(struct vi_info *, struct sge_nm_rxq *);
196fe2ebb76SJohn Baldwin static int alloc_nm_txq(struct vi_info *, struct sge_nm_txq *, int, int,
197298d969cSNavdeep Parhar     struct sysctl_oid *);
198fe2ebb76SJohn Baldwin static int free_nm_txq(struct vi_info *, struct sge_nm_txq *);
199298d969cSNavdeep Parhar #endif
200733b9277SNavdeep Parhar static int ctrl_eq_alloc(struct adapter *, struct sge_eq *);
201fe2ebb76SJohn Baldwin static int eth_eq_alloc(struct adapter *, struct vi_info *, struct sge_eq *);
20209fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
203fe2ebb76SJohn Baldwin static int ofld_eq_alloc(struct adapter *, struct vi_info *, struct sge_eq *);
204733b9277SNavdeep Parhar #endif
205fe2ebb76SJohn Baldwin static int alloc_eq(struct adapter *, struct vi_info *, struct sge_eq *);
206733b9277SNavdeep Parhar static int free_eq(struct adapter *, struct sge_eq *);
207fe2ebb76SJohn Baldwin static int alloc_wrq(struct adapter *, struct vi_info *, struct sge_wrq *,
208733b9277SNavdeep Parhar     struct sysctl_oid *);
209733b9277SNavdeep Parhar static int free_wrq(struct adapter *, struct sge_wrq *);
210fe2ebb76SJohn Baldwin static int alloc_txq(struct vi_info *, struct sge_txq *, int,
211733b9277SNavdeep Parhar     struct sysctl_oid *);
212fe2ebb76SJohn Baldwin static int free_txq(struct vi_info *, struct sge_txq *);
21354e4ee71SNavdeep Parhar static void oneseg_dma_callback(void *, bus_dma_segment_t *, int, int);
21454e4ee71SNavdeep Parhar static inline void ring_fl_db(struct adapter *, struct sge_fl *);
215733b9277SNavdeep Parhar static int refill_fl(struct adapter *, struct sge_fl *, int);
216733b9277SNavdeep Parhar static void refill_sfl(void *);
21754e4ee71SNavdeep Parhar static int alloc_fl_sdesc(struct sge_fl *);
2181458bff9SNavdeep Parhar static void free_fl_sdesc(struct adapter *, struct sge_fl *);
21938035ed6SNavdeep Parhar static void find_best_refill_source(struct adapter *, struct sge_fl *, int);
22038035ed6SNavdeep Parhar static void find_safe_refill_source(struct adapter *, struct sge_fl *);
221733b9277SNavdeep Parhar static void add_fl_to_sfl(struct adapter *, struct sge_fl *);
22254e4ee71SNavdeep Parhar 
2237951040fSNavdeep Parhar static inline void get_pkt_gl(struct mbuf *, struct sglist *);
2247951040fSNavdeep Parhar static inline u_int txpkt_len16(u_int, u_int);
2257951040fSNavdeep Parhar static inline u_int txpkts0_len16(u_int);
2267951040fSNavdeep Parhar static inline u_int txpkts1_len16(void);
2277951040fSNavdeep Parhar static u_int write_txpkt_wr(struct sge_txq *, struct fw_eth_tx_pkt_wr *,
2287951040fSNavdeep Parhar     struct mbuf *, u_int);
2297951040fSNavdeep Parhar static int try_txpkts(struct mbuf *, struct mbuf *, struct txpkts *, u_int);
2307951040fSNavdeep Parhar static int add_to_txpkts(struct mbuf *, struct txpkts *, u_int);
2317951040fSNavdeep Parhar static u_int write_txpkts_wr(struct sge_txq *, struct fw_eth_tx_pkts_wr *,
2327951040fSNavdeep Parhar     struct mbuf *, const struct txpkts *, u_int);
2337951040fSNavdeep Parhar static void write_gl_to_txd(struct sge_txq *, struct mbuf *, caddr_t *, int);
23454e4ee71SNavdeep Parhar static inline void copy_to_txd(struct sge_eq *, caddr_t, caddr_t *, int);
2357951040fSNavdeep Parhar static inline void ring_eq_db(struct adapter *, struct sge_eq *, u_int);
2367951040fSNavdeep Parhar static inline uint16_t read_hw_cidx(struct sge_eq *);
2377951040fSNavdeep Parhar static inline u_int reclaimable_tx_desc(struct sge_eq *);
2387951040fSNavdeep Parhar static inline u_int total_available_tx_desc(struct sge_eq *);
2397951040fSNavdeep Parhar static u_int reclaim_tx_descs(struct sge_txq *, u_int);
2407951040fSNavdeep Parhar static void tx_reclaim(void *, int);
2417951040fSNavdeep Parhar static __be64 get_flit(struct sglist_seg *, int, int);
242733b9277SNavdeep Parhar static int handle_sge_egr_update(struct sge_iq *, const struct rss_header *,
243733b9277SNavdeep Parhar     struct mbuf *);
2441b4cc91fSNavdeep Parhar static int handle_fw_msg(struct sge_iq *, const struct rss_header *,
245733b9277SNavdeep Parhar     struct mbuf *);
2467951040fSNavdeep Parhar static void wrq_tx_drain(void *, int);
2477951040fSNavdeep Parhar static void drain_wrq_wr_list(struct adapter *, struct sge_wrq *);
24854e4ee71SNavdeep Parhar 
24956599263SNavdeep Parhar static int sysctl_uint16(SYSCTL_HANDLER_ARGS);
25038035ed6SNavdeep Parhar static int sysctl_bufsizes(SYSCTL_HANDLER_ARGS);
251f7dfe243SNavdeep Parhar 
25282eff304SNavdeep Parhar static counter_u64_t extfree_refs;
25382eff304SNavdeep Parhar static counter_u64_t extfree_rels;
25482eff304SNavdeep Parhar 
25594586193SNavdeep Parhar /*
2561458bff9SNavdeep Parhar  * Called on MOD_LOAD.  Validates and calculates the SGE tunables.
25794586193SNavdeep Parhar  */
25894586193SNavdeep Parhar void
25994586193SNavdeep Parhar t4_sge_modload(void)
26094586193SNavdeep Parhar {
2614defc81bSNavdeep Parhar 
2629fb8886bSNavdeep Parhar 	if (fl_pktshift < 0 || fl_pktshift > 7) {
2639fb8886bSNavdeep Parhar 		printf("Invalid hw.cxgbe.fl_pktshift value (%d),"
2649fb8886bSNavdeep Parhar 		    " using 2 instead.\n", fl_pktshift);
2659fb8886bSNavdeep Parhar 		fl_pktshift = 2;
2669fb8886bSNavdeep Parhar 	}
2679fb8886bSNavdeep Parhar 
2689fb8886bSNavdeep Parhar 	if (spg_len != 64 && spg_len != 128) {
2699fb8886bSNavdeep Parhar 		int len;
2709fb8886bSNavdeep Parhar 
2719fb8886bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__)
2729fb8886bSNavdeep Parhar 		len = cpu_clflush_line_size > 64 ? 128 : 64;
2739fb8886bSNavdeep Parhar #else
2749fb8886bSNavdeep Parhar 		len = 64;
2759fb8886bSNavdeep Parhar #endif
2769fb8886bSNavdeep Parhar 		if (spg_len != -1) {
2779fb8886bSNavdeep Parhar 			printf("Invalid hw.cxgbe.spg_len value (%d),"
2789fb8886bSNavdeep Parhar 			    " using %d instead.\n", spg_len, len);
2799fb8886bSNavdeep Parhar 		}
2809fb8886bSNavdeep Parhar 		spg_len = len;
2819fb8886bSNavdeep Parhar 	}
2829fb8886bSNavdeep Parhar 
2839fb8886bSNavdeep Parhar 	if (cong_drop < -1 || cong_drop > 1) {
2849fb8886bSNavdeep Parhar 		printf("Invalid hw.cxgbe.cong_drop value (%d),"
2859fb8886bSNavdeep Parhar 		    " using 0 instead.\n", cong_drop);
2869fb8886bSNavdeep Parhar 		cong_drop = 0;
2879fb8886bSNavdeep Parhar 	}
28882eff304SNavdeep Parhar 
28982eff304SNavdeep Parhar 	extfree_refs = counter_u64_alloc(M_WAITOK);
29082eff304SNavdeep Parhar 	extfree_rels = counter_u64_alloc(M_WAITOK);
29182eff304SNavdeep Parhar 	counter_u64_zero(extfree_refs);
29282eff304SNavdeep Parhar 	counter_u64_zero(extfree_rels);
29382eff304SNavdeep Parhar }
29482eff304SNavdeep Parhar 
29582eff304SNavdeep Parhar void
29682eff304SNavdeep Parhar t4_sge_modunload(void)
29782eff304SNavdeep Parhar {
29882eff304SNavdeep Parhar 
29982eff304SNavdeep Parhar 	counter_u64_free(extfree_refs);
30082eff304SNavdeep Parhar 	counter_u64_free(extfree_rels);
30182eff304SNavdeep Parhar }
30282eff304SNavdeep Parhar 
30382eff304SNavdeep Parhar uint64_t
30482eff304SNavdeep Parhar t4_sge_extfree_refs(void)
30582eff304SNavdeep Parhar {
30682eff304SNavdeep Parhar 	uint64_t refs, rels;
30782eff304SNavdeep Parhar 
30882eff304SNavdeep Parhar 	rels = counter_u64_fetch(extfree_rels);
30982eff304SNavdeep Parhar 	refs = counter_u64_fetch(extfree_refs);
31082eff304SNavdeep Parhar 
31182eff304SNavdeep Parhar 	return (refs - rels);
31294586193SNavdeep Parhar }
31394586193SNavdeep Parhar 
314d14b0ac1SNavdeep Parhar void
315d14b0ac1SNavdeep Parhar t4_init_sge_cpl_handlers(struct adapter *sc)
31654e4ee71SNavdeep Parhar {
31754e4ee71SNavdeep Parhar 
318d14b0ac1SNavdeep Parhar 	t4_register_cpl_handler(sc, CPL_FW4_MSG, handle_fw_msg);
319d14b0ac1SNavdeep Parhar 	t4_register_cpl_handler(sc, CPL_FW6_MSG, handle_fw_msg);
320d14b0ac1SNavdeep Parhar 	t4_register_cpl_handler(sc, CPL_SGE_EGR_UPDATE, handle_sge_egr_update);
321d14b0ac1SNavdeep Parhar 	t4_register_cpl_handler(sc, CPL_RX_PKT, t4_eth_rx);
322d14b0ac1SNavdeep Parhar 	t4_register_fw_msg_handler(sc, FW6_TYPE_CMD_RPL, t4_handle_fw_rpl);
323d14b0ac1SNavdeep Parhar }
324d14b0ac1SNavdeep Parhar 
325e3207e19SNavdeep Parhar static inline void
326e3207e19SNavdeep Parhar setup_pad_and_pack_boundaries(struct adapter *sc)
327e3207e19SNavdeep Parhar {
328e3207e19SNavdeep Parhar 	uint32_t v, m;
329e3207e19SNavdeep Parhar 	int pad, pack;
330e3207e19SNavdeep Parhar 
331e3207e19SNavdeep Parhar 	pad = fl_pad;
332e3207e19SNavdeep Parhar 	if (fl_pad < 32 || fl_pad > 4096 || !powerof2(fl_pad)) {
333e3207e19SNavdeep Parhar 		/*
334e3207e19SNavdeep Parhar 		 * If there is any chance that we might use buffer packing and
335e3207e19SNavdeep Parhar 		 * the chip is a T4, then pick 64 as the pad/pack boundary.  Set
336e3207e19SNavdeep Parhar 		 * it to 32 in all other cases.
337e3207e19SNavdeep Parhar 		 */
338e3207e19SNavdeep Parhar 		pad = is_t4(sc) && buffer_packing ? 64 : 32;
339e3207e19SNavdeep Parhar 
340e3207e19SNavdeep Parhar 		/*
341e3207e19SNavdeep Parhar 		 * For fl_pad = 0 we'll still write a reasonable value to the
342e3207e19SNavdeep Parhar 		 * register but all the freelists will opt out of padding.
343e3207e19SNavdeep Parhar 		 * We'll complain here only if the user tried to set it to a
344e3207e19SNavdeep Parhar 		 * value greater than 0 that was invalid.
345e3207e19SNavdeep Parhar 		 */
346e3207e19SNavdeep Parhar 		if (fl_pad > 0) {
347e3207e19SNavdeep Parhar 			device_printf(sc->dev, "Invalid hw.cxgbe.fl_pad value"
348e3207e19SNavdeep Parhar 			    " (%d), using %d instead.\n", fl_pad, pad);
349e3207e19SNavdeep Parhar 		}
350e3207e19SNavdeep Parhar 	}
351e3207e19SNavdeep Parhar 	m = V_INGPADBOUNDARY(M_INGPADBOUNDARY);
352e3207e19SNavdeep Parhar 	v = V_INGPADBOUNDARY(ilog2(pad) - 5);
353e3207e19SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL, m, v);
354e3207e19SNavdeep Parhar 
355e3207e19SNavdeep Parhar 	if (is_t4(sc)) {
356e3207e19SNavdeep Parhar 		if (fl_pack != -1 && fl_pack != pad) {
357e3207e19SNavdeep Parhar 			/* Complain but carry on. */
358e3207e19SNavdeep Parhar 			device_printf(sc->dev, "hw.cxgbe.fl_pack (%d) ignored,"
359e3207e19SNavdeep Parhar 			    " using %d instead.\n", fl_pack, pad);
360e3207e19SNavdeep Parhar 		}
361e3207e19SNavdeep Parhar 		return;
362e3207e19SNavdeep Parhar 	}
363e3207e19SNavdeep Parhar 
364e3207e19SNavdeep Parhar 	pack = fl_pack;
365e3207e19SNavdeep Parhar 	if (fl_pack < 16 || fl_pack == 32 || fl_pack > 4096 ||
366e3207e19SNavdeep Parhar 	    !powerof2(fl_pack)) {
367e3207e19SNavdeep Parhar 		pack = max(sc->params.pci.mps, CACHE_LINE_SIZE);
368e3207e19SNavdeep Parhar 		MPASS(powerof2(pack));
369e3207e19SNavdeep Parhar 		if (pack < 16)
370e3207e19SNavdeep Parhar 			pack = 16;
371e3207e19SNavdeep Parhar 		if (pack == 32)
372e3207e19SNavdeep Parhar 			pack = 64;
373e3207e19SNavdeep Parhar 		if (pack > 4096)
374e3207e19SNavdeep Parhar 			pack = 4096;
375e3207e19SNavdeep Parhar 		if (fl_pack != -1) {
376e3207e19SNavdeep Parhar 			device_printf(sc->dev, "Invalid hw.cxgbe.fl_pack value"
377e3207e19SNavdeep Parhar 			    " (%d), using %d instead.\n", fl_pack, pack);
378e3207e19SNavdeep Parhar 		}
379e3207e19SNavdeep Parhar 	}
380e3207e19SNavdeep Parhar 	m = V_INGPACKBOUNDARY(M_INGPACKBOUNDARY);
381e3207e19SNavdeep Parhar 	if (pack == 16)
382e3207e19SNavdeep Parhar 		v = V_INGPACKBOUNDARY(0);
383e3207e19SNavdeep Parhar 	else
384e3207e19SNavdeep Parhar 		v = V_INGPACKBOUNDARY(ilog2(pack) - 5);
385e3207e19SNavdeep Parhar 
386e3207e19SNavdeep Parhar 	MPASS(!is_t4(sc));	/* T4 doesn't have SGE_CONTROL2 */
387e3207e19SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL2, m, v);
388e3207e19SNavdeep Parhar }
389e3207e19SNavdeep Parhar 
390cf738022SNavdeep Parhar /*
391cf738022SNavdeep Parhar  * adap->params.vpd.cclk must be set up before this is called.
392cf738022SNavdeep Parhar  */
393d14b0ac1SNavdeep Parhar void
394d14b0ac1SNavdeep Parhar t4_tweak_chip_settings(struct adapter *sc)
395d14b0ac1SNavdeep Parhar {
396d14b0ac1SNavdeep Parhar 	int i;
397d14b0ac1SNavdeep Parhar 	uint32_t v, m;
398d14b0ac1SNavdeep Parhar 	int intr_timer[SGE_NTIMERS] = {1, 5, 10, 50, 100, 200};
399cf738022SNavdeep Parhar 	int timer_max = M_TIMERVALUE0 * 1000 / sc->params.vpd.cclk;
400d14b0ac1SNavdeep Parhar 	int intr_pktcount[SGE_NCOUNTERS] = {1, 8, 16, 32}; /* 63 max */
401d14b0ac1SNavdeep Parhar 	uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE);
40238035ed6SNavdeep Parhar 	static int sge_flbuf_sizes[] = {
4031458bff9SNavdeep Parhar 		MCLBYTES,
4041458bff9SNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES
4051458bff9SNavdeep Parhar 		MJUMPAGESIZE,
40638035ed6SNavdeep Parhar 		MJUMPAGESIZE - CL_METADATA_SIZE,
40738035ed6SNavdeep Parhar 		MJUMPAGESIZE - 2 * MSIZE - CL_METADATA_SIZE,
4081458bff9SNavdeep Parhar #endif
4091458bff9SNavdeep Parhar 		MJUM9BYTES,
4101458bff9SNavdeep Parhar 		MJUM16BYTES,
41138035ed6SNavdeep Parhar 		MCLBYTES - MSIZE - CL_METADATA_SIZE,
41238035ed6SNavdeep Parhar 		MJUM9BYTES - CL_METADATA_SIZE,
41338035ed6SNavdeep Parhar 		MJUM16BYTES - CL_METADATA_SIZE,
4141458bff9SNavdeep Parhar 	};
415d14b0ac1SNavdeep Parhar 
416d14b0ac1SNavdeep Parhar 	KASSERT(sc->flags & MASTER_PF,
417d14b0ac1SNavdeep Parhar 	    ("%s: trying to change chip settings when not master.", __func__));
418d14b0ac1SNavdeep Parhar 
4191458bff9SNavdeep Parhar 	m = V_PKTSHIFT(M_PKTSHIFT) | F_RXPKTCPLMODE | F_EGRSTATUSPAGESIZE;
420d14b0ac1SNavdeep Parhar 	v = V_PKTSHIFT(fl_pktshift) | F_RXPKTCPLMODE |
4214defc81bSNavdeep Parhar 	    V_EGRSTATUSPAGESIZE(spg_len == 128);
422d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL, m, v);
42354e4ee71SNavdeep Parhar 
424e3207e19SNavdeep Parhar 	setup_pad_and_pack_boundaries(sc);
4251458bff9SNavdeep Parhar 
426d14b0ac1SNavdeep Parhar 	v = V_HOSTPAGESIZEPF0(PAGE_SHIFT - 10) |
427733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF1(PAGE_SHIFT - 10) |
428733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF2(PAGE_SHIFT - 10) |
429733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF3(PAGE_SHIFT - 10) |
430733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF4(PAGE_SHIFT - 10) |
431733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF5(PAGE_SHIFT - 10) |
432733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF6(PAGE_SHIFT - 10) |
433733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF7(PAGE_SHIFT - 10);
434d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_HOST_PAGE_SIZE, v);
435733b9277SNavdeep Parhar 
43638035ed6SNavdeep Parhar 	KASSERT(nitems(sge_flbuf_sizes) <= SGE_FLBUF_SIZES,
43738035ed6SNavdeep Parhar 	    ("%s: hw buffer size table too big", __func__));
43838035ed6SNavdeep Parhar 	for (i = 0; i < min(nitems(sge_flbuf_sizes), SGE_FLBUF_SIZES); i++) {
43954e4ee71SNavdeep Parhar 		t4_write_reg(sc, A_SGE_FL_BUFFER_SIZE0 + (4 * i),
44038035ed6SNavdeep Parhar 		    sge_flbuf_sizes[i]);
44154e4ee71SNavdeep Parhar 	}
44254e4ee71SNavdeep Parhar 
443d14b0ac1SNavdeep Parhar 	v = V_THRESHOLD_0(intr_pktcount[0]) | V_THRESHOLD_1(intr_pktcount[1]) |
444d14b0ac1SNavdeep Parhar 	    V_THRESHOLD_2(intr_pktcount[2]) | V_THRESHOLD_3(intr_pktcount[3]);
445d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_INGRESS_RX_THRESHOLD, v);
44654e4ee71SNavdeep Parhar 
447cf738022SNavdeep Parhar 	KASSERT(intr_timer[0] <= timer_max,
448cf738022SNavdeep Parhar 	    ("%s: not a single usable timer (%d, %d)", __func__, intr_timer[0],
449cf738022SNavdeep Parhar 	    timer_max));
450cf738022SNavdeep Parhar 	for (i = 1; i < nitems(intr_timer); i++) {
451cf738022SNavdeep Parhar 		KASSERT(intr_timer[i] >= intr_timer[i - 1],
452cf738022SNavdeep Parhar 		    ("%s: timers not listed in increasing order (%d)",
453cf738022SNavdeep Parhar 		    __func__, i));
454cf738022SNavdeep Parhar 
455cf738022SNavdeep Parhar 		while (intr_timer[i] > timer_max) {
456cf738022SNavdeep Parhar 			if (i == nitems(intr_timer) - 1) {
457cf738022SNavdeep Parhar 				intr_timer[i] = timer_max;
458cf738022SNavdeep Parhar 				break;
459cf738022SNavdeep Parhar 			}
460cf738022SNavdeep Parhar 			intr_timer[i] += intr_timer[i - 1];
461cf738022SNavdeep Parhar 			intr_timer[i] /= 2;
462cf738022SNavdeep Parhar 		}
463cf738022SNavdeep Parhar 	}
464cf738022SNavdeep Parhar 
465d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE0(us_to_core_ticks(sc, intr_timer[0])) |
466d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE1(us_to_core_ticks(sc, intr_timer[1]));
467d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_0_AND_1, v);
468d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE2(us_to_core_ticks(sc, intr_timer[2])) |
469d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE3(us_to_core_ticks(sc, intr_timer[3]));
470d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_2_AND_3, v);
471d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE4(us_to_core_ticks(sc, intr_timer[4])) |
472d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE5(us_to_core_ticks(sc, intr_timer[5]));
473d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_4_AND_5, v);
47486e02bf2SNavdeep Parhar 
475d14b0ac1SNavdeep Parhar 	/* 4K, 16K, 64K, 256K DDP "page sizes" */
476d14b0ac1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6);
477d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_ULP_RX_TDDP_PSZ, v);
478d14b0ac1SNavdeep Parhar 
479d14b0ac1SNavdeep Parhar 	m = v = F_TDDPTAGTCB;
480d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_ULP_RX_CTL, m, v);
481d14b0ac1SNavdeep Parhar 
482d14b0ac1SNavdeep Parhar 	m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET |
483d14b0ac1SNavdeep Parhar 	    F_RESETDDPOFFSET;
484d14b0ac1SNavdeep Parhar 	v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET;
485d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_TP_PARA_REG5, m, v);
486d14b0ac1SNavdeep Parhar }
487d14b0ac1SNavdeep Parhar 
488d14b0ac1SNavdeep Parhar /*
489e3207e19SNavdeep Parhar  * SGE wants the buffer to be at least 64B and then a multiple of 16.  If
490b741402cSNavdeep Parhar  * padding is is use the buffer's start and end need to be aligned to the pad
491b741402cSNavdeep Parhar  * boundary as well.  We'll just make sure that the size is a multiple of the
492b741402cSNavdeep Parhar  * boundary here, it is up to the buffer allocation code to make sure the start
493b741402cSNavdeep Parhar  * of the buffer is aligned as well.
49438035ed6SNavdeep Parhar  */
49538035ed6SNavdeep Parhar static inline int
496e3207e19SNavdeep Parhar hwsz_ok(struct adapter *sc, int hwsz)
49738035ed6SNavdeep Parhar {
498b741402cSNavdeep Parhar 	int mask = fl_pad ? sc->sge.pad_boundary - 1 : 16 - 1;
49938035ed6SNavdeep Parhar 
500b741402cSNavdeep Parhar 	return (hwsz >= 64 && (hwsz & mask) == 0);
50138035ed6SNavdeep Parhar }
50238035ed6SNavdeep Parhar 
50338035ed6SNavdeep Parhar /*
504d14b0ac1SNavdeep Parhar  * XXX: driver really should be able to deal with unexpected settings.
505d14b0ac1SNavdeep Parhar  */
506d14b0ac1SNavdeep Parhar int
507d14b0ac1SNavdeep Parhar t4_read_chip_settings(struct adapter *sc)
508d14b0ac1SNavdeep Parhar {
509d14b0ac1SNavdeep Parhar 	struct sge *s = &sc->sge;
5101458bff9SNavdeep Parhar 	int i, j, n, rc = 0;
511d14b0ac1SNavdeep Parhar 	uint32_t m, v, r;
512d14b0ac1SNavdeep Parhar 	uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE);
51338035ed6SNavdeep Parhar 	static int sw_buf_sizes[] = {	/* Sorted by size */
5141458bff9SNavdeep Parhar 		MCLBYTES,
5151458bff9SNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES
5161458bff9SNavdeep Parhar 		MJUMPAGESIZE,
5171458bff9SNavdeep Parhar #endif
5181458bff9SNavdeep Parhar 		MJUM9BYTES,
5191458bff9SNavdeep Parhar 		MJUM16BYTES
5201458bff9SNavdeep Parhar 	};
52138035ed6SNavdeep Parhar 	struct sw_zone_info *swz, *safe_swz;
52238035ed6SNavdeep Parhar 	struct hw_buf_info *hwb;
523d14b0ac1SNavdeep Parhar 
5241458bff9SNavdeep Parhar 	m = V_PKTSHIFT(M_PKTSHIFT) | F_RXPKTCPLMODE | F_EGRSTATUSPAGESIZE;
525d14b0ac1SNavdeep Parhar 	v = V_PKTSHIFT(fl_pktshift) | F_RXPKTCPLMODE |
526d14b0ac1SNavdeep Parhar 	    V_EGRSTATUSPAGESIZE(spg_len == 128);
527d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_CONTROL);
528d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
529d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid SGE_CONTROL(0x%x)\n", r);
530733b9277SNavdeep Parhar 		rc = EINVAL;
531733b9277SNavdeep Parhar 	}
532e3207e19SNavdeep Parhar 	s->pad_boundary = 1 << (G_INGPADBOUNDARY(r) + 5);
533733b9277SNavdeep Parhar 
534e3207e19SNavdeep Parhar 	if (is_t4(sc))
535e3207e19SNavdeep Parhar 		s->pack_boundary = s->pad_boundary;
536e3207e19SNavdeep Parhar 	else {
5371458bff9SNavdeep Parhar 		r = t4_read_reg(sc, A_SGE_CONTROL2);
538e3207e19SNavdeep Parhar 		if (G_INGPACKBOUNDARY(r) == 0)
539e3207e19SNavdeep Parhar 			s->pack_boundary = 16;
540e3207e19SNavdeep Parhar 		else
541e3207e19SNavdeep Parhar 			s->pack_boundary = 1 << (G_INGPACKBOUNDARY(r) + 5);
5421458bff9SNavdeep Parhar 	}
5431458bff9SNavdeep Parhar 
544d14b0ac1SNavdeep Parhar 	v = V_HOSTPAGESIZEPF0(PAGE_SHIFT - 10) |
545d14b0ac1SNavdeep Parhar 	    V_HOSTPAGESIZEPF1(PAGE_SHIFT - 10) |
546d14b0ac1SNavdeep Parhar 	    V_HOSTPAGESIZEPF2(PAGE_SHIFT - 10) |
547d14b0ac1SNavdeep Parhar 	    V_HOSTPAGESIZEPF3(PAGE_SHIFT - 10) |
548d14b0ac1SNavdeep Parhar 	    V_HOSTPAGESIZEPF4(PAGE_SHIFT - 10) |
549d14b0ac1SNavdeep Parhar 	    V_HOSTPAGESIZEPF5(PAGE_SHIFT - 10) |
550d14b0ac1SNavdeep Parhar 	    V_HOSTPAGESIZEPF6(PAGE_SHIFT - 10) |
551d14b0ac1SNavdeep Parhar 	    V_HOSTPAGESIZEPF7(PAGE_SHIFT - 10);
552d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_HOST_PAGE_SIZE);
553d14b0ac1SNavdeep Parhar 	if (r != v) {
554d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid SGE_HOST_PAGE_SIZE(0x%x)\n", r);
555733b9277SNavdeep Parhar 		rc = EINVAL;
556733b9277SNavdeep Parhar 	}
557733b9277SNavdeep Parhar 
55838035ed6SNavdeep Parhar 	/* Filter out unusable hw buffer sizes entirely (mark with -2). */
55938035ed6SNavdeep Parhar 	hwb = &s->hw_buf_info[0];
56038035ed6SNavdeep Parhar 	for (i = 0; i < nitems(s->hw_buf_info); i++, hwb++) {
5611458bff9SNavdeep Parhar 		r = t4_read_reg(sc, A_SGE_FL_BUFFER_SIZE0 + (4 * i));
56238035ed6SNavdeep Parhar 		hwb->size = r;
563e3207e19SNavdeep Parhar 		hwb->zidx = hwsz_ok(sc, r) ? -1 : -2;
56438035ed6SNavdeep Parhar 		hwb->next = -1;
5651458bff9SNavdeep Parhar 	}
56638035ed6SNavdeep Parhar 
56738035ed6SNavdeep Parhar 	/*
56838035ed6SNavdeep Parhar 	 * Create a sorted list in decreasing order of hw buffer sizes (and so
56938035ed6SNavdeep Parhar 	 * increasing order of spare area) for each software zone.
570e3207e19SNavdeep Parhar 	 *
571e3207e19SNavdeep Parhar 	 * If padding is enabled then the start and end of the buffer must align
572e3207e19SNavdeep Parhar 	 * to the pad boundary; if packing is enabled then they must align with
573e3207e19SNavdeep Parhar 	 * the pack boundary as well.  Allocations from the cluster zones are
574e3207e19SNavdeep Parhar 	 * aligned to min(size, 4K), so the buffer starts at that alignment and
575e3207e19SNavdeep Parhar 	 * ends at hwb->size alignment.  If mbuf inlining is allowed the
576e3207e19SNavdeep Parhar 	 * starting alignment will be reduced to MSIZE and the driver will
577e3207e19SNavdeep Parhar 	 * exercise appropriate caution when deciding on the best buffer layout
578e3207e19SNavdeep Parhar 	 * to use.
57938035ed6SNavdeep Parhar 	 */
58038035ed6SNavdeep Parhar 	n = 0;	/* no usable buffer size to begin with */
58138035ed6SNavdeep Parhar 	swz = &s->sw_zone_info[0];
58238035ed6SNavdeep Parhar 	safe_swz = NULL;
58338035ed6SNavdeep Parhar 	for (i = 0; i < SW_ZONE_SIZES; i++, swz++) {
58438035ed6SNavdeep Parhar 		int8_t head = -1, tail = -1;
58538035ed6SNavdeep Parhar 
58638035ed6SNavdeep Parhar 		swz->size = sw_buf_sizes[i];
58738035ed6SNavdeep Parhar 		swz->zone = m_getzone(swz->size);
58838035ed6SNavdeep Parhar 		swz->type = m_gettype(swz->size);
58938035ed6SNavdeep Parhar 
590e3207e19SNavdeep Parhar 		if (swz->size < PAGE_SIZE) {
591e3207e19SNavdeep Parhar 			MPASS(powerof2(swz->size));
592e3207e19SNavdeep Parhar 			if (fl_pad && (swz->size % sc->sge.pad_boundary != 0))
593e3207e19SNavdeep Parhar 				continue;
594e3207e19SNavdeep Parhar 		}
595e3207e19SNavdeep Parhar 
59638035ed6SNavdeep Parhar 		if (swz->size == safest_rx_cluster)
59738035ed6SNavdeep Parhar 			safe_swz = swz;
59838035ed6SNavdeep Parhar 
59938035ed6SNavdeep Parhar 		hwb = &s->hw_buf_info[0];
60038035ed6SNavdeep Parhar 		for (j = 0; j < SGE_FLBUF_SIZES; j++, hwb++) {
60138035ed6SNavdeep Parhar 			if (hwb->zidx != -1 || hwb->size > swz->size)
6021458bff9SNavdeep Parhar 				continue;
603e3207e19SNavdeep Parhar #ifdef INVARIANTS
604e3207e19SNavdeep Parhar 			if (fl_pad)
605e3207e19SNavdeep Parhar 				MPASS(hwb->size % sc->sge.pad_boundary == 0);
606e3207e19SNavdeep Parhar #endif
60738035ed6SNavdeep Parhar 			hwb->zidx = i;
60838035ed6SNavdeep Parhar 			if (head == -1)
60938035ed6SNavdeep Parhar 				head = tail = j;
61038035ed6SNavdeep Parhar 			else if (hwb->size < s->hw_buf_info[tail].size) {
61138035ed6SNavdeep Parhar 				s->hw_buf_info[tail].next = j;
61238035ed6SNavdeep Parhar 				tail = j;
61338035ed6SNavdeep Parhar 			} else {
61438035ed6SNavdeep Parhar 				int8_t *cur;
61538035ed6SNavdeep Parhar 				struct hw_buf_info *t;
61638035ed6SNavdeep Parhar 
61738035ed6SNavdeep Parhar 				for (cur = &head; *cur != -1; cur = &t->next) {
61838035ed6SNavdeep Parhar 					t = &s->hw_buf_info[*cur];
61938035ed6SNavdeep Parhar 					if (hwb->size == t->size) {
62038035ed6SNavdeep Parhar 						hwb->zidx = -2;
6211458bff9SNavdeep Parhar 						break;
6221458bff9SNavdeep Parhar 					}
62338035ed6SNavdeep Parhar 					if (hwb->size > t->size) {
62438035ed6SNavdeep Parhar 						hwb->next = *cur;
62538035ed6SNavdeep Parhar 						*cur = j;
62638035ed6SNavdeep Parhar 						break;
62738035ed6SNavdeep Parhar 					}
62838035ed6SNavdeep Parhar 				}
62938035ed6SNavdeep Parhar 			}
63038035ed6SNavdeep Parhar 		}
63138035ed6SNavdeep Parhar 		swz->head_hwidx = head;
63238035ed6SNavdeep Parhar 		swz->tail_hwidx = tail;
63338035ed6SNavdeep Parhar 
63438035ed6SNavdeep Parhar 		if (tail != -1) {
63538035ed6SNavdeep Parhar 			n++;
63638035ed6SNavdeep Parhar 			if (swz->size - s->hw_buf_info[tail].size >=
63738035ed6SNavdeep Parhar 			    CL_METADATA_SIZE)
63838035ed6SNavdeep Parhar 				sc->flags |= BUF_PACKING_OK;
63938035ed6SNavdeep Parhar 		}
6401458bff9SNavdeep Parhar 	}
6411458bff9SNavdeep Parhar 	if (n == 0) {
6421458bff9SNavdeep Parhar 		device_printf(sc->dev, "no usable SGE FL buffer size.\n");
6431458bff9SNavdeep Parhar 		rc = EINVAL;
644733b9277SNavdeep Parhar 	}
64538035ed6SNavdeep Parhar 
64638035ed6SNavdeep Parhar 	s->safe_hwidx1 = -1;
64738035ed6SNavdeep Parhar 	s->safe_hwidx2 = -1;
64838035ed6SNavdeep Parhar 	if (safe_swz != NULL) {
64938035ed6SNavdeep Parhar 		s->safe_hwidx1 = safe_swz->head_hwidx;
65038035ed6SNavdeep Parhar 		for (i = safe_swz->head_hwidx; i != -1; i = hwb->next) {
65138035ed6SNavdeep Parhar 			int spare;
65238035ed6SNavdeep Parhar 
65338035ed6SNavdeep Parhar 			hwb = &s->hw_buf_info[i];
654e3207e19SNavdeep Parhar #ifdef INVARIANTS
655e3207e19SNavdeep Parhar 			if (fl_pad)
656e3207e19SNavdeep Parhar 				MPASS(hwb->size % sc->sge.pad_boundary == 0);
657e3207e19SNavdeep Parhar #endif
65838035ed6SNavdeep Parhar 			spare = safe_swz->size - hwb->size;
659e3207e19SNavdeep Parhar 			if (spare >= CL_METADATA_SIZE) {
66038035ed6SNavdeep Parhar 				s->safe_hwidx2 = i;
66138035ed6SNavdeep Parhar 				break;
66238035ed6SNavdeep Parhar 			}
66338035ed6SNavdeep Parhar 		}
664e3207e19SNavdeep Parhar 	}
665733b9277SNavdeep Parhar 
666d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_INGRESS_RX_THRESHOLD);
667d14b0ac1SNavdeep Parhar 	s->counter_val[0] = G_THRESHOLD_0(r);
668d14b0ac1SNavdeep Parhar 	s->counter_val[1] = G_THRESHOLD_1(r);
669d14b0ac1SNavdeep Parhar 	s->counter_val[2] = G_THRESHOLD_2(r);
670d14b0ac1SNavdeep Parhar 	s->counter_val[3] = G_THRESHOLD_3(r);
671733b9277SNavdeep Parhar 
672d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_TIMER_VALUE_0_AND_1);
673d14b0ac1SNavdeep Parhar 	s->timer_val[0] = G_TIMERVALUE0(r) / core_ticks_per_usec(sc);
674d14b0ac1SNavdeep Parhar 	s->timer_val[1] = G_TIMERVALUE1(r) / core_ticks_per_usec(sc);
675d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_TIMER_VALUE_2_AND_3);
676d14b0ac1SNavdeep Parhar 	s->timer_val[2] = G_TIMERVALUE2(r) / core_ticks_per_usec(sc);
677d14b0ac1SNavdeep Parhar 	s->timer_val[3] = G_TIMERVALUE3(r) / core_ticks_per_usec(sc);
678d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_TIMER_VALUE_4_AND_5);
679d14b0ac1SNavdeep Parhar 	s->timer_val[4] = G_TIMERVALUE4(r) / core_ticks_per_usec(sc);
680d14b0ac1SNavdeep Parhar 	s->timer_val[5] = G_TIMERVALUE5(r) / core_ticks_per_usec(sc);
681733b9277SNavdeep Parhar 
682d14b0ac1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6);
683d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_ULP_RX_TDDP_PSZ);
684d14b0ac1SNavdeep Parhar 	if (r != v) {
685d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid ULP_RX_TDDP_PSZ(0x%x)\n", r);
686d14b0ac1SNavdeep Parhar 		rc = EINVAL;
687d14b0ac1SNavdeep Parhar 	}
688733b9277SNavdeep Parhar 
689d14b0ac1SNavdeep Parhar 	m = v = F_TDDPTAGTCB;
690d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_ULP_RX_CTL);
691d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
692d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid ULP_RX_CTL(0x%x)\n", r);
693d14b0ac1SNavdeep Parhar 		rc = EINVAL;
694d14b0ac1SNavdeep Parhar 	}
695d14b0ac1SNavdeep Parhar 
696d14b0ac1SNavdeep Parhar 	m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET |
697d14b0ac1SNavdeep Parhar 	    F_RESETDDPOFFSET;
698d14b0ac1SNavdeep Parhar 	v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET;
699d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_TP_PARA_REG5);
700d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
701d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid TP_PARA_REG5(0x%x)\n", r);
702d14b0ac1SNavdeep Parhar 		rc = EINVAL;
703d14b0ac1SNavdeep Parhar 	}
704d14b0ac1SNavdeep Parhar 
705d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_CONM_CTRL);
706d14b0ac1SNavdeep Parhar 	s->fl_starve_threshold = G_EGRTHRESHOLD(r) * 2 + 1;
7077293a15fSNavdeep Parhar 	if (is_t4(sc))
7087293a15fSNavdeep Parhar 		s->fl_starve_threshold2 = s->fl_starve_threshold;
7097293a15fSNavdeep Parhar 	else
7107293a15fSNavdeep Parhar 		s->fl_starve_threshold2 = G_EGRTHRESHOLDPACKING(r) * 2 + 1;
711d14b0ac1SNavdeep Parhar 
712b3eda787SNavdeep Parhar 	/* egress queues: log2 of # of doorbells per BAR2 page */
713d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_EGRESS_QUEUES_PER_PAGE_PF);
714d14b0ac1SNavdeep Parhar 	r >>= S_QUEUESPERPAGEPF0 +
715d14b0ac1SNavdeep Parhar 	    (S_QUEUESPERPAGEPF1 - S_QUEUESPERPAGEPF0) * sc->pf;
716b3eda787SNavdeep Parhar 	s->eq_s_qpp = r & M_QUEUESPERPAGEPF0;
717b3eda787SNavdeep Parhar 
718b3eda787SNavdeep Parhar 	/* ingress queues: log2 of # of doorbells per BAR2 page */
719b3eda787SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_INGRESS_QUEUES_PER_PAGE_PF);
720b3eda787SNavdeep Parhar 	r >>= S_QUEUESPERPAGEPF0 +
721b3eda787SNavdeep Parhar 	    (S_QUEUESPERPAGEPF1 - S_QUEUESPERPAGEPF0) * sc->pf;
722b3eda787SNavdeep Parhar 	s->iq_s_qpp = r & M_QUEUESPERPAGEPF0;
723d14b0ac1SNavdeep Parhar 
724c337fa30SNavdeep Parhar 	t4_init_tp_params(sc);
725d14b0ac1SNavdeep Parhar 
726d14b0ac1SNavdeep Parhar 	t4_read_mtu_tbl(sc, sc->params.mtus, NULL);
727d14b0ac1SNavdeep Parhar 	t4_load_mtus(sc, sc->params.mtus, sc->params.a_wnd, sc->params.b_wnd);
728d14b0ac1SNavdeep Parhar 
729733b9277SNavdeep Parhar 	return (rc);
73054e4ee71SNavdeep Parhar }
73154e4ee71SNavdeep Parhar 
73254e4ee71SNavdeep Parhar int
73354e4ee71SNavdeep Parhar t4_create_dma_tag(struct adapter *sc)
73454e4ee71SNavdeep Parhar {
73554e4ee71SNavdeep Parhar 	int rc;
73654e4ee71SNavdeep Parhar 
73754e4ee71SNavdeep Parhar 	rc = bus_dma_tag_create(bus_get_dma_tag(sc->dev), 1, 0,
73854e4ee71SNavdeep Parhar 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, BUS_SPACE_MAXSIZE,
73954e4ee71SNavdeep Parhar 	    BUS_SPACE_UNRESTRICTED, BUS_SPACE_MAXSIZE, BUS_DMA_ALLOCNOW, NULL,
74054e4ee71SNavdeep Parhar 	    NULL, &sc->dmat);
74154e4ee71SNavdeep Parhar 	if (rc != 0) {
74254e4ee71SNavdeep Parhar 		device_printf(sc->dev,
74354e4ee71SNavdeep Parhar 		    "failed to create main DMA tag: %d\n", rc);
74454e4ee71SNavdeep Parhar 	}
74554e4ee71SNavdeep Parhar 
74654e4ee71SNavdeep Parhar 	return (rc);
74754e4ee71SNavdeep Parhar }
74854e4ee71SNavdeep Parhar 
7496e22f9f3SNavdeep Parhar void
7506e22f9f3SNavdeep Parhar t4_sge_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx,
7516e22f9f3SNavdeep Parhar     struct sysctl_oid_list *children)
7526e22f9f3SNavdeep Parhar {
7536e22f9f3SNavdeep Parhar 
75438035ed6SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "buffer_sizes",
75538035ed6SNavdeep Parhar 	    CTLTYPE_STRING | CTLFLAG_RD, &sc->sge, 0, sysctl_bufsizes, "A",
75638035ed6SNavdeep Parhar 	    "freelist buffer sizes");
75738035ed6SNavdeep Parhar 
7586e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pktshift", CTLFLAG_RD,
7596e22f9f3SNavdeep Parhar 	    NULL, fl_pktshift, "payload DMA offset in rx buffer (bytes)");
7606e22f9f3SNavdeep Parhar 
7616e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pad", CTLFLAG_RD,
762e3207e19SNavdeep Parhar 	    NULL, sc->sge.pad_boundary, "payload pad boundary (bytes)");
7636e22f9f3SNavdeep Parhar 
7646e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "spg_len", CTLFLAG_RD,
7656e22f9f3SNavdeep Parhar 	    NULL, spg_len, "status page size (bytes)");
7666e22f9f3SNavdeep Parhar 
7676e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "cong_drop", CTLFLAG_RD,
7686e22f9f3SNavdeep Parhar 	    NULL, cong_drop, "congestion drop setting");
7691458bff9SNavdeep Parhar 
7701458bff9SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pack", CTLFLAG_RD,
77138035ed6SNavdeep Parhar 	    NULL, sc->sge.pack_boundary, "payload pack boundary (bytes)");
7726e22f9f3SNavdeep Parhar }
7736e22f9f3SNavdeep Parhar 
77454e4ee71SNavdeep Parhar int
77554e4ee71SNavdeep Parhar t4_destroy_dma_tag(struct adapter *sc)
77654e4ee71SNavdeep Parhar {
77754e4ee71SNavdeep Parhar 	if (sc->dmat)
77854e4ee71SNavdeep Parhar 		bus_dma_tag_destroy(sc->dmat);
77954e4ee71SNavdeep Parhar 
78054e4ee71SNavdeep Parhar 	return (0);
78154e4ee71SNavdeep Parhar }
78254e4ee71SNavdeep Parhar 
78354e4ee71SNavdeep Parhar /*
784733b9277SNavdeep Parhar  * Allocate and initialize the firmware event queue and the management queue.
78554e4ee71SNavdeep Parhar  *
78654e4ee71SNavdeep Parhar  * Returns errno on failure.  Resources allocated up to that point may still be
78754e4ee71SNavdeep Parhar  * allocated.  Caller is responsible for cleanup in case this function fails.
78854e4ee71SNavdeep Parhar  */
78954e4ee71SNavdeep Parhar int
790f7dfe243SNavdeep Parhar t4_setup_adapter_queues(struct adapter *sc)
79154e4ee71SNavdeep Parhar {
792733b9277SNavdeep Parhar 	int rc;
79354e4ee71SNavdeep Parhar 
79454e4ee71SNavdeep Parhar 	ADAPTER_LOCK_ASSERT_NOTOWNED(sc);
79554e4ee71SNavdeep Parhar 
796733b9277SNavdeep Parhar 	sysctl_ctx_init(&sc->ctx);
797733b9277SNavdeep Parhar 	sc->flags |= ADAP_SYSCTL_CTX;
79854e4ee71SNavdeep Parhar 
79956599263SNavdeep Parhar 	/*
80056599263SNavdeep Parhar 	 * Firmware event queue
80156599263SNavdeep Parhar 	 */
802733b9277SNavdeep Parhar 	rc = alloc_fwq(sc);
803aa95b653SNavdeep Parhar 	if (rc != 0)
804f7dfe243SNavdeep Parhar 		return (rc);
805f7dfe243SNavdeep Parhar 
806f7dfe243SNavdeep Parhar 	/*
807733b9277SNavdeep Parhar 	 * Management queue.  This is just a control queue that uses the fwq as
808733b9277SNavdeep Parhar 	 * its associated iq.
809f7dfe243SNavdeep Parhar 	 */
810733b9277SNavdeep Parhar 	rc = alloc_mgmtq(sc);
81154e4ee71SNavdeep Parhar 
81254e4ee71SNavdeep Parhar 	return (rc);
81354e4ee71SNavdeep Parhar }
81454e4ee71SNavdeep Parhar 
81554e4ee71SNavdeep Parhar /*
81654e4ee71SNavdeep Parhar  * Idempotent
81754e4ee71SNavdeep Parhar  */
81854e4ee71SNavdeep Parhar int
819f7dfe243SNavdeep Parhar t4_teardown_adapter_queues(struct adapter *sc)
82054e4ee71SNavdeep Parhar {
82154e4ee71SNavdeep Parhar 
82254e4ee71SNavdeep Parhar 	ADAPTER_LOCK_ASSERT_NOTOWNED(sc);
82354e4ee71SNavdeep Parhar 
824733b9277SNavdeep Parhar 	/* Do this before freeing the queue */
825733b9277SNavdeep Parhar 	if (sc->flags & ADAP_SYSCTL_CTX) {
826f7dfe243SNavdeep Parhar 		sysctl_ctx_free(&sc->ctx);
827733b9277SNavdeep Parhar 		sc->flags &= ~ADAP_SYSCTL_CTX;
828f7dfe243SNavdeep Parhar 	}
829f7dfe243SNavdeep Parhar 
830733b9277SNavdeep Parhar 	free_mgmtq(sc);
831733b9277SNavdeep Parhar 	free_fwq(sc);
83254e4ee71SNavdeep Parhar 
83354e4ee71SNavdeep Parhar 	return (0);
83454e4ee71SNavdeep Parhar }
83554e4ee71SNavdeep Parhar 
836733b9277SNavdeep Parhar static inline int
837fe2ebb76SJohn Baldwin first_vector(struct vi_info *vi)
838298d969cSNavdeep Parhar {
839fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
84054e4ee71SNavdeep Parhar 
841733b9277SNavdeep Parhar 	if (sc->intr_count == 1)
842733b9277SNavdeep Parhar 		return (0);
84354e4ee71SNavdeep Parhar 
844fe2ebb76SJohn Baldwin 	return (vi->first_intr);
845733b9277SNavdeep Parhar }
846733b9277SNavdeep Parhar 
847733b9277SNavdeep Parhar /*
848733b9277SNavdeep Parhar  * Given an arbitrary "index," come up with an iq that can be used by other
849fe2ebb76SJohn Baldwin  * queues (of this VI) for interrupt forwarding, SGE egress updates, etc.
850733b9277SNavdeep Parhar  * The iq returned is guaranteed to be something that takes direct interrupts.
851733b9277SNavdeep Parhar  */
852733b9277SNavdeep Parhar static struct sge_iq *
853fe2ebb76SJohn Baldwin vi_intr_iq(struct vi_info *vi, int idx)
854733b9277SNavdeep Parhar {
855fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
856733b9277SNavdeep Parhar 	struct sge *s = &sc->sge;
857733b9277SNavdeep Parhar 	struct sge_iq *iq = NULL;
858298d969cSNavdeep Parhar 	int nintr, i;
859733b9277SNavdeep Parhar 
860733b9277SNavdeep Parhar 	if (sc->intr_count == 1)
861733b9277SNavdeep Parhar 		return (&sc->sge.fwq);
862733b9277SNavdeep Parhar 
863fe2ebb76SJohn Baldwin 	KASSERT(!(vi->flags & VI_NETMAP),
864fe2ebb76SJohn Baldwin 	    ("%s: called on netmap VI", __func__));
865fe2ebb76SJohn Baldwin 	nintr = vi->nintr;
866298d969cSNavdeep Parhar 	KASSERT(nintr != 0,
867fe2ebb76SJohn Baldwin 	    ("%s: vi %p has no exclusive interrupts, total interrupts = %d",
868fe2ebb76SJohn Baldwin 	    __func__, vi, sc->intr_count));
869298d969cSNavdeep Parhar 	i = idx % nintr;
870733b9277SNavdeep Parhar 
871fe2ebb76SJohn Baldwin 	if (vi->flags & INTR_RXQ) {
872fe2ebb76SJohn Baldwin 	       	if (i < vi->nrxq) {
873fe2ebb76SJohn Baldwin 			iq = &s->rxq[vi->first_rxq + i].iq;
874298d969cSNavdeep Parhar 			goto done;
875298d969cSNavdeep Parhar 		}
876fe2ebb76SJohn Baldwin 		i -= vi->nrxq;
877298d969cSNavdeep Parhar 	}
878298d969cSNavdeep Parhar #ifdef TCP_OFFLOAD
879fe2ebb76SJohn Baldwin 	if (vi->flags & INTR_OFLD_RXQ) {
880fe2ebb76SJohn Baldwin 	       	if (i < vi->nofldrxq) {
881fe2ebb76SJohn Baldwin 			iq = &s->ofld_rxq[vi->first_ofld_rxq + i].iq;
882298d969cSNavdeep Parhar 			goto done;
883298d969cSNavdeep Parhar 		}
884fe2ebb76SJohn Baldwin 		i -= vi->nofldrxq;
885298d969cSNavdeep Parhar 	}
886298d969cSNavdeep Parhar #endif
887fe2ebb76SJohn Baldwin 	panic("%s: vi %p, intr_flags 0x%lx, idx %d, total intr %d\n", __func__,
888fe2ebb76SJohn Baldwin 	    vi, vi->flags & INTR_ALL, idx, nintr);
889298d969cSNavdeep Parhar done:
890298d969cSNavdeep Parhar 	MPASS(iq != NULL);
891298d969cSNavdeep Parhar 	KASSERT(iq->flags & IQ_INTR,
892fe2ebb76SJohn Baldwin 	    ("%s: iq %p (vi %p, intr_flags 0x%lx, idx %d)", __func__, iq, vi,
893fe2ebb76SJohn Baldwin 	    vi->flags & INTR_ALL, idx));
894733b9277SNavdeep Parhar 	return (iq);
895733b9277SNavdeep Parhar }
896733b9277SNavdeep Parhar 
89738035ed6SNavdeep Parhar /* Maximum payload that can be delivered with a single iq descriptor */
8988340ece5SNavdeep Parhar static inline int
89938035ed6SNavdeep Parhar mtu_to_max_payload(struct adapter *sc, int mtu, const int toe)
9008340ece5SNavdeep Parhar {
90138035ed6SNavdeep Parhar 	int payload;
9028340ece5SNavdeep Parhar 
9036eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD
90438035ed6SNavdeep Parhar 	if (toe) {
90538035ed6SNavdeep Parhar 		payload = sc->tt.rx_coalesce ?
90638035ed6SNavdeep Parhar 		    G_RXCOALESCESIZE(t4_read_reg(sc, A_TP_PARA_REG2)) : mtu;
90738035ed6SNavdeep Parhar 	} else {
90838035ed6SNavdeep Parhar #endif
90938035ed6SNavdeep Parhar 		/* large enough even when hw VLAN extraction is disabled */
91038035ed6SNavdeep Parhar 		payload = fl_pktshift + ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN +
91138035ed6SNavdeep Parhar 		    mtu;
91238035ed6SNavdeep Parhar #ifdef TCP_OFFLOAD
9136eb3180fSNavdeep Parhar 	}
9146eb3180fSNavdeep Parhar #endif
91538035ed6SNavdeep Parhar 
91638035ed6SNavdeep Parhar 	return (payload);
91738035ed6SNavdeep Parhar }
9186eb3180fSNavdeep Parhar 
919733b9277SNavdeep Parhar int
920fe2ebb76SJohn Baldwin t4_setup_vi_queues(struct vi_info *vi)
921733b9277SNavdeep Parhar {
922733b9277SNavdeep Parhar 	int rc = 0, i, j, intr_idx, iqid;
923733b9277SNavdeep Parhar 	struct sge_rxq *rxq;
924733b9277SNavdeep Parhar 	struct sge_txq *txq;
925733b9277SNavdeep Parhar 	struct sge_wrq *ctrlq;
92609fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
927733b9277SNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
928733b9277SNavdeep Parhar 	struct sge_wrq *ofld_txq;
929298d969cSNavdeep Parhar #endif
930298d969cSNavdeep Parhar #ifdef DEV_NETMAP
931298d969cSNavdeep Parhar 	struct sge_nm_rxq *nm_rxq;
932298d969cSNavdeep Parhar 	struct sge_nm_txq *nm_txq;
933733b9277SNavdeep Parhar #endif
934733b9277SNavdeep Parhar 	char name[16];
935fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
936733b9277SNavdeep Parhar 	struct adapter *sc = pi->adapter;
937fe2ebb76SJohn Baldwin 	struct ifnet *ifp = vi->ifp;
938fe2ebb76SJohn Baldwin 	struct sysctl_oid *oid = device_get_sysctl_tree(vi->dev);
939733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
940e3207e19SNavdeep Parhar 	int maxp, mtu = ifp->if_mtu;
941733b9277SNavdeep Parhar 
942733b9277SNavdeep Parhar 	/* Interrupt vector to start from (when using multiple vectors) */
943fe2ebb76SJohn Baldwin 	intr_idx = first_vector(vi);
944fe2ebb76SJohn Baldwin 
945fe2ebb76SJohn Baldwin #ifdef DEV_NETMAP
946fe2ebb76SJohn Baldwin 	if (vi->flags & VI_NETMAP) {
947fe2ebb76SJohn Baldwin 		/*
948fe2ebb76SJohn Baldwin 		 * We don't have buffers to back the netmap rx queues
949fe2ebb76SJohn Baldwin 		 * right now so we create the queues in a way that
950fe2ebb76SJohn Baldwin 		 * doesn't set off any congestion signal in the chip.
951fe2ebb76SJohn Baldwin 		 */
952fe2ebb76SJohn Baldwin 		oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "rxq",
953fe2ebb76SJohn Baldwin 		    CTLFLAG_RD, NULL, "rx queues");
954fe2ebb76SJohn Baldwin 		for_each_nm_rxq(vi, i, nm_rxq) {
955fe2ebb76SJohn Baldwin 			rc = alloc_nm_rxq(vi, nm_rxq, intr_idx, i, oid);
956fe2ebb76SJohn Baldwin 			if (rc != 0)
957fe2ebb76SJohn Baldwin 				goto done;
958fe2ebb76SJohn Baldwin 			intr_idx++;
959fe2ebb76SJohn Baldwin 		}
960fe2ebb76SJohn Baldwin 
961fe2ebb76SJohn Baldwin 		oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "txq",
962fe2ebb76SJohn Baldwin 		    CTLFLAG_RD, NULL, "tx queues");
963fe2ebb76SJohn Baldwin 		for_each_nm_txq(vi, i, nm_txq) {
964fe2ebb76SJohn Baldwin 			iqid = vi->first_rxq + (i % vi->nrxq);
965fe2ebb76SJohn Baldwin 			rc = alloc_nm_txq(vi, nm_txq, iqid, i, oid);
966fe2ebb76SJohn Baldwin 			if (rc != 0)
967fe2ebb76SJohn Baldwin 				goto done;
968fe2ebb76SJohn Baldwin 		}
969fe2ebb76SJohn Baldwin 		goto done;
970fe2ebb76SJohn Baldwin 	}
971fe2ebb76SJohn Baldwin #endif
972733b9277SNavdeep Parhar 
973733b9277SNavdeep Parhar 	/*
974298d969cSNavdeep Parhar 	 * First pass over all NIC and TOE rx queues:
975733b9277SNavdeep Parhar 	 * a) initialize iq and fl
976733b9277SNavdeep Parhar 	 * b) allocate queue iff it will take direct interrupts.
977733b9277SNavdeep Parhar 	 */
97838035ed6SNavdeep Parhar 	maxp = mtu_to_max_payload(sc, mtu, 0);
979fe2ebb76SJohn Baldwin 	if (vi->flags & INTR_RXQ) {
980fe2ebb76SJohn Baldwin 		oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "rxq",
981298d969cSNavdeep Parhar 		    CTLFLAG_RD, NULL, "rx queues");
982298d969cSNavdeep Parhar 	}
983fe2ebb76SJohn Baldwin 	for_each_rxq(vi, i, rxq) {
98454e4ee71SNavdeep Parhar 
985fe2ebb76SJohn Baldwin 		init_iq(&rxq->iq, sc, vi->tmr_idx, vi->pktc_idx, vi->qsize_rxq);
98654e4ee71SNavdeep Parhar 
98754e4ee71SNavdeep Parhar 		snprintf(name, sizeof(name), "%s rxq%d-fl",
988fe2ebb76SJohn Baldwin 		    device_get_nameunit(vi->dev), i);
989fe2ebb76SJohn Baldwin 		init_fl(sc, &rxq->fl, vi->qsize_rxq / 8, maxp, name);
99054e4ee71SNavdeep Parhar 
991fe2ebb76SJohn Baldwin 		if (vi->flags & INTR_RXQ) {
992733b9277SNavdeep Parhar 			rxq->iq.flags |= IQ_INTR;
993fe2ebb76SJohn Baldwin 			rc = alloc_rxq(vi, rxq, intr_idx, i, oid);
99454e4ee71SNavdeep Parhar 			if (rc != 0)
99554e4ee71SNavdeep Parhar 				goto done;
996733b9277SNavdeep Parhar 			intr_idx++;
997733b9277SNavdeep Parhar 		}
99854e4ee71SNavdeep Parhar 	}
99909fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
100038035ed6SNavdeep Parhar 	maxp = mtu_to_max_payload(sc, mtu, 1);
1001fe2ebb76SJohn Baldwin 	if (vi->flags & INTR_OFLD_RXQ) {
1002fe2ebb76SJohn Baldwin 		oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "ofld_rxq",
1003298d969cSNavdeep Parhar 		    CTLFLAG_RD, NULL,
1004298d969cSNavdeep Parhar 		    "rx queues for offloaded TCP connections");
1005298d969cSNavdeep Parhar 	}
1006fe2ebb76SJohn Baldwin 	for_each_ofld_rxq(vi, i, ofld_rxq) {
1007733b9277SNavdeep Parhar 
1008fe2ebb76SJohn Baldwin 		init_iq(&ofld_rxq->iq, sc, vi->tmr_idx, vi->pktc_idx,
1009fe2ebb76SJohn Baldwin 		    vi->qsize_rxq);
1010733b9277SNavdeep Parhar 
1011733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%s ofld_rxq%d-fl",
1012fe2ebb76SJohn Baldwin 		    device_get_nameunit(vi->dev), i);
1013fe2ebb76SJohn Baldwin 		init_fl(sc, &ofld_rxq->fl, vi->qsize_rxq / 8, maxp, name);
1014733b9277SNavdeep Parhar 
1015fe2ebb76SJohn Baldwin 		if (vi->flags & INTR_OFLD_RXQ) {
1016733b9277SNavdeep Parhar 			ofld_rxq->iq.flags |= IQ_INTR;
1017fe2ebb76SJohn Baldwin 			rc = alloc_ofld_rxq(vi, ofld_rxq, intr_idx, i, oid);
1018733b9277SNavdeep Parhar 			if (rc != 0)
1019733b9277SNavdeep Parhar 				goto done;
1020733b9277SNavdeep Parhar 			intr_idx++;
1021733b9277SNavdeep Parhar 		}
1022733b9277SNavdeep Parhar 	}
1023733b9277SNavdeep Parhar #endif
1024733b9277SNavdeep Parhar 
1025733b9277SNavdeep Parhar 	/*
1026298d969cSNavdeep Parhar 	 * Second pass over all NIC and TOE rx queues.  The queues forwarding
1027733b9277SNavdeep Parhar 	 * their interrupts are allocated now.
1028733b9277SNavdeep Parhar 	 */
1029733b9277SNavdeep Parhar 	j = 0;
1030fe2ebb76SJohn Baldwin 	if (!(vi->flags & INTR_RXQ)) {
1031fe2ebb76SJohn Baldwin 		oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "rxq",
1032298d969cSNavdeep Parhar 		    CTLFLAG_RD, NULL, "rx queues");
1033fe2ebb76SJohn Baldwin 		for_each_rxq(vi, i, rxq) {
1034298d969cSNavdeep Parhar 			MPASS(!(rxq->iq.flags & IQ_INTR));
1035733b9277SNavdeep Parhar 
1036fe2ebb76SJohn Baldwin 			intr_idx = vi_intr_iq(vi, j)->abs_id;
1037733b9277SNavdeep Parhar 
1038fe2ebb76SJohn Baldwin 			rc = alloc_rxq(vi, rxq, intr_idx, i, oid);
1039733b9277SNavdeep Parhar 			if (rc != 0)
1040733b9277SNavdeep Parhar 				goto done;
1041733b9277SNavdeep Parhar 			j++;
1042733b9277SNavdeep Parhar 		}
1043298d969cSNavdeep Parhar 	}
104409fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1045fe2ebb76SJohn Baldwin 	if (vi->nofldrxq != 0 && !(vi->flags & INTR_OFLD_RXQ)) {
1046fe2ebb76SJohn Baldwin 		oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "ofld_rxq",
1047298d969cSNavdeep Parhar 		    CTLFLAG_RD, NULL,
1048298d969cSNavdeep Parhar 		    "rx queues for offloaded TCP connections");
1049fe2ebb76SJohn Baldwin 		for_each_ofld_rxq(vi, i, ofld_rxq) {
1050298d969cSNavdeep Parhar 			MPASS(!(ofld_rxq->iq.flags & IQ_INTR));
1051733b9277SNavdeep Parhar 
1052fe2ebb76SJohn Baldwin 			intr_idx = vi_intr_iq(vi, j)->abs_id;
1053733b9277SNavdeep Parhar 
1054fe2ebb76SJohn Baldwin 			rc = alloc_ofld_rxq(vi, ofld_rxq, intr_idx, i, oid);
1055733b9277SNavdeep Parhar 			if (rc != 0)
1056733b9277SNavdeep Parhar 				goto done;
1057733b9277SNavdeep Parhar 			j++;
1058733b9277SNavdeep Parhar 		}
1059298d969cSNavdeep Parhar 	}
1060298d969cSNavdeep Parhar #endif
1061733b9277SNavdeep Parhar 
1062733b9277SNavdeep Parhar 	/*
1063733b9277SNavdeep Parhar 	 * Now the tx queues.  Only one pass needed.
1064733b9277SNavdeep Parhar 	 */
1065fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "txq", CTLFLAG_RD,
1066733b9277SNavdeep Parhar 	    NULL, "tx queues");
1067733b9277SNavdeep Parhar 	j = 0;
1068fe2ebb76SJohn Baldwin 	for_each_txq(vi, i, txq) {
1069fe2ebb76SJohn Baldwin 		iqid = vi_intr_iq(vi, j)->cntxt_id;
107054e4ee71SNavdeep Parhar 		snprintf(name, sizeof(name), "%s txq%d",
1071fe2ebb76SJohn Baldwin 		    device_get_nameunit(vi->dev), i);
1072fe2ebb76SJohn Baldwin 		init_eq(&txq->eq, EQ_ETH, vi->qsize_txq, pi->tx_chan, iqid,
1073733b9277SNavdeep Parhar 		    name);
107454e4ee71SNavdeep Parhar 
1075fe2ebb76SJohn Baldwin 		rc = alloc_txq(vi, txq, i, oid);
107654e4ee71SNavdeep Parhar 		if (rc != 0)
107754e4ee71SNavdeep Parhar 			goto done;
1078733b9277SNavdeep Parhar 		j++;
107954e4ee71SNavdeep Parhar 	}
108009fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1081fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "ofld_txq",
1082733b9277SNavdeep Parhar 	    CTLFLAG_RD, NULL, "tx queues for offloaded TCP connections");
1083fe2ebb76SJohn Baldwin 	for_each_ofld_txq(vi, i, ofld_txq) {
1084298d969cSNavdeep Parhar 		struct sysctl_oid *oid2;
1085733b9277SNavdeep Parhar 
1086fe2ebb76SJohn Baldwin 		iqid = vi_intr_iq(vi, j)->cntxt_id;
1087733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%s ofld_txq%d",
1088fe2ebb76SJohn Baldwin 		    device_get_nameunit(vi->dev), i);
1089fe2ebb76SJohn Baldwin 		init_eq(&ofld_txq->eq, EQ_OFLD, vi->qsize_txq, pi->tx_chan,
1090733b9277SNavdeep Parhar 		    iqid, name);
1091733b9277SNavdeep Parhar 
1092733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%d", i);
1093fe2ebb76SJohn Baldwin 		oid2 = SYSCTL_ADD_NODE(&vi->ctx, SYSCTL_CHILDREN(oid), OID_AUTO,
1094733b9277SNavdeep Parhar 		    name, CTLFLAG_RD, NULL, "offload tx queue");
1095733b9277SNavdeep Parhar 
1096fe2ebb76SJohn Baldwin 		rc = alloc_wrq(sc, vi, ofld_txq, oid2);
1097298d969cSNavdeep Parhar 		if (rc != 0)
1098298d969cSNavdeep Parhar 			goto done;
1099298d969cSNavdeep Parhar 		j++;
1100298d969cSNavdeep Parhar 	}
1101298d969cSNavdeep Parhar #endif
1102733b9277SNavdeep Parhar 
1103733b9277SNavdeep Parhar 	/*
1104733b9277SNavdeep Parhar 	 * Finally, the control queue.
1105733b9277SNavdeep Parhar 	 */
1106fe2ebb76SJohn Baldwin 	if (!IS_MAIN_VI(vi))
1107fe2ebb76SJohn Baldwin 		goto done;
1108fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "ctrlq", CTLFLAG_RD,
1109733b9277SNavdeep Parhar 	    NULL, "ctrl queue");
1110733b9277SNavdeep Parhar 	ctrlq = &sc->sge.ctrlq[pi->port_id];
1111fe2ebb76SJohn Baldwin 	iqid = vi_intr_iq(vi, 0)->cntxt_id;
1112fe2ebb76SJohn Baldwin 	snprintf(name, sizeof(name), "%s ctrlq", device_get_nameunit(vi->dev));
1113733b9277SNavdeep Parhar 	init_eq(&ctrlq->eq, EQ_CTRL, CTRL_EQ_QSIZE, pi->tx_chan, iqid, name);
1114fe2ebb76SJohn Baldwin 	rc = alloc_wrq(sc, vi, ctrlq, oid);
1115733b9277SNavdeep Parhar 
111654e4ee71SNavdeep Parhar done:
111754e4ee71SNavdeep Parhar 	if (rc)
1118fe2ebb76SJohn Baldwin 		t4_teardown_vi_queues(vi);
111954e4ee71SNavdeep Parhar 
112054e4ee71SNavdeep Parhar 	return (rc);
112154e4ee71SNavdeep Parhar }
112254e4ee71SNavdeep Parhar 
112354e4ee71SNavdeep Parhar /*
112454e4ee71SNavdeep Parhar  * Idempotent
112554e4ee71SNavdeep Parhar  */
112654e4ee71SNavdeep Parhar int
1127fe2ebb76SJohn Baldwin t4_teardown_vi_queues(struct vi_info *vi)
112854e4ee71SNavdeep Parhar {
112954e4ee71SNavdeep Parhar 	int i;
1130fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
1131733b9277SNavdeep Parhar 	struct adapter *sc = pi->adapter;
113254e4ee71SNavdeep Parhar 	struct sge_rxq *rxq;
113354e4ee71SNavdeep Parhar 	struct sge_txq *txq;
113409fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1135733b9277SNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
1136733b9277SNavdeep Parhar 	struct sge_wrq *ofld_txq;
1137733b9277SNavdeep Parhar #endif
1138298d969cSNavdeep Parhar #ifdef DEV_NETMAP
1139298d969cSNavdeep Parhar 	struct sge_nm_rxq *nm_rxq;
1140298d969cSNavdeep Parhar 	struct sge_nm_txq *nm_txq;
1141298d969cSNavdeep Parhar #endif
114254e4ee71SNavdeep Parhar 
114354e4ee71SNavdeep Parhar 	/* Do this before freeing the queues */
1144fe2ebb76SJohn Baldwin 	if (vi->flags & VI_SYSCTL_CTX) {
1145fe2ebb76SJohn Baldwin 		sysctl_ctx_free(&vi->ctx);
1146fe2ebb76SJohn Baldwin 		vi->flags &= ~VI_SYSCTL_CTX;
114754e4ee71SNavdeep Parhar 	}
114854e4ee71SNavdeep Parhar 
1149fe2ebb76SJohn Baldwin #ifdef DEV_NETMAP
1150fe2ebb76SJohn Baldwin 	if (vi->flags & VI_NETMAP) {
1151fe2ebb76SJohn Baldwin 		for_each_nm_txq(vi, i, nm_txq) {
1152fe2ebb76SJohn Baldwin 			free_nm_txq(vi, nm_txq);
1153fe2ebb76SJohn Baldwin 		}
1154fe2ebb76SJohn Baldwin 
1155fe2ebb76SJohn Baldwin 		for_each_nm_rxq(vi, i, nm_rxq) {
1156fe2ebb76SJohn Baldwin 			free_nm_rxq(vi, nm_rxq);
1157fe2ebb76SJohn Baldwin 		}
1158fe2ebb76SJohn Baldwin 		return (0);
1159fe2ebb76SJohn Baldwin 	}
1160fe2ebb76SJohn Baldwin #endif
1161fe2ebb76SJohn Baldwin 
1162733b9277SNavdeep Parhar 	/*
1163733b9277SNavdeep Parhar 	 * Take down all the tx queues first, as they reference the rx queues
1164733b9277SNavdeep Parhar 	 * (for egress updates, etc.).
1165733b9277SNavdeep Parhar 	 */
1166733b9277SNavdeep Parhar 
1167fe2ebb76SJohn Baldwin 	if (IS_MAIN_VI(vi))
1168733b9277SNavdeep Parhar 		free_wrq(sc, &sc->sge.ctrlq[pi->port_id]);
1169733b9277SNavdeep Parhar 
1170fe2ebb76SJohn Baldwin 	for_each_txq(vi, i, txq) {
1171fe2ebb76SJohn Baldwin 		free_txq(vi, txq);
117254e4ee71SNavdeep Parhar 	}
117309fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1174fe2ebb76SJohn Baldwin 	for_each_ofld_txq(vi, i, ofld_txq) {
1175733b9277SNavdeep Parhar 		free_wrq(sc, ofld_txq);
1176733b9277SNavdeep Parhar 	}
1177733b9277SNavdeep Parhar #endif
1178733b9277SNavdeep Parhar 
1179733b9277SNavdeep Parhar 	/*
1180733b9277SNavdeep Parhar 	 * Then take down the rx queues that forward their interrupts, as they
1181733b9277SNavdeep Parhar 	 * reference other rx queues.
1182733b9277SNavdeep Parhar 	 */
1183733b9277SNavdeep Parhar 
1184fe2ebb76SJohn Baldwin 	for_each_rxq(vi, i, rxq) {
1185733b9277SNavdeep Parhar 		if ((rxq->iq.flags & IQ_INTR) == 0)
1186fe2ebb76SJohn Baldwin 			free_rxq(vi, rxq);
118754e4ee71SNavdeep Parhar 	}
118809fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1189fe2ebb76SJohn Baldwin 	for_each_ofld_rxq(vi, i, ofld_rxq) {
1190733b9277SNavdeep Parhar 		if ((ofld_rxq->iq.flags & IQ_INTR) == 0)
1191fe2ebb76SJohn Baldwin 			free_ofld_rxq(vi, ofld_rxq);
1192733b9277SNavdeep Parhar 	}
1193733b9277SNavdeep Parhar #endif
1194733b9277SNavdeep Parhar 
1195733b9277SNavdeep Parhar 	/*
1196733b9277SNavdeep Parhar 	 * Then take down the rx queues that take direct interrupts.
1197733b9277SNavdeep Parhar 	 */
1198733b9277SNavdeep Parhar 
1199fe2ebb76SJohn Baldwin 	for_each_rxq(vi, i, rxq) {
1200733b9277SNavdeep Parhar 		if (rxq->iq.flags & IQ_INTR)
1201fe2ebb76SJohn Baldwin 			free_rxq(vi, rxq);
1202733b9277SNavdeep Parhar 	}
120309fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1204fe2ebb76SJohn Baldwin 	for_each_ofld_rxq(vi, i, ofld_rxq) {
1205733b9277SNavdeep Parhar 		if (ofld_rxq->iq.flags & IQ_INTR)
1206fe2ebb76SJohn Baldwin 			free_ofld_rxq(vi, ofld_rxq);
1207733b9277SNavdeep Parhar 	}
1208733b9277SNavdeep Parhar #endif
1209733b9277SNavdeep Parhar 
121054e4ee71SNavdeep Parhar 	return (0);
121154e4ee71SNavdeep Parhar }
121254e4ee71SNavdeep Parhar 
1213733b9277SNavdeep Parhar /*
1214733b9277SNavdeep Parhar  * Deals with errors and the firmware event queue.  All data rx queues forward
1215733b9277SNavdeep Parhar  * their interrupt to the firmware event queue.
1216733b9277SNavdeep Parhar  */
121754e4ee71SNavdeep Parhar void
121854e4ee71SNavdeep Parhar t4_intr_all(void *arg)
121954e4ee71SNavdeep Parhar {
122054e4ee71SNavdeep Parhar 	struct adapter *sc = arg;
1221733b9277SNavdeep Parhar 	struct sge_iq *fwq = &sc->sge.fwq;
122254e4ee71SNavdeep Parhar 
122354e4ee71SNavdeep Parhar 	t4_intr_err(arg);
1224733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&fwq->state, IQS_IDLE, IQS_BUSY)) {
1225733b9277SNavdeep Parhar 		service_iq(fwq, 0);
1226733b9277SNavdeep Parhar 		atomic_cmpset_int(&fwq->state, IQS_BUSY, IQS_IDLE);
122754e4ee71SNavdeep Parhar 	}
122854e4ee71SNavdeep Parhar }
122954e4ee71SNavdeep Parhar 
123054e4ee71SNavdeep Parhar /* Deals with error interrupts */
123154e4ee71SNavdeep Parhar void
123254e4ee71SNavdeep Parhar t4_intr_err(void *arg)
123354e4ee71SNavdeep Parhar {
123454e4ee71SNavdeep Parhar 	struct adapter *sc = arg;
123554e4ee71SNavdeep Parhar 
123654e4ee71SNavdeep Parhar 	t4_write_reg(sc, MYPF_REG(A_PCIE_PF_CLI), 0);
123754e4ee71SNavdeep Parhar 	t4_slow_intr_handler(sc);
123854e4ee71SNavdeep Parhar }
123954e4ee71SNavdeep Parhar 
124054e4ee71SNavdeep Parhar void
124154e4ee71SNavdeep Parhar t4_intr_evt(void *arg)
124254e4ee71SNavdeep Parhar {
124354e4ee71SNavdeep Parhar 	struct sge_iq *iq = arg;
12442be67d29SNavdeep Parhar 
1245733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) {
1246733b9277SNavdeep Parhar 		service_iq(iq, 0);
1247733b9277SNavdeep Parhar 		atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE);
12482be67d29SNavdeep Parhar 	}
12492be67d29SNavdeep Parhar }
12502be67d29SNavdeep Parhar 
1251733b9277SNavdeep Parhar void
1252733b9277SNavdeep Parhar t4_intr(void *arg)
12532be67d29SNavdeep Parhar {
12542be67d29SNavdeep Parhar 	struct sge_iq *iq = arg;
1255733b9277SNavdeep Parhar 
1256733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) {
1257733b9277SNavdeep Parhar 		service_iq(iq, 0);
1258733b9277SNavdeep Parhar 		atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE);
1259733b9277SNavdeep Parhar 	}
1260733b9277SNavdeep Parhar }
1261733b9277SNavdeep Parhar 
1262733b9277SNavdeep Parhar /*
1263733b9277SNavdeep Parhar  * Deals with anything and everything on the given ingress queue.
1264733b9277SNavdeep Parhar  */
1265733b9277SNavdeep Parhar static int
1266733b9277SNavdeep Parhar service_iq(struct sge_iq *iq, int budget)
1267733b9277SNavdeep Parhar {
1268733b9277SNavdeep Parhar 	struct sge_iq *q;
126909fe6320SNavdeep Parhar 	struct sge_rxq *rxq = iq_to_rxq(iq);	/* Use iff iq is part of rxq */
12704d6db4e0SNavdeep Parhar 	struct sge_fl *fl;			/* Use iff IQ_HAS_FL */
127154e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
1272b2daa9a9SNavdeep Parhar 	struct iq_desc *d = &iq->desc[iq->cidx];
12734d6db4e0SNavdeep Parhar 	int ndescs = 0, limit;
12744d6db4e0SNavdeep Parhar 	int rsp_type, refill;
1275733b9277SNavdeep Parhar 	uint32_t lq;
12764d6db4e0SNavdeep Parhar 	uint16_t fl_hw_cidx;
1277733b9277SNavdeep Parhar 	struct mbuf *m0;
1278733b9277SNavdeep Parhar 	STAILQ_HEAD(, sge_iq) iql = STAILQ_HEAD_INITIALIZER(iql);
1279480e603cSNavdeep Parhar #if defined(INET) || defined(INET6)
1280480e603cSNavdeep Parhar 	const struct timeval lro_timeout = {0, sc->lro_timeout};
1281480e603cSNavdeep Parhar #endif
1282733b9277SNavdeep Parhar 
1283733b9277SNavdeep Parhar 	KASSERT(iq->state == IQS_BUSY, ("%s: iq %p not BUSY", __func__, iq));
1284733b9277SNavdeep Parhar 
12854d6db4e0SNavdeep Parhar 	limit = budget ? budget : iq->qsize / 16;
12864d6db4e0SNavdeep Parhar 
12874d6db4e0SNavdeep Parhar 	if (iq->flags & IQ_HAS_FL) {
12884d6db4e0SNavdeep Parhar 		fl = &rxq->fl;
12894d6db4e0SNavdeep Parhar 		fl_hw_cidx = fl->hw_cidx;	/* stable snapshot */
12904d6db4e0SNavdeep Parhar 	} else {
12914d6db4e0SNavdeep Parhar 		fl = NULL;
12924d6db4e0SNavdeep Parhar 		fl_hw_cidx = 0;			/* to silence gcc warning */
12934d6db4e0SNavdeep Parhar 	}
12944d6db4e0SNavdeep Parhar 
1295733b9277SNavdeep Parhar 	/*
1296733b9277SNavdeep Parhar 	 * We always come back and check the descriptor ring for new indirect
1297733b9277SNavdeep Parhar 	 * interrupts and other responses after running a single handler.
1298733b9277SNavdeep Parhar 	 */
1299733b9277SNavdeep Parhar 	for (;;) {
1300b2daa9a9SNavdeep Parhar 		while ((d->rsp.u.type_gen & F_RSPD_GEN) == iq->gen) {
130154e4ee71SNavdeep Parhar 
130254e4ee71SNavdeep Parhar 			rmb();
130354e4ee71SNavdeep Parhar 
13044d6db4e0SNavdeep Parhar 			refill = 0;
1305733b9277SNavdeep Parhar 			m0 = NULL;
1306b2daa9a9SNavdeep Parhar 			rsp_type = G_RSPD_TYPE(d->rsp.u.type_gen);
1307b2daa9a9SNavdeep Parhar 			lq = be32toh(d->rsp.pldbuflen_qid);
130854e4ee71SNavdeep Parhar 
1309733b9277SNavdeep Parhar 			switch (rsp_type) {
1310733b9277SNavdeep Parhar 			case X_RSPD_TYPE_FLBUF:
131154e4ee71SNavdeep Parhar 
1312733b9277SNavdeep Parhar 				KASSERT(iq->flags & IQ_HAS_FL,
1313733b9277SNavdeep Parhar 				    ("%s: data for an iq (%p) with no freelist",
1314733b9277SNavdeep Parhar 				    __func__, iq));
1315733b9277SNavdeep Parhar 
13164d6db4e0SNavdeep Parhar 				m0 = get_fl_payload(sc, fl, lq);
13171458bff9SNavdeep Parhar 				if (__predict_false(m0 == NULL))
13181458bff9SNavdeep Parhar 					goto process_iql;
13194d6db4e0SNavdeep Parhar 				refill = IDXDIFF(fl->hw_cidx, fl_hw_cidx, fl->sidx) > 2;
1320733b9277SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP
1321733b9277SNavdeep Parhar 				/*
1322733b9277SNavdeep Parhar 				 * 60 bit timestamp for the payload is
1323733b9277SNavdeep Parhar 				 * *(uint64_t *)m0->m_pktdat.  Note that it is
1324733b9277SNavdeep Parhar 				 * in the leading free-space in the mbuf.  The
1325733b9277SNavdeep Parhar 				 * kernel can clobber it during a pullup,
1326733b9277SNavdeep Parhar 				 * m_copymdata, etc.  You need to make sure that
1327733b9277SNavdeep Parhar 				 * the mbuf reaches you unmolested if you care
1328733b9277SNavdeep Parhar 				 * about the timestamp.
1329733b9277SNavdeep Parhar 				 */
1330733b9277SNavdeep Parhar 				*(uint64_t *)m0->m_pktdat =
1331733b9277SNavdeep Parhar 				    be64toh(ctrl->u.last_flit) &
1332733b9277SNavdeep Parhar 				    0xfffffffffffffff;
1333733b9277SNavdeep Parhar #endif
1334733b9277SNavdeep Parhar 
1335733b9277SNavdeep Parhar 				/* fall through */
1336733b9277SNavdeep Parhar 
1337733b9277SNavdeep Parhar 			case X_RSPD_TYPE_CPL:
1338b2daa9a9SNavdeep Parhar 				KASSERT(d->rss.opcode < NUM_CPL_CMDS,
1339733b9277SNavdeep Parhar 				    ("%s: bad opcode %02x.", __func__,
1340b2daa9a9SNavdeep Parhar 				    d->rss.opcode));
1341b2daa9a9SNavdeep Parhar 				sc->cpl_handler[d->rss.opcode](iq, &d->rss, m0);
1342733b9277SNavdeep Parhar 				break;
1343733b9277SNavdeep Parhar 
1344733b9277SNavdeep Parhar 			case X_RSPD_TYPE_INTR:
1345733b9277SNavdeep Parhar 
1346733b9277SNavdeep Parhar 				/*
1347733b9277SNavdeep Parhar 				 * Interrupts should be forwarded only to queues
1348733b9277SNavdeep Parhar 				 * that are not forwarding their interrupts.
1349733b9277SNavdeep Parhar 				 * This means service_iq can recurse but only 1
1350733b9277SNavdeep Parhar 				 * level deep.
1351733b9277SNavdeep Parhar 				 */
1352733b9277SNavdeep Parhar 				KASSERT(budget == 0,
1353733b9277SNavdeep Parhar 				    ("%s: budget %u, rsp_type %u", __func__,
1354733b9277SNavdeep Parhar 				    budget, rsp_type));
1355733b9277SNavdeep Parhar 
135698005176SNavdeep Parhar 				/*
135798005176SNavdeep Parhar 				 * There are 1K interrupt-capable queues (qids 0
135898005176SNavdeep Parhar 				 * through 1023).  A response type indicating a
135998005176SNavdeep Parhar 				 * forwarded interrupt with a qid >= 1K is an
136098005176SNavdeep Parhar 				 * iWARP async notification.
136198005176SNavdeep Parhar 				 */
136298005176SNavdeep Parhar 				if (lq >= 1024) {
1363b2daa9a9SNavdeep Parhar                                         sc->an_handler(iq, &d->rsp);
136498005176SNavdeep Parhar                                         break;
136598005176SNavdeep Parhar                                 }
136698005176SNavdeep Parhar 
1367733b9277SNavdeep Parhar 				q = sc->sge.iqmap[lq - sc->sge.iq_start];
1368733b9277SNavdeep Parhar 				if (atomic_cmpset_int(&q->state, IQS_IDLE,
1369733b9277SNavdeep Parhar 				    IQS_BUSY)) {
13704d6db4e0SNavdeep Parhar 					if (service_iq(q, q->qsize / 16) == 0) {
1371733b9277SNavdeep Parhar 						atomic_cmpset_int(&q->state,
1372733b9277SNavdeep Parhar 						    IQS_BUSY, IQS_IDLE);
1373733b9277SNavdeep Parhar 					} else {
1374733b9277SNavdeep Parhar 						STAILQ_INSERT_TAIL(&iql, q,
1375733b9277SNavdeep Parhar 						    link);
1376733b9277SNavdeep Parhar 					}
1377733b9277SNavdeep Parhar 				}
1378733b9277SNavdeep Parhar 				break;
1379733b9277SNavdeep Parhar 
1380733b9277SNavdeep Parhar 			default:
138198005176SNavdeep Parhar 				KASSERT(0,
138298005176SNavdeep Parhar 				    ("%s: illegal response type %d on iq %p",
138398005176SNavdeep Parhar 				    __func__, rsp_type, iq));
138498005176SNavdeep Parhar 				log(LOG_ERR,
138598005176SNavdeep Parhar 				    "%s: illegal response type %d on iq %p",
138698005176SNavdeep Parhar 				    device_get_nameunit(sc->dev), rsp_type, iq);
138709fe6320SNavdeep Parhar 				break;
138854e4ee71SNavdeep Parhar 			}
138956599263SNavdeep Parhar 
1390b2daa9a9SNavdeep Parhar 			d++;
1391b2daa9a9SNavdeep Parhar 			if (__predict_false(++iq->cidx == iq->sidx)) {
1392b2daa9a9SNavdeep Parhar 				iq->cidx = 0;
1393b2daa9a9SNavdeep Parhar 				iq->gen ^= F_RSPD_GEN;
1394b2daa9a9SNavdeep Parhar 				d = &iq->desc[0];
1395b2daa9a9SNavdeep Parhar 			}
1396b2daa9a9SNavdeep Parhar 			if (__predict_false(++ndescs == limit)) {
1397733b9277SNavdeep Parhar 				t4_write_reg(sc, MYPF_REG(A_SGE_PF_GTS),
1398733b9277SNavdeep Parhar 				    V_CIDXINC(ndescs) |
1399733b9277SNavdeep Parhar 				    V_INGRESSQID(iq->cntxt_id) |
1400733b9277SNavdeep Parhar 				    V_SEINTARM(V_QINTR_TIMER_IDX(X_TIMERREG_UPDATE_CIDX)));
1401733b9277SNavdeep Parhar 				ndescs = 0;
1402733b9277SNavdeep Parhar 
1403480e603cSNavdeep Parhar #if defined(INET) || defined(INET6)
1404480e603cSNavdeep Parhar 				if (iq->flags & IQ_LRO_ENABLED &&
1405480e603cSNavdeep Parhar 				    sc->lro_timeout != 0) {
1406480e603cSNavdeep Parhar 					tcp_lro_flush_inactive(&rxq->lro,
1407480e603cSNavdeep Parhar 					    &lro_timeout);
1408480e603cSNavdeep Parhar 				}
1409480e603cSNavdeep Parhar #endif
1410480e603cSNavdeep Parhar 
1411861e42b2SNavdeep Parhar 				if (budget) {
14124d6db4e0SNavdeep Parhar 					if (iq->flags & IQ_HAS_FL) {
1413861e42b2SNavdeep Parhar 						FL_LOCK(fl);
1414861e42b2SNavdeep Parhar 						refill_fl(sc, fl, 32);
1415861e42b2SNavdeep Parhar 						FL_UNLOCK(fl);
1416861e42b2SNavdeep Parhar 					}
1417733b9277SNavdeep Parhar 					return (EINPROGRESS);
141854e4ee71SNavdeep Parhar 				}
1419733b9277SNavdeep Parhar 			}
14204d6db4e0SNavdeep Parhar 			if (refill) {
14214d6db4e0SNavdeep Parhar 				FL_LOCK(fl);
14224d6db4e0SNavdeep Parhar 				refill_fl(sc, fl, 32);
14234d6db4e0SNavdeep Parhar 				FL_UNLOCK(fl);
14244d6db4e0SNavdeep Parhar 				fl_hw_cidx = fl->hw_cidx;
14254d6db4e0SNavdeep Parhar 			}
1426861e42b2SNavdeep Parhar 		}
1427733b9277SNavdeep Parhar 
14281458bff9SNavdeep Parhar process_iql:
1429733b9277SNavdeep Parhar 		if (STAILQ_EMPTY(&iql))
1430733b9277SNavdeep Parhar 			break;
1431733b9277SNavdeep Parhar 
1432733b9277SNavdeep Parhar 		/*
1433733b9277SNavdeep Parhar 		 * Process the head only, and send it to the back of the list if
1434733b9277SNavdeep Parhar 		 * it's still not done.
1435733b9277SNavdeep Parhar 		 */
1436733b9277SNavdeep Parhar 		q = STAILQ_FIRST(&iql);
1437733b9277SNavdeep Parhar 		STAILQ_REMOVE_HEAD(&iql, link);
1438733b9277SNavdeep Parhar 		if (service_iq(q, q->qsize / 8) == 0)
1439733b9277SNavdeep Parhar 			atomic_cmpset_int(&q->state, IQS_BUSY, IQS_IDLE);
1440733b9277SNavdeep Parhar 		else
1441733b9277SNavdeep Parhar 			STAILQ_INSERT_TAIL(&iql, q, link);
1442733b9277SNavdeep Parhar 	}
1443733b9277SNavdeep Parhar 
1444a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
1445733b9277SNavdeep Parhar 	if (iq->flags & IQ_LRO_ENABLED) {
1446733b9277SNavdeep Parhar 		struct lro_ctrl *lro = &rxq->lro;
1447733b9277SNavdeep Parhar 		struct lro_entry *l;
1448733b9277SNavdeep Parhar 
1449733b9277SNavdeep Parhar 		while (!SLIST_EMPTY(&lro->lro_active)) {
1450733b9277SNavdeep Parhar 			l = SLIST_FIRST(&lro->lro_active);
1451733b9277SNavdeep Parhar 			SLIST_REMOVE_HEAD(&lro->lro_active, next);
1452733b9277SNavdeep Parhar 			tcp_lro_flush(lro, l);
1453733b9277SNavdeep Parhar 		}
1454733b9277SNavdeep Parhar 	}
1455733b9277SNavdeep Parhar #endif
1456733b9277SNavdeep Parhar 
1457733b9277SNavdeep Parhar 	t4_write_reg(sc, MYPF_REG(A_SGE_PF_GTS), V_CIDXINC(ndescs) |
1458733b9277SNavdeep Parhar 	    V_INGRESSQID((u32)iq->cntxt_id) | V_SEINTARM(iq->intr_params));
1459733b9277SNavdeep Parhar 
1460733b9277SNavdeep Parhar 	if (iq->flags & IQ_HAS_FL) {
1461733b9277SNavdeep Parhar 		int starved;
1462733b9277SNavdeep Parhar 
1463733b9277SNavdeep Parhar 		FL_LOCK(fl);
146438035ed6SNavdeep Parhar 		starved = refill_fl(sc, fl, 64);
1465733b9277SNavdeep Parhar 		FL_UNLOCK(fl);
1466733b9277SNavdeep Parhar 		if (__predict_false(starved != 0))
1467733b9277SNavdeep Parhar 			add_fl_to_sfl(sc, fl);
1468733b9277SNavdeep Parhar 	}
1469733b9277SNavdeep Parhar 
1470733b9277SNavdeep Parhar 	return (0);
1471733b9277SNavdeep Parhar }
1472733b9277SNavdeep Parhar 
147338035ed6SNavdeep Parhar static inline int
147438035ed6SNavdeep Parhar cl_has_metadata(struct sge_fl *fl, struct cluster_layout *cll)
14751458bff9SNavdeep Parhar {
147638035ed6SNavdeep Parhar 	int rc = fl->flags & FL_BUF_PACKING || cll->region1 > 0;
14771458bff9SNavdeep Parhar 
147838035ed6SNavdeep Parhar 	if (rc)
147938035ed6SNavdeep Parhar 		MPASS(cll->region3 >= CL_METADATA_SIZE);
148038035ed6SNavdeep Parhar 
148138035ed6SNavdeep Parhar 	return (rc);
14821458bff9SNavdeep Parhar }
14831458bff9SNavdeep Parhar 
148438035ed6SNavdeep Parhar static inline struct cluster_metadata *
148538035ed6SNavdeep Parhar cl_metadata(struct adapter *sc, struct sge_fl *fl, struct cluster_layout *cll,
148638035ed6SNavdeep Parhar     caddr_t cl)
14871458bff9SNavdeep Parhar {
14881458bff9SNavdeep Parhar 
148938035ed6SNavdeep Parhar 	if (cl_has_metadata(fl, cll)) {
149038035ed6SNavdeep Parhar 		struct sw_zone_info *swz = &sc->sge.sw_zone_info[cll->zidx];
14911458bff9SNavdeep Parhar 
149238035ed6SNavdeep Parhar 		return ((struct cluster_metadata *)(cl + swz->size) - 1);
14931458bff9SNavdeep Parhar 	}
149438035ed6SNavdeep Parhar 	return (NULL);
14951458bff9SNavdeep Parhar }
14961458bff9SNavdeep Parhar 
149715c28f87SGleb Smirnoff static void
14981458bff9SNavdeep Parhar rxb_free(struct mbuf *m, void *arg1, void *arg2)
14991458bff9SNavdeep Parhar {
15001458bff9SNavdeep Parhar 	uma_zone_t zone = arg1;
15011458bff9SNavdeep Parhar 	caddr_t cl = arg2;
15021458bff9SNavdeep Parhar 
15031458bff9SNavdeep Parhar 	uma_zfree(zone, cl);
150482eff304SNavdeep Parhar 	counter_u64_add(extfree_rels, 1);
15051458bff9SNavdeep Parhar }
15061458bff9SNavdeep Parhar 
150738035ed6SNavdeep Parhar /*
150838035ed6SNavdeep Parhar  * The mbuf returned by this function could be allocated from zone_mbuf or
150938035ed6SNavdeep Parhar  * constructed in spare room in the cluster.
151038035ed6SNavdeep Parhar  *
151138035ed6SNavdeep Parhar  * The mbuf carries the payload in one of these ways
151238035ed6SNavdeep Parhar  * a) frame inside the mbuf (mbuf from zone_mbuf)
151338035ed6SNavdeep Parhar  * b) m_cljset (for clusters without metadata) zone_mbuf
151438035ed6SNavdeep Parhar  * c) m_extaddref (cluster with metadata) inline mbuf
151538035ed6SNavdeep Parhar  * d) m_extaddref (cluster with metadata) zone_mbuf
151638035ed6SNavdeep Parhar  */
15171458bff9SNavdeep Parhar static struct mbuf *
1518b741402cSNavdeep Parhar get_scatter_segment(struct adapter *sc, struct sge_fl *fl, int fr_offset,
1519b741402cSNavdeep Parhar     int remaining)
152038035ed6SNavdeep Parhar {
152138035ed6SNavdeep Parhar 	struct mbuf *m;
152238035ed6SNavdeep Parhar 	struct fl_sdesc *sd = &fl->sdesc[fl->cidx];
152338035ed6SNavdeep Parhar 	struct cluster_layout *cll = &sd->cll;
152438035ed6SNavdeep Parhar 	struct sw_zone_info *swz = &sc->sge.sw_zone_info[cll->zidx];
152538035ed6SNavdeep Parhar 	struct hw_buf_info *hwb = &sc->sge.hw_buf_info[cll->hwidx];
152638035ed6SNavdeep Parhar 	struct cluster_metadata *clm = cl_metadata(sc, fl, cll, sd->cl);
1527b741402cSNavdeep Parhar 	int len, blen;
152838035ed6SNavdeep Parhar 	caddr_t payload;
152938035ed6SNavdeep Parhar 
1530b741402cSNavdeep Parhar 	blen = hwb->size - fl->rx_offset;	/* max possible in this buf */
1531b741402cSNavdeep Parhar 	len = min(remaining, blen);
153238035ed6SNavdeep Parhar 	payload = sd->cl + cll->region1 + fl->rx_offset;
1533e3207e19SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
1534b741402cSNavdeep Parhar 		const u_int l = fr_offset + len;
1535b741402cSNavdeep Parhar 		const u_int pad = roundup2(l, fl->buf_boundary) - l;
1536b741402cSNavdeep Parhar 
1537b741402cSNavdeep Parhar 		if (fl->rx_offset + len + pad < hwb->size)
1538b741402cSNavdeep Parhar 			blen = len + pad;
1539b741402cSNavdeep Parhar 		MPASS(fl->rx_offset + blen <= hwb->size);
1540e3207e19SNavdeep Parhar 	} else {
1541e3207e19SNavdeep Parhar 		MPASS(fl->rx_offset == 0);	/* not packing */
1542e3207e19SNavdeep Parhar 	}
154338035ed6SNavdeep Parhar 
1544b741402cSNavdeep Parhar 
154538035ed6SNavdeep Parhar 	if (sc->sc_do_rxcopy && len < RX_COPY_THRESHOLD) {
154638035ed6SNavdeep Parhar 
154738035ed6SNavdeep Parhar 		/*
154838035ed6SNavdeep Parhar 		 * Copy payload into a freshly allocated mbuf.
154938035ed6SNavdeep Parhar 		 */
155038035ed6SNavdeep Parhar 
1551b741402cSNavdeep Parhar 		m = fr_offset == 0 ?
155238035ed6SNavdeep Parhar 		    m_gethdr(M_NOWAIT, MT_DATA) : m_get(M_NOWAIT, MT_DATA);
155338035ed6SNavdeep Parhar 		if (m == NULL)
155438035ed6SNavdeep Parhar 			return (NULL);
155538035ed6SNavdeep Parhar 		fl->mbuf_allocated++;
155638035ed6SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP
155738035ed6SNavdeep Parhar 		/* Leave room for a timestamp */
155838035ed6SNavdeep Parhar 		m->m_data += 8;
155938035ed6SNavdeep Parhar #endif
156038035ed6SNavdeep Parhar 		/* copy data to mbuf */
156138035ed6SNavdeep Parhar 		bcopy(payload, mtod(m, caddr_t), len);
156238035ed6SNavdeep Parhar 
1563c3fb7725SNavdeep Parhar 	} else if (sd->nmbuf * MSIZE < cll->region1) {
156438035ed6SNavdeep Parhar 
156538035ed6SNavdeep Parhar 		/*
156638035ed6SNavdeep Parhar 		 * There's spare room in the cluster for an mbuf.  Create one
1567ccc69b2fSNavdeep Parhar 		 * and associate it with the payload that's in the cluster.
156838035ed6SNavdeep Parhar 		 */
156938035ed6SNavdeep Parhar 
157038035ed6SNavdeep Parhar 		MPASS(clm != NULL);
1571c3fb7725SNavdeep Parhar 		m = (struct mbuf *)(sd->cl + sd->nmbuf * MSIZE);
157238035ed6SNavdeep Parhar 		/* No bzero required */
1573b4b12e52SGleb Smirnoff 		if (m_init(m, M_NOWAIT, MT_DATA,
1574b741402cSNavdeep Parhar 		    fr_offset == 0 ? M_PKTHDR | M_NOFREE : M_NOFREE))
157538035ed6SNavdeep Parhar 			return (NULL);
157638035ed6SNavdeep Parhar 		fl->mbuf_inlined++;
1577b741402cSNavdeep Parhar 		m_extaddref(m, payload, blen, &clm->refcount, rxb_free,
157838035ed6SNavdeep Parhar 		    swz->zone, sd->cl);
157982eff304SNavdeep Parhar 		if (sd->nmbuf++ == 0)
158082eff304SNavdeep Parhar 			counter_u64_add(extfree_refs, 1);
158138035ed6SNavdeep Parhar 
158238035ed6SNavdeep Parhar 	} else {
158338035ed6SNavdeep Parhar 
158438035ed6SNavdeep Parhar 		/*
158538035ed6SNavdeep Parhar 		 * Grab an mbuf from zone_mbuf and associate it with the
158638035ed6SNavdeep Parhar 		 * payload in the cluster.
158738035ed6SNavdeep Parhar 		 */
158838035ed6SNavdeep Parhar 
1589b741402cSNavdeep Parhar 		m = fr_offset == 0 ?
159038035ed6SNavdeep Parhar 		    m_gethdr(M_NOWAIT, MT_DATA) : m_get(M_NOWAIT, MT_DATA);
159138035ed6SNavdeep Parhar 		if (m == NULL)
159238035ed6SNavdeep Parhar 			return (NULL);
159338035ed6SNavdeep Parhar 		fl->mbuf_allocated++;
1594ccc69b2fSNavdeep Parhar 		if (clm != NULL) {
1595b741402cSNavdeep Parhar 			m_extaddref(m, payload, blen, &clm->refcount,
159638035ed6SNavdeep Parhar 			    rxb_free, swz->zone, sd->cl);
159782eff304SNavdeep Parhar 			if (sd->nmbuf++ == 0)
159882eff304SNavdeep Parhar 				counter_u64_add(extfree_refs, 1);
1599ccc69b2fSNavdeep Parhar 		} else {
160038035ed6SNavdeep Parhar 			m_cljset(m, sd->cl, swz->type);
160138035ed6SNavdeep Parhar 			sd->cl = NULL;	/* consumed, not a recycle candidate */
160238035ed6SNavdeep Parhar 		}
160338035ed6SNavdeep Parhar 	}
1604b741402cSNavdeep Parhar 	if (fr_offset == 0)
1605b741402cSNavdeep Parhar 		m->m_pkthdr.len = remaining;
160638035ed6SNavdeep Parhar 	m->m_len = len;
160738035ed6SNavdeep Parhar 
160838035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
1609b741402cSNavdeep Parhar 		fl->rx_offset += blen;
161038035ed6SNavdeep Parhar 		MPASS(fl->rx_offset <= hwb->size);
161138035ed6SNavdeep Parhar 		if (fl->rx_offset < hwb->size)
161238035ed6SNavdeep Parhar 			return (m);	/* without advancing the cidx */
161338035ed6SNavdeep Parhar 	}
161438035ed6SNavdeep Parhar 
16154d6db4e0SNavdeep Parhar 	if (__predict_false(++fl->cidx % 8 == 0)) {
16164d6db4e0SNavdeep Parhar 		uint16_t cidx = fl->cidx / 8;
16174d6db4e0SNavdeep Parhar 
16184d6db4e0SNavdeep Parhar 		if (__predict_false(cidx == fl->sidx))
16194d6db4e0SNavdeep Parhar 			fl->cidx = cidx = 0;
16204d6db4e0SNavdeep Parhar 		fl->hw_cidx = cidx;
16214d6db4e0SNavdeep Parhar 	}
162238035ed6SNavdeep Parhar 	fl->rx_offset = 0;
162338035ed6SNavdeep Parhar 
162438035ed6SNavdeep Parhar 	return (m);
162538035ed6SNavdeep Parhar }
162638035ed6SNavdeep Parhar 
162738035ed6SNavdeep Parhar static struct mbuf *
16284d6db4e0SNavdeep Parhar get_fl_payload(struct adapter *sc, struct sge_fl *fl, uint32_t len_newbuf)
16291458bff9SNavdeep Parhar {
163038035ed6SNavdeep Parhar 	struct mbuf *m0, *m, **pnext;
1631b741402cSNavdeep Parhar 	u_int remaining;
1632b741402cSNavdeep Parhar 	const u_int total = G_RSPD_LEN(len_newbuf);
16331458bff9SNavdeep Parhar 
16344d6db4e0SNavdeep Parhar 	if (__predict_false(fl->flags & FL_BUF_RESUME)) {
1635368541baSNavdeep Parhar 		M_ASSERTPKTHDR(fl->m0);
1636b741402cSNavdeep Parhar 		MPASS(fl->m0->m_pkthdr.len == total);
1637b741402cSNavdeep Parhar 		MPASS(fl->remaining < total);
16381458bff9SNavdeep Parhar 
163938035ed6SNavdeep Parhar 		m0 = fl->m0;
164038035ed6SNavdeep Parhar 		pnext = fl->pnext;
1641b741402cSNavdeep Parhar 		remaining = fl->remaining;
16424d6db4e0SNavdeep Parhar 		fl->flags &= ~FL_BUF_RESUME;
164338035ed6SNavdeep Parhar 		goto get_segment;
16441458bff9SNavdeep Parhar 	}
16451458bff9SNavdeep Parhar 
164638035ed6SNavdeep Parhar 	if (fl->rx_offset > 0 && len_newbuf & F_RSPD_NEWBUF) {
16471458bff9SNavdeep Parhar 		fl->rx_offset = 0;
16484d6db4e0SNavdeep Parhar 		if (__predict_false(++fl->cidx % 8 == 0)) {
16494d6db4e0SNavdeep Parhar 			uint16_t cidx = fl->cidx / 8;
16504d6db4e0SNavdeep Parhar 
16514d6db4e0SNavdeep Parhar 			if (__predict_false(cidx == fl->sidx))
16524d6db4e0SNavdeep Parhar 				fl->cidx = cidx = 0;
16534d6db4e0SNavdeep Parhar 			fl->hw_cidx = cidx;
16544d6db4e0SNavdeep Parhar 		}
16551458bff9SNavdeep Parhar 	}
16561458bff9SNavdeep Parhar 
16571458bff9SNavdeep Parhar 	/*
165838035ed6SNavdeep Parhar 	 * Payload starts at rx_offset in the current hw buffer.  Its length is
165938035ed6SNavdeep Parhar 	 * 'len' and it may span multiple hw buffers.
16601458bff9SNavdeep Parhar 	 */
16611458bff9SNavdeep Parhar 
1662b741402cSNavdeep Parhar 	m0 = get_scatter_segment(sc, fl, 0, total);
1663368541baSNavdeep Parhar 	if (m0 == NULL)
16644d6db4e0SNavdeep Parhar 		return (NULL);
1665b741402cSNavdeep Parhar 	remaining = total - m0->m_len;
166638035ed6SNavdeep Parhar 	pnext = &m0->m_next;
1667b741402cSNavdeep Parhar 	while (remaining > 0) {
166838035ed6SNavdeep Parhar get_segment:
166938035ed6SNavdeep Parhar 		MPASS(fl->rx_offset == 0);
1670b741402cSNavdeep Parhar 		m = get_scatter_segment(sc, fl, total - remaining, remaining);
16714d6db4e0SNavdeep Parhar 		if (__predict_false(m == NULL)) {
167238035ed6SNavdeep Parhar 			fl->m0 = m0;
167338035ed6SNavdeep Parhar 			fl->pnext = pnext;
1674b741402cSNavdeep Parhar 			fl->remaining = remaining;
16754d6db4e0SNavdeep Parhar 			fl->flags |= FL_BUF_RESUME;
16764d6db4e0SNavdeep Parhar 			return (NULL);
16771458bff9SNavdeep Parhar 		}
167838035ed6SNavdeep Parhar 		*pnext = m;
167938035ed6SNavdeep Parhar 		pnext = &m->m_next;
1680b741402cSNavdeep Parhar 		remaining -= m->m_len;
1681733b9277SNavdeep Parhar 	}
168238035ed6SNavdeep Parhar 	*pnext = NULL;
16834d6db4e0SNavdeep Parhar 
1684dbbf46c4SNavdeep Parhar 	M_ASSERTPKTHDR(m0);
1685733b9277SNavdeep Parhar 	return (m0);
1686733b9277SNavdeep Parhar }
1687733b9277SNavdeep Parhar 
1688733b9277SNavdeep Parhar static int
1689733b9277SNavdeep Parhar t4_eth_rx(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m0)
1690733b9277SNavdeep Parhar {
16913c51d154SNavdeep Parhar 	struct sge_rxq *rxq = iq_to_rxq(iq);
1692733b9277SNavdeep Parhar 	struct ifnet *ifp = rxq->ifp;
1693733b9277SNavdeep Parhar 	const struct cpl_rx_pkt *cpl = (const void *)(rss + 1);
1694a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
1695733b9277SNavdeep Parhar 	struct lro_ctrl *lro = &rxq->lro;
1696733b9277SNavdeep Parhar #endif
169770ca6229SNavdeep Parhar 	static const int sw_hashtype[4][2] = {
169870ca6229SNavdeep Parhar 		{M_HASHTYPE_NONE, M_HASHTYPE_NONE},
169970ca6229SNavdeep Parhar 		{M_HASHTYPE_RSS_IPV4, M_HASHTYPE_RSS_IPV6},
170070ca6229SNavdeep Parhar 		{M_HASHTYPE_RSS_TCP_IPV4, M_HASHTYPE_RSS_TCP_IPV6},
170170ca6229SNavdeep Parhar 		{M_HASHTYPE_RSS_UDP_IPV4, M_HASHTYPE_RSS_UDP_IPV6},
170270ca6229SNavdeep Parhar 	};
1703733b9277SNavdeep Parhar 
1704733b9277SNavdeep Parhar 	KASSERT(m0 != NULL, ("%s: no payload with opcode %02x", __func__,
1705733b9277SNavdeep Parhar 	    rss->opcode));
1706733b9277SNavdeep Parhar 
17079fb8886bSNavdeep Parhar 	m0->m_pkthdr.len -= fl_pktshift;
17089fb8886bSNavdeep Parhar 	m0->m_len -= fl_pktshift;
17099fb8886bSNavdeep Parhar 	m0->m_data += fl_pktshift;
171054e4ee71SNavdeep Parhar 
171154e4ee71SNavdeep Parhar 	m0->m_pkthdr.rcvif = ifp;
171270ca6229SNavdeep Parhar 	M_HASHTYPE_SET(m0, sw_hashtype[rss->hash_type][rss->ipv6]);
1713273ef991SNavdeep Parhar 	m0->m_pkthdr.flowid = be32toh(rss->hash_val);
171454e4ee71SNavdeep Parhar 
17159600bf00SNavdeep Parhar 	if (cpl->csum_calc && !cpl->err_vec) {
17169600bf00SNavdeep Parhar 		if (ifp->if_capenable & IFCAP_RXCSUM &&
17179600bf00SNavdeep Parhar 		    cpl->l2info & htobe32(F_RXF_IP)) {
1718932b1a5fSNavdeep Parhar 			m0->m_pkthdr.csum_flags = (CSUM_IP_CHECKED |
171954e4ee71SNavdeep Parhar 			    CSUM_IP_VALID | CSUM_DATA_VALID | CSUM_PSEUDO_HDR);
17209600bf00SNavdeep Parhar 			rxq->rxcsum++;
17219600bf00SNavdeep Parhar 		} else if (ifp->if_capenable & IFCAP_RXCSUM_IPV6 &&
17229600bf00SNavdeep Parhar 		    cpl->l2info & htobe32(F_RXF_IP6)) {
1723932b1a5fSNavdeep Parhar 			m0->m_pkthdr.csum_flags = (CSUM_DATA_VALID_IPV6 |
17249600bf00SNavdeep Parhar 			    CSUM_PSEUDO_HDR);
17259600bf00SNavdeep Parhar 			rxq->rxcsum++;
17269600bf00SNavdeep Parhar 		}
17279600bf00SNavdeep Parhar 
17289600bf00SNavdeep Parhar 		if (__predict_false(cpl->ip_frag))
172954e4ee71SNavdeep Parhar 			m0->m_pkthdr.csum_data = be16toh(cpl->csum);
173054e4ee71SNavdeep Parhar 		else
173154e4ee71SNavdeep Parhar 			m0->m_pkthdr.csum_data = 0xffff;
173254e4ee71SNavdeep Parhar 	}
173354e4ee71SNavdeep Parhar 
173454e4ee71SNavdeep Parhar 	if (cpl->vlan_ex) {
173554e4ee71SNavdeep Parhar 		m0->m_pkthdr.ether_vtag = be16toh(cpl->vlan);
173654e4ee71SNavdeep Parhar 		m0->m_flags |= M_VLANTAG;
173754e4ee71SNavdeep Parhar 		rxq->vlan_extraction++;
173854e4ee71SNavdeep Parhar 	}
173954e4ee71SNavdeep Parhar 
1740a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
174154e4ee71SNavdeep Parhar 	if (cpl->l2info & htobe32(F_RXF_LRO) &&
1742733b9277SNavdeep Parhar 	    iq->flags & IQ_LRO_ENABLED &&
174354e4ee71SNavdeep Parhar 	    tcp_lro_rx(lro, m0, 0) == 0) {
174454e4ee71SNavdeep Parhar 		/* queued for LRO */
174554e4ee71SNavdeep Parhar 	} else
174654e4ee71SNavdeep Parhar #endif
17477d29df59SNavdeep Parhar 	ifp->if_input(ifp, m0);
174854e4ee71SNavdeep Parhar 
1749733b9277SNavdeep Parhar 	return (0);
175054e4ee71SNavdeep Parhar }
175154e4ee71SNavdeep Parhar 
1752733b9277SNavdeep Parhar /*
17537951040fSNavdeep Parhar  * Must drain the wrq or make sure that someone else will.
17547951040fSNavdeep Parhar  */
17557951040fSNavdeep Parhar static void
17567951040fSNavdeep Parhar wrq_tx_drain(void *arg, int n)
17577951040fSNavdeep Parhar {
17587951040fSNavdeep Parhar 	struct sge_wrq *wrq = arg;
17597951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
17607951040fSNavdeep Parhar 
17617951040fSNavdeep Parhar 	EQ_LOCK(eq);
17627951040fSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list))
17637951040fSNavdeep Parhar 		drain_wrq_wr_list(wrq->adapter, wrq);
17647951040fSNavdeep Parhar 	EQ_UNLOCK(eq);
17657951040fSNavdeep Parhar }
17667951040fSNavdeep Parhar 
17677951040fSNavdeep Parhar static void
17687951040fSNavdeep Parhar drain_wrq_wr_list(struct adapter *sc, struct sge_wrq *wrq)
17697951040fSNavdeep Parhar {
17707951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
17717951040fSNavdeep Parhar 	u_int available, dbdiff;	/* # of hardware descriptors */
17727951040fSNavdeep Parhar 	u_int n;
17737951040fSNavdeep Parhar 	struct wrqe *wr;
17747951040fSNavdeep Parhar 	struct fw_eth_tx_pkt_wr *dst;	/* any fw WR struct will do */
17757951040fSNavdeep Parhar 
17767951040fSNavdeep Parhar 	EQ_LOCK_ASSERT_OWNED(eq);
17777951040fSNavdeep Parhar 	MPASS(TAILQ_EMPTY(&wrq->incomplete_wrs));
17787951040fSNavdeep Parhar 	wr = STAILQ_FIRST(&wrq->wr_list);
17797951040fSNavdeep Parhar 	MPASS(wr != NULL);	/* Must be called with something useful to do */
17807951040fSNavdeep Parhar 	dbdiff = IDXDIFF(eq->pidx, eq->dbidx, eq->sidx);
17817951040fSNavdeep Parhar 
17827951040fSNavdeep Parhar 	do {
17837951040fSNavdeep Parhar 		eq->cidx = read_hw_cidx(eq);
17847951040fSNavdeep Parhar 		if (eq->pidx == eq->cidx)
17857951040fSNavdeep Parhar 			available = eq->sidx - 1;
17867951040fSNavdeep Parhar 		else
17877951040fSNavdeep Parhar 			available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
17887951040fSNavdeep Parhar 
17897951040fSNavdeep Parhar 		MPASS(wr->wrq == wrq);
17907951040fSNavdeep Parhar 		n = howmany(wr->wr_len, EQ_ESIZE);
17917951040fSNavdeep Parhar 		if (available < n)
17927951040fSNavdeep Parhar 			return;
17937951040fSNavdeep Parhar 
17947951040fSNavdeep Parhar 		dst = (void *)&eq->desc[eq->pidx];
17957951040fSNavdeep Parhar 		if (__predict_true(eq->sidx - eq->pidx > n)) {
17967951040fSNavdeep Parhar 			/* Won't wrap, won't end exactly at the status page. */
17977951040fSNavdeep Parhar 			bcopy(&wr->wr[0], dst, wr->wr_len);
17987951040fSNavdeep Parhar 			eq->pidx += n;
17997951040fSNavdeep Parhar 		} else {
18007951040fSNavdeep Parhar 			int first_portion = (eq->sidx - eq->pidx) * EQ_ESIZE;
18017951040fSNavdeep Parhar 
18027951040fSNavdeep Parhar 			bcopy(&wr->wr[0], dst, first_portion);
18037951040fSNavdeep Parhar 			if (wr->wr_len > first_portion) {
18047951040fSNavdeep Parhar 				bcopy(&wr->wr[first_portion], &eq->desc[0],
18057951040fSNavdeep Parhar 				    wr->wr_len - first_portion);
18067951040fSNavdeep Parhar 			}
18077951040fSNavdeep Parhar 			eq->pidx = n - (eq->sidx - eq->pidx);
18087951040fSNavdeep Parhar 		}
18097951040fSNavdeep Parhar 
18107951040fSNavdeep Parhar 		if (available < eq->sidx / 4 &&
18117951040fSNavdeep Parhar 		    atomic_cmpset_int(&eq->equiq, 0, 1)) {
18127951040fSNavdeep Parhar 			dst->equiq_to_len16 |= htobe32(F_FW_WR_EQUIQ |
18137951040fSNavdeep Parhar 			    F_FW_WR_EQUEQ);
18147951040fSNavdeep Parhar 			eq->equeqidx = eq->pidx;
18157951040fSNavdeep Parhar 		} else if (IDXDIFF(eq->pidx, eq->equeqidx, eq->sidx) >= 32) {
18167951040fSNavdeep Parhar 			dst->equiq_to_len16 |= htobe32(F_FW_WR_EQUEQ);
18177951040fSNavdeep Parhar 			eq->equeqidx = eq->pidx;
18187951040fSNavdeep Parhar 		}
18197951040fSNavdeep Parhar 
18207951040fSNavdeep Parhar 		dbdiff += n;
18217951040fSNavdeep Parhar 		if (dbdiff >= 16) {
18227951040fSNavdeep Parhar 			ring_eq_db(sc, eq, dbdiff);
18237951040fSNavdeep Parhar 			dbdiff = 0;
18247951040fSNavdeep Parhar 		}
18257951040fSNavdeep Parhar 
18267951040fSNavdeep Parhar 		STAILQ_REMOVE_HEAD(&wrq->wr_list, link);
18277951040fSNavdeep Parhar 		free_wrqe(wr);
18287951040fSNavdeep Parhar 		MPASS(wrq->nwr_pending > 0);
18297951040fSNavdeep Parhar 		wrq->nwr_pending--;
18307951040fSNavdeep Parhar 		MPASS(wrq->ndesc_needed >= n);
18317951040fSNavdeep Parhar 		wrq->ndesc_needed -= n;
18327951040fSNavdeep Parhar 	} while ((wr = STAILQ_FIRST(&wrq->wr_list)) != NULL);
18337951040fSNavdeep Parhar 
18347951040fSNavdeep Parhar 	if (dbdiff)
18357951040fSNavdeep Parhar 		ring_eq_db(sc, eq, dbdiff);
18367951040fSNavdeep Parhar }
18377951040fSNavdeep Parhar 
18387951040fSNavdeep Parhar /*
1839733b9277SNavdeep Parhar  * Doesn't fail.  Holds on to work requests it can't send right away.
1840733b9277SNavdeep Parhar  */
184109fe6320SNavdeep Parhar void
184209fe6320SNavdeep Parhar t4_wrq_tx_locked(struct adapter *sc, struct sge_wrq *wrq, struct wrqe *wr)
1843733b9277SNavdeep Parhar {
1844733b9277SNavdeep Parhar #ifdef INVARIANTS
18457951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
1846733b9277SNavdeep Parhar #endif
1847733b9277SNavdeep Parhar 
18487951040fSNavdeep Parhar 	EQ_LOCK_ASSERT_OWNED(eq);
18497951040fSNavdeep Parhar 	MPASS(wr != NULL);
18507951040fSNavdeep Parhar 	MPASS(wr->wr_len > 0 && wr->wr_len <= SGE_MAX_WR_LEN);
18517951040fSNavdeep Parhar 	MPASS((wr->wr_len & 0x7) == 0);
1852733b9277SNavdeep Parhar 
18537951040fSNavdeep Parhar 	STAILQ_INSERT_TAIL(&wrq->wr_list, wr, link);
18547951040fSNavdeep Parhar 	wrq->nwr_pending++;
18557951040fSNavdeep Parhar 	wrq->ndesc_needed += howmany(wr->wr_len, EQ_ESIZE);
1856733b9277SNavdeep Parhar 
18577951040fSNavdeep Parhar 	if (!TAILQ_EMPTY(&wrq->incomplete_wrs))
18587951040fSNavdeep Parhar 		return;	/* commit_wrq_wr will drain wr_list as well. */
1859733b9277SNavdeep Parhar 
18607951040fSNavdeep Parhar 	drain_wrq_wr_list(sc, wrq);
1861733b9277SNavdeep Parhar 
18627951040fSNavdeep Parhar 	/* Doorbell must have caught up to the pidx. */
18637951040fSNavdeep Parhar 	MPASS(eq->pidx == eq->dbidx);
186454e4ee71SNavdeep Parhar }
186554e4ee71SNavdeep Parhar 
186654e4ee71SNavdeep Parhar void
186754e4ee71SNavdeep Parhar t4_update_fl_bufsize(struct ifnet *ifp)
186854e4ee71SNavdeep Parhar {
1869fe2ebb76SJohn Baldwin 	struct vi_info *vi = ifp->if_softc;
1870fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
187154e4ee71SNavdeep Parhar 	struct sge_rxq *rxq;
18726eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD
18736eb3180fSNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
18746eb3180fSNavdeep Parhar #endif
187554e4ee71SNavdeep Parhar 	struct sge_fl *fl;
187638035ed6SNavdeep Parhar 	int i, maxp, mtu = ifp->if_mtu;
187754e4ee71SNavdeep Parhar 
187838035ed6SNavdeep Parhar 	maxp = mtu_to_max_payload(sc, mtu, 0);
1879fe2ebb76SJohn Baldwin 	for_each_rxq(vi, i, rxq) {
188054e4ee71SNavdeep Parhar 		fl = &rxq->fl;
188154e4ee71SNavdeep Parhar 
188254e4ee71SNavdeep Parhar 		FL_LOCK(fl);
188338035ed6SNavdeep Parhar 		find_best_refill_source(sc, fl, maxp);
188454e4ee71SNavdeep Parhar 		FL_UNLOCK(fl);
188554e4ee71SNavdeep Parhar 	}
18866eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD
188738035ed6SNavdeep Parhar 	maxp = mtu_to_max_payload(sc, mtu, 1);
1888fe2ebb76SJohn Baldwin 	for_each_ofld_rxq(vi, i, ofld_rxq) {
18896eb3180fSNavdeep Parhar 		fl = &ofld_rxq->fl;
18906eb3180fSNavdeep Parhar 
18916eb3180fSNavdeep Parhar 		FL_LOCK(fl);
189238035ed6SNavdeep Parhar 		find_best_refill_source(sc, fl, maxp);
18936eb3180fSNavdeep Parhar 		FL_UNLOCK(fl);
18946eb3180fSNavdeep Parhar 	}
18956eb3180fSNavdeep Parhar #endif
189654e4ee71SNavdeep Parhar }
189754e4ee71SNavdeep Parhar 
18987951040fSNavdeep Parhar static inline int
18997951040fSNavdeep Parhar mbuf_nsegs(struct mbuf *m)
1900733b9277SNavdeep Parhar {
19010835ddc7SNavdeep Parhar 
19027951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
19037951040fSNavdeep Parhar 	KASSERT(m->m_pkthdr.l5hlen > 0,
19047951040fSNavdeep Parhar 	    ("%s: mbuf %p missing information on # of segments.", __func__, m));
19057951040fSNavdeep Parhar 
19067951040fSNavdeep Parhar 	return (m->m_pkthdr.l5hlen);
19077951040fSNavdeep Parhar }
19087951040fSNavdeep Parhar 
19097951040fSNavdeep Parhar static inline void
19107951040fSNavdeep Parhar set_mbuf_nsegs(struct mbuf *m, uint8_t nsegs)
19117951040fSNavdeep Parhar {
19127951040fSNavdeep Parhar 
19137951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
19147951040fSNavdeep Parhar 	m->m_pkthdr.l5hlen = nsegs;
19157951040fSNavdeep Parhar }
19167951040fSNavdeep Parhar 
19177951040fSNavdeep Parhar static inline int
19187951040fSNavdeep Parhar mbuf_len16(struct mbuf *m)
19197951040fSNavdeep Parhar {
19207951040fSNavdeep Parhar 	int n;
19217951040fSNavdeep Parhar 
19227951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
19237951040fSNavdeep Parhar 	n = m->m_pkthdr.PH_loc.eight[0];
19247951040fSNavdeep Parhar 	MPASS(n > 0 && n <= SGE_MAX_WR_LEN / 16);
19257951040fSNavdeep Parhar 
19267951040fSNavdeep Parhar 	return (n);
19277951040fSNavdeep Parhar }
19287951040fSNavdeep Parhar 
19297951040fSNavdeep Parhar static inline void
19307951040fSNavdeep Parhar set_mbuf_len16(struct mbuf *m, uint8_t len16)
19317951040fSNavdeep Parhar {
19327951040fSNavdeep Parhar 
19337951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
19347951040fSNavdeep Parhar 	m->m_pkthdr.PH_loc.eight[0] = len16;
19357951040fSNavdeep Parhar }
19367951040fSNavdeep Parhar 
19377951040fSNavdeep Parhar static inline int
19387951040fSNavdeep Parhar needs_tso(struct mbuf *m)
19397951040fSNavdeep Parhar {
19407951040fSNavdeep Parhar 
19417951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
19427951040fSNavdeep Parhar 
19437951040fSNavdeep Parhar 	if (m->m_pkthdr.csum_flags & CSUM_TSO) {
19447951040fSNavdeep Parhar 		KASSERT(m->m_pkthdr.tso_segsz > 0,
19457951040fSNavdeep Parhar 		    ("%s: TSO requested in mbuf %p but MSS not provided",
19467951040fSNavdeep Parhar 		    __func__, m));
19477951040fSNavdeep Parhar 		return (1);
19487951040fSNavdeep Parhar 	}
19497951040fSNavdeep Parhar 
19507951040fSNavdeep Parhar 	return (0);
19517951040fSNavdeep Parhar }
19527951040fSNavdeep Parhar 
19537951040fSNavdeep Parhar static inline int
19547951040fSNavdeep Parhar needs_l3_csum(struct mbuf *m)
19557951040fSNavdeep Parhar {
19567951040fSNavdeep Parhar 
19577951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
19587951040fSNavdeep Parhar 
19597951040fSNavdeep Parhar 	if (m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TSO))
19607951040fSNavdeep Parhar 		return (1);
19617951040fSNavdeep Parhar 	return (0);
19627951040fSNavdeep Parhar }
19637951040fSNavdeep Parhar 
19647951040fSNavdeep Parhar static inline int
19657951040fSNavdeep Parhar needs_l4_csum(struct mbuf *m)
19667951040fSNavdeep Parhar {
19677951040fSNavdeep Parhar 
19687951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
19697951040fSNavdeep Parhar 
19707951040fSNavdeep Parhar 	if (m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP | CSUM_UDP_IPV6 |
19717951040fSNavdeep Parhar 	    CSUM_TCP_IPV6 | CSUM_TSO))
19727951040fSNavdeep Parhar 		return (1);
19737951040fSNavdeep Parhar 	return (0);
19747951040fSNavdeep Parhar }
19757951040fSNavdeep Parhar 
19767951040fSNavdeep Parhar static inline int
19777951040fSNavdeep Parhar needs_vlan_insertion(struct mbuf *m)
19787951040fSNavdeep Parhar {
19797951040fSNavdeep Parhar 
19807951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
19817951040fSNavdeep Parhar 
19827951040fSNavdeep Parhar 	if (m->m_flags & M_VLANTAG) {
19837951040fSNavdeep Parhar 		KASSERT(m->m_pkthdr.ether_vtag != 0,
19847951040fSNavdeep Parhar 		    ("%s: HWVLAN requested in mbuf %p but tag not provided",
19857951040fSNavdeep Parhar 		    __func__, m));
19867951040fSNavdeep Parhar 		return (1);
19877951040fSNavdeep Parhar 	}
19887951040fSNavdeep Parhar 	return (0);
19897951040fSNavdeep Parhar }
19907951040fSNavdeep Parhar 
19917951040fSNavdeep Parhar static void *
19927951040fSNavdeep Parhar m_advance(struct mbuf **pm, int *poffset, int len)
19937951040fSNavdeep Parhar {
19947951040fSNavdeep Parhar 	struct mbuf *m = *pm;
19957951040fSNavdeep Parhar 	int offset = *poffset;
19967951040fSNavdeep Parhar 	uintptr_t p = 0;
19977951040fSNavdeep Parhar 
19987951040fSNavdeep Parhar 	MPASS(len > 0);
19997951040fSNavdeep Parhar 
20007951040fSNavdeep Parhar 	while (len) {
20017951040fSNavdeep Parhar 		if (offset + len < m->m_len) {
20027951040fSNavdeep Parhar 			offset += len;
20037951040fSNavdeep Parhar 			p = mtod(m, uintptr_t) + offset;
20047951040fSNavdeep Parhar 			break;
20057951040fSNavdeep Parhar 		}
20067951040fSNavdeep Parhar 		len -= m->m_len - offset;
20077951040fSNavdeep Parhar 		m = m->m_next;
20087951040fSNavdeep Parhar 		offset = 0;
20097951040fSNavdeep Parhar 		MPASS(m != NULL);
20107951040fSNavdeep Parhar 	}
20117951040fSNavdeep Parhar 	*poffset = offset;
20127951040fSNavdeep Parhar 	*pm = m;
20137951040fSNavdeep Parhar 	return ((void *)p);
20147951040fSNavdeep Parhar }
20157951040fSNavdeep Parhar 
20167951040fSNavdeep Parhar static inline int
20177951040fSNavdeep Parhar same_paddr(char *a, char *b)
20187951040fSNavdeep Parhar {
20197951040fSNavdeep Parhar 
20207951040fSNavdeep Parhar 	if (a == b)
20217951040fSNavdeep Parhar 		return (1);
20227951040fSNavdeep Parhar 	else if (a != NULL && b != NULL) {
20237951040fSNavdeep Parhar 		vm_offset_t x = (vm_offset_t)a;
20247951040fSNavdeep Parhar 		vm_offset_t y = (vm_offset_t)b;
20257951040fSNavdeep Parhar 
20267951040fSNavdeep Parhar 		if ((x & PAGE_MASK) == (y & PAGE_MASK) &&
20277951040fSNavdeep Parhar 		    pmap_kextract(x) == pmap_kextract(y))
20287951040fSNavdeep Parhar 			return (1);
20297951040fSNavdeep Parhar 	}
20307951040fSNavdeep Parhar 
20317951040fSNavdeep Parhar 	return (0);
20327951040fSNavdeep Parhar }
20337951040fSNavdeep Parhar 
20347951040fSNavdeep Parhar /*
20357951040fSNavdeep Parhar  * Can deal with empty mbufs in the chain that have m_len = 0, but the chain
20367951040fSNavdeep Parhar  * must have at least one mbuf that's not empty.
20377951040fSNavdeep Parhar  */
20387951040fSNavdeep Parhar static inline int
20397951040fSNavdeep Parhar count_mbuf_nsegs(struct mbuf *m)
20407951040fSNavdeep Parhar {
20417951040fSNavdeep Parhar 	char *prev_end, *start;
20427951040fSNavdeep Parhar 	int len, nsegs;
20437951040fSNavdeep Parhar 
20447951040fSNavdeep Parhar 	MPASS(m != NULL);
20457951040fSNavdeep Parhar 
20467951040fSNavdeep Parhar 	nsegs = 0;
20477951040fSNavdeep Parhar 	prev_end = NULL;
20487951040fSNavdeep Parhar 	for (; m; m = m->m_next) {
20497951040fSNavdeep Parhar 
20507951040fSNavdeep Parhar 		len = m->m_len;
20517951040fSNavdeep Parhar 		if (__predict_false(len == 0))
20527951040fSNavdeep Parhar 			continue;
20537951040fSNavdeep Parhar 		start = mtod(m, char *);
20547951040fSNavdeep Parhar 
20557951040fSNavdeep Parhar 		nsegs += sglist_count(start, len);
20567951040fSNavdeep Parhar 		if (same_paddr(prev_end, start))
20577951040fSNavdeep Parhar 			nsegs--;
20587951040fSNavdeep Parhar 		prev_end = start + len;
20597951040fSNavdeep Parhar 	}
20607951040fSNavdeep Parhar 
20617951040fSNavdeep Parhar 	MPASS(nsegs > 0);
20627951040fSNavdeep Parhar 	return (nsegs);
20637951040fSNavdeep Parhar }
20647951040fSNavdeep Parhar 
20657951040fSNavdeep Parhar /*
20667951040fSNavdeep Parhar  * Analyze the mbuf to determine its tx needs.  The mbuf passed in may change:
20677951040fSNavdeep Parhar  * a) caller can assume it's been freed if this function returns with an error.
20687951040fSNavdeep Parhar  * b) it may get defragged up if the gather list is too long for the hardware.
20697951040fSNavdeep Parhar  */
20707951040fSNavdeep Parhar int
20717951040fSNavdeep Parhar parse_pkt(struct mbuf **mp)
20727951040fSNavdeep Parhar {
20737951040fSNavdeep Parhar 	struct mbuf *m0 = *mp, *m;
20747951040fSNavdeep Parhar 	int rc, nsegs, defragged = 0, offset;
20757951040fSNavdeep Parhar 	struct ether_header *eh;
20767951040fSNavdeep Parhar 	void *l3hdr;
20777951040fSNavdeep Parhar #if defined(INET) || defined(INET6)
20787951040fSNavdeep Parhar 	struct tcphdr *tcp;
20797951040fSNavdeep Parhar #endif
20807951040fSNavdeep Parhar 	uint16_t eh_type;
20817951040fSNavdeep Parhar 
20827951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
20837951040fSNavdeep Parhar 	if (__predict_false(m0->m_pkthdr.len < ETHER_HDR_LEN)) {
20847951040fSNavdeep Parhar 		rc = EINVAL;
20857951040fSNavdeep Parhar fail:
20867951040fSNavdeep Parhar 		m_freem(m0);
20877951040fSNavdeep Parhar 		*mp = NULL;
20887951040fSNavdeep Parhar 		return (rc);
20897951040fSNavdeep Parhar 	}
20907951040fSNavdeep Parhar restart:
20917951040fSNavdeep Parhar 	/*
20927951040fSNavdeep Parhar 	 * First count the number of gather list segments in the payload.
20937951040fSNavdeep Parhar 	 * Defrag the mbuf if nsegs exceeds the hardware limit.
20947951040fSNavdeep Parhar 	 */
20957951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
20967951040fSNavdeep Parhar 	MPASS(m0->m_pkthdr.len > 0);
20977951040fSNavdeep Parhar 	nsegs = count_mbuf_nsegs(m0);
20987951040fSNavdeep Parhar 	if (nsegs > (needs_tso(m0) ? TX_SGL_SEGS_TSO : TX_SGL_SEGS)) {
20997951040fSNavdeep Parhar 		if (defragged++ > 0 || (m = m_defrag(m0, M_NOWAIT)) == NULL) {
21007951040fSNavdeep Parhar 			rc = EFBIG;
21017951040fSNavdeep Parhar 			goto fail;
21027951040fSNavdeep Parhar 		}
21037951040fSNavdeep Parhar 		*mp = m0 = m;	/* update caller's copy after defrag */
21047951040fSNavdeep Parhar 		goto restart;
21057951040fSNavdeep Parhar 	}
21067951040fSNavdeep Parhar 
21077951040fSNavdeep Parhar 	if (__predict_false(nsegs > 2 && m0->m_pkthdr.len <= MHLEN)) {
21087951040fSNavdeep Parhar 		m0 = m_pullup(m0, m0->m_pkthdr.len);
21097951040fSNavdeep Parhar 		if (m0 == NULL) {
21107951040fSNavdeep Parhar 			/* Should have left well enough alone. */
21117951040fSNavdeep Parhar 			rc = EFBIG;
21127951040fSNavdeep Parhar 			goto fail;
21137951040fSNavdeep Parhar 		}
21147951040fSNavdeep Parhar 		*mp = m0;	/* update caller's copy after pullup */
21157951040fSNavdeep Parhar 		goto restart;
21167951040fSNavdeep Parhar 	}
21177951040fSNavdeep Parhar 	set_mbuf_nsegs(m0, nsegs);
21187951040fSNavdeep Parhar 	set_mbuf_len16(m0, txpkt_len16(nsegs, needs_tso(m0)));
21197951040fSNavdeep Parhar 
21207951040fSNavdeep Parhar 	if (!needs_tso(m0))
21217951040fSNavdeep Parhar 		return (0);
21227951040fSNavdeep Parhar 
21237951040fSNavdeep Parhar 	m = m0;
21247951040fSNavdeep Parhar 	eh = mtod(m, struct ether_header *);
21257951040fSNavdeep Parhar 	eh_type = ntohs(eh->ether_type);
21267951040fSNavdeep Parhar 	if (eh_type == ETHERTYPE_VLAN) {
21277951040fSNavdeep Parhar 		struct ether_vlan_header *evh = (void *)eh;
21287951040fSNavdeep Parhar 
21297951040fSNavdeep Parhar 		eh_type = ntohs(evh->evl_proto);
21307951040fSNavdeep Parhar 		m0->m_pkthdr.l2hlen = sizeof(*evh);
21317951040fSNavdeep Parhar 	} else
21327951040fSNavdeep Parhar 		m0->m_pkthdr.l2hlen = sizeof(*eh);
21337951040fSNavdeep Parhar 
21347951040fSNavdeep Parhar 	offset = 0;
21357951040fSNavdeep Parhar 	l3hdr = m_advance(&m, &offset, m0->m_pkthdr.l2hlen);
21367951040fSNavdeep Parhar 
21377951040fSNavdeep Parhar 	switch (eh_type) {
21387951040fSNavdeep Parhar #ifdef INET6
21397951040fSNavdeep Parhar 	case ETHERTYPE_IPV6:
21407951040fSNavdeep Parhar 	{
21417951040fSNavdeep Parhar 		struct ip6_hdr *ip6 = l3hdr;
21427951040fSNavdeep Parhar 
21437951040fSNavdeep Parhar 		MPASS(ip6->ip6_nxt == IPPROTO_TCP);
21447951040fSNavdeep Parhar 
21457951040fSNavdeep Parhar 		m0->m_pkthdr.l3hlen = sizeof(*ip6);
21467951040fSNavdeep Parhar 		break;
21477951040fSNavdeep Parhar 	}
21487951040fSNavdeep Parhar #endif
21497951040fSNavdeep Parhar #ifdef INET
21507951040fSNavdeep Parhar 	case ETHERTYPE_IP:
21517951040fSNavdeep Parhar 	{
21527951040fSNavdeep Parhar 		struct ip *ip = l3hdr;
21537951040fSNavdeep Parhar 
21547951040fSNavdeep Parhar 		m0->m_pkthdr.l3hlen = ip->ip_hl * 4;
21557951040fSNavdeep Parhar 		break;
21567951040fSNavdeep Parhar 	}
21577951040fSNavdeep Parhar #endif
21587951040fSNavdeep Parhar 	default:
21597951040fSNavdeep Parhar 		panic("%s: ethertype 0x%04x unknown.  if_cxgbe must be compiled"
21607951040fSNavdeep Parhar 		    " with the same INET/INET6 options as the kernel.",
21617951040fSNavdeep Parhar 		    __func__, eh_type);
21627951040fSNavdeep Parhar 	}
21637951040fSNavdeep Parhar 
21647951040fSNavdeep Parhar #if defined(INET) || defined(INET6)
21657951040fSNavdeep Parhar 	tcp = m_advance(&m, &offset, m0->m_pkthdr.l3hlen);
21667951040fSNavdeep Parhar 	m0->m_pkthdr.l4hlen = tcp->th_off * 4;
21677951040fSNavdeep Parhar #endif
21687951040fSNavdeep Parhar 	MPASS(m0 == *mp);
21697951040fSNavdeep Parhar 	return (0);
21707951040fSNavdeep Parhar }
21717951040fSNavdeep Parhar 
21727951040fSNavdeep Parhar void *
21737951040fSNavdeep Parhar start_wrq_wr(struct sge_wrq *wrq, int len16, struct wrq_cookie *cookie)
21747951040fSNavdeep Parhar {
21757951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
21767951040fSNavdeep Parhar 	struct adapter *sc = wrq->adapter;
21777951040fSNavdeep Parhar 	int ndesc, available;
21787951040fSNavdeep Parhar 	struct wrqe *wr;
21797951040fSNavdeep Parhar 	void *w;
21807951040fSNavdeep Parhar 
21817951040fSNavdeep Parhar 	MPASS(len16 > 0);
21827951040fSNavdeep Parhar 	ndesc = howmany(len16, EQ_ESIZE / 16);
21837951040fSNavdeep Parhar 	MPASS(ndesc > 0 && ndesc <= SGE_MAX_WR_NDESC);
21847951040fSNavdeep Parhar 
21857951040fSNavdeep Parhar 	EQ_LOCK(eq);
21867951040fSNavdeep Parhar 
21877951040fSNavdeep Parhar 	if (!STAILQ_EMPTY(&wrq->wr_list))
21887951040fSNavdeep Parhar 		drain_wrq_wr_list(sc, wrq);
21897951040fSNavdeep Parhar 
21907951040fSNavdeep Parhar 	if (!STAILQ_EMPTY(&wrq->wr_list)) {
21917951040fSNavdeep Parhar slowpath:
21927951040fSNavdeep Parhar 		EQ_UNLOCK(eq);
21937951040fSNavdeep Parhar 		wr = alloc_wrqe(len16 * 16, wrq);
21947951040fSNavdeep Parhar 		if (__predict_false(wr == NULL))
21957951040fSNavdeep Parhar 			return (NULL);
21967951040fSNavdeep Parhar 		cookie->pidx = -1;
21977951040fSNavdeep Parhar 		cookie->ndesc = ndesc;
21987951040fSNavdeep Parhar 		return (&wr->wr);
21997951040fSNavdeep Parhar 	}
22007951040fSNavdeep Parhar 
22017951040fSNavdeep Parhar 	eq->cidx = read_hw_cidx(eq);
22027951040fSNavdeep Parhar 	if (eq->pidx == eq->cidx)
22037951040fSNavdeep Parhar 		available = eq->sidx - 1;
22047951040fSNavdeep Parhar 	else
22057951040fSNavdeep Parhar 		available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
22067951040fSNavdeep Parhar 	if (available < ndesc)
22077951040fSNavdeep Parhar 		goto slowpath;
22087951040fSNavdeep Parhar 
22097951040fSNavdeep Parhar 	cookie->pidx = eq->pidx;
22107951040fSNavdeep Parhar 	cookie->ndesc = ndesc;
22117951040fSNavdeep Parhar 	TAILQ_INSERT_TAIL(&wrq->incomplete_wrs, cookie, link);
22127951040fSNavdeep Parhar 
22137951040fSNavdeep Parhar 	w = &eq->desc[eq->pidx];
22147951040fSNavdeep Parhar 	IDXINCR(eq->pidx, ndesc, eq->sidx);
22157951040fSNavdeep Parhar 	if (__predict_false(eq->pidx < ndesc - 1)) {
22167951040fSNavdeep Parhar 		w = &wrq->ss[0];
22177951040fSNavdeep Parhar 		wrq->ss_pidx = cookie->pidx;
22187951040fSNavdeep Parhar 		wrq->ss_len = len16 * 16;
22197951040fSNavdeep Parhar 	}
22207951040fSNavdeep Parhar 
22217951040fSNavdeep Parhar 	EQ_UNLOCK(eq);
22227951040fSNavdeep Parhar 
22237951040fSNavdeep Parhar 	return (w);
22247951040fSNavdeep Parhar }
22257951040fSNavdeep Parhar 
22267951040fSNavdeep Parhar void
22277951040fSNavdeep Parhar commit_wrq_wr(struct sge_wrq *wrq, void *w, struct wrq_cookie *cookie)
22287951040fSNavdeep Parhar {
22297951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
22307951040fSNavdeep Parhar 	struct adapter *sc = wrq->adapter;
22317951040fSNavdeep Parhar 	int ndesc, pidx;
22327951040fSNavdeep Parhar 	struct wrq_cookie *prev, *next;
22337951040fSNavdeep Parhar 
22347951040fSNavdeep Parhar 	if (cookie->pidx == -1) {
22357951040fSNavdeep Parhar 		struct wrqe *wr = __containerof(w, struct wrqe, wr);
22367951040fSNavdeep Parhar 
22377951040fSNavdeep Parhar 		t4_wrq_tx(sc, wr);
22387951040fSNavdeep Parhar 		return;
22397951040fSNavdeep Parhar 	}
22407951040fSNavdeep Parhar 
22417951040fSNavdeep Parhar 	ndesc = cookie->ndesc;	/* Can be more than SGE_MAX_WR_NDESC here. */
22427951040fSNavdeep Parhar 	pidx = cookie->pidx;
22437951040fSNavdeep Parhar 	MPASS(pidx >= 0 && pidx < eq->sidx);
22447951040fSNavdeep Parhar 	if (__predict_false(w == &wrq->ss[0])) {
22457951040fSNavdeep Parhar 		int n = (eq->sidx - wrq->ss_pidx) * EQ_ESIZE;
22467951040fSNavdeep Parhar 
22477951040fSNavdeep Parhar 		MPASS(wrq->ss_len > n);	/* WR had better wrap around. */
22487951040fSNavdeep Parhar 		bcopy(&wrq->ss[0], &eq->desc[wrq->ss_pidx], n);
22497951040fSNavdeep Parhar 		bcopy(&wrq->ss[n], &eq->desc[0], wrq->ss_len - n);
22507951040fSNavdeep Parhar 		wrq->tx_wrs_ss++;
22517951040fSNavdeep Parhar 	} else
22527951040fSNavdeep Parhar 		wrq->tx_wrs_direct++;
22537951040fSNavdeep Parhar 
22547951040fSNavdeep Parhar 	EQ_LOCK(eq);
22557951040fSNavdeep Parhar 	prev = TAILQ_PREV(cookie, wrq_incomplete_wrs, link);
22567951040fSNavdeep Parhar 	next = TAILQ_NEXT(cookie, link);
22577951040fSNavdeep Parhar 	if (prev == NULL) {
22587951040fSNavdeep Parhar 		MPASS(pidx == eq->dbidx);
22597951040fSNavdeep Parhar 		if (next == NULL || ndesc >= 16)
22607951040fSNavdeep Parhar 			ring_eq_db(wrq->adapter, eq, ndesc);
22617951040fSNavdeep Parhar 		else {
22627951040fSNavdeep Parhar 			MPASS(IDXDIFF(next->pidx, pidx, eq->sidx) == ndesc);
22637951040fSNavdeep Parhar 			next->pidx = pidx;
22647951040fSNavdeep Parhar 			next->ndesc += ndesc;
22657951040fSNavdeep Parhar 		}
22667951040fSNavdeep Parhar 	} else {
22677951040fSNavdeep Parhar 		MPASS(IDXDIFF(pidx, prev->pidx, eq->sidx) == prev->ndesc);
22687951040fSNavdeep Parhar 		prev->ndesc += ndesc;
22697951040fSNavdeep Parhar 	}
22707951040fSNavdeep Parhar 	TAILQ_REMOVE(&wrq->incomplete_wrs, cookie, link);
22717951040fSNavdeep Parhar 
22727951040fSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list))
22737951040fSNavdeep Parhar 		drain_wrq_wr_list(sc, wrq);
22747951040fSNavdeep Parhar 
22757951040fSNavdeep Parhar #ifdef INVARIANTS
22767951040fSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs)) {
22777951040fSNavdeep Parhar 		/* Doorbell must have caught up to the pidx. */
22787951040fSNavdeep Parhar 		MPASS(wrq->eq.pidx == wrq->eq.dbidx);
22797951040fSNavdeep Parhar 	}
22807951040fSNavdeep Parhar #endif
22817951040fSNavdeep Parhar 	EQ_UNLOCK(eq);
22827951040fSNavdeep Parhar }
22837951040fSNavdeep Parhar 
22847951040fSNavdeep Parhar static u_int
22857951040fSNavdeep Parhar can_resume_eth_tx(struct mp_ring *r)
22867951040fSNavdeep Parhar {
22877951040fSNavdeep Parhar 	struct sge_eq *eq = r->cookie;
22887951040fSNavdeep Parhar 
22897951040fSNavdeep Parhar 	return (total_available_tx_desc(eq) > eq->sidx / 8);
22907951040fSNavdeep Parhar }
22917951040fSNavdeep Parhar 
22927951040fSNavdeep Parhar static inline int
22937951040fSNavdeep Parhar cannot_use_txpkts(struct mbuf *m)
22947951040fSNavdeep Parhar {
22957951040fSNavdeep Parhar 	/* maybe put a GL limit too, to avoid silliness? */
22967951040fSNavdeep Parhar 
22977951040fSNavdeep Parhar 	return (needs_tso(m));
22987951040fSNavdeep Parhar }
22997951040fSNavdeep Parhar 
23007951040fSNavdeep Parhar /*
23017951040fSNavdeep Parhar  * r->items[cidx] to r->items[pidx], with a wraparound at r->size, are ready to
23027951040fSNavdeep Parhar  * be consumed.  Return the actual number consumed.  0 indicates a stall.
23037951040fSNavdeep Parhar  */
23047951040fSNavdeep Parhar static u_int
23057951040fSNavdeep Parhar eth_tx(struct mp_ring *r, u_int cidx, u_int pidx)
23067951040fSNavdeep Parhar {
23077951040fSNavdeep Parhar 	struct sge_txq *txq = r->cookie;
23087951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
23097951040fSNavdeep Parhar 	struct ifnet *ifp = txq->ifp;
2310fe2ebb76SJohn Baldwin 	struct vi_info *vi = ifp->if_softc;
2311fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
23127951040fSNavdeep Parhar 	struct adapter *sc = pi->adapter;
23137951040fSNavdeep Parhar 	u_int total, remaining;		/* # of packets */
23147951040fSNavdeep Parhar 	u_int available, dbdiff;	/* # of hardware descriptors */
23157951040fSNavdeep Parhar 	u_int n, next_cidx;
23167951040fSNavdeep Parhar 	struct mbuf *m0, *tail;
23177951040fSNavdeep Parhar 	struct txpkts txp;
23187951040fSNavdeep Parhar 	struct fw_eth_tx_pkts_wr *wr;	/* any fw WR struct will do */
23197951040fSNavdeep Parhar 
23207951040fSNavdeep Parhar 	remaining = IDXDIFF(pidx, cidx, r->size);
23217951040fSNavdeep Parhar 	MPASS(remaining > 0);	/* Must not be called without work to do. */
23227951040fSNavdeep Parhar 	total = 0;
23237951040fSNavdeep Parhar 
23247951040fSNavdeep Parhar 	TXQ_LOCK(txq);
23257951040fSNavdeep Parhar 	if (__predict_false((eq->flags & EQ_ENABLED) == 0)) {
23267951040fSNavdeep Parhar 		while (cidx != pidx) {
23277951040fSNavdeep Parhar 			m0 = r->items[cidx];
23287951040fSNavdeep Parhar 			m_freem(m0);
23297951040fSNavdeep Parhar 			if (++cidx == r->size)
23307951040fSNavdeep Parhar 				cidx = 0;
23317951040fSNavdeep Parhar 		}
23327951040fSNavdeep Parhar 		reclaim_tx_descs(txq, 2048);
23337951040fSNavdeep Parhar 		total = remaining;
23347951040fSNavdeep Parhar 		goto done;
23357951040fSNavdeep Parhar 	}
23367951040fSNavdeep Parhar 
23377951040fSNavdeep Parhar 	/* How many hardware descriptors do we have readily available. */
23387951040fSNavdeep Parhar 	if (eq->pidx == eq->cidx)
23397951040fSNavdeep Parhar 		available = eq->sidx - 1;
23407951040fSNavdeep Parhar 	else
23417951040fSNavdeep Parhar 		available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
23427951040fSNavdeep Parhar 	dbdiff = IDXDIFF(eq->pidx, eq->dbidx, eq->sidx);
23437951040fSNavdeep Parhar 
23447951040fSNavdeep Parhar 	while (remaining > 0) {
23457951040fSNavdeep Parhar 
23467951040fSNavdeep Parhar 		m0 = r->items[cidx];
23477951040fSNavdeep Parhar 		M_ASSERTPKTHDR(m0);
23487951040fSNavdeep Parhar 		MPASS(m0->m_nextpkt == NULL);
23497951040fSNavdeep Parhar 
23507951040fSNavdeep Parhar 		if (available < SGE_MAX_WR_NDESC) {
23517951040fSNavdeep Parhar 			available += reclaim_tx_descs(txq, 64);
23527951040fSNavdeep Parhar 			if (available < howmany(mbuf_len16(m0), EQ_ESIZE / 16))
23537951040fSNavdeep Parhar 				break;	/* out of descriptors */
23547951040fSNavdeep Parhar 		}
23557951040fSNavdeep Parhar 
23567951040fSNavdeep Parhar 		next_cidx = cidx + 1;
23577951040fSNavdeep Parhar 		if (__predict_false(next_cidx == r->size))
23587951040fSNavdeep Parhar 			next_cidx = 0;
23597951040fSNavdeep Parhar 
23607951040fSNavdeep Parhar 		wr = (void *)&eq->desc[eq->pidx];
23617951040fSNavdeep Parhar 		if (remaining > 1 &&
23627951040fSNavdeep Parhar 		    try_txpkts(m0, r->items[next_cidx], &txp, available) == 0) {
23637951040fSNavdeep Parhar 
23647951040fSNavdeep Parhar 			/* pkts at cidx, next_cidx should both be in txp. */
23657951040fSNavdeep Parhar 			MPASS(txp.npkt == 2);
23667951040fSNavdeep Parhar 			tail = r->items[next_cidx];
23677951040fSNavdeep Parhar 			MPASS(tail->m_nextpkt == NULL);
23687951040fSNavdeep Parhar 			ETHER_BPF_MTAP(ifp, m0);
23697951040fSNavdeep Parhar 			ETHER_BPF_MTAP(ifp, tail);
23707951040fSNavdeep Parhar 			m0->m_nextpkt = tail;
23717951040fSNavdeep Parhar 
23727951040fSNavdeep Parhar 			if (__predict_false(++next_cidx == r->size))
23737951040fSNavdeep Parhar 				next_cidx = 0;
23747951040fSNavdeep Parhar 
23757951040fSNavdeep Parhar 			while (next_cidx != pidx) {
23767951040fSNavdeep Parhar 				if (add_to_txpkts(r->items[next_cidx], &txp,
23777951040fSNavdeep Parhar 				    available) != 0)
23787951040fSNavdeep Parhar 					break;
23797951040fSNavdeep Parhar 				tail->m_nextpkt = r->items[next_cidx];
23807951040fSNavdeep Parhar 				tail = tail->m_nextpkt;
23817951040fSNavdeep Parhar 				ETHER_BPF_MTAP(ifp, tail);
23827951040fSNavdeep Parhar 				if (__predict_false(++next_cidx == r->size))
23837951040fSNavdeep Parhar 					next_cidx = 0;
23847951040fSNavdeep Parhar 			}
23857951040fSNavdeep Parhar 
23867951040fSNavdeep Parhar 			n = write_txpkts_wr(txq, wr, m0, &txp, available);
23877951040fSNavdeep Parhar 			total += txp.npkt;
23887951040fSNavdeep Parhar 			remaining -= txp.npkt;
23897951040fSNavdeep Parhar 		} else {
23907951040fSNavdeep Parhar 			total++;
23917951040fSNavdeep Parhar 			remaining--;
23927951040fSNavdeep Parhar 			n = write_txpkt_wr(txq, (void *)wr, m0, available);
23937951040fSNavdeep Parhar 			ETHER_BPF_MTAP(ifp, m0);
23947951040fSNavdeep Parhar 		}
23957951040fSNavdeep Parhar 		MPASS(n >= 1 && n <= available && n <= SGE_MAX_WR_NDESC);
23967951040fSNavdeep Parhar 
23977951040fSNavdeep Parhar 		available -= n;
23987951040fSNavdeep Parhar 		dbdiff += n;
23997951040fSNavdeep Parhar 		IDXINCR(eq->pidx, n, eq->sidx);
24007951040fSNavdeep Parhar 
24017951040fSNavdeep Parhar 		if (total_available_tx_desc(eq) < eq->sidx / 4 &&
24027951040fSNavdeep Parhar 		    atomic_cmpset_int(&eq->equiq, 0, 1)) {
24037951040fSNavdeep Parhar 			wr->equiq_to_len16 |= htobe32(F_FW_WR_EQUIQ |
24047951040fSNavdeep Parhar 			    F_FW_WR_EQUEQ);
24057951040fSNavdeep Parhar 			eq->equeqidx = eq->pidx;
24067951040fSNavdeep Parhar 		} else if (IDXDIFF(eq->pidx, eq->equeqidx, eq->sidx) >= 32) {
24077951040fSNavdeep Parhar 			wr->equiq_to_len16 |= htobe32(F_FW_WR_EQUEQ);
24087951040fSNavdeep Parhar 			eq->equeqidx = eq->pidx;
24097951040fSNavdeep Parhar 		}
24107951040fSNavdeep Parhar 
24117951040fSNavdeep Parhar 		if (dbdiff >= 16 && remaining >= 4) {
24127951040fSNavdeep Parhar 			ring_eq_db(sc, eq, dbdiff);
24137951040fSNavdeep Parhar 			available += reclaim_tx_descs(txq, 4 * dbdiff);
24147951040fSNavdeep Parhar 			dbdiff = 0;
24157951040fSNavdeep Parhar 		}
24167951040fSNavdeep Parhar 
24177951040fSNavdeep Parhar 		cidx = next_cidx;
24187951040fSNavdeep Parhar 	}
24197951040fSNavdeep Parhar 	if (dbdiff != 0) {
24207951040fSNavdeep Parhar 		ring_eq_db(sc, eq, dbdiff);
24217951040fSNavdeep Parhar 		reclaim_tx_descs(txq, 32);
24227951040fSNavdeep Parhar 	}
24237951040fSNavdeep Parhar done:
24247951040fSNavdeep Parhar 	TXQ_UNLOCK(txq);
24257951040fSNavdeep Parhar 
24267951040fSNavdeep Parhar 	return (total);
2427733b9277SNavdeep Parhar }
2428733b9277SNavdeep Parhar 
242954e4ee71SNavdeep Parhar static inline void
243054e4ee71SNavdeep Parhar init_iq(struct sge_iq *iq, struct adapter *sc, int tmr_idx, int pktc_idx,
2431b2daa9a9SNavdeep Parhar     int qsize)
243254e4ee71SNavdeep Parhar {
2433b2daa9a9SNavdeep Parhar 
243454e4ee71SNavdeep Parhar 	KASSERT(tmr_idx >= 0 && tmr_idx < SGE_NTIMERS,
243554e4ee71SNavdeep Parhar 	    ("%s: bad tmr_idx %d", __func__, tmr_idx));
243654e4ee71SNavdeep Parhar 	KASSERT(pktc_idx < SGE_NCOUNTERS,	/* -ve is ok, means don't use */
243754e4ee71SNavdeep Parhar 	    ("%s: bad pktc_idx %d", __func__, pktc_idx));
243854e4ee71SNavdeep Parhar 
243954e4ee71SNavdeep Parhar 	iq->flags = 0;
244054e4ee71SNavdeep Parhar 	iq->adapter = sc;
24417a32954cSNavdeep Parhar 	iq->intr_params = V_QINTR_TIMER_IDX(tmr_idx);
24427a32954cSNavdeep Parhar 	iq->intr_pktc_idx = SGE_NCOUNTERS - 1;
24437a32954cSNavdeep Parhar 	if (pktc_idx >= 0) {
24447a32954cSNavdeep Parhar 		iq->intr_params |= F_QINTR_CNT_EN;
244554e4ee71SNavdeep Parhar 		iq->intr_pktc_idx = pktc_idx;
24467a32954cSNavdeep Parhar 	}
2447d14b0ac1SNavdeep Parhar 	iq->qsize = roundup2(qsize, 16);	/* See FW_IQ_CMD/iqsize */
2448b2daa9a9SNavdeep Parhar 	iq->sidx = iq->qsize - spg_len / IQ_ESIZE;
244954e4ee71SNavdeep Parhar }
245054e4ee71SNavdeep Parhar 
245154e4ee71SNavdeep Parhar static inline void
2452e3207e19SNavdeep Parhar init_fl(struct adapter *sc, struct sge_fl *fl, int qsize, int maxp, char *name)
245354e4ee71SNavdeep Parhar {
24541458bff9SNavdeep Parhar 
245554e4ee71SNavdeep Parhar 	fl->qsize = qsize;
24564d6db4e0SNavdeep Parhar 	fl->sidx = qsize - spg_len / EQ_ESIZE;
245754e4ee71SNavdeep Parhar 	strlcpy(fl->lockname, name, sizeof(fl->lockname));
2458e3207e19SNavdeep Parhar 	if (sc->flags & BUF_PACKING_OK &&
2459e3207e19SNavdeep Parhar 	    ((!is_t4(sc) && buffer_packing) ||	/* T5+: enabled unless 0 */
2460e3207e19SNavdeep Parhar 	    (is_t4(sc) && buffer_packing == 1)))/* T4: disabled unless 1 */
24611458bff9SNavdeep Parhar 		fl->flags |= FL_BUF_PACKING;
246238035ed6SNavdeep Parhar 	find_best_refill_source(sc, fl, maxp);
246338035ed6SNavdeep Parhar 	find_safe_refill_source(sc, fl);
246454e4ee71SNavdeep Parhar }
246554e4ee71SNavdeep Parhar 
246654e4ee71SNavdeep Parhar static inline void
2467733b9277SNavdeep Parhar init_eq(struct sge_eq *eq, int eqtype, int qsize, uint8_t tx_chan,
2468733b9277SNavdeep Parhar     uint16_t iqid, char *name)
246954e4ee71SNavdeep Parhar {
2470733b9277SNavdeep Parhar 	KASSERT(eqtype <= EQ_TYPEMASK, ("%s: bad qtype %d", __func__, eqtype));
2471733b9277SNavdeep Parhar 
2472733b9277SNavdeep Parhar 	eq->flags = eqtype & EQ_TYPEMASK;
2473733b9277SNavdeep Parhar 	eq->tx_chan = tx_chan;
2474733b9277SNavdeep Parhar 	eq->iqid = iqid;
24757951040fSNavdeep Parhar 	eq->sidx = qsize - spg_len / EQ_ESIZE;
2476f7dfe243SNavdeep Parhar 	strlcpy(eq->lockname, name, sizeof(eq->lockname));
247754e4ee71SNavdeep Parhar }
247854e4ee71SNavdeep Parhar 
247954e4ee71SNavdeep Parhar static int
248054e4ee71SNavdeep Parhar alloc_ring(struct adapter *sc, size_t len, bus_dma_tag_t *tag,
248154e4ee71SNavdeep Parhar     bus_dmamap_t *map, bus_addr_t *pa, void **va)
248254e4ee71SNavdeep Parhar {
248354e4ee71SNavdeep Parhar 	int rc;
248454e4ee71SNavdeep Parhar 
248554e4ee71SNavdeep Parhar 	rc = bus_dma_tag_create(sc->dmat, 512, 0, BUS_SPACE_MAXADDR,
248654e4ee71SNavdeep Parhar 	    BUS_SPACE_MAXADDR, NULL, NULL, len, 1, len, 0, NULL, NULL, tag);
248754e4ee71SNavdeep Parhar 	if (rc != 0) {
248854e4ee71SNavdeep Parhar 		device_printf(sc->dev, "cannot allocate DMA tag: %d\n", rc);
248954e4ee71SNavdeep Parhar 		goto done;
249054e4ee71SNavdeep Parhar 	}
249154e4ee71SNavdeep Parhar 
249254e4ee71SNavdeep Parhar 	rc = bus_dmamem_alloc(*tag, va,
249354e4ee71SNavdeep Parhar 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, map);
249454e4ee71SNavdeep Parhar 	if (rc != 0) {
249554e4ee71SNavdeep Parhar 		device_printf(sc->dev, "cannot allocate DMA memory: %d\n", rc);
249654e4ee71SNavdeep Parhar 		goto done;
249754e4ee71SNavdeep Parhar 	}
249854e4ee71SNavdeep Parhar 
249954e4ee71SNavdeep Parhar 	rc = bus_dmamap_load(*tag, *map, *va, len, oneseg_dma_callback, pa, 0);
250054e4ee71SNavdeep Parhar 	if (rc != 0) {
250154e4ee71SNavdeep Parhar 		device_printf(sc->dev, "cannot load DMA map: %d\n", rc);
250254e4ee71SNavdeep Parhar 		goto done;
250354e4ee71SNavdeep Parhar 	}
250454e4ee71SNavdeep Parhar done:
250554e4ee71SNavdeep Parhar 	if (rc)
250654e4ee71SNavdeep Parhar 		free_ring(sc, *tag, *map, *pa, *va);
250754e4ee71SNavdeep Parhar 
250854e4ee71SNavdeep Parhar 	return (rc);
250954e4ee71SNavdeep Parhar }
251054e4ee71SNavdeep Parhar 
251154e4ee71SNavdeep Parhar static int
251254e4ee71SNavdeep Parhar free_ring(struct adapter *sc, bus_dma_tag_t tag, bus_dmamap_t map,
251354e4ee71SNavdeep Parhar     bus_addr_t pa, void *va)
251454e4ee71SNavdeep Parhar {
251554e4ee71SNavdeep Parhar 	if (pa)
251654e4ee71SNavdeep Parhar 		bus_dmamap_unload(tag, map);
251754e4ee71SNavdeep Parhar 	if (va)
251854e4ee71SNavdeep Parhar 		bus_dmamem_free(tag, va, map);
251954e4ee71SNavdeep Parhar 	if (tag)
252054e4ee71SNavdeep Parhar 		bus_dma_tag_destroy(tag);
252154e4ee71SNavdeep Parhar 
252254e4ee71SNavdeep Parhar 	return (0);
252354e4ee71SNavdeep Parhar }
252454e4ee71SNavdeep Parhar 
252554e4ee71SNavdeep Parhar /*
252654e4ee71SNavdeep Parhar  * Allocates the ring for an ingress queue and an optional freelist.  If the
252754e4ee71SNavdeep Parhar  * freelist is specified it will be allocated and then associated with the
252854e4ee71SNavdeep Parhar  * ingress queue.
252954e4ee71SNavdeep Parhar  *
253054e4ee71SNavdeep Parhar  * Returns errno on failure.  Resources allocated up to that point may still be
253154e4ee71SNavdeep Parhar  * allocated.  Caller is responsible for cleanup in case this function fails.
253254e4ee71SNavdeep Parhar  *
2533733b9277SNavdeep Parhar  * If the ingress queue will take interrupts directly (iq->flags & IQ_INTR) then
253454e4ee71SNavdeep Parhar  * the intr_idx specifies the vector, starting from 0.  Otherwise it specifies
2535733b9277SNavdeep Parhar  * the abs_id of the ingress queue to which its interrupts should be forwarded.
253654e4ee71SNavdeep Parhar  */
253754e4ee71SNavdeep Parhar static int
2538fe2ebb76SJohn Baldwin alloc_iq_fl(struct vi_info *vi, struct sge_iq *iq, struct sge_fl *fl,
2539bc14b14dSNavdeep Parhar     int intr_idx, int cong)
254054e4ee71SNavdeep Parhar {
254154e4ee71SNavdeep Parhar 	int rc, i, cntxt_id;
254254e4ee71SNavdeep Parhar 	size_t len;
254354e4ee71SNavdeep Parhar 	struct fw_iq_cmd c;
2544fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
254554e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
254654e4ee71SNavdeep Parhar 	__be32 v = 0;
254754e4ee71SNavdeep Parhar 
2548b2daa9a9SNavdeep Parhar 	len = iq->qsize * IQ_ESIZE;
254954e4ee71SNavdeep Parhar 	rc = alloc_ring(sc, len, &iq->desc_tag, &iq->desc_map, &iq->ba,
255054e4ee71SNavdeep Parhar 	    (void **)&iq->desc);
255154e4ee71SNavdeep Parhar 	if (rc != 0)
255254e4ee71SNavdeep Parhar 		return (rc);
255354e4ee71SNavdeep Parhar 
255454e4ee71SNavdeep Parhar 	bzero(&c, sizeof(c));
255554e4ee71SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_IQ_CMD) | F_FW_CMD_REQUEST |
255654e4ee71SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_IQ_CMD_PFN(sc->pf) |
255754e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_VFN(0));
255854e4ee71SNavdeep Parhar 
255954e4ee71SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_IQ_CMD_ALLOC | F_FW_IQ_CMD_IQSTART |
256054e4ee71SNavdeep Parhar 	    FW_LEN16(c));
256154e4ee71SNavdeep Parhar 
256254e4ee71SNavdeep Parhar 	/* Special handling for firmware event queue */
256354e4ee71SNavdeep Parhar 	if (iq == &sc->sge.fwq)
256454e4ee71SNavdeep Parhar 		v |= F_FW_IQ_CMD_IQASYNCH;
256554e4ee71SNavdeep Parhar 
2566733b9277SNavdeep Parhar 	if (iq->flags & IQ_INTR) {
256754e4ee71SNavdeep Parhar 		KASSERT(intr_idx < sc->intr_count,
256854e4ee71SNavdeep Parhar 		    ("%s: invalid direct intr_idx %d", __func__, intr_idx));
2569733b9277SNavdeep Parhar 	} else
2570733b9277SNavdeep Parhar 		v |= F_FW_IQ_CMD_IQANDST;
257154e4ee71SNavdeep Parhar 	v |= V_FW_IQ_CMD_IQANDSTINDEX(intr_idx);
257254e4ee71SNavdeep Parhar 
257354e4ee71SNavdeep Parhar 	c.type_to_iqandstindex = htobe32(v |
257454e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_TYPE(FW_IQ_TYPE_FL_INT_CAP) |
2575fe2ebb76SJohn Baldwin 	    V_FW_IQ_CMD_VIID(vi->viid) |
257654e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_IQANUD(X_UPDATEDELIVERY_INTERRUPT));
257754e4ee71SNavdeep Parhar 	c.iqdroprss_to_iqesize = htobe16(V_FW_IQ_CMD_IQPCIECH(pi->tx_chan) |
257854e4ee71SNavdeep Parhar 	    F_FW_IQ_CMD_IQGTSMODE |
257954e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_IQINTCNTTHRESH(iq->intr_pktc_idx) |
2580b2daa9a9SNavdeep Parhar 	    V_FW_IQ_CMD_IQESIZE(ilog2(IQ_ESIZE) - 4));
258154e4ee71SNavdeep Parhar 	c.iqsize = htobe16(iq->qsize);
258254e4ee71SNavdeep Parhar 	c.iqaddr = htobe64(iq->ba);
2583bc14b14dSNavdeep Parhar 	if (cong >= 0)
2584bc14b14dSNavdeep Parhar 		c.iqns_to_fl0congen = htobe32(F_FW_IQ_CMD_IQFLINTCONGEN);
258554e4ee71SNavdeep Parhar 
258654e4ee71SNavdeep Parhar 	if (fl) {
258754e4ee71SNavdeep Parhar 		mtx_init(&fl->fl_lock, fl->lockname, NULL, MTX_DEF);
258854e4ee71SNavdeep Parhar 
2589b2daa9a9SNavdeep Parhar 		len = fl->qsize * EQ_ESIZE;
259054e4ee71SNavdeep Parhar 		rc = alloc_ring(sc, len, &fl->desc_tag, &fl->desc_map,
259154e4ee71SNavdeep Parhar 		    &fl->ba, (void **)&fl->desc);
259254e4ee71SNavdeep Parhar 		if (rc)
259354e4ee71SNavdeep Parhar 			return (rc);
259454e4ee71SNavdeep Parhar 
259554e4ee71SNavdeep Parhar 		/* Allocate space for one software descriptor per buffer. */
259654e4ee71SNavdeep Parhar 		rc = alloc_fl_sdesc(fl);
259754e4ee71SNavdeep Parhar 		if (rc != 0) {
259854e4ee71SNavdeep Parhar 			device_printf(sc->dev,
259954e4ee71SNavdeep Parhar 			    "failed to setup fl software descriptors: %d\n",
260054e4ee71SNavdeep Parhar 			    rc);
260154e4ee71SNavdeep Parhar 			return (rc);
260254e4ee71SNavdeep Parhar 		}
26034d6db4e0SNavdeep Parhar 
26044d6db4e0SNavdeep Parhar 		if (fl->flags & FL_BUF_PACKING) {
26054d6db4e0SNavdeep Parhar 			fl->lowat = roundup2(sc->sge.fl_starve_threshold2, 8);
2606e3207e19SNavdeep Parhar 			fl->buf_boundary = sc->sge.pack_boundary;
26074d6db4e0SNavdeep Parhar 		} else {
26084d6db4e0SNavdeep Parhar 			fl->lowat = roundup2(sc->sge.fl_starve_threshold, 8);
2609e3207e19SNavdeep Parhar 			fl->buf_boundary = 16;
26104d6db4e0SNavdeep Parhar 		}
2611e3207e19SNavdeep Parhar 		if (fl_pad && fl->buf_boundary < sc->sge.pad_boundary)
2612e3207e19SNavdeep Parhar 			fl->buf_boundary = sc->sge.pad_boundary;
261354e4ee71SNavdeep Parhar 
2614214c3582SNavdeep Parhar 		c.iqns_to_fl0congen |=
2615bc14b14dSNavdeep Parhar 		    htobe32(V_FW_IQ_CMD_FL0HOSTFCMODE(X_HOSTFCMODE_NONE) |
2616bc14b14dSNavdeep Parhar 			F_FW_IQ_CMD_FL0FETCHRO | F_FW_IQ_CMD_FL0DATARO |
26171458bff9SNavdeep Parhar 			(fl_pad ? F_FW_IQ_CMD_FL0PADEN : 0) |
26181458bff9SNavdeep Parhar 			(fl->flags & FL_BUF_PACKING ? F_FW_IQ_CMD_FL0PACKEN :
26191458bff9SNavdeep Parhar 			    0));
2620bc14b14dSNavdeep Parhar 		if (cong >= 0) {
2621bc14b14dSNavdeep Parhar 			c.iqns_to_fl0congen |=
2622bc14b14dSNavdeep Parhar 				htobe32(V_FW_IQ_CMD_FL0CNGCHMAP(cong) |
2623bc14b14dSNavdeep Parhar 				    F_FW_IQ_CMD_FL0CONGCIF |
2624bc14b14dSNavdeep Parhar 				    F_FW_IQ_CMD_FL0CONGEN);
2625bc14b14dSNavdeep Parhar 		}
262654e4ee71SNavdeep Parhar 		c.fl0dcaen_to_fl0cidxfthresh =
26276af2071bSNavdeep Parhar 		    htobe16(V_FW_IQ_CMD_FL0FBMIN(X_FETCHBURSTMIN_128B) |
262854e4ee71SNavdeep Parhar 			V_FW_IQ_CMD_FL0FBMAX(X_FETCHBURSTMAX_512B));
262954e4ee71SNavdeep Parhar 		c.fl0size = htobe16(fl->qsize);
263054e4ee71SNavdeep Parhar 		c.fl0addr = htobe64(fl->ba);
263154e4ee71SNavdeep Parhar 	}
263254e4ee71SNavdeep Parhar 
263354e4ee71SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
263454e4ee71SNavdeep Parhar 	if (rc != 0) {
263554e4ee71SNavdeep Parhar 		device_printf(sc->dev,
263654e4ee71SNavdeep Parhar 		    "failed to create ingress queue: %d\n", rc);
263754e4ee71SNavdeep Parhar 		return (rc);
263854e4ee71SNavdeep Parhar 	}
263954e4ee71SNavdeep Parhar 
264054e4ee71SNavdeep Parhar 	iq->cidx = 0;
2641b2daa9a9SNavdeep Parhar 	iq->gen = F_RSPD_GEN;
264254e4ee71SNavdeep Parhar 	iq->intr_next = iq->intr_params;
264354e4ee71SNavdeep Parhar 	iq->cntxt_id = be16toh(c.iqid);
264454e4ee71SNavdeep Parhar 	iq->abs_id = be16toh(c.physiqid);
2645733b9277SNavdeep Parhar 	iq->flags |= IQ_ALLOCATED;
264654e4ee71SNavdeep Parhar 
264754e4ee71SNavdeep Parhar 	cntxt_id = iq->cntxt_id - sc->sge.iq_start;
2648733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.niq) {
2649733b9277SNavdeep Parhar 		panic ("%s: iq->cntxt_id (%d) more than the max (%d)", __func__,
2650733b9277SNavdeep Parhar 		    cntxt_id, sc->sge.niq - 1);
2651733b9277SNavdeep Parhar 	}
265254e4ee71SNavdeep Parhar 	sc->sge.iqmap[cntxt_id] = iq;
265354e4ee71SNavdeep Parhar 
265454e4ee71SNavdeep Parhar 	if (fl) {
26554d6db4e0SNavdeep Parhar 		u_int qid;
26564d6db4e0SNavdeep Parhar 
26574d6db4e0SNavdeep Parhar 		iq->flags |= IQ_HAS_FL;
265854e4ee71SNavdeep Parhar 		fl->cntxt_id = be16toh(c.fl0id);
265954e4ee71SNavdeep Parhar 		fl->pidx = fl->cidx = 0;
266054e4ee71SNavdeep Parhar 
26619f1f7ec9SNavdeep Parhar 		cntxt_id = fl->cntxt_id - sc->sge.eq_start;
2662733b9277SNavdeep Parhar 		if (cntxt_id >= sc->sge.neq) {
2663733b9277SNavdeep Parhar 			panic("%s: fl->cntxt_id (%d) more than the max (%d)",
2664733b9277SNavdeep Parhar 			    __func__, cntxt_id, sc->sge.neq - 1);
2665733b9277SNavdeep Parhar 		}
266654e4ee71SNavdeep Parhar 		sc->sge.eqmap[cntxt_id] = (void *)fl;
266754e4ee71SNavdeep Parhar 
26684d6db4e0SNavdeep Parhar 		qid = fl->cntxt_id;
26694d6db4e0SNavdeep Parhar 		if (isset(&sc->doorbells, DOORBELL_UDB)) {
26704d6db4e0SNavdeep Parhar 			uint32_t s_qpp = sc->sge.eq_s_qpp;
26714d6db4e0SNavdeep Parhar 			uint32_t mask = (1 << s_qpp) - 1;
26724d6db4e0SNavdeep Parhar 			volatile uint8_t *udb;
26734d6db4e0SNavdeep Parhar 
26744d6db4e0SNavdeep Parhar 			udb = sc->udbs_base + UDBS_DB_OFFSET;
26754d6db4e0SNavdeep Parhar 			udb += (qid >> s_qpp) << PAGE_SHIFT;
26764d6db4e0SNavdeep Parhar 			qid &= mask;
26774d6db4e0SNavdeep Parhar 			if (qid < PAGE_SIZE / UDBS_SEG_SIZE) {
26784d6db4e0SNavdeep Parhar 				udb += qid << UDBS_SEG_SHIFT;
26794d6db4e0SNavdeep Parhar 				qid = 0;
26804d6db4e0SNavdeep Parhar 			}
26814d6db4e0SNavdeep Parhar 			fl->udb = (volatile void *)udb;
26824d6db4e0SNavdeep Parhar 		}
2683*d1205d09SNavdeep Parhar 		fl->dbval = V_QID(qid) | sc->chip_params->sge_fl_db;
26844d6db4e0SNavdeep Parhar 
268554e4ee71SNavdeep Parhar 		FL_LOCK(fl);
2686733b9277SNavdeep Parhar 		/* Enough to make sure the SGE doesn't think it's starved */
2687733b9277SNavdeep Parhar 		refill_fl(sc, fl, fl->lowat);
268854e4ee71SNavdeep Parhar 		FL_UNLOCK(fl);
268954e4ee71SNavdeep Parhar 	}
269054e4ee71SNavdeep Parhar 
2691ba41ec48SNavdeep Parhar 	if (is_t5(sc) && cong >= 0) {
2692ba41ec48SNavdeep Parhar 		uint32_t param, val;
2693ba41ec48SNavdeep Parhar 
2694ba41ec48SNavdeep Parhar 		param = V_FW_PARAMS_MNEM(FW_PARAMS_MNEM_DMAQ) |
2695ba41ec48SNavdeep Parhar 		    V_FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_DMAQ_CONM_CTXT) |
2696ba41ec48SNavdeep Parhar 		    V_FW_PARAMS_PARAM_YZ(iq->cntxt_id);
269773cd9220SNavdeep Parhar 		if (cong == 0)
269873cd9220SNavdeep Parhar 			val = 1 << 19;
269973cd9220SNavdeep Parhar 		else {
270073cd9220SNavdeep Parhar 			val = 2 << 19;
270173cd9220SNavdeep Parhar 			for (i = 0; i < 4; i++) {
270273cd9220SNavdeep Parhar 				if (cong & (1 << i))
270373cd9220SNavdeep Parhar 					val |= 1 << (i << 2);
270473cd9220SNavdeep Parhar 			}
270573cd9220SNavdeep Parhar 		}
270673cd9220SNavdeep Parhar 
2707ba41ec48SNavdeep Parhar 		rc = -t4_set_params(sc, sc->mbox, sc->pf, 0, 1, &param, &val);
2708ba41ec48SNavdeep Parhar 		if (rc != 0) {
2709ba41ec48SNavdeep Parhar 			/* report error but carry on */
2710ba41ec48SNavdeep Parhar 			device_printf(sc->dev,
2711ba41ec48SNavdeep Parhar 			    "failed to set congestion manager context for "
2712ba41ec48SNavdeep Parhar 			    "ingress queue %d: %d\n", iq->cntxt_id, rc);
2713ba41ec48SNavdeep Parhar 		}
2714ba41ec48SNavdeep Parhar 	}
2715ba41ec48SNavdeep Parhar 
271654e4ee71SNavdeep Parhar 	/* Enable IQ interrupts */
2717733b9277SNavdeep Parhar 	atomic_store_rel_int(&iq->state, IQS_IDLE);
271854e4ee71SNavdeep Parhar 	t4_write_reg(sc, MYPF_REG(A_SGE_PF_GTS), V_SEINTARM(iq->intr_params) |
271954e4ee71SNavdeep Parhar 	    V_INGRESSQID(iq->cntxt_id));
272054e4ee71SNavdeep Parhar 
272154e4ee71SNavdeep Parhar 	return (0);
272254e4ee71SNavdeep Parhar }
272354e4ee71SNavdeep Parhar 
272454e4ee71SNavdeep Parhar static int
2725fe2ebb76SJohn Baldwin free_iq_fl(struct vi_info *vi, struct sge_iq *iq, struct sge_fl *fl)
272654e4ee71SNavdeep Parhar {
272738035ed6SNavdeep Parhar 	int rc;
272854e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
272954e4ee71SNavdeep Parhar 	device_t dev;
273054e4ee71SNavdeep Parhar 
273154e4ee71SNavdeep Parhar 	if (sc == NULL)
273254e4ee71SNavdeep Parhar 		return (0);	/* nothing to do */
273354e4ee71SNavdeep Parhar 
2734fe2ebb76SJohn Baldwin 	dev = vi ? vi->dev : sc->dev;
273554e4ee71SNavdeep Parhar 
273654e4ee71SNavdeep Parhar 	if (iq->flags & IQ_ALLOCATED) {
273754e4ee71SNavdeep Parhar 		rc = -t4_iq_free(sc, sc->mbox, sc->pf, 0,
273854e4ee71SNavdeep Parhar 		    FW_IQ_TYPE_FL_INT_CAP, iq->cntxt_id,
273954e4ee71SNavdeep Parhar 		    fl ? fl->cntxt_id : 0xffff, 0xffff);
274054e4ee71SNavdeep Parhar 		if (rc != 0) {
274154e4ee71SNavdeep Parhar 			device_printf(dev,
274254e4ee71SNavdeep Parhar 			    "failed to free queue %p: %d\n", iq, rc);
274354e4ee71SNavdeep Parhar 			return (rc);
274454e4ee71SNavdeep Parhar 		}
274554e4ee71SNavdeep Parhar 		iq->flags &= ~IQ_ALLOCATED;
274654e4ee71SNavdeep Parhar 	}
274754e4ee71SNavdeep Parhar 
274854e4ee71SNavdeep Parhar 	free_ring(sc, iq->desc_tag, iq->desc_map, iq->ba, iq->desc);
274954e4ee71SNavdeep Parhar 
275054e4ee71SNavdeep Parhar 	bzero(iq, sizeof(*iq));
275154e4ee71SNavdeep Parhar 
275254e4ee71SNavdeep Parhar 	if (fl) {
275354e4ee71SNavdeep Parhar 		free_ring(sc, fl->desc_tag, fl->desc_map, fl->ba,
275454e4ee71SNavdeep Parhar 		    fl->desc);
275554e4ee71SNavdeep Parhar 
2756aa9a5cc0SNavdeep Parhar 		if (fl->sdesc)
27571458bff9SNavdeep Parhar 			free_fl_sdesc(sc, fl);
27581458bff9SNavdeep Parhar 
275954e4ee71SNavdeep Parhar 		if (mtx_initialized(&fl->fl_lock))
276054e4ee71SNavdeep Parhar 			mtx_destroy(&fl->fl_lock);
276154e4ee71SNavdeep Parhar 
276254e4ee71SNavdeep Parhar 		bzero(fl, sizeof(*fl));
276354e4ee71SNavdeep Parhar 	}
276454e4ee71SNavdeep Parhar 
276554e4ee71SNavdeep Parhar 	return (0);
276654e4ee71SNavdeep Parhar }
276754e4ee71SNavdeep Parhar 
276838035ed6SNavdeep Parhar static void
276938035ed6SNavdeep Parhar add_fl_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid,
277038035ed6SNavdeep Parhar     struct sge_fl *fl)
277138035ed6SNavdeep Parhar {
277238035ed6SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
277338035ed6SNavdeep Parhar 
277438035ed6SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "fl", CTLFLAG_RD, NULL,
277538035ed6SNavdeep Parhar 	    "freelist");
277638035ed6SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
277738035ed6SNavdeep Parhar 
277838035ed6SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id",
277938035ed6SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &fl->cntxt_id, 0, sysctl_uint16, "I",
278038035ed6SNavdeep Parhar 	    "SGE context id of the freelist");
2781e3207e19SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "padding", CTLFLAG_RD, NULL,
2782e3207e19SNavdeep Parhar 	    fl_pad ? 1 : 0, "padding enabled");
2783e3207e19SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "packing", CTLFLAG_RD, NULL,
2784e3207e19SNavdeep Parhar 	    fl->flags & FL_BUF_PACKING ? 1 : 0, "packing enabled");
278538035ed6SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, &fl->cidx,
278638035ed6SNavdeep Parhar 	    0, "consumer index");
278738035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
278838035ed6SNavdeep Parhar 		SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "rx_offset",
278938035ed6SNavdeep Parhar 		    CTLFLAG_RD, &fl->rx_offset, 0, "packing rx offset");
279038035ed6SNavdeep Parhar 	}
279138035ed6SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD, &fl->pidx,
279238035ed6SNavdeep Parhar 	    0, "producer index");
279338035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "mbuf_allocated",
279438035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->mbuf_allocated, "# of mbuf allocated");
279538035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "mbuf_inlined",
279638035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->mbuf_inlined, "# of mbuf inlined in clusters");
279738035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_allocated",
279838035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_allocated, "# of clusters allocated");
279938035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_recycled",
280038035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_recycled, "# of clusters recycled");
280138035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_fast_recycled",
280238035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_fast_recycled, "# of clusters recycled (fast)");
280338035ed6SNavdeep Parhar }
280438035ed6SNavdeep Parhar 
280554e4ee71SNavdeep Parhar static int
2806733b9277SNavdeep Parhar alloc_fwq(struct adapter *sc)
280754e4ee71SNavdeep Parhar {
2808733b9277SNavdeep Parhar 	int rc, intr_idx;
280956599263SNavdeep Parhar 	struct sge_iq *fwq = &sc->sge.fwq;
2810733b9277SNavdeep Parhar 	struct sysctl_oid *oid = device_get_sysctl_tree(sc->dev);
2811733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
281256599263SNavdeep Parhar 
2813b2daa9a9SNavdeep Parhar 	init_iq(fwq, sc, 0, 0, FW_IQ_QSIZE);
2814733b9277SNavdeep Parhar 	fwq->flags |= IQ_INTR;	/* always */
2815733b9277SNavdeep Parhar 	intr_idx = sc->intr_count > 1 ? 1 : 0;
2816fe2ebb76SJohn Baldwin 	rc = alloc_iq_fl(&sc->port[0]->vi[0], fwq, NULL, intr_idx, -1);
2817733b9277SNavdeep Parhar 	if (rc != 0) {
2818733b9277SNavdeep Parhar 		device_printf(sc->dev,
2819733b9277SNavdeep Parhar 		    "failed to create firmware event queue: %d\n", rc);
282056599263SNavdeep Parhar 		return (rc);
2821733b9277SNavdeep Parhar 	}
282256599263SNavdeep Parhar 
2823733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&sc->ctx, children, OID_AUTO, "fwq", CTLFLAG_RD,
2824733b9277SNavdeep Parhar 	    NULL, "firmware event queue");
2825733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
282656599263SNavdeep Parhar 
282759bc8ce0SNavdeep Parhar 	SYSCTL_ADD_PROC(&sc->ctx, children, OID_AUTO, "abs_id",
282859bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &fwq->abs_id, 0, sysctl_uint16, "I",
282959bc8ce0SNavdeep Parhar 	    "absolute id of the queue");
283059bc8ce0SNavdeep Parhar 	SYSCTL_ADD_PROC(&sc->ctx, children, OID_AUTO, "cntxt_id",
283159bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &fwq->cntxt_id, 0, sysctl_uint16, "I",
283259bc8ce0SNavdeep Parhar 	    "SGE context id of the queue");
283356599263SNavdeep Parhar 	SYSCTL_ADD_PROC(&sc->ctx, children, OID_AUTO, "cidx",
283456599263SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &fwq->cidx, 0, sysctl_uint16, "I",
283556599263SNavdeep Parhar 	    "consumer index");
283656599263SNavdeep Parhar 
2837733b9277SNavdeep Parhar 	return (0);
2838733b9277SNavdeep Parhar }
2839733b9277SNavdeep Parhar 
2840733b9277SNavdeep Parhar static int
2841733b9277SNavdeep Parhar free_fwq(struct adapter *sc)
2842733b9277SNavdeep Parhar {
2843733b9277SNavdeep Parhar 	return free_iq_fl(NULL, &sc->sge.fwq, NULL);
2844733b9277SNavdeep Parhar }
2845733b9277SNavdeep Parhar 
2846733b9277SNavdeep Parhar static int
2847733b9277SNavdeep Parhar alloc_mgmtq(struct adapter *sc)
2848733b9277SNavdeep Parhar {
2849733b9277SNavdeep Parhar 	int rc;
2850733b9277SNavdeep Parhar 	struct sge_wrq *mgmtq = &sc->sge.mgmtq;
2851733b9277SNavdeep Parhar 	char name[16];
2852733b9277SNavdeep Parhar 	struct sysctl_oid *oid = device_get_sysctl_tree(sc->dev);
2853733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
2854733b9277SNavdeep Parhar 
2855733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&sc->ctx, children, OID_AUTO, "mgmtq", CTLFLAG_RD,
2856733b9277SNavdeep Parhar 	    NULL, "management queue");
2857733b9277SNavdeep Parhar 
2858733b9277SNavdeep Parhar 	snprintf(name, sizeof(name), "%s mgmtq", device_get_nameunit(sc->dev));
2859733b9277SNavdeep Parhar 	init_eq(&mgmtq->eq, EQ_CTRL, CTRL_EQ_QSIZE, sc->port[0]->tx_chan,
2860733b9277SNavdeep Parhar 	    sc->sge.fwq.cntxt_id, name);
2861733b9277SNavdeep Parhar 	rc = alloc_wrq(sc, NULL, mgmtq, oid);
2862733b9277SNavdeep Parhar 	if (rc != 0) {
2863733b9277SNavdeep Parhar 		device_printf(sc->dev,
2864733b9277SNavdeep Parhar 		    "failed to create management queue: %d\n", rc);
286556599263SNavdeep Parhar 		return (rc);
286656599263SNavdeep Parhar 	}
286756599263SNavdeep Parhar 
2868733b9277SNavdeep Parhar 	return (0);
286954e4ee71SNavdeep Parhar }
287054e4ee71SNavdeep Parhar 
287154e4ee71SNavdeep Parhar static int
2872733b9277SNavdeep Parhar free_mgmtq(struct adapter *sc)
2873733b9277SNavdeep Parhar {
287409fe6320SNavdeep Parhar 
2875733b9277SNavdeep Parhar 	return free_wrq(sc, &sc->sge.mgmtq);
2876733b9277SNavdeep Parhar }
2877733b9277SNavdeep Parhar 
28781605bac6SNavdeep Parhar int
28799af71ab3SNavdeep Parhar tnl_cong(struct port_info *pi, int drop)
28809fb8886bSNavdeep Parhar {
28819fb8886bSNavdeep Parhar 
28829af71ab3SNavdeep Parhar 	if (drop == -1)
28839fb8886bSNavdeep Parhar 		return (-1);
28849af71ab3SNavdeep Parhar 	else if (drop == 1)
28859fb8886bSNavdeep Parhar 		return (0);
28869fb8886bSNavdeep Parhar 	else
2887e46dcc56SNavdeep Parhar 		return (pi->rx_chan_map);
28889fb8886bSNavdeep Parhar }
28899fb8886bSNavdeep Parhar 
2890733b9277SNavdeep Parhar static int
2891fe2ebb76SJohn Baldwin alloc_rxq(struct vi_info *vi, struct sge_rxq *rxq, int intr_idx, int idx,
2892733b9277SNavdeep Parhar     struct sysctl_oid *oid)
289354e4ee71SNavdeep Parhar {
289454e4ee71SNavdeep Parhar 	int rc;
289554e4ee71SNavdeep Parhar 	struct sysctl_oid_list *children;
289654e4ee71SNavdeep Parhar 	char name[16];
289754e4ee71SNavdeep Parhar 
2898fe2ebb76SJohn Baldwin 	rc = alloc_iq_fl(vi, &rxq->iq, &rxq->fl, intr_idx,
2899fe2ebb76SJohn Baldwin 	    tnl_cong(vi->pi, cong_drop));
290054e4ee71SNavdeep Parhar 	if (rc != 0)
290154e4ee71SNavdeep Parhar 		return (rc);
290254e4ee71SNavdeep Parhar 
29034d6db4e0SNavdeep Parhar 	/*
29044d6db4e0SNavdeep Parhar 	 * The freelist is just barely above the starvation threshold right now,
29054d6db4e0SNavdeep Parhar 	 * fill it up a bit more.
29064d6db4e0SNavdeep Parhar 	 */
29079b4d7b4eSNavdeep Parhar 	FL_LOCK(&rxq->fl);
2908fe2ebb76SJohn Baldwin 	refill_fl(vi->pi->adapter, &rxq->fl, 128);
29099b4d7b4eSNavdeep Parhar 	FL_UNLOCK(&rxq->fl);
29109b4d7b4eSNavdeep Parhar 
2911a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
291254e4ee71SNavdeep Parhar 	rc = tcp_lro_init(&rxq->lro);
291354e4ee71SNavdeep Parhar 	if (rc != 0)
291454e4ee71SNavdeep Parhar 		return (rc);
2915fe2ebb76SJohn Baldwin 	rxq->lro.ifp = vi->ifp; /* also indicates LRO init'ed */
291654e4ee71SNavdeep Parhar 
2917fe2ebb76SJohn Baldwin 	if (vi->ifp->if_capenable & IFCAP_LRO)
2918733b9277SNavdeep Parhar 		rxq->iq.flags |= IQ_LRO_ENABLED;
291954e4ee71SNavdeep Parhar #endif
2920fe2ebb76SJohn Baldwin 	rxq->ifp = vi->ifp;
292154e4ee71SNavdeep Parhar 
2922733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
292354e4ee71SNavdeep Parhar 
292454e4ee71SNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
2925fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
292654e4ee71SNavdeep Parhar 	    NULL, "rx queue");
292754e4ee71SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
292854e4ee71SNavdeep Parhar 
2929fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "abs_id",
293056599263SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &rxq->iq.abs_id, 0, sysctl_uint16, "I",
2931af49c942SNavdeep Parhar 	    "absolute id of the queue");
2932fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cntxt_id",
293359bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &rxq->iq.cntxt_id, 0, sysctl_uint16, "I",
293459bc8ce0SNavdeep Parhar 	    "SGE context id of the queue");
2935fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cidx",
293659bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &rxq->iq.cidx, 0, sysctl_uint16, "I",
293759bc8ce0SNavdeep Parhar 	    "consumer index");
2938a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
2939e936121dSHans Petter Selasky 	SYSCTL_ADD_U64(&vi->ctx, children, OID_AUTO, "lro_queued", CTLFLAG_RD,
294054e4ee71SNavdeep Parhar 	    &rxq->lro.lro_queued, 0, NULL);
2941e936121dSHans Petter Selasky 	SYSCTL_ADD_U64(&vi->ctx, children, OID_AUTO, "lro_flushed", CTLFLAG_RD,
294254e4ee71SNavdeep Parhar 	    &rxq->lro.lro_flushed, 0, NULL);
29437d29df59SNavdeep Parhar #endif
2944fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "rxcsum", CTLFLAG_RD,
294554e4ee71SNavdeep Parhar 	    &rxq->rxcsum, "# of times hardware assisted with checksum");
2946fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "vlan_extraction",
294754e4ee71SNavdeep Parhar 	    CTLFLAG_RD, &rxq->vlan_extraction,
294854e4ee71SNavdeep Parhar 	    "# of times hardware extracted 802.1Q tag");
294954e4ee71SNavdeep Parhar 
2950fe2ebb76SJohn Baldwin 	add_fl_sysctls(&vi->ctx, oid, &rxq->fl);
295159bc8ce0SNavdeep Parhar 
295254e4ee71SNavdeep Parhar 	return (rc);
295354e4ee71SNavdeep Parhar }
295454e4ee71SNavdeep Parhar 
295554e4ee71SNavdeep Parhar static int
2956fe2ebb76SJohn Baldwin free_rxq(struct vi_info *vi, struct sge_rxq *rxq)
295754e4ee71SNavdeep Parhar {
295854e4ee71SNavdeep Parhar 	int rc;
295954e4ee71SNavdeep Parhar 
2960a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
296154e4ee71SNavdeep Parhar 	if (rxq->lro.ifp) {
296254e4ee71SNavdeep Parhar 		tcp_lro_free(&rxq->lro);
296354e4ee71SNavdeep Parhar 		rxq->lro.ifp = NULL;
296454e4ee71SNavdeep Parhar 	}
296554e4ee71SNavdeep Parhar #endif
296654e4ee71SNavdeep Parhar 
2967fe2ebb76SJohn Baldwin 	rc = free_iq_fl(vi, &rxq->iq, &rxq->fl);
296854e4ee71SNavdeep Parhar 	if (rc == 0)
296954e4ee71SNavdeep Parhar 		bzero(rxq, sizeof(*rxq));
297054e4ee71SNavdeep Parhar 
297154e4ee71SNavdeep Parhar 	return (rc);
297254e4ee71SNavdeep Parhar }
297354e4ee71SNavdeep Parhar 
297409fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
297554e4ee71SNavdeep Parhar static int
2976fe2ebb76SJohn Baldwin alloc_ofld_rxq(struct vi_info *vi, struct sge_ofld_rxq *ofld_rxq,
2977733b9277SNavdeep Parhar     int intr_idx, int idx, struct sysctl_oid *oid)
2978f7dfe243SNavdeep Parhar {
2979733b9277SNavdeep Parhar 	int rc;
2980f7dfe243SNavdeep Parhar 	struct sysctl_oid_list *children;
2981733b9277SNavdeep Parhar 	char name[16];
2982f7dfe243SNavdeep Parhar 
2983fe2ebb76SJohn Baldwin 	rc = alloc_iq_fl(vi, &ofld_rxq->iq, &ofld_rxq->fl, intr_idx,
2984fe2ebb76SJohn Baldwin 	    vi->pi->rx_chan_map);
2985733b9277SNavdeep Parhar 	if (rc != 0)
2986f7dfe243SNavdeep Parhar 		return (rc);
2987f7dfe243SNavdeep Parhar 
2988733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
2989733b9277SNavdeep Parhar 
2990733b9277SNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
2991fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
2992733b9277SNavdeep Parhar 	    NULL, "rx queue");
2993733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
2994733b9277SNavdeep Parhar 
2995fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "abs_id",
2996733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &ofld_rxq->iq.abs_id, 0, sysctl_uint16,
2997733b9277SNavdeep Parhar 	    "I", "absolute id of the queue");
2998fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cntxt_id",
2999733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &ofld_rxq->iq.cntxt_id, 0, sysctl_uint16,
3000733b9277SNavdeep Parhar 	    "I", "SGE context id of the queue");
3001fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cidx",
3002733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &ofld_rxq->iq.cidx, 0, sysctl_uint16, "I",
3003733b9277SNavdeep Parhar 	    "consumer index");
3004733b9277SNavdeep Parhar 
3005fe2ebb76SJohn Baldwin 	add_fl_sysctls(&vi->ctx, oid, &ofld_rxq->fl);
3006733b9277SNavdeep Parhar 
3007733b9277SNavdeep Parhar 	return (rc);
3008733b9277SNavdeep Parhar }
3009733b9277SNavdeep Parhar 
3010733b9277SNavdeep Parhar static int
3011fe2ebb76SJohn Baldwin free_ofld_rxq(struct vi_info *vi, struct sge_ofld_rxq *ofld_rxq)
3012733b9277SNavdeep Parhar {
3013733b9277SNavdeep Parhar 	int rc;
3014733b9277SNavdeep Parhar 
3015fe2ebb76SJohn Baldwin 	rc = free_iq_fl(vi, &ofld_rxq->iq, &ofld_rxq->fl);
3016733b9277SNavdeep Parhar 	if (rc == 0)
3017733b9277SNavdeep Parhar 		bzero(ofld_rxq, sizeof(*ofld_rxq));
3018733b9277SNavdeep Parhar 
3019733b9277SNavdeep Parhar 	return (rc);
3020733b9277SNavdeep Parhar }
3021733b9277SNavdeep Parhar #endif
3022733b9277SNavdeep Parhar 
3023298d969cSNavdeep Parhar #ifdef DEV_NETMAP
3024298d969cSNavdeep Parhar static int
3025fe2ebb76SJohn Baldwin alloc_nm_rxq(struct vi_info *vi, struct sge_nm_rxq *nm_rxq, int intr_idx,
3026298d969cSNavdeep Parhar     int idx, struct sysctl_oid *oid)
3027298d969cSNavdeep Parhar {
3028298d969cSNavdeep Parhar 	int rc;
3029298d969cSNavdeep Parhar 	struct sysctl_oid_list *children;
3030298d969cSNavdeep Parhar 	struct sysctl_ctx_list *ctx;
3031298d969cSNavdeep Parhar 	char name[16];
3032298d969cSNavdeep Parhar 	size_t len;
3033fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
3034fe2ebb76SJohn Baldwin 	struct netmap_adapter *na = NA(vi->ifp);
3035298d969cSNavdeep Parhar 
3036298d969cSNavdeep Parhar 	MPASS(na != NULL);
3037298d969cSNavdeep Parhar 
3038fe2ebb76SJohn Baldwin 	len = vi->qsize_rxq * IQ_ESIZE;
3039298d969cSNavdeep Parhar 	rc = alloc_ring(sc, len, &nm_rxq->iq_desc_tag, &nm_rxq->iq_desc_map,
3040298d969cSNavdeep Parhar 	    &nm_rxq->iq_ba, (void **)&nm_rxq->iq_desc);
3041298d969cSNavdeep Parhar 	if (rc != 0)
3042298d969cSNavdeep Parhar 		return (rc);
3043298d969cSNavdeep Parhar 
3044b2daa9a9SNavdeep Parhar 	len = na->num_rx_desc * EQ_ESIZE + spg_len;
3045298d969cSNavdeep Parhar 	rc = alloc_ring(sc, len, &nm_rxq->fl_desc_tag, &nm_rxq->fl_desc_map,
3046298d969cSNavdeep Parhar 	    &nm_rxq->fl_ba, (void **)&nm_rxq->fl_desc);
3047298d969cSNavdeep Parhar 	if (rc != 0)
3048298d969cSNavdeep Parhar 		return (rc);
3049298d969cSNavdeep Parhar 
3050fe2ebb76SJohn Baldwin 	nm_rxq->vi = vi;
3051298d969cSNavdeep Parhar 	nm_rxq->nid = idx;
3052298d969cSNavdeep Parhar 	nm_rxq->iq_cidx = 0;
3053fe2ebb76SJohn Baldwin 	nm_rxq->iq_sidx = vi->qsize_rxq - spg_len / IQ_ESIZE;
3054298d969cSNavdeep Parhar 	nm_rxq->iq_gen = F_RSPD_GEN;
3055298d969cSNavdeep Parhar 	nm_rxq->fl_pidx = nm_rxq->fl_cidx = 0;
3056298d969cSNavdeep Parhar 	nm_rxq->fl_sidx = na->num_rx_desc;
3057298d969cSNavdeep Parhar 	nm_rxq->intr_idx = intr_idx;
3058298d969cSNavdeep Parhar 
3059fe2ebb76SJohn Baldwin 	ctx = &vi->ctx;
3060298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3061298d969cSNavdeep Parhar 
3062298d969cSNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
3063298d969cSNavdeep Parhar 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, name, CTLFLAG_RD, NULL,
3064298d969cSNavdeep Parhar 	    "rx queue");
3065298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3066298d969cSNavdeep Parhar 
3067298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "abs_id",
3068298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_abs_id, 0, sysctl_uint16,
3069298d969cSNavdeep Parhar 	    "I", "absolute id of the queue");
3070298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id",
3071298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_cntxt_id, 0, sysctl_uint16,
3072298d969cSNavdeep Parhar 	    "I", "SGE context id of the queue");
3073298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cidx",
3074298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_cidx, 0, sysctl_uint16, "I",
3075298d969cSNavdeep Parhar 	    "consumer index");
3076298d969cSNavdeep Parhar 
3077298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3078298d969cSNavdeep Parhar 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "fl", CTLFLAG_RD, NULL,
3079298d969cSNavdeep Parhar 	    "freelist");
3080298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3081298d969cSNavdeep Parhar 
3082298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id",
3083298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->fl_cntxt_id, 0, sysctl_uint16,
3084298d969cSNavdeep Parhar 	    "I", "SGE context id of the freelist");
3085298d969cSNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD,
3086298d969cSNavdeep Parhar 	    &nm_rxq->fl_cidx, 0, "consumer index");
3087298d969cSNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD,
3088298d969cSNavdeep Parhar 	    &nm_rxq->fl_pidx, 0, "producer index");
3089298d969cSNavdeep Parhar 
3090298d969cSNavdeep Parhar 	return (rc);
3091298d969cSNavdeep Parhar }
3092298d969cSNavdeep Parhar 
3093298d969cSNavdeep Parhar 
3094298d969cSNavdeep Parhar static int
3095fe2ebb76SJohn Baldwin free_nm_rxq(struct vi_info *vi, struct sge_nm_rxq *nm_rxq)
3096298d969cSNavdeep Parhar {
3097fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
3098298d969cSNavdeep Parhar 
3099298d969cSNavdeep Parhar 	free_ring(sc, nm_rxq->iq_desc_tag, nm_rxq->iq_desc_map, nm_rxq->iq_ba,
3100298d969cSNavdeep Parhar 	    nm_rxq->iq_desc);
3101298d969cSNavdeep Parhar 	free_ring(sc, nm_rxq->fl_desc_tag, nm_rxq->fl_desc_map, nm_rxq->fl_ba,
3102298d969cSNavdeep Parhar 	    nm_rxq->fl_desc);
3103298d969cSNavdeep Parhar 
3104298d969cSNavdeep Parhar 	return (0);
3105298d969cSNavdeep Parhar }
3106298d969cSNavdeep Parhar 
3107298d969cSNavdeep Parhar static int
3108fe2ebb76SJohn Baldwin alloc_nm_txq(struct vi_info *vi, struct sge_nm_txq *nm_txq, int iqidx, int idx,
3109298d969cSNavdeep Parhar     struct sysctl_oid *oid)
3110298d969cSNavdeep Parhar {
3111298d969cSNavdeep Parhar 	int rc;
3112298d969cSNavdeep Parhar 	size_t len;
3113fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
3114298d969cSNavdeep Parhar 	struct adapter *sc = pi->adapter;
3115fe2ebb76SJohn Baldwin 	struct netmap_adapter *na = NA(vi->ifp);
3116298d969cSNavdeep Parhar 	char name[16];
3117298d969cSNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
3118298d969cSNavdeep Parhar 
3119298d969cSNavdeep Parhar 	len = na->num_tx_desc * EQ_ESIZE + spg_len;
3120298d969cSNavdeep Parhar 	rc = alloc_ring(sc, len, &nm_txq->desc_tag, &nm_txq->desc_map,
3121298d969cSNavdeep Parhar 	    &nm_txq->ba, (void **)&nm_txq->desc);
3122298d969cSNavdeep Parhar 	if (rc)
3123298d969cSNavdeep Parhar 		return (rc);
3124298d969cSNavdeep Parhar 
3125298d969cSNavdeep Parhar 	nm_txq->pidx = nm_txq->cidx = 0;
3126298d969cSNavdeep Parhar 	nm_txq->sidx = na->num_tx_desc;
3127298d969cSNavdeep Parhar 	nm_txq->nid = idx;
3128298d969cSNavdeep Parhar 	nm_txq->iqidx = iqidx;
3129298d969cSNavdeep Parhar 	nm_txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT) |
3130fe2ebb76SJohn Baldwin 	    V_TXPKT_INTF(pi->tx_chan) | V_TXPKT_VF_VLD(1) |
3131fe2ebb76SJohn Baldwin 	    V_TXPKT_VF(vi->viid));
3132298d969cSNavdeep Parhar 
3133298d969cSNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
3134fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
3135298d969cSNavdeep Parhar 	    NULL, "netmap tx queue");
3136298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3137298d969cSNavdeep Parhar 
3138fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UINT(&vi->ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
3139298d969cSNavdeep Parhar 	    &nm_txq->cntxt_id, 0, "SGE context id of the queue");
3140fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cidx",
3141298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_txq->cidx, 0, sysctl_uint16, "I",
3142298d969cSNavdeep Parhar 	    "consumer index");
3143fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "pidx",
3144298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_txq->pidx, 0, sysctl_uint16, "I",
3145298d969cSNavdeep Parhar 	    "producer index");
3146298d969cSNavdeep Parhar 
3147298d969cSNavdeep Parhar 	return (rc);
3148298d969cSNavdeep Parhar }
3149298d969cSNavdeep Parhar 
3150298d969cSNavdeep Parhar static int
3151fe2ebb76SJohn Baldwin free_nm_txq(struct vi_info *vi, struct sge_nm_txq *nm_txq)
3152298d969cSNavdeep Parhar {
3153fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
3154298d969cSNavdeep Parhar 
3155298d969cSNavdeep Parhar 	free_ring(sc, nm_txq->desc_tag, nm_txq->desc_map, nm_txq->ba,
3156298d969cSNavdeep Parhar 	    nm_txq->desc);
3157298d969cSNavdeep Parhar 
3158298d969cSNavdeep Parhar 	return (0);
3159298d969cSNavdeep Parhar }
3160298d969cSNavdeep Parhar #endif
3161298d969cSNavdeep Parhar 
3162733b9277SNavdeep Parhar static int
3163733b9277SNavdeep Parhar ctrl_eq_alloc(struct adapter *sc, struct sge_eq *eq)
3164733b9277SNavdeep Parhar {
3165733b9277SNavdeep Parhar 	int rc, cntxt_id;
3166733b9277SNavdeep Parhar 	struct fw_eq_ctrl_cmd c;
31677951040fSNavdeep Parhar 	int qsize = eq->sidx + spg_len / EQ_ESIZE;
3168f7dfe243SNavdeep Parhar 
3169f7dfe243SNavdeep Parhar 	bzero(&c, sizeof(c));
3170f7dfe243SNavdeep Parhar 
3171f7dfe243SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_CTRL_CMD) | F_FW_CMD_REQUEST |
3172f7dfe243SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_CTRL_CMD_PFN(sc->pf) |
3173f7dfe243SNavdeep Parhar 	    V_FW_EQ_CTRL_CMD_VFN(0));
3174f7dfe243SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_EQ_CTRL_CMD_ALLOC |
3175f7dfe243SNavdeep Parhar 	    F_FW_EQ_CTRL_CMD_EQSTART | FW_LEN16(c));
31767951040fSNavdeep Parhar 	c.cmpliqid_eqid = htonl(V_FW_EQ_CTRL_CMD_CMPLIQID(eq->iqid));
3177f7dfe243SNavdeep Parhar 	c.physeqid_pkd = htobe32(0);
3178f7dfe243SNavdeep Parhar 	c.fetchszm_to_iqid =
31797951040fSNavdeep Parhar 	    htobe32(V_FW_EQ_CTRL_CMD_HOSTFCMODE(X_HOSTFCMODE_NONE) |
3180733b9277SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_PCIECHN(eq->tx_chan) |
318156599263SNavdeep Parhar 		F_FW_EQ_CTRL_CMD_FETCHRO | V_FW_EQ_CTRL_CMD_IQID(eq->iqid));
3182f7dfe243SNavdeep Parhar 	c.dcaen_to_eqsize =
3183f7dfe243SNavdeep Parhar 	    htobe32(V_FW_EQ_CTRL_CMD_FBMIN(X_FETCHBURSTMIN_64B) |
3184f7dfe243SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
31857951040fSNavdeep Parhar 		V_FW_EQ_CTRL_CMD_EQSIZE(qsize));
3186f7dfe243SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
3187f7dfe243SNavdeep Parhar 
3188f7dfe243SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
3189f7dfe243SNavdeep Parhar 	if (rc != 0) {
3190f7dfe243SNavdeep Parhar 		device_printf(sc->dev,
3191733b9277SNavdeep Parhar 		    "failed to create control queue %d: %d\n", eq->tx_chan, rc);
3192f7dfe243SNavdeep Parhar 		return (rc);
3193f7dfe243SNavdeep Parhar 	}
3194733b9277SNavdeep Parhar 	eq->flags |= EQ_ALLOCATED;
3195f7dfe243SNavdeep Parhar 
3196f7dfe243SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_CTRL_CMD_EQID(be32toh(c.cmpliqid_eqid));
3197f7dfe243SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
3198733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.neq)
3199733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
3200733b9277SNavdeep Parhar 		cntxt_id, sc->sge.neq - 1);
3201f7dfe243SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
3202f7dfe243SNavdeep Parhar 
3203f7dfe243SNavdeep Parhar 	return (rc);
3204f7dfe243SNavdeep Parhar }
3205f7dfe243SNavdeep Parhar 
3206f7dfe243SNavdeep Parhar static int
3207fe2ebb76SJohn Baldwin eth_eq_alloc(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq)
320854e4ee71SNavdeep Parhar {
320954e4ee71SNavdeep Parhar 	int rc, cntxt_id;
321054e4ee71SNavdeep Parhar 	struct fw_eq_eth_cmd c;
32117951040fSNavdeep Parhar 	int qsize = eq->sidx + spg_len / EQ_ESIZE;
321254e4ee71SNavdeep Parhar 
321354e4ee71SNavdeep Parhar 	bzero(&c, sizeof(c));
321454e4ee71SNavdeep Parhar 
321554e4ee71SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_ETH_CMD) | F_FW_CMD_REQUEST |
321654e4ee71SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_ETH_CMD_PFN(sc->pf) |
321754e4ee71SNavdeep Parhar 	    V_FW_EQ_ETH_CMD_VFN(0));
321854e4ee71SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_EQ_ETH_CMD_ALLOC |
321954e4ee71SNavdeep Parhar 	    F_FW_EQ_ETH_CMD_EQSTART | FW_LEN16(c));
32207951040fSNavdeep Parhar 	c.autoequiqe_to_viid = htobe32(F_FW_EQ_ETH_CMD_AUTOEQUIQE |
3221fe2ebb76SJohn Baldwin 	    F_FW_EQ_ETH_CMD_AUTOEQUEQE | V_FW_EQ_ETH_CMD_VIID(vi->viid));
322254e4ee71SNavdeep Parhar 	c.fetchszm_to_iqid =
32237951040fSNavdeep Parhar 	    htobe32(V_FW_EQ_ETH_CMD_HOSTFCMODE(X_HOSTFCMODE_NONE) |
3224733b9277SNavdeep Parhar 		V_FW_EQ_ETH_CMD_PCIECHN(eq->tx_chan) | F_FW_EQ_ETH_CMD_FETCHRO |
3225aa2457e1SNavdeep Parhar 		V_FW_EQ_ETH_CMD_IQID(eq->iqid));
322654e4ee71SNavdeep Parhar 	c.dcaen_to_eqsize = htobe32(V_FW_EQ_ETH_CMD_FBMIN(X_FETCHBURSTMIN_64B) |
322754e4ee71SNavdeep Parhar 	    V_FW_EQ_ETH_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
32287951040fSNavdeep Parhar 	    V_FW_EQ_ETH_CMD_EQSIZE(qsize));
322954e4ee71SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
323054e4ee71SNavdeep Parhar 
323154e4ee71SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
323254e4ee71SNavdeep Parhar 	if (rc != 0) {
3233fe2ebb76SJohn Baldwin 		device_printf(vi->dev,
3234733b9277SNavdeep Parhar 		    "failed to create Ethernet egress queue: %d\n", rc);
3235733b9277SNavdeep Parhar 		return (rc);
3236733b9277SNavdeep Parhar 	}
3237733b9277SNavdeep Parhar 	eq->flags |= EQ_ALLOCATED;
3238733b9277SNavdeep Parhar 
3239733b9277SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_ETH_CMD_EQID(be32toh(c.eqid_pkd));
3240733b9277SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
3241733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.neq)
3242733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
3243733b9277SNavdeep Parhar 		cntxt_id, sc->sge.neq - 1);
3244733b9277SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
3245733b9277SNavdeep Parhar 
324654e4ee71SNavdeep Parhar 	return (rc);
324754e4ee71SNavdeep Parhar }
324854e4ee71SNavdeep Parhar 
324909fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
3250733b9277SNavdeep Parhar static int
3251fe2ebb76SJohn Baldwin ofld_eq_alloc(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq)
3252733b9277SNavdeep Parhar {
3253733b9277SNavdeep Parhar 	int rc, cntxt_id;
3254733b9277SNavdeep Parhar 	struct fw_eq_ofld_cmd c;
32557951040fSNavdeep Parhar 	int qsize = eq->sidx + spg_len / EQ_ESIZE;
325654e4ee71SNavdeep Parhar 
3257733b9277SNavdeep Parhar 	bzero(&c, sizeof(c));
3258733b9277SNavdeep Parhar 
3259733b9277SNavdeep Parhar 	c.op_to_vfn = htonl(V_FW_CMD_OP(FW_EQ_OFLD_CMD) | F_FW_CMD_REQUEST |
3260733b9277SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_OFLD_CMD_PFN(sc->pf) |
3261733b9277SNavdeep Parhar 	    V_FW_EQ_OFLD_CMD_VFN(0));
3262733b9277SNavdeep Parhar 	c.alloc_to_len16 = htonl(F_FW_EQ_OFLD_CMD_ALLOC |
3263733b9277SNavdeep Parhar 	    F_FW_EQ_OFLD_CMD_EQSTART | FW_LEN16(c));
3264733b9277SNavdeep Parhar 	c.fetchszm_to_iqid =
32657951040fSNavdeep Parhar 		htonl(V_FW_EQ_OFLD_CMD_HOSTFCMODE(X_HOSTFCMODE_NONE) |
3266733b9277SNavdeep Parhar 		    V_FW_EQ_OFLD_CMD_PCIECHN(eq->tx_chan) |
3267733b9277SNavdeep Parhar 		    F_FW_EQ_OFLD_CMD_FETCHRO | V_FW_EQ_OFLD_CMD_IQID(eq->iqid));
3268733b9277SNavdeep Parhar 	c.dcaen_to_eqsize =
3269733b9277SNavdeep Parhar 	    htobe32(V_FW_EQ_OFLD_CMD_FBMIN(X_FETCHBURSTMIN_64B) |
3270733b9277SNavdeep Parhar 		V_FW_EQ_OFLD_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
32717951040fSNavdeep Parhar 		V_FW_EQ_OFLD_CMD_EQSIZE(qsize));
3272733b9277SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
3273733b9277SNavdeep Parhar 
3274733b9277SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
3275733b9277SNavdeep Parhar 	if (rc != 0) {
3276fe2ebb76SJohn Baldwin 		device_printf(vi->dev,
3277733b9277SNavdeep Parhar 		    "failed to create egress queue for TCP offload: %d\n", rc);
3278733b9277SNavdeep Parhar 		return (rc);
3279733b9277SNavdeep Parhar 	}
3280733b9277SNavdeep Parhar 	eq->flags |= EQ_ALLOCATED;
3281733b9277SNavdeep Parhar 
3282733b9277SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_OFLD_CMD_EQID(be32toh(c.eqid_pkd));
328354e4ee71SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
3284733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.neq)
3285733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
3286733b9277SNavdeep Parhar 		cntxt_id, sc->sge.neq - 1);
328754e4ee71SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
328854e4ee71SNavdeep Parhar 
3289733b9277SNavdeep Parhar 	return (rc);
3290733b9277SNavdeep Parhar }
3291733b9277SNavdeep Parhar #endif
3292733b9277SNavdeep Parhar 
3293733b9277SNavdeep Parhar static int
3294fe2ebb76SJohn Baldwin alloc_eq(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq)
3295733b9277SNavdeep Parhar {
32967951040fSNavdeep Parhar 	int rc, qsize;
3297733b9277SNavdeep Parhar 	size_t len;
3298733b9277SNavdeep Parhar 
3299733b9277SNavdeep Parhar 	mtx_init(&eq->eq_lock, eq->lockname, NULL, MTX_DEF);
3300733b9277SNavdeep Parhar 
33017951040fSNavdeep Parhar 	qsize = eq->sidx + spg_len / EQ_ESIZE;
33027951040fSNavdeep Parhar 	len = qsize * EQ_ESIZE;
3303733b9277SNavdeep Parhar 	rc = alloc_ring(sc, len, &eq->desc_tag, &eq->desc_map,
3304733b9277SNavdeep Parhar 	    &eq->ba, (void **)&eq->desc);
3305733b9277SNavdeep Parhar 	if (rc)
3306733b9277SNavdeep Parhar 		return (rc);
3307733b9277SNavdeep Parhar 
3308733b9277SNavdeep Parhar 	eq->pidx = eq->cidx = 0;
33097951040fSNavdeep Parhar 	eq->equeqidx = eq->dbidx = 0;
3310d14b0ac1SNavdeep Parhar 	eq->doorbells = sc->doorbells;
3311733b9277SNavdeep Parhar 
3312733b9277SNavdeep Parhar 	switch (eq->flags & EQ_TYPEMASK) {
3313733b9277SNavdeep Parhar 	case EQ_CTRL:
3314733b9277SNavdeep Parhar 		rc = ctrl_eq_alloc(sc, eq);
3315733b9277SNavdeep Parhar 		break;
3316733b9277SNavdeep Parhar 
3317733b9277SNavdeep Parhar 	case EQ_ETH:
3318fe2ebb76SJohn Baldwin 		rc = eth_eq_alloc(sc, vi, eq);
3319733b9277SNavdeep Parhar 		break;
3320733b9277SNavdeep Parhar 
332109fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
3322733b9277SNavdeep Parhar 	case EQ_OFLD:
3323fe2ebb76SJohn Baldwin 		rc = ofld_eq_alloc(sc, vi, eq);
3324733b9277SNavdeep Parhar 		break;
3325733b9277SNavdeep Parhar #endif
3326733b9277SNavdeep Parhar 
3327733b9277SNavdeep Parhar 	default:
3328733b9277SNavdeep Parhar 		panic("%s: invalid eq type %d.", __func__,
3329733b9277SNavdeep Parhar 		    eq->flags & EQ_TYPEMASK);
3330733b9277SNavdeep Parhar 	}
3331733b9277SNavdeep Parhar 	if (rc != 0) {
3332733b9277SNavdeep Parhar 		device_printf(sc->dev,
3333c086e3d1SNavdeep Parhar 		    "failed to allocate egress queue(%d): %d\n",
3334733b9277SNavdeep Parhar 		    eq->flags & EQ_TYPEMASK, rc);
3335733b9277SNavdeep Parhar 	}
3336733b9277SNavdeep Parhar 
3337d14b0ac1SNavdeep Parhar 	if (isset(&eq->doorbells, DOORBELL_UDB) ||
3338d14b0ac1SNavdeep Parhar 	    isset(&eq->doorbells, DOORBELL_UDBWC) ||
333977ad3c41SNavdeep Parhar 	    isset(&eq->doorbells, DOORBELL_WCWR)) {
3340b3eda787SNavdeep Parhar 		uint32_t s_qpp = sc->sge.eq_s_qpp;
3341d14b0ac1SNavdeep Parhar 		uint32_t mask = (1 << s_qpp) - 1;
3342d14b0ac1SNavdeep Parhar 		volatile uint8_t *udb;
3343d14b0ac1SNavdeep Parhar 
3344d14b0ac1SNavdeep Parhar 		udb = sc->udbs_base + UDBS_DB_OFFSET;
3345d14b0ac1SNavdeep Parhar 		udb += (eq->cntxt_id >> s_qpp) << PAGE_SHIFT;	/* pg offset */
3346d14b0ac1SNavdeep Parhar 		eq->udb_qid = eq->cntxt_id & mask;		/* id in page */
3347f10405b3SNavdeep Parhar 		if (eq->udb_qid >= PAGE_SIZE / UDBS_SEG_SIZE)
334877ad3c41SNavdeep Parhar 	    		clrbit(&eq->doorbells, DOORBELL_WCWR);
3349d14b0ac1SNavdeep Parhar 		else {
3350d14b0ac1SNavdeep Parhar 			udb += eq->udb_qid << UDBS_SEG_SHIFT;	/* seg offset */
3351d14b0ac1SNavdeep Parhar 			eq->udb_qid = 0;
3352d14b0ac1SNavdeep Parhar 		}
3353d14b0ac1SNavdeep Parhar 		eq->udb = (volatile void *)udb;
3354d14b0ac1SNavdeep Parhar 	}
3355d14b0ac1SNavdeep Parhar 
3356733b9277SNavdeep Parhar 	return (rc);
3357733b9277SNavdeep Parhar }
3358733b9277SNavdeep Parhar 
3359733b9277SNavdeep Parhar static int
3360733b9277SNavdeep Parhar free_eq(struct adapter *sc, struct sge_eq *eq)
3361733b9277SNavdeep Parhar {
3362733b9277SNavdeep Parhar 	int rc;
3363733b9277SNavdeep Parhar 
3364733b9277SNavdeep Parhar 	if (eq->flags & EQ_ALLOCATED) {
3365733b9277SNavdeep Parhar 		switch (eq->flags & EQ_TYPEMASK) {
3366733b9277SNavdeep Parhar 		case EQ_CTRL:
3367733b9277SNavdeep Parhar 			rc = -t4_ctrl_eq_free(sc, sc->mbox, sc->pf, 0,
3368733b9277SNavdeep Parhar 			    eq->cntxt_id);
3369733b9277SNavdeep Parhar 			break;
3370733b9277SNavdeep Parhar 
3371733b9277SNavdeep Parhar 		case EQ_ETH:
3372733b9277SNavdeep Parhar 			rc = -t4_eth_eq_free(sc, sc->mbox, sc->pf, 0,
3373733b9277SNavdeep Parhar 			    eq->cntxt_id);
3374733b9277SNavdeep Parhar 			break;
3375733b9277SNavdeep Parhar 
337609fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
3377733b9277SNavdeep Parhar 		case EQ_OFLD:
3378733b9277SNavdeep Parhar 			rc = -t4_ofld_eq_free(sc, sc->mbox, sc->pf, 0,
3379733b9277SNavdeep Parhar 			    eq->cntxt_id);
3380733b9277SNavdeep Parhar 			break;
3381733b9277SNavdeep Parhar #endif
3382733b9277SNavdeep Parhar 
3383733b9277SNavdeep Parhar 		default:
3384733b9277SNavdeep Parhar 			panic("%s: invalid eq type %d.", __func__,
3385733b9277SNavdeep Parhar 			    eq->flags & EQ_TYPEMASK);
3386733b9277SNavdeep Parhar 		}
3387733b9277SNavdeep Parhar 		if (rc != 0) {
3388733b9277SNavdeep Parhar 			device_printf(sc->dev,
3389733b9277SNavdeep Parhar 			    "failed to free egress queue (%d): %d\n",
3390733b9277SNavdeep Parhar 			    eq->flags & EQ_TYPEMASK, rc);
3391733b9277SNavdeep Parhar 			return (rc);
3392733b9277SNavdeep Parhar 		}
3393733b9277SNavdeep Parhar 		eq->flags &= ~EQ_ALLOCATED;
3394733b9277SNavdeep Parhar 	}
3395733b9277SNavdeep Parhar 
3396733b9277SNavdeep Parhar 	free_ring(sc, eq->desc_tag, eq->desc_map, eq->ba, eq->desc);
3397733b9277SNavdeep Parhar 
3398733b9277SNavdeep Parhar 	if (mtx_initialized(&eq->eq_lock))
3399733b9277SNavdeep Parhar 		mtx_destroy(&eq->eq_lock);
3400733b9277SNavdeep Parhar 
3401733b9277SNavdeep Parhar 	bzero(eq, sizeof(*eq));
3402733b9277SNavdeep Parhar 	return (0);
3403733b9277SNavdeep Parhar }
3404733b9277SNavdeep Parhar 
3405733b9277SNavdeep Parhar static int
3406fe2ebb76SJohn Baldwin alloc_wrq(struct adapter *sc, struct vi_info *vi, struct sge_wrq *wrq,
3407733b9277SNavdeep Parhar     struct sysctl_oid *oid)
3408733b9277SNavdeep Parhar {
3409733b9277SNavdeep Parhar 	int rc;
3410fe2ebb76SJohn Baldwin 	struct sysctl_ctx_list *ctx = vi ? &vi->ctx : &sc->ctx;
3411733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
3412733b9277SNavdeep Parhar 
3413fe2ebb76SJohn Baldwin 	rc = alloc_eq(sc, vi, &wrq->eq);
3414733b9277SNavdeep Parhar 	if (rc)
3415733b9277SNavdeep Parhar 		return (rc);
3416733b9277SNavdeep Parhar 
3417733b9277SNavdeep Parhar 	wrq->adapter = sc;
34187951040fSNavdeep Parhar 	TASK_INIT(&wrq->wrq_tx_task, 0, wrq_tx_drain, wrq);
34197951040fSNavdeep Parhar 	TAILQ_INIT(&wrq->incomplete_wrs);
342009fe6320SNavdeep Parhar 	STAILQ_INIT(&wrq->wr_list);
34217951040fSNavdeep Parhar 	wrq->nwr_pending = 0;
34227951040fSNavdeep Parhar 	wrq->ndesc_needed = 0;
3423733b9277SNavdeep Parhar 
3424733b9277SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
3425733b9277SNavdeep Parhar 	    &wrq->eq.cntxt_id, 0, "SGE context id of the queue");
3426733b9277SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cidx",
3427733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &wrq->eq.cidx, 0, sysctl_uint16, "I",
3428733b9277SNavdeep Parhar 	    "consumer index");
3429733b9277SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "pidx",
3430733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &wrq->eq.pidx, 0, sysctl_uint16, "I",
3431733b9277SNavdeep Parhar 	    "producer index");
34327951040fSNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_direct", CTLFLAG_RD,
34337951040fSNavdeep Parhar 	    &wrq->tx_wrs_direct, "# of work requests (direct)");
34347951040fSNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_copied", CTLFLAG_RD,
34357951040fSNavdeep Parhar 	    &wrq->tx_wrs_copied, "# of work requests (copied)");
3436733b9277SNavdeep Parhar 
3437733b9277SNavdeep Parhar 	return (rc);
3438733b9277SNavdeep Parhar }
3439733b9277SNavdeep Parhar 
3440733b9277SNavdeep Parhar static int
3441733b9277SNavdeep Parhar free_wrq(struct adapter *sc, struct sge_wrq *wrq)
3442733b9277SNavdeep Parhar {
3443733b9277SNavdeep Parhar 	int rc;
3444733b9277SNavdeep Parhar 
3445733b9277SNavdeep Parhar 	rc = free_eq(sc, &wrq->eq);
3446733b9277SNavdeep Parhar 	if (rc)
3447733b9277SNavdeep Parhar 		return (rc);
3448733b9277SNavdeep Parhar 
3449733b9277SNavdeep Parhar 	bzero(wrq, sizeof(*wrq));
3450733b9277SNavdeep Parhar 	return (0);
3451733b9277SNavdeep Parhar }
3452733b9277SNavdeep Parhar 
3453733b9277SNavdeep Parhar static int
3454fe2ebb76SJohn Baldwin alloc_txq(struct vi_info *vi, struct sge_txq *txq, int idx,
3455733b9277SNavdeep Parhar     struct sysctl_oid *oid)
3456733b9277SNavdeep Parhar {
3457733b9277SNavdeep Parhar 	int rc;
3458fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
3459733b9277SNavdeep Parhar 	struct adapter *sc = pi->adapter;
3460733b9277SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
3461733b9277SNavdeep Parhar 	char name[16];
3462733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
3463733b9277SNavdeep Parhar 
34647951040fSNavdeep Parhar 	rc = mp_ring_alloc(&txq->r, eq->sidx, txq, eth_tx, can_resume_eth_tx,
34657951040fSNavdeep Parhar 	    M_CXGBE, M_WAITOK);
34667951040fSNavdeep Parhar 	if (rc != 0) {
34677951040fSNavdeep Parhar 		device_printf(sc->dev, "failed to allocate mp_ring: %d\n", rc);
34687951040fSNavdeep Parhar 		return (rc);
34697951040fSNavdeep Parhar 	}
34707951040fSNavdeep Parhar 
3471fe2ebb76SJohn Baldwin 	rc = alloc_eq(sc, vi, eq);
34727951040fSNavdeep Parhar 	if (rc != 0) {
34737951040fSNavdeep Parhar 		mp_ring_free(txq->r);
34747951040fSNavdeep Parhar 		txq->r = NULL;
3475733b9277SNavdeep Parhar 		return (rc);
34767951040fSNavdeep Parhar 	}
3477733b9277SNavdeep Parhar 
34787951040fSNavdeep Parhar 	/* Can't fail after this point. */
34797951040fSNavdeep Parhar 
34807951040fSNavdeep Parhar 	TASK_INIT(&txq->tx_reclaim_task, 0, tx_reclaim, eq);
3481fe2ebb76SJohn Baldwin 	txq->ifp = vi->ifp;
34827951040fSNavdeep Parhar 	txq->gl = sglist_alloc(TX_SGL_SEGS, M_WAITOK);
34837951040fSNavdeep Parhar 	txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT) |
3484fe2ebb76SJohn Baldwin 	    V_TXPKT_INTF(pi->tx_chan) | V_TXPKT_VF_VLD(1) |
3485fe2ebb76SJohn Baldwin 	    V_TXPKT_VF(vi->viid));
34867951040fSNavdeep Parhar 	txq->sdesc = malloc(eq->sidx * sizeof(struct tx_sdesc), M_CXGBE,
3487733b9277SNavdeep Parhar 	    M_ZERO | M_WAITOK);
348854e4ee71SNavdeep Parhar 
348954e4ee71SNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
3490fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
349154e4ee71SNavdeep Parhar 	    NULL, "tx queue");
349254e4ee71SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
349354e4ee71SNavdeep Parhar 
3494fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UINT(&vi->ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
349559bc8ce0SNavdeep Parhar 	    &eq->cntxt_id, 0, "SGE context id of the queue");
3496fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cidx",
349759bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &eq->cidx, 0, sysctl_uint16, "I",
349859bc8ce0SNavdeep Parhar 	    "consumer index");
3499fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "pidx",
350059bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &eq->pidx, 0, sysctl_uint16, "I",
350159bc8ce0SNavdeep Parhar 	    "producer index");
350259bc8ce0SNavdeep Parhar 
3503fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txcsum", CTLFLAG_RD,
350454e4ee71SNavdeep Parhar 	    &txq->txcsum, "# of times hardware assisted with checksum");
3505fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "vlan_insertion",
350654e4ee71SNavdeep Parhar 	    CTLFLAG_RD, &txq->vlan_insertion,
350754e4ee71SNavdeep Parhar 	    "# of times hardware inserted 802.1Q tag");
3508fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "tso_wrs", CTLFLAG_RD,
3509a1ea9a82SNavdeep Parhar 	    &txq->tso_wrs, "# of TSO work requests");
3510fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "imm_wrs", CTLFLAG_RD,
351154e4ee71SNavdeep Parhar 	    &txq->imm_wrs, "# of work requests with immediate data");
3512fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "sgl_wrs", CTLFLAG_RD,
351354e4ee71SNavdeep Parhar 	    &txq->sgl_wrs, "# of work requests with direct SGL");
3514fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkt_wrs", CTLFLAG_RD,
351554e4ee71SNavdeep Parhar 	    &txq->txpkt_wrs, "# of txpkt work requests (one pkt/WR)");
3516fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts0_wrs",
35177951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->txpkts0_wrs,
35187951040fSNavdeep Parhar 	    "# of txpkts (type 0) work requests");
3519fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts1_wrs",
35207951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->txpkts1_wrs,
35217951040fSNavdeep Parhar 	    "# of txpkts (type 1) work requests");
3522fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts0_pkts",
35237951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->txpkts0_pkts,
35247951040fSNavdeep Parhar 	    "# of frames tx'd using type0 txpkts work requests");
3525fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts1_pkts",
35267951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->txpkts1_pkts,
35277951040fSNavdeep Parhar 	    "# of frames tx'd using type1 txpkts work requests");
352854e4ee71SNavdeep Parhar 
3529fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_enqueues",
35307951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->enqueues,
35317951040fSNavdeep Parhar 	    "# of enqueues to the mp_ring for this queue");
3532fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_drops",
35337951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->drops,
35347951040fSNavdeep Parhar 	    "# of drops in the mp_ring for this queue");
3535fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_starts",
35367951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->starts,
35377951040fSNavdeep Parhar 	    "# of normal consumer starts in the mp_ring for this queue");
3538fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_stalls",
35397951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->stalls,
35407951040fSNavdeep Parhar 	    "# of consumer stalls in the mp_ring for this queue");
3541fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_restarts",
35427951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->restarts,
35437951040fSNavdeep Parhar 	    "# of consumer restarts in the mp_ring for this queue");
3544fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_abdications",
35457951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->abdications,
35467951040fSNavdeep Parhar 	    "# of consumer abdications in the mp_ring for this queue");
354754e4ee71SNavdeep Parhar 
35487951040fSNavdeep Parhar 	return (0);
354954e4ee71SNavdeep Parhar }
355054e4ee71SNavdeep Parhar 
355154e4ee71SNavdeep Parhar static int
3552fe2ebb76SJohn Baldwin free_txq(struct vi_info *vi, struct sge_txq *txq)
355354e4ee71SNavdeep Parhar {
355454e4ee71SNavdeep Parhar 	int rc;
3555fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
355654e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
355754e4ee71SNavdeep Parhar 
3558733b9277SNavdeep Parhar 	rc = free_eq(sc, eq);
3559733b9277SNavdeep Parhar 	if (rc)
356054e4ee71SNavdeep Parhar 		return (rc);
356154e4ee71SNavdeep Parhar 
35627951040fSNavdeep Parhar 	sglist_free(txq->gl);
3563f7dfe243SNavdeep Parhar 	free(txq->sdesc, M_CXGBE);
35647951040fSNavdeep Parhar 	mp_ring_free(txq->r);
356554e4ee71SNavdeep Parhar 
356654e4ee71SNavdeep Parhar 	bzero(txq, sizeof(*txq));
356754e4ee71SNavdeep Parhar 	return (0);
356854e4ee71SNavdeep Parhar }
356954e4ee71SNavdeep Parhar 
357054e4ee71SNavdeep Parhar static void
357154e4ee71SNavdeep Parhar oneseg_dma_callback(void *arg, bus_dma_segment_t *segs, int nseg, int error)
357254e4ee71SNavdeep Parhar {
357354e4ee71SNavdeep Parhar 	bus_addr_t *ba = arg;
357454e4ee71SNavdeep Parhar 
357554e4ee71SNavdeep Parhar 	KASSERT(nseg == 1,
357654e4ee71SNavdeep Parhar 	    ("%s meant for single segment mappings only.", __func__));
357754e4ee71SNavdeep Parhar 
357854e4ee71SNavdeep Parhar 	*ba = error ? 0 : segs->ds_addr;
357954e4ee71SNavdeep Parhar }
358054e4ee71SNavdeep Parhar 
358154e4ee71SNavdeep Parhar static inline void
358254e4ee71SNavdeep Parhar ring_fl_db(struct adapter *sc, struct sge_fl *fl)
358354e4ee71SNavdeep Parhar {
35844d6db4e0SNavdeep Parhar 	uint32_t n, v;
358554e4ee71SNavdeep Parhar 
35864d6db4e0SNavdeep Parhar 	n = IDXDIFF(fl->pidx / 8, fl->dbidx, fl->sidx);
35874d6db4e0SNavdeep Parhar 	MPASS(n > 0);
3588d14b0ac1SNavdeep Parhar 
358954e4ee71SNavdeep Parhar 	wmb();
35904d6db4e0SNavdeep Parhar 	v = fl->dbval | V_PIDX(n);
35914d6db4e0SNavdeep Parhar 	if (fl->udb)
35924d6db4e0SNavdeep Parhar 		*fl->udb = htole32(v);
35934d6db4e0SNavdeep Parhar 	else
3594d14b0ac1SNavdeep Parhar 		t4_write_reg(sc, MYPF_REG(A_SGE_PF_KDOORBELL), v);
35954d6db4e0SNavdeep Parhar 	IDXINCR(fl->dbidx, n, fl->sidx);
359654e4ee71SNavdeep Parhar }
359754e4ee71SNavdeep Parhar 
3598fb12416cSNavdeep Parhar /*
35994d6db4e0SNavdeep Parhar  * Fills up the freelist by allocating upto 'n' buffers.  Buffers that are
36004d6db4e0SNavdeep Parhar  * recycled do not count towards this allocation budget.
3601733b9277SNavdeep Parhar  *
36024d6db4e0SNavdeep Parhar  * Returns non-zero to indicate that this freelist should be added to the list
36034d6db4e0SNavdeep Parhar  * of starving freelists.
3604fb12416cSNavdeep Parhar  */
3605733b9277SNavdeep Parhar static int
36064d6db4e0SNavdeep Parhar refill_fl(struct adapter *sc, struct sge_fl *fl, int n)
360754e4ee71SNavdeep Parhar {
36084d6db4e0SNavdeep Parhar 	__be64 *d;
36094d6db4e0SNavdeep Parhar 	struct fl_sdesc *sd;
361038035ed6SNavdeep Parhar 	uintptr_t pa;
361154e4ee71SNavdeep Parhar 	caddr_t cl;
36124d6db4e0SNavdeep Parhar 	struct cluster_layout *cll;
36134d6db4e0SNavdeep Parhar 	struct sw_zone_info *swz;
361438035ed6SNavdeep Parhar 	struct cluster_metadata *clm;
36154d6db4e0SNavdeep Parhar 	uint16_t max_pidx;
36164d6db4e0SNavdeep Parhar 	uint16_t hw_cidx = fl->hw_cidx;		/* stable snapshot */
361754e4ee71SNavdeep Parhar 
361854e4ee71SNavdeep Parhar 	FL_LOCK_ASSERT_OWNED(fl);
361954e4ee71SNavdeep Parhar 
36204d6db4e0SNavdeep Parhar 	/*
36214d6db4e0SNavdeep Parhar 	 * We always stop at the begining of the hardware descriptor that's just
36224d6db4e0SNavdeep Parhar 	 * before the one with the hw cidx.  This is to avoid hw pidx = hw cidx,
36234d6db4e0SNavdeep Parhar 	 * which would mean an empty freelist to the chip.
36244d6db4e0SNavdeep Parhar 	 */
36254d6db4e0SNavdeep Parhar 	max_pidx = __predict_false(hw_cidx == 0) ? fl->sidx - 1 : hw_cidx - 1;
36264d6db4e0SNavdeep Parhar 	if (fl->pidx == max_pidx * 8)
36274d6db4e0SNavdeep Parhar 		return (0);
362854e4ee71SNavdeep Parhar 
36294d6db4e0SNavdeep Parhar 	d = &fl->desc[fl->pidx];
36304d6db4e0SNavdeep Parhar 	sd = &fl->sdesc[fl->pidx];
36314d6db4e0SNavdeep Parhar 	cll = &fl->cll_def;	/* default layout */
36324d6db4e0SNavdeep Parhar 	swz = &sc->sge.sw_zone_info[cll->zidx];
36334d6db4e0SNavdeep Parhar 
36344d6db4e0SNavdeep Parhar 	while (n > 0) {
363554e4ee71SNavdeep Parhar 
363654e4ee71SNavdeep Parhar 		if (sd->cl != NULL) {
363754e4ee71SNavdeep Parhar 
3638c3fb7725SNavdeep Parhar 			if (sd->nmbuf == 0) {
363938035ed6SNavdeep Parhar 				/*
364038035ed6SNavdeep Parhar 				 * Fast recycle without involving any atomics on
364138035ed6SNavdeep Parhar 				 * the cluster's metadata (if the cluster has
364238035ed6SNavdeep Parhar 				 * metadata).  This happens when all frames
364338035ed6SNavdeep Parhar 				 * received in the cluster were small enough to
364438035ed6SNavdeep Parhar 				 * fit within a single mbuf each.
364538035ed6SNavdeep Parhar 				 */
364638035ed6SNavdeep Parhar 				fl->cl_fast_recycled++;
3647ccc69b2fSNavdeep Parhar #ifdef INVARIANTS
3648ccc69b2fSNavdeep Parhar 				clm = cl_metadata(sc, fl, &sd->cll, sd->cl);
3649ccc69b2fSNavdeep Parhar 				if (clm != NULL)
3650ccc69b2fSNavdeep Parhar 					MPASS(clm->refcount == 1);
3651ccc69b2fSNavdeep Parhar #endif
365238035ed6SNavdeep Parhar 				goto recycled_fast;
365338035ed6SNavdeep Parhar 			}
365454e4ee71SNavdeep Parhar 
365538035ed6SNavdeep Parhar 			/*
365638035ed6SNavdeep Parhar 			 * Cluster is guaranteed to have metadata.  Clusters
365738035ed6SNavdeep Parhar 			 * without metadata always take the fast recycle path
365838035ed6SNavdeep Parhar 			 * when they're recycled.
365938035ed6SNavdeep Parhar 			 */
366038035ed6SNavdeep Parhar 			clm = cl_metadata(sc, fl, &sd->cll, sd->cl);
366138035ed6SNavdeep Parhar 			MPASS(clm != NULL);
36621458bff9SNavdeep Parhar 
366338035ed6SNavdeep Parhar 			if (atomic_fetchadd_int(&clm->refcount, -1) == 1) {
366438035ed6SNavdeep Parhar 				fl->cl_recycled++;
366582eff304SNavdeep Parhar 				counter_u64_add(extfree_rels, 1);
366654e4ee71SNavdeep Parhar 				goto recycled;
366754e4ee71SNavdeep Parhar 			}
36681458bff9SNavdeep Parhar 			sd->cl = NULL;	/* gave up my reference */
36691458bff9SNavdeep Parhar 		}
367038035ed6SNavdeep Parhar 		MPASS(sd->cl == NULL);
367138035ed6SNavdeep Parhar alloc:
367238035ed6SNavdeep Parhar 		cl = uma_zalloc(swz->zone, M_NOWAIT);
367338035ed6SNavdeep Parhar 		if (__predict_false(cl == NULL)) {
367438035ed6SNavdeep Parhar 			if (cll == &fl->cll_alt || fl->cll_alt.zidx == -1 ||
367538035ed6SNavdeep Parhar 			    fl->cll_def.zidx == fl->cll_alt.zidx)
367654e4ee71SNavdeep Parhar 				break;
367754e4ee71SNavdeep Parhar 
367838035ed6SNavdeep Parhar 			/* fall back to the safe zone */
367938035ed6SNavdeep Parhar 			cll = &fl->cll_alt;
368038035ed6SNavdeep Parhar 			swz = &sc->sge.sw_zone_info[cll->zidx];
368138035ed6SNavdeep Parhar 			goto alloc;
368254e4ee71SNavdeep Parhar 		}
368338035ed6SNavdeep Parhar 		fl->cl_allocated++;
36844d6db4e0SNavdeep Parhar 		n--;
368554e4ee71SNavdeep Parhar 
368638035ed6SNavdeep Parhar 		pa = pmap_kextract((vm_offset_t)cl);
368738035ed6SNavdeep Parhar 		pa += cll->region1;
368854e4ee71SNavdeep Parhar 		sd->cl = cl;
368938035ed6SNavdeep Parhar 		sd->cll = *cll;
369038035ed6SNavdeep Parhar 		*d = htobe64(pa | cll->hwidx);
369138035ed6SNavdeep Parhar 		clm = cl_metadata(sc, fl, cll, cl);
369238035ed6SNavdeep Parhar 		if (clm != NULL) {
36937d29df59SNavdeep Parhar recycled:
369438035ed6SNavdeep Parhar #ifdef INVARIANTS
369538035ed6SNavdeep Parhar 			clm->sd = sd;
369638035ed6SNavdeep Parhar #endif
369738035ed6SNavdeep Parhar 			clm->refcount = 1;
369838035ed6SNavdeep Parhar 		}
3699c3fb7725SNavdeep Parhar 		sd->nmbuf = 0;
370038035ed6SNavdeep Parhar recycled_fast:
370138035ed6SNavdeep Parhar 		d++;
370254e4ee71SNavdeep Parhar 		sd++;
37034d6db4e0SNavdeep Parhar 		if (__predict_false(++fl->pidx % 8 == 0)) {
37044d6db4e0SNavdeep Parhar 			uint16_t pidx = fl->pidx / 8;
37054d6db4e0SNavdeep Parhar 
37064d6db4e0SNavdeep Parhar 			if (__predict_false(pidx == fl->sidx)) {
370754e4ee71SNavdeep Parhar 				fl->pidx = 0;
37084d6db4e0SNavdeep Parhar 				pidx = 0;
370954e4ee71SNavdeep Parhar 				sd = fl->sdesc;
371054e4ee71SNavdeep Parhar 				d = fl->desc;
371154e4ee71SNavdeep Parhar 			}
37124d6db4e0SNavdeep Parhar 			if (pidx == max_pidx)
37134d6db4e0SNavdeep Parhar 				break;
37144d6db4e0SNavdeep Parhar 
37154d6db4e0SNavdeep Parhar 			if (IDXDIFF(pidx, fl->dbidx, fl->sidx) >= 4)
37164d6db4e0SNavdeep Parhar 				ring_fl_db(sc, fl);
37174d6db4e0SNavdeep Parhar 		}
371854e4ee71SNavdeep Parhar 	}
3719fb12416cSNavdeep Parhar 
37204d6db4e0SNavdeep Parhar 	if (fl->pidx / 8 != fl->dbidx)
3721fb12416cSNavdeep Parhar 		ring_fl_db(sc, fl);
3722733b9277SNavdeep Parhar 
3723733b9277SNavdeep Parhar 	return (FL_RUNNING_LOW(fl) && !(fl->flags & FL_STARVING));
3724733b9277SNavdeep Parhar }
3725733b9277SNavdeep Parhar 
3726733b9277SNavdeep Parhar /*
3727733b9277SNavdeep Parhar  * Attempt to refill all starving freelists.
3728733b9277SNavdeep Parhar  */
3729733b9277SNavdeep Parhar static void
3730733b9277SNavdeep Parhar refill_sfl(void *arg)
3731733b9277SNavdeep Parhar {
3732733b9277SNavdeep Parhar 	struct adapter *sc = arg;
3733733b9277SNavdeep Parhar 	struct sge_fl *fl, *fl_temp;
3734733b9277SNavdeep Parhar 
3735fe2ebb76SJohn Baldwin 	mtx_assert(&sc->sfl_lock, MA_OWNED);
3736733b9277SNavdeep Parhar 	TAILQ_FOREACH_SAFE(fl, &sc->sfl, link, fl_temp) {
3737733b9277SNavdeep Parhar 		FL_LOCK(fl);
3738733b9277SNavdeep Parhar 		refill_fl(sc, fl, 64);
3739733b9277SNavdeep Parhar 		if (FL_NOT_RUNNING_LOW(fl) || fl->flags & FL_DOOMED) {
3740733b9277SNavdeep Parhar 			TAILQ_REMOVE(&sc->sfl, fl, link);
3741733b9277SNavdeep Parhar 			fl->flags &= ~FL_STARVING;
3742733b9277SNavdeep Parhar 		}
3743733b9277SNavdeep Parhar 		FL_UNLOCK(fl);
3744733b9277SNavdeep Parhar 	}
3745733b9277SNavdeep Parhar 
3746733b9277SNavdeep Parhar 	if (!TAILQ_EMPTY(&sc->sfl))
3747733b9277SNavdeep Parhar 		callout_schedule(&sc->sfl_callout, hz / 5);
374854e4ee71SNavdeep Parhar }
374954e4ee71SNavdeep Parhar 
375054e4ee71SNavdeep Parhar static int
375154e4ee71SNavdeep Parhar alloc_fl_sdesc(struct sge_fl *fl)
375254e4ee71SNavdeep Parhar {
375354e4ee71SNavdeep Parhar 
37544d6db4e0SNavdeep Parhar 	fl->sdesc = malloc(fl->sidx * 8 * sizeof(struct fl_sdesc), M_CXGBE,
375554e4ee71SNavdeep Parhar 	    M_ZERO | M_WAITOK);
375654e4ee71SNavdeep Parhar 
375754e4ee71SNavdeep Parhar 	return (0);
375854e4ee71SNavdeep Parhar }
375954e4ee71SNavdeep Parhar 
376054e4ee71SNavdeep Parhar static void
37611458bff9SNavdeep Parhar free_fl_sdesc(struct adapter *sc, struct sge_fl *fl)
376254e4ee71SNavdeep Parhar {
376354e4ee71SNavdeep Parhar 	struct fl_sdesc *sd;
376438035ed6SNavdeep Parhar 	struct cluster_metadata *clm;
376538035ed6SNavdeep Parhar 	struct cluster_layout *cll;
376654e4ee71SNavdeep Parhar 	int i;
376754e4ee71SNavdeep Parhar 
376854e4ee71SNavdeep Parhar 	sd = fl->sdesc;
37694d6db4e0SNavdeep Parhar 	for (i = 0; i < fl->sidx * 8; i++, sd++) {
377038035ed6SNavdeep Parhar 		if (sd->cl == NULL)
377138035ed6SNavdeep Parhar 			continue;
377254e4ee71SNavdeep Parhar 
377338035ed6SNavdeep Parhar 		cll = &sd->cll;
377438035ed6SNavdeep Parhar 		clm = cl_metadata(sc, fl, cll, sd->cl);
377582eff304SNavdeep Parhar 		if (sd->nmbuf == 0)
377638035ed6SNavdeep Parhar 			uma_zfree(sc->sge.sw_zone_info[cll->zidx].zone, sd->cl);
377782eff304SNavdeep Parhar 		else if (clm && atomic_fetchadd_int(&clm->refcount, -1) == 1) {
377882eff304SNavdeep Parhar 			uma_zfree(sc->sge.sw_zone_info[cll->zidx].zone, sd->cl);
377982eff304SNavdeep Parhar 			counter_u64_add(extfree_rels, 1);
378054e4ee71SNavdeep Parhar 		}
378138035ed6SNavdeep Parhar 		sd->cl = NULL;
378254e4ee71SNavdeep Parhar 	}
378354e4ee71SNavdeep Parhar 
378454e4ee71SNavdeep Parhar 	free(fl->sdesc, M_CXGBE);
378554e4ee71SNavdeep Parhar 	fl->sdesc = NULL;
378654e4ee71SNavdeep Parhar }
378754e4ee71SNavdeep Parhar 
37887951040fSNavdeep Parhar static inline void
37897951040fSNavdeep Parhar get_pkt_gl(struct mbuf *m, struct sglist *gl)
379054e4ee71SNavdeep Parhar {
37917951040fSNavdeep Parhar 	int rc;
379254e4ee71SNavdeep Parhar 
37937951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
379454e4ee71SNavdeep Parhar 
37957951040fSNavdeep Parhar 	sglist_reset(gl);
37967951040fSNavdeep Parhar 	rc = sglist_append_mbuf(gl, m);
37977951040fSNavdeep Parhar 	if (__predict_false(rc != 0)) {
37987951040fSNavdeep Parhar 		panic("%s: mbuf %p (%d segs) was vetted earlier but now fails "
37997951040fSNavdeep Parhar 		    "with %d.", __func__, m, mbuf_nsegs(m), rc);
380054e4ee71SNavdeep Parhar 	}
380154e4ee71SNavdeep Parhar 
38027951040fSNavdeep Parhar 	KASSERT(gl->sg_nseg == mbuf_nsegs(m),
38037951040fSNavdeep Parhar 	    ("%s: nsegs changed for mbuf %p from %d to %d", __func__, m,
38047951040fSNavdeep Parhar 	    mbuf_nsegs(m), gl->sg_nseg));
38057951040fSNavdeep Parhar 	KASSERT(gl->sg_nseg > 0 &&
38067951040fSNavdeep Parhar 	    gl->sg_nseg <= (needs_tso(m) ? TX_SGL_SEGS_TSO : TX_SGL_SEGS),
38077951040fSNavdeep Parhar 	    ("%s: %d segments, should have been 1 <= nsegs <= %d", __func__,
38087951040fSNavdeep Parhar 		gl->sg_nseg, needs_tso(m) ? TX_SGL_SEGS_TSO : TX_SGL_SEGS));
380954e4ee71SNavdeep Parhar }
381054e4ee71SNavdeep Parhar 
381154e4ee71SNavdeep Parhar /*
38127951040fSNavdeep Parhar  * len16 for a txpkt WR with a GL.  Includes the firmware work request header.
381354e4ee71SNavdeep Parhar  */
38147951040fSNavdeep Parhar static inline u_int
38157951040fSNavdeep Parhar txpkt_len16(u_int nsegs, u_int tso)
38167951040fSNavdeep Parhar {
38177951040fSNavdeep Parhar 	u_int n;
38187951040fSNavdeep Parhar 
38197951040fSNavdeep Parhar 	MPASS(nsegs > 0);
38207951040fSNavdeep Parhar 
38217951040fSNavdeep Parhar 	nsegs--; /* first segment is part of ulptx_sgl */
38227951040fSNavdeep Parhar 	n = sizeof(struct fw_eth_tx_pkt_wr) + sizeof(struct cpl_tx_pkt_core) +
38237951040fSNavdeep Parhar 	    sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1));
38247951040fSNavdeep Parhar 	if (tso)
38257951040fSNavdeep Parhar 		n += sizeof(struct cpl_tx_pkt_lso_core);
38267951040fSNavdeep Parhar 
38277951040fSNavdeep Parhar 	return (howmany(n, 16));
38287951040fSNavdeep Parhar }
382954e4ee71SNavdeep Parhar 
383054e4ee71SNavdeep Parhar /*
38317951040fSNavdeep Parhar  * len16 for a txpkts type 0 WR with a GL.  Does not include the firmware work
38327951040fSNavdeep Parhar  * request header.
38337951040fSNavdeep Parhar  */
38347951040fSNavdeep Parhar static inline u_int
38357951040fSNavdeep Parhar txpkts0_len16(u_int nsegs)
38367951040fSNavdeep Parhar {
38377951040fSNavdeep Parhar 	u_int n;
38387951040fSNavdeep Parhar 
38397951040fSNavdeep Parhar 	MPASS(nsegs > 0);
38407951040fSNavdeep Parhar 
38417951040fSNavdeep Parhar 	nsegs--; /* first segment is part of ulptx_sgl */
38427951040fSNavdeep Parhar 	n = sizeof(struct ulp_txpkt) + sizeof(struct ulptx_idata) +
38437951040fSNavdeep Parhar 	    sizeof(struct cpl_tx_pkt_core) + sizeof(struct ulptx_sgl) +
38447951040fSNavdeep Parhar 	    8 * ((3 * nsegs) / 2 + (nsegs & 1));
38457951040fSNavdeep Parhar 
38467951040fSNavdeep Parhar 	return (howmany(n, 16));
38477951040fSNavdeep Parhar }
38487951040fSNavdeep Parhar 
38497951040fSNavdeep Parhar /*
38507951040fSNavdeep Parhar  * len16 for a txpkts type 1 WR with a GL.  Does not include the firmware work
38517951040fSNavdeep Parhar  * request header.
38527951040fSNavdeep Parhar  */
38537951040fSNavdeep Parhar static inline u_int
38547951040fSNavdeep Parhar txpkts1_len16(void)
38557951040fSNavdeep Parhar {
38567951040fSNavdeep Parhar 	u_int n;
38577951040fSNavdeep Parhar 
38587951040fSNavdeep Parhar 	n = sizeof(struct cpl_tx_pkt_core) + sizeof(struct ulptx_sgl);
38597951040fSNavdeep Parhar 
38607951040fSNavdeep Parhar 	return (howmany(n, 16));
38617951040fSNavdeep Parhar }
38627951040fSNavdeep Parhar 
38637951040fSNavdeep Parhar static inline u_int
38647951040fSNavdeep Parhar imm_payload(u_int ndesc)
38657951040fSNavdeep Parhar {
38667951040fSNavdeep Parhar 	u_int n;
38677951040fSNavdeep Parhar 
38687951040fSNavdeep Parhar 	n = ndesc * EQ_ESIZE - sizeof(struct fw_eth_tx_pkt_wr) -
38697951040fSNavdeep Parhar 	    sizeof(struct cpl_tx_pkt_core);
38707951040fSNavdeep Parhar 
38717951040fSNavdeep Parhar 	return (n);
38727951040fSNavdeep Parhar }
38737951040fSNavdeep Parhar 
38747951040fSNavdeep Parhar /*
38757951040fSNavdeep Parhar  * Write a txpkt WR for this packet to the hardware descriptors, update the
38767951040fSNavdeep Parhar  * software descriptor, and advance the pidx.  It is guaranteed that enough
38777951040fSNavdeep Parhar  * descriptors are available.
387854e4ee71SNavdeep Parhar  *
38797951040fSNavdeep Parhar  * The return value is the # of hardware descriptors used.
388054e4ee71SNavdeep Parhar  */
38817951040fSNavdeep Parhar static u_int
38827951040fSNavdeep Parhar write_txpkt_wr(struct sge_txq *txq, struct fw_eth_tx_pkt_wr *wr,
38837951040fSNavdeep Parhar     struct mbuf *m0, u_int available)
388454e4ee71SNavdeep Parhar {
388554e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
38867951040fSNavdeep Parhar 	struct tx_sdesc *txsd;
388754e4ee71SNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
388854e4ee71SNavdeep Parhar 	uint32_t ctrl;	/* used in many unrelated places */
388954e4ee71SNavdeep Parhar 	uint64_t ctrl1;
38907951040fSNavdeep Parhar 	int len16, ndesc, pktlen, nsegs;
389154e4ee71SNavdeep Parhar 	caddr_t dst;
389254e4ee71SNavdeep Parhar 
389354e4ee71SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
38947951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
38957951040fSNavdeep Parhar 	MPASS(available > 0 && available < eq->sidx);
389654e4ee71SNavdeep Parhar 
38977951040fSNavdeep Parhar 	len16 = mbuf_len16(m0);
38987951040fSNavdeep Parhar 	nsegs = mbuf_nsegs(m0);
38997951040fSNavdeep Parhar 	pktlen = m0->m_pkthdr.len;
390054e4ee71SNavdeep Parhar 	ctrl = sizeof(struct cpl_tx_pkt_core);
39017951040fSNavdeep Parhar 	if (needs_tso(m0))
39022a5f6b0eSNavdeep Parhar 		ctrl += sizeof(struct cpl_tx_pkt_lso_core);
39037951040fSNavdeep Parhar 	else if (pktlen <= imm_payload(2) && available >= 2) {
39047951040fSNavdeep Parhar 		/* Immediate data.  Recalculate len16 and set nsegs to 0. */
3905ecb79ca4SNavdeep Parhar 		ctrl += pktlen;
39067951040fSNavdeep Parhar 		len16 = howmany(sizeof(struct fw_eth_tx_pkt_wr) +
39077951040fSNavdeep Parhar 		    sizeof(struct cpl_tx_pkt_core) + pktlen, 16);
39087951040fSNavdeep Parhar 		nsegs = 0;
390954e4ee71SNavdeep Parhar 	}
39107951040fSNavdeep Parhar 	ndesc = howmany(len16, EQ_ESIZE / 16);
39117951040fSNavdeep Parhar 	MPASS(ndesc <= available);
391254e4ee71SNavdeep Parhar 
391354e4ee71SNavdeep Parhar 	/* Firmware work request header */
39147951040fSNavdeep Parhar 	MPASS(wr == (void *)&eq->desc[eq->pidx]);
391554e4ee71SNavdeep Parhar 	wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_WR) |
3916733b9277SNavdeep Parhar 	    V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl));
39176b49a4ecSNavdeep Parhar 
39187951040fSNavdeep Parhar 	ctrl = V_FW_WR_LEN16(len16);
391954e4ee71SNavdeep Parhar 	wr->equiq_to_len16 = htobe32(ctrl);
392054e4ee71SNavdeep Parhar 	wr->r3 = 0;
392154e4ee71SNavdeep Parhar 
39227951040fSNavdeep Parhar 	if (needs_tso(m0)) {
39232a5f6b0eSNavdeep Parhar 		struct cpl_tx_pkt_lso_core *lso = (void *)(wr + 1);
39247951040fSNavdeep Parhar 
39257951040fSNavdeep Parhar 		KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 &&
39267951040fSNavdeep Parhar 		    m0->m_pkthdr.l4hlen > 0,
39277951040fSNavdeep Parhar 		    ("%s: mbuf %p needs TSO but missing header lengths",
39287951040fSNavdeep Parhar 			__func__, m0));
392954e4ee71SNavdeep Parhar 
393054e4ee71SNavdeep Parhar 		ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) | F_LSO_FIRST_SLICE |
39317951040fSNavdeep Parhar 		    F_LSO_LAST_SLICE | V_LSO_IPHDR_LEN(m0->m_pkthdr.l3hlen >> 2)
39327951040fSNavdeep Parhar 		    | V_LSO_TCPHDR_LEN(m0->m_pkthdr.l4hlen >> 2);
39337951040fSNavdeep Parhar 		if (m0->m_pkthdr.l2hlen == sizeof(struct ether_vlan_header))
393454e4ee71SNavdeep Parhar 			ctrl |= V_LSO_ETHHDR_LEN(1);
39357951040fSNavdeep Parhar 		if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr))
3936a1ea9a82SNavdeep Parhar 			ctrl |= F_LSO_IPV6;
393754e4ee71SNavdeep Parhar 
393854e4ee71SNavdeep Parhar 		lso->lso_ctrl = htobe32(ctrl);
393954e4ee71SNavdeep Parhar 		lso->ipid_ofst = htobe16(0);
39407951040fSNavdeep Parhar 		lso->mss = htobe16(m0->m_pkthdr.tso_segsz);
394154e4ee71SNavdeep Parhar 		lso->seqno_offset = htobe32(0);
3942ecb79ca4SNavdeep Parhar 		lso->len = htobe32(pktlen);
394354e4ee71SNavdeep Parhar 
394454e4ee71SNavdeep Parhar 		cpl = (void *)(lso + 1);
394554e4ee71SNavdeep Parhar 
394654e4ee71SNavdeep Parhar 		txq->tso_wrs++;
394754e4ee71SNavdeep Parhar 	} else
394854e4ee71SNavdeep Parhar 		cpl = (void *)(wr + 1);
394954e4ee71SNavdeep Parhar 
395054e4ee71SNavdeep Parhar 	/* Checksum offload */
395154e4ee71SNavdeep Parhar 	ctrl1 = 0;
39527951040fSNavdeep Parhar 	if (needs_l3_csum(m0) == 0)
395354e4ee71SNavdeep Parhar 		ctrl1 |= F_TXPKT_IPCSUM_DIS;
39547951040fSNavdeep Parhar 	if (needs_l4_csum(m0) == 0)
395554e4ee71SNavdeep Parhar 		ctrl1 |= F_TXPKT_L4CSUM_DIS;
39567951040fSNavdeep Parhar 	if (m0->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TCP | CSUM_UDP |
3957b8531380SNavdeep Parhar 	    CSUM_UDP_IPV6 | CSUM_TCP_IPV6 | CSUM_TSO))
395854e4ee71SNavdeep Parhar 		txq->txcsum++;	/* some hardware assistance provided */
395954e4ee71SNavdeep Parhar 
396054e4ee71SNavdeep Parhar 	/* VLAN tag insertion */
39617951040fSNavdeep Parhar 	if (needs_vlan_insertion(m0)) {
39627951040fSNavdeep Parhar 		ctrl1 |= F_TXPKT_VLAN_VLD | V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag);
396354e4ee71SNavdeep Parhar 		txq->vlan_insertion++;
396454e4ee71SNavdeep Parhar 	}
396554e4ee71SNavdeep Parhar 
396654e4ee71SNavdeep Parhar 	/* CPL header */
39677951040fSNavdeep Parhar 	cpl->ctrl0 = txq->cpl_ctrl0;
396854e4ee71SNavdeep Parhar 	cpl->pack = 0;
3969ecb79ca4SNavdeep Parhar 	cpl->len = htobe16(pktlen);
397054e4ee71SNavdeep Parhar 	cpl->ctrl1 = htobe64(ctrl1);
397154e4ee71SNavdeep Parhar 
397254e4ee71SNavdeep Parhar 	/* SGL */
397354e4ee71SNavdeep Parhar 	dst = (void *)(cpl + 1);
39747951040fSNavdeep Parhar 	if (nsegs > 0) {
39757951040fSNavdeep Parhar 
39767951040fSNavdeep Parhar 		write_gl_to_txd(txq, m0, &dst, eq->sidx - ndesc < eq->pidx);
397754e4ee71SNavdeep Parhar 		txq->sgl_wrs++;
397854e4ee71SNavdeep Parhar 	} else {
39797951040fSNavdeep Parhar 		struct mbuf *m;
39807951040fSNavdeep Parhar 
39817951040fSNavdeep Parhar 		for (m = m0; m != NULL; m = m->m_next) {
398254e4ee71SNavdeep Parhar 			copy_to_txd(eq, mtod(m, caddr_t), &dst, m->m_len);
3983ecb79ca4SNavdeep Parhar #ifdef INVARIANTS
3984ecb79ca4SNavdeep Parhar 			pktlen -= m->m_len;
3985ecb79ca4SNavdeep Parhar #endif
398654e4ee71SNavdeep Parhar 		}
3987ecb79ca4SNavdeep Parhar #ifdef INVARIANTS
3988ecb79ca4SNavdeep Parhar 		KASSERT(pktlen == 0, ("%s: %d bytes left.", __func__, pktlen));
3989ecb79ca4SNavdeep Parhar #endif
39907951040fSNavdeep Parhar 		txq->imm_wrs++;
399154e4ee71SNavdeep Parhar 	}
399254e4ee71SNavdeep Parhar 
399354e4ee71SNavdeep Parhar 	txq->txpkt_wrs++;
399454e4ee71SNavdeep Parhar 
3995f7dfe243SNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
39967951040fSNavdeep Parhar 	txsd->m = m0;
399754e4ee71SNavdeep Parhar 	txsd->desc_used = ndesc;
399854e4ee71SNavdeep Parhar 
39997951040fSNavdeep Parhar 	return (ndesc);
400054e4ee71SNavdeep Parhar }
400154e4ee71SNavdeep Parhar 
40027951040fSNavdeep Parhar static int
40037951040fSNavdeep Parhar try_txpkts(struct mbuf *m, struct mbuf *n, struct txpkts *txp, u_int available)
400454e4ee71SNavdeep Parhar {
40057951040fSNavdeep Parhar 	u_int needed, nsegs1, nsegs2, l1, l2;
40067951040fSNavdeep Parhar 
40077951040fSNavdeep Parhar 	if (cannot_use_txpkts(m) || cannot_use_txpkts(n))
40087951040fSNavdeep Parhar 		return (1);
40097951040fSNavdeep Parhar 
40107951040fSNavdeep Parhar 	nsegs1 = mbuf_nsegs(m);
40117951040fSNavdeep Parhar 	nsegs2 = mbuf_nsegs(n);
40127951040fSNavdeep Parhar 	if (nsegs1 + nsegs2 == 2) {
40137951040fSNavdeep Parhar 		txp->wr_type = 1;
40147951040fSNavdeep Parhar 		l1 = l2 = txpkts1_len16();
40157951040fSNavdeep Parhar 	} else {
40167951040fSNavdeep Parhar 		txp->wr_type = 0;
40177951040fSNavdeep Parhar 		l1 = txpkts0_len16(nsegs1);
40187951040fSNavdeep Parhar 		l2 = txpkts0_len16(nsegs2);
40197951040fSNavdeep Parhar 	}
40207951040fSNavdeep Parhar 	txp->len16 = howmany(sizeof(struct fw_eth_tx_pkts_wr), 16) + l1 + l2;
40217951040fSNavdeep Parhar 	needed = howmany(txp->len16, EQ_ESIZE / 16);
40227951040fSNavdeep Parhar 	if (needed > SGE_MAX_WR_NDESC || needed > available)
40237951040fSNavdeep Parhar 		return (1);
40247951040fSNavdeep Parhar 
40257951040fSNavdeep Parhar 	txp->plen = m->m_pkthdr.len + n->m_pkthdr.len;
40267951040fSNavdeep Parhar 	if (txp->plen > 65535)
40277951040fSNavdeep Parhar 		return (1);
40287951040fSNavdeep Parhar 
40297951040fSNavdeep Parhar 	txp->npkt = 2;
40307951040fSNavdeep Parhar 	set_mbuf_len16(m, l1);
40317951040fSNavdeep Parhar 	set_mbuf_len16(n, l2);
40327951040fSNavdeep Parhar 
40337951040fSNavdeep Parhar 	return (0);
40347951040fSNavdeep Parhar }
40357951040fSNavdeep Parhar 
40367951040fSNavdeep Parhar static int
40377951040fSNavdeep Parhar add_to_txpkts(struct mbuf *m, struct txpkts *txp, u_int available)
40387951040fSNavdeep Parhar {
40397951040fSNavdeep Parhar 	u_int plen, len16, needed, nsegs;
40407951040fSNavdeep Parhar 
40417951040fSNavdeep Parhar 	MPASS(txp->wr_type == 0 || txp->wr_type == 1);
40427951040fSNavdeep Parhar 
40437951040fSNavdeep Parhar 	nsegs = mbuf_nsegs(m);
40447951040fSNavdeep Parhar 	if (needs_tso(m) || (txp->wr_type == 1 && nsegs != 1))
40457951040fSNavdeep Parhar 		return (1);
40467951040fSNavdeep Parhar 
40477951040fSNavdeep Parhar 	plen = txp->plen + m->m_pkthdr.len;
40487951040fSNavdeep Parhar 	if (plen > 65535)
40497951040fSNavdeep Parhar 		return (1);
40507951040fSNavdeep Parhar 
40517951040fSNavdeep Parhar 	if (txp->wr_type == 0)
40527951040fSNavdeep Parhar 		len16 = txpkts0_len16(nsegs);
40537951040fSNavdeep Parhar 	else
40547951040fSNavdeep Parhar 		len16 = txpkts1_len16();
40557951040fSNavdeep Parhar 	needed = howmany(txp->len16 + len16, EQ_ESIZE / 16);
40567951040fSNavdeep Parhar 	if (needed > SGE_MAX_WR_NDESC || needed > available)
40577951040fSNavdeep Parhar 		return (1);
40587951040fSNavdeep Parhar 
40597951040fSNavdeep Parhar 	txp->npkt++;
40607951040fSNavdeep Parhar 	txp->plen = plen;
40617951040fSNavdeep Parhar 	txp->len16 += len16;
40627951040fSNavdeep Parhar 	set_mbuf_len16(m, len16);
40637951040fSNavdeep Parhar 
40647951040fSNavdeep Parhar 	return (0);
40657951040fSNavdeep Parhar }
40667951040fSNavdeep Parhar 
40677951040fSNavdeep Parhar /*
40687951040fSNavdeep Parhar  * Write a txpkts WR for the packets in txp to the hardware descriptors, update
40697951040fSNavdeep Parhar  * the software descriptor, and advance the pidx.  It is guaranteed that enough
40707951040fSNavdeep Parhar  * descriptors are available.
40717951040fSNavdeep Parhar  *
40727951040fSNavdeep Parhar  * The return value is the # of hardware descriptors used.
40737951040fSNavdeep Parhar  */
40747951040fSNavdeep Parhar static u_int
40757951040fSNavdeep Parhar write_txpkts_wr(struct sge_txq *txq, struct fw_eth_tx_pkts_wr *wr,
40767951040fSNavdeep Parhar     struct mbuf *m0, const struct txpkts *txp, u_int available)
40777951040fSNavdeep Parhar {
40787951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
40797951040fSNavdeep Parhar 	struct tx_sdesc *txsd;
40807951040fSNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
40817951040fSNavdeep Parhar 	uint32_t ctrl;
40827951040fSNavdeep Parhar 	uint64_t ctrl1;
40837951040fSNavdeep Parhar 	int ndesc, checkwrap;
40847951040fSNavdeep Parhar 	struct mbuf *m;
40857951040fSNavdeep Parhar 	void *flitp;
40867951040fSNavdeep Parhar 
40877951040fSNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
40887951040fSNavdeep Parhar 	MPASS(txp->npkt > 0);
40897951040fSNavdeep Parhar 	MPASS(txp->plen < 65536);
40907951040fSNavdeep Parhar 	MPASS(m0 != NULL);
40917951040fSNavdeep Parhar 	MPASS(m0->m_nextpkt != NULL);
40927951040fSNavdeep Parhar 	MPASS(txp->len16 <= howmany(SGE_MAX_WR_LEN, 16));
40937951040fSNavdeep Parhar 	MPASS(available > 0 && available < eq->sidx);
40947951040fSNavdeep Parhar 
40957951040fSNavdeep Parhar 	ndesc = howmany(txp->len16, EQ_ESIZE / 16);
40967951040fSNavdeep Parhar 	MPASS(ndesc <= available);
40977951040fSNavdeep Parhar 
40987951040fSNavdeep Parhar 	MPASS(wr == (void *)&eq->desc[eq->pidx]);
40997951040fSNavdeep Parhar 	wr->op_pkd = htobe32(V_FW_WR_OP(FW_ETH_TX_PKTS_WR));
41007951040fSNavdeep Parhar 	ctrl = V_FW_WR_LEN16(txp->len16);
41017951040fSNavdeep Parhar 	wr->equiq_to_len16 = htobe32(ctrl);
41027951040fSNavdeep Parhar 	wr->plen = htobe16(txp->plen);
41037951040fSNavdeep Parhar 	wr->npkt = txp->npkt;
41047951040fSNavdeep Parhar 	wr->r3 = 0;
41057951040fSNavdeep Parhar 	wr->type = txp->wr_type;
41067951040fSNavdeep Parhar 	flitp = wr + 1;
41077951040fSNavdeep Parhar 
41087951040fSNavdeep Parhar 	/*
41097951040fSNavdeep Parhar 	 * At this point we are 16B into a hardware descriptor.  If checkwrap is
41107951040fSNavdeep Parhar 	 * set then we know the WR is going to wrap around somewhere.  We'll
41117951040fSNavdeep Parhar 	 * check for that at appropriate points.
41127951040fSNavdeep Parhar 	 */
41137951040fSNavdeep Parhar 	checkwrap = eq->sidx - ndesc < eq->pidx;
41147951040fSNavdeep Parhar 	for (m = m0; m != NULL; m = m->m_nextpkt) {
41157951040fSNavdeep Parhar 		if (txp->wr_type == 0) {
411654e4ee71SNavdeep Parhar 			struct ulp_txpkt *ulpmc;
411754e4ee71SNavdeep Parhar 			struct ulptx_idata *ulpsc;
411854e4ee71SNavdeep Parhar 
41197951040fSNavdeep Parhar 			/* ULP master command */
41207951040fSNavdeep Parhar 			ulpmc = flitp;
41217951040fSNavdeep Parhar 			ulpmc->cmd_dest = htobe32(V_ULPTX_CMD(ULP_TX_PKT) |
41227951040fSNavdeep Parhar 			    V_ULP_TXPKT_DEST(0) | V_ULP_TXPKT_FID(eq->iqid));
41237951040fSNavdeep Parhar 			ulpmc->len = htobe32(mbuf_len16(m));
412454e4ee71SNavdeep Parhar 
41257951040fSNavdeep Parhar 			/* ULP subcommand */
41267951040fSNavdeep Parhar 			ulpsc = (void *)(ulpmc + 1);
41277951040fSNavdeep Parhar 			ulpsc->cmd_more = htobe32(V_ULPTX_CMD(ULP_TX_SC_IMM) |
41287951040fSNavdeep Parhar 			    F_ULP_TX_SC_MORE);
41297951040fSNavdeep Parhar 			ulpsc->len = htobe32(sizeof(struct cpl_tx_pkt_core));
41307951040fSNavdeep Parhar 
41317951040fSNavdeep Parhar 			cpl = (void *)(ulpsc + 1);
41327951040fSNavdeep Parhar 			if (checkwrap &&
41337951040fSNavdeep Parhar 			    (uintptr_t)cpl == (uintptr_t)&eq->desc[eq->sidx])
41347951040fSNavdeep Parhar 				cpl = (void *)&eq->desc[0];
41357951040fSNavdeep Parhar 			txq->txpkts0_pkts += txp->npkt;
41367951040fSNavdeep Parhar 			txq->txpkts0_wrs++;
41377951040fSNavdeep Parhar 		} else {
41387951040fSNavdeep Parhar 			cpl = flitp;
41397951040fSNavdeep Parhar 			txq->txpkts1_pkts += txp->npkt;
41407951040fSNavdeep Parhar 			txq->txpkts1_wrs++;
41417951040fSNavdeep Parhar 		}
414254e4ee71SNavdeep Parhar 
414354e4ee71SNavdeep Parhar 		/* Checksum offload */
41447951040fSNavdeep Parhar 		ctrl1 = 0;
41457951040fSNavdeep Parhar 		if (needs_l3_csum(m) == 0)
41467951040fSNavdeep Parhar 			ctrl1 |= F_TXPKT_IPCSUM_DIS;
41477951040fSNavdeep Parhar 		if (needs_l4_csum(m) == 0)
41487951040fSNavdeep Parhar 			ctrl1 |= F_TXPKT_L4CSUM_DIS;
4149b8531380SNavdeep Parhar 		if (m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TCP | CSUM_UDP |
4150b8531380SNavdeep Parhar 		    CSUM_UDP_IPV6 | CSUM_TCP_IPV6 | CSUM_TSO))
415154e4ee71SNavdeep Parhar 			txq->txcsum++;	/* some hardware assistance provided */
415254e4ee71SNavdeep Parhar 
415354e4ee71SNavdeep Parhar 		/* VLAN tag insertion */
41547951040fSNavdeep Parhar 		if (needs_vlan_insertion(m)) {
41557951040fSNavdeep Parhar 			ctrl1 |= F_TXPKT_VLAN_VLD |
41567951040fSNavdeep Parhar 			    V_TXPKT_VLAN(m->m_pkthdr.ether_vtag);
415754e4ee71SNavdeep Parhar 			txq->vlan_insertion++;
415854e4ee71SNavdeep Parhar 		}
415954e4ee71SNavdeep Parhar 
41607951040fSNavdeep Parhar 		/* CPL header */
41617951040fSNavdeep Parhar 		cpl->ctrl0 = txq->cpl_ctrl0;
416254e4ee71SNavdeep Parhar 		cpl->pack = 0;
416354e4ee71SNavdeep Parhar 		cpl->len = htobe16(m->m_pkthdr.len);
41647951040fSNavdeep Parhar 		cpl->ctrl1 = htobe64(ctrl1);
416554e4ee71SNavdeep Parhar 
41667951040fSNavdeep Parhar 		flitp = cpl + 1;
41677951040fSNavdeep Parhar 		if (checkwrap &&
41687951040fSNavdeep Parhar 		    (uintptr_t)flitp == (uintptr_t)&eq->desc[eq->sidx])
41697951040fSNavdeep Parhar 			flitp = (void *)&eq->desc[0];
417054e4ee71SNavdeep Parhar 
41717951040fSNavdeep Parhar 		write_gl_to_txd(txq, m, (caddr_t *)(&flitp), checkwrap);
417254e4ee71SNavdeep Parhar 
41737951040fSNavdeep Parhar 	}
41747951040fSNavdeep Parhar 
41757951040fSNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
41767951040fSNavdeep Parhar 	txsd->m = m0;
41777951040fSNavdeep Parhar 	txsd->desc_used = ndesc;
41787951040fSNavdeep Parhar 
41797951040fSNavdeep Parhar 	return (ndesc);
418054e4ee71SNavdeep Parhar }
418154e4ee71SNavdeep Parhar 
418254e4ee71SNavdeep Parhar /*
418354e4ee71SNavdeep Parhar  * If the SGL ends on an address that is not 16 byte aligned, this function will
41847951040fSNavdeep Parhar  * add a 0 filled flit at the end.
418554e4ee71SNavdeep Parhar  */
41867951040fSNavdeep Parhar static void
41877951040fSNavdeep Parhar write_gl_to_txd(struct sge_txq *txq, struct mbuf *m, caddr_t *to, int checkwrap)
418854e4ee71SNavdeep Parhar {
41897951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
41907951040fSNavdeep Parhar 	struct sglist *gl = txq->gl;
41917951040fSNavdeep Parhar 	struct sglist_seg *seg;
41927951040fSNavdeep Parhar 	__be64 *flitp, *wrap;
419354e4ee71SNavdeep Parhar 	struct ulptx_sgl *usgl;
41947951040fSNavdeep Parhar 	int i, nflits, nsegs;
419554e4ee71SNavdeep Parhar 
419654e4ee71SNavdeep Parhar 	KASSERT(((uintptr_t)(*to) & 0xf) == 0,
419754e4ee71SNavdeep Parhar 	    ("%s: SGL must start at a 16 byte boundary: %p", __func__, *to));
41987951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) >= (uintptr_t)&eq->desc[0]);
41997951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) < (uintptr_t)&eq->desc[eq->sidx]);
420054e4ee71SNavdeep Parhar 
42017951040fSNavdeep Parhar 	get_pkt_gl(m, gl);
42027951040fSNavdeep Parhar 	nsegs = gl->sg_nseg;
42037951040fSNavdeep Parhar 	MPASS(nsegs > 0);
42047951040fSNavdeep Parhar 
42057951040fSNavdeep Parhar 	nflits = (3 * (nsegs - 1)) / 2 + ((nsegs - 1) & 1) + 2;
420654e4ee71SNavdeep Parhar 	flitp = (__be64 *)(*to);
42077951040fSNavdeep Parhar 	wrap = (__be64 *)(&eq->desc[eq->sidx]);
42087951040fSNavdeep Parhar 	seg = &gl->sg_segs[0];
420954e4ee71SNavdeep Parhar 	usgl = (void *)flitp;
421054e4ee71SNavdeep Parhar 
421154e4ee71SNavdeep Parhar 	/*
421254e4ee71SNavdeep Parhar 	 * We start at a 16 byte boundary somewhere inside the tx descriptor
421354e4ee71SNavdeep Parhar 	 * ring, so we're at least 16 bytes away from the status page.  There is
421454e4ee71SNavdeep Parhar 	 * no chance of a wrap around in the middle of usgl (which is 16 bytes).
421554e4ee71SNavdeep Parhar 	 */
421654e4ee71SNavdeep Parhar 
421754e4ee71SNavdeep Parhar 	usgl->cmd_nsge = htobe32(V_ULPTX_CMD(ULP_TX_SC_DSGL) |
42187951040fSNavdeep Parhar 	    V_ULPTX_NSGE(nsegs));
42197951040fSNavdeep Parhar 	usgl->len0 = htobe32(seg->ss_len);
42207951040fSNavdeep Parhar 	usgl->addr0 = htobe64(seg->ss_paddr);
422154e4ee71SNavdeep Parhar 	seg++;
422254e4ee71SNavdeep Parhar 
42237951040fSNavdeep Parhar 	if (checkwrap == 0 || (uintptr_t)(flitp + nflits) <= (uintptr_t)wrap) {
422454e4ee71SNavdeep Parhar 
422554e4ee71SNavdeep Parhar 		/* Won't wrap around at all */
422654e4ee71SNavdeep Parhar 
42277951040fSNavdeep Parhar 		for (i = 0; i < nsegs - 1; i++, seg++) {
42287951040fSNavdeep Parhar 			usgl->sge[i / 2].len[i & 1] = htobe32(seg->ss_len);
42297951040fSNavdeep Parhar 			usgl->sge[i / 2].addr[i & 1] = htobe64(seg->ss_paddr);
423054e4ee71SNavdeep Parhar 		}
423154e4ee71SNavdeep Parhar 		if (i & 1)
423254e4ee71SNavdeep Parhar 			usgl->sge[i / 2].len[1] = htobe32(0);
42337951040fSNavdeep Parhar 		flitp += nflits;
423454e4ee71SNavdeep Parhar 	} else {
423554e4ee71SNavdeep Parhar 
423654e4ee71SNavdeep Parhar 		/* Will wrap somewhere in the rest of the SGL */
423754e4ee71SNavdeep Parhar 
423854e4ee71SNavdeep Parhar 		/* 2 flits already written, write the rest flit by flit */
423954e4ee71SNavdeep Parhar 		flitp = (void *)(usgl + 1);
42407951040fSNavdeep Parhar 		for (i = 0; i < nflits - 2; i++) {
42417951040fSNavdeep Parhar 			if (flitp == wrap)
424254e4ee71SNavdeep Parhar 				flitp = (void *)eq->desc;
42437951040fSNavdeep Parhar 			*flitp++ = get_flit(seg, nsegs - 1, i);
424454e4ee71SNavdeep Parhar 		}
424554e4ee71SNavdeep Parhar 	}
424654e4ee71SNavdeep Parhar 
42477951040fSNavdeep Parhar 	if (nflits & 1) {
42487951040fSNavdeep Parhar 		MPASS(((uintptr_t)flitp) & 0xf);
42497951040fSNavdeep Parhar 		*flitp++ = 0;
42507951040fSNavdeep Parhar 	}
425154e4ee71SNavdeep Parhar 
42527951040fSNavdeep Parhar 	MPASS((((uintptr_t)flitp) & 0xf) == 0);
42537951040fSNavdeep Parhar 	if (__predict_false(flitp == wrap))
425454e4ee71SNavdeep Parhar 		*to = (void *)eq->desc;
425554e4ee71SNavdeep Parhar 	else
42567951040fSNavdeep Parhar 		*to = (void *)flitp;
425754e4ee71SNavdeep Parhar }
425854e4ee71SNavdeep Parhar 
425954e4ee71SNavdeep Parhar static inline void
426054e4ee71SNavdeep Parhar copy_to_txd(struct sge_eq *eq, caddr_t from, caddr_t *to, int len)
426154e4ee71SNavdeep Parhar {
42627951040fSNavdeep Parhar 
42637951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) >= (uintptr_t)&eq->desc[0]);
42647951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) < (uintptr_t)&eq->desc[eq->sidx]);
42657951040fSNavdeep Parhar 
42667951040fSNavdeep Parhar 	if (__predict_true((uintptr_t)(*to) + len <=
42677951040fSNavdeep Parhar 	    (uintptr_t)&eq->desc[eq->sidx])) {
426854e4ee71SNavdeep Parhar 		bcopy(from, *to, len);
426954e4ee71SNavdeep Parhar 		(*to) += len;
427054e4ee71SNavdeep Parhar 	} else {
42717951040fSNavdeep Parhar 		int portion = (uintptr_t)&eq->desc[eq->sidx] - (uintptr_t)(*to);
427254e4ee71SNavdeep Parhar 
427354e4ee71SNavdeep Parhar 		bcopy(from, *to, portion);
427454e4ee71SNavdeep Parhar 		from += portion;
427554e4ee71SNavdeep Parhar 		portion = len - portion;	/* remaining */
427654e4ee71SNavdeep Parhar 		bcopy(from, (void *)eq->desc, portion);
427754e4ee71SNavdeep Parhar 		(*to) = (caddr_t)eq->desc + portion;
427854e4ee71SNavdeep Parhar 	}
427954e4ee71SNavdeep Parhar }
428054e4ee71SNavdeep Parhar 
428154e4ee71SNavdeep Parhar static inline void
42827951040fSNavdeep Parhar ring_eq_db(struct adapter *sc, struct sge_eq *eq, u_int n)
428354e4ee71SNavdeep Parhar {
42847951040fSNavdeep Parhar 	u_int db;
42857951040fSNavdeep Parhar 
42867951040fSNavdeep Parhar 	MPASS(n > 0);
4287d14b0ac1SNavdeep Parhar 
4288d14b0ac1SNavdeep Parhar 	db = eq->doorbells;
42897951040fSNavdeep Parhar 	if (n > 1)
429077ad3c41SNavdeep Parhar 		clrbit(&db, DOORBELL_WCWR);
4291d14b0ac1SNavdeep Parhar 	wmb();
4292d14b0ac1SNavdeep Parhar 
4293d14b0ac1SNavdeep Parhar 	switch (ffs(db) - 1) {
4294d14b0ac1SNavdeep Parhar 	case DOORBELL_UDB:
42957951040fSNavdeep Parhar 		*eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(n));
42967951040fSNavdeep Parhar 		break;
4297d14b0ac1SNavdeep Parhar 
429877ad3c41SNavdeep Parhar 	case DOORBELL_WCWR: {
4299d14b0ac1SNavdeep Parhar 		volatile uint64_t *dst, *src;
4300d14b0ac1SNavdeep Parhar 		int i;
4301d14b0ac1SNavdeep Parhar 
4302d14b0ac1SNavdeep Parhar 		/*
4303d14b0ac1SNavdeep Parhar 		 * Queues whose 128B doorbell segment fits in the page do not
4304d14b0ac1SNavdeep Parhar 		 * use relative qid (udb_qid is always 0).  Only queues with
430577ad3c41SNavdeep Parhar 		 * doorbell segments can do WCWR.
4306d14b0ac1SNavdeep Parhar 		 */
43077951040fSNavdeep Parhar 		KASSERT(eq->udb_qid == 0 && n == 1,
4308d14b0ac1SNavdeep Parhar 		    ("%s: inappropriate doorbell (0x%x, %d, %d) for eq %p",
43097951040fSNavdeep Parhar 		    __func__, eq->doorbells, n, eq->dbidx, eq));
4310d14b0ac1SNavdeep Parhar 
4311d14b0ac1SNavdeep Parhar 		dst = (volatile void *)((uintptr_t)eq->udb + UDBS_WR_OFFSET -
4312d14b0ac1SNavdeep Parhar 		    UDBS_DB_OFFSET);
43137951040fSNavdeep Parhar 		i = eq->dbidx;
4314d14b0ac1SNavdeep Parhar 		src = (void *)&eq->desc[i];
4315d14b0ac1SNavdeep Parhar 		while (src != (void *)&eq->desc[i + 1])
4316d14b0ac1SNavdeep Parhar 			*dst++ = *src++;
4317d14b0ac1SNavdeep Parhar 		wmb();
43187951040fSNavdeep Parhar 		break;
4319d14b0ac1SNavdeep Parhar 	}
4320d14b0ac1SNavdeep Parhar 
4321d14b0ac1SNavdeep Parhar 	case DOORBELL_UDBWC:
43227951040fSNavdeep Parhar 		*eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(n));
4323d14b0ac1SNavdeep Parhar 		wmb();
43247951040fSNavdeep Parhar 		break;
4325d14b0ac1SNavdeep Parhar 
4326d14b0ac1SNavdeep Parhar 	case DOORBELL_KDB:
4327d14b0ac1SNavdeep Parhar 		t4_write_reg(sc, MYPF_REG(A_SGE_PF_KDOORBELL),
43287951040fSNavdeep Parhar 		    V_QID(eq->cntxt_id) | V_PIDX(n));
43297951040fSNavdeep Parhar 		break;
433054e4ee71SNavdeep Parhar 	}
433154e4ee71SNavdeep Parhar 
43327951040fSNavdeep Parhar 	IDXINCR(eq->dbidx, n, eq->sidx);
43337951040fSNavdeep Parhar }
43347951040fSNavdeep Parhar 
43357951040fSNavdeep Parhar static inline u_int
43367951040fSNavdeep Parhar reclaimable_tx_desc(struct sge_eq *eq)
433754e4ee71SNavdeep Parhar {
43387951040fSNavdeep Parhar 	uint16_t hw_cidx;
433954e4ee71SNavdeep Parhar 
43407951040fSNavdeep Parhar 	hw_cidx = read_hw_cidx(eq);
43417951040fSNavdeep Parhar 	return (IDXDIFF(hw_cidx, eq->cidx, eq->sidx));
43427951040fSNavdeep Parhar }
434354e4ee71SNavdeep Parhar 
43447951040fSNavdeep Parhar static inline u_int
43457951040fSNavdeep Parhar total_available_tx_desc(struct sge_eq *eq)
43467951040fSNavdeep Parhar {
43477951040fSNavdeep Parhar 	uint16_t hw_cidx, pidx;
43487951040fSNavdeep Parhar 
43497951040fSNavdeep Parhar 	hw_cidx = read_hw_cidx(eq);
43507951040fSNavdeep Parhar 	pidx = eq->pidx;
43517951040fSNavdeep Parhar 
43527951040fSNavdeep Parhar 	if (pidx == hw_cidx)
43537951040fSNavdeep Parhar 		return (eq->sidx - 1);
435454e4ee71SNavdeep Parhar 	else
43557951040fSNavdeep Parhar 		return (IDXDIFF(hw_cidx, pidx, eq->sidx) - 1);
43567951040fSNavdeep Parhar }
43577951040fSNavdeep Parhar 
43587951040fSNavdeep Parhar static inline uint16_t
43597951040fSNavdeep Parhar read_hw_cidx(struct sge_eq *eq)
43607951040fSNavdeep Parhar {
43617951040fSNavdeep Parhar 	struct sge_qstat *spg = (void *)&eq->desc[eq->sidx];
43627951040fSNavdeep Parhar 	uint16_t cidx = spg->cidx;	/* stable snapshot */
43637951040fSNavdeep Parhar 
43647951040fSNavdeep Parhar 	return (be16toh(cidx));
4365e874ff7aSNavdeep Parhar }
436654e4ee71SNavdeep Parhar 
4367e874ff7aSNavdeep Parhar /*
43687951040fSNavdeep Parhar  * Reclaim 'n' descriptors approximately.
4369e874ff7aSNavdeep Parhar  */
43707951040fSNavdeep Parhar static u_int
43717951040fSNavdeep Parhar reclaim_tx_descs(struct sge_txq *txq, u_int n)
4372e874ff7aSNavdeep Parhar {
4373e874ff7aSNavdeep Parhar 	struct tx_sdesc *txsd;
4374f7dfe243SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
43757951040fSNavdeep Parhar 	u_int can_reclaim, reclaimed;
437654e4ee71SNavdeep Parhar 
4377733b9277SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
43787951040fSNavdeep Parhar 	MPASS(n > 0);
4379e874ff7aSNavdeep Parhar 
43807951040fSNavdeep Parhar 	reclaimed = 0;
43817951040fSNavdeep Parhar 	can_reclaim = reclaimable_tx_desc(eq);
43827951040fSNavdeep Parhar 	while (can_reclaim && reclaimed < n) {
438354e4ee71SNavdeep Parhar 		int ndesc;
43847951040fSNavdeep Parhar 		struct mbuf *m, *nextpkt;
438554e4ee71SNavdeep Parhar 
4386f7dfe243SNavdeep Parhar 		txsd = &txq->sdesc[eq->cidx];
438754e4ee71SNavdeep Parhar 		ndesc = txsd->desc_used;
438854e4ee71SNavdeep Parhar 
438954e4ee71SNavdeep Parhar 		/* Firmware doesn't return "partial" credits. */
439054e4ee71SNavdeep Parhar 		KASSERT(can_reclaim >= ndesc,
439154e4ee71SNavdeep Parhar 		    ("%s: unexpected number of credits: %d, %d",
439254e4ee71SNavdeep Parhar 		    __func__, can_reclaim, ndesc));
439354e4ee71SNavdeep Parhar 
43947951040fSNavdeep Parhar 		for (m = txsd->m; m != NULL; m = nextpkt) {
43957951040fSNavdeep Parhar 			nextpkt = m->m_nextpkt;
43967951040fSNavdeep Parhar 			m->m_nextpkt = NULL;
43977951040fSNavdeep Parhar 			m_freem(m);
43987951040fSNavdeep Parhar 		}
439954e4ee71SNavdeep Parhar 		reclaimed += ndesc;
440054e4ee71SNavdeep Parhar 		can_reclaim -= ndesc;
44017951040fSNavdeep Parhar 		IDXINCR(eq->cidx, ndesc, eq->sidx);
440254e4ee71SNavdeep Parhar 	}
440354e4ee71SNavdeep Parhar 
440454e4ee71SNavdeep Parhar 	return (reclaimed);
440554e4ee71SNavdeep Parhar }
440654e4ee71SNavdeep Parhar 
440754e4ee71SNavdeep Parhar static void
44087951040fSNavdeep Parhar tx_reclaim(void *arg, int n)
440954e4ee71SNavdeep Parhar {
44107951040fSNavdeep Parhar 	struct sge_txq *txq = arg;
44117951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
441254e4ee71SNavdeep Parhar 
44137951040fSNavdeep Parhar 	do {
44147951040fSNavdeep Parhar 		if (TXQ_TRYLOCK(txq) == 0)
44157951040fSNavdeep Parhar 			break;
44167951040fSNavdeep Parhar 		n = reclaim_tx_descs(txq, 32);
44177951040fSNavdeep Parhar 		if (eq->cidx == eq->pidx)
44187951040fSNavdeep Parhar 			eq->equeqidx = eq->pidx;
44197951040fSNavdeep Parhar 		TXQ_UNLOCK(txq);
44207951040fSNavdeep Parhar 	} while (n > 0);
442154e4ee71SNavdeep Parhar }
442254e4ee71SNavdeep Parhar 
442354e4ee71SNavdeep Parhar static __be64
44247951040fSNavdeep Parhar get_flit(struct sglist_seg *segs, int nsegs, int idx)
442554e4ee71SNavdeep Parhar {
442654e4ee71SNavdeep Parhar 	int i = (idx / 3) * 2;
442754e4ee71SNavdeep Parhar 
442854e4ee71SNavdeep Parhar 	switch (idx % 3) {
442954e4ee71SNavdeep Parhar 	case 0: {
443054e4ee71SNavdeep Parhar 		__be64 rc;
443154e4ee71SNavdeep Parhar 
44327951040fSNavdeep Parhar 		rc = htobe32(segs[i].ss_len);
443354e4ee71SNavdeep Parhar 		if (i + 1 < nsegs)
44347951040fSNavdeep Parhar 			rc |= (uint64_t)htobe32(segs[i + 1].ss_len) << 32;
443554e4ee71SNavdeep Parhar 
443654e4ee71SNavdeep Parhar 		return (rc);
443754e4ee71SNavdeep Parhar 	}
443854e4ee71SNavdeep Parhar 	case 1:
44397951040fSNavdeep Parhar 		return (htobe64(segs[i].ss_paddr));
444054e4ee71SNavdeep Parhar 	case 2:
44417951040fSNavdeep Parhar 		return (htobe64(segs[i + 1].ss_paddr));
444254e4ee71SNavdeep Parhar 	}
444354e4ee71SNavdeep Parhar 
444454e4ee71SNavdeep Parhar 	return (0);
444554e4ee71SNavdeep Parhar }
444654e4ee71SNavdeep Parhar 
444754e4ee71SNavdeep Parhar static void
444838035ed6SNavdeep Parhar find_best_refill_source(struct adapter *sc, struct sge_fl *fl, int maxp)
444954e4ee71SNavdeep Parhar {
445038035ed6SNavdeep Parhar 	int8_t zidx, hwidx, idx;
445138035ed6SNavdeep Parhar 	uint16_t region1, region3;
445238035ed6SNavdeep Parhar 	int spare, spare_needed, n;
445338035ed6SNavdeep Parhar 	struct sw_zone_info *swz;
445438035ed6SNavdeep Parhar 	struct hw_buf_info *hwb, *hwb_list = &sc->sge.hw_buf_info[0];
445554e4ee71SNavdeep Parhar 
445638035ed6SNavdeep Parhar 	/*
445738035ed6SNavdeep Parhar 	 * Buffer Packing: Look for PAGE_SIZE or larger zone which has a bufsize
445838035ed6SNavdeep Parhar 	 * large enough for the max payload and cluster metadata.  Otherwise
445938035ed6SNavdeep Parhar 	 * settle for the largest bufsize that leaves enough room in the cluster
446038035ed6SNavdeep Parhar 	 * for metadata.
446138035ed6SNavdeep Parhar 	 *
446238035ed6SNavdeep Parhar 	 * Without buffer packing: Look for the smallest zone which has a
446338035ed6SNavdeep Parhar 	 * bufsize large enough for the max payload.  Settle for the largest
446438035ed6SNavdeep Parhar 	 * bufsize available if there's nothing big enough for max payload.
446538035ed6SNavdeep Parhar 	 */
446638035ed6SNavdeep Parhar 	spare_needed = fl->flags & FL_BUF_PACKING ? CL_METADATA_SIZE : 0;
446738035ed6SNavdeep Parhar 	swz = &sc->sge.sw_zone_info[0];
446838035ed6SNavdeep Parhar 	hwidx = -1;
446938035ed6SNavdeep Parhar 	for (zidx = 0; zidx < SW_ZONE_SIZES; zidx++, swz++) {
447038035ed6SNavdeep Parhar 		if (swz->size > largest_rx_cluster) {
447138035ed6SNavdeep Parhar 			if (__predict_true(hwidx != -1))
447238035ed6SNavdeep Parhar 				break;
447338035ed6SNavdeep Parhar 
447438035ed6SNavdeep Parhar 			/*
447538035ed6SNavdeep Parhar 			 * This is a misconfiguration.  largest_rx_cluster is
447638035ed6SNavdeep Parhar 			 * preventing us from finding a refill source.  See
447738035ed6SNavdeep Parhar 			 * dev.t5nex.<n>.buffer_sizes to figure out why.
447838035ed6SNavdeep Parhar 			 */
447938035ed6SNavdeep Parhar 			device_printf(sc->dev, "largest_rx_cluster=%u leaves no"
448038035ed6SNavdeep Parhar 			    " refill source for fl %p (dma %u).  Ignored.\n",
448138035ed6SNavdeep Parhar 			    largest_rx_cluster, fl, maxp);
448238035ed6SNavdeep Parhar 		}
448338035ed6SNavdeep Parhar 		for (idx = swz->head_hwidx; idx != -1; idx = hwb->next) {
448438035ed6SNavdeep Parhar 			hwb = &hwb_list[idx];
448538035ed6SNavdeep Parhar 			spare = swz->size - hwb->size;
448638035ed6SNavdeep Parhar 			if (spare < spare_needed)
448738035ed6SNavdeep Parhar 				continue;
448838035ed6SNavdeep Parhar 
448938035ed6SNavdeep Parhar 			hwidx = idx;		/* best option so far */
449038035ed6SNavdeep Parhar 			if (hwb->size >= maxp) {
449138035ed6SNavdeep Parhar 
449238035ed6SNavdeep Parhar 				if ((fl->flags & FL_BUF_PACKING) == 0)
449338035ed6SNavdeep Parhar 					goto done; /* stop looking (not packing) */
449438035ed6SNavdeep Parhar 
449538035ed6SNavdeep Parhar 				if (swz->size >= safest_rx_cluster)
449638035ed6SNavdeep Parhar 					goto done; /* stop looking (packing) */
449738035ed6SNavdeep Parhar 			}
449838035ed6SNavdeep Parhar 			break;		/* keep looking, next zone */
449938035ed6SNavdeep Parhar 		}
450038035ed6SNavdeep Parhar 	}
450138035ed6SNavdeep Parhar done:
450238035ed6SNavdeep Parhar 	/* A usable hwidx has been located. */
450338035ed6SNavdeep Parhar 	MPASS(hwidx != -1);
450438035ed6SNavdeep Parhar 	hwb = &hwb_list[hwidx];
450538035ed6SNavdeep Parhar 	zidx = hwb->zidx;
450638035ed6SNavdeep Parhar 	swz = &sc->sge.sw_zone_info[zidx];
450738035ed6SNavdeep Parhar 	region1 = 0;
450838035ed6SNavdeep Parhar 	region3 = swz->size - hwb->size;
450938035ed6SNavdeep Parhar 
451038035ed6SNavdeep Parhar 	/*
451138035ed6SNavdeep Parhar 	 * Stay within this zone and see if there is a better match when mbuf
451238035ed6SNavdeep Parhar 	 * inlining is allowed.  Remember that the hwidx's are sorted in
451338035ed6SNavdeep Parhar 	 * decreasing order of size (so in increasing order of spare area).
451438035ed6SNavdeep Parhar 	 */
451538035ed6SNavdeep Parhar 	for (idx = hwidx; idx != -1; idx = hwb->next) {
451638035ed6SNavdeep Parhar 		hwb = &hwb_list[idx];
451738035ed6SNavdeep Parhar 		spare = swz->size - hwb->size;
451838035ed6SNavdeep Parhar 
451938035ed6SNavdeep Parhar 		if (allow_mbufs_in_cluster == 0 || hwb->size < maxp)
452038035ed6SNavdeep Parhar 			break;
4521e3207e19SNavdeep Parhar 
4522e3207e19SNavdeep Parhar 		/*
4523e3207e19SNavdeep Parhar 		 * Do not inline mbufs if doing so would violate the pad/pack
4524e3207e19SNavdeep Parhar 		 * boundary alignment requirement.
4525e3207e19SNavdeep Parhar 		 */
4526e3207e19SNavdeep Parhar 		if (fl_pad && (MSIZE % sc->sge.pad_boundary) != 0)
4527e3207e19SNavdeep Parhar 			continue;
4528e3207e19SNavdeep Parhar 		if (fl->flags & FL_BUF_PACKING &&
4529e3207e19SNavdeep Parhar 		    (MSIZE % sc->sge.pack_boundary) != 0)
4530e3207e19SNavdeep Parhar 			continue;
4531e3207e19SNavdeep Parhar 
453238035ed6SNavdeep Parhar 		if (spare < CL_METADATA_SIZE + MSIZE)
453338035ed6SNavdeep Parhar 			continue;
453438035ed6SNavdeep Parhar 		n = (spare - CL_METADATA_SIZE) / MSIZE;
453538035ed6SNavdeep Parhar 		if (n > howmany(hwb->size, maxp))
453638035ed6SNavdeep Parhar 			break;
453738035ed6SNavdeep Parhar 
453838035ed6SNavdeep Parhar 		hwidx = idx;
45391458bff9SNavdeep Parhar 		if (fl->flags & FL_BUF_PACKING) {
454038035ed6SNavdeep Parhar 			region1 = n * MSIZE;
454138035ed6SNavdeep Parhar 			region3 = spare - region1;
454238035ed6SNavdeep Parhar 		} else {
454338035ed6SNavdeep Parhar 			region1 = MSIZE;
454438035ed6SNavdeep Parhar 			region3 = spare - region1;
454538035ed6SNavdeep Parhar 			break;
454638035ed6SNavdeep Parhar 		}
454738035ed6SNavdeep Parhar 	}
454838035ed6SNavdeep Parhar 
454938035ed6SNavdeep Parhar 	KASSERT(zidx >= 0 && zidx < SW_ZONE_SIZES,
455038035ed6SNavdeep Parhar 	    ("%s: bad zone %d for fl %p, maxp %d", __func__, zidx, fl, maxp));
455138035ed6SNavdeep Parhar 	KASSERT(hwidx >= 0 && hwidx <= SGE_FLBUF_SIZES,
455238035ed6SNavdeep Parhar 	    ("%s: bad hwidx %d for fl %p, maxp %d", __func__, hwidx, fl, maxp));
455338035ed6SNavdeep Parhar 	KASSERT(region1 + sc->sge.hw_buf_info[hwidx].size + region3 ==
455438035ed6SNavdeep Parhar 	    sc->sge.sw_zone_info[zidx].size,
455538035ed6SNavdeep Parhar 	    ("%s: bad buffer layout for fl %p, maxp %d. "
455638035ed6SNavdeep Parhar 		"cl %d; r1 %d, payload %d, r3 %d", __func__, fl, maxp,
455738035ed6SNavdeep Parhar 		sc->sge.sw_zone_info[zidx].size, region1,
455838035ed6SNavdeep Parhar 		sc->sge.hw_buf_info[hwidx].size, region3));
455938035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING || region1 > 0) {
456038035ed6SNavdeep Parhar 		KASSERT(region3 >= CL_METADATA_SIZE,
456138035ed6SNavdeep Parhar 		    ("%s: no room for metadata.  fl %p, maxp %d; "
456238035ed6SNavdeep Parhar 		    "cl %d; r1 %d, payload %d, r3 %d", __func__, fl, maxp,
456338035ed6SNavdeep Parhar 		    sc->sge.sw_zone_info[zidx].size, region1,
456438035ed6SNavdeep Parhar 		    sc->sge.hw_buf_info[hwidx].size, region3));
456538035ed6SNavdeep Parhar 		KASSERT(region1 % MSIZE == 0,
456638035ed6SNavdeep Parhar 		    ("%s: bad mbuf region for fl %p, maxp %d. "
456738035ed6SNavdeep Parhar 		    "cl %d; r1 %d, payload %d, r3 %d", __func__, fl, maxp,
456838035ed6SNavdeep Parhar 		    sc->sge.sw_zone_info[zidx].size, region1,
456938035ed6SNavdeep Parhar 		    sc->sge.hw_buf_info[hwidx].size, region3));
457038035ed6SNavdeep Parhar 	}
457138035ed6SNavdeep Parhar 
457238035ed6SNavdeep Parhar 	fl->cll_def.zidx = zidx;
457338035ed6SNavdeep Parhar 	fl->cll_def.hwidx = hwidx;
457438035ed6SNavdeep Parhar 	fl->cll_def.region1 = region1;
457538035ed6SNavdeep Parhar 	fl->cll_def.region3 = region3;
457638035ed6SNavdeep Parhar }
457738035ed6SNavdeep Parhar 
457838035ed6SNavdeep Parhar static void
457938035ed6SNavdeep Parhar find_safe_refill_source(struct adapter *sc, struct sge_fl *fl)
458038035ed6SNavdeep Parhar {
458138035ed6SNavdeep Parhar 	struct sge *s = &sc->sge;
458238035ed6SNavdeep Parhar 	struct hw_buf_info *hwb;
458338035ed6SNavdeep Parhar 	struct sw_zone_info *swz;
458438035ed6SNavdeep Parhar 	int spare;
458538035ed6SNavdeep Parhar 	int8_t hwidx;
458638035ed6SNavdeep Parhar 
458738035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING)
458838035ed6SNavdeep Parhar 		hwidx = s->safe_hwidx2;	/* with room for metadata */
458938035ed6SNavdeep Parhar 	else if (allow_mbufs_in_cluster && s->safe_hwidx2 != -1) {
459038035ed6SNavdeep Parhar 		hwidx = s->safe_hwidx2;
459138035ed6SNavdeep Parhar 		hwb = &s->hw_buf_info[hwidx];
459238035ed6SNavdeep Parhar 		swz = &s->sw_zone_info[hwb->zidx];
459338035ed6SNavdeep Parhar 		spare = swz->size - hwb->size;
459438035ed6SNavdeep Parhar 
459538035ed6SNavdeep Parhar 		/* no good if there isn't room for an mbuf as well */
459638035ed6SNavdeep Parhar 		if (spare < CL_METADATA_SIZE + MSIZE)
459738035ed6SNavdeep Parhar 			hwidx = s->safe_hwidx1;
459838035ed6SNavdeep Parhar 	} else
459938035ed6SNavdeep Parhar 		hwidx = s->safe_hwidx1;
460038035ed6SNavdeep Parhar 
460138035ed6SNavdeep Parhar 	if (hwidx == -1) {
460238035ed6SNavdeep Parhar 		/* No fallback source */
460338035ed6SNavdeep Parhar 		fl->cll_alt.hwidx = -1;
460438035ed6SNavdeep Parhar 		fl->cll_alt.zidx = -1;
460538035ed6SNavdeep Parhar 
46061458bff9SNavdeep Parhar 		return;
460754e4ee71SNavdeep Parhar 	}
460854e4ee71SNavdeep Parhar 
460938035ed6SNavdeep Parhar 	hwb = &s->hw_buf_info[hwidx];
461038035ed6SNavdeep Parhar 	swz = &s->sw_zone_info[hwb->zidx];
461138035ed6SNavdeep Parhar 	spare = swz->size - hwb->size;
461238035ed6SNavdeep Parhar 	fl->cll_alt.hwidx = hwidx;
461338035ed6SNavdeep Parhar 	fl->cll_alt.zidx = hwb->zidx;
4614e3207e19SNavdeep Parhar 	if (allow_mbufs_in_cluster &&
4615b741402cSNavdeep Parhar 	    (fl_pad == 0 || (MSIZE % sc->sge.pad_boundary) == 0))
461638035ed6SNavdeep Parhar 		fl->cll_alt.region1 = ((spare - CL_METADATA_SIZE) / MSIZE) * MSIZE;
46171458bff9SNavdeep Parhar 	else
461838035ed6SNavdeep Parhar 		fl->cll_alt.region1 = 0;
461938035ed6SNavdeep Parhar 	fl->cll_alt.region3 = spare - fl->cll_alt.region1;
462054e4ee71SNavdeep Parhar }
4621ecb79ca4SNavdeep Parhar 
4622733b9277SNavdeep Parhar static void
4623733b9277SNavdeep Parhar add_fl_to_sfl(struct adapter *sc, struct sge_fl *fl)
4624ecb79ca4SNavdeep Parhar {
4625733b9277SNavdeep Parhar 	mtx_lock(&sc->sfl_lock);
4626733b9277SNavdeep Parhar 	FL_LOCK(fl);
4627733b9277SNavdeep Parhar 	if ((fl->flags & FL_DOOMED) == 0) {
4628733b9277SNavdeep Parhar 		fl->flags |= FL_STARVING;
4629733b9277SNavdeep Parhar 		TAILQ_INSERT_TAIL(&sc->sfl, fl, link);
4630733b9277SNavdeep Parhar 		callout_reset(&sc->sfl_callout, hz / 5, refill_sfl, sc);
4631733b9277SNavdeep Parhar 	}
4632733b9277SNavdeep Parhar 	FL_UNLOCK(fl);
4633733b9277SNavdeep Parhar 	mtx_unlock(&sc->sfl_lock);
4634733b9277SNavdeep Parhar }
4635ecb79ca4SNavdeep Parhar 
46367951040fSNavdeep Parhar static void
46377951040fSNavdeep Parhar handle_wrq_egr_update(struct adapter *sc, struct sge_eq *eq)
46387951040fSNavdeep Parhar {
46397951040fSNavdeep Parhar 	struct sge_wrq *wrq = (void *)eq;
46407951040fSNavdeep Parhar 
46417951040fSNavdeep Parhar 	atomic_readandclear_int(&eq->equiq);
46427951040fSNavdeep Parhar 	taskqueue_enqueue(sc->tq[eq->tx_chan], &wrq->wrq_tx_task);
46437951040fSNavdeep Parhar }
46447951040fSNavdeep Parhar 
46457951040fSNavdeep Parhar static void
46467951040fSNavdeep Parhar handle_eth_egr_update(struct adapter *sc, struct sge_eq *eq)
46477951040fSNavdeep Parhar {
46487951040fSNavdeep Parhar 	struct sge_txq *txq = (void *)eq;
46497951040fSNavdeep Parhar 
46507951040fSNavdeep Parhar 	MPASS((eq->flags & EQ_TYPEMASK) == EQ_ETH);
46517951040fSNavdeep Parhar 
46527951040fSNavdeep Parhar 	atomic_readandclear_int(&eq->equiq);
46537951040fSNavdeep Parhar 	mp_ring_check_drainage(txq->r, 0);
46547951040fSNavdeep Parhar 	taskqueue_enqueue(sc->tq[eq->tx_chan], &txq->tx_reclaim_task);
46557951040fSNavdeep Parhar }
46567951040fSNavdeep Parhar 
4657733b9277SNavdeep Parhar static int
4658733b9277SNavdeep Parhar handle_sge_egr_update(struct sge_iq *iq, const struct rss_header *rss,
4659733b9277SNavdeep Parhar     struct mbuf *m)
4660733b9277SNavdeep Parhar {
4661733b9277SNavdeep Parhar 	const struct cpl_sge_egr_update *cpl = (const void *)(rss + 1);
4662733b9277SNavdeep Parhar 	unsigned int qid = G_EGR_QID(ntohl(cpl->opcode_qid));
4663733b9277SNavdeep Parhar 	struct adapter *sc = iq->adapter;
4664733b9277SNavdeep Parhar 	struct sge *s = &sc->sge;
4665733b9277SNavdeep Parhar 	struct sge_eq *eq;
46667951040fSNavdeep Parhar 	static void (*h[])(struct adapter *, struct sge_eq *) = {NULL,
46677951040fSNavdeep Parhar 		&handle_wrq_egr_update, &handle_eth_egr_update,
46687951040fSNavdeep Parhar 		&handle_wrq_egr_update};
4669733b9277SNavdeep Parhar 
4670733b9277SNavdeep Parhar 	KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__,
4671733b9277SNavdeep Parhar 	    rss->opcode));
4672733b9277SNavdeep Parhar 
4673733b9277SNavdeep Parhar 	eq = s->eqmap[qid - s->eq_start];
46747951040fSNavdeep Parhar 	(*h[eq->flags & EQ_TYPEMASK])(sc, eq);
4675ecb79ca4SNavdeep Parhar 
4676ecb79ca4SNavdeep Parhar 	return (0);
4677ecb79ca4SNavdeep Parhar }
4678f7dfe243SNavdeep Parhar 
46790abd31e2SNavdeep Parhar /* handle_fw_msg works for both fw4_msg and fw6_msg because this is valid */
46800abd31e2SNavdeep Parhar CTASSERT(offsetof(struct cpl_fw4_msg, data) == \
46810abd31e2SNavdeep Parhar     offsetof(struct cpl_fw6_msg, data));
46820abd31e2SNavdeep Parhar 
4683733b9277SNavdeep Parhar static int
46841b4cc91fSNavdeep Parhar handle_fw_msg(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m)
468556599263SNavdeep Parhar {
46861b4cc91fSNavdeep Parhar 	struct adapter *sc = iq->adapter;
468756599263SNavdeep Parhar 	const struct cpl_fw6_msg *cpl = (const void *)(rss + 1);
468856599263SNavdeep Parhar 
4689733b9277SNavdeep Parhar 	KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__,
4690733b9277SNavdeep Parhar 	    rss->opcode));
4691733b9277SNavdeep Parhar 
46920abd31e2SNavdeep Parhar 	if (cpl->type == FW_TYPE_RSSCPL || cpl->type == FW6_TYPE_RSSCPL) {
46930abd31e2SNavdeep Parhar 		const struct rss_header *rss2;
46940abd31e2SNavdeep Parhar 
46950abd31e2SNavdeep Parhar 		rss2 = (const struct rss_header *)&cpl->data[0];
46960abd31e2SNavdeep Parhar 		return (sc->cpl_handler[rss2->opcode](iq, rss2, m));
46970abd31e2SNavdeep Parhar 	}
46980abd31e2SNavdeep Parhar 
46991b4cc91fSNavdeep Parhar 	return (sc->fw_msg_handler[cpl->type](sc, &cpl->data[0]));
4700f7dfe243SNavdeep Parhar }
4701af49c942SNavdeep Parhar 
4702af49c942SNavdeep Parhar static int
470356599263SNavdeep Parhar sysctl_uint16(SYSCTL_HANDLER_ARGS)
4704af49c942SNavdeep Parhar {
4705af49c942SNavdeep Parhar 	uint16_t *id = arg1;
4706af49c942SNavdeep Parhar 	int i = *id;
4707af49c942SNavdeep Parhar 
4708af49c942SNavdeep Parhar 	return sysctl_handle_int(oidp, &i, 0, req);
4709af49c942SNavdeep Parhar }
471038035ed6SNavdeep Parhar 
471138035ed6SNavdeep Parhar static int
471238035ed6SNavdeep Parhar sysctl_bufsizes(SYSCTL_HANDLER_ARGS)
471338035ed6SNavdeep Parhar {
471438035ed6SNavdeep Parhar 	struct sge *s = arg1;
471538035ed6SNavdeep Parhar 	struct hw_buf_info *hwb = &s->hw_buf_info[0];
471638035ed6SNavdeep Parhar 	struct sw_zone_info *swz = &s->sw_zone_info[0];
471738035ed6SNavdeep Parhar 	int i, rc;
471838035ed6SNavdeep Parhar 	struct sbuf sb;
471938035ed6SNavdeep Parhar 	char c;
472038035ed6SNavdeep Parhar 
472138035ed6SNavdeep Parhar 	sbuf_new(&sb, NULL, 32, SBUF_AUTOEXTEND);
472238035ed6SNavdeep Parhar 	for (i = 0; i < SGE_FLBUF_SIZES; i++, hwb++) {
472338035ed6SNavdeep Parhar 		if (hwb->zidx >= 0 && swz[hwb->zidx].size <= largest_rx_cluster)
472438035ed6SNavdeep Parhar 			c = '*';
472538035ed6SNavdeep Parhar 		else
472638035ed6SNavdeep Parhar 			c = '\0';
472738035ed6SNavdeep Parhar 
472838035ed6SNavdeep Parhar 		sbuf_printf(&sb, "%u%c ", hwb->size, c);
472938035ed6SNavdeep Parhar 	}
473038035ed6SNavdeep Parhar 	sbuf_trim(&sb);
473138035ed6SNavdeep Parhar 	sbuf_finish(&sb);
473238035ed6SNavdeep Parhar 	rc = sysctl_handle_string(oidp, sbuf_data(&sb), sbuf_len(&sb), req);
473338035ed6SNavdeep Parhar 	sbuf_delete(&sb);
473438035ed6SNavdeep Parhar 	return (rc);
473538035ed6SNavdeep Parhar }
4736