xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/r8a7744-cpg-mssr.h (revision c66ec88fed842fbaad62c30d510644ceb7bd2d71)
1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0
2*c66ec88fSEmmanuel Vadot  *
3*c66ec88fSEmmanuel Vadot  * Copyright (C) 2018 Renesas Electronics Corp.
4*c66ec88fSEmmanuel Vadot  */
5*c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLOCK_R8A7744_CPG_MSSR_H__
6*c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_CLOCK_R8A7744_CPG_MSSR_H__
7*c66ec88fSEmmanuel Vadot 
8*c66ec88fSEmmanuel Vadot #include <dt-bindings/clock/renesas-cpg-mssr.h>
9*c66ec88fSEmmanuel Vadot 
10*c66ec88fSEmmanuel Vadot /* r8a7744 CPG Core Clocks */
11*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_Z		0
12*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_ZG		1
13*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_ZTR		2
14*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_ZTRD2	3
15*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_ZT		4
16*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_ZX		5
17*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_ZS		6
18*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_HP		7
19*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_B		9
20*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_LB		10
21*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_P		11
22*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_CL		12
23*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_M2		13
24*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_ZB3		15
25*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_ZB3D2	16
26*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_DDR		17
27*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_SDH		18
28*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_SD0		19
29*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_SD2		20
30*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_SD3		21
31*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_MMC0	22
32*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_MP		23
33*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_QSPI	26
34*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_CP		27
35*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_RCAN	28
36*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_R		29
37*c66ec88fSEmmanuel Vadot #define R8A7744_CLK_OSC		30
38*c66ec88fSEmmanuel Vadot 
39*c66ec88fSEmmanuel Vadot #endif /* __DT_BINDINGS_CLOCK_R8A7744_CPG_MSSR_H__ */
40