xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/qcom,sa8775p-gpucc.h (revision fac71e4e09885bb2afa3d984a0c239a52e1a7418)
1*fac71e4eSEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
2*fac71e4eSEmmanuel Vadot /*
3*fac71e4eSEmmanuel Vadot  * Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved.
4*fac71e4eSEmmanuel Vadot  * Copyright (c) 2023, Linaro Limited
5*fac71e4eSEmmanuel Vadot  */
6*fac71e4eSEmmanuel Vadot 
7*fac71e4eSEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_QCOM_GPUCC_SA8775P_H
8*fac71e4eSEmmanuel Vadot #define _DT_BINDINGS_CLK_QCOM_GPUCC_SA8775P_H
9*fac71e4eSEmmanuel Vadot 
10*fac71e4eSEmmanuel Vadot /* GPU_CC clocks */
11*fac71e4eSEmmanuel Vadot #define GPU_CC_PLL0				0
12*fac71e4eSEmmanuel Vadot #define GPU_CC_PLL1				1
13*fac71e4eSEmmanuel Vadot #define GPU_CC_AHB_CLK				2
14*fac71e4eSEmmanuel Vadot #define GPU_CC_CB_CLK				3
15*fac71e4eSEmmanuel Vadot #define GPU_CC_CRC_AHB_CLK			4
16*fac71e4eSEmmanuel Vadot #define GPU_CC_CX_FF_CLK			5
17*fac71e4eSEmmanuel Vadot #define GPU_CC_CX_GMU_CLK			6
18*fac71e4eSEmmanuel Vadot #define GPU_CC_CX_SNOC_DVM_CLK			7
19*fac71e4eSEmmanuel Vadot #define GPU_CC_CXO_AON_CLK			8
20*fac71e4eSEmmanuel Vadot #define GPU_CC_CXO_CLK				9
21*fac71e4eSEmmanuel Vadot #define GPU_CC_DEMET_CLK			10
22*fac71e4eSEmmanuel Vadot #define GPU_CC_DEMET_DIV_CLK_SRC		11
23*fac71e4eSEmmanuel Vadot #define GPU_CC_FF_CLK_SRC			12
24*fac71e4eSEmmanuel Vadot #define GPU_CC_GMU_CLK_SRC			13
25*fac71e4eSEmmanuel Vadot #define GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK		14
26*fac71e4eSEmmanuel Vadot #define GPU_CC_HUB_AHB_DIV_CLK_SRC		15
27*fac71e4eSEmmanuel Vadot #define GPU_CC_HUB_AON_CLK			16
28*fac71e4eSEmmanuel Vadot #define GPU_CC_HUB_CLK_SRC			17
29*fac71e4eSEmmanuel Vadot #define GPU_CC_HUB_CX_INT_CLK			18
30*fac71e4eSEmmanuel Vadot #define GPU_CC_HUB_CX_INT_DIV_CLK_SRC		19
31*fac71e4eSEmmanuel Vadot #define GPU_CC_MEMNOC_GFX_CLK			20
32*fac71e4eSEmmanuel Vadot #define GPU_CC_SLEEP_CLK			21
33*fac71e4eSEmmanuel Vadot #define GPU_CC_XO_CLK_SRC			22
34*fac71e4eSEmmanuel Vadot 
35*fac71e4eSEmmanuel Vadot /* GPU_CC resets */
36*fac71e4eSEmmanuel Vadot #define GPUCC_GPU_CC_ACD_BCR			0
37*fac71e4eSEmmanuel Vadot #define GPUCC_GPU_CC_CB_BCR			1
38*fac71e4eSEmmanuel Vadot #define GPUCC_GPU_CC_CX_BCR			2
39*fac71e4eSEmmanuel Vadot #define GPUCC_GPU_CC_FAST_HUB_BCR		3
40*fac71e4eSEmmanuel Vadot #define GPUCC_GPU_CC_FF_BCR			4
41*fac71e4eSEmmanuel Vadot #define GPUCC_GPU_CC_GFX3D_AON_BCR		5
42*fac71e4eSEmmanuel Vadot #define GPUCC_GPU_CC_GMU_BCR			6
43*fac71e4eSEmmanuel Vadot #define GPUCC_GPU_CC_GX_BCR			7
44*fac71e4eSEmmanuel Vadot #define GPUCC_GPU_CC_XO_BCR			8
45*fac71e4eSEmmanuel Vadot 
46*fac71e4eSEmmanuel Vadot /* GPU_CC power domains */
47*fac71e4eSEmmanuel Vadot #define GPU_CC_CX_GDSC				0
48*fac71e4eSEmmanuel Vadot #define GPU_CC_GX_GDSC				1
49*fac71e4eSEmmanuel Vadot 
50*fac71e4eSEmmanuel Vadot #endif /* _DT_BINDINGS_CLK_QCOM_GPUCC_SA8775P_H */
51