xref: /freebsd/sys/contrib/device-tree/Bindings/pinctrl/qcom,sc7280-pinctrl.yaml (revision 8ddb146abcdf061be9f2c0db7e391697dafad85c)
1# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
2%YAML 1.2
3---
4$id: http://devicetree.org/schemas/pinctrl/qcom,sc7280-pinctrl.yaml#
5$schema: http://devicetree.org/meta-schemas/core.yaml#
6
7title: Qualcomm Technologies, Inc. SC7280 TLMM block
8
9maintainers:
10  - Rajendra Nayak <rnayak@codeaurora.org>
11
12description: |
13  This binding describes the Top Level Mode Multiplexer block found in the
14  SC7280 platform.
15
16properties:
17  compatible:
18    const: qcom,sc7280-pinctrl
19
20  reg:
21    maxItems: 1
22
23  interrupts:
24    description: Specifies the TLMM summary IRQ
25    maxItems: 1
26
27  interrupt-controller: true
28
29  '#interrupt-cells':
30    description:
31      Specifies the PIN numbers and Flags, as defined in defined in
32      include/dt-bindings/interrupt-controller/irq.h
33    const: 2
34
35  gpio-controller: true
36
37  '#gpio-cells':
38    description: Specifying the pin number and flags, as defined in
39      include/dt-bindings/gpio/gpio.h
40    const: 2
41
42  gpio-ranges:
43    maxItems: 1
44
45  wakeup-parent:
46    maxItems: 1
47
48#PIN CONFIGURATION NODES
49patternProperties:
50  '-pins$':
51    type: object
52    description:
53      Pinctrl node's client devices use subnodes for desired pin configuration.
54      Client device subnodes use below standard properties.
55    $ref: "/schemas/pinctrl/pincfg-node.yaml"
56
57    properties:
58      pins:
59        description:
60          List of gpio pins affected by the properties specified in this
61          subnode.
62        items:
63          oneOf:
64            - pattern: "^gpio([0-9]|[1-9][0-9]|1[0-7][0-4])$"
65            - enum: [ sdc1_rclk, sdc1_clk, sdc1_cmd, sdc1_data, sdc2_clk,
66                      sdc2_cmd, sdc2_data, ufs_reset ]
67        minItems: 1
68        maxItems: 16
69
70      function:
71        description:
72          Specify the alternative function to be configured for the specified
73          pins.
74
75        enum: [ atest_char, atest_char0, atest_char1, atest_char2,
76                atest_char3, atest_usb0, atest_usb00, atest_usb01,
77                atest_usb02, atest_usb03, atest_usb1, atest_usb10,
78                atest_usb11, atest_usb12, atest_usb13, audio_ref,
79                cam_mclk, cci_async, cci_i2c, cci_timer0, cci_timer1,
80                cci_timer2, cci_timer3, cci_timer4, cmu_rng0, cmu_rng1,
81                cmu_rng2, cmu_rng3, coex_uart1, cri_trng, cri_trng0,
82                cri_trng1, dbg_out, ddr_bist, ddr_pxi0, ddr_pxi1, dp_hot,
83                dp_lcd, edp_hot, edp_lcd, gcc_gp1, gcc_gp2, gcc_gp3,
84                gpio, host2wlan_sol, ibi_i3c, jitter_bist, lpass_slimbus,
85                mdp_vsync, mdp_vsync0, mdp_vsync1, mdp_vsync2, mdp_vsync3,
86                mdp_vsync4, mdp_vsync5, mi2s0_data0, mi2s0_data1, mi2s0_sck,
87                mi2s0_ws, mi2s1_data0, mi2s1_data1, mi2s1_sck, mi2s1_ws,
88                mi2s2_data0, mi2s2_data1, mi2s2_sck, mi2s2_ws, mss_grfc0,
89                mss_grfc1, mss_grfc10, mss_grfc11, mss_grfc12, mss_grfc2,
90                mss_grfc3, mss_grfc4, mss_grfc5, mss_grfc6, mss_grfc7,
91                mss_grfc8, mss_grfc9, nav_gpio0, nav_gpio1, nav_gpio2,
92                pa_indicator, pcie0_clkreqn, pcie1_clkreqn, phase_flag,
93                pll_bist, pll_bypassnl, pll_clk, pll_reset, pri_mi2s, prng_rosc,
94                qdss, qdss_cti, qlink0_enable, qlink0_request, qlink0_wmss,
95                qlink1_enable, qlink1_request, qlink1_wmss, qspi_clk, qspi_cs,
96                qspi_data, qup00, qup01, qup02, qup03, qup04, qup05, qup06, qup07,
97                qup10, qup11, qup12, qup13, qup14, qup15, qup16, qup17,
98                sdc40, sdc41, sdc42, sdc43, sdc4_clk, sdc4_cmd, sd_write,
99                sec_mi2s, tb_trig, tgu_ch0, tgu_ch1, tsense_pwm1,
100                tsense_pwm2, uim0_clk, uim0_data, uim0_present, uim0_reset,
101                uim1_clk, uim1_data, uim1_present, uim1_reset, usb2phy_ac,
102                usb_phy, vfr_0, vfr_1, vsense_trigger ]
103
104      drive-strength:
105        enum: [2, 4, 6, 8, 10, 12, 14, 16]
106        default: 2
107        description:
108          Selects the drive strength for the specified pins, in mA.
109
110      bias-pull-down: true
111
112      bias-pull-up: true
113
114      bias-disable: true
115
116      output-high: true
117
118      output-low: true
119
120    required:
121      - pins
122      - function
123
124    additionalProperties: false
125
126allOf:
127  - $ref: "pinctrl.yaml#"
128
129required:
130  - compatible
131  - reg
132  - interrupts
133  - interrupt-controller
134  - '#interrupt-cells'
135  - gpio-controller
136  - '#gpio-cells'
137  - gpio-ranges
138
139additionalProperties: false
140
141examples:
142  - |
143        #include <dt-bindings/interrupt-controller/arm-gic.h>
144        tlmm: pinctrl@f000000 {
145                compatible = "qcom,sc7280-pinctrl";
146                reg = <0xf000000 0x1000000>;
147                interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>;
148                gpio-controller;
149                #gpio-cells = <2>;
150                interrupt-controller;
151                #interrupt-cells = <2>;
152                gpio-ranges = <&tlmm 0 0 175>;
153                wakeup-parent = <&pdc>;
154
155                qup_uart5_default: qup-uart5-pins {
156                        pins = "gpio46", "gpio47";
157                        function = "qup13";
158                        drive-strength = <2>;
159                        bias-disable;
160                };
161        };
162