xref: /freebsd/sys/arm/mv/mpic.c (revision 08d94c6eab3b51423bc04a88b347b730bd662d36)
116694521SOleksandr Tymoshenko /*-
216694521SOleksandr Tymoshenko  * Copyright (c) 2006 Benno Rice.
316694521SOleksandr Tymoshenko  * Copyright (C) 2007-2011 MARVELL INTERNATIONAL LTD.
4aa0ea9d0SGrzegorz Bernacki  * Copyright (c) 2012 Semihalf.
516694521SOleksandr Tymoshenko  * All rights reserved.
616694521SOleksandr Tymoshenko  *
716694521SOleksandr Tymoshenko  * Developed by Semihalf.
816694521SOleksandr Tymoshenko  *
916694521SOleksandr Tymoshenko  * Redistribution and use in source and binary forms, with or without
1016694521SOleksandr Tymoshenko  * modification, are permitted provided that the following conditions
1116694521SOleksandr Tymoshenko  * are met:
1216694521SOleksandr Tymoshenko  * 1. Redistributions of source code must retain the above copyright
1316694521SOleksandr Tymoshenko  *    notice, this list of conditions and the following disclaimer.
1416694521SOleksandr Tymoshenko  * 2. Redistributions in binary form must reproduce the above copyright
1516694521SOleksandr Tymoshenko  *    notice, this list of conditions and the following disclaimer in the
1616694521SOleksandr Tymoshenko  *    documentation and/or other materials provided with the distribution.
1716694521SOleksandr Tymoshenko  *
1816694521SOleksandr Tymoshenko  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
1916694521SOleksandr Tymoshenko  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
2016694521SOleksandr Tymoshenko  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
2116694521SOleksandr Tymoshenko  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
2216694521SOleksandr Tymoshenko  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
2316694521SOleksandr Tymoshenko  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
2416694521SOleksandr Tymoshenko  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
2516694521SOleksandr Tymoshenko  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
2616694521SOleksandr Tymoshenko  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
2716694521SOleksandr Tymoshenko  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
2816694521SOleksandr Tymoshenko  *
2916694521SOleksandr Tymoshenko  * from: FreeBSD: //depot/projects/arm/src/sys/arm/xscale/pxa2x0/pxa2x0_icu.c, rev 1
3016694521SOleksandr Tymoshenko  * from: FreeBSD: src/sys/arm/mv/ic.c,v 1.5 2011/02/08 01:49:30
3116694521SOleksandr Tymoshenko  */
3216694521SOleksandr Tymoshenko 
3316694521SOleksandr Tymoshenko #include <sys/cdefs.h>
3416694521SOleksandr Tymoshenko __FBSDID("$FreeBSD$");
3516694521SOleksandr Tymoshenko 
36ca8e2078SWojciech Macek #include "opt_platform.h"
37ca8e2078SWojciech Macek 
3816694521SOleksandr Tymoshenko #include <sys/param.h>
3916694521SOleksandr Tymoshenko #include <sys/systm.h>
4016694521SOleksandr Tymoshenko #include <sys/bus.h>
4116694521SOleksandr Tymoshenko #include <sys/kernel.h>
4216694521SOleksandr Tymoshenko #include <sys/cpuset.h>
4316694521SOleksandr Tymoshenko #include <sys/ktr.h>
44ca8e2078SWojciech Macek #include <sys/kdb.h>
4516694521SOleksandr Tymoshenko #include <sys/module.h>
46ca8e2078SWojciech Macek #include <sys/lock.h>
47ca8e2078SWojciech Macek #include <sys/mutex.h>
4816694521SOleksandr Tymoshenko #include <sys/rman.h>
49ca8e2078SWojciech Macek #include <sys/proc.h>
50*08d94c6eSZbigniew Bodek #include <sys/smp.h>
5116694521SOleksandr Tymoshenko 
5216694521SOleksandr Tymoshenko #include <machine/bus.h>
5316694521SOleksandr Tymoshenko #include <machine/intr.h>
5416694521SOleksandr Tymoshenko #include <machine/smp.h>
5516694521SOleksandr Tymoshenko 
56aa0ea9d0SGrzegorz Bernacki #include <arm/mv/mvvar.h>
57ca8e2078SWojciech Macek #include <arm/mv/mvreg.h>
58aa0ea9d0SGrzegorz Bernacki 
5916694521SOleksandr Tymoshenko #include <dev/ofw/ofw_bus.h>
6016694521SOleksandr Tymoshenko #include <dev/ofw/ofw_bus_subr.h>
61aa0ea9d0SGrzegorz Bernacki #include <dev/fdt/fdt_common.h>
6216694521SOleksandr Tymoshenko 
6359c3cb81SAndrew Turner #ifdef INTRNG
64ca8e2078SWojciech Macek #include "pic_if.h"
65ca8e2078SWojciech Macek #endif
66ca8e2078SWojciech Macek 
67aa0ea9d0SGrzegorz Bernacki #ifdef DEBUG
68aa0ea9d0SGrzegorz Bernacki #define debugf(fmt, args...) do { printf("%s(): ", __func__);	\
69aa0ea9d0SGrzegorz Bernacki     printf(fmt,##args); } while (0)
70aa0ea9d0SGrzegorz Bernacki #else
71aa0ea9d0SGrzegorz Bernacki #define debugf(fmt, args...)
72aa0ea9d0SGrzegorz Bernacki #endif
73aa0ea9d0SGrzegorz Bernacki 
74*08d94c6eSZbigniew Bodek #define	MPIC_INT_LOCAL			3
75aa0ea9d0SGrzegorz Bernacki #define	MPIC_INT_ERR			4
76aa0ea9d0SGrzegorz Bernacki #define	MPIC_INT_MSI			96
7716694521SOleksandr Tymoshenko 
787e53dd74SWojciech Macek #define	MPIC_IRQ_MASK		0x3ff
7916694521SOleksandr Tymoshenko 
8016694521SOleksandr Tymoshenko #define	MPIC_CTRL		0x0
8116694521SOleksandr Tymoshenko #define	MPIC_SOFT_INT		0x4
82aa0ea9d0SGrzegorz Bernacki #define	MPIC_SOFT_INT_DRBL1	(1 << 5)
8316694521SOleksandr Tymoshenko #define	MPIC_ERR_CAUSE		0x20
8416694521SOleksandr Tymoshenko #define	MPIC_ISE		0x30
8516694521SOleksandr Tymoshenko #define	MPIC_ICE		0x34
86ca8e2078SWojciech Macek #define	MPIC_INT_CTL(irq)	(0x100 + (irq)*4)
8716694521SOleksandr Tymoshenko 
88ca8e2078SWojciech Macek #define	MPIC_INT_IRQ_FIQ_MASK(cpuid)	(0x101 << (cpuid))
89ca8e2078SWojciech Macek #define	MPIC_CTRL_NIRQS(ctrl)	(((ctrl) >> 2) & 0x3ff)
9016694521SOleksandr Tymoshenko 
91ca8e2078SWojciech Macek #define	MPIC_IN_DRBL		0x08
92ca8e2078SWojciech Macek #define	MPIC_IN_DRBL_MASK	0x0c
93ca8e2078SWojciech Macek #define	MPIC_PPI_CAUSE		0x10
94ca8e2078SWojciech Macek #define	MPIC_CTP		0x40
95ca8e2078SWojciech Macek #define	MPIC_IIACK		0x44
96ca8e2078SWojciech Macek #define	MPIC_ISM		0x48
97ca8e2078SWojciech Macek #define	MPIC_ICM		0x4c
98*08d94c6eSZbigniew Bodek #define	MPIC_ERR_MASK		0x50
99*08d94c6eSZbigniew Bodek #define	MPIC_LOCAL_MASK		0x54
100*08d94c6eSZbigniew Bodek #define	MPIC_CPU(n)		(n) * 0x100
101ca8e2078SWojciech Macek 
102ca8e2078SWojciech Macek #define	MPIC_PPI	32
10316694521SOleksandr Tymoshenko 
10459c3cb81SAndrew Turner #ifdef INTRNG
105bff6be3eSSvatopluk Kraus struct mv_mpic_irqsrc {
106bff6be3eSSvatopluk Kraus 	struct intr_irqsrc	mmi_isrc;
107bff6be3eSSvatopluk Kraus 	u_int			mmi_irq;
108bff6be3eSSvatopluk Kraus };
109bff6be3eSSvatopluk Kraus #endif
110bff6be3eSSvatopluk Kraus 
11116694521SOleksandr Tymoshenko struct mv_mpic_softc {
112aa0ea9d0SGrzegorz Bernacki 	device_t		sc_dev;
113ca8e2078SWojciech Macek 	struct resource	*	mpic_res[4];
11416694521SOleksandr Tymoshenko 	bus_space_tag_t		mpic_bst;
11516694521SOleksandr Tymoshenko 	bus_space_handle_t	mpic_bsh;
11616694521SOleksandr Tymoshenko 	bus_space_tag_t		cpu_bst;
11716694521SOleksandr Tymoshenko 	bus_space_handle_t	cpu_bsh;
118aa0ea9d0SGrzegorz Bernacki 	bus_space_tag_t		drbl_bst;
119aa0ea9d0SGrzegorz Bernacki 	bus_space_handle_t	drbl_bsh;
120ca8e2078SWojciech Macek 	struct mtx		mtx;
12159c3cb81SAndrew Turner #ifdef INTRNG
122bff6be3eSSvatopluk Kraus 	struct mv_mpic_irqsrc *	mpic_isrcs;
123bff6be3eSSvatopluk Kraus #endif
124ca8e2078SWojciech Macek 	int			nirqs;
125ca8e2078SWojciech Macek 	void *			intr_hand;
12616694521SOleksandr Tymoshenko };
12716694521SOleksandr Tymoshenko 
12816694521SOleksandr Tymoshenko static struct resource_spec mv_mpic_spec[] = {
12916694521SOleksandr Tymoshenko 	{ SYS_RES_MEMORY,	0,	RF_ACTIVE },
13016694521SOleksandr Tymoshenko 	{ SYS_RES_MEMORY,	1,	RF_ACTIVE },
131ca8e2078SWojciech Macek 	{ SYS_RES_MEMORY,	2,	RF_ACTIVE | RF_OPTIONAL },
132ca8e2078SWojciech Macek 	{ SYS_RES_IRQ,		0,	RF_ACTIVE | RF_OPTIONAL },
13316694521SOleksandr Tymoshenko 	{ -1, 0 }
13416694521SOleksandr Tymoshenko };
13516694521SOleksandr Tymoshenko 
136ca8e2078SWojciech Macek static struct ofw_compat_data compat_data[] = {
137ca8e2078SWojciech Macek 	{"mrvl,mpic",		true},
138ca8e2078SWojciech Macek 	{"marvell,mpic",	true},
139ca8e2078SWojciech Macek 	{NULL,			false}
140ca8e2078SWojciech Macek };
141ca8e2078SWojciech Macek 
14216694521SOleksandr Tymoshenko static struct mv_mpic_softc *mv_mpic_sc = NULL;
14316694521SOleksandr Tymoshenko 
14416694521SOleksandr Tymoshenko void mpic_send_ipi(int cpus, u_int ipi);
14516694521SOleksandr Tymoshenko 
14616694521SOleksandr Tymoshenko static int	mv_mpic_probe(device_t);
14716694521SOleksandr Tymoshenko static int	mv_mpic_attach(device_t);
14816694521SOleksandr Tymoshenko uint32_t	mv_mpic_get_cause(void);
14916694521SOleksandr Tymoshenko uint32_t	mv_mpic_get_cause_err(void);
150aa0ea9d0SGrzegorz Bernacki uint32_t	mv_mpic_get_msi(void);
151ca8e2078SWojciech Macek static void	mpic_unmask_irq(uintptr_t nb);
152ca8e2078SWojciech Macek static void	mpic_mask_irq(uintptr_t nb);
153ca8e2078SWojciech Macek static void	mpic_mask_irq_err(uintptr_t nb);
154ca8e2078SWojciech Macek static void	mpic_unmask_irq_err(uintptr_t nb);
155c7a65ae3SWojciech Macek static boolean_t mpic_irq_is_percpu(uintptr_t);
1560044ecdeSLuiz Otavio O Souza #ifdef INTRNG
157ca8e2078SWojciech Macek static int	mpic_intr(void *arg);
158ca8e2078SWojciech Macek #endif
1590044ecdeSLuiz Otavio O Souza static void	mpic_unmask_msi(void);
160ca8e2078SWojciech Macek 
161ca8e2078SWojciech Macek #define	MPIC_WRITE(softc, reg, val) \
162ca8e2078SWojciech Macek     bus_space_write_4((softc)->mpic_bst, (softc)->mpic_bsh, (reg), (val))
163ca8e2078SWojciech Macek #define	MPIC_READ(softc, reg) \
164ca8e2078SWojciech Macek     bus_space_read_4((softc)->mpic_bst, (softc)->mpic_bsh, (reg))
16516694521SOleksandr Tymoshenko 
16616694521SOleksandr Tymoshenko #define MPIC_CPU_WRITE(softc, reg, val) \
16716694521SOleksandr Tymoshenko     bus_space_write_4((softc)->cpu_bst, (softc)->cpu_bsh, (reg), (val))
16816694521SOleksandr Tymoshenko #define MPIC_CPU_READ(softc, reg) \
16916694521SOleksandr Tymoshenko     bus_space_read_4((softc)->cpu_bst, (softc)->cpu_bsh, (reg))
17016694521SOleksandr Tymoshenko 
171aa0ea9d0SGrzegorz Bernacki #define MPIC_DRBL_WRITE(softc, reg, val) \
172aa0ea9d0SGrzegorz Bernacki     bus_space_write_4((softc)->drbl_bst, (softc)->drbl_bsh, (reg), (val))
173aa0ea9d0SGrzegorz Bernacki #define MPIC_DRBL_READ(softc, reg) \
174aa0ea9d0SGrzegorz Bernacki     bus_space_read_4((softc)->drbl_bst, (softc)->drbl_bsh, (reg))
175aa0ea9d0SGrzegorz Bernacki 
17616694521SOleksandr Tymoshenko static int
17716694521SOleksandr Tymoshenko mv_mpic_probe(device_t dev)
17816694521SOleksandr Tymoshenko {
17916694521SOleksandr Tymoshenko 
180add35ed5SIan Lepore 	if (!ofw_bus_status_okay(dev))
181add35ed5SIan Lepore 		return (ENXIO);
182add35ed5SIan Lepore 
183ca8e2078SWojciech Macek 	if (!ofw_bus_search_compatible(dev, compat_data)->ocd_data)
18416694521SOleksandr Tymoshenko 		return (ENXIO);
18516694521SOleksandr Tymoshenko 
18616694521SOleksandr Tymoshenko 	device_set_desc(dev, "Marvell Integrated Interrupt Controller");
18716694521SOleksandr Tymoshenko 	return (0);
18816694521SOleksandr Tymoshenko }
18916694521SOleksandr Tymoshenko 
19059c3cb81SAndrew Turner #ifdef INTRNG
191bff6be3eSSvatopluk Kraus static int
192bff6be3eSSvatopluk Kraus mv_mpic_register_isrcs(struct mv_mpic_softc *sc)
193bff6be3eSSvatopluk Kraus {
194bff6be3eSSvatopluk Kraus 	int error;
195bff6be3eSSvatopluk Kraus 	uint32_t irq;
196bff6be3eSSvatopluk Kraus 	struct intr_irqsrc *isrc;
197bff6be3eSSvatopluk Kraus 	const char *name;
198bff6be3eSSvatopluk Kraus 
199bff6be3eSSvatopluk Kraus 	sc->mpic_isrcs = malloc(sc->nirqs * sizeof (*sc->mpic_isrcs), M_DEVBUF,
200bff6be3eSSvatopluk Kraus 	    M_WAITOK | M_ZERO);
201bff6be3eSSvatopluk Kraus 
202bff6be3eSSvatopluk Kraus 	name = device_get_nameunit(sc->sc_dev);
203bff6be3eSSvatopluk Kraus 	for (irq = 0; irq < sc->nirqs; irq++) {
204bff6be3eSSvatopluk Kraus 		sc->mpic_isrcs[irq].mmi_irq = irq;
205bff6be3eSSvatopluk Kraus 
206bff6be3eSSvatopluk Kraus 		isrc = &sc->mpic_isrcs[irq].mmi_isrc;
207bff6be3eSSvatopluk Kraus 		if (irq < MPIC_PPI) {
208bff6be3eSSvatopluk Kraus 			error = intr_isrc_register(isrc, sc->sc_dev,
209bff6be3eSSvatopluk Kraus 			    INTR_ISRCF_PPI, "%s", name);
210bff6be3eSSvatopluk Kraus 		} else {
211bff6be3eSSvatopluk Kraus 			error = intr_isrc_register(isrc, sc->sc_dev, 0, "%s",
212bff6be3eSSvatopluk Kraus 			    name);
213bff6be3eSSvatopluk Kraus 		}
214bff6be3eSSvatopluk Kraus 		if (error != 0) {
215bff6be3eSSvatopluk Kraus 			/* XXX call intr_isrc_deregister() */
216bff6be3eSSvatopluk Kraus 			device_printf(sc->sc_dev, "%s failed", __func__);
217bff6be3eSSvatopluk Kraus 			return (error);
218bff6be3eSSvatopluk Kraus 		}
219bff6be3eSSvatopluk Kraus 	}
220bff6be3eSSvatopluk Kraus 	return (0);
221bff6be3eSSvatopluk Kraus }
222bff6be3eSSvatopluk Kraus #endif
223bff6be3eSSvatopluk Kraus 
22416694521SOleksandr Tymoshenko static int
22516694521SOleksandr Tymoshenko mv_mpic_attach(device_t dev)
22616694521SOleksandr Tymoshenko {
22716694521SOleksandr Tymoshenko 	struct mv_mpic_softc *sc;
22816694521SOleksandr Tymoshenko 	int error;
229ca8e2078SWojciech Macek 	uint32_t val;
230*08d94c6eSZbigniew Bodek 	int cpu;
23116694521SOleksandr Tymoshenko 
23216694521SOleksandr Tymoshenko 	sc = (struct mv_mpic_softc *)device_get_softc(dev);
23316694521SOleksandr Tymoshenko 
23416694521SOleksandr Tymoshenko 	if (mv_mpic_sc != NULL)
23516694521SOleksandr Tymoshenko 		return (ENXIO);
23616694521SOleksandr Tymoshenko 	mv_mpic_sc = sc;
23716694521SOleksandr Tymoshenko 
238aa0ea9d0SGrzegorz Bernacki 	sc->sc_dev = dev;
239aa0ea9d0SGrzegorz Bernacki 
240ca8e2078SWojciech Macek 	mtx_init(&sc->mtx, "MPIC lock", NULL, MTX_SPIN);
241ca8e2078SWojciech Macek 
24216694521SOleksandr Tymoshenko 	error = bus_alloc_resources(dev, mv_mpic_spec, sc->mpic_res);
24316694521SOleksandr Tymoshenko 	if (error) {
24416694521SOleksandr Tymoshenko 		device_printf(dev, "could not allocate resources\n");
24516694521SOleksandr Tymoshenko 		return (ENXIO);
24616694521SOleksandr Tymoshenko 	}
24759c3cb81SAndrew Turner #ifdef INTRNG
248ca8e2078SWojciech Macek 	if (sc->mpic_res[3] == NULL)
249ca8e2078SWojciech Macek 		device_printf(dev, "No interrupt to use.\n");
250ca8e2078SWojciech Macek 	else
251ca8e2078SWojciech Macek 		bus_setup_intr(dev, sc->mpic_res[3], INTR_TYPE_CLK,
252ca8e2078SWojciech Macek 		    mpic_intr, NULL, sc, &sc->intr_hand);
253ca8e2078SWojciech Macek #endif
25416694521SOleksandr Tymoshenko 
25516694521SOleksandr Tymoshenko 	sc->mpic_bst = rman_get_bustag(sc->mpic_res[0]);
25616694521SOleksandr Tymoshenko 	sc->mpic_bsh = rman_get_bushandle(sc->mpic_res[0]);
25716694521SOleksandr Tymoshenko 
25816694521SOleksandr Tymoshenko 	sc->cpu_bst = rman_get_bustag(sc->mpic_res[1]);
25916694521SOleksandr Tymoshenko 	sc->cpu_bsh = rman_get_bushandle(sc->mpic_res[1]);
26016694521SOleksandr Tymoshenko 
261ca8e2078SWojciech Macek 	if (sc->mpic_res[2] != NULL) {
262ca8e2078SWojciech Macek 		/* This is required only if MSIs are used. */
263aa0ea9d0SGrzegorz Bernacki 		sc->drbl_bst = rman_get_bustag(sc->mpic_res[2]);
264aa0ea9d0SGrzegorz Bernacki 		sc->drbl_bsh = rman_get_bushandle(sc->mpic_res[2]);
265ca8e2078SWojciech Macek 	}
266aa0ea9d0SGrzegorz Bernacki 
2670044ecdeSLuiz Otavio O Souza 	MPIC_WRITE(mv_mpic_sc, MPIC_CTRL, 1);
26816694521SOleksandr Tymoshenko 	MPIC_CPU_WRITE(mv_mpic_sc, MPIC_CTP, 0);
26916694521SOleksandr Tymoshenko 
270ca8e2078SWojciech Macek 	val = MPIC_READ(mv_mpic_sc, MPIC_CTRL);
271ca8e2078SWojciech Macek 	sc->nirqs = MPIC_CTRL_NIRQS(val);
272ca8e2078SWojciech Macek 
27359c3cb81SAndrew Turner #ifdef INTRNG
274bff6be3eSSvatopluk Kraus 	if (mv_mpic_register_isrcs(sc) != 0) {
275bff6be3eSSvatopluk Kraus 		device_printf(dev, "could not register PIC ISRCs\n");
276bff6be3eSSvatopluk Kraus 		bus_release_resources(dev, mv_mpic_spec, sc->mpic_res);
277bff6be3eSSvatopluk Kraus 		return (ENXIO);
278bff6be3eSSvatopluk Kraus 	}
279b488f7aaSZbigniew Bodek 
280b488f7aaSZbigniew Bodek 	OF_device_register_xref(OF_xref_from_node(ofw_bus_get_node(dev)), dev);
281b488f7aaSZbigniew Bodek 
2829346e913SAndrew Turner 	if (intr_pic_register(dev, OF_xref_from_device(dev)) == NULL) {
283ca8e2078SWojciech Macek 		device_printf(dev, "could not register PIC\n");
284ca8e2078SWojciech Macek 		bus_release_resources(dev, mv_mpic_spec, sc->mpic_res);
285ca8e2078SWojciech Macek 		return (ENXIO);
286ca8e2078SWojciech Macek 	}
287ca8e2078SWojciech Macek #endif
288ca8e2078SWojciech Macek 
289ca8e2078SWojciech Macek 	mpic_unmask_msi();
290aa0ea9d0SGrzegorz Bernacki 
291*08d94c6eSZbigniew Bodek 	/* Unmask CPU performance counters overflow irq */
292*08d94c6eSZbigniew Bodek 	for (cpu = 0; cpu < mp_ncpus; cpu++)
293*08d94c6eSZbigniew Bodek 		MPIC_CPU_WRITE(mv_mpic_sc, MPIC_CPU(cpu) + MPIC_LOCAL_MASK,
294*08d94c6eSZbigniew Bodek 		    (1 << cpu) | MPIC_CPU_READ(mv_mpic_sc,
295*08d94c6eSZbigniew Bodek 		    MPIC_CPU(cpu) + MPIC_LOCAL_MASK));
296*08d94c6eSZbigniew Bodek 
29716694521SOleksandr Tymoshenko 	return (0);
29816694521SOleksandr Tymoshenko }
29916694521SOleksandr Tymoshenko 
30059c3cb81SAndrew Turner #ifdef INTRNG
301ca8e2078SWojciech Macek static int
302ca8e2078SWojciech Macek mpic_intr(void *arg)
303ca8e2078SWojciech Macek {
304ca8e2078SWojciech Macek 	struct mv_mpic_softc *sc;
305ca8e2078SWojciech Macek 	uint32_t cause, irqsrc;
306ca8e2078SWojciech Macek 	unsigned int irq;
307ca8e2078SWojciech Macek 	u_int cpuid;
308ca8e2078SWojciech Macek 
309ca8e2078SWojciech Macek 	sc = arg;
310ca8e2078SWojciech Macek 	cpuid = PCPU_GET(cpuid);
311ca8e2078SWojciech Macek 	irq = 0;
312ca8e2078SWojciech Macek 
313ca8e2078SWojciech Macek 	for (cause = MPIC_CPU_READ(sc, MPIC_PPI_CAUSE); cause > 0;
314ca8e2078SWojciech Macek 	    cause >>= 1, irq++) {
315ca8e2078SWojciech Macek 		if (cause & 1) {
316ca8e2078SWojciech Macek 			irqsrc = MPIC_READ(sc, MPIC_INT_CTL(irq));
317ca8e2078SWojciech Macek 			if ((irqsrc & MPIC_INT_IRQ_FIQ_MASK(cpuid)) == 0)
318ca8e2078SWojciech Macek 				continue;
319bff6be3eSSvatopluk Kraus 			if (intr_isrc_dispatch(&sc->mpic_isrcs[irq].mmi_isrc,
320bff6be3eSSvatopluk Kraus 			    curthread->td_intr_frame) != 0) {
321ca8e2078SWojciech Macek 				mpic_mask_irq(irq);
322bff6be3eSSvatopluk Kraus 				device_printf(sc->sc_dev, "Stray irq %u "
323bff6be3eSSvatopluk Kraus 				    "disabled\n", irq);
324ca8e2078SWojciech Macek 			}
325ca8e2078SWojciech Macek 		}
326ca8e2078SWojciech Macek 	}
327ca8e2078SWojciech Macek 
328ca8e2078SWojciech Macek 	return (FILTER_HANDLED);
329ca8e2078SWojciech Macek }
330ca8e2078SWojciech Macek 
331ca8e2078SWojciech Macek static void
332bff6be3eSSvatopluk Kraus mpic_disable_intr(device_t dev, struct intr_irqsrc *isrc)
333ca8e2078SWojciech Macek {
334ca8e2078SWojciech Macek 	u_int irq;
335ca8e2078SWojciech Macek 
336bff6be3eSSvatopluk Kraus 	irq = ((struct mv_mpic_irqsrc *)isrc)->mmi_irq;
337ca8e2078SWojciech Macek 	mpic_mask_irq(irq);
338ca8e2078SWojciech Macek }
339ca8e2078SWojciech Macek 
340ca8e2078SWojciech Macek static void
341bff6be3eSSvatopluk Kraus mpic_enable_intr(device_t dev, struct intr_irqsrc *isrc)
342ca8e2078SWojciech Macek {
343ca8e2078SWojciech Macek 	u_int irq;
344ca8e2078SWojciech Macek 
345bff6be3eSSvatopluk Kraus 	irq = ((struct mv_mpic_irqsrc *)isrc)->mmi_irq;
346ca8e2078SWojciech Macek 	mpic_unmask_irq(irq);
347ca8e2078SWojciech Macek }
348bff6be3eSSvatopluk Kraus 
349bff6be3eSSvatopluk Kraus static int
350bff6be3eSSvatopluk Kraus mpic_map_intr(device_t dev, struct intr_map_data *data,
351bff6be3eSSvatopluk Kraus     struct intr_irqsrc **isrcp)
352bff6be3eSSvatopluk Kraus {
353cd642c88SSvatopluk Kraus 	struct intr_map_data_fdt *daf;
354bff6be3eSSvatopluk Kraus 	struct mv_mpic_softc *sc;
355bff6be3eSSvatopluk Kraus 
356cd642c88SSvatopluk Kraus 	if (data->type != INTR_MAP_DATA_FDT)
357cd642c88SSvatopluk Kraus 		return (ENOTSUP);
358bff6be3eSSvatopluk Kraus 
359cd642c88SSvatopluk Kraus 	sc = device_get_softc(dev);
360cd642c88SSvatopluk Kraus 	daf = (struct intr_map_data_fdt *)data;
361cd642c88SSvatopluk Kraus 
362cd642c88SSvatopluk Kraus 	if (daf->ncells !=1 || daf->cells[0] >= sc->nirqs)
363bff6be3eSSvatopluk Kraus 		return (EINVAL);
364bff6be3eSSvatopluk Kraus 
365cd642c88SSvatopluk Kraus 	*isrcp = &sc->mpic_isrcs[daf->cells[0]].mmi_isrc;
366bff6be3eSSvatopluk Kraus 	return (0);
367bff6be3eSSvatopluk Kraus }
368bff6be3eSSvatopluk Kraus 
369ca8e2078SWojciech Macek static void
370ca8e2078SWojciech Macek mpic_pre_ithread(device_t dev, struct intr_irqsrc *isrc)
371ca8e2078SWojciech Macek {
372ca8e2078SWojciech Macek 
373bff6be3eSSvatopluk Kraus 	mpic_disable_intr(dev, isrc);
374ca8e2078SWojciech Macek }
375ca8e2078SWojciech Macek 
376ca8e2078SWojciech Macek static void
377ca8e2078SWojciech Macek mpic_post_ithread(device_t dev, struct intr_irqsrc *isrc)
378ca8e2078SWojciech Macek {
379ca8e2078SWojciech Macek 
380bff6be3eSSvatopluk Kraus 	mpic_enable_intr(dev, isrc);
381ca8e2078SWojciech Macek }
382babd7717SSvatopluk Kraus 
383babd7717SSvatopluk Kraus static void
384babd7717SSvatopluk Kraus mpic_post_filter(device_t dev, struct intr_irqsrc *isrc)
385babd7717SSvatopluk Kraus {
386babd7717SSvatopluk Kraus }
387ca8e2078SWojciech Macek #endif
388ca8e2078SWojciech Macek 
38916694521SOleksandr Tymoshenko static device_method_t mv_mpic_methods[] = {
39016694521SOleksandr Tymoshenko 	DEVMETHOD(device_probe,		mv_mpic_probe),
39116694521SOleksandr Tymoshenko 	DEVMETHOD(device_attach,	mv_mpic_attach),
392ca8e2078SWojciech Macek 
39359c3cb81SAndrew Turner #ifdef INTRNG
394bff6be3eSSvatopluk Kraus 	DEVMETHOD(pic_disable_intr,	mpic_disable_intr),
395bff6be3eSSvatopluk Kraus 	DEVMETHOD(pic_enable_intr,	mpic_enable_intr),
396bff6be3eSSvatopluk Kraus 	DEVMETHOD(pic_map_intr,		mpic_map_intr),
397babd7717SSvatopluk Kraus 	DEVMETHOD(pic_post_filter,	mpic_post_filter),
398ca8e2078SWojciech Macek 	DEVMETHOD(pic_post_ithread,	mpic_post_ithread),
399ca8e2078SWojciech Macek 	DEVMETHOD(pic_pre_ithread,	mpic_pre_ithread),
400ca8e2078SWojciech Macek #endif
40116694521SOleksandr Tymoshenko 	{ 0, 0 }
40216694521SOleksandr Tymoshenko };
40316694521SOleksandr Tymoshenko 
40416694521SOleksandr Tymoshenko static driver_t mv_mpic_driver = {
40516694521SOleksandr Tymoshenko 	"mpic",
40616694521SOleksandr Tymoshenko 	mv_mpic_methods,
40716694521SOleksandr Tymoshenko 	sizeof(struct mv_mpic_softc),
40816694521SOleksandr Tymoshenko };
40916694521SOleksandr Tymoshenko 
41016694521SOleksandr Tymoshenko static devclass_t mv_mpic_devclass;
41116694521SOleksandr Tymoshenko 
412ca8e2078SWojciech Macek EARLY_DRIVER_MODULE(mpic, simplebus, mv_mpic_driver, mv_mpic_devclass, 0, 0,
413da081cb5SZbigniew Bodek     BUS_PASS_INTERRUPT + BUS_PASS_ORDER_LATE);
41416694521SOleksandr Tymoshenko 
41559c3cb81SAndrew Turner #ifndef INTRNG
41616694521SOleksandr Tymoshenko int
41716694521SOleksandr Tymoshenko arm_get_next_irq(int last)
41816694521SOleksandr Tymoshenko {
41916694521SOleksandr Tymoshenko 	u_int irq, next = -1;
42016694521SOleksandr Tymoshenko 
4217e53dd74SWojciech Macek 	irq = mv_mpic_get_cause() & MPIC_IRQ_MASK;
42216694521SOleksandr Tymoshenko 	CTR2(KTR_INTR, "%s: irq:%#x", __func__, irq);
42316694521SOleksandr Tymoshenko 
4247e53dd74SWojciech Macek 	if (irq != MPIC_IRQ_MASK) {
425aa0ea9d0SGrzegorz Bernacki 		if (irq == MPIC_INT_ERR)
42616694521SOleksandr Tymoshenko 			irq = mv_mpic_get_cause_err();
427aa0ea9d0SGrzegorz Bernacki 		if (irq == MPIC_INT_MSI)
428aa0ea9d0SGrzegorz Bernacki 			irq = mv_mpic_get_msi();
42916694521SOleksandr Tymoshenko 		next = irq;
43016694521SOleksandr Tymoshenko 	}
43116694521SOleksandr Tymoshenko 
43216694521SOleksandr Tymoshenko 	CTR3(KTR_INTR, "%s: last=%d, next=%d", __func__, last, next);
43316694521SOleksandr Tymoshenko 	return (next);
43416694521SOleksandr Tymoshenko }
43516694521SOleksandr Tymoshenko 
43616694521SOleksandr Tymoshenko /*
43716694521SOleksandr Tymoshenko  * XXX We can make arm_enable_irq to operate on ICE and then mask/unmask only
43816694521SOleksandr Tymoshenko  * by ISM/ICM and remove access to ICE in masking operation
43916694521SOleksandr Tymoshenko  */
44016694521SOleksandr Tymoshenko void
44116694521SOleksandr Tymoshenko arm_mask_irq(uintptr_t nb)
44216694521SOleksandr Tymoshenko {
44316694521SOleksandr Tymoshenko 
444ca8e2078SWojciech Macek 	mpic_mask_irq(nb);
44516694521SOleksandr Tymoshenko }
44616694521SOleksandr Tymoshenko 
44716694521SOleksandr Tymoshenko void
44816694521SOleksandr Tymoshenko arm_unmask_irq(uintptr_t nb)
44916694521SOleksandr Tymoshenko {
45016694521SOleksandr Tymoshenko 
451ca8e2078SWojciech Macek 	mpic_unmask_irq(nb);
45216694521SOleksandr Tymoshenko }
453ca8e2078SWojciech Macek #endif
454ca8e2078SWojciech Macek 
455ca8e2078SWojciech Macek static void
456ca8e2078SWojciech Macek mpic_unmask_msi(void)
457ca8e2078SWojciech Macek {
458ca8e2078SWojciech Macek 
459ca8e2078SWojciech Macek 	mpic_unmask_irq(MPIC_INT_MSI);
460ca8e2078SWojciech Macek }
461ca8e2078SWojciech Macek 
462ca8e2078SWojciech Macek static void
463ca8e2078SWojciech Macek mpic_unmask_irq_err(uintptr_t nb)
464ca8e2078SWojciech Macek {
46516694521SOleksandr Tymoshenko 	uint32_t mask;
46616694521SOleksandr Tymoshenko 	uint8_t bit_off;
46716694521SOleksandr Tymoshenko 
4680044ecdeSLuiz Otavio O Souza 	MPIC_WRITE(mv_mpic_sc, MPIC_ISE, MPIC_INT_ERR);
469aa0ea9d0SGrzegorz Bernacki 	MPIC_CPU_WRITE(mv_mpic_sc, MPIC_ICM, MPIC_INT_ERR);
47016694521SOleksandr Tymoshenko 
471aa0ea9d0SGrzegorz Bernacki 	bit_off = nb - ERR_IRQ;
47216694521SOleksandr Tymoshenko 	mask = MPIC_CPU_READ(mv_mpic_sc, MPIC_ERR_MASK);
47316694521SOleksandr Tymoshenko 	mask |= (1 << bit_off);
47416694521SOleksandr Tymoshenko 	MPIC_CPU_WRITE(mv_mpic_sc, MPIC_ERR_MASK, mask);
47516694521SOleksandr Tymoshenko }
47616694521SOleksandr Tymoshenko 
477aa0ea9d0SGrzegorz Bernacki static void
478ca8e2078SWojciech Macek mpic_mask_irq_err(uintptr_t nb)
479ca8e2078SWojciech Macek {
480ca8e2078SWojciech Macek 	uint32_t mask;
481ca8e2078SWojciech Macek 	uint8_t bit_off;
482ca8e2078SWojciech Macek 
483ca8e2078SWojciech Macek 	bit_off = nb - ERR_IRQ;
484ca8e2078SWojciech Macek 	mask = MPIC_CPU_READ(mv_mpic_sc, MPIC_ERR_MASK);
485ca8e2078SWojciech Macek 	mask &= ~(1 << bit_off);
486ca8e2078SWojciech Macek 	MPIC_CPU_WRITE(mv_mpic_sc, MPIC_ERR_MASK, mask);
487ca8e2078SWojciech Macek }
488ca8e2078SWojciech Macek 
489c7a65ae3SWojciech Macek static boolean_t
490c7a65ae3SWojciech Macek mpic_irq_is_percpu(uintptr_t nb)
491c7a65ae3SWojciech Macek {
492c7a65ae3SWojciech Macek 	if (nb < MPIC_PPI)
493c7a65ae3SWojciech Macek 		return TRUE;
494c7a65ae3SWojciech Macek 
495c7a65ae3SWojciech Macek 	return FALSE;
496c7a65ae3SWojciech Macek }
497c7a65ae3SWojciech Macek 
498ca8e2078SWojciech Macek static void
499ca8e2078SWojciech Macek mpic_unmask_irq(uintptr_t nb)
500aa0ea9d0SGrzegorz Bernacki {
501aa0ea9d0SGrzegorz Bernacki 
502*08d94c6eSZbigniew Bodek #ifdef SMP
503*08d94c6eSZbigniew Bodek 	int cpu;
504*08d94c6eSZbigniew Bodek 
505*08d94c6eSZbigniew Bodek 	if (nb == MPIC_INT_LOCAL) {
506*08d94c6eSZbigniew Bodek 		for (cpu = 0; cpu < mp_ncpus; cpu++)
507*08d94c6eSZbigniew Bodek 			MPIC_CPU_WRITE(mv_mpic_sc,
508*08d94c6eSZbigniew Bodek 			    MPIC_CPU(cpu) + MPIC_ICM, nb);
509*08d94c6eSZbigniew Bodek 		return;
510*08d94c6eSZbigniew Bodek 	}
511*08d94c6eSZbigniew Bodek #endif
512c7a65ae3SWojciech Macek 	if (mpic_irq_is_percpu(nb))
513ca8e2078SWojciech Macek 		MPIC_CPU_WRITE(mv_mpic_sc, MPIC_ICM, nb);
514c7a65ae3SWojciech Macek 	else if (nb < ERR_IRQ)
515c7a65ae3SWojciech Macek 		MPIC_WRITE(mv_mpic_sc, MPIC_ISE, nb);
516c7a65ae3SWojciech Macek 	else if (nb < MSI_IRQ)
517ca8e2078SWojciech Macek 		mpic_unmask_irq_err(nb);
518ca8e2078SWojciech Macek 
519ca8e2078SWojciech Macek 	if (nb == 0)
520ca8e2078SWojciech Macek 		MPIC_CPU_WRITE(mv_mpic_sc, MPIC_IN_DRBL_MASK, 0xffffffff);
521ca8e2078SWojciech Macek }
522ca8e2078SWojciech Macek 
523ca8e2078SWojciech Macek static void
524ca8e2078SWojciech Macek mpic_mask_irq(uintptr_t nb)
525ca8e2078SWojciech Macek {
526ca8e2078SWojciech Macek 
527*08d94c6eSZbigniew Bodek #ifdef SMP
528*08d94c6eSZbigniew Bodek 	int cpu;
529*08d94c6eSZbigniew Bodek 
530*08d94c6eSZbigniew Bodek 	if (nb == MPIC_INT_LOCAL) {
531*08d94c6eSZbigniew Bodek 		for (cpu = 0; cpu < mp_ncpus; cpu++)
532*08d94c6eSZbigniew Bodek 			MPIC_CPU_WRITE(mv_mpic_sc,
533*08d94c6eSZbigniew Bodek 			    MPIC_CPU(cpu) + MPIC_ISM, nb);
534*08d94c6eSZbigniew Bodek 		return;
535*08d94c6eSZbigniew Bodek 	}
536*08d94c6eSZbigniew Bodek #endif
537c7a65ae3SWojciech Macek 	if (mpic_irq_is_percpu(nb))
538ca8e2078SWojciech Macek 		MPIC_CPU_WRITE(mv_mpic_sc, MPIC_ISM, nb);
539c7a65ae3SWojciech Macek 	else if (nb < ERR_IRQ)
540c7a65ae3SWojciech Macek 		MPIC_WRITE(mv_mpic_sc, MPIC_ICE, nb);
541c7a65ae3SWojciech Macek 	else if (nb < MSI_IRQ)
542ca8e2078SWojciech Macek 		mpic_mask_irq_err(nb);
543aa0ea9d0SGrzegorz Bernacki }
544aa0ea9d0SGrzegorz Bernacki 
54516694521SOleksandr Tymoshenko uint32_t
54616694521SOleksandr Tymoshenko mv_mpic_get_cause(void)
54716694521SOleksandr Tymoshenko {
54816694521SOleksandr Tymoshenko 
54916694521SOleksandr Tymoshenko 	return (MPIC_CPU_READ(mv_mpic_sc, MPIC_IIACK));
55016694521SOleksandr Tymoshenko }
55116694521SOleksandr Tymoshenko 
55216694521SOleksandr Tymoshenko uint32_t
55316694521SOleksandr Tymoshenko mv_mpic_get_cause_err(void)
55416694521SOleksandr Tymoshenko {
55516694521SOleksandr Tymoshenko 	uint32_t err_cause;
55616694521SOleksandr Tymoshenko 	uint8_t bit_off;
55716694521SOleksandr Tymoshenko 
5580044ecdeSLuiz Otavio O Souza 	err_cause = MPIC_READ(mv_mpic_sc, MPIC_ERR_CAUSE);
55916694521SOleksandr Tymoshenko 
56016694521SOleksandr Tymoshenko 	if (err_cause)
56116694521SOleksandr Tymoshenko 		bit_off = ffs(err_cause) - 1;
56216694521SOleksandr Tymoshenko 	else
56316694521SOleksandr Tymoshenko 		return (-1);
564aa0ea9d0SGrzegorz Bernacki 
565aa0ea9d0SGrzegorz Bernacki 	debugf("%s: irq:%x cause:%x\n", __func__, bit_off, err_cause);
566aa0ea9d0SGrzegorz Bernacki 	return (ERR_IRQ + bit_off);
567aa0ea9d0SGrzegorz Bernacki }
568aa0ea9d0SGrzegorz Bernacki 
569aa0ea9d0SGrzegorz Bernacki uint32_t
570aa0ea9d0SGrzegorz Bernacki mv_mpic_get_msi(void)
571aa0ea9d0SGrzegorz Bernacki {
572aa0ea9d0SGrzegorz Bernacki 	uint32_t cause;
573aa0ea9d0SGrzegorz Bernacki 	uint8_t bit_off;
574aa0ea9d0SGrzegorz Bernacki 
575ca8e2078SWojciech Macek 	KASSERT(mv_mpic_sc->drbl_bst != NULL, ("No doorbell in mv_mpic_get_msi"));
576aa0ea9d0SGrzegorz Bernacki 	cause = MPIC_DRBL_READ(mv_mpic_sc, 0);
577aa0ea9d0SGrzegorz Bernacki 
578aa0ea9d0SGrzegorz Bernacki 	if (cause)
579aa0ea9d0SGrzegorz Bernacki 		bit_off = ffs(cause) - 1;
580aa0ea9d0SGrzegorz Bernacki 	else
581aa0ea9d0SGrzegorz Bernacki 		return (-1);
582aa0ea9d0SGrzegorz Bernacki 
583aa0ea9d0SGrzegorz Bernacki 	debugf("%s: irq:%x cause:%x\n", __func__, bit_off, cause);
584aa0ea9d0SGrzegorz Bernacki 
585aa0ea9d0SGrzegorz Bernacki 	cause &= ~(1 << bit_off);
586aa0ea9d0SGrzegorz Bernacki 	MPIC_DRBL_WRITE(mv_mpic_sc, 0, cause);
587aa0ea9d0SGrzegorz Bernacki 
588aa0ea9d0SGrzegorz Bernacki 	return (MSI_IRQ + bit_off);
589aa0ea9d0SGrzegorz Bernacki }
590aa0ea9d0SGrzegorz Bernacki 
591aa0ea9d0SGrzegorz Bernacki int
592aa0ea9d0SGrzegorz Bernacki mv_msi_data(int irq, uint64_t *addr, uint32_t *data)
593aa0ea9d0SGrzegorz Bernacki {
594aa0ea9d0SGrzegorz Bernacki 	u_long phys, base, size;
595aa0ea9d0SGrzegorz Bernacki 	phandle_t node;
596aa0ea9d0SGrzegorz Bernacki 	int error;
597aa0ea9d0SGrzegorz Bernacki 
598aa0ea9d0SGrzegorz Bernacki 	node = ofw_bus_get_node(mv_mpic_sc->sc_dev);
599aa0ea9d0SGrzegorz Bernacki 
600255eff3bSPedro F. Giffuni 	/* Get physical address of register space */
601aa0ea9d0SGrzegorz Bernacki 	error = fdt_get_range(OF_parent(node), 0, &phys, &size);
602aa0ea9d0SGrzegorz Bernacki 	if (error) {
603aa0ea9d0SGrzegorz Bernacki 		printf("%s: Cannot get register physical address, err:%d",
604aa0ea9d0SGrzegorz Bernacki 		    __func__, error);
605aa0ea9d0SGrzegorz Bernacki 		return (error);
606aa0ea9d0SGrzegorz Bernacki 	}
607aa0ea9d0SGrzegorz Bernacki 
608aa0ea9d0SGrzegorz Bernacki 	/* Get offset of MPIC register space */
609aa0ea9d0SGrzegorz Bernacki 	error = fdt_regsize(node, &base, &size);
610aa0ea9d0SGrzegorz Bernacki 	if (error) {
611aa0ea9d0SGrzegorz Bernacki 		printf("%s: Cannot get MPIC register offset, err:%d",
612aa0ea9d0SGrzegorz Bernacki 		    __func__, error);
613aa0ea9d0SGrzegorz Bernacki 		return (error);
614aa0ea9d0SGrzegorz Bernacki 	}
615aa0ea9d0SGrzegorz Bernacki 
616aa0ea9d0SGrzegorz Bernacki 	*addr = phys + base + MPIC_SOFT_INT;
617aa0ea9d0SGrzegorz Bernacki 	*data = MPIC_SOFT_INT_DRBL1 | irq;
618aa0ea9d0SGrzegorz Bernacki 
619aa0ea9d0SGrzegorz Bernacki 	return (0);
62016694521SOleksandr Tymoshenko }
62116694521SOleksandr Tymoshenko 
622ca8e2078SWojciech Macek 
623ca8e2078SWojciech Macek #if defined(SMP) && defined(SOC_MV_ARMADAXP)
62416694521SOleksandr Tymoshenko void
6257133fe0fSAndrew Turner intr_pic_init_secondary(void)
6267133fe0fSAndrew Turner {
6277133fe0fSAndrew Turner }
6287133fe0fSAndrew Turner 
6297133fe0fSAndrew Turner void
63016694521SOleksandr Tymoshenko pic_ipi_send(cpuset_t cpus, u_int ipi)
63116694521SOleksandr Tymoshenko {
63216694521SOleksandr Tymoshenko 	uint32_t val, i;
63316694521SOleksandr Tymoshenko 
63416694521SOleksandr Tymoshenko 	val = 0x00000000;
63516694521SOleksandr Tymoshenko 	for (i = 0; i < MAXCPU; i++)
63616694521SOleksandr Tymoshenko 		if (CPU_ISSET(i, &cpus))
63716694521SOleksandr Tymoshenko 			val |= (1 << (8 + i));
63816694521SOleksandr Tymoshenko 	val |= ipi;
6390044ecdeSLuiz Otavio O Souza 	MPIC_WRITE(mv_mpic_sc, MPIC_SOFT_INT, val);
64016694521SOleksandr Tymoshenko }
64116694521SOleksandr Tymoshenko 
64216694521SOleksandr Tymoshenko int
643ed600fa7SAndrew Turner pic_ipi_read(int i __unused)
64416694521SOleksandr Tymoshenko {
64516694521SOleksandr Tymoshenko 	uint32_t val;
64617fb49c1SAndrew Turner 	int ipi;
64716694521SOleksandr Tymoshenko 
648aa0ea9d0SGrzegorz Bernacki 	val = MPIC_CPU_READ(mv_mpic_sc, MPIC_IN_DRBL);
64917fb49c1SAndrew Turner 	if (val) {
65017fb49c1SAndrew Turner 		ipi = ffs(val) - 1;
65117fb49c1SAndrew Turner 		MPIC_CPU_WRITE(mv_mpic_sc, MPIC_IN_DRBL, ~(1 << ipi));
65217fb49c1SAndrew Turner 		return (ipi);
65317fb49c1SAndrew Turner 	}
65416694521SOleksandr Tymoshenko 
65516694521SOleksandr Tymoshenko 	return (0x3ff);
65616694521SOleksandr Tymoshenko }
65716694521SOleksandr Tymoshenko 
65816694521SOleksandr Tymoshenko void
65916694521SOleksandr Tymoshenko pic_ipi_clear(int ipi)
66016694521SOleksandr Tymoshenko {
66116694521SOleksandr Tymoshenko }
66216694521SOleksandr Tymoshenko 
66316694521SOleksandr Tymoshenko #endif
664