1484b4fd4SRuslan Bukin /*-
2484b4fd4SRuslan Bukin * Copyright (C) 2008-2009 Semihalf, Michal Hajduk
3484b4fd4SRuslan Bukin * Copyright (c) 2012, 2013 The FreeBSD Foundation
4d2c05e20SIan Lepore * Copyright (c) 2015 Ian Lepore <ian@FreeBSD.org>
5484b4fd4SRuslan Bukin * All rights reserved.
6484b4fd4SRuslan Bukin *
7484b4fd4SRuslan Bukin * Portions of this software were developed by Oleksandr Rybalko
8484b4fd4SRuslan Bukin * under sponsorship from the FreeBSD Foundation.
9484b4fd4SRuslan Bukin *
10484b4fd4SRuslan Bukin * Redistribution and use in source and binary forms, with or without
11484b4fd4SRuslan Bukin * modification, are permitted provided that the following conditions
12484b4fd4SRuslan Bukin * are met:
13484b4fd4SRuslan Bukin * 1. Redistributions of source code must retain the above copyright
14484b4fd4SRuslan Bukin * notice, this list of conditions and the following disclaimer.
15484b4fd4SRuslan Bukin * 2. Redistributions in binary form must reproduce the above copyright
16484b4fd4SRuslan Bukin * notice, this list of conditions and the following disclaimer in the
17484b4fd4SRuslan Bukin * documentation and/or other materials provided with the distribution.
18484b4fd4SRuslan Bukin *
19484b4fd4SRuslan Bukin * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND
20484b4fd4SRuslan Bukin * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21484b4fd4SRuslan Bukin * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22484b4fd4SRuslan Bukin * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE
23484b4fd4SRuslan Bukin * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
24484b4fd4SRuslan Bukin * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
25484b4fd4SRuslan Bukin * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
26484b4fd4SRuslan Bukin * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
27484b4fd4SRuslan Bukin * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
28484b4fd4SRuslan Bukin * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
29484b4fd4SRuslan Bukin * SUCH DAMAGE.
30484b4fd4SRuslan Bukin */
31484b4fd4SRuslan Bukin
32d2c05e20SIan Lepore /*
33d2c05e20SIan Lepore * I2C driver for Freescale i.MX hardware.
34d2c05e20SIan Lepore *
35d2c05e20SIan Lepore * Note that the hardware is capable of running as both a master and a slave.
36d2c05e20SIan Lepore * This driver currently implements only master-mode operations.
37d2c05e20SIan Lepore *
38db4fcadfSConrad Meyer * This driver supports multi-master i2c buses, by detecting bus arbitration
39d2c05e20SIan Lepore * loss and returning IIC_EBUSBSY status. Notably, it does not do any kind of
40d2c05e20SIan Lepore * retries if some other master jumps onto the bus and interrupts one of our
41d2c05e20SIan Lepore * transfer cycles resulting in arbitration loss in mid-transfer. The caller
42d2c05e20SIan Lepore * must handle retries in a way that makes sense for the slave being addressed.
43d2c05e20SIan Lepore */
44d2c05e20SIan Lepore
45484b4fd4SRuslan Bukin #include <sys/param.h>
46484b4fd4SRuslan Bukin #include <sys/systm.h>
47484b4fd4SRuslan Bukin #include <sys/bus.h>
488928c2e4SIan Lepore #include <sys/gpio.h>
49484b4fd4SRuslan Bukin #include <sys/kernel.h>
50844aff82SIan Lepore #include <sys/limits.h>
51484b4fd4SRuslan Bukin #include <sys/module.h>
52484b4fd4SRuslan Bukin #include <sys/resource.h>
53900fb59eSIan Lepore #include <sys/sysctl.h>
54484b4fd4SRuslan Bukin
55484b4fd4SRuslan Bukin #include <machine/bus.h>
56484b4fd4SRuslan Bukin #include <machine/resource.h>
57484b4fd4SRuslan Bukin #include <sys/rman.h>
58484b4fd4SRuslan Bukin
59844aff82SIan Lepore #include <arm/freescale/imx/imx_ccmvar.h>
60844aff82SIan Lepore
61484b4fd4SRuslan Bukin #include <dev/iicbus/iiconf.h>
62484b4fd4SRuslan Bukin #include <dev/iicbus/iicbus.h>
638928c2e4SIan Lepore #include <dev/iicbus/iic_recover_bus.h>
64484b4fd4SRuslan Bukin #include "iicbus_if.h"
65484b4fd4SRuslan Bukin
66484b4fd4SRuslan Bukin #include <dev/ofw/openfirm.h>
67484b4fd4SRuslan Bukin #include <dev/ofw/ofw_bus.h>
68484b4fd4SRuslan Bukin #include <dev/ofw/ofw_bus_subr.h>
69484b4fd4SRuslan Bukin
708928c2e4SIan Lepore #include <dev/fdt/fdt_pinctrl.h>
718928c2e4SIan Lepore #include <dev/gpio/gpiobusvar.h>
728928c2e4SIan Lepore
73774a4b6aSEmmanuel Vadot #if defined(__aarch64__)
7494bc2117SOleksandr Tymoshenko #define IMX_ENABLE_CLOCKS
7594bc2117SOleksandr Tymoshenko #endif
7694bc2117SOleksandr Tymoshenko
7794bc2117SOleksandr Tymoshenko #ifdef IMX_ENABLE_CLOCKS
78be82b3a0SEmmanuel Vadot #include <dev/clk/clk.h>
7994bc2117SOleksandr Tymoshenko #endif
8094bc2117SOleksandr Tymoshenko
81484b4fd4SRuslan Bukin #define I2C_ADDR_REG 0x00 /* I2C slave address register */
82484b4fd4SRuslan Bukin #define I2C_FDR_REG 0x04 /* I2C frequency divider register */
83484b4fd4SRuslan Bukin #define I2C_CONTROL_REG 0x08 /* I2C control register */
84484b4fd4SRuslan Bukin #define I2C_STATUS_REG 0x0C /* I2C status register */
85484b4fd4SRuslan Bukin #define I2C_DATA_REG 0x10 /* I2C data register */
86484b4fd4SRuslan Bukin #define I2C_DFSRR_REG 0x14 /* I2C Digital Filter Sampling rate */
87484b4fd4SRuslan Bukin
88484b4fd4SRuslan Bukin #define I2CCR_MEN (1 << 7) /* Module enable */
89484b4fd4SRuslan Bukin #define I2CCR_MSTA (1 << 5) /* Master/slave mode */
90484b4fd4SRuslan Bukin #define I2CCR_MTX (1 << 4) /* Transmit/receive mode */
91484b4fd4SRuslan Bukin #define I2CCR_TXAK (1 << 3) /* Transfer acknowledge */
92484b4fd4SRuslan Bukin #define I2CCR_RSTA (1 << 2) /* Repeated START */
93484b4fd4SRuslan Bukin
94484b4fd4SRuslan Bukin #define I2CSR_MCF (1 << 7) /* Data transfer */
95484b4fd4SRuslan Bukin #define I2CSR_MASS (1 << 6) /* Addressed as a slave */
96484b4fd4SRuslan Bukin #define I2CSR_MBB (1 << 5) /* Bus busy */
97484b4fd4SRuslan Bukin #define I2CSR_MAL (1 << 4) /* Arbitration lost */
98484b4fd4SRuslan Bukin #define I2CSR_SRW (1 << 2) /* Slave read/write */
99484b4fd4SRuslan Bukin #define I2CSR_MIF (1 << 1) /* Module interrupt */
100484b4fd4SRuslan Bukin #define I2CSR_RXAK (1 << 0) /* Received acknowledge */
101484b4fd4SRuslan Bukin
102484b4fd4SRuslan Bukin #define I2C_BAUD_RATE_FAST 0x31
103484b4fd4SRuslan Bukin #define I2C_BAUD_RATE_DEF 0x3F
104484b4fd4SRuslan Bukin #define I2C_DFSSR_DIV 0x10
105484b4fd4SRuslan Bukin
106844aff82SIan Lepore /*
107844aff82SIan Lepore * A table of available divisors and the associated coded values to put in the
108844aff82SIan Lepore * FDR register to achieve that divisor.. There is no algorithmic relationship I
109844aff82SIan Lepore * can see between divisors and the codes that go into the register. The table
110844aff82SIan Lepore * begins and ends with entries that handle insane configuration values.
111844aff82SIan Lepore */
112844aff82SIan Lepore struct clkdiv {
113844aff82SIan Lepore u_int divisor;
114844aff82SIan Lepore u_int regcode;
115844aff82SIan Lepore };
116844aff82SIan Lepore static struct clkdiv clkdiv_table[] = {
117844aff82SIan Lepore { 0, 0x20 }, { 22, 0x20 }, { 24, 0x21 }, { 26, 0x22 },
118844aff82SIan Lepore { 28, 0x23 }, { 30, 0x00 }, { 32, 0x24 }, { 36, 0x25 },
119844aff82SIan Lepore { 40, 0x26 }, { 42, 0x03 }, { 44, 0x27 }, { 48, 0x28 },
120844aff82SIan Lepore { 52, 0x05 }, { 56, 0x29 }, { 60, 0x06 }, { 64, 0x2a },
121844aff82SIan Lepore { 72, 0x2b }, { 80, 0x2c }, { 88, 0x09 }, { 96, 0x2d },
122844aff82SIan Lepore { 104, 0x0a }, { 112, 0x2e }, { 128, 0x2f }, { 144, 0x0c },
123844aff82SIan Lepore { 160, 0x30 }, { 192, 0x31 }, { 224, 0x32 }, { 240, 0x0f },
124844aff82SIan Lepore { 256, 0x33 }, { 288, 0x10 }, { 320, 0x34 }, { 384, 0x35 },
125844aff82SIan Lepore { 448, 0x36 }, { 480, 0x13 }, { 512, 0x37 }, { 576, 0x14 },
126844aff82SIan Lepore { 640, 0x38 }, { 768, 0x39 }, { 896, 0x3a }, { 960, 0x17 },
127844aff82SIan Lepore { 1024, 0x3b }, { 1152, 0x18 }, { 1280, 0x3c }, { 1536, 0x3d },
128844aff82SIan Lepore { 1792, 0x3e }, { 1920, 0x1b }, { 2048, 0x3f }, { 2304, 0x1c },
129844aff82SIan Lepore { 2560, 0x1d }, { 3072, 0x1e }, { 3840, 0x1f }, {UINT_MAX, 0x1f}
130844aff82SIan Lepore };
131844aff82SIan Lepore
13240d7d632SRuslan Bukin static struct ofw_compat_data compat_data[] = {
13394bc2117SOleksandr Tymoshenko {"fsl,imx21-i2c", 1},
13440d7d632SRuslan Bukin {"fsl,imx6q-i2c", 1},
13540d7d632SRuslan Bukin {"fsl,imx-i2c", 1},
13640d7d632SRuslan Bukin {NULL, 0}
13740d7d632SRuslan Bukin };
13840d7d632SRuslan Bukin
139484b4fd4SRuslan Bukin struct i2c_softc {
140484b4fd4SRuslan Bukin device_t dev;
141484b4fd4SRuslan Bukin device_t iicbus;
142484b4fd4SRuslan Bukin struct resource *res;
143484b4fd4SRuslan Bukin int rid;
144d2c05e20SIan Lepore sbintime_t byte_time_sbt;
1458928c2e4SIan Lepore int rb_pinctl_idx;
1468928c2e4SIan Lepore gpio_pin_t rb_sclpin;
1478928c2e4SIan Lepore gpio_pin_t rb_sdapin;
148900fb59eSIan Lepore u_int debug;
149900fb59eSIan Lepore u_int slave;
15094bc2117SOleksandr Tymoshenko #ifdef IMX_ENABLE_CLOCKS
15194bc2117SOleksandr Tymoshenko clk_t ipgclk;
15294bc2117SOleksandr Tymoshenko #endif
153484b4fd4SRuslan Bukin };
154484b4fd4SRuslan Bukin
155900fb59eSIan Lepore #define DEVICE_DEBUGF(sc, lvl, fmt, args...) \
156900fb59eSIan Lepore if ((lvl) <= (sc)->debug) \
157900fb59eSIan Lepore device_printf((sc)->dev, fmt, ##args)
158900fb59eSIan Lepore
159900fb59eSIan Lepore #define DEBUGF(sc, lvl, fmt, args...) \
160900fb59eSIan Lepore if ((lvl) <= (sc)->debug) \
161900fb59eSIan Lepore printf(fmt, ##args)
162900fb59eSIan Lepore
163484b4fd4SRuslan Bukin static phandle_t i2c_get_node(device_t, device_t);
164484b4fd4SRuslan Bukin static int i2c_probe(device_t);
165484b4fd4SRuslan Bukin static int i2c_attach(device_t);
166b107b904SIan Lepore static int i2c_detach(device_t);
167484b4fd4SRuslan Bukin
168484b4fd4SRuslan Bukin static int i2c_repeated_start(device_t, u_char, int);
169484b4fd4SRuslan Bukin static int i2c_start(device_t, u_char, int);
170484b4fd4SRuslan Bukin static int i2c_stop(device_t);
171484b4fd4SRuslan Bukin static int i2c_reset(device_t, u_char, u_char, u_char *);
172484b4fd4SRuslan Bukin static int i2c_read(device_t, char *, int, int *, int, int);
173484b4fd4SRuslan Bukin static int i2c_write(device_t, const char *, int, int *, int);
174484b4fd4SRuslan Bukin
175484b4fd4SRuslan Bukin static device_method_t i2c_methods[] = {
176484b4fd4SRuslan Bukin DEVMETHOD(device_probe, i2c_probe),
177484b4fd4SRuslan Bukin DEVMETHOD(device_attach, i2c_attach),
178b107b904SIan Lepore DEVMETHOD(device_detach, i2c_detach),
179484b4fd4SRuslan Bukin
180484b4fd4SRuslan Bukin /* OFW methods */
181484b4fd4SRuslan Bukin DEVMETHOD(ofw_bus_get_node, i2c_get_node),
182484b4fd4SRuslan Bukin
183484b4fd4SRuslan Bukin DEVMETHOD(iicbus_callback, iicbus_null_callback),
184484b4fd4SRuslan Bukin DEVMETHOD(iicbus_repeated_start, i2c_repeated_start),
185484b4fd4SRuslan Bukin DEVMETHOD(iicbus_start, i2c_start),
186484b4fd4SRuslan Bukin DEVMETHOD(iicbus_stop, i2c_stop),
187484b4fd4SRuslan Bukin DEVMETHOD(iicbus_reset, i2c_reset),
188484b4fd4SRuslan Bukin DEVMETHOD(iicbus_read, i2c_read),
189484b4fd4SRuslan Bukin DEVMETHOD(iicbus_write, i2c_write),
190484b4fd4SRuslan Bukin DEVMETHOD(iicbus_transfer, iicbus_transfer_gen),
191484b4fd4SRuslan Bukin
192d2c05e20SIan Lepore DEVMETHOD_END
193484b4fd4SRuslan Bukin };
194484b4fd4SRuslan Bukin
195484b4fd4SRuslan Bukin static driver_t i2c_driver = {
196af85a3d1SIan Lepore "imx_i2c",
197484b4fd4SRuslan Bukin i2c_methods,
198484b4fd4SRuslan Bukin sizeof(struct i2c_softc),
199484b4fd4SRuslan Bukin };
200484b4fd4SRuslan Bukin
201ea538dabSJohn Baldwin DRIVER_MODULE(imx_i2c, simplebus, i2c_driver, 0, 0);
20285447c52SJohn Baldwin DRIVER_MODULE(ofw_iicbus, imx_i2c, ofw_iicbus_driver, 0, 0);
2035e2d7489SIan Lepore MODULE_DEPEND(imx_i2c, iicbus, 1, 1, 1);
204134399fcSIan Lepore SIMPLEBUS_PNP_INFO(compat_data);
205484b4fd4SRuslan Bukin
206484b4fd4SRuslan Bukin static phandle_t
i2c_get_node(device_t bus,device_t dev)207484b4fd4SRuslan Bukin i2c_get_node(device_t bus, device_t dev)
208484b4fd4SRuslan Bukin {
209484b4fd4SRuslan Bukin /*
210484b4fd4SRuslan Bukin * Share controller node with iicbus device
211484b4fd4SRuslan Bukin */
212484b4fd4SRuslan Bukin return ofw_bus_get_node(bus);
213484b4fd4SRuslan Bukin }
214484b4fd4SRuslan Bukin
215484b4fd4SRuslan Bukin static __inline void
i2c_write_reg(struct i2c_softc * sc,bus_size_t off,uint8_t val)216484b4fd4SRuslan Bukin i2c_write_reg(struct i2c_softc *sc, bus_size_t off, uint8_t val)
217484b4fd4SRuslan Bukin {
218484b4fd4SRuslan Bukin
219d2c05e20SIan Lepore bus_write_1(sc->res, off, val);
220484b4fd4SRuslan Bukin }
221484b4fd4SRuslan Bukin
222484b4fd4SRuslan Bukin static __inline uint8_t
i2c_read_reg(struct i2c_softc * sc,bus_size_t off)223484b4fd4SRuslan Bukin i2c_read_reg(struct i2c_softc *sc, bus_size_t off)
224484b4fd4SRuslan Bukin {
225484b4fd4SRuslan Bukin
226d2c05e20SIan Lepore return (bus_read_1(sc->res, off));
227484b4fd4SRuslan Bukin }
228484b4fd4SRuslan Bukin
229484b4fd4SRuslan Bukin static __inline void
i2c_flag_set(struct i2c_softc * sc,bus_size_t off,uint8_t mask)230484b4fd4SRuslan Bukin i2c_flag_set(struct i2c_softc *sc, bus_size_t off, uint8_t mask)
231484b4fd4SRuslan Bukin {
232484b4fd4SRuslan Bukin uint8_t status;
233484b4fd4SRuslan Bukin
234484b4fd4SRuslan Bukin status = i2c_read_reg(sc, off);
235484b4fd4SRuslan Bukin status |= mask;
236484b4fd4SRuslan Bukin i2c_write_reg(sc, off, status);
237484b4fd4SRuslan Bukin }
238484b4fd4SRuslan Bukin
239d2c05e20SIan Lepore /* Wait for bus to become busy or not-busy. */
240484b4fd4SRuslan Bukin static int
wait_for_busbusy(struct i2c_softc * sc,int wantbusy)241d2c05e20SIan Lepore wait_for_busbusy(struct i2c_softc *sc, int wantbusy)
242484b4fd4SRuslan Bukin {
243d2c05e20SIan Lepore int retry, srb;
244484b4fd4SRuslan Bukin
245484b4fd4SRuslan Bukin retry = 1000;
246484b4fd4SRuslan Bukin while (retry --) {
247d2c05e20SIan Lepore srb = i2c_read_reg(sc, I2C_STATUS_REG) & I2CSR_MBB;
248d2c05e20SIan Lepore if ((srb && wantbusy) || (!srb && !wantbusy))
249484b4fd4SRuslan Bukin return (IIC_NOERR);
250d2c05e20SIan Lepore DELAY(1);
251484b4fd4SRuslan Bukin }
252484b4fd4SRuslan Bukin return (IIC_ETIMEOUT);
253484b4fd4SRuslan Bukin }
254484b4fd4SRuslan Bukin
255d2c05e20SIan Lepore /* Wait for transfer to complete, optionally check RXAK. */
256484b4fd4SRuslan Bukin static int
wait_for_xfer(struct i2c_softc * sc,int checkack)257d2c05e20SIan Lepore wait_for_xfer(struct i2c_softc *sc, int checkack)
258484b4fd4SRuslan Bukin {
259d2c05e20SIan Lepore int retry, sr;
260484b4fd4SRuslan Bukin
261d2c05e20SIan Lepore /*
262d2c05e20SIan Lepore * Sleep for about the time it takes to transfer a byte (with precision
263d2c05e20SIan Lepore * set to tolerate 5% oversleep). We calculate the approximate byte
264d2c05e20SIan Lepore * transfer time when we set the bus speed divisor. Slaves are allowed
265d2c05e20SIan Lepore * to do clock-stretching so the actual transfer time can be larger, but
266d2c05e20SIan Lepore * this gets the bulk of the waiting out of the way without tying up the
267d2c05e20SIan Lepore * processor the whole time.
268d2c05e20SIan Lepore */
269d2c05e20SIan Lepore pause_sbt("imxi2c", sc->byte_time_sbt, sc->byte_time_sbt / 20, 0);
270d2c05e20SIan Lepore
271d2c05e20SIan Lepore retry = 10000;
272484b4fd4SRuslan Bukin while (retry --) {
273d2c05e20SIan Lepore sr = i2c_read_reg(sc, I2C_STATUS_REG);
274d2c05e20SIan Lepore if (sr & I2CSR_MIF) {
275d2c05e20SIan Lepore if (sr & I2CSR_MAL)
276d1e99670SIan Lepore return (IIC_EBUSERR);
277d2c05e20SIan Lepore else if (checkack && (sr & I2CSR_RXAK))
278d2c05e20SIan Lepore return (IIC_ENOACK);
279d2c05e20SIan Lepore else
280484b4fd4SRuslan Bukin return (IIC_NOERR);
281484b4fd4SRuslan Bukin }
282d2c05e20SIan Lepore DELAY(1);
283d2c05e20SIan Lepore }
284484b4fd4SRuslan Bukin return (IIC_ETIMEOUT);
285484b4fd4SRuslan Bukin }
286484b4fd4SRuslan Bukin
287d2c05e20SIan Lepore /*
288d2c05e20SIan Lepore * Implement the error handling shown in the state diagram of the imx6 reference
289d2c05e20SIan Lepore * manual. If there was an error, then:
290d2c05e20SIan Lepore * - Clear master mode (MSTA and MTX).
291d2c05e20SIan Lepore * - Wait for the bus to become free or for a timeout to happen.
292d2c05e20SIan Lepore * - Disable the controller.
293d2c05e20SIan Lepore */
294484b4fd4SRuslan Bukin static int
i2c_error_handler(struct i2c_softc * sc,int error)295d2c05e20SIan Lepore i2c_error_handler(struct i2c_softc *sc, int error)
296484b4fd4SRuslan Bukin {
297484b4fd4SRuslan Bukin
298d2c05e20SIan Lepore if (error != 0) {
299d2c05e20SIan Lepore i2c_write_reg(sc, I2C_STATUS_REG, 0);
300d2c05e20SIan Lepore i2c_write_reg(sc, I2C_CONTROL_REG, I2CCR_MEN);
301d2c05e20SIan Lepore wait_for_busbusy(sc, false);
302d2c05e20SIan Lepore i2c_write_reg(sc, I2C_CONTROL_REG, 0);
303484b4fd4SRuslan Bukin }
304d2c05e20SIan Lepore return (error);
305484b4fd4SRuslan Bukin }
306484b4fd4SRuslan Bukin
307484b4fd4SRuslan Bukin static int
i2c_recover_getsda(void * ctx)3088928c2e4SIan Lepore i2c_recover_getsda(void *ctx)
3098928c2e4SIan Lepore {
3108928c2e4SIan Lepore bool active;
3118928c2e4SIan Lepore
3128928c2e4SIan Lepore gpio_pin_is_active(((struct i2c_softc *)ctx)->rb_sdapin, &active);
3138928c2e4SIan Lepore return (active);
3148928c2e4SIan Lepore }
3158928c2e4SIan Lepore
3168928c2e4SIan Lepore static void
i2c_recover_setsda(void * ctx,int value)3178928c2e4SIan Lepore i2c_recover_setsda(void *ctx, int value)
3188928c2e4SIan Lepore {
3198928c2e4SIan Lepore
3208928c2e4SIan Lepore gpio_pin_set_active(((struct i2c_softc *)ctx)->rb_sdapin, value);
3218928c2e4SIan Lepore }
3228928c2e4SIan Lepore
3238928c2e4SIan Lepore static int
i2c_recover_getscl(void * ctx)3248928c2e4SIan Lepore i2c_recover_getscl(void *ctx)
3258928c2e4SIan Lepore {
3268928c2e4SIan Lepore bool active;
3278928c2e4SIan Lepore
3288928c2e4SIan Lepore gpio_pin_is_active(((struct i2c_softc *)ctx)->rb_sclpin, &active);
3298928c2e4SIan Lepore return (active);
3308928c2e4SIan Lepore
3318928c2e4SIan Lepore }
3328928c2e4SIan Lepore
3338928c2e4SIan Lepore static void
i2c_recover_setscl(void * ctx,int value)3348928c2e4SIan Lepore i2c_recover_setscl(void *ctx, int value)
3358928c2e4SIan Lepore {
3368928c2e4SIan Lepore
3378928c2e4SIan Lepore gpio_pin_set_active(((struct i2c_softc *)ctx)->rb_sclpin, value);
3388928c2e4SIan Lepore }
3398928c2e4SIan Lepore
3408928c2e4SIan Lepore static int
i2c_recover_bus(struct i2c_softc * sc)3418928c2e4SIan Lepore i2c_recover_bus(struct i2c_softc *sc)
3428928c2e4SIan Lepore {
3438928c2e4SIan Lepore struct iicrb_pin_access pins;
3448928c2e4SIan Lepore int err;
3458928c2e4SIan Lepore
3468928c2e4SIan Lepore /*
3478928c2e4SIan Lepore * If we have gpio pinmux config, reconfigure the pins to gpio mode,
3488928c2e4SIan Lepore * invoke iic_recover_bus which checks for a hung bus and bitbangs a
3498928c2e4SIan Lepore * recovery sequence if necessary, then configure the pins back to i2c
3508928c2e4SIan Lepore * mode (idx 0).
3518928c2e4SIan Lepore */
3528928c2e4SIan Lepore if (sc->rb_pinctl_idx == 0)
3538928c2e4SIan Lepore return (0);
3548928c2e4SIan Lepore
3558928c2e4SIan Lepore fdt_pinctrl_configure(sc->dev, sc->rb_pinctl_idx);
3568928c2e4SIan Lepore
3578928c2e4SIan Lepore pins.ctx = sc;
3588928c2e4SIan Lepore pins.getsda = i2c_recover_getsda;
3598928c2e4SIan Lepore pins.setsda = i2c_recover_setsda;
3608928c2e4SIan Lepore pins.getscl = i2c_recover_getscl;
3618928c2e4SIan Lepore pins.setscl = i2c_recover_setscl;
3628928c2e4SIan Lepore err = iic_recover_bus(&pins);
3638928c2e4SIan Lepore
3648928c2e4SIan Lepore fdt_pinctrl_configure(sc->dev, 0);
3658928c2e4SIan Lepore
3668928c2e4SIan Lepore return (err);
3678928c2e4SIan Lepore }
3688928c2e4SIan Lepore
3698928c2e4SIan Lepore static int
i2c_probe(device_t dev)370484b4fd4SRuslan Bukin i2c_probe(device_t dev)
371484b4fd4SRuslan Bukin {
372484b4fd4SRuslan Bukin
373484b4fd4SRuslan Bukin if (!ofw_bus_status_okay(dev))
374484b4fd4SRuslan Bukin return (ENXIO);
375484b4fd4SRuslan Bukin
37640d7d632SRuslan Bukin if (ofw_bus_search_compatible(dev, compat_data)->ocd_data == 0)
377484b4fd4SRuslan Bukin return (ENXIO);
378484b4fd4SRuslan Bukin
379d2c05e20SIan Lepore device_set_desc(dev, "Freescale i.MX I2C");
380484b4fd4SRuslan Bukin
381484b4fd4SRuslan Bukin return (BUS_PROBE_DEFAULT);
382484b4fd4SRuslan Bukin }
383484b4fd4SRuslan Bukin
384484b4fd4SRuslan Bukin static int
i2c_attach(device_t dev)385484b4fd4SRuslan Bukin i2c_attach(device_t dev)
386484b4fd4SRuslan Bukin {
3878928c2e4SIan Lepore char wrkstr[16];
388484b4fd4SRuslan Bukin struct i2c_softc *sc;
3898928c2e4SIan Lepore phandle_t node;
3908928c2e4SIan Lepore int err, cfgidx;
391484b4fd4SRuslan Bukin
392484b4fd4SRuslan Bukin sc = device_get_softc(dev);
393484b4fd4SRuslan Bukin sc->dev = dev;
394484b4fd4SRuslan Bukin sc->rid = 0;
395484b4fd4SRuslan Bukin
39694bc2117SOleksandr Tymoshenko #ifdef IMX_ENABLE_CLOCKS
39794bc2117SOleksandr Tymoshenko if (clk_get_by_ofw_index(sc->dev, 0, 0, &sc->ipgclk) != 0) {
39894bc2117SOleksandr Tymoshenko device_printf(dev, "could not get ipg clock");
39994bc2117SOleksandr Tymoshenko return (ENOENT);
40094bc2117SOleksandr Tymoshenko }
40194bc2117SOleksandr Tymoshenko
40294bc2117SOleksandr Tymoshenko err = clk_enable(sc->ipgclk);
40394bc2117SOleksandr Tymoshenko if (err != 0) {
40494bc2117SOleksandr Tymoshenko device_printf(sc->dev, "could not enable ipg clock\n");
40594bc2117SOleksandr Tymoshenko return (err);
40694bc2117SOleksandr Tymoshenko }
40794bc2117SOleksandr Tymoshenko #endif
40894bc2117SOleksandr Tymoshenko
409484b4fd4SRuslan Bukin sc->res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &sc->rid,
410484b4fd4SRuslan Bukin RF_ACTIVE);
411484b4fd4SRuslan Bukin if (sc->res == NULL) {
412484b4fd4SRuslan Bukin device_printf(dev, "could not allocate resources");
413484b4fd4SRuslan Bukin return (ENXIO);
414484b4fd4SRuslan Bukin }
415484b4fd4SRuslan Bukin
4165b56413dSWarner Losh sc->iicbus = device_add_child(dev, "iicbus", DEVICE_UNIT_ANY);
417484b4fd4SRuslan Bukin if (sc->iicbus == NULL) {
418484b4fd4SRuslan Bukin device_printf(dev, "could not add iicbus child");
419484b4fd4SRuslan Bukin return (ENXIO);
420484b4fd4SRuslan Bukin }
421484b4fd4SRuslan Bukin
422900fb59eSIan Lepore /* Set up debug-enable sysctl. */
423900fb59eSIan Lepore SYSCTL_ADD_INT(device_get_sysctl_ctx(sc->dev),
424900fb59eSIan Lepore SYSCTL_CHILDREN(device_get_sysctl_tree(sc->dev)),
425900fb59eSIan Lepore OID_AUTO, "debug", CTLFLAG_RWTUN, &sc->debug, 0,
426900fb59eSIan Lepore "Enable debug; 1=reads/writes, 2=add starts/stops");
427900fb59eSIan Lepore
4288928c2e4SIan Lepore /*
4298928c2e4SIan Lepore * Set up for bus recovery using gpio pins, if the pinctrl and gpio
4308928c2e4SIan Lepore * properties are present. This is optional. If all the config data is
4318928c2e4SIan Lepore * not in place, we just don't do gpio bitbang bus recovery.
4328928c2e4SIan Lepore */
4338928c2e4SIan Lepore node = ofw_bus_get_node(sc->dev);
4348928c2e4SIan Lepore
4358928c2e4SIan Lepore err = gpio_pin_get_by_ofw_property(dev, node, "scl-gpios",
4368928c2e4SIan Lepore &sc->rb_sclpin);
4378928c2e4SIan Lepore if (err != 0)
4388928c2e4SIan Lepore goto no_recovery;
4398928c2e4SIan Lepore err = gpio_pin_get_by_ofw_property(dev, node, "sda-gpios",
4408928c2e4SIan Lepore &sc->rb_sdapin);
4418928c2e4SIan Lepore if (err != 0)
4428928c2e4SIan Lepore goto no_recovery;
4438928c2e4SIan Lepore
4448928c2e4SIan Lepore /*
4458928c2e4SIan Lepore * Preset the gpio pins to output high (idle bus state). The signal
4468928c2e4SIan Lepore * won't actually appear on the pins until the bus recovery code changes
4478928c2e4SIan Lepore * the pinmux config from i2c to gpio.
4488928c2e4SIan Lepore */
4498928c2e4SIan Lepore gpio_pin_setflags(sc->rb_sclpin, GPIO_PIN_OUTPUT);
4508928c2e4SIan Lepore gpio_pin_setflags(sc->rb_sdapin, GPIO_PIN_OUTPUT);
4518928c2e4SIan Lepore gpio_pin_set_active(sc->rb_sclpin, true);
4528928c2e4SIan Lepore gpio_pin_set_active(sc->rb_sdapin, true);
4538928c2e4SIan Lepore
4548928c2e4SIan Lepore /*
4558928c2e4SIan Lepore * Obtain the index of pinctrl node for bus recovery using gpio pins,
4568928c2e4SIan Lepore * then confirm that pinctrl properties exist for that index and for the
4578928c2e4SIan Lepore * default pinctrl-0. If sc->rb_pinctl_idx is non-zero, the reset code
4588928c2e4SIan Lepore * will also do a bus recovery, so setting this value must be last.
4598928c2e4SIan Lepore */
4608928c2e4SIan Lepore err = ofw_bus_find_string_index(node, "pinctrl-names", "gpio", &cfgidx);
4618928c2e4SIan Lepore if (err == 0) {
4628928c2e4SIan Lepore snprintf(wrkstr, sizeof(wrkstr), "pinctrl-%d", cfgidx);
4638928c2e4SIan Lepore if (OF_hasprop(node, "pinctrl-0") && OF_hasprop(node, wrkstr))
4648928c2e4SIan Lepore sc->rb_pinctl_idx = cfgidx;
4658928c2e4SIan Lepore }
4668928c2e4SIan Lepore
4678928c2e4SIan Lepore no_recovery:
4688928c2e4SIan Lepore
4698928c2e4SIan Lepore /* We don't do a hardware reset here because iicbus_attach() does it. */
4708928c2e4SIan Lepore
4711e4042d4SIan Lepore /* Probe and attach the iicbus when interrupts are available. */
472*34f5de82SJohn Baldwin bus_delayed_attach_children(dev);
473*34f5de82SJohn Baldwin return (0);
474484b4fd4SRuslan Bukin }
475484b4fd4SRuslan Bukin
476484b4fd4SRuslan Bukin static int
i2c_detach(device_t dev)477b107b904SIan Lepore i2c_detach(device_t dev)
478b107b904SIan Lepore {
479b107b904SIan Lepore struct i2c_softc *sc;
480b107b904SIan Lepore int error;
481b107b904SIan Lepore
482b107b904SIan Lepore sc = device_get_softc(dev);
483b107b904SIan Lepore
48494bc2117SOleksandr Tymoshenko #ifdef IMX_ENABLE_CLOCKS
48594bc2117SOleksandr Tymoshenko error = clk_disable(sc->ipgclk);
48694bc2117SOleksandr Tymoshenko if (error != 0) {
48794bc2117SOleksandr Tymoshenko device_printf(sc->dev, "could not disable ipg clock\n");
48894bc2117SOleksandr Tymoshenko return (error);
48994bc2117SOleksandr Tymoshenko }
49094bc2117SOleksandr Tymoshenko #endif
49194bc2117SOleksandr Tymoshenko
492b107b904SIan Lepore if ((error = bus_generic_detach(sc->dev)) != 0) {
493b107b904SIan Lepore device_printf(sc->dev, "cannot detach child devices\n");
494b107b904SIan Lepore return (error);
495b107b904SIan Lepore }
496b107b904SIan Lepore
497b107b904SIan Lepore if (sc->iicbus != NULL)
498b107b904SIan Lepore device_delete_child(dev, sc->iicbus);
499b107b904SIan Lepore
500ecb53c09SIan Lepore /* Release bus-recover pins; gpio_pin_release() handles NULL args. */
501ecb53c09SIan Lepore gpio_pin_release(sc->rb_sclpin);
502ecb53c09SIan Lepore gpio_pin_release(sc->rb_sdapin);
503ecb53c09SIan Lepore
504b107b904SIan Lepore if (sc->res != NULL)
505b107b904SIan Lepore bus_release_resource(dev, SYS_RES_MEMORY, 0, sc->res);
506b107b904SIan Lepore
507b107b904SIan Lepore return (0);
508b107b904SIan Lepore }
509b107b904SIan Lepore
510b107b904SIan Lepore static int
i2c_repeated_start(device_t dev,u_char slave,int timeout)511484b4fd4SRuslan Bukin i2c_repeated_start(device_t dev, u_char slave, int timeout)
512484b4fd4SRuslan Bukin {
513484b4fd4SRuslan Bukin struct i2c_softc *sc;
514484b4fd4SRuslan Bukin int error;
515484b4fd4SRuslan Bukin
516484b4fd4SRuslan Bukin sc = device_get_softc(dev);
517484b4fd4SRuslan Bukin
518484b4fd4SRuslan Bukin if ((i2c_read_reg(sc, I2C_STATUS_REG) & I2CSR_MBB) == 0) {
519d2c05e20SIan Lepore return (IIC_EBUSERR);
520484b4fd4SRuslan Bukin }
521484b4fd4SRuslan Bukin
522d2c05e20SIan Lepore /*
523d2c05e20SIan Lepore * Set repeated start condition, delay (per reference manual, min 156nS)
524d2c05e20SIan Lepore * before writing slave address, wait for ack after write.
525d2c05e20SIan Lepore */
526484b4fd4SRuslan Bukin i2c_flag_set(sc, I2C_CONTROL_REG, I2CCR_RSTA);
527d2c05e20SIan Lepore DELAY(1);
528484b4fd4SRuslan Bukin i2c_write_reg(sc, I2C_STATUS_REG, 0x0);
529484b4fd4SRuslan Bukin i2c_write_reg(sc, I2C_DATA_REG, slave);
530900fb59eSIan Lepore sc->slave = slave;
531900fb59eSIan Lepore DEVICE_DEBUGF(sc, 2, "rstart 0x%02x\n", sc->slave);
532d2c05e20SIan Lepore error = wait_for_xfer(sc, true);
533d2c05e20SIan Lepore return (i2c_error_handler(sc, error));
534484b4fd4SRuslan Bukin }
535484b4fd4SRuslan Bukin
536484b4fd4SRuslan Bukin static int
i2c_start_ll(device_t dev,u_char slave,int timeout)5378928c2e4SIan Lepore i2c_start_ll(device_t dev, u_char slave, int timeout)
538484b4fd4SRuslan Bukin {
539484b4fd4SRuslan Bukin struct i2c_softc *sc;
540484b4fd4SRuslan Bukin int error;
541484b4fd4SRuslan Bukin
542484b4fd4SRuslan Bukin sc = device_get_softc(dev);
543484b4fd4SRuslan Bukin
544d2c05e20SIan Lepore i2c_write_reg(sc, I2C_CONTROL_REG, I2CCR_MEN);
545d2c05e20SIan Lepore DELAY(10); /* Delay for controller to sample bus state. */
546484b4fd4SRuslan Bukin if (i2c_read_reg(sc, I2C_STATUS_REG) & I2CSR_MBB) {
547d1e99670SIan Lepore return (i2c_error_handler(sc, IIC_EBUSERR));
548484b4fd4SRuslan Bukin }
549d2c05e20SIan Lepore i2c_write_reg(sc, I2C_CONTROL_REG, I2CCR_MEN | I2CCR_MSTA | I2CCR_MTX);
550d2c05e20SIan Lepore if ((error = wait_for_busbusy(sc, true)) != IIC_NOERR)
551d2c05e20SIan Lepore return (i2c_error_handler(sc, error));
552d2c05e20SIan Lepore i2c_write_reg(sc, I2C_STATUS_REG, 0);
553484b4fd4SRuslan Bukin i2c_write_reg(sc, I2C_DATA_REG, slave);
554900fb59eSIan Lepore sc->slave = slave;
555900fb59eSIan Lepore DEVICE_DEBUGF(sc, 2, "start 0x%02x\n", sc->slave);
556d2c05e20SIan Lepore error = wait_for_xfer(sc, true);
557d2c05e20SIan Lepore return (i2c_error_handler(sc, error));
558484b4fd4SRuslan Bukin }
559484b4fd4SRuslan Bukin
560484b4fd4SRuslan Bukin static int
i2c_start(device_t dev,u_char slave,int timeout)5618928c2e4SIan Lepore i2c_start(device_t dev, u_char slave, int timeout)
5628928c2e4SIan Lepore {
5638928c2e4SIan Lepore struct i2c_softc *sc;
5648928c2e4SIan Lepore int error;
5658928c2e4SIan Lepore
5668928c2e4SIan Lepore sc = device_get_softc(dev);
5678928c2e4SIan Lepore
5688928c2e4SIan Lepore /*
5698928c2e4SIan Lepore * Invoke the low-level code to put the bus into master mode and address
5708928c2e4SIan Lepore * the given slave. If that fails, idle the controller and attempt a
5718928c2e4SIan Lepore * bus recovery, and then try again one time. Signaling a start and
5728928c2e4SIan Lepore * addressing the slave is the only operation that a low-level driver
5738928c2e4SIan Lepore * can safely retry without any help from the upper layers that know
5748928c2e4SIan Lepore * more about the slave device.
5758928c2e4SIan Lepore */
5768928c2e4SIan Lepore if ((error = i2c_start_ll(dev, slave, timeout)) != 0) {
5778928c2e4SIan Lepore i2c_write_reg(sc, I2C_CONTROL_REG, 0x0);
5788928c2e4SIan Lepore if ((error = i2c_recover_bus(sc)) != 0)
5798928c2e4SIan Lepore return (error);
5808928c2e4SIan Lepore error = i2c_start_ll(dev, slave, timeout);
5818928c2e4SIan Lepore }
5828928c2e4SIan Lepore return (error);
5838928c2e4SIan Lepore }
5848928c2e4SIan Lepore
5858928c2e4SIan Lepore static int
i2c_stop(device_t dev)586484b4fd4SRuslan Bukin i2c_stop(device_t dev)
587484b4fd4SRuslan Bukin {
588484b4fd4SRuslan Bukin struct i2c_softc *sc;
589484b4fd4SRuslan Bukin
590484b4fd4SRuslan Bukin sc = device_get_softc(dev);
591d2c05e20SIan Lepore
592d2c05e20SIan Lepore i2c_write_reg(sc, I2C_CONTROL_REG, I2CCR_MEN);
593d2c05e20SIan Lepore wait_for_busbusy(sc, false);
594484b4fd4SRuslan Bukin i2c_write_reg(sc, I2C_CONTROL_REG, 0);
595900fb59eSIan Lepore DEVICE_DEBUGF(sc, 2, "stop 0x%02x\n", sc->slave);
596484b4fd4SRuslan Bukin return (IIC_NOERR);
597484b4fd4SRuslan Bukin }
598484b4fd4SRuslan Bukin
599484b4fd4SRuslan Bukin static int
i2c_reset(device_t dev,u_char speed,u_char addr,u_char * oldadr)600484b4fd4SRuslan Bukin i2c_reset(device_t dev, u_char speed, u_char addr, u_char *oldadr)
601484b4fd4SRuslan Bukin {
602484b4fd4SRuslan Bukin struct i2c_softc *sc;
603844aff82SIan Lepore u_int busfreq, div, i, ipgfreq;
60494bc2117SOleksandr Tymoshenko #ifdef IMX_ENABLE_CLOCKS
60594bc2117SOleksandr Tymoshenko int err;
60694bc2117SOleksandr Tymoshenko uint64_t freq;
60794bc2117SOleksandr Tymoshenko #endif
608484b4fd4SRuslan Bukin
609484b4fd4SRuslan Bukin sc = device_get_softc(dev);
610484b4fd4SRuslan Bukin
611900fb59eSIan Lepore DEVICE_DEBUGF(sc, 1, "reset\n");
612900fb59eSIan Lepore
613844aff82SIan Lepore /*
614844aff82SIan Lepore * Look up the divisor that gives the nearest speed that doesn't exceed
615844aff82SIan Lepore * the configured value for the bus.
616844aff82SIan Lepore */
61794bc2117SOleksandr Tymoshenko #ifdef IMX_ENABLE_CLOCKS
61894bc2117SOleksandr Tymoshenko err = clk_get_freq(sc->ipgclk, &freq);
61994bc2117SOleksandr Tymoshenko if (err != 0) {
62094bc2117SOleksandr Tymoshenko device_printf(sc->dev, "cannot get frequency\n");
62194bc2117SOleksandr Tymoshenko return (err);
62294bc2117SOleksandr Tymoshenko }
62394bc2117SOleksandr Tymoshenko ipgfreq = (int32_t)freq;
62494bc2117SOleksandr Tymoshenko #else
625844aff82SIan Lepore ipgfreq = imx_ccm_ipg_hz();
62694bc2117SOleksandr Tymoshenko #endif
627844aff82SIan Lepore busfreq = IICBUS_GET_FREQUENCY(sc->iicbus, speed);
628f0e56111SPedro F. Giffuni div = howmany(ipgfreq, busfreq);
629844aff82SIan Lepore for (i = 0; i < nitems(clkdiv_table); i++) {
630844aff82SIan Lepore if (clkdiv_table[i].divisor >= div)
631484b4fd4SRuslan Bukin break;
632484b4fd4SRuslan Bukin }
633484b4fd4SRuslan Bukin
634d2c05e20SIan Lepore /*
635d2c05e20SIan Lepore * Calculate roughly how long it will take to transfer a byte (which
636d2c05e20SIan Lepore * requires 9 clock cycles) at the new bus speed. This value is used to
637d2c05e20SIan Lepore * pause() while waiting for transfer-complete. With a 66MHz IPG clock
638d2c05e20SIan Lepore * and the actual i2c bus speeds that leads to, for nominal 100KHz and
639d2c05e20SIan Lepore * 400KHz bus speeds the transfer times are roughly 104uS and 22uS.
640d2c05e20SIan Lepore */
641d2c05e20SIan Lepore busfreq = ipgfreq / clkdiv_table[i].divisor;
642d2c05e20SIan Lepore sc->byte_time_sbt = SBT_1US * (9000000 / busfreq);
643d2c05e20SIan Lepore
644d2c05e20SIan Lepore /*
645d2c05e20SIan Lepore * Disable the controller (do the reset), and set the new clock divisor.
646d2c05e20SIan Lepore */
647d2c05e20SIan Lepore i2c_write_reg(sc, I2C_STATUS_REG, 0x0);
648484b4fd4SRuslan Bukin i2c_write_reg(sc, I2C_CONTROL_REG, 0x0);
649d2c05e20SIan Lepore i2c_write_reg(sc, I2C_FDR_REG, (uint8_t)clkdiv_table[i].regcode);
6508928c2e4SIan Lepore
6518928c2e4SIan Lepore /*
6528928c2e4SIan Lepore * Now that the controller is idle, perform bus recovery. If the bus
6538928c2e4SIan Lepore * isn't hung, this a fairly fast no-op.
6548928c2e4SIan Lepore */
6558928c2e4SIan Lepore return (i2c_recover_bus(sc));
656484b4fd4SRuslan Bukin }
657484b4fd4SRuslan Bukin
658484b4fd4SRuslan Bukin static int
i2c_read(device_t dev,char * buf,int len,int * read,int last,int delay)659484b4fd4SRuslan Bukin i2c_read(device_t dev, char *buf, int len, int *read, int last, int delay)
660484b4fd4SRuslan Bukin {
661484b4fd4SRuslan Bukin struct i2c_softc *sc;
662484b4fd4SRuslan Bukin int error, reg;
663484b4fd4SRuslan Bukin
664484b4fd4SRuslan Bukin sc = device_get_softc(dev);
665484b4fd4SRuslan Bukin *read = 0;
666484b4fd4SRuslan Bukin
667900fb59eSIan Lepore DEVICE_DEBUGF(sc, 1, "read 0x%02x len %d: ", sc->slave, len);
668484b4fd4SRuslan Bukin if (len) {
669484b4fd4SRuslan Bukin if (len == 1)
670484b4fd4SRuslan Bukin i2c_write_reg(sc, I2C_CONTROL_REG, I2CCR_MEN |
671484b4fd4SRuslan Bukin I2CCR_MSTA | I2CCR_TXAK);
672484b4fd4SRuslan Bukin else
673484b4fd4SRuslan Bukin i2c_write_reg(sc, I2C_CONTROL_REG, I2CCR_MEN |
674484b4fd4SRuslan Bukin I2CCR_MSTA);
675d2c05e20SIan Lepore /* Dummy read to prime the receiver. */
676484b4fd4SRuslan Bukin i2c_write_reg(sc, I2C_STATUS_REG, 0x0);
677d2c05e20SIan Lepore i2c_read_reg(sc, I2C_DATA_REG);
678d2c05e20SIan Lepore }
679d2c05e20SIan Lepore
680d2c05e20SIan Lepore error = 0;
681d2c05e20SIan Lepore *read = 0;
682d2c05e20SIan Lepore while (*read < len) {
683d2c05e20SIan Lepore if ((error = wait_for_xfer(sc, false)) != IIC_NOERR)
684d2c05e20SIan Lepore break;
685d2c05e20SIan Lepore i2c_write_reg(sc, I2C_STATUS_REG, 0x0);
686d2c05e20SIan Lepore if (last) {
687d2c05e20SIan Lepore if (*read == len - 2) {
688484b4fd4SRuslan Bukin /* NO ACK on last byte */
689484b4fd4SRuslan Bukin i2c_write_reg(sc, I2C_CONTROL_REG, I2CCR_MEN |
690484b4fd4SRuslan Bukin I2CCR_MSTA | I2CCR_TXAK);
691d2c05e20SIan Lepore } else if (*read == len - 1) {
692d2c05e20SIan Lepore /* Transfer done, signal stop. */
693484b4fd4SRuslan Bukin i2c_write_reg(sc, I2C_CONTROL_REG, I2CCR_MEN |
694484b4fd4SRuslan Bukin I2CCR_TXAK);
695d2c05e20SIan Lepore wait_for_busbusy(sc, false);
696484b4fd4SRuslan Bukin }
697d2c05e20SIan Lepore }
698484b4fd4SRuslan Bukin reg = i2c_read_reg(sc, I2C_DATA_REG);
699900fb59eSIan Lepore DEBUGF(sc, 1, "0x%02x ", reg);
700484b4fd4SRuslan Bukin *buf++ = reg;
701484b4fd4SRuslan Bukin (*read)++;
702484b4fd4SRuslan Bukin }
703900fb59eSIan Lepore DEBUGF(sc, 1, "\n");
704484b4fd4SRuslan Bukin
705d2c05e20SIan Lepore return (i2c_error_handler(sc, error));
706484b4fd4SRuslan Bukin }
707484b4fd4SRuslan Bukin
708484b4fd4SRuslan Bukin static int
i2c_write(device_t dev,const char * buf,int len,int * sent,int timeout)709484b4fd4SRuslan Bukin i2c_write(device_t dev, const char *buf, int len, int *sent, int timeout)
710484b4fd4SRuslan Bukin {
711484b4fd4SRuslan Bukin struct i2c_softc *sc;
712484b4fd4SRuslan Bukin int error;
713484b4fd4SRuslan Bukin
714484b4fd4SRuslan Bukin sc = device_get_softc(dev);
715484b4fd4SRuslan Bukin
716d2c05e20SIan Lepore error = 0;
717d2c05e20SIan Lepore *sent = 0;
718900fb59eSIan Lepore DEVICE_DEBUGF(sc, 1, "write 0x%02x len %d: ", sc->slave, len);
719484b4fd4SRuslan Bukin while (*sent < len) {
720900fb59eSIan Lepore DEBUGF(sc, 1, "0x%02x ", *buf);
721484b4fd4SRuslan Bukin i2c_write_reg(sc, I2C_STATUS_REG, 0x0);
722484b4fd4SRuslan Bukin i2c_write_reg(sc, I2C_DATA_REG, *buf++);
723d2c05e20SIan Lepore if ((error = wait_for_xfer(sc, true)) != IIC_NOERR)
724d2c05e20SIan Lepore break;
725484b4fd4SRuslan Bukin (*sent)++;
726484b4fd4SRuslan Bukin }
727900fb59eSIan Lepore DEBUGF(sc, 1, "\n");
728d2c05e20SIan Lepore return (i2c_error_handler(sc, error));
729484b4fd4SRuslan Bukin }
730