xref: /freebsd/secure/lib/libcrypto/man/man3/OPENSSL_ia32cap.3 (revision 174c0ac687ec4ccb0b56ee30d48c0a7b8b9c4e15)
Automatically generated by Pod::Man 4.14 (Pod::Simple 3.42)

Standard preamble:
========================================================================
..
..
.. Set up some character translations and predefined strings. \*(-- will
give an unbreakable dash, \*(PI will give pi, \*(L" will give a left
double quote, and \*(R" will give a right double quote. \*(C+ will
give a nicer C++. Capital omega is used to do unbreakable dashes and
therefore won't be available. \*(C` and \*(C' expand to `' in nroff,
nothing in troff, for use with C<>.
.tr \(*W- . ds -- \(*W- . ds PI pi . if (\n(.H=4u)&(1m=24u) .ds -- \(*W\h'-12u'\(*W\h'-12u'-\" diablo 10 pitch . if (\n(.H=4u)&(1m=20u) .ds -- \(*W\h'-12u'\(*W\h'-8u'-\" diablo 12 pitch . ds L" "" . ds R" "" . ds C` "" . ds C' "" 'br\} . ds -- \|\(em\| . ds PI \(*p . ds L" `` . ds R" '' . ds C` . ds C' 'br\}
Escape single quotes in literal strings from groff's Unicode transform.

If the F register is >0, we'll generate index entries on stderr for
titles (.TH), headers (.SH), subsections (.SS), items (.Ip), and index
entries marked with X<> in POD. Of course, you'll have to process the
output yourself in some meaningful fashion.

Avoid warning from groff about undefined register 'F'.
.. .nr rF 0 . if \nF \{\ . de IX . tm Index:\\$1\t\\n%\t"\\$2" .. . if !\nF==2 \{\ . nr % 0 . nr F 2 . \} . \} .\} .rr rF Fear. Run. Save yourself. No user-serviceable parts.
. \" fudge factors for nroff and troff . ds #H 0 . ds #V .8m . ds #F .3m . ds #[ \f1 . ds #] .\} . ds #H ((1u-(\\\\n(.fu%2u))*.13m) . ds #V .6m . ds #F 0 . ds #[ \& . ds #] \& .\} . \" simple accents for nroff and troff . ds ' \& . ds ` \& . ds ^ \& . ds , \& . ds ~ ~ . ds / .\} . ds ' \\k:\h'-(\\n(.wu*8/10-\*(#H)'\'\h"|\\n:u" . ds ` \\k:\h'-(\\n(.wu*8/10-\*(#H)'\`\h'|\\n:u' . ds ^ \\k:\h'-(\\n(.wu*10/11-\*(#H)'^\h'|\\n:u' . ds , \\k:\h'-(\\n(.wu*8/10)',\h'|\\n:u' . ds ~ \\k:\h'-(\\n(.wu-\*(#H-.1m)'~\h'|\\n:u' . ds / \\k:\h'-(\\n(.wu*8/10-\*(#H)'\z\(sl\h'|\\n:u' .\} . \" troff and (daisy-wheel) nroff accents . \" corrections for vroff . \" for low resolution devices (crt and lpr) \{\ . ds : e . ds 8 ss . ds o a . ds d- d\h'-1'\(ga . ds D- D\h'-1'\(hy . ds th \o'bp' . ds Th \o'LP' . ds ae ae . ds Ae AE .\} ========================================================================

Title "OPENSSL_IA32CAP 3ossl"
OPENSSL_IA32CAP 3ossl "2023-09-19" "3.0.11" "OpenSSL"
For nroff, turn off justification. Always turn off hyphenation; it makes
way too many mistakes in technical documents.
"NAME"
OPENSSL_ia32cap - the x86[_64] processor capabilities vector
"SYNOPSIS"
Header "SYNOPSIS" .Vb 1 env OPENSSL_ia32cap=... <application> .Ve
"DESCRIPTION"
Header "DESCRIPTION" OpenSSL supports a range of x86[_64] instruction set extensions. These extensions are denoted by individual bits in capability vector returned by processor in \s-1EDX:ECX\s0 register pair after executing \s-1CPUID\s0 instruction with EAX=1 input value (see Intel Application Note #241618). This vector is copied to memory upon toolkit initialization and used to choose between different code paths to provide optimal performance across wide range of processors. For the moment of this writing following bits are significant:
"bit #4 denoting presence of Time-Stamp Counter." 4
Item "bit #4 denoting presence of Time-Stamp Counter."

0

"bit #19 denoting availability of \s-1CLFLUSH\s0 instruction;" 4
Item "bit #19 denoting availability of CLFLUSH instruction;"
"bit #20, reserved by Intel, is used to choose among \s-1RC4\s0 code paths;" 4
Item "bit #20, reserved by Intel, is used to choose among RC4 code paths;"
"bit #23 denoting \s-1MMX\s0 support;" 4
Item "bit #23 denoting MMX support;"
"bit #24, \s-1FXSR\s0 bit, denoting availability of \s-1XMM\s0 registers;" 4
Item "bit #24, FXSR bit, denoting availability of XMM registers;"
"bit #25 denoting \s-1SSE\s0 support;" 4
Item "bit #25 denoting SSE support;"
"bit #26 denoting \s-1SSE2\s0 support;" 4
Item "bit #26 denoting SSE2 support;"
"bit #28 denoting Hyperthreading, which is used to distinguish cores with shared cache;" 4
Item "bit #28 denoting Hyperthreading, which is used to distinguish cores with shared cache;"
"bit #30, reserved by Intel, denotes specifically Intel CPUs;" 4
Item "bit #30, reserved by Intel, denotes specifically Intel CPUs;"
"bit #33 denoting availability of \s-1PCLMULQDQ\s0 instruction;" 4
Item "bit #33 denoting availability of PCLMULQDQ instruction;"
"bit #41 denoting \s-1SSSE3,\s0 Supplemental \s-1SSE3,\s0 support;" 4
Item "bit #41 denoting SSSE3, Supplemental SSE3, support;"
"bit #43 denoting \s-1AMD XOP\s0 support (forced to zero on non-AMD CPUs);" 4
Item "bit #43 denoting AMD XOP support (forced to zero on non-AMD CPUs);"
"bit #54 denoting availability of \s-1MOVBE\s0 instruction;" 4
Item "bit #54 denoting availability of MOVBE instruction;"
"bit #57 denoting AES-NI instruction set extension;" 4
Item "bit #57 denoting AES-NI instruction set extension;"
"bit #58, \s-1XSAVE\s0 bit, lack of which in combination with \s-1MOVBE\s0 is used to identify Atom Silvermont core;" 4
Item "bit #58, XSAVE bit, lack of which in combination with MOVBE is used to identify Atom Silvermont core;"
"bit #59, \s-1OSXSAVE\s0 bit, denoting availability of \s-1YMM\s0 registers;" 4
Item "bit #59, OSXSAVE bit, denoting availability of YMM registers;"
"bit #60 denoting \s-1AVX\s0 extension;" 4
Item "bit #60 denoting AVX extension;"
"bit #62 denoting availability of \s-1RDRAND\s0 instruction;" 4
Item "bit #62 denoting availability of RDRAND instruction;"

For example, in 32-bit application context clearing bit #26 at run-time disables high-performance \s-1SSE2\s0 code present in the crypto library, while clearing bit #24 disables \s-1SSE2\s0 code operating on 128-bit \s-1XMM\s0 register bank. You might have to do the latter if target OpenSSL application is executed on \s-1SSE2\s0 capable \s-1CPU,\s0 but under control of \s-1OS\s0 that does not enable \s-1XMM\s0 registers. Historically address of the capability vector copy was exposed to application through OPENSSL_ia32cap_loc(), but not anymore. Now the only way to affect the capability detection is to set \fBOPENSSL_ia32cap environment variable prior target application start. To give a specific example, on Intel P4 processor \f(CW\*(C`env OPENSSL_ia32cap=0x16980010 apps/openssl\*(C', or better yet \f(CW\*(C`env OPENSSL_ia32cap=~0x1000000 apps/openssl\*(C' would achieve the desired effect. Alternatively you can reconfigure the toolkit with no-sse2 option and recompile.

Less intuitive is clearing bit #28, or ~0x10000000 in the \*(L"environment variable\*(R" terms. The truth is that it's not copied from \s-1CPUID\s0 output verbatim, but is adjusted to reflect whether or not the data cache is actually shared between logical cores. This in turn affects the decision on whether or not expensive countermeasures against cache-timing attacks are applied, most notably in \s-1AES\s0 assembler module.

The capability vector is further extended with \s-1EBX\s0 value returned by \s-1CPUID\s0 with EAX=7 and ECX=0 as input. Following bits are significant:

"bit #64+3 denoting availability of \s-1BMI1\s0 instructions, e.g. \s-1ANDN\s0;" 4
Item "bit #64+3 denoting availability of BMI1 instructions, e.g. ANDN;"

0

"bit #64+5 denoting availability of \s-1AVX2\s0 instructions;" 4
Item "bit #64+5 denoting availability of AVX2 instructions;"
"bit #64+8 denoting availability of \s-1BMI2\s0 instructions, e.g. \s-1MULX\s0 and \s-1RORX\s0;" 4
Item "bit #64+8 denoting availability of BMI2 instructions, e.g. MULX and RORX;"
"bit #64+16 denoting availability of \s-1AVX512F\s0 extension;" 4
Item "bit #64+16 denoting availability of AVX512F extension;"
"bit #64+17 denoting availability of \s-1AVX512DQ\s0 extension;" 4
Item "bit #64+17 denoting availability of AVX512DQ extension;"
"bit #64+18 denoting availability of \s-1RDSEED\s0 instruction;" 4
Item "bit #64+18 denoting availability of RDSEED instruction;"
"bit #64+19 denoting availability of \s-1ADCX\s0 and \s-1ADOX\s0 instructions;" 4
Item "bit #64+19 denoting availability of ADCX and ADOX instructions;"
"bit #64+21 denoting availability of VPMADD52[\s-1LH\s0]UQ instructions, aka \s-1AVX512IFMA\s0 extension;" 4
Item "bit #64+21 denoting availability of VPMADD52[LH]UQ instructions, aka AVX512IFMA extension;"
"bit #64+29 denoting availability of \s-1SHA\s0 extension;" 4
Item "bit #64+29 denoting availability of SHA extension;"
"bit #64+30 denoting availability of \s-1AVX512BW\s0 extension;" 4
Item "bit #64+30 denoting availability of AVX512BW extension;"
"bit #64+31 denoting availability of \s-1AVX512VL\s0 extension;" 4
Item "bit #64+31 denoting availability of AVX512VL extension;"
"bit #64+41 denoting availability of \s-1VAES\s0 extension;" 4
Item "bit #64+41 denoting availability of VAES extension;"
"bit #64+42 denoting availability of \s-1VPCLMULQDQ\s0 extension;" 4
Item "bit #64+42 denoting availability of VPCLMULQDQ extension;"

To control this extended capability word use \*(C`:\*(C' as delimiter when setting up OPENSSL_ia32cap environment variable. For example assigning \f(CW\*(C`:~0x20\*(C' would disable \s-1AVX2\s0 code paths, and \*(C`:0\*(C' - all post-AVX extensions.

"RETURN VALUES"
Header "RETURN VALUES" Not available.
"COPYRIGHT"
Header "COPYRIGHT" Copyright 2004-2021 The OpenSSL Project Authors. All Rights Reserved.

Licensed under the Apache License 2.0 (the \*(L"License\*(R"). You may not use this file except in compliance with the License. You can obtain a copy in the file \s-1LICENSE\s0 in the source distribution or at <https://www.openssl.org/source/license.html>.