1*51a01f3dSAnaëlle CAZUC[ 2*51a01f3dSAnaëlle CAZUC { 3*51a01f3dSAnaëlle CAZUC "BriefDescription": "Loads that miss the DTLB and hit the STLB.", 4*51a01f3dSAnaëlle CAZUC "EventCode": "0x12", 5*51a01f3dSAnaëlle CAZUC "EventName": "DTLB_LOAD_MISSES.STLB_HIT", 6*51a01f3dSAnaëlle CAZUC "PublicDescription": "Counts loads that miss the DTLB (Data TLB) and hit the STLB (Second level TLB).", 7*51a01f3dSAnaëlle CAZUC "SampleAfterValue": "100003", 8*51a01f3dSAnaëlle CAZUC "UMask": "0x20" 9*51a01f3dSAnaëlle CAZUC }, 10*51a01f3dSAnaëlle CAZUC { 11*51a01f3dSAnaëlle CAZUC "BriefDescription": "Cycles when at least one PMH is busy with a page walk for a demand load.", 12*51a01f3dSAnaëlle CAZUC "CounterMask": "1", 13*51a01f3dSAnaëlle CAZUC "EventCode": "0x12", 14*51a01f3dSAnaëlle CAZUC "EventName": "DTLB_LOAD_MISSES.WALK_ACTIVE", 15*51a01f3dSAnaëlle CAZUC "PublicDescription": "Counts cycles when at least one PMH (Page Miss Handler) is busy with a page walk for a demand load.", 16*51a01f3dSAnaëlle CAZUC "SampleAfterValue": "100003", 17*51a01f3dSAnaëlle CAZUC "UMask": "0x10" 18*51a01f3dSAnaëlle CAZUC }, 19*51a01f3dSAnaëlle CAZUC { 20*51a01f3dSAnaëlle CAZUC "BriefDescription": "Load miss in all TLB levels causes a page walk that completes. (All page sizes)", 21*51a01f3dSAnaëlle CAZUC "EventCode": "0x12", 22*51a01f3dSAnaëlle CAZUC "EventName": "DTLB_LOAD_MISSES.WALK_COMPLETED", 23*51a01f3dSAnaëlle CAZUC "PublicDescription": "Counts completed page walks (all page sizes) caused by demand data loads. This implies it missed in the DTLB and further levels of TLB. The page walk can end with or without a fault.", 24*51a01f3dSAnaëlle CAZUC "SampleAfterValue": "100003", 25*51a01f3dSAnaëlle CAZUC "UMask": "0xe" 26*51a01f3dSAnaëlle CAZUC }, 27*51a01f3dSAnaëlle CAZUC { 28*51a01f3dSAnaëlle CAZUC "BriefDescription": "Page walks completed due to a demand data load to a 1G page.", 29*51a01f3dSAnaëlle CAZUC "EventCode": "0x12", 30*51a01f3dSAnaëlle CAZUC "EventName": "DTLB_LOAD_MISSES.WALK_COMPLETED_1G", 31*51a01f3dSAnaëlle CAZUC "PublicDescription": "Counts completed page walks (1G sizes) caused by demand data loads. This implies address translations missed in the DTLB and further levels of TLB. The page walk can end with or without a fault.", 32*51a01f3dSAnaëlle CAZUC "SampleAfterValue": "100003", 33*51a01f3dSAnaëlle CAZUC "UMask": "0x8" 34*51a01f3dSAnaëlle CAZUC }, 35*51a01f3dSAnaëlle CAZUC { 36*51a01f3dSAnaëlle CAZUC "BriefDescription": "Page walks completed due to a demand data load to a 2M/4M page.", 37*51a01f3dSAnaëlle CAZUC "EventCode": "0x12", 38*51a01f3dSAnaëlle CAZUC "EventName": "DTLB_LOAD_MISSES.WALK_COMPLETED_2M_4M", 39*51a01f3dSAnaëlle CAZUC "PublicDescription": "Counts completed page walks (2M/4M sizes) caused by demand data loads. This implies address translations missed in the DTLB and further levels of TLB. The page walk can end with or without a fault.", 40*51a01f3dSAnaëlle CAZUC "SampleAfterValue": "100003", 41*51a01f3dSAnaëlle CAZUC "UMask": "0x4" 42*51a01f3dSAnaëlle CAZUC }, 43*51a01f3dSAnaëlle CAZUC { 44*51a01f3dSAnaëlle CAZUC "BriefDescription": "Page walks completed due to a demand data load to a 4K page.", 45*51a01f3dSAnaëlle CAZUC "EventCode": "0x12", 46*51a01f3dSAnaëlle CAZUC "EventName": "DTLB_LOAD_MISSES.WALK_COMPLETED_4K", 47*51a01f3dSAnaëlle CAZUC "PublicDescription": "Counts completed page walks (4K sizes) caused by demand data loads. This implies address translations missed in the DTLB and further levels of TLB. The page walk can end with or without a fault.", 48*51a01f3dSAnaëlle CAZUC "SampleAfterValue": "100003", 49*51a01f3dSAnaëlle CAZUC "UMask": "0x2" 50*51a01f3dSAnaëlle CAZUC }, 51*51a01f3dSAnaëlle CAZUC { 52*51a01f3dSAnaëlle CAZUC "BriefDescription": "Number of page walks outstanding for a demand load in the PMH each cycle.", 53*51a01f3dSAnaëlle CAZUC "EventCode": "0x12", 54*51a01f3dSAnaëlle CAZUC "EventName": "DTLB_LOAD_MISSES.WALK_PENDING", 55*51a01f3dSAnaëlle CAZUC "PublicDescription": "Counts the number of page walks outstanding for a demand load in the PMH (Page Miss Handler) each cycle.", 56*51a01f3dSAnaëlle CAZUC "SampleAfterValue": "100003", 57*51a01f3dSAnaëlle CAZUC "UMask": "0x10" 58*51a01f3dSAnaëlle CAZUC }, 59*51a01f3dSAnaëlle CAZUC { 60*51a01f3dSAnaëlle CAZUC "BriefDescription": "Stores that miss the DTLB and hit the STLB.", 61*51a01f3dSAnaëlle CAZUC "EventCode": "0x13", 62*51a01f3dSAnaëlle CAZUC "EventName": "DTLB_STORE_MISSES.STLB_HIT", 63*51a01f3dSAnaëlle CAZUC "PublicDescription": "Counts stores that miss the DTLB (Data TLB) and hit the STLB (2nd Level TLB).", 64*51a01f3dSAnaëlle CAZUC "SampleAfterValue": "100003", 65*51a01f3dSAnaëlle CAZUC "UMask": "0x20" 66*51a01f3dSAnaëlle CAZUC }, 67*51a01f3dSAnaëlle CAZUC { 68*51a01f3dSAnaëlle CAZUC "BriefDescription": "Cycles when at least one PMH is busy with a page walk for a store.", 69*51a01f3dSAnaëlle CAZUC "CounterMask": "1", 70*51a01f3dSAnaëlle CAZUC "EventCode": "0x13", 71*51a01f3dSAnaëlle CAZUC "EventName": "DTLB_STORE_MISSES.WALK_ACTIVE", 72*51a01f3dSAnaëlle CAZUC "PublicDescription": "Counts cycles when at least one PMH (Page Miss Handler) is busy with a page walk for a store.", 73*51a01f3dSAnaëlle CAZUC "SampleAfterValue": "100003", 74*51a01f3dSAnaëlle CAZUC "UMask": "0x10" 75*51a01f3dSAnaëlle CAZUC }, 76*51a01f3dSAnaëlle CAZUC { 77*51a01f3dSAnaëlle CAZUC "BriefDescription": "Store misses in all TLB levels causes a page walk that completes. (All page sizes)", 78*51a01f3dSAnaëlle CAZUC "EventCode": "0x13", 79*51a01f3dSAnaëlle CAZUC "EventName": "DTLB_STORE_MISSES.WALK_COMPLETED", 80*51a01f3dSAnaëlle CAZUC "PublicDescription": "Counts completed page walks (all page sizes) caused by demand data stores. This implies it missed in the DTLB and further levels of TLB. The page walk can end with or without a fault.", 81*51a01f3dSAnaëlle CAZUC "SampleAfterValue": "100003", 82*51a01f3dSAnaëlle CAZUC "UMask": "0xe" 83*51a01f3dSAnaëlle CAZUC }, 84*51a01f3dSAnaëlle CAZUC { 85*51a01f3dSAnaëlle CAZUC "BriefDescription": "Page walks completed due to a demand data store to a 1G page.", 86*51a01f3dSAnaëlle CAZUC "EventCode": "0x13", 87*51a01f3dSAnaëlle CAZUC "EventName": "DTLB_STORE_MISSES.WALK_COMPLETED_1G", 88*51a01f3dSAnaëlle CAZUC "PublicDescription": "Counts completed page walks (1G sizes) caused by demand data stores. This implies address translations missed in the DTLB and further levels of TLB. The page walk can end with or without a fault.", 89*51a01f3dSAnaëlle CAZUC "SampleAfterValue": "100003", 90*51a01f3dSAnaëlle CAZUC "UMask": "0x8" 91*51a01f3dSAnaëlle CAZUC }, 92*51a01f3dSAnaëlle CAZUC { 93*51a01f3dSAnaëlle CAZUC "BriefDescription": "Page walks completed due to a demand data store to a 2M/4M page.", 94*51a01f3dSAnaëlle CAZUC "EventCode": "0x13", 95*51a01f3dSAnaëlle CAZUC "EventName": "DTLB_STORE_MISSES.WALK_COMPLETED_2M_4M", 96*51a01f3dSAnaëlle CAZUC "PublicDescription": "Counts completed page walks (2M/4M sizes) caused by demand data stores. This implies address translations missed in the DTLB and further levels of TLB. The page walk can end with or without a fault.", 97*51a01f3dSAnaëlle CAZUC "SampleAfterValue": "100003", 98*51a01f3dSAnaëlle CAZUC "UMask": "0x4" 99*51a01f3dSAnaëlle CAZUC }, 100*51a01f3dSAnaëlle CAZUC { 101*51a01f3dSAnaëlle CAZUC "BriefDescription": "Page walks completed due to a demand data store to a 4K page.", 102*51a01f3dSAnaëlle CAZUC "EventCode": "0x13", 103*51a01f3dSAnaëlle CAZUC "EventName": "DTLB_STORE_MISSES.WALK_COMPLETED_4K", 104*51a01f3dSAnaëlle CAZUC "PublicDescription": "Counts completed page walks (4K sizes) caused by demand data stores. This implies address translations missed in the DTLB and further levels of TLB. The page walk can end with or without a fault.", 105*51a01f3dSAnaëlle CAZUC "SampleAfterValue": "100003", 106*51a01f3dSAnaëlle CAZUC "UMask": "0x2" 107*51a01f3dSAnaëlle CAZUC }, 108*51a01f3dSAnaëlle CAZUC { 109*51a01f3dSAnaëlle CAZUC "BriefDescription": "Number of page walks outstanding for a store in the PMH each cycle.", 110*51a01f3dSAnaëlle CAZUC "EventCode": "0x13", 111*51a01f3dSAnaëlle CAZUC "EventName": "DTLB_STORE_MISSES.WALK_PENDING", 112*51a01f3dSAnaëlle CAZUC "PublicDescription": "Counts the number of page walks outstanding for a store in the PMH (Page Miss Handler) each cycle.", 113*51a01f3dSAnaëlle CAZUC "SampleAfterValue": "100003", 114*51a01f3dSAnaëlle CAZUC "UMask": "0x10" 115*51a01f3dSAnaëlle CAZUC }, 116*51a01f3dSAnaëlle CAZUC { 117*51a01f3dSAnaëlle CAZUC "BriefDescription": "Instruction fetch requests that miss the ITLB and hit the STLB.", 118*51a01f3dSAnaëlle CAZUC "EventCode": "0x11", 119*51a01f3dSAnaëlle CAZUC "EventName": "ITLB_MISSES.STLB_HIT", 120*51a01f3dSAnaëlle CAZUC "PublicDescription": "Counts instruction fetch requests that miss the ITLB (Instruction TLB) and hit the STLB (Second-level TLB).", 121*51a01f3dSAnaëlle CAZUC "SampleAfterValue": "100003", 122*51a01f3dSAnaëlle CAZUC "UMask": "0x20" 123*51a01f3dSAnaëlle CAZUC }, 124*51a01f3dSAnaëlle CAZUC { 125*51a01f3dSAnaëlle CAZUC "BriefDescription": "Cycles when at least one PMH is busy with a page walk for code (instruction fetch) request.", 126*51a01f3dSAnaëlle CAZUC "CounterMask": "1", 127*51a01f3dSAnaëlle CAZUC "EventCode": "0x11", 128*51a01f3dSAnaëlle CAZUC "EventName": "ITLB_MISSES.WALK_ACTIVE", 129*51a01f3dSAnaëlle CAZUC "PublicDescription": "Counts cycles when at least one PMH (Page Miss Handler) is busy with a page walk for a code (instruction fetch) request.", 130*51a01f3dSAnaëlle CAZUC "SampleAfterValue": "100003", 131*51a01f3dSAnaëlle CAZUC "UMask": "0x10" 132*51a01f3dSAnaëlle CAZUC }, 133*51a01f3dSAnaëlle CAZUC { 134*51a01f3dSAnaëlle CAZUC "BriefDescription": "Code miss in all TLB levels causes a page walk that completes. (All page sizes)", 135*51a01f3dSAnaëlle CAZUC "EventCode": "0x11", 136*51a01f3dSAnaëlle CAZUC "EventName": "ITLB_MISSES.WALK_COMPLETED", 137*51a01f3dSAnaëlle CAZUC "PublicDescription": "Counts completed page walks (all page sizes) caused by a code fetch. This implies it missed in the ITLB (Instruction TLB) and further levels of TLB. The page walk can end with or without a fault.", 138*51a01f3dSAnaëlle CAZUC "SampleAfterValue": "100003", 139*51a01f3dSAnaëlle CAZUC "UMask": "0xe" 140*51a01f3dSAnaëlle CAZUC }, 141*51a01f3dSAnaëlle CAZUC { 142*51a01f3dSAnaëlle CAZUC "BriefDescription": "Code miss in all TLB levels causes a page walk that completes. (2M/4M)", 143*51a01f3dSAnaëlle CAZUC "EventCode": "0x11", 144*51a01f3dSAnaëlle CAZUC "EventName": "ITLB_MISSES.WALK_COMPLETED_2M_4M", 145*51a01f3dSAnaëlle CAZUC "PublicDescription": "Counts completed page walks (2M/4M page sizes) caused by a code fetch. This implies it missed in the ITLB (Instruction TLB) and further levels of TLB. The page walk can end with or without a fault.", 146*51a01f3dSAnaëlle CAZUC "SampleAfterValue": "100003", 147*51a01f3dSAnaëlle CAZUC "UMask": "0x4" 148*51a01f3dSAnaëlle CAZUC }, 149*51a01f3dSAnaëlle CAZUC { 150*51a01f3dSAnaëlle CAZUC "BriefDescription": "Code miss in all TLB levels causes a page walk that completes. (4K)", 151*51a01f3dSAnaëlle CAZUC "EventCode": "0x11", 152*51a01f3dSAnaëlle CAZUC "EventName": "ITLB_MISSES.WALK_COMPLETED_4K", 153*51a01f3dSAnaëlle CAZUC "PublicDescription": "Counts completed page walks (4K page sizes) caused by a code fetch. This implies it missed in the ITLB (Instruction TLB) and further levels of TLB. The page walk can end with or without a fault.", 154*51a01f3dSAnaëlle CAZUC "SampleAfterValue": "100003", 155*51a01f3dSAnaëlle CAZUC "UMask": "0x2" 156*51a01f3dSAnaëlle CAZUC }, 157*51a01f3dSAnaëlle CAZUC { 158*51a01f3dSAnaëlle CAZUC "BriefDescription": "Number of page walks outstanding for an outstanding code request in the PMH each cycle.", 159*51a01f3dSAnaëlle CAZUC "EventCode": "0x11", 160*51a01f3dSAnaëlle CAZUC "EventName": "ITLB_MISSES.WALK_PENDING", 161*51a01f3dSAnaëlle CAZUC "PublicDescription": "Counts the number of page walks outstanding for an outstanding code (instruction fetch) request in the PMH (Page Miss Handler) each cycle.", 162*51a01f3dSAnaëlle CAZUC "SampleAfterValue": "100003", 163*51a01f3dSAnaëlle CAZUC "UMask": "0x10" 164*51a01f3dSAnaëlle CAZUC } 165*51a01f3dSAnaëlle CAZUC] 166