1[ 2 { 3 "ArchStdEvent": "MEM_ACCESS" 4 }, 5 { 6 "ArchStdEvent": "MEM_ACCESS_RD" 7 }, 8 { 9 "ArchStdEvent": "MEM_ACCESS_WR" 10 }, 11 { 12 "ArchStdEvent": "UNALIGNED_LD_SPEC" 13 }, 14 { 15 "ArchStdEvent": "UNALIGNED_ST_SPEC" 16 }, 17 { 18 "ArchStdEvent": "UNALIGNED_LDST_SPEC" 19 }, 20 { 21 "ArchStdEvent": "LDST_ALIGN_LAT" 22 }, 23 { 24 "ArchStdEvent": "LD_ALIGN_LAT" 25 }, 26 { 27 "ArchStdEvent": "ST_ALIGN_LAT" 28 }, 29 { 30 "ArchStdEvent": "MEM_ACCESS_CHECKED" 31 }, 32 { 33 "ArchStdEvent": "MEM_ACCESS_CHECKED_RD" 34 }, 35 { 36 "ArchStdEvent": "MEM_ACCESS_CHECKED_WR" 37 } 38] 39