| /linux/include/linux/mfd/mt6323/ |
| H A D | registers.h | 10 #define MT6323_CHR_CON0 0x0000 11 #define MT6323_CHR_CON1 0x0002 12 #define MT6323_CHR_CON2 0x0004 13 #define MT6323_CHR_CON3 0x0006 14 #define MT6323_CHR_CON4 0x0008 15 #define MT6323_CHR_CON5 0x000A 16 #define MT6323_CHR_CON6 0x000C 17 #define MT6323_CHR_CON7 0x000E 18 #define MT6323_CHR_CON8 0x0010 19 #define MT6323_CHR_CON9 0x0012 [all …]
|
| /linux/drivers/clk/mediatek/ |
| H A D | clk-mt8195-apmixedsys.c | 17 .set_ofs = 0x8, 18 .clr_ofs = 0x8, 19 .sta_ofs = 0x8, 62 PLL(CLK_APMIXED_NNAPLL, "nnapll", 0x0390, 0x03a0, 0, 63 0, 0, 22, 0x0398, 24, 0, 0, 0, 0x0398, 0, 0x0398, 0, 9), 64 PLL(CLK_APMIXED_RESPLL, "respll", 0x0190, 0x0320, 0, 65 0, 0, 22, 0x0198, 24, 0, 0, 0, 0x0198, 0, 0x0198, 0, 9), 66 PLL(CLK_APMIXED_ETHPLL, "ethpll", 0x0360, 0x0370, 0, 67 0, 0, 22, 0x0368, 24, 0, 0, 0, 0x0368, 0, 0x0368, 0, 9), 68 PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x0710, 0x0720, 0, [all …]
|
| /linux/include/video/ |
| H A D | aty128.h | 13 #define CLOCK_CNTL_INDEX 0x0008 14 #define CLOCK_CNTL_DATA 0x000c 15 #define BIOS_0_SCRATCH 0x0010 16 #define BUS_CNTL 0x0030 17 #define BUS_CNTL1 0x0034 18 #define GEN_INT_CNTL 0x0040 19 #define CRTC_GEN_CNTL 0x0050 20 #define CRTC_EXT_CNTL 0x0054 21 #define DAC_CNTL 0x0058 22 #define I2C_CNTL_1 0x0094 [all …]
|
| /linux/drivers/net/wireless/realtek/rtl818x/rtl8187/ |
| H A D | rtl8225.c | 28 usb_control_msg(priv->udev, usb_rcvctrlpipe(priv->udev, 0), in rtl818x_ioread8_idx() 30 (unsigned long)addr, idx & 0x03, in rtl818x_ioread8_idx() 45 usb_control_msg(priv->udev, usb_rcvctrlpipe(priv->udev, 0), in rtl818x_ioread16_idx() 47 (unsigned long)addr, idx & 0x03, in rtl818x_ioread16_idx() 62 usb_control_msg(priv->udev, usb_rcvctrlpipe(priv->udev, 0), in rtl818x_ioread32_idx() 64 (unsigned long)addr, idx & 0x03, in rtl818x_ioread32_idx() 79 usb_control_msg(priv->udev, usb_sndctrlpipe(priv->udev, 0), in rtl818x_iowrite8_idx() 81 (unsigned long)addr, idx & 0x03, in rtl818x_iowrite8_idx() 93 usb_control_msg(priv->udev, usb_sndctrlpipe(priv->udev, 0), in rtl818x_iowrite16_idx() 95 (unsigned long)addr, idx & 0x03, in rtl818x_iowrite16_idx() [all …]
|
| /linux/drivers/usb/mtu3/ |
| H A D | mtu3_hw_regs.h | 14 #define SSUSB_DEV_BASE 0x0000 15 #define SSUSB_EPCTL_CSR_BASE 0x0800 16 #define SSUSB_USB3_MAC_CSR_BASE 0x1400 17 #define SSUSB_USB3_SYS_CSR_BASE 0x1400 18 #define SSUSB_USB2_CSR_BASE 0x2400 21 #define SSUSB_SIFSLV_IPPC_BASE 0x0000 25 #define U3D_LV1ISR (SSUSB_DEV_BASE + 0x0000) 26 #define U3D_LV1IER (SSUSB_DEV_BASE + 0x0004) 27 #define U3D_LV1IESR (SSUSB_DEV_BASE + 0x0008) 28 #define U3D_LV1IECR (SSUSB_DEV_BASE + 0x000C) [all …]
|
| /linux/arch/arm/boot/dts/nxp/imx/ |
| H A D | imx6sll-pinfunc.h | 15 #define MX6SLL_PAD_WDOG_B__WDOG1_B 0x0014 0x02DC 0x0000 0x0 0x0 16 #define MX6SLL_PAD_WDOG_B__WDOG1_RESET_B_DEB 0x0014 0x02DC 0x0000 0x1 0x0 17 #define MX6SLL_PAD_WDOG_B__UART5_RI_B 0x0014 0x02DC 0x0000 0x2 0x0 18 #define MX6SLL_PAD_WDOG_B__GPIO3_IO18 0x0014 0x02DC 0x0000 0x5 0x0 19 #define MX6SLL_PAD_REF_CLK_24M__XTALOSC_REF_CLK_24M 0x0018 0x02E0 0x0000 0x0 0x0 20 #define MX6SLL_PAD_REF_CLK_24M__I2C3_SCL 0x0018 0x02E0 0x068C 0x1 0x0 21 #define MX6SLL_PAD_REF_CLK_24M__PWM3_OUT 0x0018 0x02E0 0x0000 0x2 0x0 22 #define MX6SLL_PAD_REF_CLK_24M__USB_OTG2_ID 0x0018 0x02E0 0x0560 0x3 0x0 23 #define MX6SLL_PAD_REF_CLK_24M__CCM_PMIC_READY 0x0018 0x02E0 0x05AC 0x4 0x0 24 #define MX6SLL_PAD_REF_CLK_24M__GPIO3_IO21 0x0018 0x02E0 0x0000 0x5 0x0 [all …]
|
| H A D | imx6sx-pinfunc.h | 13 #define MX6SX_PAD_GPIO1_IO00__I2C1_SCL 0x0014 0x035C 0x07A8 0x0 0x1 14 #define MX6SX_PAD_GPIO1_IO00__USDHC1_VSELECT 0x0014 0x035C 0x0000 0x1 0x0 15 #define MX6SX_PAD_GPIO1_IO00__SPDIF_LOCK 0x0014 0x035C 0x0000 0x2 0x0 16 #define MX6SX_PAD_GPIO1_IO00__CCM_WAIT 0x0014 0x035C 0x0000 0x3 0x0 17 #define MX6SX_PAD_GPIO1_IO00__WDOG1_WDOG_ANY 0x0014 0x035C 0x0000 0x4 0x0 18 #define MX6SX_PAD_GPIO1_IO00__GPIO1_IO_0 0x0014 0x035C 0x0000 0x5 0x0 19 #define MX6SX_PAD_GPIO1_IO00__SNVS_HP_WRAPPER_VIO_5 0x0014 0x035C 0x0000 0x6 0x0 20 #define MX6SX_PAD_GPIO1_IO00__PHY_DTB_1 0x0014 0x035C 0x0000 0x7 0x0 21 #define MX6SX_PAD_GPIO1_IO01__I2C1_SDA 0x0018 0x0360 0x07AC 0x0 0x1 22 #define MX6SX_PAD_GPIO1_IO01__USDHC1_RESET_B 0x0018 0x0360 0x0000 0x1 0x0 [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/mmhub/ |
| H A D | mmhub_3_0_2_offset.h | 29 // base address: 0x68000 30 …DAGB0_RDCLI0 0x0000 31 …e regDAGB0_RDCLI0_BASE_IDX 0 32 …DAGB0_RDCLI1 0x0001 33 …e regDAGB0_RDCLI1_BASE_IDX 0 34 …DAGB0_RDCLI2 0x0002 35 …e regDAGB0_RDCLI2_BASE_IDX 0 36 …DAGB0_RDCLI3 0x0003 37 …e regDAGB0_RDCLI3_BASE_IDX 0 38 …DAGB0_RDCLI4 0x0004 [all …]
|
| H A D | mmhub_3_0_0_offset.h | 29 // base address: 0x68000 30 …DAGB0_RDCLI0 0x0000 31 …e regDAGB0_RDCLI0_BASE_IDX 0 32 …DAGB0_RDCLI1 0x0001 33 …e regDAGB0_RDCLI1_BASE_IDX 0 34 …DAGB0_RDCLI2 0x0002 35 …e regDAGB0_RDCLI2_BASE_IDX 0 36 …DAGB0_RDCLI3 0x0003 37 …e regDAGB0_RDCLI3_BASE_IDX 0 38 …DAGB0_RDCLI4 0x0004 [all …]
|
| H A D | mmhub_3_0_1_offset.h | 29 // base address: 0x68000 30 …DAGB0_RDCLI0 0x0000 32 …DAGB0_RDCLI1 0x0001 34 …DAGB0_RDCLI2 0x0002 36 …DAGB0_RDCLI3 0x0003 38 …DAGB0_RDCLI4 0x0004 40 …DAGB0_RDCLI5 0x0005 42 …DAGB0_RDCLI6 0x0006 44 …DAGB0_RDCLI7 0x0007 46 …DAGB0_RDCLI8 0x0008 [all …]
|
| /linux/drivers/hid/ |
| H A D | hid-ids.h | 17 #define USB_VENDOR_ID_258A 0x258a 18 #define USB_DEVICE_ID_258A_6A88 0x6a88 20 #define USB_VENDOR_ID_3M 0x0596 21 #define USB_DEVICE_ID_3M1968 0x0500 22 #define USB_DEVICE_ID_3M2256 0x0502 23 #define USB_DEVICE_ID_3M3266 0x0506 25 #define USB_VENDOR_ID_A4TECH 0x09da 26 #define USB_DEVICE_ID_A4TECH_WCP32PU 0x0006 27 #define USB_DEVICE_ID_A4TECH_X5_005D 0x000a 28 #define USB_DEVICE_ID_A4TECH_RP_649 0x001a [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/vcn/ |
| H A D | vcn_5_0_0_offset.h | 29 // base address: 0x1fc00 30 …UVD_TOP_CTRL 0x0100 32 …UVD_CGC_GATE 0x0101 34 …UVD_CGC_CTRL 0x0102 36 …AVM_SUVD_CGC_GATE 0x0104 38 …EFC_SUVD_CGC_GATE 0x0104 40 …ENT_SUVD_CGC_GATE 0x0104 42 …IME_SUVD_CGC_GATE 0x0104 44 …PPU_SUVD_CGC_GATE 0x0104 46 …SAOE_SUVD_CGC_GATE 0x0104 [all …]
|
| H A D | vcn_4_0_5_offset.h | 30 // base address: 0x1fb00 31 …UVD_CGC_GATE 0x00c1 33 …UVD_CGC_CTRL 0x00c2 35 …AVM_SUVD_CGC_GATE 0x00c4 37 …CDEFE_SUVD_CGC_GATE 0x00c4 39 …EFC_SUVD_CGC_GATE 0x00c4 41 …ENT_SUVD_CGC_GATE 0x00c4 43 …IME_SUVD_CGC_GATE 0x00c4 45 …PPU_SUVD_CGC_GATE 0x00c4 47 …SAOE_SUVD_CGC_GATE 0x00c4 [all …]
|
| H A D | vcn_4_0_0_offset.h | 29 // base address: 0x1fb00 30 …UVD_TOP_CTRL 0x00c0 32 …UVD_CGC_GATE 0x00c1 34 …UVD_CGC_CTRL 0x00c2 36 …AVM_SUVD_CGC_GATE 0x00c4 38 …CDEFE_SUVD_CGC_GATE 0x00c4 40 …EFC_SUVD_CGC_GATE 0x00c4 42 …ENT_SUVD_CGC_GATE 0x00c4 44 …IME_SUVD_CGC_GATE 0x00c4 46 …PPU_SUVD_CGC_GATE 0x00c4 [all …]
|
| /linux/sound/soc/mediatek/mt8365/ |
| H A D | mt8365-reg.h | 15 #define AUDIO_TOP_CON0 (0x0000) 16 #define AUDIO_TOP_CON1 (0x0004) 17 #define AUDIO_TOP_CON2 (0x0008) 18 #define AUDIO_TOP_CON3 (0x000c) 20 #define AFE_DAC_CON0 (0x0010) 21 #define AFE_DAC_CON1 (0x0014) 22 #define AFE_I2S_CON (0x0018) 23 #define AFE_CONN0 (0x0020) 24 #define AFE_CONN1 (0x0024) 25 #define AFE_CONN2 (0x0028) [all …]
|
| /linux/arch/arm64/boot/dts/freescale/ |
| H A D | imx94-pinfunc.h | 10 #define IMX94_DSE_X1 0x2 11 #define IMX94_DSE_X2 0x6 12 #define IMX94_DSE_X3 0xe 13 #define IMX94_DSE_X4 0x1e 14 #define IMX94_DSE_X5 0x3e 15 #define IMX94_DSE_X6 0x7e 18 #define IMX94_FSEL_FAST 0x180 19 #define IMX94_FSEL_SLOW 0x100 22 #define IMX94_PU_ENABLE 0x200 23 #define IMX94_PU_DISABLE 0x0 [all …]
|
| /linux/drivers/net/wireless/realtek/rtl818x/rtl8180/ |
| H A D | rtl8225.c | 29 bangdata = (data << 4) | (addr & 0xf); in rtl8225_write() 31 reg80 = rtl818x_ioread16(priv, &priv->map->RFPinsOutput) & 0xfff3; in rtl8225_write() 34 rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, reg82 | 0x7); in rtl8225_write() 37 rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84 | 0x7 | 0x400); in rtl8225_write() 48 for (i = 15; i >= 0; i--) { in rtl8225_write() 69 rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84 | 0x400); in rtl8225_write() 70 rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF); in rtl8225_write() 81 reg84 = rtl818x_ioread16(priv, &priv->map->RFPinsSelect) | 0x400; in rtl8225_read() 83 reg80 &= ~0xF; in rtl8225_read() 85 rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, reg82 | 0x000F); in rtl8225_read() [all …]
|
| /linux/drivers/gpu/drm/amd/display/dc/dce/ |
| H A D | dce_scl_filters.c | 31 // <sharpness> = 0 37 0x1000, 0x0000, 38 0x0FF0, 0x0010, 39 0x0FB0, 0x0050, 40 0x0F34, 0x00CC, 41 0x0E68, 0x0198, 42 0x0D44, 0x02BC, 43 0x0BC4, 0x043C, 44 0x09FC, 0x0604, 45 0x0800, 0x0800 [all …]
|
| /linux/sound/soc/codecs/ |
| H A D | wm5100-tables.c | 815 { 0x0000, 0x0000 }, /* R0 - software reset */ 816 { 0x0001, 0x0000 }, /* R1 - Device Revision */ 817 { 0x0010, 0x0801 }, /* R16 - Ctrl IF 1 */ 818 { 0x0020, 0x0000 }, /* R32 - Tone Generator 1 */ 819 { 0x0030, 0x0000 }, /* R48 - PWM Drive 1 */ 820 { 0x0031, 0x0100 }, /* R49 - PWM Drive 2 */ 821 { 0x0032, 0x0100 }, /* R50 - PWM Drive 3 */ 822 { 0x0100, 0x0002 }, /* R256 - Clocking 1 */ 823 { 0x0101, 0x0000 }, /* R257 - Clocking 3 */ 824 { 0x0102, 0x0011 }, /* R258 - Clocking 4 */ [all …]
|
| H A D | lpass-tx-macro.c | 19 #define CDC_TX_CLK_RST_CTRL_MCLK_CONTROL (0x0000) 20 #define CDC_TX_MCLK_EN_MASK BIT(0) 21 #define CDC_TX_MCLK_ENABLE BIT(0) 22 #define CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL (0x0004) 23 #define CDC_TX_FS_CNT_EN_MASK BIT(0) 24 #define CDC_TX_FS_CNT_ENABLE BIT(0) 25 #define CDC_TX_CLK_RST_CTRL_SWR_CONTROL (0x0008) 28 #define CDC_TX_SWR_CLK_EN_MASK BIT(0) 29 #define CDC_TX_SWR_CLK_ENABLE BIT(0) 30 #define CDC_TX_TOP_CSR_TOP_CFG0 (0x0080) [all …]
|
| H A D | lpass-rx-macro.c | 21 #define CDC_RX_TOP_TOP_CFG0 (0x0000) 22 #define CDC_RX_TOP_SWR_CTRL (0x0008) 23 #define CDC_RX_TOP_DEBUG (0x000C) 24 #define CDC_RX_TOP_DEBUG_BUS (0x0010) 25 #define CDC_RX_TOP_DEBUG_EN0 (0x0014) 26 #define CDC_RX_TOP_DEBUG_EN1 (0x0018) 27 #define CDC_RX_TOP_DEBUG_EN2 (0x001C) 28 #define CDC_RX_TOP_HPHL_COMP_WR_LSB (0x0020) 29 #define CDC_RX_TOP_HPHL_COMP_WR_MSB (0x0024) 30 #define CDC_RX_TOP_HPHL_COMP_LUT (0x0028) [all …]
|
| /linux/drivers/clk/qcom/ |
| H A D | gcc-msm8994.c | 33 .offset = 0, 36 .enable_reg = 0x1480, 37 .enable_mask = BIT(0), 50 .offset = 0, 63 .offset = 0x1dc0, 66 .enable_reg = 0x1480, 80 .offset = 0x1dc0, 94 { P_XO, 0 }, 104 { P_XO, 0 }, 116 F(50000000, P_GPLL0, 12, 0, 0), [all …]
|
| H A D | gcc-apq8084.c | 39 .l_reg = 0x0004, 40 .m_reg = 0x0008, 41 .n_reg = 0x000c, 42 .config_reg = 0x0014, 43 .mode_reg = 0x0000, 44 .status_reg = 0x001c, 57 .enable_reg = 0x1480, 58 .enable_mask = BIT(0), 70 .l_reg = 0x0044, 71 .m_reg = 0x0048, [all …]
|
| /linux/sound/soc/mediatek/mt8195/ |
| H A D | mt8195-reg.h | 13 #define AFE_SRAM_BASE (0x10880000) 14 #define AFE_SRAM_SIZE (0x10000) 16 #define AUDIO_TOP_CON0 (0x0000) 17 #define AUDIO_TOP_CON1 (0x0004) 18 #define AUDIO_TOP_CON2 (0x0008) 19 #define AUDIO_TOP_CON3 (0x000c) 20 #define AUDIO_TOP_CON4 (0x0010) 21 #define AUDIO_TOP_CON5 (0x0014) 22 #define AUDIO_TOP_CON6 (0x0018) 23 #define AFE_MAS_HADDR_MSB (0x0020) [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/sdma/ |
| H A D | sdma_4_4_0_offset.h | 28 // base address: 0x4980 29 …SDMA0_UCODE_ADDR 0x0000 30 …e regSDMA0_UCODE_ADDR_BASE_IDX 0 31 …SDMA0_UCODE_DATA 0x0001 32 …e regSDMA0_UCODE_DATA_BASE_IDX 0 33 …SDMA0_VF_ENABLE 0x000a 34 …e regSDMA0_VF_ENABLE_BASE_IDX 0 35 …SDMA0_CONTEXT_GROUP_BOUNDARY 0x0019 36 …e regSDMA0_CONTEXT_GROUP_BOUNDARY_BASE_IDX 0 37 …SDMA0_POWER_CNTL 0x001a [all …]
|