Home
last modified time | relevance | path

Searched refs:DPU_CLK_CTRL_DMA3 (Results 1 – 9 of 9) sorted by relevance

/linux/drivers/gpu/drm/msm/disp/dpu1/catalog/
H A Ddpu_4_0_sdm845.h35 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 },
129 .clk_ctrl = DPU_CLK_CTRL_DMA3,
H A Ddpu_3_0_msm8998.h35 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 12 },
131 .clk_ctrl = DPU_CLK_CTRL_DMA3,
H A Ddpu_7_0_sm8350.h32 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 },
137 .clk_ctrl = DPU_CLK_CTRL_DMA3,
H A Ddpu_5_0_sm8150.h35 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 },
139 .clk_ctrl = DPU_CLK_CTRL_DMA3,
H A Ddpu_5_1_sc8180x.h35 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 },
138 .clk_ctrl = DPU_CLK_CTRL_DMA3,
H A Ddpu_6_0_sm8250.h32 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 },
137 .clk_ctrl = DPU_CLK_CTRL_DMA3,
H A Ddpu_8_1_sm8450.h33 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 },
138 .clk_ctrl = DPU_CLK_CTRL_DMA3,
H A Ddpu_8_0_sc8280xp.h33 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 },
137 .clk_ctrl = DPU_CLK_CTRL_DMA3,
/linux/drivers/gpu/drm/msm/disp/dpu1/
H A Ddpu_hw_catalog.h447 DPU_CLK_CTRL_DMA3, enumerator