| /freebsd/contrib/llvm-project/lldb/source/Plugins/Instruction/ARM64/ |
| H A D | EmulateInstructionARM64.cpp | 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 29 #define GPR_OFFSET_NAME(reg) 0 31 #define FPU_OFFSET_NAME(reg) 0 32 #define EXC_OFFSET_NAME(reg) 0 33 #define DBG_OFFSET_NAME(reg) 0 34 #define DBG_OFFSET_NAME(reg) 0 36 "na", nullptr, 8, 0, lldb::eEncodingUint, lldb::eFormatHex, \ 61 #define No_VFP 0 77 static inline bool IsZero(uint64_t x) { return x == 0; } in IsZero() 85 if (shift == 0) in LSL() [all …]
|
| /freebsd/sys/contrib/device-tree/src/powerpc/fsl/ |
| H A D | p1020rdb.dts | 18 reg = <0 0xffe05000 0 0x1000>; 21 ranges = <0x0 0x0 0x0 0xef000000 0x01000000 22 0x1 0x0 0x0 0xffa00000 0x00040000 23 0x2 0x0 0x0 0xffb00000 0x00020000>; 27 ranges = <0x0 0x0 0xffe00000 0x100000>; 31 ranges = <0x2000000 0x0 0xa0000000 0 0xa0000000 0x0 0x20000000 32 0x1000000 0x0 0x00000000 0 0xffc10000 0x0 0x10000>; 33 reg = <0 0xffe09000 0 0x1000>; 34 pcie@0 { 35 ranges = <0x2000000 0x0 0xa0000000 [all …]
|
| H A D | p1020rdb_36b.dts | 18 reg = <0xf 0xffe05000 0 0x1000>; 21 ranges = <0x0 0x0 0xf 0xef000000 0x01000000 22 0x1 0x0 0xf 0xffa00000 0x00040000 23 0x2 0x0 0xf 0xffb00000 0x00020000>; 27 ranges = <0x0 0xf 0xffe00000 0x100000>; 31 reg = <0xf 0xffe09000 0 0x1000>; 32 ranges = <0x2000000 0x0 0xc0000000 0xc 0x20000000 0x0 0x20000000 33 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; 34 pcie@0 { 35 ranges = <0x2000000 0x0 0xc0000000 [all …]
|
| H A D | mpc8572ds.dts | 19 reg = <0 0xffe05000 0 0x1000>; 21 ranges = <0x0 0x0 0x0 0xe8000000 0x08000000 22 0x1 0x0 0x0 0xe0000000 0x08000000 23 0x2 0x0 0x0 0xffa00000 0x00040000 24 0x3 0x0 0x0 0xffdf0000 0x00008000 25 0x4 0x0 0x0 0xffa40000 0x00040000 26 0x5 0x0 0x0 0xffa80000 0x00040000 27 0x6 0x0 0x0 0xffac0000 0x00040000>; 31 ranges = <0x0 0 0xffe00000 0x100000>; 35 reg = <0 0xffe08000 0 0x1000>; [all …]
|
| H A D | mpc8572ds_36b.dts | 19 reg = <0xf 0xffe05000 0 0x1000>; 21 ranges = <0x0 0x0 0xf 0xe8000000 0x08000000 22 0x1 0x0 0xf 0xe0000000 0x08000000 23 0x2 0x0 0xf 0xffa00000 0x00040000 24 0x3 0x0 0xf 0xffdf0000 0x00008000 25 0x4 0x0 0xf 0xffa40000 0x00040000 26 0x5 0x0 0xf 0xffa80000 0x00040000 27 0x6 0x0 0xf 0xffac0000 0x00040000>; 31 ranges = <0x0 0xf 0xffe00000 0x100000>; 35 reg = <0xf 0xffe08000 0 0x1000>; [all …]
|
| H A D | p2020ds.dts | 19 ranges = <0x0 0x0 0x0 0xe8000000 0x08000000 20 0x1 0x0 0x0 0xe0000000 0x08000000 21 0x2 0x0 0x0 0xffa00000 0x00040000 22 0x3 0x0 0x0 0xffdf0000 0x00008000 23 0x4 0x0 0x0 0xffa40000 0x00040000 24 0x5 0x0 0x0 0xffa80000 0x00040000 25 0x6 0x0 0x0 0xffac0000 0x00040000>; 26 reg = <0 0xffe05000 0 0x1000>; 30 ranges = <0x0 0x0 0xffe00000 0x100000>; 34 ranges = <0x2000000 0x0 0x80000000 0 0x80000000 0x0 0x20000000 [all …]
|
| H A D | mpc8536ds.dts | 17 #size-cells = <0>; 19 PowerPC,8536@0 { 21 reg = <0>; 28 reg = <0 0 0 0>; // Filled by U-Boot 32 reg = <0 0xffe05000 0 0x1000>; 34 ranges = <0x0 0x0 0x0 0xe8000000 0x08000000 35 0x2 0x0 0x0 0xffa00000 0x00040000 36 0x3 0x0 0x0 0xffdf0000 0x00008000>; 40 ranges = <0x0 0 0xffe00000 0x100000>; 44 reg = <0 0xffe08000 0 0x1000>; [all …]
|
| H A D | mpc8536ds_36b.dts | 17 #size-cells = <0>; 19 PowerPC,8536@0 { 21 reg = <0>; 28 reg = <0 0 0 0>; // Filled by U-Boot 32 reg = <0xf 0xffe05000 0 0x1000>; 34 ranges = <0x0 0x0 0xf 0xe8000000 0x08000000 35 0x2 0x0 0xf 0xffa00000 0x00040000 36 0x3 0x0 0xf 0xffdf0000 0x00008000>; 40 ranges = <0x0 0xf 0xffe00000 0x100000>; 44 reg = <0xf 0xffe08000 0 0x1000>; [all …]
|
| H A D | p1024rdb_32b.dts | 45 reg = <0x0 0xffe05000 0 0x1000>; 46 ranges = <0x0 0x0 0x0 0xef000000 0x01000000 47 0x1 0x0 0x0 0xff800000 0x00040000>; 51 ranges = <0x0 0x0 0xffe00000 0x100000>; 55 reg = <0x0 0xffe09000 0 0x1000>; 56 ranges = <0x2000000 0x0 0xe0000000 0x0 0xa0000000 0x0 0x20000000 57 0x1000000 0x0 0x00000000 0x0 0xffc10000 0x0 0x10000>; 58 pcie@0 { 59 ranges = <0x2000000 0x0 0xe0000000 60 0x2000000 0x0 0xe0000000 [all …]
|
| H A D | p1024rdb_36b.dts | 45 reg = <0xf 0xffe05000 0 0x1000>; 46 ranges = <0x0 0x0 0xf 0xef000000 0x01000000 47 0x1 0x0 0xf 0xff800000 0x00040000>; 51 ranges = <0x0 0xf 0xffe00000 0x100000>; 55 reg = <0xf 0xffe09000 0 0x1000>; 56 ranges = <0x2000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000 57 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; 58 pcie@0 { 59 ranges = <0x2000000 0x0 0xe0000000 60 0x2000000 0x0 0xe0000000 [all …]
|
| H A D | p1010rdb_32b.dtsi | 41 ranges = <0x0 0x0 0x0 0xee000000 0x02000000 42 0x1 0x0 0x0 0xff800000 0x00010000 43 0x3 0x0 0x0 0xffb00000 0x00000020>; 44 reg = <0x0 0xffe1e000 0 0x2000>; 48 ranges = <0x0 0x0 0xffe00000 0x100000>; 52 reg = <0 0xffe09000 0 0x1000>; 53 ranges = <0x2000000 0x0 0xa0000000 0 0xa0000000 0x0 0x20000000 54 0x1000000 0x0 0x00000000 0 0xffc10000 0x0 0x10000>; 55 pcie@0 { 56 ranges = <0x2000000 0x0 0xa0000000 [all …]
|
| H A D | p1021rdb-pc_32b.dts | 45 reg = <0 0xffe05000 0 0x1000>; 48 ranges = <0x0 0x0 0x0 0xef000000 0x01000000 49 0x1 0x0 0x0 0xff800000 0x00040000 50 0x2 0x0 0x0 0xffb00000 0x00020000>; 54 ranges = <0x0 0x0 0xffe00000 0x100000>; 58 ranges = <0x2000000 0x0 0xa0000000 0 0xa0000000 0x0 0x20000000 59 0x1000000 0x0 0x00000000 0 0xffc10000 0x0 0x10000>; 60 reg = <0 0xffe09000 0 0x1000>; 61 pcie@0 { 62 ranges = <0x2000000 0x0 0xa0000000 [all …]
|
| H A D | p1021rdb-pc_36b.dts | 45 reg = <0xf 0xffe05000 0 0x1000>; 48 ranges = <0x0 0x0 0xf 0xef000000 0x01000000 49 0x1 0x0 0xf 0xff800000 0x00040000 50 0x2 0x0 0xf 0xffb00000 0x00020000>; 54 ranges = <0x0 0xf 0xffe00000 0x100000>; 58 ranges = <0x2000000 0x0 0xc0000000 0xc 0x20000000 0x0 0x20000000 59 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; 60 reg = <0xf 0xffe09000 0 0x1000>; 61 pcie@0 { 62 ranges = <0x2000000 0x0 0xa0000000 [all …]
|
| H A D | p2020rdb-pc_32b.dts | 46 reg = <0 0xffe05000 0 0x1000>; 49 ranges = <0x0 0x0 0x0 0xef000000 0x01000000 50 0x1 0x0 0x0 0xff800000 0x00040000 51 0x2 0x0 0x0 0xffb00000 0x00020000 52 0x3 0x0 0x0 0xffa00000 0x00020000>; 56 ranges = <0x0 0x0 0xffe00000 0x100000>; 60 reg = <0 0xffe08000 0 0x1000>; 65 reg = <0 0xffe09000 0 0x1000>; 66 ranges = <0x2000000 0x0 0xe0000000 0 0xa0000000 0x0 0x20000000 67 0x1000000 0x0 0x00000000 0 0xffc10000 0x0 0x10000>; [all …]
|
| H A D | p2020rdb-pc_36b.dts | 46 reg = <0xf 0xffe05000 0 0x1000>; 49 ranges = <0x0 0x0 0xf 0xef000000 0x01000000 50 0x1 0x0 0xf 0xff800000 0x00040000 51 0x2 0x0 0xf 0xffb00000 0x00020000 52 0x3 0x0 0xf 0xffa00000 0x00020000>; 56 ranges = <0x0 0xf 0xffe00000 0x100000>; 60 reg = <0xf 0xffe08000 0 0x1000>; 65 reg = <0xf 0xffe09000 0 0x1000>; 66 ranges = <0x2000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000 67 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; [all …]
|
| H A D | p1020rdb-pc_32b.dts | 45 reg = <0 0xffe05000 0 0x1000>; 48 ranges = <0x0 0x0 0x0 0xef000000 0x01000000 49 0x1 0x0 0x0 0xff800000 0x00040000 50 0x2 0x0 0x0 0xffb00000 0x00020000 51 0x3 0x0 0x0 0xffa00000 0x00020000>; 55 ranges = <0x0 0x0 0xffe00000 0x100000>; 59 ranges = <0x2000000 0x0 0xa0000000 0 0xa0000000 0x0 0x20000000 60 0x1000000 0x0 0x00000000 0 0xffc10000 0x0 0x10000>; 61 reg = <0 0xffe09000 0 0x1000>; 62 pcie@0 { [all …]
|
| H A D | p1020rdb-pc_36b.dts | 45 reg = <0xf 0xffe05000 0 0x1000>; 48 ranges = <0x0 0x0 0xf 0xef000000 0x01000000 49 0x1 0x0 0xf 0xff800000 0x00040000 50 0x2 0x0 0xf 0xffb00000 0x00040000 51 0x3 0x0 0xf 0xffa00000 0x00020000>; 55 ranges = <0x0 0xf 0xffe00000 0x100000>; 59 reg = <0xf 0xffe09000 0 0x1000>; 60 ranges = <0x2000000 0x0 0xc0000000 0xc 0x20000000 0x0 0x20000000 61 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; 62 pcie@0 { [all …]
|
| H A D | p1025twr.dts | 45 reg = <0 0xffe05000 0 0x1000>; 48 ranges = <0x0 0x0 0x0 0xec000000 0x04000000 49 0x2 0x0 0x0 0xe0000000 0x00020000>; 53 ranges = <0x0 0x0 0xffe00000 0x100000>; 57 ranges = <0x2000000 0x0 0xa0000000 0 0xa0000000 0x0 0x20000000 58 0x1000000 0x0 0x00000000 0 0xffc10000 0x0 0x10000>; 59 reg = <0 0xffe09000 0 0x1000>; 60 pcie@0 { 61 ranges = <0x2000000 0x0 0xa0000000 62 0x2000000 0x0 0xa0000000 [all …]
|
| H A D | p1020mbg-pc_32b.dts | 45 reg = <0x0 0xffe05000 0x0 0x1000>; 48 ranges = <0x0 0x0 0x0 0xec000000 0x04000000 49 0x1 0x0 0x0 0xffa00000 0x00040000 50 0x2 0x0 0x0 0xffb00000 0x00020000>; 54 ranges = <0x0 0x0 0xffe00000 0x100000>; 58 reg = <0x0 0xffe09000 0x0 0x1000>; 59 ranges = <0x2000000 0x0 0xe0000000 0x0 0xa0000000 0x0 0x20000000 60 0x1000000 0x0 0x00000000 0x0 0xffc10000 0x0 0x10000>; 61 pcie@0 { 62 ranges = <0x2000000 0x0 0xe0000000 [all …]
|
| H A D | p1020mbg-pc_36b.dts | 45 reg = <0xf 0xffe05000 0x0 0x1000>; 48 ranges = <0x0 0x0 0xf 0xec000000 0x04000000 49 0x1 0x0 0xf 0xffa00000 0x00040000 50 0x2 0x0 0xf 0xffb00000 0x00020000>; 54 ranges = <0x0 0xf 0xffe00000 0x100000>; 58 reg = <0xf 0xffe09000 0x0 0x1000>; 59 ranges = <0x2000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000 60 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; 61 pcie@0 { 62 ranges = <0x2000000 0x0 0xe0000000 [all …]
|
| H A D | p1020utm-pc_32b.dts | 45 reg = <0x0 0xffe05000 0x0 0x1000>; 48 ranges = <0x0 0x0 0x0 0xec000000 0x02000000 49 0x1 0x0 0x0 0xffa00000 0x00040000 50 0x2 0x0 0x0 0xffb00000 0x00020000>; 54 ranges = <0x0 0x0 0xffe00000 0x100000>; 58 reg = <0x0 0xffe09000 0x0 0x1000>; 59 ranges = <0x2000000 0x0 0xe0000000 0x0 0xa0000000 0x0 0x20000000 60 0x1000000 0x0 0x00000000 0x0 0xffc10000 0x0 0x10000>; 61 pcie@0 { 62 ranges = <0x2000000 0x0 0xe0000000 [all …]
|
| H A D | p1020utm-pc_36b.dts | 45 reg = <0xf 0xffe05000 0x0 0x1000>; 48 ranges = <0x0 0x0 0xf 0xec000000 0x02000000 49 0x1 0x0 0xf 0xffa00000 0x00040000 50 0x2 0x0 0xf 0xffb00000 0x00020000>; 54 ranges = <0x0 0xf 0xffe00000 0x100000>; 58 reg = <0xf 0xffe09000 0x0 0x1000>; 59 ranges = <0x2000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000 60 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; 61 pcie@0 { 62 ranges = <0x2000000 0x0 0xe0000000 [all …]
|
| H A D | p1025rdb_36b.dts | 45 reg = <0xf 0xffe05000 0 0x1000>; 48 ranges = <0x0 0x0 0xf 0xef000000 0x01000000 49 0x1 0x0 0xf 0xff800000 0x00040000>; 53 ranges = <0x0 0xf 0xffe00000 0x100000>; 57 reg = <0xf 0xffe09000 0 0x1000>; 58 ranges = <0x2000000 0x0 0xe0000000 0xe 0x20000000 0x0 0x20000000 59 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; 60 pcie@0 { 61 ranges = <0x2000000 0x0 0xe0000000 62 0x2000000 0x0 0xe0000000 [all …]
|
| /freebsd/sys/contrib/device-tree/Bindings/net/can/ |
| H A D | bosch,c_can.yaml | 55 register offset to the RAMINIT register and the CAN instance number (0 103 reg = <0xffc00000 0x1000>; 104 interrupts = <0 131 4>, <0 132 4>, <0 133 4>, <0 134 4>; 109 can@0 { 111 reg = <0x0 0x2000>; 114 syscon-raminit = <&scm_conf 0x644 1>;
|
| /freebsd/lib/libkvm/ |
| H A D | kvm_i386.h | 54 #define I386_PG_V 0x001 55 #define I386_PG_RW 0x002 56 #define I386_PG_PS 0x080 58 #define I386_PG_FRAME_PAE (0x000ffffffffff000ull) 59 #define I386_PG_PS_FRAME_PAE (0x000fffffffe00000ull) 60 #define I386_PG_FRAME (0xfffff000) 61 #define I386_PG_PS_FRAME (0xffc00000) 67 #if 0
|