| /freebsd/sys/contrib/device-tree/src/powerpc/fsl/ |
| H A D | pq3-usb2-dr-0.dtsi | 2 * PQ3 USB DR device tree stub [ controller @ offset 0x22000 ] 37 reg = <0x22000 0x1000>; 39 #size-cells = <0>; 40 interrupts = <28 0x2 0 0>;
|
| H A D | mpc8536si-post.dtsi | 39 interrupts = <19 2 0 0>; 42 /* controller at 0x8000 */ 46 interrupts = <24 0x2 0 0>; 47 bus-range = <0 0xff>; 53 /* controller at 0x9000 */ 59 bus-range = <0 255>; 61 interrupts = <25 2 0 0>; 63 pcie@0 { 64 reg = <0 0 0 0 0>; 69 interrupts = <25 2 0 0>; [all …]
|
| H A D | p5020si-post.dtsi | 37 alloc-ranges = <0 0 0x10000 0>; 42 alloc-ranges = <0 0 0x10000 0>; 47 alloc-ranges = <0 0 0x10000 0>; 52 interrupts = <25 2 0 0>; 57 /* controller at 0x200000 */ 63 bus-range = <0x0 0xff>; 67 fsl,liodn-reg = <&guts 0x500>; /* PEX1LIODNR */ 68 pcie@0 { 69 reg = <0 0 0 0 0>; 75 interrupt-map-mask = <0xf800 0 0 7>; [all …]
|
| /freebsd/sys/contrib/device-tree/src/arm/ti/omap/ |
| H A D | am57-pruss.dtsi | 11 reg = <0x4b226000 0x4>, 12 <0x4b226004 0x4>; 23 clocks = <&l4per2_clkctrl DRA7_L4PER2_PRUSS1_CLKCTRL 0>; 27 ranges = <0x00000000 0x4b200000 0x80000>; 29 pruss1: pruss@0 { 31 reg = <0x0 0x80000>; 36 pruss1_mem: memories@0 { 37 reg = <0x0 0x2000>, 38 <0x2000 0x2000>, 39 <0x10000 0x8000>; [all …]
|
| /freebsd/sys/contrib/device-tree/Bindings/remoteproc/ |
| H A D | ti,pru-rproc.yaml | 19 The K3 SoCs containing ICSSG v1.0 (eg: AM65x SR1.0) also have two Auxiliary 21 containing the revised ICSSG v1.1 (eg: J721E, AM65x SR2.0) have an extra two 46 - ti,am654-tx-pru # for Tx_PRUs in K3 AM65x SR2.0 SoCs 90 pattern: "^rtu@[0-9a-f]+$" 102 pattern: "^txpru@[0-9a-f]+" 106 pattern: "^pru@[0-9a-f]+$" 119 pruss_tm: target-module@300000 { /* 0x4a300000, ap 9 04.0 */ 123 ranges = <0x0 0x30000 [all...] |
| H A D | qcom,hexagon-v56.txt | 106 reg = <0x17300000 0x40c>; 109 <&adsp_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 134 qcom,halt-regs = <&tcsr_mutex_regs 0x22000>; 138 qcom,smem-states = <&adsp_smp2p_out 0>;
|
| H A D | qcom,sdm845-adsp-pil.yaml | 129 reg = <0x17300000 0x40c>; 132 <&adsp_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 157 qcom,halt-regs = <&tcsr_mutex_regs 0x22000>; 161 qcom,smem-states = <&adsp_smp2p_out 0>;
|
| /freebsd/sys/contrib/device-tree/Bindings/arm/marvell/ |
| H A D | armada-370-xp-pmsu.txt | 19 reg = <0x22000 0x1000>;
|
| /freebsd/sys/contrib/dev/mediatek/mt76/mt7615/ |
| H A D | mmio.c | 15 [MT_TOP_CFG_BASE] = 0x01000, 16 [MT_HW_BASE] = 0x01000, 17 [MT_PCIE_REMAP_2] = 0x02504, 18 [MT_ARB_BASE] = 0x20c00, 19 [MT_HIF_BASE] = 0x04000, 20 [MT_CSR_BASE] = 0x07000, 21 [MT_PLE_BASE] = 0x08000, 22 [MT_PSE_BASE] = 0x0c000, 23 [MT_CFG_BASE] = 0x20200, 24 [MT_AGG_BASE] = 0x20a00, [all …]
|
| /freebsd/sys/contrib/device-tree/Bindings/i2c/ |
| H A D | i2c-davinci.txt | 32 reg = <0x22000 0x1000>; 37 #size-cells = <0>; 41 reg = <0x48>;
|
| /freebsd/sys/contrib/device-tree/src/arm/broadcom/ |
| H A D | bcm-hr2.dtsi | 45 #size-cells = <0>; 47 cpu0: cpu@0 { 51 reg = <0x0>; 64 ranges = <0x00000000 0x19000000 0x00023000>; 68 a9pll: arm_clk@0 { 69 #clock-cells = <0>; 72 reg = <0x0 0x100 [all...] |
| H A D | bcm-ns.dtsi | 26 ranges = <0x00000000 0x18000000 0x00001000>; 32 reg = <0x0300 0x100>; 40 reg = <0x0400 0x100>; 44 pinctrl-0 = <&pinmux_uart1>; 51 ranges = <0x00000000 0x1900000 [all...] |
| /freebsd/sys/contrib/device-tree/src/arc/ |
| H A D | vdk_axs10x_mb.dtsi | 13 ranges = <0x00000000 0xe0000000 0x10000000>; 20 #clock-cells = <0>; 26 #clock-cells = <0>; 30 #clock-cells = <0>; 39 reg = < 0x18000 0x2000 >; 43 snps,phy-addr = < 0 >; // VDK model phy address is 0 51 reg = < 0x40000 0x100 >; 57 reg = <0x20000 0x100>; 67 reg = <0x21000 0x100>; 77 reg = <0x22000 0x100>; [all …]
|
| H A D | axs10x_mb.dtsi | 17 ranges = <0x00000000 0x0 0xe0000000 0x10000000>; 23 reg = <0x11220 0x4>; 28 reg = <0x100a0 0x10>; 30 #clock-cells = <0>; 37 #clock-cells = <0>; 43 #clock-cells = <0>; 49 #clock-cells = <0>; 62 #clock-cells = <0>; 68 reg = <0x10080 0x10>, <0x110 0x10>; 69 #clock-cells = <0>; [all …]
|
| /freebsd/sys/contrib/device-tree/Bindings/soc/ti/ |
| H A D | ti,pruss.yaml | 36 0x0, but also has access to a secondary Data RAM (primary to the other PRU 37 core) at its address 0x2000. A shared Data RAM, if present, can be accessed 60 pattern: "^(pruss|icssg)@[0-9a-f]+$" 65 - ti,am4376-pruss0 # for AM437x SoC family and PRUSS unit 0 161 const: 0 175 const: 0 209 const: 0 317 "^(pru|rtu|txpru)@[0-9a-f]+$": 370 pruss: pruss@0 { 372 reg = <0x0 0x80000>; [all …]
|
| /freebsd/sys/dev/qcom_gcc/ |
| H A D | qcom_gcc_ipq4018_reset.c | 57 [WIFI0_CPU_INIT_RESET] = { 0x1f008, 5 }, 58 [WIFI0_RADIO_SRIF_RESET] = { 0x1f008, 4 }, 59 [WIFI0_RADIO_WARM_RESET] = { 0x1f008, 3 }, 60 [WIFI0_RADIO_COLD_RESET] = { 0x1f008, 2 }, 61 [WIFI0_CORE_WARM_RESET] = { 0x1f008, 1 }, 62 [WIFI0_CORE_COLD_RESET] = { 0x1f008, 0 }, 63 [WIFI1_CPU_INIT_RESET] = { 0x20008, 5 }, 64 [WIFI1_RADIO_SRIF_RESET] = { 0x20008, 4 }, 65 [WIFI1_RADIO_WARM_RESET] = { 0x20008, 3 }, 66 [WIFI1_RADIO_COLD_RESET] = { 0x20008, 2 }, [all …]
|
| /freebsd/sys/arm/mv/ |
| H A D | mvreg.h | 39 #define IRQ_CAUSE 0x0 40 #define IRQ_MASK 0x4 41 #define FIQ_MASK 0x8 42 #define ENDPOINT_IRQ_MASK(n) 0xC 43 #define IRQ_CAUSE_HI 0x10 44 #define IRQ_MASK_HI 0x14 45 #define FIQ_MASK_HI 0x18 46 #define ENDPOINT_IRQ_MASK_HI(n) 0x1C 58 #define IRQ_CPU_SELF 0x00000001 59 #define BRIDGE_IRQ_CAUSE_ARMADAXP 0x68 [all …]
|
| /freebsd/sys/contrib/device-tree/src/powerpc/ |
| H A D | asp834x-redboot.dts | 25 #size-cells = <0>; 27 PowerPC,8347@0 { 29 reg = <0x0>; 34 timebase-frequency = <0>; // from bootloader 35 bus-frequency = <0>; // from bootloader 36 clock-frequency = <0>; // from bootloader 42 reg = <0x00000000 0x8000000>; // 128MB at 0 51 reg = <0xff005000 0x1000>; 52 interrupts = <77 0x8>; 56 0 0 0xf0000000 0x02000000 [all …]
|
| H A D | mpc8349emitx.dts | 27 #size-cells = <0>; 29 PowerPC,8349@0 { 31 reg = <0x0>; 36 timebase-frequency = <0>; // from bootloader 37 bus-frequency = <0>; // from bootloader 38 clock-frequency = <0>; // from bootloader 44 reg = <0x00000000 0x10000000>; 52 ranges = <0x0 0xe0000000 0x00100000>; 53 reg = <0xe0000000 0x00000200>; 54 bus-frequency = <0>; // from bootloader [all …]
|
| H A D | mpc834x_mds.dts | 27 #size-cells = <0>; 29 PowerPC,8349@0 { 31 reg = <0x0>; 36 timebase-frequency = <0>; // from bootloader 37 bus-frequency = <0>; // from bootloader 38 clock-frequency = <0>; // from bootloader 44 reg = <0x00000000 0x10000000>; // 256MB at 0 49 reg = <0xe2400000 0x8000>; 57 ranges = <0x0 0xe0000000 0x00100000>; 58 reg = <0xe0000000 0x00000200>; [all …]
|
| /freebsd/sys/contrib/device-tree/src/arm/marvell/ |
| H A D | armada-370-xp.dtsi | 29 #size-cells = <0>; 30 cpu@0 { 33 reg = <0>; 47 pcie-mem-aperture = <0xf8000000 0x7e00000>; 48 pcie-io-aperture = <0xffe00000 0x100000>; 52 reg = <MBUS_ID(0xf0, 0x01) 0x10400 0x8>; 53 ranges = <0 MBUS_ID(0x01, 0x2f) 0 0xffffffff>; 56 clocks = <&coreclk 0>; 62 reg = <MBUS_ID(0xf0, 0x01) 0x10408 0x8>; 63 ranges = <0 MBUS_ID(0x01, 0x3e) 0 0xffffffff>; [all …]
|
| /freebsd/sys/contrib/dev/athk/ath10k/ |
| H A D | coredump.c | 18 {0x800, 0x810}, 19 {0x820, 0x82C}, 20 {0x830, 0x8F4}, 21 {0x90C, 0x91C}, 22 {0xA14, 0xA18}, 23 {0xA84, 0xA94}, 24 {0xAA8, 0xAD4}, 25 {0xADC, 0xB40}, 26 {0x1000, 0x10A4}, 27 {0x10BC, 0x111C}, [all …]
|
| /freebsd/sys/contrib/dev/mediatek/mt76/mt7996/ |
| H A D | mmio.c | 24 [WF_AGG_BASE] = { { 0x820e2000, 0x820f2000, 0x830e2000 } }, 25 [WF_ARB_BASE] = { { 0x820e3000, 0x820f3000, 0x830e3000 } }, 26 [WF_TMAC_BASE] = { { 0x820e4000, 0x820f4000, 0x830e4000 } }, 27 [WF_RMAC_BASE] = { { 0x820e5000, 0x820f5000, 0x830e5000 } }, 28 [WF_DMA_BASE] = { { 0x820e7000, 0x820f7000, 0x830e7000 } }, 29 [WF_WTBLOFF_BASE] = { { 0x820e9000, 0x820f9000, 0x830e9000 } }, 30 [WF_ETBF_BASE] = { { 0x820ea000, 0x820fa000, 0x830ea000 } }, 31 [WF_LPON_BASE] = { { 0x820eb000, 0x820fb000, 0x830eb000 } }, 32 [WF_MIB_BASE] = { { 0x820ed000, 0x820fd000, 0x830ed000 } }, 33 [WF_RATE_BASE] = { { 0x820ee000, 0x820fe000, 0x830ee000 } }, [all …]
|
| /freebsd/sys/contrib/device-tree/Bindings/powerpc/fsl/ |
| H A D | dcsr.txt | 51 ranges = <0x00000000 0xf 0x00000000 0x01008000>; 95 dcsr-epu@0 { 97 interrupts = <52 2 0 0 98 84 2 0 0 99 85 2 0 [all...] |
| /freebsd/sys/contrib/device-tree/src/arm64/ti/ |
| H A D | k3-am65-main.dtsi | 12 reg = <0x0 0x70000000 0x0 0x200000>; 15 ranges = <0x0 0x0 0x70000000 0x200000>; 17 atf-sram@0 { 18 reg = <0x0 0x20000>; 22 reg = <0xf0000 0x10000>; 26 reg = <0x100000 0x100000>; 37 reg = <0x00 0x01800000 0x00 0x10000>, /* GICD */ 38 <0x00 0x01880000 0x00 0x90000>, /* GICR */ 39 <0x00 0x6f000000 0x00 0x2000>, /* GICC */ 40 <0x00 0x6f010000 0x00 0x1000>, /* GICH */ [all …]
|